qe.c revision 1.40 1 1.40 christos /* $NetBSD: qe.c,v 1.40 2007/03/04 06:02:41 christos Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk /*
40 1.1 pk * Copyright (c) 1998 Jason L. Wright.
41 1.1 pk * All rights reserved.
42 1.1 pk *
43 1.1 pk * Redistribution and use in source and binary forms, with or without
44 1.1 pk * modification, are permitted provided that the following conditions
45 1.1 pk * are met:
46 1.1 pk * 1. Redistributions of source code must retain the above copyright
47 1.1 pk * notice, this list of conditions and the following disclaimer.
48 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 pk * notice, this list of conditions and the following disclaimer in the
50 1.1 pk * documentation and/or other materials provided with the distribution.
51 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
52 1.1 pk * derived from this software without specific prior written permission.
53 1.1 pk *
54 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
55 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 pk */
65 1.1 pk
66 1.1 pk /*
67 1.1 pk * Driver for the SBus qec+qe QuadEthernet board.
68 1.1 pk *
69 1.1 pk * This driver was written using the AMD MACE Am79C940 documentation, some
70 1.1 pk * ideas gleaned from the S/Linux driver for this card, Solaris header files,
71 1.1 pk * and a loan of a card from Paul Southworth of the Internet Engineering
72 1.1 pk * Group (www.ieng.com).
73 1.1 pk */
74 1.19 lukem
75 1.19 lukem #include <sys/cdefs.h>
76 1.40 christos __KERNEL_RCSID(0, "$NetBSD: qe.c,v 1.40 2007/03/04 06:02:41 christos Exp $");
77 1.1 pk
78 1.7 pk #define QEDEBUG
79 1.7 pk
80 1.1 pk #include "opt_ddb.h"
81 1.1 pk #include "opt_inet.h"
82 1.1 pk #include "bpfilter.h"
83 1.1 pk #include "rnd.h"
84 1.1 pk
85 1.1 pk #include <sys/param.h>
86 1.1 pk #include <sys/systm.h>
87 1.1 pk #include <sys/kernel.h>
88 1.1 pk #include <sys/errno.h>
89 1.1 pk #include <sys/ioctl.h>
90 1.1 pk #include <sys/mbuf.h>
91 1.1 pk #include <sys/socket.h>
92 1.1 pk #include <sys/syslog.h>
93 1.1 pk #include <sys/device.h>
94 1.1 pk #include <sys/malloc.h>
95 1.1 pk #if NRND > 0
96 1.1 pk #include <sys/rnd.h>
97 1.1 pk #endif
98 1.1 pk
99 1.1 pk #include <net/if.h>
100 1.1 pk #include <net/if_dl.h>
101 1.1 pk #include <net/if_types.h>
102 1.1 pk #include <net/netisr.h>
103 1.1 pk #include <net/if_media.h>
104 1.1 pk #include <net/if_ether.h>
105 1.1 pk
106 1.1 pk #ifdef INET
107 1.1 pk #include <netinet/in.h>
108 1.1 pk #include <netinet/if_inarp.h>
109 1.1 pk #include <netinet/in_systm.h>
110 1.1 pk #include <netinet/in_var.h>
111 1.1 pk #include <netinet/ip.h>
112 1.1 pk #endif
113 1.1 pk
114 1.2 pk
115 1.1 pk #if NBPFILTER > 0
116 1.1 pk #include <net/bpf.h>
117 1.1 pk #include <net/bpfdesc.h>
118 1.1 pk #endif
119 1.1 pk
120 1.11 pk #include <machine/bus.h>
121 1.11 pk #include <machine/intr.h>
122 1.1 pk #include <machine/autoconf.h>
123 1.1 pk
124 1.3 mrg #include <dev/sbus/sbusvar.h>
125 1.1 pk #include <dev/sbus/qecreg.h>
126 1.1 pk #include <dev/sbus/qecvar.h>
127 1.1 pk #include <dev/sbus/qereg.h>
128 1.1 pk
129 1.1 pk struct qe_softc {
130 1.1 pk struct device sc_dev; /* base device */
131 1.1 pk struct sbusdev sc_sd; /* sbus device */
132 1.30 wiz bus_space_tag_t sc_bustag; /* bus & DMA tags */
133 1.1 pk bus_dma_tag_t sc_dmatag;
134 1.8 pk bus_dmamap_t sc_dmamap;
135 1.1 pk struct ethercom sc_ethercom;
136 1.1 pk struct ifmedia sc_ifmedia; /* interface media */
137 1.1 pk
138 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
139 1.1 pk
140 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
141 1.1 pk bus_space_handle_t sc_mr; /* MACE registers */
142 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
143 1.1 pk
144 1.1 pk int sc_channel; /* channel number */
145 1.1 pk u_int sc_rev; /* board revision */
146 1.1 pk
147 1.1 pk int sc_burst;
148 1.1 pk
149 1.1 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
150 1.1 pk
151 1.1 pk /* MAC address */
152 1.1 pk u_int8_t sc_enaddr[6];
153 1.7 pk
154 1.7 pk #ifdef QEDEBUG
155 1.7 pk int sc_debug;
156 1.7 pk #endif
157 1.1 pk };
158 1.1 pk
159 1.34 perry int qematch(struct device *, struct cfdata *, void *);
160 1.34 perry void qeattach(struct device *, struct device *, void *);
161 1.1 pk
162 1.34 perry void qeinit(struct qe_softc *);
163 1.34 perry void qestart(struct ifnet *);
164 1.34 perry void qestop(struct qe_softc *);
165 1.34 perry void qewatchdog(struct ifnet *);
166 1.40 christos int qeioctl(struct ifnet *, u_long, void *);
167 1.34 perry void qereset(struct qe_softc *);
168 1.34 perry
169 1.34 perry int qeintr(void *);
170 1.34 perry int qe_eint(struct qe_softc *, u_int32_t);
171 1.34 perry int qe_rint(struct qe_softc *);
172 1.34 perry int qe_tint(struct qe_softc *);
173 1.34 perry void qe_mcreset(struct qe_softc *);
174 1.34 perry
175 1.34 perry static int qe_put(struct qe_softc *, int, struct mbuf *);
176 1.34 perry static void qe_read(struct qe_softc *, int, int);
177 1.34 perry static struct mbuf *qe_get(struct qe_softc *, int, int);
178 1.1 pk
179 1.1 pk /* ifmedia callbacks */
180 1.34 perry void qe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
181 1.34 perry int qe_ifmedia_upd(struct ifnet *);
182 1.1 pk
183 1.27 thorpej CFATTACH_DECL(qe, sizeof(struct qe_softc),
184 1.28 thorpej qematch, qeattach, NULL, NULL);
185 1.1 pk
186 1.1 pk int
187 1.1 pk qematch(parent, cf, aux)
188 1.1 pk struct device *parent;
189 1.1 pk struct cfdata *cf;
190 1.1 pk void *aux;
191 1.1 pk {
192 1.1 pk struct sbus_attach_args *sa = aux;
193 1.1 pk
194 1.25 thorpej return (strcmp(cf->cf_name, sa->sa_name) == 0);
195 1.1 pk }
196 1.1 pk
197 1.1 pk void
198 1.1 pk qeattach(parent, self, aux)
199 1.1 pk struct device *parent, *self;
200 1.1 pk void *aux;
201 1.1 pk {
202 1.1 pk struct sbus_attach_args *sa = aux;
203 1.1 pk struct qec_softc *qec = (struct qec_softc *)parent;
204 1.1 pk struct qe_softc *sc = (struct qe_softc *)self;
205 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
206 1.1 pk int node = sa->sa_node;
207 1.8 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
208 1.1 pk bus_dma_segment_t seg;
209 1.1 pk bus_size_t size;
210 1.1 pk int rseg, error;
211 1.1 pk
212 1.1 pk if (sa->sa_nreg < 2) {
213 1.1 pk printf("%s: only %d register sets\n",
214 1.1 pk self->dv_xname, sa->sa_nreg);
215 1.1 pk return;
216 1.1 pk }
217 1.1 pk
218 1.21 pk if (bus_space_map(sa->sa_bustag,
219 1.21 pk (bus_addr_t)BUS_ADDR(
220 1.24 thorpej sa->sa_reg[0].oa_space,
221 1.24 thorpej sa->sa_reg[0].oa_base),
222 1.24 thorpej (bus_size_t)sa->sa_reg[0].oa_size,
223 1.22 eeh 0, &sc->sc_cr) != 0) {
224 1.1 pk printf("%s: cannot map registers\n", self->dv_xname);
225 1.1 pk return;
226 1.1 pk }
227 1.1 pk
228 1.21 pk if (bus_space_map(sa->sa_bustag,
229 1.21 pk (bus_addr_t)BUS_ADDR(
230 1.24 thorpej sa->sa_reg[1].oa_space,
231 1.24 thorpej sa->sa_reg[1].oa_base),
232 1.24 thorpej (bus_size_t)sa->sa_reg[1].oa_size,
233 1.22 eeh 0, &sc->sc_mr) != 0) {
234 1.1 pk printf("%s: cannot map registers\n", self->dv_xname);
235 1.1 pk return;
236 1.1 pk }
237 1.1 pk
238 1.32 pk sc->sc_rev = prom_getpropint(node, "mace-version", -1);
239 1.1 pk printf(" rev %x", sc->sc_rev);
240 1.1 pk
241 1.17 eeh sc->sc_bustag = sa->sa_bustag;
242 1.17 eeh sc->sc_dmatag = sa->sa_dmatag;
243 1.1 pk sc->sc_qec = qec;
244 1.1 pk sc->sc_qr = qec->sc_regs;
245 1.1 pk
246 1.32 pk sc->sc_channel = prom_getpropint(node, "channel#", -1);
247 1.1 pk sc->sc_burst = qec->sc_burst;
248 1.1 pk
249 1.1 pk qestop(sc);
250 1.1 pk
251 1.1 pk /* Note: no interrupt level passed */
252 1.29 pk (void)bus_intr_establish(sa->sa_bustag, 0, IPL_NET, qeintr, sc);
253 1.31 pk prom_getether(node, sc->sc_enaddr);
254 1.1 pk
255 1.1 pk /*
256 1.1 pk * Allocate descriptor ring and buffers.
257 1.1 pk */
258 1.1 pk
259 1.1 pk /* for now, allocate as many bufs as there are ring descriptors */
260 1.1 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
261 1.1 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
262 1.1 pk
263 1.1 pk size = QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
264 1.1 pk QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
265 1.1 pk sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
266 1.1 pk sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
267 1.8 pk
268 1.9 pk /* Get a DMA handle */
269 1.9 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
270 1.8 pk BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
271 1.8 pk printf("%s: DMA map create error %d\n", self->dv_xname, error);
272 1.8 pk return;
273 1.8 pk }
274 1.8 pk
275 1.8 pk /* Allocate DMA buffer */
276 1.10 pk if ((error = bus_dmamem_alloc(dmatag, size, 0, 0,
277 1.1 pk &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
278 1.1 pk printf("%s: DMA buffer alloc error %d\n",
279 1.1 pk self->dv_xname, error);
280 1.1 pk return;
281 1.1 pk }
282 1.8 pk
283 1.8 pk /* Map DMA buffer in CPU addressable space */
284 1.8 pk if ((error = bus_dmamem_map(dmatag, &seg, rseg, size,
285 1.1 pk &sc->sc_rb.rb_membase,
286 1.1 pk BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
287 1.1 pk printf("%s: DMA buffer map error %d\n",
288 1.1 pk self->dv_xname, error);
289 1.15 thorpej bus_dmamem_free(dmatag, &seg, rseg);
290 1.15 thorpej return;
291 1.15 thorpej }
292 1.15 thorpej
293 1.15 thorpej /* Load the buffer */
294 1.15 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
295 1.15 thorpej sc->sc_rb.rb_membase, size, NULL,
296 1.15 thorpej BUS_DMA_NOWAIT)) != 0) {
297 1.15 thorpej printf("%s: DMA buffer map load error %d\n",
298 1.15 thorpej self->dv_xname, error);
299 1.15 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
300 1.8 pk bus_dmamem_free(dmatag, &seg, rseg);
301 1.1 pk return;
302 1.1 pk }
303 1.20 frueauf sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
304 1.1 pk
305 1.1 pk /* Initialize media properties */
306 1.1 pk ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
307 1.1 pk ifmedia_add(&sc->sc_ifmedia,
308 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
309 1.1 pk 0, NULL);
310 1.1 pk ifmedia_add(&sc->sc_ifmedia,
311 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_5,0,0),
312 1.1 pk 0, NULL);
313 1.1 pk ifmedia_add(&sc->sc_ifmedia,
314 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
315 1.1 pk 0, NULL);
316 1.1 pk ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
317 1.1 pk
318 1.1 pk bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
319 1.1 pk ifp->if_softc = sc;
320 1.1 pk ifp->if_start = qestart;
321 1.1 pk ifp->if_ioctl = qeioctl;
322 1.1 pk ifp->if_watchdog = qewatchdog;
323 1.1 pk ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS |
324 1.1 pk IFF_MULTICAST;
325 1.13 thorpej IFQ_SET_READY(&ifp->if_snd);
326 1.1 pk
327 1.1 pk /* Attach the interface. */
328 1.1 pk if_attach(ifp);
329 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
330 1.1 pk
331 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
332 1.1 pk }
333 1.1 pk
334 1.1 pk /*
335 1.1 pk * Pull data off an interface.
336 1.1 pk * Len is the length of data, with local net header stripped.
337 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
338 1.1 pk * we copy into clusters.
339 1.1 pk */
340 1.38 perry static inline struct mbuf *
341 1.1 pk qe_get(sc, idx, totlen)
342 1.1 pk struct qe_softc *sc;
343 1.1 pk int idx, totlen;
344 1.1 pk {
345 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
346 1.1 pk struct mbuf *m;
347 1.1 pk struct mbuf *top, **mp;
348 1.1 pk int len, pad, boff = 0;
349 1.40 christos void *bp;
350 1.1 pk
351 1.1 pk bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
352 1.1 pk
353 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
354 1.1 pk if (m == NULL)
355 1.1 pk return (NULL);
356 1.1 pk m->m_pkthdr.rcvif = ifp;
357 1.1 pk m->m_pkthdr.len = totlen;
358 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
359 1.1 pk m->m_data += pad;
360 1.1 pk len = MHLEN - pad;
361 1.1 pk top = NULL;
362 1.1 pk mp = ⊤
363 1.1 pk
364 1.1 pk while (totlen > 0) {
365 1.1 pk if (top) {
366 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
367 1.1 pk if (m == NULL) {
368 1.1 pk m_freem(top);
369 1.1 pk return (NULL);
370 1.1 pk }
371 1.1 pk len = MLEN;
372 1.1 pk }
373 1.1 pk if (top && totlen >= MINCLSIZE) {
374 1.1 pk MCLGET(m, M_DONTWAIT);
375 1.1 pk if (m->m_flags & M_EXT)
376 1.1 pk len = MCLBYTES;
377 1.1 pk }
378 1.1 pk m->m_len = len = min(totlen, len);
379 1.40 christos bcopy(bp + boff, mtod(m, void *), len);
380 1.1 pk boff += len;
381 1.1 pk totlen -= len;
382 1.1 pk *mp = m;
383 1.1 pk mp = &m->m_next;
384 1.1 pk }
385 1.1 pk
386 1.1 pk return (top);
387 1.1 pk }
388 1.1 pk
389 1.1 pk /*
390 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
391 1.1 pk * network buffer memory.
392 1.1 pk */
393 1.38 perry inline int
394 1.1 pk qe_put(sc, idx, m)
395 1.1 pk struct qe_softc *sc;
396 1.1 pk int idx;
397 1.1 pk struct mbuf *m;
398 1.1 pk {
399 1.1 pk struct mbuf *n;
400 1.1 pk int len, tlen = 0, boff = 0;
401 1.40 christos void *bp;
402 1.1 pk
403 1.1 pk bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
404 1.1 pk
405 1.1 pk for (; m; m = n) {
406 1.1 pk len = m->m_len;
407 1.1 pk if (len == 0) {
408 1.1 pk MFREE(m, n);
409 1.1 pk continue;
410 1.1 pk }
411 1.40 christos bcopy(mtod(m, void *), bp+boff, len);
412 1.1 pk boff += len;
413 1.1 pk tlen += len;
414 1.1 pk MFREE(m, n);
415 1.1 pk }
416 1.1 pk return (tlen);
417 1.1 pk }
418 1.1 pk
419 1.1 pk /*
420 1.1 pk * Pass a packet to the higher levels.
421 1.1 pk */
422 1.38 perry inline void
423 1.1 pk qe_read(sc, idx, len)
424 1.1 pk struct qe_softc *sc;
425 1.1 pk int idx, len;
426 1.1 pk {
427 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
428 1.1 pk struct mbuf *m;
429 1.1 pk
430 1.1 pk if (len <= sizeof(struct ether_header) ||
431 1.1 pk len > ETHERMTU + sizeof(struct ether_header)) {
432 1.1 pk
433 1.1 pk printf("%s: invalid packet size %d; dropping\n",
434 1.1 pk ifp->if_xname, len);
435 1.1 pk
436 1.1 pk ifp->if_ierrors++;
437 1.1 pk return;
438 1.1 pk }
439 1.1 pk
440 1.1 pk /*
441 1.1 pk * Pull packet off interface.
442 1.1 pk */
443 1.1 pk m = qe_get(sc, idx, len);
444 1.1 pk if (m == NULL) {
445 1.1 pk ifp->if_ierrors++;
446 1.1 pk return;
447 1.1 pk }
448 1.1 pk ifp->if_ipackets++;
449 1.1 pk
450 1.1 pk #if NBPFILTER > 0
451 1.1 pk /*
452 1.1 pk * Check if there's a BPF listener on this interface.
453 1.1 pk * If so, hand off the raw packet to BPF.
454 1.1 pk */
455 1.1 pk if (ifp->if_bpf)
456 1.1 pk bpf_mtap(ifp->if_bpf, m);
457 1.1 pk #endif
458 1.6 thorpej /* Pass the packet up. */
459 1.6 thorpej (*ifp->if_input)(ifp, m);
460 1.1 pk }
461 1.1 pk
462 1.1 pk /*
463 1.1 pk * Start output on interface.
464 1.1 pk * We make two assumptions here:
465 1.1 pk * 1) that the current priority is set to splnet _before_ this code
466 1.1 pk * is called *and* is returned to the appropriate priority after
467 1.1 pk * return
468 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
469 1.1 pk * (i.e. that the output part of the interface is idle)
470 1.1 pk */
471 1.1 pk void
472 1.1 pk qestart(ifp)
473 1.1 pk struct ifnet *ifp;
474 1.1 pk {
475 1.1 pk struct qe_softc *sc = (struct qe_softc *)ifp->if_softc;
476 1.1 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
477 1.1 pk struct mbuf *m;
478 1.1 pk unsigned int bix, len;
479 1.1 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
480 1.1 pk
481 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
482 1.1 pk return;
483 1.1 pk
484 1.1 pk bix = sc->sc_rb.rb_tdhead;
485 1.1 pk
486 1.1 pk for (;;) {
487 1.13 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
488 1.1 pk if (m == 0)
489 1.1 pk break;
490 1.1 pk
491 1.1 pk #if NBPFILTER > 0
492 1.1 pk /*
493 1.1 pk * If BPF is listening on this interface, let it see the
494 1.1 pk * packet before we commit it to the wire.
495 1.1 pk */
496 1.1 pk if (ifp->if_bpf)
497 1.1 pk bpf_mtap(ifp->if_bpf, m);
498 1.1 pk #endif
499 1.1 pk
500 1.1 pk /*
501 1.1 pk * Copy the mbuf chain into the transmit buffer.
502 1.1 pk */
503 1.1 pk len = qe_put(sc, bix, m);
504 1.1 pk
505 1.1 pk /*
506 1.1 pk * Initialize transmit registers and start transmission
507 1.1 pk */
508 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
509 1.1 pk (len & QEC_XD_LENGTH);
510 1.1 pk bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
511 1.1 pk QE_CR_CTRL_TWAKEUP);
512 1.1 pk
513 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
514 1.1 pk bix = 0;
515 1.1 pk
516 1.1 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
517 1.1 pk ifp->if_flags |= IFF_OACTIVE;
518 1.1 pk break;
519 1.1 pk }
520 1.1 pk }
521 1.1 pk
522 1.1 pk sc->sc_rb.rb_tdhead = bix;
523 1.1 pk }
524 1.1 pk
525 1.1 pk void
526 1.1 pk qestop(sc)
527 1.1 pk struct qe_softc *sc;
528 1.35 perry {
529 1.1 pk bus_space_tag_t t = sc->sc_bustag;
530 1.1 pk bus_space_handle_t mr = sc->sc_mr;
531 1.1 pk bus_space_handle_t cr = sc->sc_cr;
532 1.1 pk int n;
533 1.1 pk
534 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
535 1.4 mrg (void)&t;
536 1.4 mrg #endif
537 1.1 pk /* Stop the schwurst */
538 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
539 1.1 pk for (n = 200; n > 0; n--) {
540 1.1 pk if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
541 1.1 pk QE_MR_BIUCC_SWRST) == 0)
542 1.1 pk break;
543 1.1 pk DELAY(20);
544 1.1 pk }
545 1.1 pk
546 1.1 pk /* then reset */
547 1.1 pk bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
548 1.1 pk for (n = 200; n > 0; n--) {
549 1.1 pk if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
550 1.1 pk QE_CR_CTRL_RESET) == 0)
551 1.1 pk break;
552 1.1 pk DELAY(20);
553 1.1 pk }
554 1.1 pk }
555 1.1 pk
556 1.1 pk /*
557 1.1 pk * Reset interface.
558 1.1 pk */
559 1.1 pk void
560 1.1 pk qereset(sc)
561 1.1 pk struct qe_softc *sc;
562 1.1 pk {
563 1.1 pk int s;
564 1.1 pk
565 1.1 pk s = splnet();
566 1.1 pk qestop(sc);
567 1.1 pk qeinit(sc);
568 1.1 pk splx(s);
569 1.1 pk }
570 1.1 pk
571 1.1 pk void
572 1.1 pk qewatchdog(ifp)
573 1.1 pk struct ifnet *ifp;
574 1.1 pk {
575 1.1 pk struct qe_softc *sc = ifp->if_softc;
576 1.1 pk
577 1.1 pk log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
578 1.7 pk ifp->if_oerrors++;
579 1.1 pk
580 1.1 pk qereset(sc);
581 1.1 pk }
582 1.1 pk
583 1.1 pk /*
584 1.1 pk * Interrupt dispatch.
585 1.1 pk */
586 1.1 pk int
587 1.1 pk qeintr(arg)
588 1.1 pk void *arg;
589 1.1 pk {
590 1.1 pk struct qe_softc *sc = (struct qe_softc *)arg;
591 1.1 pk bus_space_tag_t t = sc->sc_bustag;
592 1.1 pk u_int32_t qecstat, qestat;
593 1.1 pk int r = 0;
594 1.1 pk
595 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
596 1.4 mrg (void)&t;
597 1.4 mrg #endif
598 1.1 pk /* Read QEC status and channel status */
599 1.1 pk qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
600 1.7 pk #ifdef QEDEBUG
601 1.7 pk if (sc->sc_debug) {
602 1.7 pk printf("qe%d: intr: qecstat=%x\n", sc->sc_channel, qecstat);
603 1.7 pk }
604 1.7 pk #endif
605 1.1 pk
606 1.1 pk /* Filter out status for this channel */
607 1.1 pk qecstat = qecstat >> (4 * sc->sc_channel);
608 1.1 pk if ((qecstat & 0xf) == 0)
609 1.1 pk return (r);
610 1.1 pk
611 1.1 pk qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
612 1.1 pk
613 1.7 pk #ifdef QEDEBUG
614 1.7 pk if (sc->sc_debug) {
615 1.7 pk char bits[64]; int i;
616 1.36 christos bus_space_tag_t t1 = sc->sc_bustag;
617 1.7 pk bus_space_handle_t mr = sc->sc_mr;
618 1.7 pk
619 1.7 pk printf("qe%d: intr: qestat=%s\n", sc->sc_channel,
620 1.7 pk bitmask_snprintf(qestat, QE_CR_STAT_BITS, bits, sizeof(bits)));
621 1.7 pk
622 1.7 pk printf("MACE registers:\n");
623 1.7 pk for (i = 0 ; i < 32; i++) {
624 1.36 christos printf(" m[%d]=%x,", i, bus_space_read_1(t1, mr, i));
625 1.7 pk if (((i+1) & 7) == 0)
626 1.7 pk printf("\n");
627 1.7 pk }
628 1.7 pk }
629 1.7 pk #endif
630 1.7 pk
631 1.1 pk if (qestat & QE_CR_STAT_ALLERRORS) {
632 1.7 pk #ifdef QEDEBUG
633 1.16 christos if (sc->sc_debug) {
634 1.16 christos char bits[64];
635 1.16 christos printf("qe%d: eint: qestat=%s\n", sc->sc_channel,
636 1.16 christos bitmask_snprintf(qestat, QE_CR_STAT_BITS, bits,
637 1.16 christos sizeof(bits)));
638 1.16 christos }
639 1.7 pk #endif
640 1.1 pk r |= qe_eint(sc, qestat);
641 1.1 pk if (r == -1)
642 1.1 pk return (1);
643 1.1 pk }
644 1.1 pk
645 1.1 pk if (qestat & QE_CR_STAT_TXIRQ)
646 1.1 pk r |= qe_tint(sc);
647 1.1 pk
648 1.1 pk if (qestat & QE_CR_STAT_RXIRQ)
649 1.1 pk r |= qe_rint(sc);
650 1.1 pk
651 1.1 pk return (r);
652 1.1 pk }
653 1.1 pk
654 1.1 pk /*
655 1.1 pk * Transmit interrupt.
656 1.1 pk */
657 1.1 pk int
658 1.1 pk qe_tint(sc)
659 1.1 pk struct qe_softc *sc;
660 1.1 pk {
661 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
662 1.1 pk unsigned int bix, txflags;
663 1.1 pk
664 1.1 pk bix = sc->sc_rb.rb_tdtail;
665 1.1 pk
666 1.1 pk for (;;) {
667 1.1 pk if (sc->sc_rb.rb_td_nbusy <= 0)
668 1.1 pk break;
669 1.1 pk
670 1.1 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
671 1.1 pk
672 1.1 pk if (txflags & QEC_XD_OWN)
673 1.1 pk break;
674 1.1 pk
675 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
676 1.1 pk ifp->if_opackets++;
677 1.1 pk
678 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
679 1.1 pk bix = 0;
680 1.1 pk
681 1.1 pk --sc->sc_rb.rb_td_nbusy;
682 1.1 pk }
683 1.1 pk
684 1.1 pk sc->sc_rb.rb_tdtail = bix;
685 1.1 pk
686 1.1 pk qestart(ifp);
687 1.1 pk
688 1.1 pk if (sc->sc_rb.rb_td_nbusy == 0)
689 1.1 pk ifp->if_timer = 0;
690 1.1 pk
691 1.1 pk return (1);
692 1.1 pk }
693 1.1 pk
694 1.1 pk /*
695 1.1 pk * Receive interrupt.
696 1.1 pk */
697 1.1 pk int
698 1.1 pk qe_rint(sc)
699 1.1 pk struct qe_softc *sc;
700 1.1 pk {
701 1.1 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
702 1.1 pk unsigned int bix, len;
703 1.1 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
704 1.7 pk #ifdef QEDEBUG
705 1.7 pk int npackets = 0;
706 1.7 pk #endif
707 1.1 pk
708 1.1 pk bix = sc->sc_rb.rb_rdtail;
709 1.1 pk
710 1.1 pk /*
711 1.1 pk * Process all buffers with valid data.
712 1.1 pk */
713 1.1 pk for (;;) {
714 1.1 pk len = xd[bix].xd_flags;
715 1.1 pk if (len & QEC_XD_OWN)
716 1.1 pk break;
717 1.1 pk
718 1.7 pk #ifdef QEDEBUG
719 1.7 pk npackets++;
720 1.7 pk #endif
721 1.7 pk
722 1.1 pk len &= QEC_XD_LENGTH;
723 1.1 pk len -= 4;
724 1.1 pk qe_read(sc, bix, len);
725 1.1 pk
726 1.1 pk /* ... */
727 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
728 1.1 pk QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
729 1.1 pk
730 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
731 1.1 pk bix = 0;
732 1.1 pk }
733 1.7 pk #ifdef QEDEBUG
734 1.16 christos if (npackets == 0 && sc->sc_debug)
735 1.7 pk printf("%s: rint: no packets; rb index %d; status 0x%x\n",
736 1.7 pk sc->sc_dev.dv_xname, bix, len);
737 1.7 pk #endif
738 1.1 pk
739 1.1 pk sc->sc_rb.rb_rdtail = bix;
740 1.1 pk
741 1.1 pk return (1);
742 1.1 pk }
743 1.1 pk
744 1.1 pk /*
745 1.1 pk * Error interrupt.
746 1.1 pk */
747 1.1 pk int
748 1.1 pk qe_eint(sc, why)
749 1.1 pk struct qe_softc *sc;
750 1.1 pk u_int32_t why;
751 1.1 pk {
752 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
753 1.1 pk int r = 0, rst = 0;
754 1.1 pk
755 1.1 pk if (why & QE_CR_STAT_EDEFER) {
756 1.1 pk printf("%s: excessive tx defers.\n", sc->sc_dev.dv_xname);
757 1.1 pk r |= 1;
758 1.1 pk ifp->if_oerrors++;
759 1.1 pk }
760 1.1 pk
761 1.1 pk if (why & QE_CR_STAT_CLOSS) {
762 1.1 pk printf("%s: no carrier, link down?\n", sc->sc_dev.dv_xname);
763 1.1 pk ifp->if_oerrors++;
764 1.1 pk r |= 1;
765 1.1 pk }
766 1.1 pk
767 1.1 pk if (why & QE_CR_STAT_ERETRIES) {
768 1.1 pk printf("%s: excessive tx retries\n", sc->sc_dev.dv_xname);
769 1.1 pk ifp->if_oerrors++;
770 1.1 pk r |= 1;
771 1.1 pk rst = 1;
772 1.1 pk }
773 1.1 pk
774 1.1 pk
775 1.1 pk if (why & QE_CR_STAT_LCOLL) {
776 1.1 pk printf("%s: late tx transmission\n", sc->sc_dev.dv_xname);
777 1.1 pk ifp->if_oerrors++;
778 1.1 pk r |= 1;
779 1.1 pk rst = 1;
780 1.1 pk }
781 1.1 pk
782 1.1 pk if (why & QE_CR_STAT_FUFLOW) {
783 1.1 pk printf("%s: tx fifo underflow\n", sc->sc_dev.dv_xname);
784 1.1 pk ifp->if_oerrors++;
785 1.1 pk r |= 1;
786 1.1 pk rst = 1;
787 1.1 pk }
788 1.1 pk
789 1.1 pk if (why & QE_CR_STAT_JERROR) {
790 1.1 pk printf("%s: jabber seen\n", sc->sc_dev.dv_xname);
791 1.1 pk r |= 1;
792 1.1 pk }
793 1.1 pk
794 1.1 pk if (why & QE_CR_STAT_BERROR) {
795 1.1 pk printf("%s: babble seen\n", sc->sc_dev.dv_xname);
796 1.1 pk r |= 1;
797 1.1 pk }
798 1.1 pk
799 1.1 pk if (why & QE_CR_STAT_TCCOFLOW) {
800 1.1 pk ifp->if_collisions += 256;
801 1.1 pk ifp->if_oerrors += 256;
802 1.1 pk r |= 1;
803 1.1 pk }
804 1.1 pk
805 1.1 pk if (why & QE_CR_STAT_TXDERROR) {
806 1.1 pk printf("%s: tx descriptor is bad\n", sc->sc_dev.dv_xname);
807 1.1 pk rst = 1;
808 1.1 pk r |= 1;
809 1.1 pk }
810 1.1 pk
811 1.1 pk if (why & QE_CR_STAT_TXLERR) {
812 1.1 pk printf("%s: tx late error\n", sc->sc_dev.dv_xname);
813 1.1 pk ifp->if_oerrors++;
814 1.1 pk rst = 1;
815 1.1 pk r |= 1;
816 1.1 pk }
817 1.1 pk
818 1.1 pk if (why & QE_CR_STAT_TXPERR) {
819 1.30 wiz printf("%s: tx DMA parity error\n", sc->sc_dev.dv_xname);
820 1.1 pk ifp->if_oerrors++;
821 1.1 pk rst = 1;
822 1.1 pk r |= 1;
823 1.1 pk }
824 1.1 pk
825 1.1 pk if (why & QE_CR_STAT_TXSERR) {
826 1.30 wiz printf("%s: tx DMA sbus error ack\n", sc->sc_dev.dv_xname);
827 1.1 pk ifp->if_oerrors++;
828 1.1 pk rst = 1;
829 1.1 pk r |= 1;
830 1.1 pk }
831 1.1 pk
832 1.1 pk if (why & QE_CR_STAT_RCCOFLOW) {
833 1.1 pk ifp->if_collisions += 256;
834 1.1 pk ifp->if_ierrors += 256;
835 1.1 pk r |= 1;
836 1.1 pk }
837 1.1 pk
838 1.1 pk if (why & QE_CR_STAT_RUOFLOW) {
839 1.1 pk ifp->if_ierrors += 256;
840 1.1 pk r |= 1;
841 1.1 pk }
842 1.1 pk
843 1.1 pk if (why & QE_CR_STAT_MCOFLOW) {
844 1.1 pk ifp->if_ierrors += 256;
845 1.1 pk r |= 1;
846 1.1 pk }
847 1.1 pk
848 1.1 pk if (why & QE_CR_STAT_RXFOFLOW) {
849 1.1 pk printf("%s: rx fifo overflow\n", sc->sc_dev.dv_xname);
850 1.1 pk ifp->if_ierrors++;
851 1.1 pk r |= 1;
852 1.1 pk }
853 1.1 pk
854 1.1 pk if (why & QE_CR_STAT_RLCOLL) {
855 1.1 pk printf("%s: rx late collision\n", sc->sc_dev.dv_xname);
856 1.1 pk ifp->if_ierrors++;
857 1.1 pk ifp->if_collisions++;
858 1.1 pk r |= 1;
859 1.1 pk }
860 1.1 pk
861 1.1 pk if (why & QE_CR_STAT_FCOFLOW) {
862 1.1 pk ifp->if_ierrors += 256;
863 1.1 pk r |= 1;
864 1.1 pk }
865 1.1 pk
866 1.1 pk if (why & QE_CR_STAT_CECOFLOW) {
867 1.1 pk ifp->if_ierrors += 256;
868 1.1 pk r |= 1;
869 1.1 pk }
870 1.1 pk
871 1.1 pk if (why & QE_CR_STAT_RXDROP) {
872 1.1 pk printf("%s: rx packet dropped\n", sc->sc_dev.dv_xname);
873 1.1 pk ifp->if_ierrors++;
874 1.1 pk r |= 1;
875 1.1 pk }
876 1.1 pk
877 1.1 pk if (why & QE_CR_STAT_RXSMALL) {
878 1.1 pk printf("%s: rx buffer too small\n", sc->sc_dev.dv_xname);
879 1.1 pk ifp->if_ierrors++;
880 1.1 pk r |= 1;
881 1.1 pk rst = 1;
882 1.1 pk }
883 1.1 pk
884 1.1 pk if (why & QE_CR_STAT_RXLERR) {
885 1.1 pk printf("%s: rx late error\n", sc->sc_dev.dv_xname);
886 1.1 pk ifp->if_ierrors++;
887 1.1 pk r |= 1;
888 1.1 pk rst = 1;
889 1.1 pk }
890 1.1 pk
891 1.1 pk if (why & QE_CR_STAT_RXPERR) {
892 1.30 wiz printf("%s: rx DMA parity error\n", sc->sc_dev.dv_xname);
893 1.1 pk ifp->if_ierrors++;
894 1.1 pk r |= 1;
895 1.1 pk rst = 1;
896 1.1 pk }
897 1.1 pk
898 1.1 pk if (why & QE_CR_STAT_RXSERR) {
899 1.30 wiz printf("%s: rx DMA sbus error ack\n", sc->sc_dev.dv_xname);
900 1.1 pk ifp->if_ierrors++;
901 1.1 pk r |= 1;
902 1.1 pk rst = 1;
903 1.1 pk }
904 1.1 pk
905 1.1 pk if (r == 0)
906 1.1 pk printf("%s: unexpected interrupt error: %08x\n",
907 1.1 pk sc->sc_dev.dv_xname, why);
908 1.1 pk
909 1.1 pk if (rst) {
910 1.1 pk printf("%s: resetting...\n", sc->sc_dev.dv_xname);
911 1.1 pk qereset(sc);
912 1.1 pk return (-1);
913 1.1 pk }
914 1.1 pk
915 1.1 pk return (r);
916 1.1 pk }
917 1.1 pk
918 1.1 pk int
919 1.1 pk qeioctl(ifp, cmd, data)
920 1.1 pk struct ifnet *ifp;
921 1.1 pk u_long cmd;
922 1.40 christos void *data;
923 1.1 pk {
924 1.1 pk struct qe_softc *sc = ifp->if_softc;
925 1.1 pk struct ifaddr *ifa = (struct ifaddr *)data;
926 1.1 pk struct ifreq *ifr = (struct ifreq *)data;
927 1.1 pk int s, error = 0;
928 1.1 pk
929 1.1 pk s = splnet();
930 1.1 pk
931 1.1 pk switch (cmd) {
932 1.1 pk case SIOCSIFADDR:
933 1.1 pk ifp->if_flags |= IFF_UP;
934 1.1 pk switch (ifa->ifa_addr->sa_family) {
935 1.1 pk #ifdef INET
936 1.1 pk case AF_INET:
937 1.1 pk qeinit(sc);
938 1.1 pk arp_ifinit(ifp, ifa);
939 1.1 pk break;
940 1.1 pk #endif /* INET */
941 1.1 pk default:
942 1.1 pk qeinit(sc);
943 1.1 pk break;
944 1.1 pk }
945 1.1 pk break;
946 1.1 pk
947 1.1 pk case SIOCSIFFLAGS:
948 1.1 pk if ((ifp->if_flags & IFF_UP) == 0 &&
949 1.1 pk (ifp->if_flags & IFF_RUNNING) != 0) {
950 1.1 pk /*
951 1.1 pk * If interface is marked down and it is running, then
952 1.1 pk * stop it.
953 1.1 pk */
954 1.1 pk qestop(sc);
955 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
956 1.5 pk
957 1.1 pk } else if ((ifp->if_flags & IFF_UP) != 0 &&
958 1.5 pk (ifp->if_flags & IFF_RUNNING) == 0) {
959 1.1 pk /*
960 1.1 pk * If interface is marked up and it is stopped, then
961 1.1 pk * start it.
962 1.1 pk */
963 1.1 pk qeinit(sc);
964 1.5 pk
965 1.1 pk } else {
966 1.1 pk /*
967 1.1 pk * Reset the interface to pick up changes in any other
968 1.1 pk * flags that affect hardware registers.
969 1.1 pk */
970 1.1 pk qestop(sc);
971 1.1 pk qeinit(sc);
972 1.1 pk }
973 1.1 pk #ifdef QEDEBUG
974 1.7 pk sc->sc_debug = (ifp->if_flags & IFF_DEBUG) != 0 ? 1 : 0;
975 1.1 pk #endif
976 1.1 pk break;
977 1.1 pk
978 1.1 pk case SIOCADDMULTI:
979 1.1 pk case SIOCDELMULTI:
980 1.1 pk error = (cmd == SIOCADDMULTI) ?
981 1.1 pk ether_addmulti(ifr, &sc->sc_ethercom):
982 1.1 pk ether_delmulti(ifr, &sc->sc_ethercom);
983 1.1 pk
984 1.1 pk if (error == ENETRESET) {
985 1.1 pk /*
986 1.1 pk * Multicast list has changed; set the hardware filter
987 1.1 pk * accordingly.
988 1.1 pk */
989 1.33 thorpej if (ifp->if_flags & IFF_RUNNING)
990 1.33 thorpej qe_mcreset(sc);
991 1.1 pk error = 0;
992 1.1 pk }
993 1.1 pk break;
994 1.1 pk
995 1.1 pk case SIOCGIFMEDIA:
996 1.1 pk case SIOCSIFMEDIA:
997 1.1 pk error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, cmd);
998 1.1 pk break;
999 1.1 pk
1000 1.1 pk default:
1001 1.1 pk error = EINVAL;
1002 1.1 pk break;
1003 1.1 pk }
1004 1.1 pk
1005 1.1 pk splx(s);
1006 1.1 pk return (error);
1007 1.1 pk }
1008 1.1 pk
1009 1.1 pk
1010 1.1 pk void
1011 1.1 pk qeinit(sc)
1012 1.1 pk struct qe_softc *sc;
1013 1.1 pk {
1014 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1015 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1016 1.1 pk bus_space_handle_t cr = sc->sc_cr;
1017 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1018 1.1 pk struct qec_softc *qec = sc->sc_qec;
1019 1.1 pk u_int32_t qecaddr;
1020 1.1 pk u_int8_t *ea;
1021 1.7 pk int s;
1022 1.1 pk
1023 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1024 1.4 mrg (void)&t;
1025 1.4 mrg #endif
1026 1.14 thorpej s = splnet();
1027 1.7 pk
1028 1.1 pk qestop(sc);
1029 1.1 pk
1030 1.1 pk /*
1031 1.1 pk * Allocate descriptor ring and buffers
1032 1.1 pk */
1033 1.1 pk qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
1034 1.1 pk
1035 1.1 pk /* Channel registers: */
1036 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
1037 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
1038 1.1 pk
1039 1.1 pk bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
1040 1.1 pk bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
1041 1.1 pk bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
1042 1.1 pk bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
1043 1.1 pk bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
1044 1.1 pk bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
1045 1.1 pk
1046 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1047 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
1048 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
1049 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1050 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1051 1.1 pk
1052 1.1 pk /* MACE registers: */
1053 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
1054 1.1 pk bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
1055 1.1 pk bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
1056 1.7 pk
1057 1.7 pk /*
1058 1.7 pk * Mask MACE's receive interrupt, since we're being notified
1059 1.7 pk * by the QEC after DMA completes.
1060 1.7 pk */
1061 1.1 pk bus_space_write_1(t, mr, QE_MRI_IMR,
1062 1.1 pk QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
1063 1.7 pk
1064 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC,
1065 1.1 pk QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
1066 1.1 pk
1067 1.1 pk bus_space_write_1(t, mr, QE_MRI_FIFOFC,
1068 1.1 pk QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
1069 1.1 pk QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
1070 1.1 pk
1071 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
1072 1.1 pk
1073 1.1 pk /*
1074 1.1 pk * Station address
1075 1.1 pk */
1076 1.1 pk ea = sc->sc_enaddr;
1077 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1078 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
1079 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_PADR, ea, 6);
1080 1.1 pk
1081 1.1 pk /* Apply media settings */
1082 1.1 pk qe_ifmedia_upd(ifp);
1083 1.1 pk
1084 1.1 pk /*
1085 1.7 pk * Clear Logical address filter
1086 1.1 pk */
1087 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1088 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1089 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0, 8);
1090 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1091 1.1 pk
1092 1.1 pk /* Clear missed packet count (register cleared on read) */
1093 1.1 pk (void)bus_space_read_1(t, mr, QE_MRI_MPC);
1094 1.1 pk
1095 1.7 pk #if 0
1096 1.7 pk /* test register: */
1097 1.7 pk bus_space_write_1(t, mr, QE_MRI_UTR, 0);
1098 1.7 pk #endif
1099 1.1 pk
1100 1.5 pk /* Reset multicast filter */
1101 1.5 pk qe_mcreset(sc);
1102 1.5 pk
1103 1.1 pk ifp->if_flags |= IFF_RUNNING;
1104 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1105 1.1 pk splx(s);
1106 1.1 pk }
1107 1.1 pk
1108 1.1 pk /*
1109 1.1 pk * Reset multicast filter.
1110 1.1 pk */
1111 1.1 pk void
1112 1.1 pk qe_mcreset(sc)
1113 1.1 pk struct qe_softc *sc;
1114 1.1 pk {
1115 1.1 pk struct ethercom *ec = &sc->sc_ethercom;
1116 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1117 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1118 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1119 1.1 pk struct ether_multi *enm;
1120 1.1 pk struct ether_multistep step;
1121 1.1 pk u_int32_t crc;
1122 1.1 pk u_int16_t hash[4];
1123 1.5 pk u_int8_t octet, maccc, *ladrp = (u_int8_t *)&hash[0];
1124 1.1 pk int i, j;
1125 1.1 pk
1126 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1127 1.4 mrg (void)&t;
1128 1.4 mrg #endif
1129 1.5 pk
1130 1.7 pk /* We also enable transmitter & receiver here */
1131 1.5 pk maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
1132 1.5 pk
1133 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1134 1.5 pk maccc |= QE_MR_MACCC_PROM;
1135 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1136 1.5 pk return;
1137 1.5 pk }
1138 1.5 pk
1139 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1140 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1141 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1142 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1143 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1144 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1145 1.5 pk return;
1146 1.5 pk }
1147 1.5 pk
1148 1.5 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1149 1.1 pk
1150 1.5 pk ETHER_FIRST_MULTI(step, ec, enm);
1151 1.5 pk while (enm != NULL) {
1152 1.23 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1153 1.5 pk ETHER_ADDR_LEN) != 0) {
1154 1.5 pk /*
1155 1.5 pk * We must listen to a range of multicast
1156 1.5 pk * addresses. For now, just accept all
1157 1.5 pk * multicasts, rather than trying to set only
1158 1.5 pk * those filter bits needed to match the range.
1159 1.5 pk * (At this time, the only use of address
1160 1.5 pk * ranges is for IP multicast routing, for
1161 1.5 pk * which the range is big enough to require
1162 1.5 pk * all bits set.)
1163 1.5 pk */
1164 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1165 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1166 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1167 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1168 1.5 pk ifp->if_flags |= IFF_ALLMULTI;
1169 1.5 pk break;
1170 1.5 pk }
1171 1.1 pk
1172 1.5 pk crc = 0xffffffff;
1173 1.1 pk
1174 1.5 pk for (i = 0; i < ETHER_ADDR_LEN; i++) {
1175 1.5 pk octet = enm->enm_addrlo[i];
1176 1.1 pk
1177 1.5 pk for (j = 0; j < 8; j++) {
1178 1.5 pk if ((crc & 1) ^ (octet & 1)) {
1179 1.5 pk crc >>= 1;
1180 1.5 pk crc ^= MC_POLY_LE;
1181 1.1 pk }
1182 1.5 pk else
1183 1.5 pk crc >>= 1;
1184 1.5 pk octet >>= 1;
1185 1.1 pk }
1186 1.1 pk }
1187 1.1 pk
1188 1.5 pk crc >>= 26;
1189 1.5 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1190 1.5 pk ETHER_NEXT_MULTI(step, enm);
1191 1.1 pk }
1192 1.1 pk
1193 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1194 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1195 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_LADRF, ladrp, 8);
1196 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1197 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1198 1.1 pk }
1199 1.1 pk
1200 1.1 pk /*
1201 1.1 pk * Get current media settings.
1202 1.1 pk */
1203 1.1 pk void
1204 1.1 pk qe_ifmedia_sts(ifp, ifmr)
1205 1.1 pk struct ifnet *ifp;
1206 1.1 pk struct ifmediareq *ifmr;
1207 1.1 pk {
1208 1.1 pk struct qe_softc *sc = ifp->if_softc;
1209 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1210 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1211 1.1 pk u_int8_t v;
1212 1.1 pk
1213 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1214 1.4 mrg (void)&t;
1215 1.4 mrg #endif
1216 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
1217 1.1 pk
1218 1.1 pk switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
1219 1.1 pk case QE_MR_PLSCC_TP:
1220 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_T;
1221 1.1 pk break;
1222 1.1 pk case QE_MR_PLSCC_AUI:
1223 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_5;
1224 1.1 pk break;
1225 1.1 pk case QE_MR_PLSCC_GPSI:
1226 1.1 pk case QE_MR_PLSCC_DAI:
1227 1.1 pk /* ... */
1228 1.1 pk break;
1229 1.1 pk }
1230 1.1 pk
1231 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
1232 1.1 pk ifmr->ifm_status |= IFM_AVALID;
1233 1.1 pk if ((v & QE_MR_PHYCC_LNKFL) != 0)
1234 1.1 pk ifmr->ifm_status &= ~IFM_ACTIVE;
1235 1.1 pk else
1236 1.1 pk ifmr->ifm_status |= IFM_ACTIVE;
1237 1.1 pk
1238 1.1 pk }
1239 1.1 pk
1240 1.1 pk /*
1241 1.1 pk * Set media options.
1242 1.1 pk */
1243 1.1 pk int
1244 1.1 pk qe_ifmedia_upd(ifp)
1245 1.1 pk struct ifnet *ifp;
1246 1.1 pk {
1247 1.1 pk struct qe_softc *sc = ifp->if_softc;
1248 1.1 pk struct ifmedia *ifm = &sc->sc_ifmedia;
1249 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1250 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1251 1.1 pk int newmedia = ifm->ifm_media;
1252 1.1 pk u_int8_t plscc, phycc;
1253 1.1 pk
1254 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1255 1.4 mrg (void)&t;
1256 1.4 mrg #endif
1257 1.1 pk if (IFM_TYPE(newmedia) != IFM_ETHER)
1258 1.1 pk return (EINVAL);
1259 1.1 pk
1260 1.1 pk plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
1261 1.1 pk phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
1262 1.1 pk
1263 1.1 pk if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
1264 1.1 pk phycc |= QE_MR_PHYCC_ASEL;
1265 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
1266 1.1 pk plscc |= QE_MR_PLSCC_TP;
1267 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
1268 1.1 pk plscc |= QE_MR_PLSCC_AUI;
1269 1.1 pk
1270 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
1271 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
1272 1.1 pk
1273 1.1 pk return (0);
1274 1.1 pk }
1275