qe.c revision 1.5 1 1.5 pk /* $NetBSD: qe.c,v 1.5 1999/03/23 00:27:09 pk Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk /*
40 1.1 pk * Copyright (c) 1998 Jason L. Wright.
41 1.1 pk * All rights reserved.
42 1.1 pk *
43 1.1 pk * Redistribution and use in source and binary forms, with or without
44 1.1 pk * modification, are permitted provided that the following conditions
45 1.1 pk * are met:
46 1.1 pk * 1. Redistributions of source code must retain the above copyright
47 1.1 pk * notice, this list of conditions and the following disclaimer.
48 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 pk * notice, this list of conditions and the following disclaimer in the
50 1.1 pk * documentation and/or other materials provided with the distribution.
51 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
52 1.1 pk * derived from this software without specific prior written permission.
53 1.1 pk *
54 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
55 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 pk */
65 1.1 pk
66 1.1 pk /*
67 1.1 pk * Driver for the SBus qec+qe QuadEthernet board.
68 1.1 pk *
69 1.1 pk * This driver was written using the AMD MACE Am79C940 documentation, some
70 1.1 pk * ideas gleaned from the S/Linux driver for this card, Solaris header files,
71 1.1 pk * and a loan of a card from Paul Southworth of the Internet Engineering
72 1.1 pk * Group (www.ieng.com).
73 1.1 pk */
74 1.1 pk
75 1.1 pk #include "opt_ddb.h"
76 1.1 pk #include "opt_inet.h"
77 1.1 pk #include "opt_ccitt.h"
78 1.1 pk #include "opt_llc.h"
79 1.1 pk #include "opt_ns.h"
80 1.1 pk #include "bpfilter.h"
81 1.1 pk #include "rnd.h"
82 1.1 pk
83 1.1 pk #include <sys/param.h>
84 1.1 pk #include <sys/systm.h>
85 1.1 pk #include <sys/kernel.h>
86 1.1 pk #include <sys/errno.h>
87 1.1 pk #include <sys/ioctl.h>
88 1.1 pk #include <sys/mbuf.h>
89 1.1 pk #include <sys/socket.h>
90 1.1 pk #include <sys/syslog.h>
91 1.1 pk #include <sys/device.h>
92 1.1 pk #include <sys/malloc.h>
93 1.1 pk #if NRND > 0
94 1.1 pk #include <sys/rnd.h>
95 1.1 pk #endif
96 1.1 pk
97 1.1 pk #include <net/if.h>
98 1.1 pk #include <net/if_dl.h>
99 1.1 pk #include <net/if_types.h>
100 1.1 pk #include <net/netisr.h>
101 1.1 pk #include <net/if_media.h>
102 1.1 pk #include <net/if_ether.h>
103 1.1 pk
104 1.1 pk #ifdef INET
105 1.1 pk #include <netinet/in.h>
106 1.1 pk #include <netinet/if_inarp.h>
107 1.1 pk #include <netinet/in_systm.h>
108 1.1 pk #include <netinet/in_var.h>
109 1.1 pk #include <netinet/ip.h>
110 1.1 pk #endif
111 1.1 pk
112 1.2 pk #ifdef NS
113 1.2 pk #include <netns/ns.h>
114 1.2 pk #include <netns/ns_if.h>
115 1.2 pk #endif
116 1.2 pk
117 1.1 pk #if NBPFILTER > 0
118 1.1 pk #include <net/bpf.h>
119 1.1 pk #include <net/bpfdesc.h>
120 1.1 pk #endif
121 1.1 pk
122 1.1 pk #include <machine/autoconf.h>
123 1.4 mrg #include <machine/bus.h>
124 1.1 pk #include <machine/cpu.h>
125 1.1 pk
126 1.3 mrg #include <dev/sbus/sbusvar.h>
127 1.1 pk #include <dev/sbus/qecreg.h>
128 1.1 pk #include <dev/sbus/qecvar.h>
129 1.1 pk #include <dev/sbus/qereg.h>
130 1.1 pk
131 1.1 pk struct qe_softc {
132 1.1 pk struct device sc_dev; /* base device */
133 1.1 pk struct sbusdev sc_sd; /* sbus device */
134 1.1 pk bus_space_tag_t sc_bustag; /* bus & dma tags */
135 1.1 pk bus_dma_tag_t sc_dmatag;
136 1.1 pk struct ethercom sc_ethercom;
137 1.1 pk struct ifmedia sc_ifmedia; /* interface media */
138 1.1 pk
139 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
140 1.1 pk
141 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
142 1.1 pk bus_space_handle_t sc_mr; /* MACE registers */
143 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
144 1.1 pk
145 1.1 pk int sc_channel; /* channel number */
146 1.1 pk u_int sc_rev; /* board revision */
147 1.1 pk
148 1.1 pk int sc_burst;
149 1.1 pk
150 1.1 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
151 1.1 pk
152 1.1 pk /* MAC address */
153 1.1 pk u_int8_t sc_enaddr[6];
154 1.1 pk };
155 1.1 pk
156 1.1 pk int qematch __P((struct device *, struct cfdata *, void *));
157 1.1 pk void qeattach __P((struct device *, struct device *, void *));
158 1.1 pk
159 1.1 pk void qeinit __P((struct qe_softc *));
160 1.1 pk void qestart __P((struct ifnet *));
161 1.1 pk void qestop __P((struct qe_softc *));
162 1.1 pk void qewatchdog __P((struct ifnet *));
163 1.1 pk int qeioctl __P((struct ifnet *, u_long, caddr_t));
164 1.1 pk void qereset __P((struct qe_softc *));
165 1.1 pk
166 1.1 pk int qeintr __P((void *));
167 1.1 pk int qe_eint __P((struct qe_softc *, u_int32_t));
168 1.1 pk int qe_rint __P((struct qe_softc *));
169 1.1 pk int qe_tint __P((struct qe_softc *));
170 1.1 pk void qe_mcreset __P((struct qe_softc *));
171 1.1 pk
172 1.1 pk static int qe_put __P((struct qe_softc *, int, struct mbuf *));
173 1.1 pk static void qe_read __P((struct qe_softc *, int, int));
174 1.1 pk static struct mbuf *qe_get __P((struct qe_softc *, int, int));
175 1.1 pk
176 1.1 pk /* ifmedia callbacks */
177 1.1 pk void qe_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
178 1.1 pk int qe_ifmedia_upd __P((struct ifnet *));
179 1.1 pk
180 1.1 pk struct cfattach qe_ca = {
181 1.1 pk sizeof(struct qe_softc), qematch, qeattach
182 1.1 pk };
183 1.1 pk
184 1.1 pk int
185 1.1 pk qematch(parent, cf, aux)
186 1.1 pk struct device *parent;
187 1.1 pk struct cfdata *cf;
188 1.1 pk void *aux;
189 1.1 pk {
190 1.1 pk struct sbus_attach_args *sa = aux;
191 1.1 pk
192 1.1 pk return (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0);
193 1.1 pk }
194 1.1 pk
195 1.1 pk void
196 1.1 pk qeattach(parent, self, aux)
197 1.1 pk struct device *parent, *self;
198 1.1 pk void *aux;
199 1.1 pk {
200 1.1 pk struct sbus_attach_args *sa = aux;
201 1.1 pk struct qec_softc *qec = (struct qec_softc *)parent;
202 1.1 pk struct qe_softc *sc = (struct qe_softc *)self;
203 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
204 1.1 pk int node = sa->sa_node;
205 1.1 pk bus_dma_segment_t seg;
206 1.1 pk bus_size_t size;
207 1.1 pk int rseg, error;
208 1.1 pk extern void myetheraddr __P((u_char *));
209 1.1 pk
210 1.1 pk if (sa->sa_nreg < 2) {
211 1.1 pk printf("%s: only %d register sets\n",
212 1.1 pk self->dv_xname, sa->sa_nreg);
213 1.1 pk return;
214 1.1 pk }
215 1.1 pk
216 1.1 pk if (bus_space_map2(sa->sa_bustag,
217 1.1 pk (bus_type_t)sa->sa_reg[0].sbr_slot,
218 1.1 pk (bus_addr_t)sa->sa_reg[0].sbr_offset,
219 1.1 pk (bus_size_t)sa->sa_reg[0].sbr_size,
220 1.1 pk BUS_SPACE_MAP_LINEAR, 0, &sc->sc_cr) != 0) {
221 1.1 pk printf("%s: cannot map registers\n", self->dv_xname);
222 1.1 pk return;
223 1.1 pk }
224 1.1 pk
225 1.1 pk if (bus_space_map2(sa->sa_bustag,
226 1.1 pk (bus_type_t)sa->sa_reg[1].sbr_slot,
227 1.1 pk (bus_addr_t)sa->sa_reg[1].sbr_offset,
228 1.1 pk (bus_size_t)sa->sa_reg[1].sbr_size,
229 1.1 pk BUS_SPACE_MAP_LINEAR, 0, &sc->sc_mr) != 0) {
230 1.1 pk printf("%s: cannot map registers\n", self->dv_xname);
231 1.1 pk return;
232 1.1 pk }
233 1.1 pk
234 1.1 pk sc->sc_rev = getpropint(node, "mace-version", -1);
235 1.1 pk printf(" rev %x", sc->sc_rev);
236 1.1 pk
237 1.1 pk sc->sc_qec = qec;
238 1.1 pk sc->sc_qr = qec->sc_regs;
239 1.1 pk
240 1.1 pk sc->sc_channel = getpropint(node, "channel#", -1);
241 1.1 pk sc->sc_burst = qec->sc_burst;
242 1.1 pk
243 1.1 pk qestop(sc);
244 1.1 pk
245 1.1 pk /* Note: no interrupt level passed */
246 1.1 pk (void)bus_intr_establish(sa->sa_bustag, 0, 0, qeintr, sc);
247 1.1 pk myetheraddr(sc->sc_enaddr);
248 1.1 pk
249 1.1 pk /*
250 1.1 pk * Allocate descriptor ring and buffers.
251 1.1 pk */
252 1.1 pk
253 1.1 pk /* for now, allocate as many bufs as there are ring descriptors */
254 1.1 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
255 1.1 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
256 1.1 pk
257 1.1 pk size = QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
258 1.1 pk QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
259 1.1 pk sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
260 1.1 pk sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
261 1.1 pk if ((error = bus_dmamem_alloc(sa->sa_dmatag, size,
262 1.1 pk NBPG, 0,
263 1.1 pk &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
264 1.1 pk printf("%s: DMA buffer alloc error %d\n",
265 1.1 pk self->dv_xname, error);
266 1.1 pk return;
267 1.1 pk }
268 1.1 pk sc->sc_rb.rb_dmabase = seg.ds_addr;
269 1.1 pk
270 1.1 pk if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
271 1.1 pk &sc->sc_rb.rb_membase,
272 1.1 pk BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
273 1.1 pk printf("%s: DMA buffer map error %d\n",
274 1.1 pk self->dv_xname, error);
275 1.1 pk bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
276 1.1 pk return;
277 1.1 pk }
278 1.1 pk
279 1.1 pk /* Initialize media properties */
280 1.1 pk ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
281 1.1 pk ifmedia_add(&sc->sc_ifmedia,
282 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
283 1.1 pk 0, NULL);
284 1.1 pk ifmedia_add(&sc->sc_ifmedia,
285 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_5,0,0),
286 1.1 pk 0, NULL);
287 1.1 pk ifmedia_add(&sc->sc_ifmedia,
288 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
289 1.1 pk 0, NULL);
290 1.1 pk ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
291 1.1 pk
292 1.1 pk bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
293 1.1 pk ifp->if_softc = sc;
294 1.1 pk ifp->if_start = qestart;
295 1.1 pk ifp->if_ioctl = qeioctl;
296 1.1 pk ifp->if_watchdog = qewatchdog;
297 1.1 pk ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS |
298 1.1 pk IFF_MULTICAST;
299 1.1 pk
300 1.1 pk /* Attach the interface. */
301 1.1 pk if_attach(ifp);
302 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
303 1.1 pk
304 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
305 1.1 pk
306 1.1 pk #if NBPFILTER > 0
307 1.1 pk bpfattach(&ifp->if_bpf, ifp, DLT_EN10MB,
308 1.1 pk sizeof(struct ether_header));
309 1.1 pk #endif
310 1.1 pk }
311 1.1 pk
312 1.1 pk /*
313 1.1 pk * Pull data off an interface.
314 1.1 pk * Len is the length of data, with local net header stripped.
315 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
316 1.1 pk * we copy into clusters.
317 1.1 pk */
318 1.1 pk static __inline__ struct mbuf *
319 1.1 pk qe_get(sc, idx, totlen)
320 1.1 pk struct qe_softc *sc;
321 1.1 pk int idx, totlen;
322 1.1 pk {
323 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
324 1.1 pk struct mbuf *m;
325 1.1 pk struct mbuf *top, **mp;
326 1.1 pk int len, pad, boff = 0;
327 1.1 pk caddr_t bp;
328 1.1 pk
329 1.1 pk bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
330 1.1 pk
331 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
332 1.1 pk if (m == NULL)
333 1.1 pk return (NULL);
334 1.1 pk m->m_pkthdr.rcvif = ifp;
335 1.1 pk m->m_pkthdr.len = totlen;
336 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
337 1.1 pk m->m_data += pad;
338 1.1 pk len = MHLEN - pad;
339 1.1 pk top = NULL;
340 1.1 pk mp = ⊤
341 1.1 pk
342 1.1 pk while (totlen > 0) {
343 1.1 pk if (top) {
344 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
345 1.1 pk if (m == NULL) {
346 1.1 pk m_freem(top);
347 1.1 pk return (NULL);
348 1.1 pk }
349 1.1 pk len = MLEN;
350 1.1 pk }
351 1.1 pk if (top && totlen >= MINCLSIZE) {
352 1.1 pk MCLGET(m, M_DONTWAIT);
353 1.1 pk if (m->m_flags & M_EXT)
354 1.1 pk len = MCLBYTES;
355 1.1 pk }
356 1.1 pk m->m_len = len = min(totlen, len);
357 1.1 pk bcopy(bp + boff, mtod(m, caddr_t), len);
358 1.1 pk boff += len;
359 1.1 pk totlen -= len;
360 1.1 pk *mp = m;
361 1.1 pk mp = &m->m_next;
362 1.1 pk }
363 1.1 pk
364 1.1 pk return (top);
365 1.1 pk }
366 1.1 pk
367 1.1 pk /*
368 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
369 1.1 pk * network buffer memory.
370 1.1 pk */
371 1.1 pk __inline__ int
372 1.1 pk qe_put(sc, idx, m)
373 1.1 pk struct qe_softc *sc;
374 1.1 pk int idx;
375 1.1 pk struct mbuf *m;
376 1.1 pk {
377 1.1 pk struct mbuf *n;
378 1.1 pk int len, tlen = 0, boff = 0;
379 1.1 pk caddr_t bp;
380 1.1 pk
381 1.1 pk bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
382 1.1 pk
383 1.1 pk for (; m; m = n) {
384 1.1 pk len = m->m_len;
385 1.1 pk if (len == 0) {
386 1.1 pk MFREE(m, n);
387 1.1 pk continue;
388 1.1 pk }
389 1.1 pk bcopy(mtod(m, caddr_t), bp+boff, len);
390 1.1 pk boff += len;
391 1.1 pk tlen += len;
392 1.1 pk MFREE(m, n);
393 1.1 pk }
394 1.1 pk return (tlen);
395 1.1 pk }
396 1.1 pk
397 1.1 pk /*
398 1.1 pk * Pass a packet to the higher levels.
399 1.1 pk */
400 1.1 pk __inline__ void
401 1.1 pk qe_read(sc, idx, len)
402 1.1 pk struct qe_softc *sc;
403 1.1 pk int idx, len;
404 1.1 pk {
405 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
406 1.1 pk struct ether_header *eh;
407 1.1 pk struct mbuf *m;
408 1.1 pk
409 1.1 pk if (len <= sizeof(struct ether_header) ||
410 1.1 pk len > ETHERMTU + sizeof(struct ether_header)) {
411 1.1 pk
412 1.1 pk printf("%s: invalid packet size %d; dropping\n",
413 1.1 pk ifp->if_xname, len);
414 1.1 pk
415 1.1 pk ifp->if_ierrors++;
416 1.1 pk return;
417 1.1 pk }
418 1.1 pk
419 1.1 pk /*
420 1.1 pk * Pull packet off interface.
421 1.1 pk */
422 1.1 pk m = qe_get(sc, idx, len);
423 1.1 pk if (m == NULL) {
424 1.1 pk ifp->if_ierrors++;
425 1.1 pk return;
426 1.1 pk }
427 1.1 pk ifp->if_ipackets++;
428 1.1 pk
429 1.1 pk /* We assume that the header fit entirely in one mbuf. */
430 1.1 pk eh = mtod(m, struct ether_header *);
431 1.1 pk
432 1.1 pk #if NBPFILTER > 0
433 1.1 pk /*
434 1.1 pk * Check if there's a BPF listener on this interface.
435 1.1 pk * If so, hand off the raw packet to BPF.
436 1.1 pk */
437 1.1 pk if (ifp->if_bpf)
438 1.1 pk bpf_mtap(ifp->if_bpf, m);
439 1.1 pk #endif
440 1.1 pk /* Pass the packet up, with the ether header sort-of removed. */
441 1.1 pk m_adj(m, sizeof(struct ether_header));
442 1.1 pk ether_input(ifp, eh, m);
443 1.1 pk }
444 1.1 pk
445 1.1 pk /*
446 1.1 pk * Start output on interface.
447 1.1 pk * We make two assumptions here:
448 1.1 pk * 1) that the current priority is set to splnet _before_ this code
449 1.1 pk * is called *and* is returned to the appropriate priority after
450 1.1 pk * return
451 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
452 1.1 pk * (i.e. that the output part of the interface is idle)
453 1.1 pk */
454 1.1 pk void
455 1.1 pk qestart(ifp)
456 1.1 pk struct ifnet *ifp;
457 1.1 pk {
458 1.1 pk struct qe_softc *sc = (struct qe_softc *)ifp->if_softc;
459 1.1 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
460 1.1 pk struct mbuf *m;
461 1.1 pk unsigned int bix, len;
462 1.1 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
463 1.1 pk
464 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
465 1.1 pk return;
466 1.1 pk
467 1.1 pk bix = sc->sc_rb.rb_tdhead;
468 1.1 pk
469 1.1 pk for (;;) {
470 1.1 pk IF_DEQUEUE(&ifp->if_snd, m);
471 1.1 pk if (m == 0)
472 1.1 pk break;
473 1.1 pk
474 1.1 pk #if NBPFILTER > 0
475 1.1 pk /*
476 1.1 pk * If BPF is listening on this interface, let it see the
477 1.1 pk * packet before we commit it to the wire.
478 1.1 pk */
479 1.1 pk if (ifp->if_bpf)
480 1.1 pk bpf_mtap(ifp->if_bpf, m);
481 1.1 pk #endif
482 1.1 pk
483 1.1 pk /*
484 1.1 pk * Copy the mbuf chain into the transmit buffer.
485 1.1 pk */
486 1.1 pk len = qe_put(sc, bix, m);
487 1.1 pk
488 1.1 pk /*
489 1.1 pk * Initialize transmit registers and start transmission
490 1.1 pk */
491 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
492 1.1 pk (len & QEC_XD_LENGTH);
493 1.1 pk bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
494 1.1 pk QE_CR_CTRL_TWAKEUP);
495 1.1 pk
496 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
497 1.1 pk bix = 0;
498 1.1 pk
499 1.1 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
500 1.1 pk ifp->if_flags |= IFF_OACTIVE;
501 1.1 pk break;
502 1.1 pk }
503 1.1 pk }
504 1.1 pk
505 1.1 pk sc->sc_rb.rb_tdhead = bix;
506 1.1 pk }
507 1.1 pk
508 1.1 pk void
509 1.1 pk qestop(sc)
510 1.1 pk struct qe_softc *sc;
511 1.1 pk {
512 1.1 pk bus_space_tag_t t = sc->sc_bustag;
513 1.1 pk bus_space_handle_t mr = sc->sc_mr;
514 1.1 pk bus_space_handle_t cr = sc->sc_cr;
515 1.1 pk int n;
516 1.1 pk
517 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
518 1.4 mrg (void)&t;
519 1.4 mrg #endif
520 1.1 pk /* Stop the schwurst */
521 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
522 1.1 pk for (n = 200; n > 0; n--) {
523 1.1 pk if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
524 1.1 pk QE_MR_BIUCC_SWRST) == 0)
525 1.1 pk break;
526 1.1 pk DELAY(20);
527 1.1 pk }
528 1.1 pk
529 1.1 pk /* then reset */
530 1.1 pk bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
531 1.1 pk for (n = 200; n > 0; n--) {
532 1.1 pk if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
533 1.1 pk QE_CR_CTRL_RESET) == 0)
534 1.1 pk break;
535 1.1 pk DELAY(20);
536 1.1 pk }
537 1.1 pk }
538 1.1 pk
539 1.1 pk /*
540 1.1 pk * Reset interface.
541 1.1 pk */
542 1.1 pk void
543 1.1 pk qereset(sc)
544 1.1 pk struct qe_softc *sc;
545 1.1 pk {
546 1.1 pk int s;
547 1.1 pk
548 1.1 pk s = splnet();
549 1.1 pk qestop(sc);
550 1.1 pk qeinit(sc);
551 1.1 pk splx(s);
552 1.1 pk }
553 1.1 pk
554 1.1 pk void
555 1.1 pk qewatchdog(ifp)
556 1.1 pk struct ifnet *ifp;
557 1.1 pk {
558 1.1 pk struct qe_softc *sc = ifp->if_softc;
559 1.1 pk
560 1.1 pk log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
561 1.1 pk ++sc->sc_ethercom.ec_if.if_oerrors;
562 1.1 pk
563 1.1 pk qereset(sc);
564 1.1 pk }
565 1.1 pk
566 1.1 pk /*
567 1.1 pk * Interrupt dispatch.
568 1.1 pk */
569 1.1 pk int
570 1.1 pk qeintr(arg)
571 1.1 pk void *arg;
572 1.1 pk {
573 1.1 pk struct qe_softc *sc = (struct qe_softc *)arg;
574 1.1 pk bus_space_tag_t t = sc->sc_bustag;
575 1.1 pk u_int32_t qecstat, qestat;
576 1.1 pk int r = 0;
577 1.1 pk
578 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
579 1.4 mrg (void)&t;
580 1.4 mrg #endif
581 1.1 pk /* Read QEC status and channel status */
582 1.1 pk qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
583 1.1 pk
584 1.1 pk /* Filter out status for this channel */
585 1.1 pk qecstat = qecstat >> (4 * sc->sc_channel);
586 1.1 pk if ((qecstat & 0xf) == 0)
587 1.1 pk return (r);
588 1.1 pk
589 1.1 pk qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
590 1.1 pk
591 1.1 pk if (qestat & QE_CR_STAT_ALLERRORS) {
592 1.1 pk r |= qe_eint(sc, qestat);
593 1.1 pk if (r == -1)
594 1.1 pk return (1);
595 1.1 pk }
596 1.1 pk
597 1.1 pk if (qestat & QE_CR_STAT_TXIRQ)
598 1.1 pk r |= qe_tint(sc);
599 1.1 pk
600 1.1 pk if (qestat & QE_CR_STAT_RXIRQ)
601 1.1 pk r |= qe_rint(sc);
602 1.1 pk
603 1.1 pk return (r);
604 1.1 pk }
605 1.1 pk
606 1.1 pk /*
607 1.1 pk * Transmit interrupt.
608 1.1 pk */
609 1.1 pk int
610 1.1 pk qe_tint(sc)
611 1.1 pk struct qe_softc *sc;
612 1.1 pk {
613 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
614 1.1 pk unsigned int bix, txflags;
615 1.1 pk
616 1.1 pk bix = sc->sc_rb.rb_tdtail;
617 1.1 pk
618 1.1 pk for (;;) {
619 1.1 pk if (sc->sc_rb.rb_td_nbusy <= 0)
620 1.1 pk break;
621 1.1 pk
622 1.1 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
623 1.1 pk
624 1.1 pk if (txflags & QEC_XD_OWN)
625 1.1 pk break;
626 1.1 pk
627 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
628 1.1 pk ifp->if_opackets++;
629 1.1 pk
630 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
631 1.1 pk bix = 0;
632 1.1 pk
633 1.1 pk --sc->sc_rb.rb_td_nbusy;
634 1.1 pk }
635 1.1 pk
636 1.1 pk sc->sc_rb.rb_tdtail = bix;
637 1.1 pk
638 1.1 pk qestart(ifp);
639 1.1 pk
640 1.1 pk if (sc->sc_rb.rb_td_nbusy == 0)
641 1.1 pk ifp->if_timer = 0;
642 1.1 pk
643 1.1 pk return (1);
644 1.1 pk }
645 1.1 pk
646 1.1 pk /*
647 1.1 pk * Receive interrupt.
648 1.1 pk */
649 1.1 pk int
650 1.1 pk qe_rint(sc)
651 1.1 pk struct qe_softc *sc;
652 1.1 pk {
653 1.1 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
654 1.1 pk unsigned int bix, len;
655 1.1 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
656 1.1 pk
657 1.1 pk bix = sc->sc_rb.rb_rdtail;
658 1.1 pk
659 1.1 pk /*
660 1.1 pk * Process all buffers with valid data.
661 1.1 pk */
662 1.1 pk for (;;) {
663 1.1 pk len = xd[bix].xd_flags;
664 1.1 pk if (len & QEC_XD_OWN)
665 1.1 pk break;
666 1.1 pk
667 1.1 pk len &= QEC_XD_LENGTH;
668 1.1 pk len -= 4;
669 1.1 pk qe_read(sc, bix, len);
670 1.1 pk
671 1.1 pk /* ... */
672 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
673 1.1 pk QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
674 1.1 pk
675 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
676 1.1 pk bix = 0;
677 1.1 pk }
678 1.1 pk
679 1.1 pk sc->sc_rb.rb_rdtail = bix;
680 1.1 pk
681 1.1 pk return (1);
682 1.1 pk }
683 1.1 pk
684 1.1 pk /*
685 1.1 pk * Error interrupt.
686 1.1 pk */
687 1.1 pk int
688 1.1 pk qe_eint(sc, why)
689 1.1 pk struct qe_softc *sc;
690 1.1 pk u_int32_t why;
691 1.1 pk {
692 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
693 1.1 pk int r = 0, rst = 0;
694 1.1 pk
695 1.1 pk if (why & QE_CR_STAT_EDEFER) {
696 1.1 pk printf("%s: excessive tx defers.\n", sc->sc_dev.dv_xname);
697 1.1 pk r |= 1;
698 1.1 pk ifp->if_oerrors++;
699 1.1 pk }
700 1.1 pk
701 1.1 pk if (why & QE_CR_STAT_CLOSS) {
702 1.1 pk printf("%s: no carrier, link down?\n", sc->sc_dev.dv_xname);
703 1.1 pk ifp->if_oerrors++;
704 1.1 pk r |= 1;
705 1.1 pk }
706 1.1 pk
707 1.1 pk if (why & QE_CR_STAT_ERETRIES) {
708 1.1 pk printf("%s: excessive tx retries\n", sc->sc_dev.dv_xname);
709 1.1 pk ifp->if_oerrors++;
710 1.1 pk r |= 1;
711 1.1 pk rst = 1;
712 1.1 pk }
713 1.1 pk
714 1.1 pk
715 1.1 pk if (why & QE_CR_STAT_LCOLL) {
716 1.1 pk printf("%s: late tx transmission\n", sc->sc_dev.dv_xname);
717 1.1 pk ifp->if_oerrors++;
718 1.1 pk r |= 1;
719 1.1 pk rst = 1;
720 1.1 pk }
721 1.1 pk
722 1.1 pk if (why & QE_CR_STAT_FUFLOW) {
723 1.1 pk printf("%s: tx fifo underflow\n", sc->sc_dev.dv_xname);
724 1.1 pk ifp->if_oerrors++;
725 1.1 pk r |= 1;
726 1.1 pk rst = 1;
727 1.1 pk }
728 1.1 pk
729 1.1 pk if (why & QE_CR_STAT_JERROR) {
730 1.1 pk printf("%s: jabber seen\n", sc->sc_dev.dv_xname);
731 1.1 pk r |= 1;
732 1.1 pk }
733 1.1 pk
734 1.1 pk if (why & QE_CR_STAT_BERROR) {
735 1.1 pk printf("%s: babble seen\n", sc->sc_dev.dv_xname);
736 1.1 pk r |= 1;
737 1.1 pk }
738 1.1 pk
739 1.1 pk if (why & QE_CR_STAT_TCCOFLOW) {
740 1.1 pk ifp->if_collisions += 256;
741 1.1 pk ifp->if_oerrors += 256;
742 1.1 pk r |= 1;
743 1.1 pk }
744 1.1 pk
745 1.1 pk if (why & QE_CR_STAT_TXDERROR) {
746 1.1 pk printf("%s: tx descriptor is bad\n", sc->sc_dev.dv_xname);
747 1.1 pk rst = 1;
748 1.1 pk r |= 1;
749 1.1 pk }
750 1.1 pk
751 1.1 pk if (why & QE_CR_STAT_TXLERR) {
752 1.1 pk printf("%s: tx late error\n", sc->sc_dev.dv_xname);
753 1.1 pk ifp->if_oerrors++;
754 1.1 pk rst = 1;
755 1.1 pk r |= 1;
756 1.1 pk }
757 1.1 pk
758 1.1 pk if (why & QE_CR_STAT_TXPERR) {
759 1.1 pk printf("%s: tx dma parity error\n", sc->sc_dev.dv_xname);
760 1.1 pk ifp->if_oerrors++;
761 1.1 pk rst = 1;
762 1.1 pk r |= 1;
763 1.1 pk }
764 1.1 pk
765 1.1 pk if (why & QE_CR_STAT_TXSERR) {
766 1.1 pk printf("%s: tx dma sbus error ack\n", sc->sc_dev.dv_xname);
767 1.1 pk ifp->if_oerrors++;
768 1.1 pk rst = 1;
769 1.1 pk r |= 1;
770 1.1 pk }
771 1.1 pk
772 1.1 pk if (why & QE_CR_STAT_RCCOFLOW) {
773 1.1 pk ifp->if_collisions += 256;
774 1.1 pk ifp->if_ierrors += 256;
775 1.1 pk r |= 1;
776 1.1 pk }
777 1.1 pk
778 1.1 pk if (why & QE_CR_STAT_RUOFLOW) {
779 1.1 pk ifp->if_ierrors += 256;
780 1.1 pk r |= 1;
781 1.1 pk }
782 1.1 pk
783 1.1 pk if (why & QE_CR_STAT_MCOFLOW) {
784 1.1 pk ifp->if_ierrors += 256;
785 1.1 pk r |= 1;
786 1.1 pk }
787 1.1 pk
788 1.1 pk if (why & QE_CR_STAT_RXFOFLOW) {
789 1.1 pk printf("%s: rx fifo overflow\n", sc->sc_dev.dv_xname);
790 1.1 pk ifp->if_ierrors++;
791 1.1 pk r |= 1;
792 1.1 pk }
793 1.1 pk
794 1.1 pk if (why & QE_CR_STAT_RLCOLL) {
795 1.1 pk printf("%s: rx late collision\n", sc->sc_dev.dv_xname);
796 1.1 pk ifp->if_ierrors++;
797 1.1 pk ifp->if_collisions++;
798 1.1 pk r |= 1;
799 1.1 pk }
800 1.1 pk
801 1.1 pk if (why & QE_CR_STAT_FCOFLOW) {
802 1.1 pk ifp->if_ierrors += 256;
803 1.1 pk r |= 1;
804 1.1 pk }
805 1.1 pk
806 1.1 pk if (why & QE_CR_STAT_CECOFLOW) {
807 1.1 pk ifp->if_ierrors += 256;
808 1.1 pk r |= 1;
809 1.1 pk }
810 1.1 pk
811 1.1 pk if (why & QE_CR_STAT_RXDROP) {
812 1.1 pk printf("%s: rx packet dropped\n", sc->sc_dev.dv_xname);
813 1.1 pk ifp->if_ierrors++;
814 1.1 pk r |= 1;
815 1.1 pk }
816 1.1 pk
817 1.1 pk if (why & QE_CR_STAT_RXSMALL) {
818 1.1 pk printf("%s: rx buffer too small\n", sc->sc_dev.dv_xname);
819 1.1 pk ifp->if_ierrors++;
820 1.1 pk r |= 1;
821 1.1 pk rst = 1;
822 1.1 pk }
823 1.1 pk
824 1.1 pk if (why & QE_CR_STAT_RXLERR) {
825 1.1 pk printf("%s: rx late error\n", sc->sc_dev.dv_xname);
826 1.1 pk ifp->if_ierrors++;
827 1.1 pk r |= 1;
828 1.1 pk rst = 1;
829 1.1 pk }
830 1.1 pk
831 1.1 pk if (why & QE_CR_STAT_RXPERR) {
832 1.1 pk printf("%s: rx dma parity error\n", sc->sc_dev.dv_xname);
833 1.1 pk ifp->if_ierrors++;
834 1.1 pk r |= 1;
835 1.1 pk rst = 1;
836 1.1 pk }
837 1.1 pk
838 1.1 pk if (why & QE_CR_STAT_RXSERR) {
839 1.1 pk printf("%s: rx dma sbus error ack\n", sc->sc_dev.dv_xname);
840 1.1 pk ifp->if_ierrors++;
841 1.1 pk r |= 1;
842 1.1 pk rst = 1;
843 1.1 pk }
844 1.1 pk
845 1.1 pk if (r == 0)
846 1.1 pk printf("%s: unexpected interrupt error: %08x\n",
847 1.1 pk sc->sc_dev.dv_xname, why);
848 1.1 pk
849 1.1 pk if (rst) {
850 1.1 pk printf("%s: resetting...\n", sc->sc_dev.dv_xname);
851 1.1 pk qereset(sc);
852 1.1 pk return (-1);
853 1.1 pk }
854 1.1 pk
855 1.1 pk return (r);
856 1.1 pk }
857 1.1 pk
858 1.1 pk int
859 1.1 pk qeioctl(ifp, cmd, data)
860 1.1 pk struct ifnet *ifp;
861 1.1 pk u_long cmd;
862 1.1 pk caddr_t data;
863 1.1 pk {
864 1.1 pk struct qe_softc *sc = ifp->if_softc;
865 1.1 pk struct ifaddr *ifa = (struct ifaddr *)data;
866 1.1 pk struct ifreq *ifr = (struct ifreq *)data;
867 1.1 pk int s, error = 0;
868 1.1 pk
869 1.1 pk s = splnet();
870 1.1 pk
871 1.1 pk switch (cmd) {
872 1.1 pk case SIOCSIFADDR:
873 1.1 pk ifp->if_flags |= IFF_UP;
874 1.1 pk switch (ifa->ifa_addr->sa_family) {
875 1.1 pk #ifdef INET
876 1.1 pk case AF_INET:
877 1.1 pk qeinit(sc);
878 1.1 pk arp_ifinit(ifp, ifa);
879 1.1 pk break;
880 1.1 pk #endif /* INET */
881 1.1 pk #ifdef NS
882 1.1 pk case AF_NS:
883 1.1 pk {
884 1.1 pk struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
885 1.1 pk
886 1.1 pk if (ns_nullhost(*ina))
887 1.2 pk ina->x_host =
888 1.2 pk *(union ns_host *)LLADDR(ifp->if_sadl);
889 1.1 pk else
890 1.2 pk bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
891 1.2 pk sizeof(sc->sc_enaddr));
892 1.1 pk /* Set new address. */
893 1.1 pk qeinit(sc);
894 1.1 pk break;
895 1.1 pk }
896 1.1 pk #endif /* NS */
897 1.1 pk default:
898 1.1 pk qeinit(sc);
899 1.1 pk break;
900 1.1 pk }
901 1.1 pk break;
902 1.1 pk
903 1.1 pk case SIOCSIFFLAGS:
904 1.1 pk if ((ifp->if_flags & IFF_UP) == 0 &&
905 1.1 pk (ifp->if_flags & IFF_RUNNING) != 0) {
906 1.1 pk /*
907 1.1 pk * If interface is marked down and it is running, then
908 1.1 pk * stop it.
909 1.1 pk */
910 1.1 pk qestop(sc);
911 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
912 1.5 pk
913 1.1 pk } else if ((ifp->if_flags & IFF_UP) != 0 &&
914 1.5 pk (ifp->if_flags & IFF_RUNNING) == 0) {
915 1.1 pk /*
916 1.1 pk * If interface is marked up and it is stopped, then
917 1.1 pk * start it.
918 1.1 pk */
919 1.1 pk qeinit(sc);
920 1.5 pk
921 1.1 pk } else {
922 1.1 pk /*
923 1.1 pk * Reset the interface to pick up changes in any other
924 1.1 pk * flags that affect hardware registers.
925 1.1 pk */
926 1.1 pk qestop(sc);
927 1.1 pk qeinit(sc);
928 1.1 pk }
929 1.1 pk #ifdef QEDEBUG
930 1.1 pk if (ifp->if_flags & IFF_DEBUG)
931 1.1 pk sc->sc_debug = 1;
932 1.1 pk else
933 1.1 pk sc->sc_debug = 0;
934 1.1 pk #endif
935 1.1 pk break;
936 1.1 pk
937 1.1 pk case SIOCADDMULTI:
938 1.1 pk case SIOCDELMULTI:
939 1.1 pk error = (cmd == SIOCADDMULTI) ?
940 1.1 pk ether_addmulti(ifr, &sc->sc_ethercom):
941 1.1 pk ether_delmulti(ifr, &sc->sc_ethercom);
942 1.1 pk
943 1.1 pk if (error == ENETRESET) {
944 1.1 pk /*
945 1.1 pk * Multicast list has changed; set the hardware filter
946 1.1 pk * accordingly.
947 1.1 pk */
948 1.1 pk qe_mcreset(sc);
949 1.1 pk error = 0;
950 1.1 pk }
951 1.1 pk break;
952 1.1 pk
953 1.1 pk case SIOCGIFMEDIA:
954 1.1 pk case SIOCSIFMEDIA:
955 1.1 pk error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, cmd);
956 1.1 pk break;
957 1.1 pk
958 1.1 pk default:
959 1.1 pk error = EINVAL;
960 1.1 pk break;
961 1.1 pk }
962 1.1 pk
963 1.1 pk splx(s);
964 1.1 pk return (error);
965 1.1 pk }
966 1.1 pk
967 1.1 pk
968 1.1 pk void
969 1.1 pk qeinit(sc)
970 1.1 pk struct qe_softc *sc;
971 1.1 pk {
972 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
973 1.1 pk bus_space_tag_t t = sc->sc_bustag;
974 1.1 pk bus_space_handle_t cr = sc->sc_cr;
975 1.1 pk bus_space_handle_t mr = sc->sc_mr;
976 1.1 pk struct qec_softc *qec = sc->sc_qec;
977 1.1 pk u_int32_t qecaddr;
978 1.1 pk u_int8_t *ea;
979 1.1 pk int i, s;
980 1.1 pk
981 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
982 1.4 mrg (void)&t;
983 1.4 mrg #endif
984 1.1 pk s = splimp();
985 1.1 pk qestop(sc);
986 1.1 pk
987 1.1 pk /*
988 1.1 pk * Allocate descriptor ring and buffers
989 1.1 pk */
990 1.1 pk qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
991 1.1 pk
992 1.1 pk /* Channel registers: */
993 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
994 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
995 1.1 pk
996 1.1 pk bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
997 1.1 pk bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
998 1.1 pk bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
999 1.1 pk bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
1000 1.1 pk bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
1001 1.1 pk bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
1002 1.1 pk
1003 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1004 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
1005 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
1006 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1007 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1008 1.1 pk
1009 1.1 pk /* MACE registers: */
1010 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
1011 1.1 pk bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
1012 1.1 pk bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
1013 1.1 pk bus_space_write_1(t, mr, QE_MRI_IMR,
1014 1.1 pk QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
1015 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC,
1016 1.1 pk QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
1017 1.1 pk
1018 1.1 pk bus_space_write_1(t, mr, QE_MRI_FIFOFC,
1019 1.1 pk QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
1020 1.1 pk QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
1021 1.1 pk
1022 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
1023 1.1 pk
1024 1.1 pk /*
1025 1.1 pk * Station address
1026 1.1 pk */
1027 1.1 pk ea = sc->sc_enaddr;
1028 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1029 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
1030 1.1 pk bus_space_write_1(t, mr, QE_MRI_PADR, ea[0]);
1031 1.1 pk bus_space_write_1(t, mr, QE_MRI_PADR, ea[1]);
1032 1.1 pk bus_space_write_1(t, mr, QE_MRI_PADR, ea[2]);
1033 1.1 pk bus_space_write_1(t, mr, QE_MRI_PADR, ea[3]);
1034 1.1 pk bus_space_write_1(t, mr, QE_MRI_PADR, ea[4]);
1035 1.1 pk bus_space_write_1(t, mr, QE_MRI_PADR, ea[5]);
1036 1.1 pk
1037 1.1 pk /* Apply media settings */
1038 1.1 pk qe_ifmedia_upd(ifp);
1039 1.1 pk
1040 1.1 pk /*
1041 1.1 pk * Logical address filter
1042 1.1 pk */
1043 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1044 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1045 1.1 pk for (i = 0; i < 8; i++)
1046 1.1 pk bus_space_write_1(t, mr, QE_MRI_LADRF, 0);
1047 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1048 1.1 pk
1049 1.1 pk /* Clear missed packet count (register cleared on read) */
1050 1.1 pk (void)bus_space_read_1(t, mr, QE_MRI_MPC);
1051 1.1 pk
1052 1.1 pk /* Enable transmitter & receiver */
1053 1.1 pk bus_space_write_1(t, mr, QE_MRI_MACCC,
1054 1.1 pk QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV |
1055 1.1 pk ((ifp->if_flags&IFF_PROMISC) ? QE_MR_MACCC_PROM : 0));
1056 1.1 pk
1057 1.5 pk /* Reset multicast filter */
1058 1.5 pk qe_mcreset(sc);
1059 1.5 pk
1060 1.1 pk ifp->if_flags |= IFF_RUNNING;
1061 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1062 1.1 pk splx(s);
1063 1.1 pk }
1064 1.1 pk
1065 1.1 pk /*
1066 1.1 pk * Reset multicast filter.
1067 1.1 pk */
1068 1.1 pk void
1069 1.1 pk qe_mcreset(sc)
1070 1.1 pk struct qe_softc *sc;
1071 1.1 pk {
1072 1.1 pk struct ethercom *ec = &sc->sc_ethercom;
1073 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1074 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1075 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1076 1.1 pk struct ether_multi *enm;
1077 1.1 pk struct ether_multistep step;
1078 1.1 pk u_int32_t crc;
1079 1.1 pk u_int16_t hash[4];
1080 1.5 pk u_int8_t octet, maccc, *ladrp = (u_int8_t *)&hash[0];
1081 1.1 pk int i, j;
1082 1.1 pk
1083 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1084 1.4 mrg (void)&t;
1085 1.4 mrg #endif
1086 1.5 pk
1087 1.5 pk maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
1088 1.5 pk
1089 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1090 1.5 pk maccc |= QE_MR_MACCC_PROM;
1091 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1092 1.5 pk return;
1093 1.5 pk }
1094 1.5 pk
1095 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1096 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1097 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1098 1.1 pk for (i = 0; i < 8; i++)
1099 1.1 pk bus_space_write_1(t, mr, QE_MRI_LADRF, 0xff);
1100 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1101 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1102 1.5 pk return;
1103 1.5 pk }
1104 1.5 pk
1105 1.5 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1106 1.1 pk
1107 1.5 pk ETHER_FIRST_MULTI(step, ec, enm);
1108 1.5 pk while (enm != NULL) {
1109 1.5 pk if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
1110 1.5 pk ETHER_ADDR_LEN) != 0) {
1111 1.5 pk /*
1112 1.5 pk * We must listen to a range of multicast
1113 1.5 pk * addresses. For now, just accept all
1114 1.5 pk * multicasts, rather than trying to set only
1115 1.5 pk * those filter bits needed to match the range.
1116 1.5 pk * (At this time, the only use of address
1117 1.5 pk * ranges is for IP multicast routing, for
1118 1.5 pk * which the range is big enough to require
1119 1.5 pk * all bits set.)
1120 1.5 pk */
1121 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1122 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1123 1.5 pk for (i = 0; i < 8; i++)
1124 1.5 pk bus_space_write_1(t, mr, QE_MRI_LADRF,
1125 1.5 pk 0xff);
1126 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1127 1.5 pk ifp->if_flags |= IFF_ALLMULTI;
1128 1.5 pk break;
1129 1.5 pk }
1130 1.1 pk
1131 1.5 pk crc = 0xffffffff;
1132 1.1 pk
1133 1.5 pk for (i = 0; i < ETHER_ADDR_LEN; i++) {
1134 1.5 pk octet = enm->enm_addrlo[i];
1135 1.1 pk
1136 1.5 pk for (j = 0; j < 8; j++) {
1137 1.5 pk if ((crc & 1) ^ (octet & 1)) {
1138 1.5 pk crc >>= 1;
1139 1.5 pk crc ^= MC_POLY_LE;
1140 1.1 pk }
1141 1.5 pk else
1142 1.5 pk crc >>= 1;
1143 1.5 pk octet >>= 1;
1144 1.1 pk }
1145 1.1 pk }
1146 1.1 pk
1147 1.5 pk crc >>= 26;
1148 1.5 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1149 1.5 pk ETHER_NEXT_MULTI(step, enm);
1150 1.1 pk }
1151 1.1 pk
1152 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1153 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1154 1.5 pk for (i = 0; i < 8; i++)
1155 1.5 pk bus_space_write_1(t, mr, QE_MRI_LADRF, ladrp[i]);
1156 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1157 1.5 pk
1158 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1159 1.1 pk }
1160 1.1 pk
1161 1.1 pk /*
1162 1.1 pk * Get current media settings.
1163 1.1 pk */
1164 1.1 pk void
1165 1.1 pk qe_ifmedia_sts(ifp, ifmr)
1166 1.1 pk struct ifnet *ifp;
1167 1.1 pk struct ifmediareq *ifmr;
1168 1.1 pk {
1169 1.1 pk struct qe_softc *sc = ifp->if_softc;
1170 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1171 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1172 1.1 pk u_int8_t v;
1173 1.1 pk
1174 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1175 1.4 mrg (void)&t;
1176 1.4 mrg #endif
1177 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
1178 1.1 pk
1179 1.1 pk switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
1180 1.1 pk case QE_MR_PLSCC_TP:
1181 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_T;
1182 1.1 pk break;
1183 1.1 pk case QE_MR_PLSCC_AUI:
1184 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_5;
1185 1.1 pk break;
1186 1.1 pk case QE_MR_PLSCC_GPSI:
1187 1.1 pk case QE_MR_PLSCC_DAI:
1188 1.1 pk /* ... */
1189 1.1 pk break;
1190 1.1 pk }
1191 1.1 pk
1192 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
1193 1.1 pk ifmr->ifm_status |= IFM_AVALID;
1194 1.1 pk if ((v & QE_MR_PHYCC_LNKFL) != 0)
1195 1.1 pk ifmr->ifm_status &= ~IFM_ACTIVE;
1196 1.1 pk else
1197 1.1 pk ifmr->ifm_status |= IFM_ACTIVE;
1198 1.1 pk
1199 1.1 pk }
1200 1.1 pk
1201 1.1 pk /*
1202 1.1 pk * Set media options.
1203 1.1 pk */
1204 1.1 pk int
1205 1.1 pk qe_ifmedia_upd(ifp)
1206 1.1 pk struct ifnet *ifp;
1207 1.1 pk {
1208 1.1 pk struct qe_softc *sc = ifp->if_softc;
1209 1.1 pk struct ifmedia *ifm = &sc->sc_ifmedia;
1210 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1211 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1212 1.1 pk int newmedia = ifm->ifm_media;
1213 1.1 pk u_int8_t plscc, phycc;
1214 1.1 pk
1215 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1216 1.4 mrg (void)&t;
1217 1.4 mrg #endif
1218 1.1 pk if (IFM_TYPE(newmedia) != IFM_ETHER)
1219 1.1 pk return (EINVAL);
1220 1.1 pk
1221 1.1 pk plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
1222 1.1 pk phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
1223 1.1 pk
1224 1.1 pk if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
1225 1.1 pk phycc |= QE_MR_PHYCC_ASEL;
1226 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
1227 1.1 pk plscc |= QE_MR_PLSCC_TP;
1228 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
1229 1.1 pk plscc |= QE_MR_PLSCC_AUI;
1230 1.1 pk
1231 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
1232 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
1233 1.1 pk
1234 1.1 pk return (0);
1235 1.1 pk }
1236