qe.c revision 1.59 1 1.59 mrg /* $NetBSD: qe.c,v 1.59 2011/07/18 00:58:52 mrg Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.1 pk
32 1.1 pk /*
33 1.1 pk * Copyright (c) 1998 Jason L. Wright.
34 1.1 pk * All rights reserved.
35 1.1 pk *
36 1.1 pk * Redistribution and use in source and binary forms, with or without
37 1.1 pk * modification, are permitted provided that the following conditions
38 1.1 pk * are met:
39 1.1 pk * 1. Redistributions of source code must retain the above copyright
40 1.1 pk * notice, this list of conditions and the following disclaimer.
41 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 pk * notice, this list of conditions and the following disclaimer in the
43 1.1 pk * documentation and/or other materials provided with the distribution.
44 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
45 1.1 pk * derived from this software without specific prior written permission.
46 1.1 pk *
47 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
48 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
49 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
50 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
51 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
52 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
53 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
54 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
55 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
56 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
57 1.1 pk */
58 1.1 pk
59 1.1 pk /*
60 1.1 pk * Driver for the SBus qec+qe QuadEthernet board.
61 1.1 pk *
62 1.1 pk * This driver was written using the AMD MACE Am79C940 documentation, some
63 1.1 pk * ideas gleaned from the S/Linux driver for this card, Solaris header files,
64 1.1 pk * and a loan of a card from Paul Southworth of the Internet Engineering
65 1.1 pk * Group (www.ieng.com).
66 1.1 pk */
67 1.19 lukem
68 1.19 lukem #include <sys/cdefs.h>
69 1.59 mrg __KERNEL_RCSID(0, "$NetBSD: qe.c,v 1.59 2011/07/18 00:58:52 mrg Exp $");
70 1.1 pk
71 1.7 pk #define QEDEBUG
72 1.7 pk
73 1.1 pk #include "opt_ddb.h"
74 1.1 pk #include "opt_inet.h"
75 1.1 pk #include "rnd.h"
76 1.1 pk
77 1.1 pk #include <sys/param.h>
78 1.1 pk #include <sys/systm.h>
79 1.1 pk #include <sys/kernel.h>
80 1.1 pk #include <sys/errno.h>
81 1.1 pk #include <sys/ioctl.h>
82 1.1 pk #include <sys/mbuf.h>
83 1.1 pk #include <sys/socket.h>
84 1.1 pk #include <sys/syslog.h>
85 1.1 pk #include <sys/device.h>
86 1.1 pk #include <sys/malloc.h>
87 1.1 pk #if NRND > 0
88 1.1 pk #include <sys/rnd.h>
89 1.1 pk #endif
90 1.1 pk
91 1.1 pk #include <net/if.h>
92 1.1 pk #include <net/if_dl.h>
93 1.1 pk #include <net/if_types.h>
94 1.1 pk #include <net/netisr.h>
95 1.1 pk #include <net/if_media.h>
96 1.1 pk #include <net/if_ether.h>
97 1.1 pk
98 1.1 pk #ifdef INET
99 1.1 pk #include <netinet/in.h>
100 1.1 pk #include <netinet/if_inarp.h>
101 1.1 pk #include <netinet/in_systm.h>
102 1.1 pk #include <netinet/in_var.h>
103 1.1 pk #include <netinet/ip.h>
104 1.1 pk #endif
105 1.1 pk
106 1.2 pk
107 1.1 pk #include <net/bpf.h>
108 1.1 pk #include <net/bpfdesc.h>
109 1.1 pk
110 1.43 ad #include <sys/bus.h>
111 1.43 ad #include <sys/intr.h>
112 1.1 pk #include <machine/autoconf.h>
113 1.1 pk
114 1.3 mrg #include <dev/sbus/sbusvar.h>
115 1.1 pk #include <dev/sbus/qecreg.h>
116 1.1 pk #include <dev/sbus/qecvar.h>
117 1.1 pk #include <dev/sbus/qereg.h>
118 1.1 pk
119 1.1 pk struct qe_softc {
120 1.59 mrg device_t sc_dev;
121 1.30 wiz bus_space_tag_t sc_bustag; /* bus & DMA tags */
122 1.1 pk bus_dma_tag_t sc_dmatag;
123 1.8 pk bus_dmamap_t sc_dmamap;
124 1.1 pk struct ethercom sc_ethercom;
125 1.1 pk struct ifmedia sc_ifmedia; /* interface media */
126 1.1 pk
127 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
128 1.1 pk
129 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
130 1.1 pk bus_space_handle_t sc_mr; /* MACE registers */
131 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
132 1.1 pk
133 1.1 pk int sc_channel; /* channel number */
134 1.1 pk u_int sc_rev; /* board revision */
135 1.1 pk
136 1.1 pk int sc_burst;
137 1.1 pk
138 1.1 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
139 1.1 pk
140 1.1 pk /* MAC address */
141 1.55 tsutsui uint8_t sc_enaddr[6];
142 1.7 pk
143 1.7 pk #ifdef QEDEBUG
144 1.7 pk int sc_debug;
145 1.7 pk #endif
146 1.1 pk };
147 1.1 pk
148 1.51 cegger int qematch(device_t, cfdata_t, void *);
149 1.51 cegger void qeattach(device_t, device_t, void *);
150 1.1 pk
151 1.34 perry void qeinit(struct qe_softc *);
152 1.34 perry void qestart(struct ifnet *);
153 1.34 perry void qestop(struct qe_softc *);
154 1.34 perry void qewatchdog(struct ifnet *);
155 1.40 christos int qeioctl(struct ifnet *, u_long, void *);
156 1.34 perry void qereset(struct qe_softc *);
157 1.34 perry
158 1.34 perry int qeintr(void *);
159 1.55 tsutsui int qe_eint(struct qe_softc *, uint32_t);
160 1.34 perry int qe_rint(struct qe_softc *);
161 1.34 perry int qe_tint(struct qe_softc *);
162 1.34 perry void qe_mcreset(struct qe_softc *);
163 1.34 perry
164 1.34 perry static int qe_put(struct qe_softc *, int, struct mbuf *);
165 1.34 perry static void qe_read(struct qe_softc *, int, int);
166 1.34 perry static struct mbuf *qe_get(struct qe_softc *, int, int);
167 1.1 pk
168 1.1 pk /* ifmedia callbacks */
169 1.34 perry void qe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
170 1.34 perry int qe_ifmedia_upd(struct ifnet *);
171 1.1 pk
172 1.59 mrg CFATTACH_DECL_NEW(qe, sizeof(struct qe_softc),
173 1.28 thorpej qematch, qeattach, NULL, NULL);
174 1.1 pk
175 1.1 pk int
176 1.51 cegger qematch(device_t parent, cfdata_t cf, void *aux)
177 1.1 pk {
178 1.1 pk struct sbus_attach_args *sa = aux;
179 1.1 pk
180 1.25 thorpej return (strcmp(cf->cf_name, sa->sa_name) == 0);
181 1.1 pk }
182 1.1 pk
183 1.1 pk void
184 1.51 cegger qeattach(device_t parent, device_t self, void *aux)
185 1.1 pk {
186 1.1 pk struct sbus_attach_args *sa = aux;
187 1.53 tsutsui struct qec_softc *qec = device_private(parent);
188 1.53 tsutsui struct qe_softc *sc = device_private(self);
189 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
190 1.1 pk int node = sa->sa_node;
191 1.8 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
192 1.1 pk bus_dma_segment_t seg;
193 1.1 pk bus_size_t size;
194 1.1 pk int rseg, error;
195 1.1 pk
196 1.59 mrg sc->sc_dev = self;
197 1.59 mrg
198 1.1 pk if (sa->sa_nreg < 2) {
199 1.1 pk printf("%s: only %d register sets\n",
200 1.44 cegger device_xname(self), sa->sa_nreg);
201 1.1 pk return;
202 1.1 pk }
203 1.1 pk
204 1.21 pk if (bus_space_map(sa->sa_bustag,
205 1.21 pk (bus_addr_t)BUS_ADDR(
206 1.24 thorpej sa->sa_reg[0].oa_space,
207 1.24 thorpej sa->sa_reg[0].oa_base),
208 1.24 thorpej (bus_size_t)sa->sa_reg[0].oa_size,
209 1.22 eeh 0, &sc->sc_cr) != 0) {
210 1.44 cegger aprint_error_dev(self, "cannot map registers\n");
211 1.1 pk return;
212 1.1 pk }
213 1.1 pk
214 1.21 pk if (bus_space_map(sa->sa_bustag,
215 1.21 pk (bus_addr_t)BUS_ADDR(
216 1.24 thorpej sa->sa_reg[1].oa_space,
217 1.24 thorpej sa->sa_reg[1].oa_base),
218 1.24 thorpej (bus_size_t)sa->sa_reg[1].oa_size,
219 1.22 eeh 0, &sc->sc_mr) != 0) {
220 1.44 cegger aprint_error_dev(self, "cannot map registers\n");
221 1.1 pk return;
222 1.1 pk }
223 1.1 pk
224 1.32 pk sc->sc_rev = prom_getpropint(node, "mace-version", -1);
225 1.1 pk printf(" rev %x", sc->sc_rev);
226 1.1 pk
227 1.17 eeh sc->sc_bustag = sa->sa_bustag;
228 1.17 eeh sc->sc_dmatag = sa->sa_dmatag;
229 1.1 pk sc->sc_qec = qec;
230 1.1 pk sc->sc_qr = qec->sc_regs;
231 1.1 pk
232 1.32 pk sc->sc_channel = prom_getpropint(node, "channel#", -1);
233 1.1 pk sc->sc_burst = qec->sc_burst;
234 1.1 pk
235 1.1 pk qestop(sc);
236 1.1 pk
237 1.1 pk /* Note: no interrupt level passed */
238 1.29 pk (void)bus_intr_establish(sa->sa_bustag, 0, IPL_NET, qeintr, sc);
239 1.31 pk prom_getether(node, sc->sc_enaddr);
240 1.1 pk
241 1.1 pk /*
242 1.1 pk * Allocate descriptor ring and buffers.
243 1.1 pk */
244 1.1 pk
245 1.1 pk /* for now, allocate as many bufs as there are ring descriptors */
246 1.1 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
247 1.1 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
248 1.1 pk
249 1.1 pk size = QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
250 1.1 pk QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
251 1.1 pk sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
252 1.1 pk sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
253 1.8 pk
254 1.9 pk /* Get a DMA handle */
255 1.9 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
256 1.8 pk BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
257 1.44 cegger aprint_error_dev(self, "DMA map create error %d\n",
258 1.44 cegger error);
259 1.8 pk return;
260 1.8 pk }
261 1.8 pk
262 1.8 pk /* Allocate DMA buffer */
263 1.10 pk if ((error = bus_dmamem_alloc(dmatag, size, 0, 0,
264 1.1 pk &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
265 1.44 cegger aprint_error_dev(self, "DMA buffer alloc error %d\n",
266 1.44 cegger error);
267 1.1 pk return;
268 1.1 pk }
269 1.8 pk
270 1.8 pk /* Map DMA buffer in CPU addressable space */
271 1.8 pk if ((error = bus_dmamem_map(dmatag, &seg, rseg, size,
272 1.1 pk &sc->sc_rb.rb_membase,
273 1.1 pk BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
274 1.44 cegger aprint_error_dev(self, "DMA buffer map error %d\n",
275 1.44 cegger error);
276 1.15 thorpej bus_dmamem_free(dmatag, &seg, rseg);
277 1.15 thorpej return;
278 1.15 thorpej }
279 1.15 thorpej
280 1.15 thorpej /* Load the buffer */
281 1.15 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
282 1.15 thorpej sc->sc_rb.rb_membase, size, NULL,
283 1.15 thorpej BUS_DMA_NOWAIT)) != 0) {
284 1.44 cegger aprint_error_dev(self, "DMA buffer map load error %d\n",
285 1.44 cegger error);
286 1.15 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
287 1.8 pk bus_dmamem_free(dmatag, &seg, rseg);
288 1.1 pk return;
289 1.1 pk }
290 1.20 frueauf sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
291 1.1 pk
292 1.1 pk /* Initialize media properties */
293 1.1 pk ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
294 1.1 pk ifmedia_add(&sc->sc_ifmedia,
295 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
296 1.1 pk 0, NULL);
297 1.1 pk ifmedia_add(&sc->sc_ifmedia,
298 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_5,0,0),
299 1.1 pk 0, NULL);
300 1.1 pk ifmedia_add(&sc->sc_ifmedia,
301 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
302 1.1 pk 0, NULL);
303 1.1 pk ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
304 1.1 pk
305 1.53 tsutsui memcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
306 1.1 pk ifp->if_softc = sc;
307 1.1 pk ifp->if_start = qestart;
308 1.1 pk ifp->if_ioctl = qeioctl;
309 1.1 pk ifp->if_watchdog = qewatchdog;
310 1.1 pk ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS |
311 1.1 pk IFF_MULTICAST;
312 1.13 thorpej IFQ_SET_READY(&ifp->if_snd);
313 1.1 pk
314 1.1 pk /* Attach the interface. */
315 1.1 pk if_attach(ifp);
316 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
317 1.1 pk
318 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
319 1.1 pk }
320 1.1 pk
321 1.1 pk /*
322 1.1 pk * Pull data off an interface.
323 1.1 pk * Len is the length of data, with local net header stripped.
324 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
325 1.1 pk * we copy into clusters.
326 1.1 pk */
327 1.38 perry static inline struct mbuf *
328 1.49 dsl qe_get(struct qe_softc *sc, int idx, int totlen)
329 1.1 pk {
330 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
331 1.1 pk struct mbuf *m;
332 1.1 pk struct mbuf *top, **mp;
333 1.1 pk int len, pad, boff = 0;
334 1.56 tsutsui uint8_t *bp;
335 1.1 pk
336 1.54 tsutsui bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
337 1.1 pk
338 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
339 1.1 pk if (m == NULL)
340 1.1 pk return (NULL);
341 1.1 pk m->m_pkthdr.rcvif = ifp;
342 1.1 pk m->m_pkthdr.len = totlen;
343 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
344 1.1 pk m->m_data += pad;
345 1.1 pk len = MHLEN - pad;
346 1.1 pk top = NULL;
347 1.1 pk mp = ⊤
348 1.1 pk
349 1.1 pk while (totlen > 0) {
350 1.1 pk if (top) {
351 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
352 1.1 pk if (m == NULL) {
353 1.1 pk m_freem(top);
354 1.1 pk return (NULL);
355 1.1 pk }
356 1.1 pk len = MLEN;
357 1.1 pk }
358 1.1 pk if (top && totlen >= MINCLSIZE) {
359 1.1 pk MCLGET(m, M_DONTWAIT);
360 1.1 pk if (m->m_flags & M_EXT)
361 1.1 pk len = MCLBYTES;
362 1.1 pk }
363 1.1 pk m->m_len = len = min(totlen, len);
364 1.56 tsutsui memcpy(mtod(m, void *), bp + boff, len);
365 1.1 pk boff += len;
366 1.1 pk totlen -= len;
367 1.1 pk *mp = m;
368 1.1 pk mp = &m->m_next;
369 1.1 pk }
370 1.1 pk
371 1.1 pk return (top);
372 1.1 pk }
373 1.1 pk
374 1.1 pk /*
375 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
376 1.1 pk * network buffer memory.
377 1.1 pk */
378 1.38 perry inline int
379 1.48 dsl qe_put(struct qe_softc *sc, int idx, struct mbuf *m)
380 1.1 pk {
381 1.1 pk struct mbuf *n;
382 1.1 pk int len, tlen = 0, boff = 0;
383 1.56 tsutsui uint8_t *bp;
384 1.1 pk
385 1.54 tsutsui bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
386 1.1 pk
387 1.1 pk for (; m; m = n) {
388 1.1 pk len = m->m_len;
389 1.1 pk if (len == 0) {
390 1.1 pk MFREE(m, n);
391 1.1 pk continue;
392 1.1 pk }
393 1.56 tsutsui memcpy(bp + boff, mtod(m, void *), len);
394 1.1 pk boff += len;
395 1.1 pk tlen += len;
396 1.1 pk MFREE(m, n);
397 1.1 pk }
398 1.1 pk return (tlen);
399 1.1 pk }
400 1.1 pk
401 1.1 pk /*
402 1.1 pk * Pass a packet to the higher levels.
403 1.1 pk */
404 1.38 perry inline void
405 1.49 dsl qe_read(struct qe_softc *sc, int idx, int len)
406 1.1 pk {
407 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
408 1.1 pk struct mbuf *m;
409 1.1 pk
410 1.1 pk if (len <= sizeof(struct ether_header) ||
411 1.1 pk len > ETHERMTU + sizeof(struct ether_header)) {
412 1.1 pk
413 1.1 pk printf("%s: invalid packet size %d; dropping\n",
414 1.1 pk ifp->if_xname, len);
415 1.1 pk
416 1.1 pk ifp->if_ierrors++;
417 1.1 pk return;
418 1.1 pk }
419 1.1 pk
420 1.1 pk /*
421 1.1 pk * Pull packet off interface.
422 1.1 pk */
423 1.1 pk m = qe_get(sc, idx, len);
424 1.1 pk if (m == NULL) {
425 1.1 pk ifp->if_ierrors++;
426 1.1 pk return;
427 1.1 pk }
428 1.1 pk ifp->if_ipackets++;
429 1.1 pk
430 1.1 pk /*
431 1.1 pk * Check if there's a BPF listener on this interface.
432 1.1 pk * If so, hand off the raw packet to BPF.
433 1.1 pk */
434 1.58 joerg bpf_mtap(ifp, m);
435 1.6 thorpej /* Pass the packet up. */
436 1.6 thorpej (*ifp->if_input)(ifp, m);
437 1.1 pk }
438 1.1 pk
439 1.1 pk /*
440 1.1 pk * Start output on interface.
441 1.1 pk * We make two assumptions here:
442 1.1 pk * 1) that the current priority is set to splnet _before_ this code
443 1.1 pk * is called *and* is returned to the appropriate priority after
444 1.1 pk * return
445 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
446 1.1 pk * (i.e. that the output part of the interface is idle)
447 1.1 pk */
448 1.1 pk void
449 1.48 dsl qestart(struct ifnet *ifp)
450 1.1 pk {
451 1.53 tsutsui struct qe_softc *sc = ifp->if_softc;
452 1.1 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
453 1.1 pk struct mbuf *m;
454 1.1 pk unsigned int bix, len;
455 1.1 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
456 1.1 pk
457 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
458 1.1 pk return;
459 1.1 pk
460 1.1 pk bix = sc->sc_rb.rb_tdhead;
461 1.1 pk
462 1.1 pk for (;;) {
463 1.13 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
464 1.1 pk if (m == 0)
465 1.1 pk break;
466 1.1 pk
467 1.1 pk /*
468 1.1 pk * If BPF is listening on this interface, let it see the
469 1.1 pk * packet before we commit it to the wire.
470 1.1 pk */
471 1.58 joerg bpf_mtap(ifp, m);
472 1.1 pk
473 1.1 pk /*
474 1.1 pk * Copy the mbuf chain into the transmit buffer.
475 1.1 pk */
476 1.1 pk len = qe_put(sc, bix, m);
477 1.1 pk
478 1.1 pk /*
479 1.1 pk * Initialize transmit registers and start transmission
480 1.1 pk */
481 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
482 1.1 pk (len & QEC_XD_LENGTH);
483 1.1 pk bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
484 1.1 pk QE_CR_CTRL_TWAKEUP);
485 1.1 pk
486 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
487 1.1 pk bix = 0;
488 1.1 pk
489 1.1 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
490 1.1 pk ifp->if_flags |= IFF_OACTIVE;
491 1.1 pk break;
492 1.1 pk }
493 1.1 pk }
494 1.1 pk
495 1.1 pk sc->sc_rb.rb_tdhead = bix;
496 1.1 pk }
497 1.1 pk
498 1.1 pk void
499 1.48 dsl qestop(struct qe_softc *sc)
500 1.35 perry {
501 1.1 pk bus_space_tag_t t = sc->sc_bustag;
502 1.1 pk bus_space_handle_t mr = sc->sc_mr;
503 1.1 pk bus_space_handle_t cr = sc->sc_cr;
504 1.1 pk int n;
505 1.1 pk
506 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
507 1.4 mrg (void)&t;
508 1.4 mrg #endif
509 1.1 pk /* Stop the schwurst */
510 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
511 1.1 pk for (n = 200; n > 0; n--) {
512 1.1 pk if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
513 1.1 pk QE_MR_BIUCC_SWRST) == 0)
514 1.1 pk break;
515 1.1 pk DELAY(20);
516 1.1 pk }
517 1.1 pk
518 1.1 pk /* then reset */
519 1.1 pk bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
520 1.1 pk for (n = 200; n > 0; n--) {
521 1.1 pk if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
522 1.1 pk QE_CR_CTRL_RESET) == 0)
523 1.1 pk break;
524 1.1 pk DELAY(20);
525 1.1 pk }
526 1.1 pk }
527 1.1 pk
528 1.1 pk /*
529 1.1 pk * Reset interface.
530 1.1 pk */
531 1.1 pk void
532 1.48 dsl qereset(struct qe_softc *sc)
533 1.1 pk {
534 1.1 pk int s;
535 1.1 pk
536 1.1 pk s = splnet();
537 1.1 pk qestop(sc);
538 1.1 pk qeinit(sc);
539 1.1 pk splx(s);
540 1.1 pk }
541 1.1 pk
542 1.1 pk void
543 1.48 dsl qewatchdog(struct ifnet *ifp)
544 1.1 pk {
545 1.1 pk struct qe_softc *sc = ifp->if_softc;
546 1.1 pk
547 1.59 mrg log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
548 1.7 pk ifp->if_oerrors++;
549 1.1 pk
550 1.1 pk qereset(sc);
551 1.1 pk }
552 1.1 pk
553 1.1 pk /*
554 1.1 pk * Interrupt dispatch.
555 1.1 pk */
556 1.1 pk int
557 1.48 dsl qeintr(void *arg)
558 1.1 pk {
559 1.53 tsutsui struct qe_softc *sc = arg;
560 1.1 pk bus_space_tag_t t = sc->sc_bustag;
561 1.55 tsutsui uint32_t qecstat, qestat;
562 1.1 pk int r = 0;
563 1.1 pk
564 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
565 1.4 mrg (void)&t;
566 1.4 mrg #endif
567 1.1 pk /* Read QEC status and channel status */
568 1.1 pk qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
569 1.7 pk #ifdef QEDEBUG
570 1.7 pk if (sc->sc_debug) {
571 1.7 pk printf("qe%d: intr: qecstat=%x\n", sc->sc_channel, qecstat);
572 1.7 pk }
573 1.7 pk #endif
574 1.1 pk
575 1.1 pk /* Filter out status for this channel */
576 1.1 pk qecstat = qecstat >> (4 * sc->sc_channel);
577 1.1 pk if ((qecstat & 0xf) == 0)
578 1.1 pk return (r);
579 1.1 pk
580 1.1 pk qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
581 1.1 pk
582 1.7 pk #ifdef QEDEBUG
583 1.7 pk if (sc->sc_debug) {
584 1.7 pk char bits[64]; int i;
585 1.36 christos bus_space_tag_t t1 = sc->sc_bustag;
586 1.7 pk bus_space_handle_t mr = sc->sc_mr;
587 1.7 pk
588 1.47 christos snprintb(bits, sizeof(bits), QE_CR_STAT_BITS, qestat);
589 1.47 christos printf("qe%d: intr: qestat=%s\n", sc->sc_channel, bits);
590 1.7 pk
591 1.7 pk printf("MACE registers:\n");
592 1.7 pk for (i = 0 ; i < 32; i++) {
593 1.36 christos printf(" m[%d]=%x,", i, bus_space_read_1(t1, mr, i));
594 1.7 pk if (((i+1) & 7) == 0)
595 1.7 pk printf("\n");
596 1.7 pk }
597 1.7 pk }
598 1.7 pk #endif
599 1.7 pk
600 1.1 pk if (qestat & QE_CR_STAT_ALLERRORS) {
601 1.7 pk #ifdef QEDEBUG
602 1.16 christos if (sc->sc_debug) {
603 1.16 christos char bits[64];
604 1.47 christos snprintb(bits, sizeof(bits), QE_CR_STAT_BITS, qestat);
605 1.47 christos printf("qe%d: eint: qestat=%s\n", sc->sc_channel, bits);
606 1.16 christos }
607 1.7 pk #endif
608 1.1 pk r |= qe_eint(sc, qestat);
609 1.1 pk if (r == -1)
610 1.1 pk return (1);
611 1.1 pk }
612 1.1 pk
613 1.1 pk if (qestat & QE_CR_STAT_TXIRQ)
614 1.1 pk r |= qe_tint(sc);
615 1.1 pk
616 1.1 pk if (qestat & QE_CR_STAT_RXIRQ)
617 1.1 pk r |= qe_rint(sc);
618 1.1 pk
619 1.1 pk return (r);
620 1.1 pk }
621 1.1 pk
622 1.1 pk /*
623 1.1 pk * Transmit interrupt.
624 1.1 pk */
625 1.1 pk int
626 1.48 dsl qe_tint(struct qe_softc *sc)
627 1.1 pk {
628 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
629 1.1 pk unsigned int bix, txflags;
630 1.1 pk
631 1.1 pk bix = sc->sc_rb.rb_tdtail;
632 1.1 pk
633 1.1 pk for (;;) {
634 1.1 pk if (sc->sc_rb.rb_td_nbusy <= 0)
635 1.1 pk break;
636 1.1 pk
637 1.1 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
638 1.1 pk
639 1.1 pk if (txflags & QEC_XD_OWN)
640 1.1 pk break;
641 1.1 pk
642 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
643 1.1 pk ifp->if_opackets++;
644 1.1 pk
645 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
646 1.1 pk bix = 0;
647 1.1 pk
648 1.1 pk --sc->sc_rb.rb_td_nbusy;
649 1.1 pk }
650 1.1 pk
651 1.1 pk sc->sc_rb.rb_tdtail = bix;
652 1.1 pk
653 1.1 pk qestart(ifp);
654 1.1 pk
655 1.1 pk if (sc->sc_rb.rb_td_nbusy == 0)
656 1.1 pk ifp->if_timer = 0;
657 1.1 pk
658 1.1 pk return (1);
659 1.1 pk }
660 1.1 pk
661 1.1 pk /*
662 1.1 pk * Receive interrupt.
663 1.1 pk */
664 1.1 pk int
665 1.48 dsl qe_rint(struct qe_softc *sc)
666 1.1 pk {
667 1.1 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
668 1.1 pk unsigned int bix, len;
669 1.1 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
670 1.7 pk #ifdef QEDEBUG
671 1.7 pk int npackets = 0;
672 1.7 pk #endif
673 1.1 pk
674 1.1 pk bix = sc->sc_rb.rb_rdtail;
675 1.1 pk
676 1.1 pk /*
677 1.1 pk * Process all buffers with valid data.
678 1.1 pk */
679 1.1 pk for (;;) {
680 1.1 pk len = xd[bix].xd_flags;
681 1.1 pk if (len & QEC_XD_OWN)
682 1.1 pk break;
683 1.1 pk
684 1.7 pk #ifdef QEDEBUG
685 1.7 pk npackets++;
686 1.7 pk #endif
687 1.7 pk
688 1.1 pk len &= QEC_XD_LENGTH;
689 1.1 pk len -= 4;
690 1.1 pk qe_read(sc, bix, len);
691 1.1 pk
692 1.1 pk /* ... */
693 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
694 1.1 pk QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
695 1.1 pk
696 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
697 1.1 pk bix = 0;
698 1.1 pk }
699 1.7 pk #ifdef QEDEBUG
700 1.16 christos if (npackets == 0 && sc->sc_debug)
701 1.7 pk printf("%s: rint: no packets; rb index %d; status 0x%x\n",
702 1.59 mrg device_xname(sc->sc_dev), bix, len);
703 1.7 pk #endif
704 1.1 pk
705 1.1 pk sc->sc_rb.rb_rdtail = bix;
706 1.1 pk
707 1.1 pk return (1);
708 1.1 pk }
709 1.1 pk
710 1.1 pk /*
711 1.1 pk * Error interrupt.
712 1.1 pk */
713 1.1 pk int
714 1.55 tsutsui qe_eint(struct qe_softc *sc, uint32_t why)
715 1.1 pk {
716 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
717 1.59 mrg device_t self = sc->sc_dev;
718 1.59 mrg const char *xname = device_xname(self);
719 1.1 pk int r = 0, rst = 0;
720 1.1 pk
721 1.1 pk if (why & QE_CR_STAT_EDEFER) {
722 1.59 mrg printf("%s: excessive tx defers.\n", xname);
723 1.1 pk r |= 1;
724 1.1 pk ifp->if_oerrors++;
725 1.1 pk }
726 1.1 pk
727 1.1 pk if (why & QE_CR_STAT_CLOSS) {
728 1.59 mrg printf("%s: no carrier, link down?\n", xname);
729 1.1 pk ifp->if_oerrors++;
730 1.1 pk r |= 1;
731 1.1 pk }
732 1.1 pk
733 1.1 pk if (why & QE_CR_STAT_ERETRIES) {
734 1.59 mrg printf("%s: excessive tx retries\n", xname);
735 1.1 pk ifp->if_oerrors++;
736 1.1 pk r |= 1;
737 1.1 pk rst = 1;
738 1.1 pk }
739 1.1 pk
740 1.1 pk
741 1.1 pk if (why & QE_CR_STAT_LCOLL) {
742 1.59 mrg printf("%s: late tx transmission\n", xname);
743 1.1 pk ifp->if_oerrors++;
744 1.1 pk r |= 1;
745 1.1 pk rst = 1;
746 1.1 pk }
747 1.1 pk
748 1.1 pk if (why & QE_CR_STAT_FUFLOW) {
749 1.59 mrg printf("%s: tx fifo underflow\n", xname);
750 1.1 pk ifp->if_oerrors++;
751 1.1 pk r |= 1;
752 1.1 pk rst = 1;
753 1.1 pk }
754 1.1 pk
755 1.1 pk if (why & QE_CR_STAT_JERROR) {
756 1.59 mrg printf("%s: jabber seen\n", xname);
757 1.1 pk r |= 1;
758 1.1 pk }
759 1.1 pk
760 1.1 pk if (why & QE_CR_STAT_BERROR) {
761 1.59 mrg printf("%s: babble seen\n", xname);
762 1.1 pk r |= 1;
763 1.1 pk }
764 1.1 pk
765 1.1 pk if (why & QE_CR_STAT_TCCOFLOW) {
766 1.1 pk ifp->if_collisions += 256;
767 1.1 pk ifp->if_oerrors += 256;
768 1.1 pk r |= 1;
769 1.1 pk }
770 1.1 pk
771 1.1 pk if (why & QE_CR_STAT_TXDERROR) {
772 1.59 mrg printf("%s: tx descriptor is bad\n", xname);
773 1.1 pk rst = 1;
774 1.1 pk r |= 1;
775 1.1 pk }
776 1.1 pk
777 1.1 pk if (why & QE_CR_STAT_TXLERR) {
778 1.59 mrg printf("%s: tx late error\n", xname);
779 1.1 pk ifp->if_oerrors++;
780 1.1 pk rst = 1;
781 1.1 pk r |= 1;
782 1.1 pk }
783 1.1 pk
784 1.1 pk if (why & QE_CR_STAT_TXPERR) {
785 1.59 mrg printf("%s: tx DMA parity error\n", xname);
786 1.1 pk ifp->if_oerrors++;
787 1.1 pk rst = 1;
788 1.1 pk r |= 1;
789 1.1 pk }
790 1.1 pk
791 1.1 pk if (why & QE_CR_STAT_TXSERR) {
792 1.59 mrg printf("%s: tx DMA sbus error ack\n", xname);
793 1.1 pk ifp->if_oerrors++;
794 1.1 pk rst = 1;
795 1.1 pk r |= 1;
796 1.1 pk }
797 1.1 pk
798 1.1 pk if (why & QE_CR_STAT_RCCOFLOW) {
799 1.1 pk ifp->if_collisions += 256;
800 1.1 pk ifp->if_ierrors += 256;
801 1.1 pk r |= 1;
802 1.1 pk }
803 1.1 pk
804 1.1 pk if (why & QE_CR_STAT_RUOFLOW) {
805 1.1 pk ifp->if_ierrors += 256;
806 1.1 pk r |= 1;
807 1.1 pk }
808 1.1 pk
809 1.1 pk if (why & QE_CR_STAT_MCOFLOW) {
810 1.1 pk ifp->if_ierrors += 256;
811 1.1 pk r |= 1;
812 1.1 pk }
813 1.1 pk
814 1.1 pk if (why & QE_CR_STAT_RXFOFLOW) {
815 1.59 mrg printf("%s: rx fifo overflow\n", xname);
816 1.1 pk ifp->if_ierrors++;
817 1.1 pk r |= 1;
818 1.1 pk }
819 1.1 pk
820 1.1 pk if (why & QE_CR_STAT_RLCOLL) {
821 1.59 mrg printf("%s: rx late collision\n", xname);
822 1.1 pk ifp->if_ierrors++;
823 1.1 pk ifp->if_collisions++;
824 1.1 pk r |= 1;
825 1.1 pk }
826 1.1 pk
827 1.1 pk if (why & QE_CR_STAT_FCOFLOW) {
828 1.1 pk ifp->if_ierrors += 256;
829 1.1 pk r |= 1;
830 1.1 pk }
831 1.1 pk
832 1.1 pk if (why & QE_CR_STAT_CECOFLOW) {
833 1.1 pk ifp->if_ierrors += 256;
834 1.1 pk r |= 1;
835 1.1 pk }
836 1.1 pk
837 1.1 pk if (why & QE_CR_STAT_RXDROP) {
838 1.59 mrg printf("%s: rx packet dropped\n", xname);
839 1.1 pk ifp->if_ierrors++;
840 1.1 pk r |= 1;
841 1.1 pk }
842 1.1 pk
843 1.1 pk if (why & QE_CR_STAT_RXSMALL) {
844 1.59 mrg printf("%s: rx buffer too small\n", xname);
845 1.1 pk ifp->if_ierrors++;
846 1.1 pk r |= 1;
847 1.1 pk rst = 1;
848 1.1 pk }
849 1.1 pk
850 1.1 pk if (why & QE_CR_STAT_RXLERR) {
851 1.59 mrg printf("%s: rx late error\n", xname);
852 1.1 pk ifp->if_ierrors++;
853 1.1 pk r |= 1;
854 1.1 pk rst = 1;
855 1.1 pk }
856 1.1 pk
857 1.1 pk if (why & QE_CR_STAT_RXPERR) {
858 1.59 mrg printf("%s: rx DMA parity error\n", xname);
859 1.1 pk ifp->if_ierrors++;
860 1.1 pk r |= 1;
861 1.1 pk rst = 1;
862 1.1 pk }
863 1.1 pk
864 1.1 pk if (why & QE_CR_STAT_RXSERR) {
865 1.59 mrg printf("%s: rx DMA sbus error ack\n", xname);
866 1.1 pk ifp->if_ierrors++;
867 1.1 pk r |= 1;
868 1.1 pk rst = 1;
869 1.1 pk }
870 1.1 pk
871 1.1 pk if (r == 0)
872 1.53 tsutsui aprint_error_dev(self, "unexpected interrupt error: %08x\n",
873 1.44 cegger why);
874 1.1 pk
875 1.1 pk if (rst) {
876 1.59 mrg printf("%s: resetting...\n", xname);
877 1.1 pk qereset(sc);
878 1.1 pk return (-1);
879 1.1 pk }
880 1.1 pk
881 1.1 pk return (r);
882 1.1 pk }
883 1.1 pk
884 1.1 pk int
885 1.48 dsl qeioctl(struct ifnet *ifp, u_long cmd, void *data)
886 1.1 pk {
887 1.1 pk struct qe_softc *sc = ifp->if_softc;
888 1.53 tsutsui struct ifaddr *ifa = data;
889 1.53 tsutsui struct ifreq *ifr = data;
890 1.1 pk int s, error = 0;
891 1.1 pk
892 1.1 pk s = splnet();
893 1.1 pk
894 1.1 pk switch (cmd) {
895 1.46 dyoung case SIOCINITIFADDR:
896 1.1 pk ifp->if_flags |= IFF_UP;
897 1.46 dyoung qeinit(sc);
898 1.1 pk switch (ifa->ifa_addr->sa_family) {
899 1.1 pk #ifdef INET
900 1.1 pk case AF_INET:
901 1.1 pk arp_ifinit(ifp, ifa);
902 1.1 pk break;
903 1.1 pk #endif /* INET */
904 1.1 pk default:
905 1.1 pk break;
906 1.1 pk }
907 1.1 pk break;
908 1.1 pk
909 1.1 pk case SIOCSIFFLAGS:
910 1.46 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
911 1.46 dyoung break;
912 1.46 dyoung /* XXX re-use ether_ioctl() */
913 1.46 dyoung switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
914 1.46 dyoung case IFF_RUNNING:
915 1.1 pk /*
916 1.1 pk * If interface is marked down and it is running, then
917 1.1 pk * stop it.
918 1.1 pk */
919 1.1 pk qestop(sc);
920 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
921 1.46 dyoung break;
922 1.46 dyoung case IFF_UP:
923 1.1 pk /*
924 1.1 pk * If interface is marked up and it is stopped, then
925 1.1 pk * start it.
926 1.1 pk */
927 1.1 pk qeinit(sc);
928 1.46 dyoung break;
929 1.46 dyoung default:
930 1.1 pk /*
931 1.1 pk * Reset the interface to pick up changes in any other
932 1.1 pk * flags that affect hardware registers.
933 1.1 pk */
934 1.1 pk qestop(sc);
935 1.1 pk qeinit(sc);
936 1.46 dyoung break;
937 1.1 pk }
938 1.1 pk #ifdef QEDEBUG
939 1.7 pk sc->sc_debug = (ifp->if_flags & IFF_DEBUG) != 0 ? 1 : 0;
940 1.1 pk #endif
941 1.1 pk break;
942 1.1 pk
943 1.1 pk case SIOCADDMULTI:
944 1.1 pk case SIOCDELMULTI:
945 1.42 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
946 1.1 pk /*
947 1.1 pk * Multicast list has changed; set the hardware filter
948 1.1 pk * accordingly.
949 1.1 pk */
950 1.33 thorpej if (ifp->if_flags & IFF_RUNNING)
951 1.33 thorpej qe_mcreset(sc);
952 1.1 pk error = 0;
953 1.1 pk }
954 1.1 pk break;
955 1.1 pk
956 1.1 pk case SIOCGIFMEDIA:
957 1.1 pk case SIOCSIFMEDIA:
958 1.1 pk error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, cmd);
959 1.1 pk break;
960 1.1 pk
961 1.1 pk default:
962 1.1 pk error = EINVAL;
963 1.1 pk break;
964 1.1 pk }
965 1.1 pk
966 1.1 pk splx(s);
967 1.1 pk return (error);
968 1.1 pk }
969 1.1 pk
970 1.1 pk
971 1.1 pk void
972 1.48 dsl qeinit(struct qe_softc *sc)
973 1.1 pk {
974 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
975 1.1 pk bus_space_tag_t t = sc->sc_bustag;
976 1.1 pk bus_space_handle_t cr = sc->sc_cr;
977 1.1 pk bus_space_handle_t mr = sc->sc_mr;
978 1.1 pk struct qec_softc *qec = sc->sc_qec;
979 1.55 tsutsui uint32_t qecaddr;
980 1.55 tsutsui uint8_t *ea;
981 1.7 pk int s;
982 1.1 pk
983 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
984 1.4 mrg (void)&t;
985 1.4 mrg #endif
986 1.14 thorpej s = splnet();
987 1.7 pk
988 1.1 pk qestop(sc);
989 1.1 pk
990 1.1 pk /*
991 1.1 pk * Allocate descriptor ring and buffers
992 1.1 pk */
993 1.1 pk qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
994 1.1 pk
995 1.1 pk /* Channel registers: */
996 1.55 tsutsui bus_space_write_4(t, cr, QE_CRI_RXDS, (uint32_t)sc->sc_rb.rb_rxddma);
997 1.55 tsutsui bus_space_write_4(t, cr, QE_CRI_TXDS, (uint32_t)sc->sc_rb.rb_txddma);
998 1.1 pk
999 1.1 pk bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
1000 1.1 pk bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
1001 1.1 pk bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
1002 1.1 pk bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
1003 1.1 pk bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
1004 1.1 pk bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
1005 1.1 pk
1006 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1007 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
1008 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
1009 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1010 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1011 1.1 pk
1012 1.1 pk /* MACE registers: */
1013 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
1014 1.1 pk bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
1015 1.1 pk bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
1016 1.7 pk
1017 1.7 pk /*
1018 1.7 pk * Mask MACE's receive interrupt, since we're being notified
1019 1.7 pk * by the QEC after DMA completes.
1020 1.7 pk */
1021 1.1 pk bus_space_write_1(t, mr, QE_MRI_IMR,
1022 1.1 pk QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
1023 1.7 pk
1024 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC,
1025 1.1 pk QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
1026 1.1 pk
1027 1.1 pk bus_space_write_1(t, mr, QE_MRI_FIFOFC,
1028 1.1 pk QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
1029 1.1 pk QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
1030 1.1 pk
1031 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
1032 1.1 pk
1033 1.1 pk /*
1034 1.1 pk * Station address
1035 1.1 pk */
1036 1.1 pk ea = sc->sc_enaddr;
1037 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1038 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
1039 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_PADR, ea, 6);
1040 1.1 pk
1041 1.1 pk /* Apply media settings */
1042 1.1 pk qe_ifmedia_upd(ifp);
1043 1.1 pk
1044 1.1 pk /*
1045 1.7 pk * Clear Logical address filter
1046 1.1 pk */
1047 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1048 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1049 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0, 8);
1050 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1051 1.1 pk
1052 1.1 pk /* Clear missed packet count (register cleared on read) */
1053 1.1 pk (void)bus_space_read_1(t, mr, QE_MRI_MPC);
1054 1.1 pk
1055 1.7 pk #if 0
1056 1.7 pk /* test register: */
1057 1.7 pk bus_space_write_1(t, mr, QE_MRI_UTR, 0);
1058 1.7 pk #endif
1059 1.1 pk
1060 1.5 pk /* Reset multicast filter */
1061 1.5 pk qe_mcreset(sc);
1062 1.5 pk
1063 1.1 pk ifp->if_flags |= IFF_RUNNING;
1064 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1065 1.1 pk splx(s);
1066 1.1 pk }
1067 1.1 pk
1068 1.1 pk /*
1069 1.1 pk * Reset multicast filter.
1070 1.1 pk */
1071 1.1 pk void
1072 1.48 dsl qe_mcreset(struct qe_softc *sc)
1073 1.1 pk {
1074 1.1 pk struct ethercom *ec = &sc->sc_ethercom;
1075 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1076 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1077 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1078 1.1 pk struct ether_multi *enm;
1079 1.1 pk struct ether_multistep step;
1080 1.55 tsutsui uint32_t crc;
1081 1.55 tsutsui uint16_t hash[4];
1082 1.55 tsutsui uint8_t octet, maccc, *ladrp = (uint8_t *)&hash[0];
1083 1.1 pk int i, j;
1084 1.1 pk
1085 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1086 1.4 mrg (void)&t;
1087 1.4 mrg #endif
1088 1.5 pk
1089 1.7 pk /* We also enable transmitter & receiver here */
1090 1.5 pk maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
1091 1.5 pk
1092 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1093 1.5 pk maccc |= QE_MR_MACCC_PROM;
1094 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1095 1.5 pk return;
1096 1.5 pk }
1097 1.5 pk
1098 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1099 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1100 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1101 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1102 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1103 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1104 1.5 pk return;
1105 1.5 pk }
1106 1.5 pk
1107 1.5 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1108 1.1 pk
1109 1.5 pk ETHER_FIRST_MULTI(step, ec, enm);
1110 1.5 pk while (enm != NULL) {
1111 1.23 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1112 1.5 pk ETHER_ADDR_LEN) != 0) {
1113 1.5 pk /*
1114 1.5 pk * We must listen to a range of multicast
1115 1.5 pk * addresses. For now, just accept all
1116 1.5 pk * multicasts, rather than trying to set only
1117 1.5 pk * those filter bits needed to match the range.
1118 1.5 pk * (At this time, the only use of address
1119 1.5 pk * ranges is for IP multicast routing, for
1120 1.5 pk * which the range is big enough to require
1121 1.5 pk * all bits set.)
1122 1.5 pk */
1123 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1124 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1125 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1126 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1127 1.5 pk ifp->if_flags |= IFF_ALLMULTI;
1128 1.5 pk break;
1129 1.5 pk }
1130 1.1 pk
1131 1.5 pk crc = 0xffffffff;
1132 1.1 pk
1133 1.5 pk for (i = 0; i < ETHER_ADDR_LEN; i++) {
1134 1.5 pk octet = enm->enm_addrlo[i];
1135 1.1 pk
1136 1.5 pk for (j = 0; j < 8; j++) {
1137 1.5 pk if ((crc & 1) ^ (octet & 1)) {
1138 1.5 pk crc >>= 1;
1139 1.5 pk crc ^= MC_POLY_LE;
1140 1.1 pk }
1141 1.5 pk else
1142 1.5 pk crc >>= 1;
1143 1.5 pk octet >>= 1;
1144 1.1 pk }
1145 1.1 pk }
1146 1.1 pk
1147 1.5 pk crc >>= 26;
1148 1.5 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1149 1.5 pk ETHER_NEXT_MULTI(step, enm);
1150 1.1 pk }
1151 1.1 pk
1152 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1153 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1154 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_LADRF, ladrp, 8);
1155 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1156 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1157 1.1 pk }
1158 1.1 pk
1159 1.1 pk /*
1160 1.1 pk * Get current media settings.
1161 1.1 pk */
1162 1.1 pk void
1163 1.48 dsl qe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1164 1.1 pk {
1165 1.1 pk struct qe_softc *sc = ifp->if_softc;
1166 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1167 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1168 1.55 tsutsui uint8_t v;
1169 1.1 pk
1170 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1171 1.4 mrg (void)&t;
1172 1.4 mrg #endif
1173 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
1174 1.1 pk
1175 1.1 pk switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
1176 1.1 pk case QE_MR_PLSCC_TP:
1177 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_T;
1178 1.1 pk break;
1179 1.1 pk case QE_MR_PLSCC_AUI:
1180 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_5;
1181 1.1 pk break;
1182 1.1 pk case QE_MR_PLSCC_GPSI:
1183 1.1 pk case QE_MR_PLSCC_DAI:
1184 1.1 pk /* ... */
1185 1.1 pk break;
1186 1.1 pk }
1187 1.1 pk
1188 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
1189 1.1 pk ifmr->ifm_status |= IFM_AVALID;
1190 1.1 pk if ((v & QE_MR_PHYCC_LNKFL) != 0)
1191 1.1 pk ifmr->ifm_status &= ~IFM_ACTIVE;
1192 1.1 pk else
1193 1.1 pk ifmr->ifm_status |= IFM_ACTIVE;
1194 1.1 pk
1195 1.1 pk }
1196 1.1 pk
1197 1.1 pk /*
1198 1.1 pk * Set media options.
1199 1.1 pk */
1200 1.1 pk int
1201 1.48 dsl qe_ifmedia_upd(struct ifnet *ifp)
1202 1.1 pk {
1203 1.1 pk struct qe_softc *sc = ifp->if_softc;
1204 1.1 pk struct ifmedia *ifm = &sc->sc_ifmedia;
1205 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1206 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1207 1.1 pk int newmedia = ifm->ifm_media;
1208 1.55 tsutsui uint8_t plscc, phycc;
1209 1.1 pk
1210 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1211 1.4 mrg (void)&t;
1212 1.4 mrg #endif
1213 1.1 pk if (IFM_TYPE(newmedia) != IFM_ETHER)
1214 1.1 pk return (EINVAL);
1215 1.1 pk
1216 1.1 pk plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
1217 1.1 pk phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
1218 1.1 pk
1219 1.1 pk if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
1220 1.1 pk phycc |= QE_MR_PHYCC_ASEL;
1221 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
1222 1.1 pk plscc |= QE_MR_PLSCC_TP;
1223 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
1224 1.1 pk plscc |= QE_MR_PLSCC_AUI;
1225 1.1 pk
1226 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
1227 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
1228 1.1 pk
1229 1.1 pk return (0);
1230 1.1 pk }
1231