Home | History | Annotate | Line # | Download | only in sbus
qe.c revision 1.65
      1  1.65     ozaki /*	$NetBSD: qe.c,v 1.65 2016/06/10 13:27:15 ozaki-r Exp $	*/
      2   1.1        pk 
      3   1.1        pk /*-
      4   1.1        pk  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5   1.1        pk  * All rights reserved.
      6   1.1        pk  *
      7   1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        pk  * by Paul Kranenburg.
      9   1.1        pk  *
     10   1.1        pk  * Redistribution and use in source and binary forms, with or without
     11   1.1        pk  * modification, are permitted provided that the following conditions
     12   1.1        pk  * are met:
     13   1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14   1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15   1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        pk  *    documentation and/or other materials provided with the distribution.
     18   1.1        pk  *
     19   1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1        pk  */
     31   1.1        pk 
     32   1.1        pk /*
     33   1.1        pk  * Copyright (c) 1998 Jason L. Wright.
     34   1.1        pk  * All rights reserved.
     35   1.1        pk  *
     36   1.1        pk  * Redistribution and use in source and binary forms, with or without
     37   1.1        pk  * modification, are permitted provided that the following conditions
     38   1.1        pk  * are met:
     39   1.1        pk  * 1. Redistributions of source code must retain the above copyright
     40   1.1        pk  *    notice, this list of conditions and the following disclaimer.
     41   1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     43   1.1        pk  *    documentation and/or other materials provided with the distribution.
     44   1.1        pk  * 3. The name of the authors may not be used to endorse or promote products
     45   1.1        pk  *    derived from this software without specific prior written permission.
     46   1.1        pk  *
     47   1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     48   1.1        pk  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     49   1.1        pk  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     50   1.1        pk  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     51   1.1        pk  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     52   1.1        pk  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     53   1.1        pk  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     54   1.1        pk  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     55   1.1        pk  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     56   1.1        pk  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     57   1.1        pk  */
     58   1.1        pk 
     59   1.1        pk /*
     60   1.1        pk  * Driver for the SBus qec+qe QuadEthernet board.
     61   1.1        pk  *
     62   1.1        pk  * This driver was written using the AMD MACE Am79C940 documentation, some
     63   1.1        pk  * ideas gleaned from the S/Linux driver for this card, Solaris header files,
     64   1.1        pk  * and a loan of a card from Paul Southworth of the Internet Engineering
     65   1.1        pk  * Group (www.ieng.com).
     66   1.1        pk  */
     67  1.19     lukem 
     68  1.19     lukem #include <sys/cdefs.h>
     69  1.65     ozaki __KERNEL_RCSID(0, "$NetBSD: qe.c,v 1.65 2016/06/10 13:27:15 ozaki-r Exp $");
     70   1.1        pk 
     71   1.7        pk #define QEDEBUG
     72   1.7        pk 
     73   1.1        pk #include "opt_ddb.h"
     74   1.1        pk #include "opt_inet.h"
     75   1.1        pk 
     76   1.1        pk #include <sys/param.h>
     77   1.1        pk #include <sys/systm.h>
     78   1.1        pk #include <sys/kernel.h>
     79   1.1        pk #include <sys/errno.h>
     80   1.1        pk #include <sys/ioctl.h>
     81   1.1        pk #include <sys/mbuf.h>
     82   1.1        pk #include <sys/socket.h>
     83   1.1        pk #include <sys/syslog.h>
     84   1.1        pk #include <sys/device.h>
     85   1.1        pk #include <sys/malloc.h>
     86   1.1        pk 
     87   1.1        pk #include <net/if.h>
     88   1.1        pk #include <net/if_dl.h>
     89   1.1        pk #include <net/if_types.h>
     90   1.1        pk #include <net/netisr.h>
     91   1.1        pk #include <net/if_media.h>
     92   1.1        pk #include <net/if_ether.h>
     93   1.1        pk 
     94   1.1        pk #ifdef INET
     95   1.1        pk #include <netinet/in.h>
     96   1.1        pk #include <netinet/if_inarp.h>
     97   1.1        pk #include <netinet/in_systm.h>
     98   1.1        pk #include <netinet/in_var.h>
     99   1.1        pk #include <netinet/ip.h>
    100   1.1        pk #endif
    101   1.1        pk 
    102   1.2        pk 
    103   1.1        pk #include <net/bpf.h>
    104   1.1        pk #include <net/bpfdesc.h>
    105   1.1        pk 
    106  1.43        ad #include <sys/bus.h>
    107  1.43        ad #include <sys/intr.h>
    108   1.1        pk #include <machine/autoconf.h>
    109   1.1        pk 
    110   1.3       mrg #include <dev/sbus/sbusvar.h>
    111   1.1        pk #include <dev/sbus/qecreg.h>
    112   1.1        pk #include <dev/sbus/qecvar.h>
    113   1.1        pk #include <dev/sbus/qereg.h>
    114   1.1        pk 
    115   1.1        pk struct qe_softc {
    116  1.59       mrg 	device_t	sc_dev;
    117  1.30       wiz 	bus_space_tag_t	sc_bustag;	/* bus & DMA tags */
    118   1.1        pk 	bus_dma_tag_t	sc_dmatag;
    119   1.8        pk 	bus_dmamap_t	sc_dmamap;
    120   1.1        pk 	struct	ethercom sc_ethercom;
    121   1.1        pk 	struct	ifmedia sc_ifmedia;	/* interface media */
    122   1.1        pk 
    123   1.1        pk 	struct	qec_softc *sc_qec;	/* QEC parent */
    124   1.1        pk 
    125   1.1        pk 	bus_space_handle_t	sc_qr;	/* QEC registers */
    126   1.1        pk 	bus_space_handle_t	sc_mr;	/* MACE registers */
    127   1.1        pk 	bus_space_handle_t	sc_cr;	/* channel registers */
    128   1.1        pk 
    129   1.1        pk 	int	sc_channel;		/* channel number */
    130   1.1        pk 	u_int	sc_rev;			/* board revision */
    131   1.1        pk 
    132   1.1        pk 	int	sc_burst;
    133   1.1        pk 
    134   1.1        pk 	struct  qec_ring	sc_rb;	/* Packet Ring Buffer */
    135   1.1        pk 
    136   1.1        pk 	/* MAC address */
    137  1.55   tsutsui 	uint8_t sc_enaddr[6];
    138   1.7        pk 
    139   1.7        pk #ifdef QEDEBUG
    140   1.7        pk 	int	sc_debug;
    141   1.7        pk #endif
    142   1.1        pk };
    143   1.1        pk 
    144  1.51    cegger int	qematch(device_t, cfdata_t, void *);
    145  1.51    cegger void	qeattach(device_t, device_t, void *);
    146   1.1        pk 
    147  1.34     perry void	qeinit(struct qe_softc *);
    148  1.34     perry void	qestart(struct ifnet *);
    149  1.34     perry void	qestop(struct qe_softc *);
    150  1.34     perry void	qewatchdog(struct ifnet *);
    151  1.40  christos int	qeioctl(struct ifnet *, u_long, void *);
    152  1.34     perry void	qereset(struct qe_softc *);
    153  1.34     perry 
    154  1.34     perry int	qeintr(void *);
    155  1.55   tsutsui int	qe_eint(struct qe_softc *, uint32_t);
    156  1.34     perry int	qe_rint(struct qe_softc *);
    157  1.34     perry int	qe_tint(struct qe_softc *);
    158  1.34     perry void	qe_mcreset(struct qe_softc *);
    159  1.34     perry 
    160  1.34     perry static int	qe_put(struct qe_softc *, int, struct mbuf *);
    161  1.34     perry static void	qe_read(struct qe_softc *, int, int);
    162  1.34     perry static struct mbuf	*qe_get(struct qe_softc *, int, int);
    163   1.1        pk 
    164   1.1        pk /* ifmedia callbacks */
    165  1.34     perry void	qe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    166  1.34     perry int	qe_ifmedia_upd(struct ifnet *);
    167   1.1        pk 
    168  1.59       mrg CFATTACH_DECL_NEW(qe, sizeof(struct qe_softc),
    169  1.28   thorpej     qematch, qeattach, NULL, NULL);
    170   1.1        pk 
    171   1.1        pk int
    172  1.51    cegger qematch(device_t parent, cfdata_t cf, void *aux)
    173   1.1        pk {
    174   1.1        pk 	struct sbus_attach_args *sa = aux;
    175   1.1        pk 
    176  1.25   thorpej 	return (strcmp(cf->cf_name, sa->sa_name) == 0);
    177   1.1        pk }
    178   1.1        pk 
    179   1.1        pk void
    180  1.51    cegger qeattach(device_t parent, device_t self, void *aux)
    181   1.1        pk {
    182   1.1        pk 	struct sbus_attach_args *sa = aux;
    183  1.53   tsutsui 	struct qec_softc *qec = device_private(parent);
    184  1.53   tsutsui 	struct qe_softc *sc = device_private(self);
    185   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    186   1.1        pk 	int node = sa->sa_node;
    187   1.8        pk 	bus_dma_tag_t dmatag = sa->sa_dmatag;
    188   1.1        pk 	bus_dma_segment_t seg;
    189   1.1        pk 	bus_size_t size;
    190   1.1        pk 	int rseg, error;
    191   1.1        pk 
    192  1.59       mrg 	sc->sc_dev = self;
    193  1.59       mrg 
    194   1.1        pk 	if (sa->sa_nreg < 2) {
    195   1.1        pk 		printf("%s: only %d register sets\n",
    196  1.44    cegger 			device_xname(self), sa->sa_nreg);
    197   1.1        pk 		return;
    198   1.1        pk 	}
    199   1.1        pk 
    200  1.21        pk 	if (bus_space_map(sa->sa_bustag,
    201  1.21        pk 			  (bus_addr_t)BUS_ADDR(
    202  1.24   thorpej 				sa->sa_reg[0].oa_space,
    203  1.24   thorpej 				sa->sa_reg[0].oa_base),
    204  1.24   thorpej 			  (bus_size_t)sa->sa_reg[0].oa_size,
    205  1.22       eeh 			  0, &sc->sc_cr) != 0) {
    206  1.44    cegger 		aprint_error_dev(self, "cannot map registers\n");
    207   1.1        pk 		return;
    208   1.1        pk 	}
    209   1.1        pk 
    210  1.21        pk 	if (bus_space_map(sa->sa_bustag,
    211  1.21        pk 			  (bus_addr_t)BUS_ADDR(
    212  1.24   thorpej 				sa->sa_reg[1].oa_space,
    213  1.24   thorpej 				sa->sa_reg[1].oa_base),
    214  1.24   thorpej 			  (bus_size_t)sa->sa_reg[1].oa_size,
    215  1.22       eeh 			  0, &sc->sc_mr) != 0) {
    216  1.44    cegger 		aprint_error_dev(self, "cannot map registers\n");
    217   1.1        pk 		return;
    218   1.1        pk 	}
    219   1.1        pk 
    220  1.32        pk 	sc->sc_rev = prom_getpropint(node, "mace-version", -1);
    221   1.1        pk 	printf(" rev %x", sc->sc_rev);
    222   1.1        pk 
    223  1.17       eeh 	sc->sc_bustag = sa->sa_bustag;
    224  1.17       eeh 	sc->sc_dmatag = sa->sa_dmatag;
    225   1.1        pk 	sc->sc_qec = qec;
    226   1.1        pk 	sc->sc_qr = qec->sc_regs;
    227   1.1        pk 
    228  1.32        pk 	sc->sc_channel = prom_getpropint(node, "channel#", -1);
    229   1.1        pk 	sc->sc_burst = qec->sc_burst;
    230   1.1        pk 
    231   1.1        pk 	qestop(sc);
    232   1.1        pk 
    233   1.1        pk 	/* Note: no interrupt level passed */
    234  1.29        pk 	(void)bus_intr_establish(sa->sa_bustag, 0, IPL_NET, qeintr, sc);
    235  1.31        pk 	prom_getether(node, sc->sc_enaddr);
    236   1.1        pk 
    237   1.1        pk 	/*
    238   1.1        pk 	 * Allocate descriptor ring and buffers.
    239   1.1        pk 	 */
    240   1.1        pk 
    241   1.1        pk 	/* for now, allocate as many bufs as there are ring descriptors */
    242   1.1        pk 	sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
    243   1.1        pk 	sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
    244   1.1        pk 
    245   1.1        pk 	size =	QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    246   1.1        pk 		QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    247   1.1        pk 		sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
    248   1.1        pk 		sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
    249   1.8        pk 
    250   1.9        pk 	/* Get a DMA handle */
    251   1.9        pk 	if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
    252   1.8        pk 				    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    253  1.44    cegger 		aprint_error_dev(self, "DMA map create error %d\n",
    254  1.44    cegger 			error);
    255   1.8        pk 		return;
    256   1.8        pk 	}
    257   1.8        pk 
    258   1.8        pk 	/* Allocate DMA buffer */
    259  1.10        pk 	if ((error = bus_dmamem_alloc(dmatag, size, 0, 0,
    260   1.1        pk 				      &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    261  1.44    cegger 		aprint_error_dev(self, "DMA buffer alloc error %d\n",
    262  1.44    cegger 			error);
    263   1.1        pk 		return;
    264   1.1        pk 	}
    265   1.8        pk 
    266   1.8        pk 	/* Map DMA buffer in CPU addressable space */
    267   1.8        pk 	if ((error = bus_dmamem_map(dmatag, &seg, rseg, size,
    268   1.1        pk 			            &sc->sc_rb.rb_membase,
    269   1.1        pk 			            BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    270  1.44    cegger 		aprint_error_dev(self, "DMA buffer map error %d\n",
    271  1.44    cegger 			error);
    272  1.15   thorpej 		bus_dmamem_free(dmatag, &seg, rseg);
    273  1.15   thorpej 		return;
    274  1.15   thorpej 	}
    275  1.15   thorpej 
    276  1.15   thorpej 	/* Load the buffer */
    277  1.15   thorpej 	if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
    278  1.15   thorpej 				     sc->sc_rb.rb_membase, size, NULL,
    279  1.15   thorpej 				     BUS_DMA_NOWAIT)) != 0) {
    280  1.44    cegger 		aprint_error_dev(self, "DMA buffer map load error %d\n",
    281  1.44    cegger 			error);
    282  1.15   thorpej 		bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
    283   1.8        pk 		bus_dmamem_free(dmatag, &seg, rseg);
    284   1.1        pk 		return;
    285   1.1        pk 	}
    286  1.20   frueauf 	sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    287   1.1        pk 
    288   1.1        pk 	/* Initialize media properties */
    289   1.1        pk 	ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
    290   1.1        pk 	ifmedia_add(&sc->sc_ifmedia,
    291   1.1        pk 		    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
    292   1.1        pk 		    0, NULL);
    293   1.1        pk 	ifmedia_add(&sc->sc_ifmedia,
    294   1.1        pk 		    IFM_MAKEWORD(IFM_ETHER,IFM_10_5,0,0),
    295   1.1        pk 		    0, NULL);
    296   1.1        pk 	ifmedia_add(&sc->sc_ifmedia,
    297   1.1        pk 		    IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
    298   1.1        pk 		    0, NULL);
    299   1.1        pk 	ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
    300   1.1        pk 
    301  1.53   tsutsui 	memcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
    302   1.1        pk 	ifp->if_softc = sc;
    303   1.1        pk 	ifp->if_start = qestart;
    304   1.1        pk 	ifp->if_ioctl = qeioctl;
    305   1.1        pk 	ifp->if_watchdog = qewatchdog;
    306   1.1        pk 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS |
    307   1.1        pk 	    IFF_MULTICAST;
    308  1.13   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    309   1.1        pk 
    310   1.1        pk 	/* Attach the interface. */
    311   1.1        pk 	if_attach(ifp);
    312   1.1        pk 	ether_ifattach(ifp, sc->sc_enaddr);
    313   1.1        pk 
    314   1.1        pk 	printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
    315   1.1        pk }
    316   1.1        pk 
    317   1.1        pk /*
    318   1.1        pk  * Pull data off an interface.
    319   1.1        pk  * Len is the length of data, with local net header stripped.
    320   1.1        pk  * We copy the data into mbufs.  When full cluster sized units are present,
    321   1.1        pk  * we copy into clusters.
    322   1.1        pk  */
    323  1.38     perry static inline struct mbuf *
    324  1.49       dsl qe_get(struct qe_softc *sc, int idx, int totlen)
    325   1.1        pk {
    326   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    327   1.1        pk 	struct mbuf *m;
    328   1.1        pk 	struct mbuf *top, **mp;
    329   1.1        pk 	int len, pad, boff = 0;
    330  1.56   tsutsui 	uint8_t *bp;
    331   1.1        pk 
    332  1.54   tsutsui 	bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
    333   1.1        pk 
    334   1.1        pk 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    335   1.1        pk 	if (m == NULL)
    336   1.1        pk 		return (NULL);
    337  1.65     ozaki 	m_set_rcvif(m, ifp);
    338   1.1        pk 	m->m_pkthdr.len = totlen;
    339   1.1        pk 	pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
    340   1.1        pk 	m->m_data += pad;
    341   1.1        pk 	len = MHLEN - pad;
    342   1.1        pk 	top = NULL;
    343   1.1        pk 	mp = &top;
    344   1.1        pk 
    345   1.1        pk 	while (totlen > 0) {
    346   1.1        pk 		if (top) {
    347   1.1        pk 			MGET(m, M_DONTWAIT, MT_DATA);
    348   1.1        pk 			if (m == NULL) {
    349   1.1        pk 				m_freem(top);
    350   1.1        pk 				return (NULL);
    351   1.1        pk 			}
    352   1.1        pk 			len = MLEN;
    353   1.1        pk 		}
    354   1.1        pk 		if (top && totlen >= MINCLSIZE) {
    355   1.1        pk 			MCLGET(m, M_DONTWAIT);
    356   1.1        pk 			if (m->m_flags & M_EXT)
    357   1.1        pk 				len = MCLBYTES;
    358   1.1        pk 		}
    359   1.1        pk 		m->m_len = len = min(totlen, len);
    360  1.56   tsutsui 		memcpy(mtod(m, void *), bp + boff, len);
    361   1.1        pk 		boff += len;
    362   1.1        pk 		totlen -= len;
    363   1.1        pk 		*mp = m;
    364   1.1        pk 		mp = &m->m_next;
    365   1.1        pk 	}
    366   1.1        pk 
    367   1.1        pk 	return (top);
    368   1.1        pk }
    369   1.1        pk 
    370   1.1        pk /*
    371   1.1        pk  * Routine to copy from mbuf chain to transmit buffer in
    372   1.1        pk  * network buffer memory.
    373   1.1        pk  */
    374  1.38     perry inline int
    375  1.48       dsl qe_put(struct qe_softc *sc, int idx, struct mbuf *m)
    376   1.1        pk {
    377   1.1        pk 	struct mbuf *n;
    378   1.1        pk 	int len, tlen = 0, boff = 0;
    379  1.56   tsutsui 	uint8_t *bp;
    380   1.1        pk 
    381  1.54   tsutsui 	bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
    382   1.1        pk 
    383   1.1        pk 	for (; m; m = n) {
    384   1.1        pk 		len = m->m_len;
    385   1.1        pk 		if (len == 0) {
    386   1.1        pk 			MFREE(m, n);
    387   1.1        pk 			continue;
    388   1.1        pk 		}
    389  1.56   tsutsui 		memcpy(bp + boff, mtod(m, void *), len);
    390   1.1        pk 		boff += len;
    391   1.1        pk 		tlen += len;
    392   1.1        pk 		MFREE(m, n);
    393   1.1        pk 	}
    394   1.1        pk 	return (tlen);
    395   1.1        pk }
    396   1.1        pk 
    397   1.1        pk /*
    398   1.1        pk  * Pass a packet to the higher levels.
    399   1.1        pk  */
    400  1.38     perry inline void
    401  1.49       dsl qe_read(struct qe_softc *sc, int idx, int len)
    402   1.1        pk {
    403   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    404   1.1        pk 	struct mbuf *m;
    405   1.1        pk 
    406   1.1        pk 	if (len <= sizeof(struct ether_header) ||
    407   1.1        pk 	    len > ETHERMTU + sizeof(struct ether_header)) {
    408   1.1        pk 
    409   1.1        pk 		printf("%s: invalid packet size %d; dropping\n",
    410   1.1        pk 			ifp->if_xname, len);
    411   1.1        pk 
    412   1.1        pk 		ifp->if_ierrors++;
    413   1.1        pk 		return;
    414   1.1        pk 	}
    415   1.1        pk 
    416   1.1        pk 	/*
    417   1.1        pk 	 * Pull packet off interface.
    418   1.1        pk 	 */
    419   1.1        pk 	m = qe_get(sc, idx, len);
    420   1.1        pk 	if (m == NULL) {
    421   1.1        pk 		ifp->if_ierrors++;
    422   1.1        pk 		return;
    423   1.1        pk 	}
    424   1.1        pk 	ifp->if_ipackets++;
    425   1.1        pk 
    426   1.1        pk 	/*
    427   1.1        pk 	 * Check if there's a BPF listener on this interface.
    428   1.1        pk 	 * If so, hand off the raw packet to BPF.
    429   1.1        pk 	 */
    430  1.58     joerg 	bpf_mtap(ifp, m);
    431   1.6   thorpej 	/* Pass the packet up. */
    432  1.64     ozaki 	if_percpuq_enqueue(ifp->if_percpuq, m);
    433   1.1        pk }
    434   1.1        pk 
    435   1.1        pk /*
    436   1.1        pk  * Start output on interface.
    437   1.1        pk  * We make two assumptions here:
    438   1.1        pk  *  1) that the current priority is set to splnet _before_ this code
    439   1.1        pk  *     is called *and* is returned to the appropriate priority after
    440   1.1        pk  *     return
    441   1.1        pk  *  2) that the IFF_OACTIVE flag is checked before this code is called
    442   1.1        pk  *     (i.e. that the output part of the interface is idle)
    443   1.1        pk  */
    444   1.1        pk void
    445  1.48       dsl qestart(struct ifnet *ifp)
    446   1.1        pk {
    447  1.53   tsutsui 	struct qe_softc *sc = ifp->if_softc;
    448   1.1        pk 	struct qec_xd *txd = sc->sc_rb.rb_txd;
    449   1.1        pk 	struct mbuf *m;
    450   1.1        pk 	unsigned int bix, len;
    451   1.1        pk 	unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
    452   1.1        pk 
    453   1.1        pk 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    454   1.1        pk 		return;
    455   1.1        pk 
    456   1.1        pk 	bix = sc->sc_rb.rb_tdhead;
    457   1.1        pk 
    458   1.1        pk 	for (;;) {
    459  1.13   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m);
    460   1.1        pk 		if (m == 0)
    461   1.1        pk 			break;
    462   1.1        pk 
    463   1.1        pk 		/*
    464   1.1        pk 		 * If BPF is listening on this interface, let it see the
    465   1.1        pk 		 * packet before we commit it to the wire.
    466   1.1        pk 		 */
    467  1.58     joerg 		bpf_mtap(ifp, m);
    468   1.1        pk 
    469   1.1        pk 		/*
    470   1.1        pk 		 * Copy the mbuf chain into the transmit buffer.
    471   1.1        pk 		 */
    472   1.1        pk 		len = qe_put(sc, bix, m);
    473   1.1        pk 
    474   1.1        pk 		/*
    475   1.1        pk 		 * Initialize transmit registers and start transmission
    476   1.1        pk 		 */
    477   1.1        pk 		txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
    478   1.1        pk 				    (len & QEC_XD_LENGTH);
    479   1.1        pk 		bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
    480   1.1        pk 				  QE_CR_CTRL_TWAKEUP);
    481   1.1        pk 
    482   1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    483   1.1        pk 			bix = 0;
    484   1.1        pk 
    485   1.1        pk 		if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
    486   1.1        pk 			ifp->if_flags |= IFF_OACTIVE;
    487   1.1        pk 			break;
    488   1.1        pk 		}
    489   1.1        pk 	}
    490   1.1        pk 
    491   1.1        pk 	sc->sc_rb.rb_tdhead = bix;
    492   1.1        pk }
    493   1.1        pk 
    494   1.1        pk void
    495  1.48       dsl qestop(struct qe_softc *sc)
    496  1.35     perry {
    497   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    498   1.1        pk 	bus_space_handle_t mr = sc->sc_mr;
    499   1.1        pk 	bus_space_handle_t cr = sc->sc_cr;
    500   1.1        pk 	int n;
    501   1.1        pk 
    502   1.4       mrg #if defined(SUN4U) || defined(__GNUC__)
    503   1.4       mrg 	(void)&t;
    504   1.4       mrg #endif
    505   1.1        pk 	/* Stop the schwurst */
    506   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
    507   1.1        pk 	for (n = 200; n > 0; n--) {
    508   1.1        pk 		if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
    509   1.1        pk 			QE_MR_BIUCC_SWRST) == 0)
    510   1.1        pk 			break;
    511   1.1        pk 		DELAY(20);
    512   1.1        pk 	}
    513   1.1        pk 
    514   1.1        pk 	/* then reset */
    515   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
    516   1.1        pk 	for (n = 200; n > 0; n--) {
    517   1.1        pk 		if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
    518   1.1        pk 			QE_CR_CTRL_RESET) == 0)
    519   1.1        pk 			break;
    520   1.1        pk 		DELAY(20);
    521   1.1        pk 	}
    522   1.1        pk }
    523   1.1        pk 
    524   1.1        pk /*
    525   1.1        pk  * Reset interface.
    526   1.1        pk  */
    527   1.1        pk void
    528  1.48       dsl qereset(struct qe_softc *sc)
    529   1.1        pk {
    530   1.1        pk 	int s;
    531   1.1        pk 
    532   1.1        pk 	s = splnet();
    533   1.1        pk 	qestop(sc);
    534   1.1        pk 	qeinit(sc);
    535   1.1        pk 	splx(s);
    536   1.1        pk }
    537   1.1        pk 
    538   1.1        pk void
    539  1.48       dsl qewatchdog(struct ifnet *ifp)
    540   1.1        pk {
    541   1.1        pk 	struct qe_softc *sc = ifp->if_softc;
    542   1.1        pk 
    543  1.59       mrg 	log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
    544   1.7        pk 	ifp->if_oerrors++;
    545   1.1        pk 
    546   1.1        pk 	qereset(sc);
    547   1.1        pk }
    548   1.1        pk 
    549   1.1        pk /*
    550   1.1        pk  * Interrupt dispatch.
    551   1.1        pk  */
    552   1.1        pk int
    553  1.48       dsl qeintr(void *arg)
    554   1.1        pk {
    555  1.53   tsutsui 	struct qe_softc *sc = arg;
    556   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    557  1.55   tsutsui 	uint32_t qecstat, qestat;
    558   1.1        pk 	int r = 0;
    559   1.1        pk 
    560   1.4       mrg #if defined(SUN4U) || defined(__GNUC__)
    561   1.4       mrg 	(void)&t;
    562   1.4       mrg #endif
    563   1.1        pk 	/* Read QEC status and channel status */
    564   1.1        pk 	qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
    565   1.7        pk #ifdef QEDEBUG
    566   1.7        pk 	if (sc->sc_debug) {
    567   1.7        pk 		printf("qe%d: intr: qecstat=%x\n", sc->sc_channel, qecstat);
    568   1.7        pk 	}
    569   1.7        pk #endif
    570   1.1        pk 
    571   1.1        pk 	/* Filter out status for this channel */
    572   1.1        pk 	qecstat = qecstat >> (4 * sc->sc_channel);
    573   1.1        pk 	if ((qecstat & 0xf) == 0)
    574   1.1        pk 		return (r);
    575   1.1        pk 
    576   1.1        pk 	qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
    577   1.1        pk 
    578   1.7        pk #ifdef QEDEBUG
    579   1.7        pk 	if (sc->sc_debug) {
    580   1.7        pk 		char bits[64]; int i;
    581  1.36  christos 		bus_space_tag_t t1 = sc->sc_bustag;
    582   1.7        pk 		bus_space_handle_t mr = sc->sc_mr;
    583   1.7        pk 
    584  1.47  christos 		snprintb(bits, sizeof(bits), QE_CR_STAT_BITS, qestat);
    585  1.47  christos 		printf("qe%d: intr: qestat=%s\n", sc->sc_channel, bits);
    586   1.7        pk 
    587   1.7        pk 		printf("MACE registers:\n");
    588   1.7        pk 		for (i = 0 ; i < 32; i++) {
    589  1.36  christos 			printf("  m[%d]=%x,", i, bus_space_read_1(t1, mr, i));
    590   1.7        pk 			if (((i+1) & 7) == 0)
    591   1.7        pk 				printf("\n");
    592   1.7        pk 		}
    593   1.7        pk 	}
    594   1.7        pk #endif
    595   1.7        pk 
    596   1.1        pk 	if (qestat & QE_CR_STAT_ALLERRORS) {
    597   1.7        pk #ifdef QEDEBUG
    598  1.16  christos 		if (sc->sc_debug) {
    599  1.16  christos 			char bits[64];
    600  1.47  christos 			snprintb(bits, sizeof(bits), QE_CR_STAT_BITS, qestat);
    601  1.47  christos 			printf("qe%d: eint: qestat=%s\n", sc->sc_channel, bits);
    602  1.16  christos 		}
    603   1.7        pk #endif
    604   1.1        pk 		r |= qe_eint(sc, qestat);
    605   1.1        pk 		if (r == -1)
    606   1.1        pk 			return (1);
    607   1.1        pk 	}
    608   1.1        pk 
    609   1.1        pk 	if (qestat & QE_CR_STAT_TXIRQ)
    610   1.1        pk 		r |= qe_tint(sc);
    611   1.1        pk 
    612   1.1        pk 	if (qestat & QE_CR_STAT_RXIRQ)
    613   1.1        pk 		r |= qe_rint(sc);
    614   1.1        pk 
    615   1.1        pk 	return (r);
    616   1.1        pk }
    617   1.1        pk 
    618   1.1        pk /*
    619   1.1        pk  * Transmit interrupt.
    620   1.1        pk  */
    621   1.1        pk int
    622  1.48       dsl qe_tint(struct qe_softc *sc)
    623   1.1        pk {
    624   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    625   1.1        pk 	unsigned int bix, txflags;
    626   1.1        pk 
    627   1.1        pk 	bix = sc->sc_rb.rb_tdtail;
    628   1.1        pk 
    629   1.1        pk 	for (;;) {
    630   1.1        pk 		if (sc->sc_rb.rb_td_nbusy <= 0)
    631   1.1        pk 			break;
    632   1.1        pk 
    633   1.1        pk 		txflags = sc->sc_rb.rb_txd[bix].xd_flags;
    634   1.1        pk 
    635   1.1        pk 		if (txflags & QEC_XD_OWN)
    636   1.1        pk 			break;
    637   1.1        pk 
    638   1.1        pk 		ifp->if_flags &= ~IFF_OACTIVE;
    639   1.1        pk 		ifp->if_opackets++;
    640   1.1        pk 
    641   1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    642   1.1        pk 			bix = 0;
    643   1.1        pk 
    644   1.1        pk 		--sc->sc_rb.rb_td_nbusy;
    645   1.1        pk 	}
    646   1.1        pk 
    647   1.1        pk 	sc->sc_rb.rb_tdtail = bix;
    648   1.1        pk 
    649   1.1        pk 	qestart(ifp);
    650   1.1        pk 
    651   1.1        pk 	if (sc->sc_rb.rb_td_nbusy == 0)
    652   1.1        pk 		ifp->if_timer = 0;
    653   1.1        pk 
    654   1.1        pk 	return (1);
    655   1.1        pk }
    656   1.1        pk 
    657   1.1        pk /*
    658   1.1        pk  * Receive interrupt.
    659   1.1        pk  */
    660   1.1        pk int
    661  1.48       dsl qe_rint(struct qe_softc *sc)
    662   1.1        pk {
    663   1.1        pk 	struct qec_xd *xd = sc->sc_rb.rb_rxd;
    664   1.1        pk 	unsigned int bix, len;
    665   1.1        pk 	unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
    666   1.7        pk #ifdef QEDEBUG
    667   1.7        pk 	int npackets = 0;
    668   1.7        pk #endif
    669   1.1        pk 
    670   1.1        pk 	bix = sc->sc_rb.rb_rdtail;
    671   1.1        pk 
    672   1.1        pk 	/*
    673   1.1        pk 	 * Process all buffers with valid data.
    674   1.1        pk 	 */
    675   1.1        pk 	for (;;) {
    676   1.1        pk 		len = xd[bix].xd_flags;
    677   1.1        pk 		if (len & QEC_XD_OWN)
    678   1.1        pk 			break;
    679   1.1        pk 
    680   1.7        pk #ifdef QEDEBUG
    681   1.7        pk 		npackets++;
    682   1.7        pk #endif
    683   1.7        pk 
    684   1.1        pk 		len &= QEC_XD_LENGTH;
    685   1.1        pk 		len -= 4;
    686   1.1        pk 		qe_read(sc, bix, len);
    687   1.1        pk 
    688   1.1        pk 		/* ... */
    689   1.1        pk 		xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
    690   1.1        pk 			QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
    691   1.1        pk 
    692   1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    693   1.1        pk 			bix = 0;
    694   1.1        pk 	}
    695   1.7        pk #ifdef QEDEBUG
    696  1.16  christos 	if (npackets == 0 && sc->sc_debug)
    697   1.7        pk 		printf("%s: rint: no packets; rb index %d; status 0x%x\n",
    698  1.59       mrg 			device_xname(sc->sc_dev), bix, len);
    699   1.7        pk #endif
    700   1.1        pk 
    701   1.1        pk 	sc->sc_rb.rb_rdtail = bix;
    702   1.1        pk 
    703   1.1        pk 	return (1);
    704   1.1        pk }
    705   1.1        pk 
    706   1.1        pk /*
    707   1.1        pk  * Error interrupt.
    708   1.1        pk  */
    709   1.1        pk int
    710  1.55   tsutsui qe_eint(struct qe_softc *sc, uint32_t why)
    711   1.1        pk {
    712   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    713  1.59       mrg 	device_t self = sc->sc_dev;
    714  1.59       mrg 	const char *xname = device_xname(self);
    715   1.1        pk 	int r = 0, rst = 0;
    716   1.1        pk 
    717   1.1        pk 	if (why & QE_CR_STAT_EDEFER) {
    718  1.59       mrg 		printf("%s: excessive tx defers.\n", xname);
    719   1.1        pk 		r |= 1;
    720   1.1        pk 		ifp->if_oerrors++;
    721   1.1        pk 	}
    722   1.1        pk 
    723   1.1        pk 	if (why & QE_CR_STAT_CLOSS) {
    724  1.59       mrg 		printf("%s: no carrier, link down?\n", xname);
    725   1.1        pk 		ifp->if_oerrors++;
    726   1.1        pk 		r |= 1;
    727   1.1        pk 	}
    728   1.1        pk 
    729   1.1        pk 	if (why & QE_CR_STAT_ERETRIES) {
    730  1.59       mrg 		printf("%s: excessive tx retries\n", xname);
    731   1.1        pk 		ifp->if_oerrors++;
    732   1.1        pk 		r |= 1;
    733   1.1        pk 		rst = 1;
    734   1.1        pk 	}
    735   1.1        pk 
    736   1.1        pk 
    737   1.1        pk 	if (why & QE_CR_STAT_LCOLL) {
    738  1.59       mrg 		printf("%s: late tx transmission\n", xname);
    739   1.1        pk 		ifp->if_oerrors++;
    740   1.1        pk 		r |= 1;
    741   1.1        pk 		rst = 1;
    742   1.1        pk 	}
    743   1.1        pk 
    744   1.1        pk 	if (why & QE_CR_STAT_FUFLOW) {
    745  1.59       mrg 		printf("%s: tx fifo underflow\n", xname);
    746   1.1        pk 		ifp->if_oerrors++;
    747   1.1        pk 		r |= 1;
    748   1.1        pk 		rst = 1;
    749   1.1        pk 	}
    750   1.1        pk 
    751   1.1        pk 	if (why & QE_CR_STAT_JERROR) {
    752  1.59       mrg 		printf("%s: jabber seen\n", xname);
    753   1.1        pk 		r |= 1;
    754   1.1        pk 	}
    755   1.1        pk 
    756   1.1        pk 	if (why & QE_CR_STAT_BERROR) {
    757  1.59       mrg 		printf("%s: babble seen\n", xname);
    758   1.1        pk 		r |= 1;
    759   1.1        pk 	}
    760   1.1        pk 
    761   1.1        pk 	if (why & QE_CR_STAT_TCCOFLOW) {
    762   1.1        pk 		ifp->if_collisions += 256;
    763   1.1        pk 		ifp->if_oerrors += 256;
    764   1.1        pk 		r |= 1;
    765   1.1        pk 	}
    766   1.1        pk 
    767   1.1        pk 	if (why & QE_CR_STAT_TXDERROR) {
    768  1.59       mrg 		printf("%s: tx descriptor is bad\n", xname);
    769   1.1        pk 		rst = 1;
    770   1.1        pk 		r |= 1;
    771   1.1        pk 	}
    772   1.1        pk 
    773   1.1        pk 	if (why & QE_CR_STAT_TXLERR) {
    774  1.59       mrg 		printf("%s: tx late error\n", xname);
    775   1.1        pk 		ifp->if_oerrors++;
    776   1.1        pk 		rst = 1;
    777   1.1        pk 		r |= 1;
    778   1.1        pk 	}
    779   1.1        pk 
    780   1.1        pk 	if (why & QE_CR_STAT_TXPERR) {
    781  1.59       mrg 		printf("%s: tx DMA parity error\n", xname);
    782   1.1        pk 		ifp->if_oerrors++;
    783   1.1        pk 		rst = 1;
    784   1.1        pk 		r |= 1;
    785   1.1        pk 	}
    786   1.1        pk 
    787   1.1        pk 	if (why & QE_CR_STAT_TXSERR) {
    788  1.59       mrg 		printf("%s: tx DMA sbus error ack\n", xname);
    789   1.1        pk 		ifp->if_oerrors++;
    790   1.1        pk 		rst = 1;
    791   1.1        pk 		r |= 1;
    792   1.1        pk 	}
    793   1.1        pk 
    794   1.1        pk 	if (why & QE_CR_STAT_RCCOFLOW) {
    795   1.1        pk 		ifp->if_collisions += 256;
    796   1.1        pk 		ifp->if_ierrors += 256;
    797   1.1        pk 		r |= 1;
    798   1.1        pk 	}
    799   1.1        pk 
    800   1.1        pk 	if (why & QE_CR_STAT_RUOFLOW) {
    801   1.1        pk 		ifp->if_ierrors += 256;
    802   1.1        pk 		r |= 1;
    803   1.1        pk 	}
    804   1.1        pk 
    805   1.1        pk 	if (why & QE_CR_STAT_MCOFLOW) {
    806   1.1        pk 		ifp->if_ierrors += 256;
    807   1.1        pk 		r |= 1;
    808   1.1        pk 	}
    809   1.1        pk 
    810   1.1        pk 	if (why & QE_CR_STAT_RXFOFLOW) {
    811  1.59       mrg 		printf("%s: rx fifo overflow\n", xname);
    812   1.1        pk 		ifp->if_ierrors++;
    813   1.1        pk 		r |= 1;
    814   1.1        pk 	}
    815   1.1        pk 
    816   1.1        pk 	if (why & QE_CR_STAT_RLCOLL) {
    817  1.59       mrg 		printf("%s: rx late collision\n", xname);
    818   1.1        pk 		ifp->if_ierrors++;
    819   1.1        pk 		ifp->if_collisions++;
    820   1.1        pk 		r |= 1;
    821   1.1        pk 	}
    822   1.1        pk 
    823   1.1        pk 	if (why & QE_CR_STAT_FCOFLOW) {
    824   1.1        pk 		ifp->if_ierrors += 256;
    825   1.1        pk 		r |= 1;
    826   1.1        pk 	}
    827   1.1        pk 
    828   1.1        pk 	if (why & QE_CR_STAT_CECOFLOW) {
    829   1.1        pk 		ifp->if_ierrors += 256;
    830   1.1        pk 		r |= 1;
    831   1.1        pk 	}
    832   1.1        pk 
    833   1.1        pk 	if (why & QE_CR_STAT_RXDROP) {
    834  1.59       mrg 		printf("%s: rx packet dropped\n", xname);
    835   1.1        pk 		ifp->if_ierrors++;
    836   1.1        pk 		r |= 1;
    837   1.1        pk 	}
    838   1.1        pk 
    839   1.1        pk 	if (why & QE_CR_STAT_RXSMALL) {
    840  1.59       mrg 		printf("%s: rx buffer too small\n", xname);
    841   1.1        pk 		ifp->if_ierrors++;
    842   1.1        pk 		r |= 1;
    843   1.1        pk 		rst = 1;
    844   1.1        pk 	}
    845   1.1        pk 
    846   1.1        pk 	if (why & QE_CR_STAT_RXLERR) {
    847  1.59       mrg 		printf("%s: rx late error\n", xname);
    848   1.1        pk 		ifp->if_ierrors++;
    849   1.1        pk 		r |= 1;
    850   1.1        pk 		rst = 1;
    851   1.1        pk 	}
    852   1.1        pk 
    853   1.1        pk 	if (why & QE_CR_STAT_RXPERR) {
    854  1.59       mrg 		printf("%s: rx DMA parity error\n", xname);
    855   1.1        pk 		ifp->if_ierrors++;
    856   1.1        pk 		r |= 1;
    857   1.1        pk 		rst = 1;
    858   1.1        pk 	}
    859   1.1        pk 
    860   1.1        pk 	if (why & QE_CR_STAT_RXSERR) {
    861  1.59       mrg 		printf("%s: rx DMA sbus error ack\n", xname);
    862   1.1        pk 		ifp->if_ierrors++;
    863   1.1        pk 		r |= 1;
    864   1.1        pk 		rst = 1;
    865   1.1        pk 	}
    866   1.1        pk 
    867   1.1        pk 	if (r == 0)
    868  1.53   tsutsui 		aprint_error_dev(self, "unexpected interrupt error: %08x\n",
    869  1.44    cegger 			why);
    870   1.1        pk 
    871   1.1        pk 	if (rst) {
    872  1.59       mrg 		printf("%s: resetting...\n", xname);
    873   1.1        pk 		qereset(sc);
    874   1.1        pk 		return (-1);
    875   1.1        pk 	}
    876   1.1        pk 
    877   1.1        pk 	return (r);
    878   1.1        pk }
    879   1.1        pk 
    880   1.1        pk int
    881  1.48       dsl qeioctl(struct ifnet *ifp, u_long cmd, void *data)
    882   1.1        pk {
    883   1.1        pk 	struct qe_softc *sc = ifp->if_softc;
    884  1.53   tsutsui 	struct ifaddr *ifa = data;
    885  1.53   tsutsui 	struct ifreq *ifr = data;
    886   1.1        pk 	int s, error = 0;
    887   1.1        pk 
    888   1.1        pk 	s = splnet();
    889   1.1        pk 
    890   1.1        pk 	switch (cmd) {
    891  1.46    dyoung 	case SIOCINITIFADDR:
    892   1.1        pk 		ifp->if_flags |= IFF_UP;
    893  1.46    dyoung 		qeinit(sc);
    894   1.1        pk 		switch (ifa->ifa_addr->sa_family) {
    895   1.1        pk #ifdef INET
    896   1.1        pk 		case AF_INET:
    897   1.1        pk 			arp_ifinit(ifp, ifa);
    898   1.1        pk 			break;
    899   1.1        pk #endif /* INET */
    900   1.1        pk 		default:
    901   1.1        pk 			break;
    902   1.1        pk 		}
    903   1.1        pk 		break;
    904   1.1        pk 
    905   1.1        pk 	case SIOCSIFFLAGS:
    906  1.46    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    907  1.46    dyoung 			break;
    908  1.46    dyoung 		/* XXX re-use ether_ioctl() */
    909  1.46    dyoung 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    910  1.46    dyoung 		case IFF_RUNNING:
    911   1.1        pk 			/*
    912   1.1        pk 			 * If interface is marked down and it is running, then
    913   1.1        pk 			 * stop it.
    914   1.1        pk 			 */
    915   1.1        pk 			qestop(sc);
    916   1.1        pk 			ifp->if_flags &= ~IFF_RUNNING;
    917  1.46    dyoung 			break;
    918  1.46    dyoung 		case IFF_UP:
    919   1.1        pk 			/*
    920   1.1        pk 			 * If interface is marked up and it is stopped, then
    921   1.1        pk 			 * start it.
    922   1.1        pk 			 */
    923   1.1        pk 			qeinit(sc);
    924  1.46    dyoung 			break;
    925  1.46    dyoung 		default:
    926   1.1        pk 			/*
    927   1.1        pk 			 * Reset the interface to pick up changes in any other
    928   1.1        pk 			 * flags that affect hardware registers.
    929   1.1        pk 			 */
    930   1.1        pk 			qestop(sc);
    931   1.1        pk 			qeinit(sc);
    932  1.46    dyoung 			break;
    933   1.1        pk 		}
    934   1.1        pk #ifdef QEDEBUG
    935   1.7        pk 		sc->sc_debug = (ifp->if_flags & IFF_DEBUG) != 0 ? 1 : 0;
    936   1.1        pk #endif
    937   1.1        pk 		break;
    938   1.1        pk 
    939   1.1        pk 	case SIOCADDMULTI:
    940   1.1        pk 	case SIOCDELMULTI:
    941  1.42    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
    942   1.1        pk 			/*
    943   1.1        pk 			 * Multicast list has changed; set the hardware filter
    944   1.1        pk 			 * accordingly.
    945   1.1        pk 			 */
    946  1.33   thorpej 			if (ifp->if_flags & IFF_RUNNING)
    947  1.33   thorpej 				qe_mcreset(sc);
    948   1.1        pk 			error = 0;
    949   1.1        pk 		}
    950   1.1        pk 		break;
    951   1.1        pk 
    952   1.1        pk 	case SIOCGIFMEDIA:
    953   1.1        pk 	case SIOCSIFMEDIA:
    954   1.1        pk 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, cmd);
    955   1.1        pk 		break;
    956   1.1        pk 
    957   1.1        pk 	default:
    958  1.61       jdc 		error = ether_ioctl(ifp, cmd, data);
    959   1.1        pk 		break;
    960   1.1        pk 	}
    961   1.1        pk 
    962   1.1        pk 	splx(s);
    963   1.1        pk 	return (error);
    964   1.1        pk }
    965   1.1        pk 
    966   1.1        pk 
    967   1.1        pk void
    968  1.48       dsl qeinit(struct qe_softc *sc)
    969   1.1        pk {
    970   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    971   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    972   1.1        pk 	bus_space_handle_t cr = sc->sc_cr;
    973   1.1        pk 	bus_space_handle_t mr = sc->sc_mr;
    974   1.1        pk 	struct qec_softc *qec = sc->sc_qec;
    975  1.55   tsutsui 	uint32_t qecaddr;
    976  1.55   tsutsui 	uint8_t *ea;
    977   1.7        pk 	int s;
    978   1.1        pk 
    979   1.4       mrg #if defined(SUN4U) || defined(__GNUC__)
    980   1.4       mrg 	(void)&t;
    981   1.4       mrg #endif
    982  1.14   thorpej 	s = splnet();
    983   1.7        pk 
    984   1.1        pk 	qestop(sc);
    985   1.1        pk 
    986   1.1        pk 	/*
    987   1.1        pk 	 * Allocate descriptor ring and buffers
    988   1.1        pk 	 */
    989   1.1        pk 	qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
    990   1.1        pk 
    991   1.1        pk 	/* Channel registers: */
    992  1.55   tsutsui 	bus_space_write_4(t, cr, QE_CRI_RXDS, (uint32_t)sc->sc_rb.rb_rxddma);
    993  1.55   tsutsui 	bus_space_write_4(t, cr, QE_CRI_TXDS, (uint32_t)sc->sc_rb.rb_txddma);
    994   1.1        pk 
    995   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
    996   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
    997   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
    998   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
    999   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
   1000   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
   1001   1.1        pk 
   1002   1.1        pk 	qecaddr = sc->sc_channel * qec->sc_msize;
   1003   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
   1004   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
   1005   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
   1006   1.1        pk 	bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
   1007   1.1        pk 
   1008   1.1        pk 	/* MACE registers: */
   1009   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
   1010   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
   1011   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
   1012   1.7        pk 
   1013   1.7        pk 	/*
   1014   1.7        pk 	 * Mask MACE's receive interrupt, since we're being notified
   1015   1.7        pk 	 * by the QEC after DMA completes.
   1016   1.7        pk 	 */
   1017   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_IMR,
   1018   1.1        pk 			  QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
   1019   1.7        pk 
   1020   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_BIUCC,
   1021   1.1        pk 			  QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
   1022   1.1        pk 
   1023   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_FIFOFC,
   1024   1.1        pk 			  QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
   1025   1.1        pk 			  QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
   1026   1.1        pk 
   1027   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
   1028   1.1        pk 
   1029   1.1        pk 	/*
   1030   1.1        pk 	 * Station address
   1031   1.1        pk 	 */
   1032   1.1        pk 	ea = sc->sc_enaddr;
   1033   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_IAC,
   1034   1.1        pk 			  QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
   1035   1.7        pk 	bus_space_write_multi_1(t, mr, QE_MRI_PADR, ea, 6);
   1036   1.1        pk 
   1037   1.1        pk 	/* Apply media settings */
   1038   1.1        pk 	qe_ifmedia_upd(ifp);
   1039   1.1        pk 
   1040   1.1        pk 	/*
   1041   1.7        pk 	 * Clear Logical address filter
   1042   1.1        pk 	 */
   1043   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_IAC,
   1044   1.1        pk 			  QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1045   1.7        pk 	bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0, 8);
   1046   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1047   1.1        pk 
   1048   1.1        pk 	/* Clear missed packet count (register cleared on read) */
   1049   1.1        pk 	(void)bus_space_read_1(t, mr, QE_MRI_MPC);
   1050   1.1        pk 
   1051   1.7        pk #if 0
   1052   1.7        pk 	/* test register: */
   1053   1.7        pk 	bus_space_write_1(t, mr, QE_MRI_UTR, 0);
   1054   1.7        pk #endif
   1055   1.1        pk 
   1056   1.5        pk 	/* Reset multicast filter */
   1057   1.5        pk 	qe_mcreset(sc);
   1058   1.5        pk 
   1059   1.1        pk 	ifp->if_flags |= IFF_RUNNING;
   1060   1.1        pk 	ifp->if_flags &= ~IFF_OACTIVE;
   1061   1.1        pk 	splx(s);
   1062   1.1        pk }
   1063   1.1        pk 
   1064   1.1        pk /*
   1065   1.1        pk  * Reset multicast filter.
   1066   1.1        pk  */
   1067   1.1        pk void
   1068  1.48       dsl qe_mcreset(struct qe_softc *sc)
   1069   1.1        pk {
   1070   1.1        pk 	struct ethercom *ec = &sc->sc_ethercom;
   1071   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1072   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1073   1.1        pk 	bus_space_handle_t mr = sc->sc_mr;
   1074   1.1        pk 	struct ether_multi *enm;
   1075   1.1        pk 	struct ether_multistep step;
   1076  1.55   tsutsui 	uint32_t crc;
   1077  1.55   tsutsui 	uint16_t hash[4];
   1078  1.55   tsutsui 	uint8_t octet, maccc, *ladrp = (uint8_t *)&hash[0];
   1079  1.62       jdc 	int i;
   1080   1.1        pk 
   1081   1.4       mrg #if defined(SUN4U) || defined(__GNUC__)
   1082   1.4       mrg 	(void)&t;
   1083   1.4       mrg #endif
   1084   1.5        pk 
   1085   1.7        pk 	/* We also enable transmitter & receiver here */
   1086   1.5        pk 	maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
   1087   1.5        pk 
   1088   1.5        pk 	if (ifp->if_flags & IFF_PROMISC) {
   1089   1.5        pk 		maccc |= QE_MR_MACCC_PROM;
   1090   1.5        pk 		bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
   1091   1.5        pk 		return;
   1092   1.5        pk 	}
   1093   1.5        pk 
   1094   1.1        pk 	if (ifp->if_flags & IFF_ALLMULTI) {
   1095   1.1        pk 		bus_space_write_1(t, mr, QE_MRI_IAC,
   1096   1.1        pk 				  QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1097   1.7        pk 		bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
   1098   1.1        pk 		bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1099   1.5        pk 		bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
   1100   1.5        pk 		return;
   1101   1.5        pk 	}
   1102   1.5        pk 
   1103   1.5        pk 	hash[3] = hash[2] = hash[1] = hash[0] = 0;
   1104   1.1        pk 
   1105   1.5        pk 	ETHER_FIRST_MULTI(step, ec, enm);
   1106   1.5        pk 	while (enm != NULL) {
   1107  1.23       wiz 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1108   1.5        pk 			 ETHER_ADDR_LEN) != 0) {
   1109   1.5        pk 			/*
   1110   1.5        pk 			 * We must listen to a range of multicast
   1111   1.5        pk 			 * addresses. For now, just accept all
   1112   1.5        pk 			 * multicasts, rather than trying to set only
   1113   1.5        pk 			 * those filter bits needed to match the range.
   1114   1.5        pk 			 * (At this time, the only use of address
   1115   1.5        pk 			 * ranges is for IP multicast routing, for
   1116   1.5        pk 			 * which the range is big enough to require
   1117   1.5        pk 			 * all bits set.)
   1118   1.5        pk 			 */
   1119   1.5        pk 			bus_space_write_1(t, mr, QE_MRI_IAC,
   1120   1.5        pk 				 QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1121   1.7        pk 			bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
   1122   1.5        pk 			bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1123   1.5        pk 			ifp->if_flags |= IFF_ALLMULTI;
   1124   1.5        pk 			break;
   1125   1.5        pk 		}
   1126   1.1        pk 
   1127  1.62       jdc 		crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
   1128   1.5        pk 		crc >>= 26;
   1129   1.5        pk 		hash[crc >> 4] |= 1 << (crc & 0xf);
   1130   1.5        pk 		ETHER_NEXT_MULTI(step, enm);
   1131   1.1        pk 	}
   1132   1.1        pk 
   1133  1.62       jdc 	/* We need to byte-swap the hash before writing to the chip. */
   1134  1.62       jdc 	for (i = 0; i < 7; i += 2) {
   1135  1.62       jdc 		octet = ladrp[i];
   1136  1.62       jdc 		ladrp[i] = ladrp[i + 1];
   1137  1.62       jdc 		ladrp[i + 1] = octet;
   1138  1.62       jdc 	}
   1139   1.5        pk 	bus_space_write_1(t, mr, QE_MRI_IAC,
   1140   1.5        pk 			  QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1141   1.7        pk 	bus_space_write_multi_1(t, mr, QE_MRI_LADRF, ladrp, 8);
   1142   1.5        pk 	bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1143   1.5        pk 	bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
   1144   1.1        pk }
   1145   1.1        pk 
   1146   1.1        pk /*
   1147   1.1        pk  * Get current media settings.
   1148   1.1        pk  */
   1149   1.1        pk void
   1150  1.48       dsl qe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1151   1.1        pk {
   1152   1.1        pk 	struct qe_softc *sc = ifp->if_softc;
   1153   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1154   1.1        pk 	bus_space_handle_t mr = sc->sc_mr;
   1155  1.55   tsutsui 	uint8_t v;
   1156   1.1        pk 
   1157   1.4       mrg #if defined(SUN4U) || defined(__GNUC__)
   1158   1.4       mrg 	(void)&t;
   1159   1.4       mrg #endif
   1160   1.1        pk 	v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
   1161   1.1        pk 
   1162   1.1        pk 	switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
   1163   1.1        pk 	case QE_MR_PLSCC_TP:
   1164   1.1        pk 		ifmr->ifm_active = IFM_ETHER | IFM_10_T;
   1165   1.1        pk 		break;
   1166   1.1        pk 	case QE_MR_PLSCC_AUI:
   1167   1.1        pk 		ifmr->ifm_active = IFM_ETHER | IFM_10_5;
   1168   1.1        pk 		break;
   1169   1.1        pk 	case QE_MR_PLSCC_GPSI:
   1170   1.1        pk 	case QE_MR_PLSCC_DAI:
   1171   1.1        pk 		/* ... */
   1172   1.1        pk 		break;
   1173   1.1        pk 	}
   1174   1.1        pk 
   1175   1.1        pk 	v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
   1176   1.1        pk 	ifmr->ifm_status |=  IFM_AVALID;
   1177   1.1        pk 	if ((v & QE_MR_PHYCC_LNKFL) != 0)
   1178   1.1        pk 		ifmr->ifm_status &= ~IFM_ACTIVE;
   1179   1.1        pk 	else
   1180   1.1        pk 		ifmr->ifm_status |=  IFM_ACTIVE;
   1181   1.1        pk 
   1182   1.1        pk }
   1183   1.1        pk 
   1184   1.1        pk /*
   1185   1.1        pk  * Set media options.
   1186   1.1        pk  */
   1187   1.1        pk int
   1188  1.48       dsl qe_ifmedia_upd(struct ifnet *ifp)
   1189   1.1        pk {
   1190   1.1        pk 	struct qe_softc *sc = ifp->if_softc;
   1191   1.1        pk 	struct ifmedia *ifm = &sc->sc_ifmedia;
   1192   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1193   1.1        pk 	bus_space_handle_t mr = sc->sc_mr;
   1194   1.1        pk 	int newmedia = ifm->ifm_media;
   1195  1.55   tsutsui 	uint8_t plscc, phycc;
   1196   1.1        pk 
   1197   1.4       mrg #if defined(SUN4U) || defined(__GNUC__)
   1198   1.4       mrg 	(void)&t;
   1199   1.4       mrg #endif
   1200   1.1        pk 	if (IFM_TYPE(newmedia) != IFM_ETHER)
   1201   1.1        pk 		return (EINVAL);
   1202   1.1        pk 
   1203   1.1        pk 	plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
   1204   1.1        pk 	phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
   1205   1.1        pk 
   1206   1.1        pk 	if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
   1207   1.1        pk 		phycc |= QE_MR_PHYCC_ASEL;
   1208   1.1        pk 	else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
   1209   1.1        pk 		plscc |= QE_MR_PLSCC_TP;
   1210   1.1        pk 	else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
   1211   1.1        pk 		plscc |= QE_MR_PLSCC_AUI;
   1212   1.1        pk 
   1213   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
   1214   1.1        pk 	bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
   1215   1.1        pk 
   1216   1.1        pk 	return (0);
   1217   1.1        pk }
   1218