qe.c revision 1.77 1 1.77 thorpej /* $NetBSD: qe.c,v 1.77 2020/03/19 02:58:54 thorpej Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.1 pk
32 1.1 pk /*
33 1.1 pk * Copyright (c) 1998 Jason L. Wright.
34 1.1 pk * All rights reserved.
35 1.1 pk *
36 1.1 pk * Redistribution and use in source and binary forms, with or without
37 1.1 pk * modification, are permitted provided that the following conditions
38 1.1 pk * are met:
39 1.1 pk * 1. Redistributions of source code must retain the above copyright
40 1.1 pk * notice, this list of conditions and the following disclaimer.
41 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 pk * notice, this list of conditions and the following disclaimer in the
43 1.1 pk * documentation and/or other materials provided with the distribution.
44 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
45 1.1 pk * derived from this software without specific prior written permission.
46 1.1 pk *
47 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
48 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
49 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
50 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
51 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
52 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
53 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
54 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
55 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
56 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
57 1.1 pk */
58 1.1 pk
59 1.1 pk /*
60 1.1 pk * Driver for the SBus qec+qe QuadEthernet board.
61 1.1 pk *
62 1.1 pk * This driver was written using the AMD MACE Am79C940 documentation, some
63 1.1 pk * ideas gleaned from the S/Linux driver for this card, Solaris header files,
64 1.1 pk * and a loan of a card from Paul Southworth of the Internet Engineering
65 1.1 pk * Group (www.ieng.com).
66 1.1 pk */
67 1.19 lukem
68 1.19 lukem #include <sys/cdefs.h>
69 1.77 thorpej __KERNEL_RCSID(0, "$NetBSD: qe.c,v 1.77 2020/03/19 02:58:54 thorpej Exp $");
70 1.1 pk
71 1.7 pk #define QEDEBUG
72 1.7 pk
73 1.1 pk #include "opt_ddb.h"
74 1.1 pk #include "opt_inet.h"
75 1.1 pk
76 1.1 pk #include <sys/param.h>
77 1.1 pk #include <sys/systm.h>
78 1.1 pk #include <sys/kernel.h>
79 1.1 pk #include <sys/errno.h>
80 1.1 pk #include <sys/ioctl.h>
81 1.1 pk #include <sys/mbuf.h>
82 1.1 pk #include <sys/socket.h>
83 1.1 pk #include <sys/syslog.h>
84 1.1 pk #include <sys/device.h>
85 1.1 pk #include <sys/malloc.h>
86 1.1 pk
87 1.1 pk #include <net/if.h>
88 1.1 pk #include <net/if_dl.h>
89 1.1 pk #include <net/if_types.h>
90 1.1 pk #include <net/netisr.h>
91 1.1 pk #include <net/if_media.h>
92 1.1 pk #include <net/if_ether.h>
93 1.68 msaitoh #include <net/bpf.h>
94 1.1 pk
95 1.1 pk #ifdef INET
96 1.1 pk #include <netinet/in.h>
97 1.1 pk #include <netinet/if_inarp.h>
98 1.1 pk #include <netinet/in_systm.h>
99 1.1 pk #include <netinet/in_var.h>
100 1.1 pk #include <netinet/ip.h>
101 1.1 pk #endif
102 1.1 pk
103 1.43 ad #include <sys/bus.h>
104 1.43 ad #include <sys/intr.h>
105 1.1 pk #include <machine/autoconf.h>
106 1.1 pk
107 1.3 mrg #include <dev/sbus/sbusvar.h>
108 1.1 pk #include <dev/sbus/qecreg.h>
109 1.1 pk #include <dev/sbus/qecvar.h>
110 1.1 pk #include <dev/sbus/qereg.h>
111 1.1 pk
112 1.1 pk struct qe_softc {
113 1.59 mrg device_t sc_dev;
114 1.30 wiz bus_space_tag_t sc_bustag; /* bus & DMA tags */
115 1.1 pk bus_dma_tag_t sc_dmatag;
116 1.8 pk bus_dmamap_t sc_dmamap;
117 1.1 pk struct ethercom sc_ethercom;
118 1.1 pk struct ifmedia sc_ifmedia; /* interface media */
119 1.1 pk
120 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
121 1.1 pk
122 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
123 1.1 pk bus_space_handle_t sc_mr; /* MACE registers */
124 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
125 1.1 pk
126 1.1 pk int sc_channel; /* channel number */
127 1.1 pk u_int sc_rev; /* board revision */
128 1.1 pk
129 1.1 pk int sc_burst;
130 1.1 pk
131 1.1 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
132 1.1 pk
133 1.1 pk /* MAC address */
134 1.55 tsutsui uint8_t sc_enaddr[6];
135 1.7 pk
136 1.7 pk #ifdef QEDEBUG
137 1.7 pk int sc_debug;
138 1.7 pk #endif
139 1.1 pk };
140 1.1 pk
141 1.51 cegger int qematch(device_t, cfdata_t, void *);
142 1.51 cegger void qeattach(device_t, device_t, void *);
143 1.1 pk
144 1.34 perry void qeinit(struct qe_softc *);
145 1.34 perry void qestart(struct ifnet *);
146 1.34 perry void qestop(struct qe_softc *);
147 1.34 perry void qewatchdog(struct ifnet *);
148 1.40 christos int qeioctl(struct ifnet *, u_long, void *);
149 1.34 perry void qereset(struct qe_softc *);
150 1.34 perry
151 1.34 perry int qeintr(void *);
152 1.55 tsutsui int qe_eint(struct qe_softc *, uint32_t);
153 1.34 perry int qe_rint(struct qe_softc *);
154 1.34 perry int qe_tint(struct qe_softc *);
155 1.34 perry void qe_mcreset(struct qe_softc *);
156 1.34 perry
157 1.34 perry static int qe_put(struct qe_softc *, int, struct mbuf *);
158 1.34 perry static void qe_read(struct qe_softc *, int, int);
159 1.34 perry static struct mbuf *qe_get(struct qe_softc *, int, int);
160 1.1 pk
161 1.1 pk /* ifmedia callbacks */
162 1.34 perry void qe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
163 1.34 perry int qe_ifmedia_upd(struct ifnet *);
164 1.1 pk
165 1.59 mrg CFATTACH_DECL_NEW(qe, sizeof(struct qe_softc),
166 1.28 thorpej qematch, qeattach, NULL, NULL);
167 1.1 pk
168 1.1 pk int
169 1.51 cegger qematch(device_t parent, cfdata_t cf, void *aux)
170 1.1 pk {
171 1.1 pk struct sbus_attach_args *sa = aux;
172 1.1 pk
173 1.25 thorpej return (strcmp(cf->cf_name, sa->sa_name) == 0);
174 1.1 pk }
175 1.1 pk
176 1.1 pk void
177 1.51 cegger qeattach(device_t parent, device_t self, void *aux)
178 1.1 pk {
179 1.1 pk struct sbus_attach_args *sa = aux;
180 1.53 tsutsui struct qec_softc *qec = device_private(parent);
181 1.53 tsutsui struct qe_softc *sc = device_private(self);
182 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
183 1.1 pk int node = sa->sa_node;
184 1.8 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
185 1.1 pk bus_dma_segment_t seg;
186 1.1 pk bus_size_t size;
187 1.1 pk int rseg, error;
188 1.1 pk
189 1.59 mrg sc->sc_dev = self;
190 1.59 mrg
191 1.1 pk if (sa->sa_nreg < 2) {
192 1.1 pk printf("%s: only %d register sets\n",
193 1.44 cegger device_xname(self), sa->sa_nreg);
194 1.1 pk return;
195 1.1 pk }
196 1.1 pk
197 1.21 pk if (bus_space_map(sa->sa_bustag,
198 1.21 pk (bus_addr_t)BUS_ADDR(
199 1.24 thorpej sa->sa_reg[0].oa_space,
200 1.24 thorpej sa->sa_reg[0].oa_base),
201 1.24 thorpej (bus_size_t)sa->sa_reg[0].oa_size,
202 1.22 eeh 0, &sc->sc_cr) != 0) {
203 1.44 cegger aprint_error_dev(self, "cannot map registers\n");
204 1.1 pk return;
205 1.1 pk }
206 1.1 pk
207 1.21 pk if (bus_space_map(sa->sa_bustag,
208 1.21 pk (bus_addr_t)BUS_ADDR(
209 1.24 thorpej sa->sa_reg[1].oa_space,
210 1.24 thorpej sa->sa_reg[1].oa_base),
211 1.24 thorpej (bus_size_t)sa->sa_reg[1].oa_size,
212 1.22 eeh 0, &sc->sc_mr) != 0) {
213 1.44 cegger aprint_error_dev(self, "cannot map registers\n");
214 1.1 pk return;
215 1.1 pk }
216 1.1 pk
217 1.32 pk sc->sc_rev = prom_getpropint(node, "mace-version", -1);
218 1.1 pk printf(" rev %x", sc->sc_rev);
219 1.1 pk
220 1.17 eeh sc->sc_bustag = sa->sa_bustag;
221 1.17 eeh sc->sc_dmatag = sa->sa_dmatag;
222 1.1 pk sc->sc_qec = qec;
223 1.1 pk sc->sc_qr = qec->sc_regs;
224 1.1 pk
225 1.32 pk sc->sc_channel = prom_getpropint(node, "channel#", -1);
226 1.1 pk sc->sc_burst = qec->sc_burst;
227 1.1 pk
228 1.1 pk qestop(sc);
229 1.1 pk
230 1.1 pk /* Note: no interrupt level passed */
231 1.29 pk (void)bus_intr_establish(sa->sa_bustag, 0, IPL_NET, qeintr, sc);
232 1.31 pk prom_getether(node, sc->sc_enaddr);
233 1.1 pk
234 1.1 pk /*
235 1.1 pk * Allocate descriptor ring and buffers.
236 1.1 pk */
237 1.1 pk
238 1.1 pk /* for now, allocate as many bufs as there are ring descriptors */
239 1.1 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
240 1.1 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
241 1.1 pk
242 1.1 pk size = QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
243 1.1 pk QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
244 1.1 pk sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
245 1.1 pk sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
246 1.8 pk
247 1.9 pk /* Get a DMA handle */
248 1.9 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
249 1.8 pk BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
250 1.44 cegger aprint_error_dev(self, "DMA map create error %d\n",
251 1.44 cegger error);
252 1.8 pk return;
253 1.8 pk }
254 1.8 pk
255 1.8 pk /* Allocate DMA buffer */
256 1.10 pk if ((error = bus_dmamem_alloc(dmatag, size, 0, 0,
257 1.1 pk &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
258 1.44 cegger aprint_error_dev(self, "DMA buffer alloc error %d\n",
259 1.44 cegger error);
260 1.1 pk return;
261 1.1 pk }
262 1.8 pk
263 1.8 pk /* Map DMA buffer in CPU addressable space */
264 1.8 pk if ((error = bus_dmamem_map(dmatag, &seg, rseg, size,
265 1.73 msaitoh &sc->sc_rb.rb_membase,
266 1.73 msaitoh BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
267 1.44 cegger aprint_error_dev(self, "DMA buffer map error %d\n",
268 1.44 cegger error);
269 1.15 thorpej bus_dmamem_free(dmatag, &seg, rseg);
270 1.15 thorpej return;
271 1.15 thorpej }
272 1.15 thorpej
273 1.15 thorpej /* Load the buffer */
274 1.15 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
275 1.15 thorpej sc->sc_rb.rb_membase, size, NULL,
276 1.15 thorpej BUS_DMA_NOWAIT)) != 0) {
277 1.44 cegger aprint_error_dev(self, "DMA buffer map load error %d\n",
278 1.44 cegger error);
279 1.15 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
280 1.8 pk bus_dmamem_free(dmatag, &seg, rseg);
281 1.1 pk return;
282 1.1 pk }
283 1.20 frueauf sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
284 1.1 pk
285 1.1 pk /* Initialize media properties */
286 1.75 msaitoh sc->sc_ethercom.ec_ifmedia = &sc->sc_ifmedia;
287 1.1 pk ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
288 1.1 pk ifmedia_add(&sc->sc_ifmedia,
289 1.72 msaitoh IFM_MAKEWORD(IFM_ETHER, IFM_10_T, 0, 0),
290 1.1 pk 0, NULL);
291 1.1 pk ifmedia_add(&sc->sc_ifmedia,
292 1.72 msaitoh IFM_MAKEWORD(IFM_ETHER, IFM_10_5, 0, 0),
293 1.1 pk 0, NULL);
294 1.1 pk ifmedia_add(&sc->sc_ifmedia,
295 1.72 msaitoh IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, 0),
296 1.1 pk 0, NULL);
297 1.72 msaitoh ifmedia_set(&sc->sc_ifmedia, IFM_ETHER | IFM_AUTO);
298 1.1 pk
299 1.53 tsutsui memcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
300 1.1 pk ifp->if_softc = sc;
301 1.1 pk ifp->if_start = qestart;
302 1.1 pk ifp->if_ioctl = qeioctl;
303 1.1 pk ifp->if_watchdog = qewatchdog;
304 1.71 msaitoh ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
305 1.13 thorpej IFQ_SET_READY(&ifp->if_snd);
306 1.1 pk
307 1.1 pk /* Attach the interface. */
308 1.1 pk if_attach(ifp);
309 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
310 1.1 pk
311 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
312 1.1 pk }
313 1.1 pk
314 1.1 pk /*
315 1.1 pk * Pull data off an interface.
316 1.1 pk * Len is the length of data, with local net header stripped.
317 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
318 1.1 pk * we copy into clusters.
319 1.1 pk */
320 1.38 perry static inline struct mbuf *
321 1.49 dsl qe_get(struct qe_softc *sc, int idx, int totlen)
322 1.1 pk {
323 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
324 1.1 pk struct mbuf *m;
325 1.1 pk struct mbuf *top, **mp;
326 1.1 pk int len, pad, boff = 0;
327 1.56 tsutsui uint8_t *bp;
328 1.1 pk
329 1.54 tsutsui bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
330 1.1 pk
331 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
332 1.1 pk if (m == NULL)
333 1.1 pk return (NULL);
334 1.65 ozaki m_set_rcvif(m, ifp);
335 1.1 pk m->m_pkthdr.len = totlen;
336 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
337 1.1 pk m->m_data += pad;
338 1.1 pk len = MHLEN - pad;
339 1.1 pk top = NULL;
340 1.1 pk mp = ⊤
341 1.1 pk
342 1.1 pk while (totlen > 0) {
343 1.1 pk if (top) {
344 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
345 1.1 pk if (m == NULL) {
346 1.1 pk m_freem(top);
347 1.1 pk return (NULL);
348 1.1 pk }
349 1.1 pk len = MLEN;
350 1.1 pk }
351 1.1 pk if (top && totlen >= MINCLSIZE) {
352 1.1 pk MCLGET(m, M_DONTWAIT);
353 1.1 pk if (m->m_flags & M_EXT)
354 1.1 pk len = MCLBYTES;
355 1.1 pk }
356 1.70 riastrad m->m_len = len = uimin(totlen, len);
357 1.56 tsutsui memcpy(mtod(m, void *), bp + boff, len);
358 1.1 pk boff += len;
359 1.1 pk totlen -= len;
360 1.1 pk *mp = m;
361 1.1 pk mp = &m->m_next;
362 1.1 pk }
363 1.1 pk
364 1.1 pk return (top);
365 1.1 pk }
366 1.1 pk
367 1.1 pk /*
368 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
369 1.1 pk * network buffer memory.
370 1.1 pk */
371 1.38 perry inline int
372 1.48 dsl qe_put(struct qe_softc *sc, int idx, struct mbuf *m)
373 1.1 pk {
374 1.1 pk struct mbuf *n;
375 1.1 pk int len, tlen = 0, boff = 0;
376 1.56 tsutsui uint8_t *bp;
377 1.1 pk
378 1.54 tsutsui bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
379 1.1 pk
380 1.1 pk for (; m; m = n) {
381 1.1 pk len = m->m_len;
382 1.1 pk if (len == 0) {
383 1.66 christos n = m_free(m);
384 1.1 pk continue;
385 1.1 pk }
386 1.56 tsutsui memcpy(bp + boff, mtod(m, void *), len);
387 1.1 pk boff += len;
388 1.1 pk tlen += len;
389 1.66 christos n = m_free(m);
390 1.1 pk }
391 1.1 pk return (tlen);
392 1.1 pk }
393 1.1 pk
394 1.1 pk /*
395 1.1 pk * Pass a packet to the higher levels.
396 1.1 pk */
397 1.38 perry inline void
398 1.49 dsl qe_read(struct qe_softc *sc, int idx, int len)
399 1.1 pk {
400 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
401 1.1 pk struct mbuf *m;
402 1.1 pk
403 1.1 pk if (len <= sizeof(struct ether_header) ||
404 1.1 pk len > ETHERMTU + sizeof(struct ether_header)) {
405 1.1 pk
406 1.1 pk printf("%s: invalid packet size %d; dropping\n",
407 1.1 pk ifp->if_xname, len);
408 1.1 pk
409 1.76 thorpej if_statinc(ifp, if_ierrors);
410 1.1 pk return;
411 1.1 pk }
412 1.1 pk
413 1.1 pk /*
414 1.1 pk * Pull packet off interface.
415 1.1 pk */
416 1.1 pk m = qe_get(sc, idx, len);
417 1.1 pk if (m == NULL) {
418 1.76 thorpej if_statinc(ifp, if_ierrors);
419 1.1 pk return;
420 1.1 pk }
421 1.1 pk
422 1.6 thorpej /* Pass the packet up. */
423 1.64 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
424 1.1 pk }
425 1.1 pk
426 1.1 pk /*
427 1.1 pk * Start output on interface.
428 1.77 thorpej * We make an assumption here:
429 1.1 pk * 1) that the current priority is set to splnet _before_ this code
430 1.1 pk * is called *and* is returned to the appropriate priority after
431 1.1 pk * return
432 1.1 pk */
433 1.1 pk void
434 1.48 dsl qestart(struct ifnet *ifp)
435 1.1 pk {
436 1.53 tsutsui struct qe_softc *sc = ifp->if_softc;
437 1.1 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
438 1.1 pk struct mbuf *m;
439 1.1 pk unsigned int bix, len;
440 1.1 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
441 1.1 pk
442 1.77 thorpej if ((ifp->if_flags & IFF_RUNNING) != IFF_RUNNING)
443 1.1 pk return;
444 1.1 pk
445 1.1 pk bix = sc->sc_rb.rb_tdhead;
446 1.1 pk
447 1.77 thorpej while (sc->sc_rb.rb_td_nbusy < ntbuf) {
448 1.13 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
449 1.1 pk if (m == 0)
450 1.1 pk break;
451 1.1 pk
452 1.1 pk /*
453 1.1 pk * If BPF is listening on this interface, let it see the
454 1.1 pk * packet before we commit it to the wire.
455 1.1 pk */
456 1.69 msaitoh bpf_mtap(ifp, m, BPF_D_OUT);
457 1.1 pk
458 1.1 pk /*
459 1.1 pk * Copy the mbuf chain into the transmit buffer.
460 1.1 pk */
461 1.1 pk len = qe_put(sc, bix, m);
462 1.1 pk
463 1.1 pk /*
464 1.1 pk * Initialize transmit registers and start transmission
465 1.1 pk */
466 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
467 1.1 pk (len & QEC_XD_LENGTH);
468 1.1 pk bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
469 1.1 pk QE_CR_CTRL_TWAKEUP);
470 1.1 pk
471 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
472 1.1 pk bix = 0;
473 1.1 pk
474 1.77 thorpej sc->sc_rb.rb_td_nbusy++;
475 1.1 pk }
476 1.1 pk
477 1.1 pk sc->sc_rb.rb_tdhead = bix;
478 1.1 pk }
479 1.1 pk
480 1.1 pk void
481 1.48 dsl qestop(struct qe_softc *sc)
482 1.35 perry {
483 1.1 pk bus_space_tag_t t = sc->sc_bustag;
484 1.1 pk bus_space_handle_t mr = sc->sc_mr;
485 1.1 pk bus_space_handle_t cr = sc->sc_cr;
486 1.1 pk int n;
487 1.1 pk
488 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
489 1.4 mrg (void)&t;
490 1.4 mrg #endif
491 1.1 pk /* Stop the schwurst */
492 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
493 1.1 pk for (n = 200; n > 0; n--) {
494 1.1 pk if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
495 1.1 pk QE_MR_BIUCC_SWRST) == 0)
496 1.1 pk break;
497 1.1 pk DELAY(20);
498 1.1 pk }
499 1.1 pk
500 1.1 pk /* then reset */
501 1.1 pk bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
502 1.1 pk for (n = 200; n > 0; n--) {
503 1.1 pk if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
504 1.1 pk QE_CR_CTRL_RESET) == 0)
505 1.1 pk break;
506 1.1 pk DELAY(20);
507 1.1 pk }
508 1.1 pk }
509 1.1 pk
510 1.1 pk /*
511 1.1 pk * Reset interface.
512 1.1 pk */
513 1.1 pk void
514 1.48 dsl qereset(struct qe_softc *sc)
515 1.1 pk {
516 1.1 pk int s;
517 1.1 pk
518 1.1 pk s = splnet();
519 1.1 pk qestop(sc);
520 1.1 pk qeinit(sc);
521 1.1 pk splx(s);
522 1.1 pk }
523 1.1 pk
524 1.1 pk void
525 1.48 dsl qewatchdog(struct ifnet *ifp)
526 1.1 pk {
527 1.1 pk struct qe_softc *sc = ifp->if_softc;
528 1.1 pk
529 1.59 mrg log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
530 1.76 thorpej if_statinc(ifp, if_oerrors);
531 1.1 pk
532 1.1 pk qereset(sc);
533 1.1 pk }
534 1.1 pk
535 1.1 pk /*
536 1.1 pk * Interrupt dispatch.
537 1.1 pk */
538 1.1 pk int
539 1.48 dsl qeintr(void *arg)
540 1.1 pk {
541 1.53 tsutsui struct qe_softc *sc = arg;
542 1.1 pk bus_space_tag_t t = sc->sc_bustag;
543 1.55 tsutsui uint32_t qecstat, qestat;
544 1.1 pk int r = 0;
545 1.1 pk
546 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
547 1.4 mrg (void)&t;
548 1.4 mrg #endif
549 1.1 pk /* Read QEC status and channel status */
550 1.1 pk qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
551 1.7 pk #ifdef QEDEBUG
552 1.7 pk if (sc->sc_debug) {
553 1.7 pk printf("qe%d: intr: qecstat=%x\n", sc->sc_channel, qecstat);
554 1.7 pk }
555 1.7 pk #endif
556 1.1 pk
557 1.1 pk /* Filter out status for this channel */
558 1.1 pk qecstat = qecstat >> (4 * sc->sc_channel);
559 1.1 pk if ((qecstat & 0xf) == 0)
560 1.1 pk return (r);
561 1.1 pk
562 1.1 pk qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
563 1.1 pk
564 1.7 pk #ifdef QEDEBUG
565 1.7 pk if (sc->sc_debug) {
566 1.7 pk char bits[64]; int i;
567 1.36 christos bus_space_tag_t t1 = sc->sc_bustag;
568 1.7 pk bus_space_handle_t mr = sc->sc_mr;
569 1.7 pk
570 1.47 christos snprintb(bits, sizeof(bits), QE_CR_STAT_BITS, qestat);
571 1.47 christos printf("qe%d: intr: qestat=%s\n", sc->sc_channel, bits);
572 1.7 pk
573 1.7 pk printf("MACE registers:\n");
574 1.7 pk for (i = 0 ; i < 32; i++) {
575 1.36 christos printf(" m[%d]=%x,", i, bus_space_read_1(t1, mr, i));
576 1.7 pk if (((i+1) & 7) == 0)
577 1.7 pk printf("\n");
578 1.7 pk }
579 1.7 pk }
580 1.7 pk #endif
581 1.7 pk
582 1.1 pk if (qestat & QE_CR_STAT_ALLERRORS) {
583 1.7 pk #ifdef QEDEBUG
584 1.16 christos if (sc->sc_debug) {
585 1.16 christos char bits[64];
586 1.47 christos snprintb(bits, sizeof(bits), QE_CR_STAT_BITS, qestat);
587 1.47 christos printf("qe%d: eint: qestat=%s\n", sc->sc_channel, bits);
588 1.16 christos }
589 1.7 pk #endif
590 1.1 pk r |= qe_eint(sc, qestat);
591 1.1 pk if (r == -1)
592 1.1 pk return (1);
593 1.1 pk }
594 1.1 pk
595 1.1 pk if (qestat & QE_CR_STAT_TXIRQ)
596 1.1 pk r |= qe_tint(sc);
597 1.1 pk
598 1.1 pk if (qestat & QE_CR_STAT_RXIRQ)
599 1.1 pk r |= qe_rint(sc);
600 1.1 pk
601 1.1 pk return (r);
602 1.1 pk }
603 1.1 pk
604 1.1 pk /*
605 1.1 pk * Transmit interrupt.
606 1.1 pk */
607 1.1 pk int
608 1.48 dsl qe_tint(struct qe_softc *sc)
609 1.1 pk {
610 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
611 1.1 pk unsigned int bix, txflags;
612 1.1 pk
613 1.1 pk bix = sc->sc_rb.rb_tdtail;
614 1.1 pk
615 1.1 pk for (;;) {
616 1.1 pk if (sc->sc_rb.rb_td_nbusy <= 0)
617 1.1 pk break;
618 1.1 pk
619 1.1 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
620 1.1 pk
621 1.1 pk if (txflags & QEC_XD_OWN)
622 1.1 pk break;
623 1.1 pk
624 1.76 thorpej if_statinc(ifp, if_opackets);
625 1.1 pk
626 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
627 1.1 pk bix = 0;
628 1.1 pk
629 1.1 pk --sc->sc_rb.rb_td_nbusy;
630 1.1 pk }
631 1.1 pk
632 1.1 pk sc->sc_rb.rb_tdtail = bix;
633 1.1 pk
634 1.1 pk qestart(ifp);
635 1.1 pk
636 1.1 pk if (sc->sc_rb.rb_td_nbusy == 0)
637 1.1 pk ifp->if_timer = 0;
638 1.1 pk
639 1.1 pk return (1);
640 1.1 pk }
641 1.1 pk
642 1.1 pk /*
643 1.1 pk * Receive interrupt.
644 1.1 pk */
645 1.1 pk int
646 1.48 dsl qe_rint(struct qe_softc *sc)
647 1.1 pk {
648 1.1 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
649 1.1 pk unsigned int bix, len;
650 1.1 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
651 1.7 pk #ifdef QEDEBUG
652 1.7 pk int npackets = 0;
653 1.7 pk #endif
654 1.1 pk
655 1.1 pk bix = sc->sc_rb.rb_rdtail;
656 1.1 pk
657 1.1 pk /*
658 1.1 pk * Process all buffers with valid data.
659 1.1 pk */
660 1.1 pk for (;;) {
661 1.1 pk len = xd[bix].xd_flags;
662 1.1 pk if (len & QEC_XD_OWN)
663 1.1 pk break;
664 1.1 pk
665 1.7 pk #ifdef QEDEBUG
666 1.7 pk npackets++;
667 1.7 pk #endif
668 1.7 pk
669 1.1 pk len &= QEC_XD_LENGTH;
670 1.1 pk len -= 4;
671 1.1 pk qe_read(sc, bix, len);
672 1.1 pk
673 1.1 pk /* ... */
674 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
675 1.1 pk QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
676 1.1 pk
677 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
678 1.1 pk bix = 0;
679 1.1 pk }
680 1.7 pk #ifdef QEDEBUG
681 1.16 christos if (npackets == 0 && sc->sc_debug)
682 1.7 pk printf("%s: rint: no packets; rb index %d; status 0x%x\n",
683 1.59 mrg device_xname(sc->sc_dev), bix, len);
684 1.7 pk #endif
685 1.1 pk
686 1.1 pk sc->sc_rb.rb_rdtail = bix;
687 1.1 pk
688 1.1 pk return (1);
689 1.1 pk }
690 1.1 pk
691 1.1 pk /*
692 1.1 pk * Error interrupt.
693 1.1 pk */
694 1.1 pk int
695 1.55 tsutsui qe_eint(struct qe_softc *sc, uint32_t why)
696 1.1 pk {
697 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
698 1.59 mrg device_t self = sc->sc_dev;
699 1.59 mrg const char *xname = device_xname(self);
700 1.1 pk int r = 0, rst = 0;
701 1.1 pk
702 1.76 thorpej net_stat_ref_t nsr = IF_STAT_GETREF(ifp);
703 1.76 thorpej
704 1.1 pk if (why & QE_CR_STAT_EDEFER) {
705 1.59 mrg printf("%s: excessive tx defers.\n", xname);
706 1.1 pk r |= 1;
707 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
708 1.1 pk }
709 1.1 pk
710 1.1 pk if (why & QE_CR_STAT_CLOSS) {
711 1.59 mrg printf("%s: no carrier, link down?\n", xname);
712 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
713 1.1 pk r |= 1;
714 1.1 pk }
715 1.1 pk
716 1.1 pk if (why & QE_CR_STAT_ERETRIES) {
717 1.59 mrg printf("%s: excessive tx retries\n", xname);
718 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
719 1.1 pk r |= 1;
720 1.1 pk rst = 1;
721 1.1 pk }
722 1.1 pk
723 1.1 pk
724 1.1 pk if (why & QE_CR_STAT_LCOLL) {
725 1.59 mrg printf("%s: late tx transmission\n", xname);
726 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
727 1.1 pk r |= 1;
728 1.1 pk rst = 1;
729 1.1 pk }
730 1.1 pk
731 1.1 pk if (why & QE_CR_STAT_FUFLOW) {
732 1.59 mrg printf("%s: tx fifo underflow\n", xname);
733 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
734 1.1 pk r |= 1;
735 1.1 pk rst = 1;
736 1.1 pk }
737 1.1 pk
738 1.1 pk if (why & QE_CR_STAT_JERROR) {
739 1.59 mrg printf("%s: jabber seen\n", xname);
740 1.1 pk r |= 1;
741 1.1 pk }
742 1.1 pk
743 1.1 pk if (why & QE_CR_STAT_BERROR) {
744 1.59 mrg printf("%s: babble seen\n", xname);
745 1.1 pk r |= 1;
746 1.1 pk }
747 1.1 pk
748 1.1 pk if (why & QE_CR_STAT_TCCOFLOW) {
749 1.76 thorpej if_statadd_ref(nsr, if_collisions, 256);
750 1.76 thorpej if_statadd_ref(nsr, if_oerrors, 256);
751 1.1 pk r |= 1;
752 1.1 pk }
753 1.1 pk
754 1.1 pk if (why & QE_CR_STAT_TXDERROR) {
755 1.59 mrg printf("%s: tx descriptor is bad\n", xname);
756 1.1 pk rst = 1;
757 1.1 pk r |= 1;
758 1.1 pk }
759 1.1 pk
760 1.1 pk if (why & QE_CR_STAT_TXLERR) {
761 1.59 mrg printf("%s: tx late error\n", xname);
762 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
763 1.1 pk rst = 1;
764 1.1 pk r |= 1;
765 1.1 pk }
766 1.1 pk
767 1.1 pk if (why & QE_CR_STAT_TXPERR) {
768 1.59 mrg printf("%s: tx DMA parity error\n", xname);
769 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
770 1.1 pk rst = 1;
771 1.1 pk r |= 1;
772 1.1 pk }
773 1.1 pk
774 1.1 pk if (why & QE_CR_STAT_TXSERR) {
775 1.59 mrg printf("%s: tx DMA sbus error ack\n", xname);
776 1.76 thorpej if_statinc_ref(nsr, if_oerrors);
777 1.1 pk rst = 1;
778 1.1 pk r |= 1;
779 1.1 pk }
780 1.1 pk
781 1.1 pk if (why & QE_CR_STAT_RCCOFLOW) {
782 1.76 thorpej if_statadd_ref(nsr, if_collisions, 256);
783 1.76 thorpej if_statadd_ref(nsr, if_ierrors, 256);
784 1.1 pk r |= 1;
785 1.1 pk }
786 1.1 pk
787 1.1 pk if (why & QE_CR_STAT_RUOFLOW) {
788 1.76 thorpej if_statadd_ref(nsr, if_ierrors, 256);
789 1.1 pk r |= 1;
790 1.1 pk }
791 1.1 pk
792 1.1 pk if (why & QE_CR_STAT_MCOFLOW) {
793 1.76 thorpej if_statadd_ref(nsr, if_ierrors, 256);
794 1.1 pk r |= 1;
795 1.1 pk }
796 1.1 pk
797 1.1 pk if (why & QE_CR_STAT_RXFOFLOW) {
798 1.59 mrg printf("%s: rx fifo overflow\n", xname);
799 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
800 1.1 pk r |= 1;
801 1.1 pk }
802 1.1 pk
803 1.1 pk if (why & QE_CR_STAT_RLCOLL) {
804 1.59 mrg printf("%s: rx late collision\n", xname);
805 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
806 1.76 thorpej if_statinc_ref(nsr, if_collisions);
807 1.1 pk r |= 1;
808 1.1 pk }
809 1.1 pk
810 1.1 pk if (why & QE_CR_STAT_FCOFLOW) {
811 1.76 thorpej if_statadd_ref(nsr, if_ierrors, 256);
812 1.1 pk r |= 1;
813 1.1 pk }
814 1.1 pk
815 1.1 pk if (why & QE_CR_STAT_CECOFLOW) {
816 1.76 thorpej if_statadd_ref(nsr, if_ierrors, 256);
817 1.1 pk r |= 1;
818 1.1 pk }
819 1.1 pk
820 1.1 pk if (why & QE_CR_STAT_RXDROP) {
821 1.59 mrg printf("%s: rx packet dropped\n", xname);
822 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
823 1.1 pk r |= 1;
824 1.1 pk }
825 1.1 pk
826 1.1 pk if (why & QE_CR_STAT_RXSMALL) {
827 1.59 mrg printf("%s: rx buffer too small\n", xname);
828 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
829 1.1 pk r |= 1;
830 1.1 pk rst = 1;
831 1.1 pk }
832 1.1 pk
833 1.1 pk if (why & QE_CR_STAT_RXLERR) {
834 1.59 mrg printf("%s: rx late error\n", xname);
835 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
836 1.1 pk r |= 1;
837 1.1 pk rst = 1;
838 1.1 pk }
839 1.1 pk
840 1.1 pk if (why & QE_CR_STAT_RXPERR) {
841 1.59 mrg printf("%s: rx DMA parity error\n", xname);
842 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
843 1.1 pk r |= 1;
844 1.1 pk rst = 1;
845 1.1 pk }
846 1.1 pk
847 1.1 pk if (why & QE_CR_STAT_RXSERR) {
848 1.59 mrg printf("%s: rx DMA sbus error ack\n", xname);
849 1.76 thorpej if_statinc_ref(nsr, if_ierrors);
850 1.1 pk r |= 1;
851 1.1 pk rst = 1;
852 1.1 pk }
853 1.1 pk
854 1.76 thorpej IF_STAT_PUTREF(ifp);
855 1.76 thorpej
856 1.1 pk if (r == 0)
857 1.53 tsutsui aprint_error_dev(self, "unexpected interrupt error: %08x\n",
858 1.44 cegger why);
859 1.1 pk
860 1.1 pk if (rst) {
861 1.59 mrg printf("%s: resetting...\n", xname);
862 1.1 pk qereset(sc);
863 1.1 pk return (-1);
864 1.1 pk }
865 1.1 pk
866 1.1 pk return (r);
867 1.1 pk }
868 1.1 pk
869 1.1 pk int
870 1.48 dsl qeioctl(struct ifnet *ifp, u_long cmd, void *data)
871 1.1 pk {
872 1.1 pk struct qe_softc *sc = ifp->if_softc;
873 1.53 tsutsui struct ifaddr *ifa = data;
874 1.1 pk int s, error = 0;
875 1.1 pk
876 1.1 pk s = splnet();
877 1.1 pk
878 1.1 pk switch (cmd) {
879 1.46 dyoung case SIOCINITIFADDR:
880 1.1 pk ifp->if_flags |= IFF_UP;
881 1.46 dyoung qeinit(sc);
882 1.1 pk switch (ifa->ifa_addr->sa_family) {
883 1.1 pk #ifdef INET
884 1.1 pk case AF_INET:
885 1.1 pk arp_ifinit(ifp, ifa);
886 1.1 pk break;
887 1.1 pk #endif /* INET */
888 1.1 pk default:
889 1.1 pk break;
890 1.1 pk }
891 1.1 pk break;
892 1.1 pk
893 1.1 pk case SIOCSIFFLAGS:
894 1.46 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
895 1.46 dyoung break;
896 1.46 dyoung /* XXX re-use ether_ioctl() */
897 1.72 msaitoh switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
898 1.46 dyoung case IFF_RUNNING:
899 1.1 pk /*
900 1.1 pk * If interface is marked down and it is running, then
901 1.1 pk * stop it.
902 1.1 pk */
903 1.1 pk qestop(sc);
904 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
905 1.46 dyoung break;
906 1.46 dyoung case IFF_UP:
907 1.1 pk /*
908 1.1 pk * If interface is marked up and it is stopped, then
909 1.1 pk * start it.
910 1.1 pk */
911 1.1 pk qeinit(sc);
912 1.46 dyoung break;
913 1.46 dyoung default:
914 1.1 pk /*
915 1.1 pk * Reset the interface to pick up changes in any other
916 1.1 pk * flags that affect hardware registers.
917 1.1 pk */
918 1.1 pk qestop(sc);
919 1.1 pk qeinit(sc);
920 1.46 dyoung break;
921 1.1 pk }
922 1.1 pk #ifdef QEDEBUG
923 1.7 pk sc->sc_debug = (ifp->if_flags & IFF_DEBUG) != 0 ? 1 : 0;
924 1.1 pk #endif
925 1.1 pk break;
926 1.1 pk
927 1.1 pk case SIOCADDMULTI:
928 1.1 pk case SIOCDELMULTI:
929 1.42 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
930 1.1 pk /*
931 1.1 pk * Multicast list has changed; set the hardware filter
932 1.1 pk * accordingly.
933 1.1 pk */
934 1.33 thorpej if (ifp->if_flags & IFF_RUNNING)
935 1.33 thorpej qe_mcreset(sc);
936 1.1 pk error = 0;
937 1.1 pk }
938 1.1 pk break;
939 1.1 pk
940 1.1 pk default:
941 1.61 jdc error = ether_ioctl(ifp, cmd, data);
942 1.1 pk break;
943 1.1 pk }
944 1.1 pk
945 1.1 pk splx(s);
946 1.1 pk return (error);
947 1.1 pk }
948 1.1 pk
949 1.1 pk
950 1.1 pk void
951 1.48 dsl qeinit(struct qe_softc *sc)
952 1.1 pk {
953 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
954 1.1 pk bus_space_tag_t t = sc->sc_bustag;
955 1.1 pk bus_space_handle_t cr = sc->sc_cr;
956 1.1 pk bus_space_handle_t mr = sc->sc_mr;
957 1.1 pk struct qec_softc *qec = sc->sc_qec;
958 1.55 tsutsui uint32_t qecaddr;
959 1.55 tsutsui uint8_t *ea;
960 1.7 pk int s;
961 1.1 pk
962 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
963 1.4 mrg (void)&t;
964 1.4 mrg #endif
965 1.14 thorpej s = splnet();
966 1.7 pk
967 1.1 pk qestop(sc);
968 1.1 pk
969 1.1 pk /*
970 1.1 pk * Allocate descriptor ring and buffers
971 1.1 pk */
972 1.1 pk qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
973 1.1 pk
974 1.1 pk /* Channel registers: */
975 1.55 tsutsui bus_space_write_4(t, cr, QE_CRI_RXDS, (uint32_t)sc->sc_rb.rb_rxddma);
976 1.55 tsutsui bus_space_write_4(t, cr, QE_CRI_TXDS, (uint32_t)sc->sc_rb.rb_txddma);
977 1.1 pk
978 1.1 pk bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
979 1.1 pk bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
980 1.1 pk bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
981 1.1 pk bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
982 1.1 pk bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
983 1.1 pk bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
984 1.1 pk
985 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
986 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
987 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
988 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
989 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
990 1.1 pk
991 1.1 pk /* MACE registers: */
992 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
993 1.1 pk bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
994 1.1 pk bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
995 1.7 pk
996 1.7 pk /*
997 1.7 pk * Mask MACE's receive interrupt, since we're being notified
998 1.7 pk * by the QEC after DMA completes.
999 1.7 pk */
1000 1.1 pk bus_space_write_1(t, mr, QE_MRI_IMR,
1001 1.1 pk QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
1002 1.7 pk
1003 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC,
1004 1.1 pk QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
1005 1.1 pk
1006 1.1 pk bus_space_write_1(t, mr, QE_MRI_FIFOFC,
1007 1.1 pk QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
1008 1.1 pk QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
1009 1.1 pk
1010 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
1011 1.1 pk
1012 1.1 pk /*
1013 1.1 pk * Station address
1014 1.1 pk */
1015 1.1 pk ea = sc->sc_enaddr;
1016 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1017 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
1018 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_PADR, ea, 6);
1019 1.1 pk
1020 1.1 pk /* Apply media settings */
1021 1.1 pk qe_ifmedia_upd(ifp);
1022 1.1 pk
1023 1.1 pk /*
1024 1.7 pk * Clear Logical address filter
1025 1.1 pk */
1026 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1027 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1028 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0, 8);
1029 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1030 1.1 pk
1031 1.1 pk /* Clear missed packet count (register cleared on read) */
1032 1.1 pk (void)bus_space_read_1(t, mr, QE_MRI_MPC);
1033 1.1 pk
1034 1.7 pk #if 0
1035 1.7 pk /* test register: */
1036 1.7 pk bus_space_write_1(t, mr, QE_MRI_UTR, 0);
1037 1.7 pk #endif
1038 1.1 pk
1039 1.5 pk /* Reset multicast filter */
1040 1.5 pk qe_mcreset(sc);
1041 1.5 pk
1042 1.1 pk ifp->if_flags |= IFF_RUNNING;
1043 1.1 pk splx(s);
1044 1.1 pk }
1045 1.1 pk
1046 1.1 pk /*
1047 1.1 pk * Reset multicast filter.
1048 1.1 pk */
1049 1.1 pk void
1050 1.48 dsl qe_mcreset(struct qe_softc *sc)
1051 1.1 pk {
1052 1.1 pk struct ethercom *ec = &sc->sc_ethercom;
1053 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1054 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1055 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1056 1.1 pk struct ether_multi *enm;
1057 1.1 pk struct ether_multistep step;
1058 1.55 tsutsui uint32_t crc;
1059 1.55 tsutsui uint16_t hash[4];
1060 1.55 tsutsui uint8_t octet, maccc, *ladrp = (uint8_t *)&hash[0];
1061 1.62 jdc int i;
1062 1.1 pk
1063 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1064 1.4 mrg (void)&t;
1065 1.4 mrg #endif
1066 1.5 pk
1067 1.7 pk /* We also enable transmitter & receiver here */
1068 1.5 pk maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
1069 1.5 pk
1070 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1071 1.5 pk maccc |= QE_MR_MACCC_PROM;
1072 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1073 1.5 pk return;
1074 1.5 pk }
1075 1.5 pk
1076 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1077 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1078 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1079 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1080 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1081 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1082 1.5 pk return;
1083 1.5 pk }
1084 1.5 pk
1085 1.5 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1086 1.1 pk
1087 1.74 msaitoh ETHER_LOCK(ec);
1088 1.5 pk ETHER_FIRST_MULTI(step, ec, enm);
1089 1.5 pk while (enm != NULL) {
1090 1.23 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1091 1.5 pk ETHER_ADDR_LEN) != 0) {
1092 1.5 pk /*
1093 1.5 pk * We must listen to a range of multicast
1094 1.5 pk * addresses. For now, just accept all
1095 1.5 pk * multicasts, rather than trying to set only
1096 1.5 pk * those filter bits needed to match the range.
1097 1.5 pk * (At this time, the only use of address
1098 1.5 pk * ranges is for IP multicast routing, for
1099 1.5 pk * which the range is big enough to require
1100 1.5 pk * all bits set.)
1101 1.5 pk */
1102 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1103 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1104 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1105 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1106 1.5 pk ifp->if_flags |= IFF_ALLMULTI;
1107 1.5 pk break;
1108 1.5 pk }
1109 1.1 pk
1110 1.62 jdc crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1111 1.5 pk crc >>= 26;
1112 1.5 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1113 1.5 pk ETHER_NEXT_MULTI(step, enm);
1114 1.1 pk }
1115 1.74 msaitoh ETHER_UNLOCK(ec);
1116 1.1 pk
1117 1.62 jdc /* We need to byte-swap the hash before writing to the chip. */
1118 1.62 jdc for (i = 0; i < 7; i += 2) {
1119 1.62 jdc octet = ladrp[i];
1120 1.62 jdc ladrp[i] = ladrp[i + 1];
1121 1.62 jdc ladrp[i + 1] = octet;
1122 1.62 jdc }
1123 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1124 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1125 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_LADRF, ladrp, 8);
1126 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1127 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1128 1.1 pk }
1129 1.1 pk
1130 1.1 pk /*
1131 1.1 pk * Get current media settings.
1132 1.1 pk */
1133 1.1 pk void
1134 1.48 dsl qe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1135 1.1 pk {
1136 1.1 pk struct qe_softc *sc = ifp->if_softc;
1137 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1138 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1139 1.55 tsutsui uint8_t v;
1140 1.1 pk
1141 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1142 1.4 mrg (void)&t;
1143 1.4 mrg #endif
1144 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
1145 1.1 pk
1146 1.1 pk switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
1147 1.1 pk case QE_MR_PLSCC_TP:
1148 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_T;
1149 1.1 pk break;
1150 1.1 pk case QE_MR_PLSCC_AUI:
1151 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_5;
1152 1.1 pk break;
1153 1.1 pk case QE_MR_PLSCC_GPSI:
1154 1.1 pk case QE_MR_PLSCC_DAI:
1155 1.1 pk /* ... */
1156 1.1 pk break;
1157 1.1 pk }
1158 1.1 pk
1159 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
1160 1.1 pk ifmr->ifm_status |= IFM_AVALID;
1161 1.1 pk if ((v & QE_MR_PHYCC_LNKFL) != 0)
1162 1.1 pk ifmr->ifm_status &= ~IFM_ACTIVE;
1163 1.1 pk else
1164 1.1 pk ifmr->ifm_status |= IFM_ACTIVE;
1165 1.1 pk
1166 1.1 pk }
1167 1.1 pk
1168 1.1 pk /*
1169 1.1 pk * Set media options.
1170 1.1 pk */
1171 1.1 pk int
1172 1.48 dsl qe_ifmedia_upd(struct ifnet *ifp)
1173 1.1 pk {
1174 1.1 pk struct qe_softc *sc = ifp->if_softc;
1175 1.1 pk struct ifmedia *ifm = &sc->sc_ifmedia;
1176 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1177 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1178 1.1 pk int newmedia = ifm->ifm_media;
1179 1.55 tsutsui uint8_t plscc, phycc;
1180 1.1 pk
1181 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1182 1.4 mrg (void)&t;
1183 1.4 mrg #endif
1184 1.1 pk if (IFM_TYPE(newmedia) != IFM_ETHER)
1185 1.1 pk return (EINVAL);
1186 1.1 pk
1187 1.1 pk plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
1188 1.1 pk phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
1189 1.1 pk
1190 1.1 pk if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
1191 1.1 pk phycc |= QE_MR_PHYCC_ASEL;
1192 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
1193 1.1 pk plscc |= QE_MR_PLSCC_TP;
1194 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
1195 1.1 pk plscc |= QE_MR_PLSCC_AUI;
1196 1.1 pk
1197 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
1198 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
1199 1.1 pk
1200 1.1 pk return (0);
1201 1.1 pk }
1202