Home | History | Annotate | Line # | Download | only in sbus
qe.c revision 1.8
      1  1.8       pk /*	$NetBSD: qe.c,v 1.8 2000/05/09 22:51:34 pk Exp $	*/
      2  1.1       pk 
      3  1.1       pk /*-
      4  1.1       pk  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5  1.1       pk  * All rights reserved.
      6  1.1       pk  *
      7  1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1       pk  * by Paul Kranenburg.
      9  1.1       pk  *
     10  1.1       pk  * Redistribution and use in source and binary forms, with or without
     11  1.1       pk  * modification, are permitted provided that the following conditions
     12  1.1       pk  * are met:
     13  1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14  1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15  1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17  1.1       pk  *    documentation and/or other materials provided with the distribution.
     18  1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19  1.1       pk  *    must display the following acknowledgement:
     20  1.1       pk  *        This product includes software developed by the NetBSD
     21  1.1       pk  *        Foundation, Inc. and its contributors.
     22  1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1       pk  *    contributors may be used to endorse or promote products derived
     24  1.1       pk  *    from this software without specific prior written permission.
     25  1.1       pk  *
     26  1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1       pk  */
     38  1.1       pk 
     39  1.1       pk /*
     40  1.1       pk  * Copyright (c) 1998 Jason L. Wright.
     41  1.1       pk  * All rights reserved.
     42  1.1       pk  *
     43  1.1       pk  * Redistribution and use in source and binary forms, with or without
     44  1.1       pk  * modification, are permitted provided that the following conditions
     45  1.1       pk  * are met:
     46  1.1       pk  * 1. Redistributions of source code must retain the above copyright
     47  1.1       pk  *    notice, this list of conditions and the following disclaimer.
     48  1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     49  1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     50  1.1       pk  *    documentation and/or other materials provided with the distribution.
     51  1.1       pk  * 3. The name of the authors may not be used to endorse or promote products
     52  1.1       pk  *    derived from this software without specific prior written permission.
     53  1.1       pk  *
     54  1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     55  1.1       pk  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56  1.1       pk  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57  1.1       pk  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     58  1.1       pk  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59  1.1       pk  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60  1.1       pk  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61  1.1       pk  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62  1.1       pk  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63  1.1       pk  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64  1.1       pk  */
     65  1.1       pk 
     66  1.1       pk /*
     67  1.1       pk  * Driver for the SBus qec+qe QuadEthernet board.
     68  1.1       pk  *
     69  1.1       pk  * This driver was written using the AMD MACE Am79C940 documentation, some
     70  1.1       pk  * ideas gleaned from the S/Linux driver for this card, Solaris header files,
     71  1.1       pk  * and a loan of a card from Paul Southworth of the Internet Engineering
     72  1.1       pk  * Group (www.ieng.com).
     73  1.1       pk  */
     74  1.1       pk 
     75  1.7       pk #define QEDEBUG
     76  1.7       pk 
     77  1.1       pk #include "opt_ddb.h"
     78  1.1       pk #include "opt_inet.h"
     79  1.1       pk #include "opt_ccitt.h"
     80  1.1       pk #include "opt_llc.h"
     81  1.1       pk #include "opt_ns.h"
     82  1.1       pk #include "bpfilter.h"
     83  1.1       pk #include "rnd.h"
     84  1.1       pk 
     85  1.1       pk #include <sys/param.h>
     86  1.1       pk #include <sys/systm.h>
     87  1.1       pk #include <sys/kernel.h>
     88  1.1       pk #include <sys/errno.h>
     89  1.1       pk #include <sys/ioctl.h>
     90  1.1       pk #include <sys/mbuf.h>
     91  1.1       pk #include <sys/socket.h>
     92  1.1       pk #include <sys/syslog.h>
     93  1.1       pk #include <sys/device.h>
     94  1.1       pk #include <sys/malloc.h>
     95  1.1       pk #if NRND > 0
     96  1.1       pk #include <sys/rnd.h>
     97  1.1       pk #endif
     98  1.1       pk 
     99  1.1       pk #include <net/if.h>
    100  1.1       pk #include <net/if_dl.h>
    101  1.1       pk #include <net/if_types.h>
    102  1.1       pk #include <net/netisr.h>
    103  1.1       pk #include <net/if_media.h>
    104  1.1       pk #include <net/if_ether.h>
    105  1.1       pk 
    106  1.1       pk #ifdef INET
    107  1.1       pk #include <netinet/in.h>
    108  1.1       pk #include <netinet/if_inarp.h>
    109  1.1       pk #include <netinet/in_systm.h>
    110  1.1       pk #include <netinet/in_var.h>
    111  1.1       pk #include <netinet/ip.h>
    112  1.1       pk #endif
    113  1.1       pk 
    114  1.2       pk #ifdef NS
    115  1.2       pk #include <netns/ns.h>
    116  1.2       pk #include <netns/ns_if.h>
    117  1.2       pk #endif
    118  1.2       pk 
    119  1.1       pk #if NBPFILTER > 0
    120  1.1       pk #include <net/bpf.h>
    121  1.1       pk #include <net/bpfdesc.h>
    122  1.1       pk #endif
    123  1.1       pk 
    124  1.1       pk #include <machine/autoconf.h>
    125  1.4      mrg #include <machine/bus.h>
    126  1.1       pk #include <machine/cpu.h>
    127  1.1       pk 
    128  1.3      mrg #include <dev/sbus/sbusvar.h>
    129  1.1       pk #include <dev/sbus/qecreg.h>
    130  1.1       pk #include <dev/sbus/qecvar.h>
    131  1.1       pk #include <dev/sbus/qereg.h>
    132  1.1       pk 
    133  1.1       pk struct qe_softc {
    134  1.1       pk 	struct	device	sc_dev;		/* base device */
    135  1.1       pk 	struct	sbusdev sc_sd;		/* sbus device */
    136  1.1       pk 	bus_space_tag_t	sc_bustag;	/* bus & dma tags */
    137  1.1       pk 	bus_dma_tag_t	sc_dmatag;
    138  1.8       pk 	bus_dmamap_t	sc_dmamap;
    139  1.1       pk 	struct	ethercom sc_ethercom;
    140  1.1       pk 	struct	ifmedia sc_ifmedia;	/* interface media */
    141  1.1       pk 
    142  1.1       pk 	struct	qec_softc *sc_qec;	/* QEC parent */
    143  1.1       pk 
    144  1.1       pk 	bus_space_handle_t	sc_qr;	/* QEC registers */
    145  1.1       pk 	bus_space_handle_t	sc_mr;	/* MACE registers */
    146  1.1       pk 	bus_space_handle_t	sc_cr;	/* channel registers */
    147  1.1       pk 
    148  1.1       pk 	int	sc_channel;		/* channel number */
    149  1.1       pk 	u_int	sc_rev;			/* board revision */
    150  1.1       pk 
    151  1.1       pk 	int	sc_burst;
    152  1.1       pk 
    153  1.1       pk 	struct  qec_ring	sc_rb;	/* Packet Ring Buffer */
    154  1.1       pk 
    155  1.1       pk 	/* MAC address */
    156  1.1       pk 	u_int8_t sc_enaddr[6];
    157  1.7       pk 
    158  1.7       pk #ifdef QEDEBUG
    159  1.7       pk 	int	sc_debug;
    160  1.7       pk #endif
    161  1.1       pk };
    162  1.1       pk 
    163  1.1       pk int	qematch __P((struct device *, struct cfdata *, void *));
    164  1.1       pk void	qeattach __P((struct device *, struct device *, void *));
    165  1.1       pk 
    166  1.1       pk void	qeinit __P((struct qe_softc *));
    167  1.1       pk void	qestart __P((struct ifnet *));
    168  1.1       pk void	qestop __P((struct qe_softc *));
    169  1.1       pk void	qewatchdog __P((struct ifnet *));
    170  1.1       pk int	qeioctl __P((struct ifnet *, u_long, caddr_t));
    171  1.1       pk void	qereset __P((struct qe_softc *));
    172  1.1       pk 
    173  1.1       pk int	qeintr __P((void *));
    174  1.1       pk int	qe_eint __P((struct qe_softc *, u_int32_t));
    175  1.1       pk int	qe_rint __P((struct qe_softc *));
    176  1.1       pk int	qe_tint __P((struct qe_softc *));
    177  1.1       pk void	qe_mcreset __P((struct qe_softc *));
    178  1.1       pk 
    179  1.1       pk static int	qe_put __P((struct qe_softc *, int, struct mbuf *));
    180  1.1       pk static void	qe_read __P((struct qe_softc *, int, int));
    181  1.1       pk static struct mbuf	*qe_get __P((struct qe_softc *, int, int));
    182  1.1       pk 
    183  1.1       pk /* ifmedia callbacks */
    184  1.1       pk void	qe_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
    185  1.1       pk int	qe_ifmedia_upd __P((struct ifnet *));
    186  1.1       pk 
    187  1.1       pk struct cfattach qe_ca = {
    188  1.1       pk 	sizeof(struct qe_softc), qematch, qeattach
    189  1.1       pk };
    190  1.1       pk 
    191  1.1       pk int
    192  1.1       pk qematch(parent, cf, aux)
    193  1.1       pk 	struct device *parent;
    194  1.1       pk 	struct cfdata *cf;
    195  1.1       pk 	void *aux;
    196  1.1       pk {
    197  1.1       pk 	struct sbus_attach_args *sa = aux;
    198  1.1       pk 
    199  1.1       pk 	return (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0);
    200  1.1       pk }
    201  1.1       pk 
    202  1.1       pk void
    203  1.1       pk qeattach(parent, self, aux)
    204  1.1       pk 	struct device *parent, *self;
    205  1.1       pk 	void *aux;
    206  1.1       pk {
    207  1.1       pk 	struct sbus_attach_args *sa = aux;
    208  1.1       pk 	struct qec_softc *qec = (struct qec_softc *)parent;
    209  1.1       pk 	struct qe_softc *sc = (struct qe_softc *)self;
    210  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    211  1.1       pk 	int node = sa->sa_node;
    212  1.8       pk 	bus_dma_tag_t dmatag = sa->sa_dmatag;
    213  1.1       pk 	bus_dma_segment_t seg;
    214  1.1       pk 	bus_size_t size;
    215  1.1       pk 	int rseg, error;
    216  1.1       pk 	extern void myetheraddr __P((u_char *));
    217  1.1       pk 
    218  1.1       pk 	if (sa->sa_nreg < 2) {
    219  1.1       pk 		printf("%s: only %d register sets\n",
    220  1.1       pk 			self->dv_xname, sa->sa_nreg);
    221  1.1       pk 		return;
    222  1.1       pk 	}
    223  1.1       pk 
    224  1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    225  1.1       pk 			  (bus_type_t)sa->sa_reg[0].sbr_slot,
    226  1.1       pk 			  (bus_addr_t)sa->sa_reg[0].sbr_offset,
    227  1.1       pk 			  (bus_size_t)sa->sa_reg[0].sbr_size,
    228  1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_cr) != 0) {
    229  1.1       pk 		printf("%s: cannot map registers\n", self->dv_xname);
    230  1.1       pk 		return;
    231  1.1       pk 	}
    232  1.1       pk 
    233  1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    234  1.1       pk 			  (bus_type_t)sa->sa_reg[1].sbr_slot,
    235  1.1       pk 			  (bus_addr_t)sa->sa_reg[1].sbr_offset,
    236  1.1       pk 			  (bus_size_t)sa->sa_reg[1].sbr_size,
    237  1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_mr) != 0) {
    238  1.1       pk 		printf("%s: cannot map registers\n", self->dv_xname);
    239  1.1       pk 		return;
    240  1.1       pk 	}
    241  1.1       pk 
    242  1.1       pk 	sc->sc_rev = getpropint(node, "mace-version", -1);
    243  1.1       pk 	printf(" rev %x", sc->sc_rev);
    244  1.1       pk 
    245  1.1       pk 	sc->sc_qec = qec;
    246  1.1       pk 	sc->sc_qr = qec->sc_regs;
    247  1.1       pk 
    248  1.1       pk 	sc->sc_channel = getpropint(node, "channel#", -1);
    249  1.1       pk 	sc->sc_burst = qec->sc_burst;
    250  1.1       pk 
    251  1.1       pk 	qestop(sc);
    252  1.1       pk 
    253  1.1       pk 	/* Note: no interrupt level passed */
    254  1.1       pk 	(void)bus_intr_establish(sa->sa_bustag, 0, 0, qeintr, sc);
    255  1.1       pk 	myetheraddr(sc->sc_enaddr);
    256  1.1       pk 
    257  1.1       pk 	/*
    258  1.1       pk 	 * Allocate descriptor ring and buffers.
    259  1.1       pk 	 */
    260  1.1       pk 
    261  1.1       pk 	/* for now, allocate as many bufs as there are ring descriptors */
    262  1.1       pk 	sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
    263  1.1       pk 	sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
    264  1.1       pk 
    265  1.1       pk 	size =	QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    266  1.1       pk 		QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    267  1.1       pk 		sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
    268  1.1       pk 		sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
    269  1.8       pk 
    270  1.8       pk 	if ((error = bus_dmamap_create(dmatag, size, 1, size, NBPG,
    271  1.8       pk 				    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    272  1.8       pk 		printf("%s: DMA map create error %d\n", self->dv_xname, error);
    273  1.8       pk 		return;
    274  1.8       pk 	}
    275  1.8       pk 
    276  1.8       pk 	/* Allocate DMA buffer */
    277  1.8       pk 	if ((error = bus_dmamem_alloc(dmatag, size,
    278  1.1       pk 				      NBPG, 0,
    279  1.1       pk 				      &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    280  1.1       pk 		printf("%s: DMA buffer alloc error %d\n",
    281  1.1       pk 			self->dv_xname, error);
    282  1.1       pk 		return;
    283  1.1       pk 	}
    284  1.1       pk 
    285  1.8       pk 	/* Load the buffer */
    286  1.8       pk 	if ((error = bus_dmamap_load_raw(dmatag, sc->sc_dmamap,
    287  1.8       pk 				&seg, rseg, size, BUS_DMA_NOWAIT)) != 0) {
    288  1.8       pk 		printf("%s: DMA buffer map load error %d\n",
    289  1.8       pk 			self->dv_xname, error);
    290  1.8       pk 		bus_dmamem_free(dmatag, &seg, rseg);
    291  1.8       pk 		return;
    292  1.8       pk 	}
    293  1.8       pk 	sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    294  1.8       pk 
    295  1.8       pk 	/* Map DMA buffer in CPU addressable space */
    296  1.8       pk 	if ((error = bus_dmamem_map(dmatag, &seg, rseg, size,
    297  1.1       pk 			            &sc->sc_rb.rb_membase,
    298  1.1       pk 			            BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    299  1.1       pk 		printf("%s: DMA buffer map error %d\n",
    300  1.1       pk 			self->dv_xname, error);
    301  1.8       pk 		bus_dmamap_unload(dmatag, sc->sc_dmamap);
    302  1.8       pk 		bus_dmamem_free(dmatag, &seg, rseg);
    303  1.1       pk 		return;
    304  1.1       pk 	}
    305  1.1       pk 
    306  1.1       pk 	/* Initialize media properties */
    307  1.1       pk 	ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
    308  1.1       pk 	ifmedia_add(&sc->sc_ifmedia,
    309  1.1       pk 		    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
    310  1.1       pk 		    0, NULL);
    311  1.1       pk 	ifmedia_add(&sc->sc_ifmedia,
    312  1.1       pk 		    IFM_MAKEWORD(IFM_ETHER,IFM_10_5,0,0),
    313  1.1       pk 		    0, NULL);
    314  1.1       pk 	ifmedia_add(&sc->sc_ifmedia,
    315  1.1       pk 		    IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
    316  1.1       pk 		    0, NULL);
    317  1.1       pk 	ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
    318  1.1       pk 
    319  1.1       pk 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    320  1.1       pk 	ifp->if_softc = sc;
    321  1.1       pk 	ifp->if_start = qestart;
    322  1.1       pk 	ifp->if_ioctl = qeioctl;
    323  1.1       pk 	ifp->if_watchdog = qewatchdog;
    324  1.1       pk 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS |
    325  1.1       pk 	    IFF_MULTICAST;
    326  1.1       pk 
    327  1.1       pk 	/* Attach the interface. */
    328  1.1       pk 	if_attach(ifp);
    329  1.1       pk 	ether_ifattach(ifp, sc->sc_enaddr);
    330  1.1       pk 
    331  1.1       pk 	printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
    332  1.1       pk 
    333  1.1       pk #if NBPFILTER > 0
    334  1.1       pk 	bpfattach(&ifp->if_bpf, ifp, DLT_EN10MB,
    335  1.1       pk 	    sizeof(struct ether_header));
    336  1.1       pk #endif
    337  1.1       pk }
    338  1.1       pk 
    339  1.1       pk /*
    340  1.1       pk  * Pull data off an interface.
    341  1.1       pk  * Len is the length of data, with local net header stripped.
    342  1.1       pk  * We copy the data into mbufs.  When full cluster sized units are present,
    343  1.1       pk  * we copy into clusters.
    344  1.1       pk  */
    345  1.1       pk static __inline__ struct mbuf *
    346  1.1       pk qe_get(sc, idx, totlen)
    347  1.1       pk 	struct qe_softc *sc;
    348  1.1       pk 	int idx, totlen;
    349  1.1       pk {
    350  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    351  1.1       pk 	struct mbuf *m;
    352  1.1       pk 	struct mbuf *top, **mp;
    353  1.1       pk 	int len, pad, boff = 0;
    354  1.1       pk 	caddr_t bp;
    355  1.1       pk 
    356  1.1       pk 	bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
    357  1.1       pk 
    358  1.1       pk 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    359  1.1       pk 	if (m == NULL)
    360  1.1       pk 		return (NULL);
    361  1.1       pk 	m->m_pkthdr.rcvif = ifp;
    362  1.1       pk 	m->m_pkthdr.len = totlen;
    363  1.1       pk 	pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
    364  1.1       pk 	m->m_data += pad;
    365  1.1       pk 	len = MHLEN - pad;
    366  1.1       pk 	top = NULL;
    367  1.1       pk 	mp = &top;
    368  1.1       pk 
    369  1.1       pk 	while (totlen > 0) {
    370  1.1       pk 		if (top) {
    371  1.1       pk 			MGET(m, M_DONTWAIT, MT_DATA);
    372  1.1       pk 			if (m == NULL) {
    373  1.1       pk 				m_freem(top);
    374  1.1       pk 				return (NULL);
    375  1.1       pk 			}
    376  1.1       pk 			len = MLEN;
    377  1.1       pk 		}
    378  1.1       pk 		if (top && totlen >= MINCLSIZE) {
    379  1.1       pk 			MCLGET(m, M_DONTWAIT);
    380  1.1       pk 			if (m->m_flags & M_EXT)
    381  1.1       pk 				len = MCLBYTES;
    382  1.1       pk 		}
    383  1.1       pk 		m->m_len = len = min(totlen, len);
    384  1.1       pk 		bcopy(bp + boff, mtod(m, caddr_t), len);
    385  1.1       pk 		boff += len;
    386  1.1       pk 		totlen -= len;
    387  1.1       pk 		*mp = m;
    388  1.1       pk 		mp = &m->m_next;
    389  1.1       pk 	}
    390  1.1       pk 
    391  1.1       pk 	return (top);
    392  1.1       pk }
    393  1.1       pk 
    394  1.1       pk /*
    395  1.1       pk  * Routine to copy from mbuf chain to transmit buffer in
    396  1.1       pk  * network buffer memory.
    397  1.1       pk  */
    398  1.1       pk __inline__ int
    399  1.1       pk qe_put(sc, idx, m)
    400  1.1       pk 	struct qe_softc *sc;
    401  1.1       pk 	int idx;
    402  1.1       pk 	struct mbuf *m;
    403  1.1       pk {
    404  1.1       pk 	struct mbuf *n;
    405  1.1       pk 	int len, tlen = 0, boff = 0;
    406  1.1       pk 	caddr_t bp;
    407  1.1       pk 
    408  1.1       pk 	bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
    409  1.1       pk 
    410  1.1       pk 	for (; m; m = n) {
    411  1.1       pk 		len = m->m_len;
    412  1.1       pk 		if (len == 0) {
    413  1.1       pk 			MFREE(m, n);
    414  1.1       pk 			continue;
    415  1.1       pk 		}
    416  1.1       pk 		bcopy(mtod(m, caddr_t), bp+boff, len);
    417  1.1       pk 		boff += len;
    418  1.1       pk 		tlen += len;
    419  1.1       pk 		MFREE(m, n);
    420  1.1       pk 	}
    421  1.1       pk 	return (tlen);
    422  1.1       pk }
    423  1.1       pk 
    424  1.1       pk /*
    425  1.1       pk  * Pass a packet to the higher levels.
    426  1.1       pk  */
    427  1.1       pk __inline__ void
    428  1.1       pk qe_read(sc, idx, len)
    429  1.1       pk 	struct qe_softc *sc;
    430  1.1       pk 	int idx, len;
    431  1.1       pk {
    432  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    433  1.1       pk 	struct mbuf *m;
    434  1.1       pk 
    435  1.1       pk 	if (len <= sizeof(struct ether_header) ||
    436  1.1       pk 	    len > ETHERMTU + sizeof(struct ether_header)) {
    437  1.1       pk 
    438  1.1       pk 		printf("%s: invalid packet size %d; dropping\n",
    439  1.1       pk 			ifp->if_xname, len);
    440  1.1       pk 
    441  1.1       pk 		ifp->if_ierrors++;
    442  1.1       pk 		return;
    443  1.1       pk 	}
    444  1.1       pk 
    445  1.1       pk 	/*
    446  1.1       pk 	 * Pull packet off interface.
    447  1.1       pk 	 */
    448  1.1       pk 	m = qe_get(sc, idx, len);
    449  1.1       pk 	if (m == NULL) {
    450  1.1       pk 		ifp->if_ierrors++;
    451  1.1       pk 		return;
    452  1.1       pk 	}
    453  1.1       pk 	ifp->if_ipackets++;
    454  1.1       pk 
    455  1.1       pk #if NBPFILTER > 0
    456  1.1       pk 	/*
    457  1.1       pk 	 * Check if there's a BPF listener on this interface.
    458  1.1       pk 	 * If so, hand off the raw packet to BPF.
    459  1.1       pk 	 */
    460  1.1       pk 	if (ifp->if_bpf)
    461  1.1       pk 		bpf_mtap(ifp->if_bpf, m);
    462  1.1       pk #endif
    463  1.6  thorpej 	/* Pass the packet up. */
    464  1.6  thorpej 	(*ifp->if_input)(ifp, m);
    465  1.1       pk }
    466  1.1       pk 
    467  1.1       pk /*
    468  1.1       pk  * Start output on interface.
    469  1.1       pk  * We make two assumptions here:
    470  1.1       pk  *  1) that the current priority is set to splnet _before_ this code
    471  1.1       pk  *     is called *and* is returned to the appropriate priority after
    472  1.1       pk  *     return
    473  1.1       pk  *  2) that the IFF_OACTIVE flag is checked before this code is called
    474  1.1       pk  *     (i.e. that the output part of the interface is idle)
    475  1.1       pk  */
    476  1.1       pk void
    477  1.1       pk qestart(ifp)
    478  1.1       pk 	struct ifnet *ifp;
    479  1.1       pk {
    480  1.1       pk 	struct qe_softc *sc = (struct qe_softc *)ifp->if_softc;
    481  1.1       pk 	struct qec_xd *txd = sc->sc_rb.rb_txd;
    482  1.1       pk 	struct mbuf *m;
    483  1.1       pk 	unsigned int bix, len;
    484  1.1       pk 	unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
    485  1.1       pk 
    486  1.1       pk 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    487  1.1       pk 		return;
    488  1.1       pk 
    489  1.1       pk 	bix = sc->sc_rb.rb_tdhead;
    490  1.1       pk 
    491  1.1       pk 	for (;;) {
    492  1.1       pk 		IF_DEQUEUE(&ifp->if_snd, m);
    493  1.1       pk 		if (m == 0)
    494  1.1       pk 			break;
    495  1.1       pk 
    496  1.1       pk #if NBPFILTER > 0
    497  1.1       pk 		/*
    498  1.1       pk 		 * If BPF is listening on this interface, let it see the
    499  1.1       pk 		 * packet before we commit it to the wire.
    500  1.1       pk 		 */
    501  1.1       pk 		if (ifp->if_bpf)
    502  1.1       pk 			bpf_mtap(ifp->if_bpf, m);
    503  1.1       pk #endif
    504  1.1       pk 
    505  1.1       pk 		/*
    506  1.1       pk 		 * Copy the mbuf chain into the transmit buffer.
    507  1.1       pk 		 */
    508  1.1       pk 		len = qe_put(sc, bix, m);
    509  1.1       pk 
    510  1.1       pk 		/*
    511  1.1       pk 		 * Initialize transmit registers and start transmission
    512  1.1       pk 		 */
    513  1.1       pk 		txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
    514  1.1       pk 				    (len & QEC_XD_LENGTH);
    515  1.1       pk 		bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
    516  1.1       pk 				  QE_CR_CTRL_TWAKEUP);
    517  1.1       pk 
    518  1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    519  1.1       pk 			bix = 0;
    520  1.1       pk 
    521  1.1       pk 		if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
    522  1.1       pk 			ifp->if_flags |= IFF_OACTIVE;
    523  1.1       pk 			break;
    524  1.1       pk 		}
    525  1.1       pk 	}
    526  1.1       pk 
    527  1.1       pk 	sc->sc_rb.rb_tdhead = bix;
    528  1.1       pk }
    529  1.1       pk 
    530  1.1       pk void
    531  1.1       pk qestop(sc)
    532  1.1       pk 	struct qe_softc *sc;
    533  1.1       pk {
    534  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    535  1.1       pk 	bus_space_handle_t mr = sc->sc_mr;
    536  1.1       pk 	bus_space_handle_t cr = sc->sc_cr;
    537  1.1       pk 	int n;
    538  1.1       pk 
    539  1.4      mrg #if defined(SUN4U) || defined(__GNUC__)
    540  1.4      mrg 	(void)&t;
    541  1.4      mrg #endif
    542  1.1       pk 	/* Stop the schwurst */
    543  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
    544  1.1       pk 	for (n = 200; n > 0; n--) {
    545  1.1       pk 		if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
    546  1.1       pk 			QE_MR_BIUCC_SWRST) == 0)
    547  1.1       pk 			break;
    548  1.1       pk 		DELAY(20);
    549  1.1       pk 	}
    550  1.1       pk 
    551  1.1       pk 	/* then reset */
    552  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
    553  1.1       pk 	for (n = 200; n > 0; n--) {
    554  1.1       pk 		if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
    555  1.1       pk 			QE_CR_CTRL_RESET) == 0)
    556  1.1       pk 			break;
    557  1.1       pk 		DELAY(20);
    558  1.1       pk 	}
    559  1.1       pk }
    560  1.1       pk 
    561  1.1       pk /*
    562  1.1       pk  * Reset interface.
    563  1.1       pk  */
    564  1.1       pk void
    565  1.1       pk qereset(sc)
    566  1.1       pk 	struct qe_softc *sc;
    567  1.1       pk {
    568  1.1       pk 	int s;
    569  1.1       pk 
    570  1.1       pk 	s = splnet();
    571  1.1       pk 	qestop(sc);
    572  1.1       pk 	qeinit(sc);
    573  1.1       pk 	splx(s);
    574  1.1       pk }
    575  1.1       pk 
    576  1.1       pk void
    577  1.1       pk qewatchdog(ifp)
    578  1.1       pk 	struct ifnet *ifp;
    579  1.1       pk {
    580  1.1       pk 	struct qe_softc *sc = ifp->if_softc;
    581  1.1       pk 
    582  1.1       pk 	log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
    583  1.7       pk 	ifp->if_oerrors++;
    584  1.1       pk 
    585  1.1       pk 	qereset(sc);
    586  1.1       pk }
    587  1.1       pk 
    588  1.1       pk /*
    589  1.1       pk  * Interrupt dispatch.
    590  1.1       pk  */
    591  1.1       pk int
    592  1.1       pk qeintr(arg)
    593  1.1       pk 	void *arg;
    594  1.1       pk {
    595  1.1       pk 	struct qe_softc *sc = (struct qe_softc *)arg;
    596  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    597  1.1       pk 	u_int32_t qecstat, qestat;
    598  1.1       pk 	int r = 0;
    599  1.1       pk 
    600  1.4      mrg #if defined(SUN4U) || defined(__GNUC__)
    601  1.4      mrg 	(void)&t;
    602  1.4      mrg #endif
    603  1.1       pk 	/* Read QEC status and channel status */
    604  1.1       pk 	qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
    605  1.7       pk #ifdef QEDEBUG
    606  1.7       pk 	if (sc->sc_debug) {
    607  1.7       pk 		printf("qe%d: intr: qecstat=%x\n", sc->sc_channel, qecstat);
    608  1.7       pk 	}
    609  1.7       pk #endif
    610  1.1       pk 
    611  1.1       pk 	/* Filter out status for this channel */
    612  1.1       pk 	qecstat = qecstat >> (4 * sc->sc_channel);
    613  1.1       pk 	if ((qecstat & 0xf) == 0)
    614  1.1       pk 		return (r);
    615  1.1       pk 
    616  1.1       pk 	qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
    617  1.1       pk 
    618  1.7       pk #ifdef QEDEBUG
    619  1.7       pk 	if (sc->sc_debug) {
    620  1.7       pk 		char bits[64]; int i;
    621  1.7       pk 		bus_space_tag_t t = sc->sc_bustag;
    622  1.7       pk 		bus_space_handle_t mr = sc->sc_mr;
    623  1.7       pk 
    624  1.7       pk 		printf("qe%d: intr: qestat=%s\n", sc->sc_channel,
    625  1.7       pk 		bitmask_snprintf(qestat, QE_CR_STAT_BITS, bits, sizeof(bits)));
    626  1.7       pk 
    627  1.7       pk 		printf("MACE registers:\n");
    628  1.7       pk 		for (i = 0 ; i < 32; i++) {
    629  1.7       pk 			printf("  m[%d]=%x,", i, bus_space_read_1(t, mr, i));
    630  1.7       pk 			if (((i+1) & 7) == 0)
    631  1.7       pk 				printf("\n");
    632  1.7       pk 		}
    633  1.7       pk 	}
    634  1.7       pk #endif
    635  1.7       pk 
    636  1.1       pk 	if (qestat & QE_CR_STAT_ALLERRORS) {
    637  1.7       pk #ifdef QEDEBUG
    638  1.7       pk 		char bits[64];
    639  1.7       pk 		printf("qe%d: eint: qestat=%s\n", sc->sc_channel,
    640  1.7       pk 		bitmask_snprintf(qestat, QE_CR_STAT_BITS, bits, sizeof(bits)));
    641  1.7       pk #endif
    642  1.1       pk 		r |= qe_eint(sc, qestat);
    643  1.1       pk 		if (r == -1)
    644  1.1       pk 			return (1);
    645  1.1       pk 	}
    646  1.1       pk 
    647  1.1       pk 	if (qestat & QE_CR_STAT_TXIRQ)
    648  1.1       pk 		r |= qe_tint(sc);
    649  1.1       pk 
    650  1.1       pk 	if (qestat & QE_CR_STAT_RXIRQ)
    651  1.1       pk 		r |= qe_rint(sc);
    652  1.1       pk 
    653  1.1       pk 	return (r);
    654  1.1       pk }
    655  1.1       pk 
    656  1.1       pk /*
    657  1.1       pk  * Transmit interrupt.
    658  1.1       pk  */
    659  1.1       pk int
    660  1.1       pk qe_tint(sc)
    661  1.1       pk 	struct qe_softc *sc;
    662  1.1       pk {
    663  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    664  1.1       pk 	unsigned int bix, txflags;
    665  1.1       pk 
    666  1.1       pk 	bix = sc->sc_rb.rb_tdtail;
    667  1.1       pk 
    668  1.1       pk 	for (;;) {
    669  1.1       pk 		if (sc->sc_rb.rb_td_nbusy <= 0)
    670  1.1       pk 			break;
    671  1.1       pk 
    672  1.1       pk 		txflags = sc->sc_rb.rb_txd[bix].xd_flags;
    673  1.1       pk 
    674  1.1       pk 		if (txflags & QEC_XD_OWN)
    675  1.1       pk 			break;
    676  1.1       pk 
    677  1.1       pk 		ifp->if_flags &= ~IFF_OACTIVE;
    678  1.1       pk 		ifp->if_opackets++;
    679  1.1       pk 
    680  1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    681  1.1       pk 			bix = 0;
    682  1.1       pk 
    683  1.1       pk 		--sc->sc_rb.rb_td_nbusy;
    684  1.1       pk 	}
    685  1.1       pk 
    686  1.1       pk 	sc->sc_rb.rb_tdtail = bix;
    687  1.1       pk 
    688  1.1       pk 	qestart(ifp);
    689  1.1       pk 
    690  1.1       pk 	if (sc->sc_rb.rb_td_nbusy == 0)
    691  1.1       pk 		ifp->if_timer = 0;
    692  1.1       pk 
    693  1.1       pk 	return (1);
    694  1.1       pk }
    695  1.1       pk 
    696  1.1       pk /*
    697  1.1       pk  * Receive interrupt.
    698  1.1       pk  */
    699  1.1       pk int
    700  1.1       pk qe_rint(sc)
    701  1.1       pk 	struct qe_softc *sc;
    702  1.1       pk {
    703  1.1       pk 	struct qec_xd *xd = sc->sc_rb.rb_rxd;
    704  1.1       pk 	unsigned int bix, len;
    705  1.1       pk 	unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
    706  1.7       pk #ifdef QEDEBUG
    707  1.7       pk 	int npackets = 0;
    708  1.7       pk #endif
    709  1.1       pk 
    710  1.1       pk 	bix = sc->sc_rb.rb_rdtail;
    711  1.1       pk 
    712  1.1       pk 	/*
    713  1.1       pk 	 * Process all buffers with valid data.
    714  1.1       pk 	 */
    715  1.1       pk 	for (;;) {
    716  1.1       pk 		len = xd[bix].xd_flags;
    717  1.1       pk 		if (len & QEC_XD_OWN)
    718  1.1       pk 			break;
    719  1.1       pk 
    720  1.7       pk #ifdef QEDEBUG
    721  1.7       pk 		npackets++;
    722  1.7       pk #endif
    723  1.7       pk 
    724  1.1       pk 		len &= QEC_XD_LENGTH;
    725  1.1       pk 		len -= 4;
    726  1.1       pk 		qe_read(sc, bix, len);
    727  1.1       pk 
    728  1.1       pk 		/* ... */
    729  1.1       pk 		xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
    730  1.1       pk 			QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
    731  1.1       pk 
    732  1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    733  1.1       pk 			bix = 0;
    734  1.1       pk 	}
    735  1.7       pk #ifdef QEDEBUG
    736  1.7       pk 	if (npackets == 0)
    737  1.7       pk 		printf("%s: rint: no packets; rb index %d; status 0x%x\n",
    738  1.7       pk 			sc->sc_dev.dv_xname, bix, len);
    739  1.7       pk #endif
    740  1.1       pk 
    741  1.1       pk 	sc->sc_rb.rb_rdtail = bix;
    742  1.1       pk 
    743  1.1       pk 	return (1);
    744  1.1       pk }
    745  1.1       pk 
    746  1.1       pk /*
    747  1.1       pk  * Error interrupt.
    748  1.1       pk  */
    749  1.1       pk int
    750  1.1       pk qe_eint(sc, why)
    751  1.1       pk 	struct qe_softc *sc;
    752  1.1       pk 	u_int32_t why;
    753  1.1       pk {
    754  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    755  1.1       pk 	int r = 0, rst = 0;
    756  1.1       pk 
    757  1.1       pk 	if (why & QE_CR_STAT_EDEFER) {
    758  1.1       pk 		printf("%s: excessive tx defers.\n", sc->sc_dev.dv_xname);
    759  1.1       pk 		r |= 1;
    760  1.1       pk 		ifp->if_oerrors++;
    761  1.1       pk 	}
    762  1.1       pk 
    763  1.1       pk 	if (why & QE_CR_STAT_CLOSS) {
    764  1.1       pk 		printf("%s: no carrier, link down?\n", sc->sc_dev.dv_xname);
    765  1.1       pk 		ifp->if_oerrors++;
    766  1.1       pk 		r |= 1;
    767  1.1       pk 	}
    768  1.1       pk 
    769  1.1       pk 	if (why & QE_CR_STAT_ERETRIES) {
    770  1.1       pk 		printf("%s: excessive tx retries\n", sc->sc_dev.dv_xname);
    771  1.1       pk 		ifp->if_oerrors++;
    772  1.1       pk 		r |= 1;
    773  1.1       pk 		rst = 1;
    774  1.1       pk 	}
    775  1.1       pk 
    776  1.1       pk 
    777  1.1       pk 	if (why & QE_CR_STAT_LCOLL) {
    778  1.1       pk 		printf("%s: late tx transmission\n", sc->sc_dev.dv_xname);
    779  1.1       pk 		ifp->if_oerrors++;
    780  1.1       pk 		r |= 1;
    781  1.1       pk 		rst = 1;
    782  1.1       pk 	}
    783  1.1       pk 
    784  1.1       pk 	if (why & QE_CR_STAT_FUFLOW) {
    785  1.1       pk 		printf("%s: tx fifo underflow\n", sc->sc_dev.dv_xname);
    786  1.1       pk 		ifp->if_oerrors++;
    787  1.1       pk 		r |= 1;
    788  1.1       pk 		rst = 1;
    789  1.1       pk 	}
    790  1.1       pk 
    791  1.1       pk 	if (why & QE_CR_STAT_JERROR) {
    792  1.1       pk 		printf("%s: jabber seen\n", sc->sc_dev.dv_xname);
    793  1.1       pk 		r |= 1;
    794  1.1       pk 	}
    795  1.1       pk 
    796  1.1       pk 	if (why & QE_CR_STAT_BERROR) {
    797  1.1       pk 		printf("%s: babble seen\n", sc->sc_dev.dv_xname);
    798  1.1       pk 		r |= 1;
    799  1.1       pk 	}
    800  1.1       pk 
    801  1.1       pk 	if (why & QE_CR_STAT_TCCOFLOW) {
    802  1.1       pk 		ifp->if_collisions += 256;
    803  1.1       pk 		ifp->if_oerrors += 256;
    804  1.1       pk 		r |= 1;
    805  1.1       pk 	}
    806  1.1       pk 
    807  1.1       pk 	if (why & QE_CR_STAT_TXDERROR) {
    808  1.1       pk 		printf("%s: tx descriptor is bad\n", sc->sc_dev.dv_xname);
    809  1.1       pk 		rst = 1;
    810  1.1       pk 		r |= 1;
    811  1.1       pk 	}
    812  1.1       pk 
    813  1.1       pk 	if (why & QE_CR_STAT_TXLERR) {
    814  1.1       pk 		printf("%s: tx late error\n", sc->sc_dev.dv_xname);
    815  1.1       pk 		ifp->if_oerrors++;
    816  1.1       pk 		rst = 1;
    817  1.1       pk 		r |= 1;
    818  1.1       pk 	}
    819  1.1       pk 
    820  1.1       pk 	if (why & QE_CR_STAT_TXPERR) {
    821  1.1       pk 		printf("%s: tx dma parity error\n", sc->sc_dev.dv_xname);
    822  1.1       pk 		ifp->if_oerrors++;
    823  1.1       pk 		rst = 1;
    824  1.1       pk 		r |= 1;
    825  1.1       pk 	}
    826  1.1       pk 
    827  1.1       pk 	if (why & QE_CR_STAT_TXSERR) {
    828  1.1       pk 		printf("%s: tx dma sbus error ack\n", sc->sc_dev.dv_xname);
    829  1.1       pk 		ifp->if_oerrors++;
    830  1.1       pk 		rst = 1;
    831  1.1       pk 		r |= 1;
    832  1.1       pk 	}
    833  1.1       pk 
    834  1.1       pk 	if (why & QE_CR_STAT_RCCOFLOW) {
    835  1.1       pk 		ifp->if_collisions += 256;
    836  1.1       pk 		ifp->if_ierrors += 256;
    837  1.1       pk 		r |= 1;
    838  1.1       pk 	}
    839  1.1       pk 
    840  1.1       pk 	if (why & QE_CR_STAT_RUOFLOW) {
    841  1.1       pk 		ifp->if_ierrors += 256;
    842  1.1       pk 		r |= 1;
    843  1.1       pk 	}
    844  1.1       pk 
    845  1.1       pk 	if (why & QE_CR_STAT_MCOFLOW) {
    846  1.1       pk 		ifp->if_ierrors += 256;
    847  1.1       pk 		r |= 1;
    848  1.1       pk 	}
    849  1.1       pk 
    850  1.1       pk 	if (why & QE_CR_STAT_RXFOFLOW) {
    851  1.1       pk 		printf("%s: rx fifo overflow\n", sc->sc_dev.dv_xname);
    852  1.1       pk 		ifp->if_ierrors++;
    853  1.1       pk 		r |= 1;
    854  1.1       pk 	}
    855  1.1       pk 
    856  1.1       pk 	if (why & QE_CR_STAT_RLCOLL) {
    857  1.1       pk 		printf("%s: rx late collision\n", sc->sc_dev.dv_xname);
    858  1.1       pk 		ifp->if_ierrors++;
    859  1.1       pk 		ifp->if_collisions++;
    860  1.1       pk 		r |= 1;
    861  1.1       pk 	}
    862  1.1       pk 
    863  1.1       pk 	if (why & QE_CR_STAT_FCOFLOW) {
    864  1.1       pk 		ifp->if_ierrors += 256;
    865  1.1       pk 		r |= 1;
    866  1.1       pk 	}
    867  1.1       pk 
    868  1.1       pk 	if (why & QE_CR_STAT_CECOFLOW) {
    869  1.1       pk 		ifp->if_ierrors += 256;
    870  1.1       pk 		r |= 1;
    871  1.1       pk 	}
    872  1.1       pk 
    873  1.1       pk 	if (why & QE_CR_STAT_RXDROP) {
    874  1.1       pk 		printf("%s: rx packet dropped\n", sc->sc_dev.dv_xname);
    875  1.1       pk 		ifp->if_ierrors++;
    876  1.1       pk 		r |= 1;
    877  1.1       pk 	}
    878  1.1       pk 
    879  1.1       pk 	if (why & QE_CR_STAT_RXSMALL) {
    880  1.1       pk 		printf("%s: rx buffer too small\n", sc->sc_dev.dv_xname);
    881  1.1       pk 		ifp->if_ierrors++;
    882  1.1       pk 		r |= 1;
    883  1.1       pk 		rst = 1;
    884  1.1       pk 	}
    885  1.1       pk 
    886  1.1       pk 	if (why & QE_CR_STAT_RXLERR) {
    887  1.1       pk 		printf("%s: rx late error\n", sc->sc_dev.dv_xname);
    888  1.1       pk 		ifp->if_ierrors++;
    889  1.1       pk 		r |= 1;
    890  1.1       pk 		rst = 1;
    891  1.1       pk 	}
    892  1.1       pk 
    893  1.1       pk 	if (why & QE_CR_STAT_RXPERR) {
    894  1.1       pk 		printf("%s: rx dma parity error\n", sc->sc_dev.dv_xname);
    895  1.1       pk 		ifp->if_ierrors++;
    896  1.1       pk 		r |= 1;
    897  1.1       pk 		rst = 1;
    898  1.1       pk 	}
    899  1.1       pk 
    900  1.1       pk 	if (why & QE_CR_STAT_RXSERR) {
    901  1.1       pk 		printf("%s: rx dma sbus error ack\n", sc->sc_dev.dv_xname);
    902  1.1       pk 		ifp->if_ierrors++;
    903  1.1       pk 		r |= 1;
    904  1.1       pk 		rst = 1;
    905  1.1       pk 	}
    906  1.1       pk 
    907  1.1       pk 	if (r == 0)
    908  1.1       pk 		printf("%s: unexpected interrupt error: %08x\n",
    909  1.1       pk 			sc->sc_dev.dv_xname, why);
    910  1.1       pk 
    911  1.1       pk 	if (rst) {
    912  1.1       pk 		printf("%s: resetting...\n", sc->sc_dev.dv_xname);
    913  1.1       pk 		qereset(sc);
    914  1.1       pk 		return (-1);
    915  1.1       pk 	}
    916  1.1       pk 
    917  1.1       pk 	return (r);
    918  1.1       pk }
    919  1.1       pk 
    920  1.1       pk int
    921  1.1       pk qeioctl(ifp, cmd, data)
    922  1.1       pk 	struct ifnet *ifp;
    923  1.1       pk 	u_long cmd;
    924  1.1       pk 	caddr_t data;
    925  1.1       pk {
    926  1.1       pk 	struct qe_softc *sc = ifp->if_softc;
    927  1.1       pk 	struct ifaddr *ifa = (struct ifaddr *)data;
    928  1.1       pk 	struct ifreq *ifr = (struct ifreq *)data;
    929  1.1       pk 	int s, error = 0;
    930  1.1       pk 
    931  1.1       pk 	s = splnet();
    932  1.1       pk 
    933  1.1       pk 	switch (cmd) {
    934  1.1       pk 	case SIOCSIFADDR:
    935  1.1       pk 		ifp->if_flags |= IFF_UP;
    936  1.1       pk 		switch (ifa->ifa_addr->sa_family) {
    937  1.1       pk #ifdef INET
    938  1.1       pk 		case AF_INET:
    939  1.1       pk 			qeinit(sc);
    940  1.1       pk 			arp_ifinit(ifp, ifa);
    941  1.1       pk 			break;
    942  1.1       pk #endif /* INET */
    943  1.1       pk #ifdef NS
    944  1.1       pk 		case AF_NS:
    945  1.1       pk 		    {
    946  1.1       pk 			struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
    947  1.1       pk 
    948  1.1       pk 			if (ns_nullhost(*ina))
    949  1.2       pk 				ina->x_host =
    950  1.2       pk 					*(union ns_host *)LLADDR(ifp->if_sadl);
    951  1.1       pk 			else
    952  1.2       pk 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
    953  1.2       pk 				      sizeof(sc->sc_enaddr));
    954  1.1       pk 			/* Set new address. */
    955  1.1       pk 			qeinit(sc);
    956  1.1       pk 			break;
    957  1.1       pk 		    }
    958  1.1       pk #endif /* NS */
    959  1.1       pk 		default:
    960  1.1       pk 			qeinit(sc);
    961  1.1       pk 			break;
    962  1.1       pk 		}
    963  1.1       pk 		break;
    964  1.1       pk 
    965  1.1       pk 	case SIOCSIFFLAGS:
    966  1.1       pk 		if ((ifp->if_flags & IFF_UP) == 0 &&
    967  1.1       pk 		    (ifp->if_flags & IFF_RUNNING) != 0) {
    968  1.1       pk 			/*
    969  1.1       pk 			 * If interface is marked down and it is running, then
    970  1.1       pk 			 * stop it.
    971  1.1       pk 			 */
    972  1.1       pk 			qestop(sc);
    973  1.1       pk 			ifp->if_flags &= ~IFF_RUNNING;
    974  1.5       pk 
    975  1.1       pk 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
    976  1.5       pk 			   (ifp->if_flags & IFF_RUNNING) == 0) {
    977  1.1       pk 			/*
    978  1.1       pk 			 * If interface is marked up and it is stopped, then
    979  1.1       pk 			 * start it.
    980  1.1       pk 			 */
    981  1.1       pk 			qeinit(sc);
    982  1.5       pk 
    983  1.1       pk 		} else {
    984  1.1       pk 			/*
    985  1.1       pk 			 * Reset the interface to pick up changes in any other
    986  1.1       pk 			 * flags that affect hardware registers.
    987  1.1       pk 			 */
    988  1.1       pk 			qestop(sc);
    989  1.1       pk 			qeinit(sc);
    990  1.1       pk 		}
    991  1.1       pk #ifdef QEDEBUG
    992  1.7       pk 		sc->sc_debug = (ifp->if_flags & IFF_DEBUG) != 0 ? 1 : 0;
    993  1.1       pk #endif
    994  1.1       pk 		break;
    995  1.1       pk 
    996  1.1       pk 	case SIOCADDMULTI:
    997  1.1       pk 	case SIOCDELMULTI:
    998  1.1       pk 		error = (cmd == SIOCADDMULTI) ?
    999  1.1       pk 		    ether_addmulti(ifr, &sc->sc_ethercom):
   1000  1.1       pk 		    ether_delmulti(ifr, &sc->sc_ethercom);
   1001  1.1       pk 
   1002  1.1       pk 		if (error == ENETRESET) {
   1003  1.1       pk 			/*
   1004  1.1       pk 			 * Multicast list has changed; set the hardware filter
   1005  1.1       pk 			 * accordingly.
   1006  1.1       pk 			 */
   1007  1.1       pk 			qe_mcreset(sc);
   1008  1.1       pk 			error = 0;
   1009  1.1       pk 		}
   1010  1.1       pk 		break;
   1011  1.1       pk 
   1012  1.1       pk 	case SIOCGIFMEDIA:
   1013  1.1       pk 	case SIOCSIFMEDIA:
   1014  1.1       pk 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, cmd);
   1015  1.1       pk 		break;
   1016  1.1       pk 
   1017  1.1       pk 	default:
   1018  1.1       pk 		error = EINVAL;
   1019  1.1       pk 		break;
   1020  1.1       pk 	}
   1021  1.1       pk 
   1022  1.1       pk 	splx(s);
   1023  1.1       pk 	return (error);
   1024  1.1       pk }
   1025  1.1       pk 
   1026  1.1       pk 
   1027  1.1       pk void
   1028  1.1       pk qeinit(sc)
   1029  1.1       pk 	struct qe_softc *sc;
   1030  1.1       pk {
   1031  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1032  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1033  1.1       pk 	bus_space_handle_t cr = sc->sc_cr;
   1034  1.1       pk 	bus_space_handle_t mr = sc->sc_mr;
   1035  1.1       pk 	struct qec_softc *qec = sc->sc_qec;
   1036  1.1       pk 	u_int32_t qecaddr;
   1037  1.1       pk 	u_int8_t *ea;
   1038  1.7       pk 	int s;
   1039  1.1       pk 
   1040  1.4      mrg #if defined(SUN4U) || defined(__GNUC__)
   1041  1.4      mrg 	(void)&t;
   1042  1.4      mrg #endif
   1043  1.1       pk 	s = splimp();
   1044  1.7       pk 
   1045  1.1       pk 	qestop(sc);
   1046  1.1       pk 
   1047  1.1       pk 	/*
   1048  1.1       pk 	 * Allocate descriptor ring and buffers
   1049  1.1       pk 	 */
   1050  1.1       pk 	qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
   1051  1.1       pk 
   1052  1.1       pk 	/* Channel registers: */
   1053  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
   1054  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
   1055  1.1       pk 
   1056  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
   1057  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
   1058  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
   1059  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
   1060  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
   1061  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
   1062  1.1       pk 
   1063  1.1       pk 	qecaddr = sc->sc_channel * qec->sc_msize;
   1064  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
   1065  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
   1066  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
   1067  1.1       pk 	bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
   1068  1.1       pk 
   1069  1.1       pk 	/* MACE registers: */
   1070  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
   1071  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
   1072  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
   1073  1.7       pk 
   1074  1.7       pk 	/*
   1075  1.7       pk 	 * Mask MACE's receive interrupt, since we're being notified
   1076  1.7       pk 	 * by the QEC after DMA completes.
   1077  1.7       pk 	 */
   1078  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_IMR,
   1079  1.1       pk 			  QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
   1080  1.7       pk 
   1081  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_BIUCC,
   1082  1.1       pk 			  QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
   1083  1.1       pk 
   1084  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_FIFOFC,
   1085  1.1       pk 			  QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
   1086  1.1       pk 			  QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
   1087  1.1       pk 
   1088  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
   1089  1.1       pk 
   1090  1.1       pk 	/*
   1091  1.1       pk 	 * Station address
   1092  1.1       pk 	 */
   1093  1.1       pk 	ea = sc->sc_enaddr;
   1094  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_IAC,
   1095  1.1       pk 			  QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
   1096  1.7       pk 	bus_space_write_multi_1(t, mr, QE_MRI_PADR, ea, 6);
   1097  1.1       pk 
   1098  1.1       pk 	/* Apply media settings */
   1099  1.1       pk 	qe_ifmedia_upd(ifp);
   1100  1.1       pk 
   1101  1.1       pk 	/*
   1102  1.7       pk 	 * Clear Logical address filter
   1103  1.1       pk 	 */
   1104  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_IAC,
   1105  1.1       pk 			  QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1106  1.7       pk 	bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0, 8);
   1107  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1108  1.1       pk 
   1109  1.1       pk 	/* Clear missed packet count (register cleared on read) */
   1110  1.1       pk 	(void)bus_space_read_1(t, mr, QE_MRI_MPC);
   1111  1.1       pk 
   1112  1.7       pk #if 0
   1113  1.7       pk 	/* test register: */
   1114  1.7       pk 	bus_space_write_1(t, mr, QE_MRI_UTR, 0);
   1115  1.7       pk #endif
   1116  1.1       pk 
   1117  1.5       pk 	/* Reset multicast filter */
   1118  1.5       pk 	qe_mcreset(sc);
   1119  1.5       pk 
   1120  1.1       pk 	ifp->if_flags |= IFF_RUNNING;
   1121  1.1       pk 	ifp->if_flags &= ~IFF_OACTIVE;
   1122  1.1       pk 	splx(s);
   1123  1.1       pk }
   1124  1.1       pk 
   1125  1.1       pk /*
   1126  1.1       pk  * Reset multicast filter.
   1127  1.1       pk  */
   1128  1.1       pk void
   1129  1.1       pk qe_mcreset(sc)
   1130  1.1       pk 	struct qe_softc *sc;
   1131  1.1       pk {
   1132  1.1       pk 	struct ethercom *ec = &sc->sc_ethercom;
   1133  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1134  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1135  1.1       pk 	bus_space_handle_t mr = sc->sc_mr;
   1136  1.1       pk 	struct ether_multi *enm;
   1137  1.1       pk 	struct ether_multistep step;
   1138  1.1       pk 	u_int32_t crc;
   1139  1.1       pk 	u_int16_t hash[4];
   1140  1.5       pk 	u_int8_t octet, maccc, *ladrp = (u_int8_t *)&hash[0];
   1141  1.1       pk 	int i, j;
   1142  1.1       pk 
   1143  1.4      mrg #if defined(SUN4U) || defined(__GNUC__)
   1144  1.4      mrg 	(void)&t;
   1145  1.4      mrg #endif
   1146  1.5       pk 
   1147  1.7       pk 	/* We also enable transmitter & receiver here */
   1148  1.5       pk 	maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
   1149  1.5       pk 
   1150  1.5       pk 	if (ifp->if_flags & IFF_PROMISC) {
   1151  1.5       pk 		maccc |= QE_MR_MACCC_PROM;
   1152  1.5       pk 		bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
   1153  1.5       pk 		return;
   1154  1.5       pk 	}
   1155  1.5       pk 
   1156  1.1       pk 	if (ifp->if_flags & IFF_ALLMULTI) {
   1157  1.1       pk 		bus_space_write_1(t, mr, QE_MRI_IAC,
   1158  1.1       pk 				  QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1159  1.7       pk 		bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
   1160  1.1       pk 		bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1161  1.5       pk 		bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
   1162  1.5       pk 		return;
   1163  1.5       pk 	}
   1164  1.5       pk 
   1165  1.5       pk 	hash[3] = hash[2] = hash[1] = hash[0] = 0;
   1166  1.1       pk 
   1167  1.5       pk 	ETHER_FIRST_MULTI(step, ec, enm);
   1168  1.5       pk 	while (enm != NULL) {
   1169  1.5       pk 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
   1170  1.5       pk 			 ETHER_ADDR_LEN) != 0) {
   1171  1.5       pk 			/*
   1172  1.5       pk 			 * We must listen to a range of multicast
   1173  1.5       pk 			 * addresses. For now, just accept all
   1174  1.5       pk 			 * multicasts, rather than trying to set only
   1175  1.5       pk 			 * those filter bits needed to match the range.
   1176  1.5       pk 			 * (At this time, the only use of address
   1177  1.5       pk 			 * ranges is for IP multicast routing, for
   1178  1.5       pk 			 * which the range is big enough to require
   1179  1.5       pk 			 * all bits set.)
   1180  1.5       pk 			 */
   1181  1.5       pk 			bus_space_write_1(t, mr, QE_MRI_IAC,
   1182  1.5       pk 				 QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1183  1.7       pk 			bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
   1184  1.5       pk 			bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1185  1.5       pk 			ifp->if_flags |= IFF_ALLMULTI;
   1186  1.5       pk 			break;
   1187  1.5       pk 		}
   1188  1.1       pk 
   1189  1.5       pk 		crc = 0xffffffff;
   1190  1.1       pk 
   1191  1.5       pk 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1192  1.5       pk 			octet = enm->enm_addrlo[i];
   1193  1.1       pk 
   1194  1.5       pk 			for (j = 0; j < 8; j++) {
   1195  1.5       pk 				if ((crc & 1) ^ (octet & 1)) {
   1196  1.5       pk 					crc >>= 1;
   1197  1.5       pk 					crc ^= MC_POLY_LE;
   1198  1.1       pk 				}
   1199  1.5       pk 				else
   1200  1.5       pk 					crc >>= 1;
   1201  1.5       pk 				octet >>= 1;
   1202  1.1       pk 			}
   1203  1.1       pk 		}
   1204  1.1       pk 
   1205  1.5       pk 		crc >>= 26;
   1206  1.5       pk 		hash[crc >> 4] |= 1 << (crc & 0xf);
   1207  1.5       pk 		ETHER_NEXT_MULTI(step, enm);
   1208  1.1       pk 	}
   1209  1.1       pk 
   1210  1.5       pk 	bus_space_write_1(t, mr, QE_MRI_IAC,
   1211  1.5       pk 			  QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
   1212  1.7       pk 	bus_space_write_multi_1(t, mr, QE_MRI_LADRF, ladrp, 8);
   1213  1.5       pk 	bus_space_write_1(t, mr, QE_MRI_IAC, 0);
   1214  1.5       pk 	bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
   1215  1.1       pk }
   1216  1.1       pk 
   1217  1.1       pk /*
   1218  1.1       pk  * Get current media settings.
   1219  1.1       pk  */
   1220  1.1       pk void
   1221  1.1       pk qe_ifmedia_sts(ifp, ifmr)
   1222  1.1       pk 	struct ifnet *ifp;
   1223  1.1       pk 	struct ifmediareq *ifmr;
   1224  1.1       pk {
   1225  1.1       pk 	struct qe_softc *sc = ifp->if_softc;
   1226  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1227  1.1       pk 	bus_space_handle_t mr = sc->sc_mr;
   1228  1.1       pk 	u_int8_t v;
   1229  1.1       pk 
   1230  1.4      mrg #if defined(SUN4U) || defined(__GNUC__)
   1231  1.4      mrg 	(void)&t;
   1232  1.4      mrg #endif
   1233  1.1       pk 	v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
   1234  1.1       pk 
   1235  1.1       pk 	switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
   1236  1.1       pk 	case QE_MR_PLSCC_TP:
   1237  1.1       pk 		ifmr->ifm_active = IFM_ETHER | IFM_10_T;
   1238  1.1       pk 		break;
   1239  1.1       pk 	case QE_MR_PLSCC_AUI:
   1240  1.1       pk 		ifmr->ifm_active = IFM_ETHER | IFM_10_5;
   1241  1.1       pk 		break;
   1242  1.1       pk 	case QE_MR_PLSCC_GPSI:
   1243  1.1       pk 	case QE_MR_PLSCC_DAI:
   1244  1.1       pk 		/* ... */
   1245  1.1       pk 		break;
   1246  1.1       pk 	}
   1247  1.1       pk 
   1248  1.1       pk 	v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
   1249  1.1       pk 	ifmr->ifm_status |=  IFM_AVALID;
   1250  1.1       pk 	if ((v & QE_MR_PHYCC_LNKFL) != 0)
   1251  1.1       pk 		ifmr->ifm_status &= ~IFM_ACTIVE;
   1252  1.1       pk 	else
   1253  1.1       pk 		ifmr->ifm_status |=  IFM_ACTIVE;
   1254  1.1       pk 
   1255  1.1       pk }
   1256  1.1       pk 
   1257  1.1       pk /*
   1258  1.1       pk  * Set media options.
   1259  1.1       pk  */
   1260  1.1       pk int
   1261  1.1       pk qe_ifmedia_upd(ifp)
   1262  1.1       pk 	struct ifnet *ifp;
   1263  1.1       pk {
   1264  1.1       pk 	struct qe_softc *sc = ifp->if_softc;
   1265  1.1       pk 	struct ifmedia *ifm = &sc->sc_ifmedia;
   1266  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1267  1.1       pk 	bus_space_handle_t mr = sc->sc_mr;
   1268  1.1       pk 	int newmedia = ifm->ifm_media;
   1269  1.1       pk 	u_int8_t plscc, phycc;
   1270  1.1       pk 
   1271  1.4      mrg #if defined(SUN4U) || defined(__GNUC__)
   1272  1.4      mrg 	(void)&t;
   1273  1.4      mrg #endif
   1274  1.1       pk 	if (IFM_TYPE(newmedia) != IFM_ETHER)
   1275  1.1       pk 		return (EINVAL);
   1276  1.1       pk 
   1277  1.1       pk 	plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
   1278  1.1       pk 	phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
   1279  1.1       pk 
   1280  1.1       pk 	if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
   1281  1.1       pk 		phycc |= QE_MR_PHYCC_ASEL;
   1282  1.1       pk 	else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
   1283  1.1       pk 		plscc |= QE_MR_PLSCC_TP;
   1284  1.1       pk 	else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
   1285  1.1       pk 		plscc |= QE_MR_PLSCC_AUI;
   1286  1.1       pk 
   1287  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
   1288  1.1       pk 	bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
   1289  1.1       pk 
   1290  1.1       pk 	return (0);
   1291  1.1       pk }
   1292