spif.c revision 1.18 1 1.18 drochner /* $NetBSD: spif.c,v 1.18 2008/06/11 21:25:31 drochner Exp $ */
2 1.1 mrg /* $OpenBSD: spif.c,v 1.12 2003/10/03 16:44:51 miod Exp $ */
3 1.1 mrg
4 1.1 mrg /*
5 1.1 mrg * Copyright (c) 1999-2002 Jason L. Wright (jason (at) thought.net)
6 1.1 mrg * All rights reserved.
7 1.1 mrg *
8 1.1 mrg * Redistribution and use in source and binary forms, with or without
9 1.1 mrg * modification, are permitted provided that the following conditions
10 1.1 mrg * are met:
11 1.1 mrg * 1. Redistributions of source code must retain the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer.
13 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mrg * notice, this list of conditions and the following disclaimer in the
15 1.1 mrg * documentation and/or other materials provided with the distribution.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
19 1.1 mrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
20 1.1 mrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
21 1.1 mrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
22 1.1 mrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
23 1.1 mrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
25 1.1 mrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
26 1.1 mrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 mrg * POSSIBILITY OF SUCH DAMAGE.
28 1.1 mrg *
29 1.1 mrg * Effort sponsored in part by the Defense Advanced Research Projects
30 1.1 mrg * Agency (DARPA) and Air Force Research Laboratory, Air Force
31 1.1 mrg * Materiel Command, USAF, under agreement number F30602-01-2-0537.
32 1.1 mrg *
33 1.1 mrg */
34 1.1 mrg
35 1.1 mrg /*
36 1.1 mrg * Driver for the SUNW,spif: 8 serial, 1 parallel sbus board
37 1.1 mrg * based heavily on Iain Hibbert's driver for the MAGMA cards
38 1.1 mrg */
39 1.1 mrg
40 1.1 mrg /* Ported to NetBSD 2.0 by Hauke Fath */
41 1.1 mrg
42 1.1 mrg
43 1.1 mrg #include <sys/cdefs.h>
44 1.18 drochner __KERNEL_RCSID(0, "$NetBSD: spif.c,v 1.18 2008/06/11 21:25:31 drochner Exp $");
45 1.1 mrg
46 1.1 mrg #include "spif.h"
47 1.1 mrg #if NSPIF > 0
48 1.1 mrg
49 1.1 mrg #include <sys/param.h>
50 1.1 mrg #include <sys/systm.h>
51 1.1 mrg #include <sys/proc.h>
52 1.1 mrg #include <sys/device.h>
53 1.1 mrg #include <sys/file.h>
54 1.1 mrg #include <sys/ioctl.h>
55 1.1 mrg #include <sys/malloc.h>
56 1.1 mrg #include <sys/tty.h>
57 1.1 mrg #include <sys/time.h>
58 1.1 mrg #include <sys/kernel.h>
59 1.1 mrg #include <sys/syslog.h>
60 1.1 mrg #include <sys/conf.h>
61 1.1 mrg #include <sys/errno.h>
62 1.6 yamt #include <sys/kauth.h>
63 1.11 ad #include <sys/intr.h>
64 1.1 mrg
65 1.12 ad #include <sys/bus.h>
66 1.1 mrg #include <machine/autoconf.h>
67 1.1 mrg #include <machine/promlib.h>
68 1.1 mrg
69 1.1 mrg #include <dev/sbus/sbusvar.h>
70 1.1 mrg
71 1.1 mrg #include <dev/sbus/spifvar.h>
72 1.1 mrg #include <dev/sbus/spifreg.h>
73 1.1 mrg
74 1.1 mrg
75 1.1 mrg /* Autoconfig stuff */
76 1.1 mrg
77 1.1 mrg CFATTACH_DECL(spif, sizeof(struct spif_softc),
78 1.1 mrg spif_match, spif_attach, NULL, NULL);
79 1.1 mrg
80 1.1 mrg CFATTACH_DECL(stty, sizeof(struct stty_softc),
81 1.1 mrg stty_match, stty_attach, NULL, NULL);
82 1.1 mrg
83 1.1 mrg CFATTACH_DECL(sbpp, sizeof(struct sbpp_softc),
84 1.1 mrg sbpp_match, sbpp_attach, NULL, NULL);
85 1.1 mrg
86 1.1 mrg extern struct cfdriver spif_cd;
87 1.1 mrg extern struct cfdriver stty_cd;
88 1.1 mrg extern struct cfdriver sbpp_cd;
89 1.1 mrg
90 1.1 mrg dev_type_open(stty_open);
91 1.1 mrg dev_type_close(stty_close);
92 1.1 mrg dev_type_read(stty_read);
93 1.1 mrg dev_type_write(stty_write);
94 1.1 mrg dev_type_ioctl(stty_ioctl);
95 1.1 mrg dev_type_stop(stty_stop);
96 1.1 mrg dev_type_tty(stty_tty);
97 1.1 mrg dev_type_poll(stty_poll);
98 1.1 mrg
99 1.1 mrg const struct cdevsw stty_cdevsw = {
100 1.1 mrg stty_open, stty_close, stty_read, stty_write, stty_ioctl,
101 1.1 mrg stty_stop, stty_tty, stty_poll, nommap, ttykqfilter, D_TTY
102 1.1 mrg };
103 1.1 mrg
104 1.1 mrg dev_type_open(sbpp_open);
105 1.1 mrg dev_type_close(sbpp_close);
106 1.1 mrg dev_type_read(sbpp_read);
107 1.1 mrg dev_type_write(sbpp_write);
108 1.1 mrg dev_type_ioctl(sbpp_ioctl);
109 1.1 mrg dev_type_poll(sbpp_poll);
110 1.1 mrg
111 1.1 mrg const struct cdevsw sbpp_cdevsw = {
112 1.1 mrg sbpp_open, sbpp_close, sbpp_read, sbpp_write, sbpp_ioctl,
113 1.1 mrg nostop, notty, sbpp_poll, nommap, nokqfilter,
114 1.1 mrg };
115 1.1 mrg
116 1.1 mrg
117 1.1 mrg /* normal STC access */
118 1.1 mrg #define STC_WRITE(sc,r,v) \
119 1.1 mrg bus_space_write_1((sc)->sc_bustag, (sc)->sc_stch, (r), (v))
120 1.1 mrg #define STC_READ(sc,r) \
121 1.1 mrg bus_space_read_1((sc)->sc_bustag, (sc)->sc_stch, (r))
122 1.1 mrg
123 1.1 mrg /* IACK STC access */
124 1.1 mrg #define ISTC_WRITE(sc,r,v) \
125 1.1 mrg bus_space_write_1((sc)->sc_bustag, (sc)->sc_istch, (r), (v))
126 1.1 mrg #define ISTC_READ(sc,r) \
127 1.1 mrg bus_space_read_1((sc)->sc_bustag, (sc)->sc_istch, (r))
128 1.1 mrg
129 1.1 mrg /* PPC access */
130 1.1 mrg #define PPC_WRITE(sc,r,v) \
131 1.1 mrg bus_space_write_1((sc)->sc_bustag, (sc)->sc_ppch, (r), (v))
132 1.1 mrg #define PPC_READ(sc,r) \
133 1.1 mrg bus_space_read_1((sc)->sc_bustag, (sc)->sc_ppch, (r))
134 1.1 mrg
135 1.1 mrg #define DTR_WRITE(sc,port,v) \
136 1.1 mrg do { \
137 1.1 mrg sc->sc_ttys->sc_port[(port)].sp_dtr = v; \
138 1.1 mrg bus_space_write_1((sc)->sc_bustag, \
139 1.1 mrg sc->sc_dtrh, port, (v == 0) ? 1 : 0); \
140 1.1 mrg } while (0)
141 1.1 mrg
142 1.1 mrg #define DTR_READ(sc,port) ((sc)->sc_ttys->sc_port[(port)].sp_dtr)
143 1.1 mrg
144 1.1 mrg
145 1.1 mrg int
146 1.1 mrg spif_match(parent, vcf, aux)
147 1.1 mrg struct device *parent;
148 1.1 mrg struct cfdata *vcf;
149 1.1 mrg void *aux;
150 1.1 mrg {
151 1.1 mrg struct sbus_attach_args *sa = aux;
152 1.1 mrg
153 1.1 mrg if (strcmp(vcf->cf_name, sa->sa_name) &&
154 1.1 mrg strcmp("SUNW,spif", sa->sa_name))
155 1.1 mrg return (0);
156 1.1 mrg return (1);
157 1.1 mrg }
158 1.1 mrg
159 1.2 perry void
160 1.1 mrg spif_attach(parent, self, aux)
161 1.1 mrg struct device *parent, *self;
162 1.1 mrg void *aux;
163 1.1 mrg {
164 1.18 drochner struct spif_softc *sc = device_private(self);
165 1.1 mrg struct sbus_attach_args *sa = aux;
166 1.1 mrg
167 1.1 mrg if (sa->sa_nintr != 2) {
168 1.1 mrg printf(": expected %d interrupts, got %d\n", 2, sa->sa_nintr);
169 1.1 mrg return;
170 1.1 mrg }
171 1.1 mrg
172 1.1 mrg if (sa->sa_nreg != 1) {
173 1.1 mrg printf(": expected %d registers, got %d\n", 1, sa->sa_nreg);
174 1.1 mrg return;
175 1.1 mrg }
176 1.1 mrg
177 1.1 mrg sc->sc_bustag = sa->sa_bustag;
178 1.1 mrg if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
179 1.1 mrg sa->sa_offset, sa->sa_size,
180 1.1 mrg 0, &sc->sc_regh) != 0) {
181 1.1 mrg printf(": can't map registers\n");
182 1.1 mrg return;
183 1.1 mrg }
184 1.1 mrg
185 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
186 1.1 mrg DTR_REG_OFFSET, DTR_REG_LEN, &sc->sc_dtrh) != 0) {
187 1.1 mrg printf(": can't map dtr regs\n");
188 1.1 mrg goto fail_unmapregs;
189 1.1 mrg }
190 1.1 mrg
191 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
192 1.1 mrg STC_REG_OFFSET, STC_REG_LEN, &sc->sc_stch) != 0) {
193 1.1 mrg printf(": can't map dtr regs\n");
194 1.1 mrg goto fail_unmapregs;
195 1.1 mrg }
196 1.1 mrg
197 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
198 1.1 mrg ISTC_REG_OFFSET, ISTC_REG_LEN, &sc->sc_istch) != 0) {
199 1.1 mrg printf(": can't map dtr regs\n");
200 1.1 mrg goto fail_unmapregs;
201 1.1 mrg }
202 1.1 mrg
203 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
204 1.1 mrg PPC_REG_OFFSET, PPC_REG_LEN, &sc->sc_ppch) != 0) {
205 1.1 mrg printf(": can't map dtr regs\n");
206 1.1 mrg goto fail_unmapregs;
207 1.1 mrg }
208 1.1 mrg
209 1.1 mrg sc->sc_ppcih = bus_intr_establish(sa->sa_bustag,
210 1.1 mrg sa->sa_intr[PARALLEL_INTR].oi_pri, IPL_SERIAL, spif_ppcintr, sc);
211 1.1 mrg if (sc->sc_ppcih == NULL) {
212 1.1 mrg printf(": failed to establish ppc interrupt\n");
213 1.1 mrg goto fail_unmapregs;
214 1.1 mrg }
215 1.1 mrg
216 1.1 mrg sc->sc_stcih = bus_intr_establish(sa->sa_bustag,
217 1.1 mrg sa->sa_intr[SERIAL_INTR].oi_pri, IPL_SERIAL, spif_stcintr, sc);
218 1.1 mrg if (sc->sc_stcih == NULL) {
219 1.1 mrg printf(": failed to establish stc interrupt\n");
220 1.1 mrg goto fail_unmapregs;
221 1.1 mrg }
222 1.1 mrg
223 1.11 ad sc->sc_softih = softint_establish(SOFTINT_SERIAL, spif_softintr, sc);
224 1.1 mrg if (sc->sc_softih == NULL) {
225 1.1 mrg printf(": can't get soft intr\n");
226 1.1 mrg goto fail_unmapregs;
227 1.1 mrg }
228 1.1 mrg
229 1.1 mrg sc->sc_node = sa->sa_node;
230 1.1 mrg
231 1.1 mrg sc->sc_rev = prom_getpropint(sc->sc_node, "revlev", 0);
232 1.1 mrg
233 1.1 mrg sc->sc_osc = prom_getpropint(sc->sc_node, "verosc", 0);
234 1.1 mrg switch (sc->sc_osc) {
235 1.1 mrg case SPIF_OSC10:
236 1.1 mrg sc->sc_osc = 10000000;
237 1.1 mrg break;
238 1.1 mrg case SPIF_OSC9:
239 1.1 mrg default:
240 1.1 mrg sc->sc_osc = 9830400;
241 1.1 mrg break;
242 1.1 mrg }
243 1.1 mrg
244 1.1 mrg sc->sc_nser = 8;
245 1.1 mrg sc->sc_npar = 1;
246 1.1 mrg
247 1.1 mrg sc->sc_rev2 = STC_READ(sc, STC_GFRCR);
248 1.1 mrg STC_WRITE(sc, STC_GSVR, 0);
249 1.1 mrg
250 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_RESET | CD180_CCR_RESETALL);
251 1.1 mrg while (STC_READ(sc, STC_GSVR) != 0xff);
252 1.1 mrg while (STC_READ(sc, STC_GFRCR) != sc->sc_rev2);
253 1.1 mrg
254 1.1 mrg STC_WRITE(sc, STC_PPRH, CD180_PPRH);
255 1.1 mrg STC_WRITE(sc, STC_PPRL, CD180_PPRL);
256 1.1 mrg STC_WRITE(sc, STC_MSMR, SPIF_MSMR);
257 1.1 mrg STC_WRITE(sc, STC_TSMR, SPIF_TSMR);
258 1.1 mrg STC_WRITE(sc, STC_RSMR, SPIF_RSMR);
259 1.1 mrg STC_WRITE(sc, STC_GSVR, 0);
260 1.1 mrg STC_WRITE(sc, STC_GSCR1, 0);
261 1.1 mrg STC_WRITE(sc, STC_GSCR2, 0);
262 1.1 mrg STC_WRITE(sc, STC_GSCR3, 0);
263 1.1 mrg
264 1.1 mrg printf(": rev %x chiprev %x osc %sMHz\n",
265 1.1 mrg sc->sc_rev, sc->sc_rev2, clockfreq(sc->sc_osc));
266 1.1 mrg
267 1.1 mrg (void)config_found(self, stty_match, NULL);
268 1.1 mrg (void)config_found(self, sbpp_match, NULL);
269 1.1 mrg
270 1.1 mrg return;
271 1.1 mrg
272 1.1 mrg fail_unmapregs:
273 1.1 mrg bus_space_unmap(sa->sa_bustag, sc->sc_regh, sa->sa_size);
274 1.1 mrg }
275 1.1 mrg
276 1.1 mrg int
277 1.1 mrg stty_match(parent, vcf, aux)
278 1.1 mrg struct device *parent;
279 1.1 mrg struct cfdata *vcf;
280 1.1 mrg void *aux;
281 1.1 mrg {
282 1.18 drochner struct spif_softc *sc = device_private(parent);
283 1.1 mrg
284 1.1 mrg return (aux == stty_match && sc->sc_ttys == NULL);
285 1.1 mrg }
286 1.1 mrg
287 1.1 mrg void
288 1.1 mrg stty_attach(parent, dev, aux)
289 1.1 mrg struct device *parent, *dev;
290 1.1 mrg void *aux;
291 1.1 mrg {
292 1.18 drochner struct spif_softc *sc = device_private(parent);
293 1.18 drochner struct stty_softc *ssc = device_private(dev);
294 1.1 mrg int port;
295 1.1 mrg
296 1.1 mrg sc->sc_ttys = ssc;
297 1.1 mrg
298 1.1 mrg for (port = 0; port < sc->sc_nser; port++) {
299 1.1 mrg struct stty_port *sp = &ssc->sc_port[port];
300 1.1 mrg struct tty *tp;
301 1.1 mrg
302 1.1 mrg DTR_WRITE(sc, port, 0);
303 1.1 mrg
304 1.1 mrg tp = ttymalloc();
305 1.1 mrg
306 1.1 mrg tp->t_oproc = stty_start;
307 1.1 mrg tp->t_param = stty_param;
308 1.1 mrg
309 1.1 mrg sp->sp_tty = tp;
310 1.1 mrg sp->sp_sc = sc;
311 1.1 mrg sp->sp_channel = port;
312 1.1 mrg
313 1.1 mrg sp->sp_rbuf = malloc(STTY_RBUF_SIZE, M_DEVBUF, M_NOWAIT);
314 1.1 mrg if(sp->sp_rbuf == NULL)
315 1.1 mrg break;
316 1.1 mrg
317 1.1 mrg sp->sp_rend = sp->sp_rbuf + STTY_RBUF_SIZE;
318 1.1 mrg }
319 1.1 mrg
320 1.1 mrg ssc->sc_nports = port;
321 1.1 mrg
322 1.1 mrg printf(": %d tty%s\n", port, port == 1 ? "" : "s");
323 1.1 mrg }
324 1.1 mrg
325 1.1 mrg int
326 1.17 cegger stty_open(dev_t dev, int flags, int mode, struct lwp *l)
327 1.1 mrg {
328 1.1 mrg struct spif_softc *csc;
329 1.1 mrg struct stty_softc *sc;
330 1.1 mrg struct stty_port *sp;
331 1.1 mrg struct tty *tp;
332 1.1 mrg int card = SPIF_CARD(dev);
333 1.1 mrg int port = SPIF_PORT(dev);
334 1.1 mrg
335 1.17 cegger sc = device_lookup_private(&stty_cd, card);
336 1.17 cegger csc = device_lookup_private(&spif_cd, card);
337 1.1 mrg if (sc == NULL || csc == NULL)
338 1.1 mrg return (ENXIO);
339 1.1 mrg
340 1.1 mrg if (port >= sc->sc_nports)
341 1.1 mrg return (ENXIO);
342 1.1 mrg
343 1.1 mrg sp = &sc->sc_port[port];
344 1.1 mrg tp = sp->sp_tty;
345 1.1 mrg tp->t_dev = dev;
346 1.1 mrg
347 1.8 elad if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
348 1.8 elad return (EBUSY);
349 1.8 elad
350 1.13 ad mutex_spin_enter(&tty_lock);
351 1.1 mrg if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
352 1.1 mrg ttychars(tp);
353 1.1 mrg tp->t_iflag = TTYDEF_IFLAG;
354 1.1 mrg tp->t_oflag = TTYDEF_OFLAG;
355 1.1 mrg tp->t_cflag = TTYDEF_CFLAG;
356 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_CLOCAL))
357 1.1 mrg SET(tp->t_cflag, CLOCAL);
358 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_CRTSCTS))
359 1.1 mrg SET(tp->t_cflag, CRTSCTS);
360 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_MDMBUF))
361 1.1 mrg SET(tp->t_cflag, MDMBUF);
362 1.1 mrg tp->t_lflag = TTYDEF_LFLAG;
363 1.1 mrg tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
364 1.1 mrg
365 1.1 mrg sp->sp_rput = sp->sp_rget = sp->sp_rbuf;
366 1.1 mrg
367 1.1 mrg STC_WRITE(csc, STC_CAR, sp->sp_channel);
368 1.1 mrg stty_write_ccr(csc, CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
369 1.1 mrg STC_WRITE(csc, STC_CAR, sp->sp_channel);
370 1.1 mrg
371 1.1 mrg stty_param(tp, &tp->t_termios);
372 1.1 mrg
373 1.1 mrg ttsetwater(tp);
374 1.1 mrg
375 1.1 mrg STC_WRITE(csc, STC_SRER, CD180_SRER_CD | CD180_SRER_RXD);
376 1.1 mrg
377 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_SOFTCAR) || sp->sp_carrier)
378 1.1 mrg SET(tp->t_state, TS_CARR_ON);
379 1.1 mrg else
380 1.1 mrg CLR(tp->t_state, TS_CARR_ON);
381 1.1 mrg }
382 1.1 mrg
383 1.1 mrg if (!ISSET(flags, O_NONBLOCK)) {
384 1.1 mrg while (!ISSET(tp->t_cflag, CLOCAL) &&
385 1.1 mrg !ISSET(tp->t_state, TS_CARR_ON)) {
386 1.1 mrg int error;
387 1.16 ad error = ttysleep(tp, &tp->t_rawcv, true, 0);
388 1.1 mrg if (error != 0) {
389 1.13 ad mutex_spin_exit(&tty_lock);
390 1.1 mrg return (error);
391 1.1 mrg }
392 1.1 mrg }
393 1.1 mrg }
394 1.13 ad mutex_spin_exit(&tty_lock);
395 1.1 mrg
396 1.1 mrg return ((*tp->t_linesw->l_open)(dev, tp));
397 1.1 mrg }
398 1.1 mrg
399 1.1 mrg int
400 1.17 cegger stty_close(dev_t dev, int flags, int mode, struct lwp *l)
401 1.1 mrg {
402 1.17 cegger struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
403 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
404 1.1 mrg struct spif_softc *csc = sp->sp_sc;
405 1.1 mrg struct tty *tp = sp->sp_tty;
406 1.1 mrg int port = SPIF_PORT(dev);
407 1.1 mrg int s;
408 1.1 mrg
409 1.1 mrg (*tp->t_linesw->l_close)(tp, flags);
410 1.1 mrg s = spltty();
411 1.1 mrg
412 1.1 mrg if (ISSET(tp->t_cflag, HUPCL) || !ISSET(tp->t_state, TS_ISOPEN)) {
413 1.1 mrg stty_modem_control(sp, 0, DMSET);
414 1.1 mrg STC_WRITE(csc, STC_CAR, port);
415 1.1 mrg STC_WRITE(csc, STC_CCR,
416 1.1 mrg CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
417 1.1 mrg }
418 1.1 mrg
419 1.1 mrg splx(s);
420 1.1 mrg ttyclose(tp);
421 1.1 mrg return (0);
422 1.1 mrg }
423 1.1 mrg
424 1.1 mrg int
425 1.17 cegger stty_ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
426 1.1 mrg {
427 1.18 drochner struct stty_softc *stc = device_lookup_private(&stty_cd,
428 1.18 drochner SPIF_CARD(dev));
429 1.1 mrg struct stty_port *sp = &stc->sc_port[SPIF_PORT(dev)];
430 1.1 mrg struct spif_softc *sc = sp->sp_sc;
431 1.1 mrg struct tty *tp = sp->sp_tty;
432 1.1 mrg int error;
433 1.1 mrg
434 1.4 christos error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flags, l);
435 1.1 mrg if (error >= 0)
436 1.1 mrg return (error);
437 1.1 mrg
438 1.4 christos error = ttioctl(tp, cmd, data, flags, l);
439 1.1 mrg if (error >= 0)
440 1.1 mrg return (error);
441 1.1 mrg
442 1.1 mrg error = 0;
443 1.1 mrg
444 1.1 mrg switch (cmd) {
445 1.1 mrg case TIOCSBRK:
446 1.1 mrg SET(sp->sp_flags, STTYF_SET_BREAK);
447 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
448 1.1 mrg STC_WRITE(sc, STC_SRER,
449 1.1 mrg STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
450 1.1 mrg break;
451 1.1 mrg case TIOCCBRK:
452 1.1 mrg SET(sp->sp_flags, STTYF_CLR_BREAK);
453 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
454 1.1 mrg STC_WRITE(sc, STC_SRER,
455 1.1 mrg STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
456 1.1 mrg break;
457 1.1 mrg case TIOCSDTR:
458 1.1 mrg stty_modem_control(sp, TIOCM_DTR, DMBIS);
459 1.1 mrg break;
460 1.1 mrg case TIOCCDTR:
461 1.1 mrg stty_modem_control(sp, TIOCM_DTR, DMBIC);
462 1.1 mrg break;
463 1.1 mrg case TIOCMBIS:
464 1.1 mrg stty_modem_control(sp, *((int *)data), DMBIS);
465 1.1 mrg break;
466 1.1 mrg case TIOCMBIC:
467 1.1 mrg stty_modem_control(sp, *((int *)data), DMBIC);
468 1.1 mrg break;
469 1.1 mrg case TIOCMGET:
470 1.1 mrg *((int *)data) = stty_modem_control(sp, 0, DMGET);
471 1.1 mrg break;
472 1.1 mrg case TIOCMSET:
473 1.1 mrg stty_modem_control(sp, *((int *)data), DMSET);
474 1.1 mrg break;
475 1.1 mrg case TIOCGFLAGS:
476 1.1 mrg *((int *)data) = sp->sp_openflags;
477 1.1 mrg break;
478 1.1 mrg case TIOCSFLAGS:
479 1.9 elad if (kauth_authorize_device_tty(l->l_cred,
480 1.9 elad KAUTH_DEVICE_TTY_PRIVSET, tp))
481 1.1 mrg error = EPERM;
482 1.1 mrg else
483 1.1 mrg sp->sp_openflags = *((int *)data) &
484 1.1 mrg (TIOCFLAG_SOFTCAR | TIOCFLAG_CLOCAL |
485 1.1 mrg TIOCFLAG_CRTSCTS | TIOCFLAG_MDMBUF);
486 1.1 mrg break;
487 1.1 mrg default:
488 1.1 mrg error = ENOTTY;
489 1.1 mrg }
490 1.1 mrg
491 1.1 mrg return (error);
492 1.1 mrg }
493 1.1 mrg
494 1.1 mrg int
495 1.1 mrg stty_modem_control(sp, bits, how)
496 1.1 mrg struct stty_port *sp;
497 1.1 mrg int bits, how;
498 1.1 mrg {
499 1.1 mrg struct spif_softc *csc = sp->sp_sc;
500 1.1 mrg struct tty *tp = sp->sp_tty;
501 1.1 mrg int s, msvr;
502 1.1 mrg
503 1.1 mrg s = spltty();
504 1.1 mrg STC_WRITE(csc, STC_CAR, sp->sp_channel);
505 1.1 mrg
506 1.1 mrg switch (how) {
507 1.1 mrg case DMGET:
508 1.1 mrg bits = TIOCM_LE;
509 1.1 mrg if (DTR_READ(csc, sp->sp_channel))
510 1.1 mrg bits |= TIOCM_DTR;
511 1.1 mrg msvr = STC_READ(csc, STC_MSVR);
512 1.1 mrg if (ISSET(msvr, CD180_MSVR_DSR))
513 1.1 mrg bits |= TIOCM_DSR;
514 1.1 mrg if (ISSET(msvr, CD180_MSVR_CD))
515 1.1 mrg bits |= TIOCM_CD;
516 1.1 mrg if (ISSET(msvr, CD180_MSVR_CTS))
517 1.1 mrg bits |= TIOCM_CTS;
518 1.1 mrg if (ISSET(msvr, CD180_MSVR_RTS))
519 1.1 mrg bits |= TIOCM_RTS;
520 1.1 mrg break;
521 1.1 mrg case DMSET:
522 1.1 mrg DTR_WRITE(csc, sp->sp_channel, ISSET(bits, TIOCM_DTR) ? 1 : 0);
523 1.1 mrg if (ISSET(bits, TIOCM_RTS))
524 1.1 mrg STC_WRITE(csc, STC_MSVR,
525 1.1 mrg STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
526 1.1 mrg else
527 1.1 mrg STC_WRITE(csc, STC_MSVR,
528 1.1 mrg STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
529 1.1 mrg break;
530 1.1 mrg case DMBIS:
531 1.1 mrg if (ISSET(bits, TIOCM_DTR))
532 1.1 mrg DTR_WRITE(csc, sp->sp_channel, 1);
533 1.1 mrg if (ISSET(bits, TIOCM_RTS) && !ISSET(tp->t_cflag, CRTSCTS))
534 1.1 mrg STC_WRITE(csc, STC_MSVR,
535 1.1 mrg STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
536 1.1 mrg break;
537 1.1 mrg case DMBIC:
538 1.1 mrg if (ISSET(bits, TIOCM_DTR))
539 1.1 mrg DTR_WRITE(csc, sp->sp_channel, 0);
540 1.1 mrg if (ISSET(bits, TIOCM_RTS))
541 1.1 mrg STC_WRITE(csc, STC_MSVR,
542 1.1 mrg STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
543 1.1 mrg break;
544 1.1 mrg }
545 1.1 mrg
546 1.1 mrg splx(s);
547 1.1 mrg return (bits);
548 1.1 mrg }
549 1.1 mrg
550 1.1 mrg int
551 1.17 cegger stty_param(struct tty *tp, struct termios *t)
552 1.1 mrg {
553 1.18 drochner struct stty_softc *st = device_lookup_private(&stty_cd,
554 1.18 drochner SPIF_CARD(tp->t_dev));
555 1.1 mrg struct stty_port *sp = &st->sc_port[SPIF_PORT(tp->t_dev)];
556 1.1 mrg struct spif_softc *sc = sp->sp_sc;
557 1.1 mrg u_int8_t rbprl, rbprh, tbprl, tbprh;
558 1.1 mrg int s, opt;
559 1.1 mrg
560 1.1 mrg if (t->c_ospeed &&
561 1.1 mrg stty_compute_baud(t->c_ospeed, sc->sc_osc, &tbprl, &tbprh))
562 1.1 mrg return (EINVAL);
563 1.1 mrg
564 1.1 mrg if (t->c_ispeed &&
565 1.1 mrg stty_compute_baud(t->c_ispeed, sc->sc_osc, &rbprl, &rbprh))
566 1.1 mrg return (EINVAL);
567 1.1 mrg
568 1.1 mrg s = spltty();
569 1.1 mrg
570 1.1 mrg /* hang up line if ospeed is zero, otherwise raise DTR */
571 1.1 mrg stty_modem_control(sp, TIOCM_DTR,
572 1.1 mrg (t->c_ospeed == 0 ? DMBIC : DMBIS));
573 1.1 mrg
574 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
575 1.1 mrg
576 1.1 mrg opt = 0;
577 1.1 mrg if (ISSET(t->c_cflag, PARENB)) {
578 1.1 mrg opt |= CD180_COR1_PARMODE_NORMAL;
579 1.1 mrg opt |= (ISSET(t->c_cflag, PARODD) ?
580 1.1 mrg CD180_COR1_ODDPAR :
581 1.1 mrg CD180_COR1_EVENPAR);
582 1.1 mrg }
583 1.1 mrg else
584 1.1 mrg opt |= CD180_COR1_PARMODE_NO;
585 1.1 mrg
586 1.1 mrg if (!ISSET(t->c_iflag, INPCK))
587 1.1 mrg opt |= CD180_COR1_IGNPAR;
588 1.1 mrg
589 1.1 mrg if (ISSET(t->c_cflag, CSTOPB))
590 1.1 mrg opt |= CD180_COR1_STOP2;
591 1.1 mrg
592 1.1 mrg switch (t->c_cflag & CSIZE) {
593 1.1 mrg case CS5:
594 1.1 mrg opt |= CD180_COR1_CS5;
595 1.1 mrg break;
596 1.1 mrg case CS6:
597 1.1 mrg opt |= CD180_COR1_CS6;
598 1.1 mrg break;
599 1.1 mrg case CS7:
600 1.1 mrg opt |= CD180_COR1_CS7;
601 1.1 mrg break;
602 1.1 mrg default:
603 1.1 mrg opt |= CD180_COR1_CS8;
604 1.1 mrg break;
605 1.1 mrg }
606 1.1 mrg STC_WRITE(sc, STC_COR1, opt);
607 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG1);
608 1.1 mrg
609 1.1 mrg opt = CD180_COR2_ETC;
610 1.1 mrg if (ISSET(t->c_cflag, CRTSCTS))
611 1.1 mrg opt |= CD180_COR2_CTSAE;
612 1.1 mrg STC_WRITE(sc, STC_COR2, opt);
613 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG2);
614 1.1 mrg
615 1.1 mrg STC_WRITE(sc, STC_COR3, STTY_RX_FIFO_THRESHOLD);
616 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG3);
617 1.1 mrg
618 1.1 mrg STC_WRITE(sc, STC_SCHR1, 0x11);
619 1.1 mrg STC_WRITE(sc, STC_SCHR2, 0x13);
620 1.1 mrg STC_WRITE(sc, STC_SCHR3, 0x11);
621 1.1 mrg STC_WRITE(sc, STC_SCHR4, 0x13);
622 1.1 mrg STC_WRITE(sc, STC_RTPR, 0x12);
623 1.1 mrg
624 1.1 mrg STC_WRITE(sc, STC_MCOR1, CD180_MCOR1_CDZD | STTY_RX_DTR_THRESHOLD);
625 1.1 mrg STC_WRITE(sc, STC_MCOR2, CD180_MCOR2_CDOD);
626 1.1 mrg STC_WRITE(sc, STC_MCR, 0);
627 1.1 mrg
628 1.1 mrg if (t->c_ospeed) {
629 1.1 mrg STC_WRITE(sc, STC_TBPRH, tbprh);
630 1.1 mrg STC_WRITE(sc, STC_TBPRL, tbprl);
631 1.1 mrg }
632 1.1 mrg
633 1.1 mrg if (t->c_ispeed) {
634 1.1 mrg STC_WRITE(sc, STC_RBPRH, rbprh);
635 1.1 mrg STC_WRITE(sc, STC_RBPRL, rbprl);
636 1.1 mrg }
637 1.1 mrg
638 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_CHAN |
639 1.1 mrg CD180_CCR_CHAN_TXEN | CD180_CCR_CHAN_RXEN);
640 1.1 mrg
641 1.1 mrg sp->sp_carrier = STC_READ(sc, STC_MSVR) & CD180_MSVR_CD;
642 1.1 mrg
643 1.1 mrg splx(s);
644 1.1 mrg return (0);
645 1.1 mrg }
646 1.1 mrg
647 1.1 mrg int
648 1.17 cegger stty_read(dev_t dev, struct uio *uio, int flags)
649 1.1 mrg {
650 1.17 cegger struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
651 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
652 1.1 mrg struct tty *tp = sp->sp_tty;
653 1.1 mrg
654 1.1 mrg return ((*tp->t_linesw->l_read)(tp, uio, flags));
655 1.1 mrg }
656 1.1 mrg
657 1.1 mrg int
658 1.17 cegger stty_write(dev_t dev, struct uio *uio, int flags)
659 1.1 mrg {
660 1.17 cegger struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
661 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
662 1.1 mrg struct tty *tp = sp->sp_tty;
663 1.1 mrg
664 1.1 mrg return ((*tp->t_linesw->l_write)(tp, uio, flags));
665 1.1 mrg }
666 1.1 mrg
667 1.1 mrg int
668 1.17 cegger stty_poll(dev_t dev, int events, struct lwp *l)
669 1.1 mrg {
670 1.17 cegger struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
671 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
672 1.1 mrg struct tty *tp = sp->sp_tty;
673 1.2 perry
674 1.4 christos return ((*tp->t_linesw->l_poll)(tp, events, l));
675 1.1 mrg }
676 1.1 mrg
677 1.1 mrg struct tty *
678 1.17 cegger stty_tty(dev_t dev)
679 1.1 mrg {
680 1.17 cegger struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
681 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
682 1.1 mrg
683 1.1 mrg return (sp->sp_tty);
684 1.1 mrg }
685 1.1 mrg
686 1.1 mrg void
687 1.17 cegger stty_stop(struct tty *tp, int flags)
688 1.1 mrg {
689 1.18 drochner struct stty_softc *sc = device_lookup_private(&stty_cd,
690 1.18 drochner SPIF_CARD(tp->t_dev));
691 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(tp->t_dev)];
692 1.1 mrg int s;
693 1.1 mrg
694 1.1 mrg s = spltty();
695 1.1 mrg if (ISSET(tp->t_state, TS_BUSY)) {
696 1.1 mrg if (!ISSET(tp->t_state, TS_TTSTOP))
697 1.1 mrg SET(tp->t_state, TS_FLUSH);
698 1.1 mrg SET(sp->sp_flags, STTYF_STOP);
699 1.1 mrg }
700 1.1 mrg splx(s);
701 1.1 mrg }
702 1.1 mrg
703 1.1 mrg void
704 1.17 cegger stty_start(struct tty *tp)
705 1.1 mrg {
706 1.18 drochner struct stty_softc *stc = device_lookup_private(&stty_cd,
707 1.18 drochner SPIF_CARD(tp->t_dev));
708 1.1 mrg struct stty_port *sp = &stc->sc_port[SPIF_PORT(tp->t_dev)];
709 1.1 mrg struct spif_softc *sc = sp->sp_sc;
710 1.1 mrg int s;
711 1.1 mrg
712 1.1 mrg s = spltty();
713 1.1 mrg
714 1.1 mrg if (!ISSET(tp->t_state, TS_TTSTOP | TS_TIMEOUT | TS_BUSY)) {
715 1.14 ad if (ttypull(tp)) {
716 1.1 mrg sp->sp_txc = ndqb(&tp->t_outq, 0);
717 1.1 mrg sp->sp_txp = tp->t_outq.c_cf;
718 1.1 mrg SET(tp->t_state, TS_BUSY);
719 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
720 1.1 mrg STC_WRITE(sc, STC_SRER,
721 1.1 mrg STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
722 1.1 mrg }
723 1.1 mrg }
724 1.1 mrg
725 1.1 mrg splx(s);
726 1.1 mrg }
727 1.1 mrg
728 1.1 mrg int
729 1.1 mrg spif_stcintr_rxexception(sc, needsoftp)
730 1.1 mrg struct spif_softc *sc;
731 1.1 mrg int *needsoftp;
732 1.1 mrg {
733 1.1 mrg struct stty_port *sp;
734 1.1 mrg u_int8_t channel, *ptr;
735 1.1 mrg
736 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
737 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
738 1.1 mrg ptr = sp->sp_rput;
739 1.1 mrg *ptr++ = STC_READ(sc, STC_RCSR);
740 1.1 mrg *ptr++ = STC_READ(sc, STC_RDR);
741 1.1 mrg if (ptr == sp->sp_rend)
742 1.1 mrg ptr = sp->sp_rbuf;
743 1.1 mrg if (ptr == sp->sp_rget) {
744 1.1 mrg if (ptr == sp->sp_rbuf)
745 1.1 mrg ptr = sp->sp_rend;
746 1.1 mrg ptr -= 2;
747 1.1 mrg SET(sp->sp_flags, STTYF_RING_OVERFLOW);
748 1.1 mrg }
749 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
750 1.1 mrg *needsoftp = 1;
751 1.1 mrg sp->sp_rput = ptr;
752 1.1 mrg return (1);
753 1.1 mrg }
754 1.1 mrg
755 1.1 mrg int
756 1.1 mrg spif_stcintr_rx(sc, needsoftp)
757 1.1 mrg struct spif_softc *sc;
758 1.1 mrg int *needsoftp;
759 1.1 mrg {
760 1.1 mrg struct stty_port *sp;
761 1.1 mrg u_int8_t channel, *ptr, cnt, rcsr;
762 1.1 mrg int i;
763 1.1 mrg
764 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
765 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
766 1.1 mrg ptr = sp->sp_rput;
767 1.1 mrg cnt = STC_READ(sc, STC_RDCR);
768 1.1 mrg for (i = 0; i < cnt; i++) {
769 1.1 mrg *ptr++ = 0;
770 1.1 mrg rcsr = STC_READ(sc, STC_RCSR);
771 1.1 mrg *ptr++ = STC_READ(sc, STC_RDR);
772 1.1 mrg if (ptr == sp->sp_rend)
773 1.1 mrg ptr = sp->sp_rbuf;
774 1.1 mrg if (ptr == sp->sp_rget) {
775 1.1 mrg if (ptr == sp->sp_rbuf)
776 1.1 mrg ptr = sp->sp_rend;
777 1.1 mrg ptr -= 2;
778 1.1 mrg SET(sp->sp_flags, STTYF_RING_OVERFLOW);
779 1.1 mrg break;
780 1.1 mrg }
781 1.1 mrg }
782 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
783 1.1 mrg if (cnt) {
784 1.1 mrg *needsoftp = 1;
785 1.1 mrg sp->sp_rput = ptr;
786 1.1 mrg }
787 1.1 mrg return (1);
788 1.1 mrg }
789 1.1 mrg
790 1.1 mrg int
791 1.1 mrg spif_stcintr_tx(sc, needsoftp)
792 1.1 mrg struct spif_softc *sc;
793 1.1 mrg int *needsoftp;
794 1.1 mrg {
795 1.1 mrg struct stty_port *sp;
796 1.1 mrg u_int8_t channel, ch;
797 1.1 mrg int cnt = 0;
798 1.1 mrg
799 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
800 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
801 1.1 mrg if (!ISSET(sp->sp_flags, STTYF_STOP)) {
802 1.1 mrg if (ISSET(sp->sp_flags, STTYF_SET_BREAK)) {
803 1.1 mrg STC_WRITE(sc, STC_TDR, 0);
804 1.1 mrg STC_WRITE(sc, STC_TDR, 0x81);
805 1.1 mrg CLR(sp->sp_flags, STTYF_SET_BREAK);
806 1.1 mrg cnt += 2;
807 1.1 mrg }
808 1.1 mrg if (ISSET(sp->sp_flags, STTYF_CLR_BREAK)) {
809 1.1 mrg STC_WRITE(sc, STC_TDR, 0);
810 1.1 mrg STC_WRITE(sc, STC_TDR, 0x83);
811 1.1 mrg CLR(sp->sp_flags, STTYF_CLR_BREAK);
812 1.1 mrg cnt += 2;
813 1.1 mrg }
814 1.1 mrg
815 1.1 mrg while (sp->sp_txc > 0 && cnt < (CD180_TX_FIFO_SIZE-1)) {
816 1.1 mrg ch = *sp->sp_txp;
817 1.1 mrg sp->sp_txc--;
818 1.1 mrg sp->sp_txp++;
819 1.1 mrg
820 1.1 mrg if (ch == 0) {
821 1.1 mrg STC_WRITE(sc, STC_TDR, ch);
822 1.1 mrg cnt++;
823 1.1 mrg }
824 1.1 mrg STC_WRITE(sc, STC_TDR, ch);
825 1.1 mrg cnt++;
826 1.1 mrg }
827 1.1 mrg }
828 1.1 mrg
829 1.1 mrg if (sp->sp_txc == 0 ||
830 1.1 mrg ISSET(sp->sp_flags, STTYF_STOP)) {
831 1.1 mrg STC_WRITE(sc, STC_SRER, STC_READ(sc, STC_SRER) &
832 1.1 mrg (~CD180_SRER_TXD));
833 1.1 mrg CLR(sp->sp_flags, STTYF_STOP);
834 1.1 mrg SET(sp->sp_flags, STTYF_DONE);
835 1.1 mrg *needsoftp = 1;
836 1.1 mrg }
837 1.1 mrg
838 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
839 1.1 mrg
840 1.1 mrg return (1);
841 1.1 mrg }
842 1.1 mrg
843 1.1 mrg int
844 1.1 mrg spif_stcintr_mx(sc, needsoftp)
845 1.1 mrg struct spif_softc *sc;
846 1.1 mrg int *needsoftp;
847 1.1 mrg {
848 1.1 mrg struct stty_port *sp;
849 1.1 mrg u_int8_t channel, mcr;
850 1.1 mrg
851 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
852 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
853 1.1 mrg mcr = STC_READ(sc, STC_MCR);
854 1.1 mrg if (mcr & CD180_MCR_CD) {
855 1.1 mrg SET(sp->sp_flags, STTYF_CDCHG);
856 1.1 mrg *needsoftp = 1;
857 1.1 mrg }
858 1.1 mrg STC_WRITE(sc, STC_MCR, 0);
859 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
860 1.1 mrg return (1);
861 1.1 mrg }
862 1.1 mrg
863 1.1 mrg int
864 1.1 mrg spif_stcintr(vsc)
865 1.1 mrg void *vsc;
866 1.1 mrg {
867 1.1 mrg struct spif_softc *sc = (struct spif_softc *)vsc;
868 1.1 mrg int needsoft = 0, r = 0, i;
869 1.1 mrg u_int8_t ar;
870 1.1 mrg
871 1.1 mrg for (i = 0; i < 8; i++) {
872 1.1 mrg ar = ISTC_READ(sc, STC_RRAR) & CD180_GSVR_IMASK;
873 1.1 mrg if (ar == CD180_GSVR_RXGOOD)
874 1.1 mrg r |= spif_stcintr_rx(sc, &needsoft);
875 1.1 mrg else if (ar == CD180_GSVR_RXEXCEPTION)
876 1.1 mrg r |= spif_stcintr_rxexception(sc, &needsoft);
877 1.1 mrg }
878 1.1 mrg
879 1.1 mrg for (i = 0; i < 8; i++) {
880 1.1 mrg ar = ISTC_READ(sc, STC_TRAR) & CD180_GSVR_IMASK;
881 1.1 mrg if (ar == CD180_GSVR_TXDATA)
882 1.1 mrg r |= spif_stcintr_tx(sc, &needsoft);
883 1.1 mrg }
884 1.1 mrg
885 1.1 mrg for (i = 0; i < 8; i++) {
886 1.1 mrg ar = ISTC_READ(sc, STC_MRAR) & CD180_GSVR_IMASK;
887 1.1 mrg if (ar == CD180_GSVR_STATCHG)
888 1.1 mrg r |= spif_stcintr_mx(sc, &needsoft);
889 1.1 mrg }
890 1.1 mrg
891 1.1 mrg if (needsoft)
892 1.11 ad softint_schedule(sc->sc_softih);
893 1.1 mrg return (r);
894 1.1 mrg }
895 1.1 mrg
896 1.1 mrg void
897 1.1 mrg spif_softintr(vsc)
898 1.1 mrg void *vsc;
899 1.1 mrg {
900 1.1 mrg struct spif_softc *sc = (struct spif_softc *)vsc;
901 1.1 mrg struct stty_softc *stc = sc->sc_ttys;
902 1.1 mrg int r = 0, i, data, s, flags;
903 1.1 mrg u_int8_t stat, msvr;
904 1.1 mrg struct stty_port *sp;
905 1.1 mrg struct tty *tp;
906 1.1 mrg
907 1.1 mrg if (stc != NULL) {
908 1.1 mrg for (i = 0; i < stc->sc_nports; i++) {
909 1.1 mrg sp = &stc->sc_port[i];
910 1.1 mrg tp = sp->sp_tty;
911 1.1 mrg
912 1.1 mrg if (!ISSET(tp->t_state, TS_ISOPEN))
913 1.1 mrg continue;
914 1.1 mrg
915 1.1 mrg while (sp->sp_rget != sp->sp_rput) {
916 1.1 mrg stat = sp->sp_rget[0];
917 1.1 mrg data = sp->sp_rget[1];
918 1.1 mrg sp->sp_rget += 2;
919 1.1 mrg if (sp->sp_rget == sp->sp_rend)
920 1.1 mrg sp->sp_rget = sp->sp_rbuf;
921 1.1 mrg
922 1.1 mrg if (stat & (CD180_RCSR_BE | CD180_RCSR_FE))
923 1.1 mrg data |= TTY_FE;
924 1.1 mrg
925 1.1 mrg if (stat & CD180_RCSR_PE)
926 1.1 mrg data |= TTY_PE;
927 1.1 mrg
928 1.1 mrg (*tp->t_linesw->l_rint)(data, tp);
929 1.1 mrg r = 1;
930 1.1 mrg }
931 1.1 mrg
932 1.1 mrg s = splhigh();
933 1.1 mrg flags = sp->sp_flags;
934 1.1 mrg CLR(sp->sp_flags, STTYF_DONE | STTYF_CDCHG |
935 1.1 mrg STTYF_RING_OVERFLOW);
936 1.1 mrg splx(s);
937 1.1 mrg
938 1.1 mrg if (ISSET(flags, STTYF_CDCHG)) {
939 1.1 mrg s = spltty();
940 1.1 mrg STC_WRITE(sc, STC_CAR, i);
941 1.1 mrg msvr = STC_READ(sc, STC_MSVR);
942 1.1 mrg splx(s);
943 1.1 mrg
944 1.1 mrg sp->sp_carrier = msvr & CD180_MSVR_CD;
945 1.1 mrg (*tp->t_linesw->l_modem)(tp,
946 1.1 mrg sp->sp_carrier);
947 1.1 mrg r = 1;
948 1.1 mrg }
949 1.1 mrg
950 1.1 mrg if (ISSET(flags, STTYF_RING_OVERFLOW)) {
951 1.1 mrg log(LOG_WARNING, "%s-%x: ring overflow\n",
952 1.15 cegger device_xname(&stc->sc_dev), i);
953 1.1 mrg r = 1;
954 1.1 mrg }
955 1.1 mrg
956 1.1 mrg if (ISSET(flags, STTYF_DONE)) {
957 1.1 mrg ndflush(&tp->t_outq,
958 1.1 mrg sp->sp_txp - tp->t_outq.c_cf);
959 1.1 mrg CLR(tp->t_state, TS_BUSY);
960 1.1 mrg (*tp->t_linesw->l_start)(tp);
961 1.1 mrg r = 1;
962 1.1 mrg }
963 1.1 mrg }
964 1.1 mrg }
965 1.1 mrg }
966 1.1 mrg
967 1.1 mrg void
968 1.1 mrg stty_write_ccr(sc, val)
969 1.1 mrg struct spif_softc *sc;
970 1.1 mrg u_int8_t val;
971 1.1 mrg {
972 1.1 mrg int tries = 100000;
973 1.1 mrg
974 1.1 mrg while (STC_READ(sc, STC_CCR) && tries--)
975 1.1 mrg /*EMPTY*/;
976 1.1 mrg if (tries == 0)
977 1.15 cegger aprint_error_dev(&sc->sc_dev, "ccr timeout\n");
978 1.1 mrg STC_WRITE(sc, STC_CCR, val);
979 1.1 mrg }
980 1.1 mrg
981 1.1 mrg int
982 1.1 mrg stty_compute_baud(speed, clock, bprlp, bprhp)
983 1.1 mrg speed_t speed;
984 1.1 mrg int clock;
985 1.1 mrg u_int8_t *bprlp, *bprhp;
986 1.1 mrg {
987 1.1 mrg u_int32_t rate;
988 1.1 mrg
989 1.1 mrg rate = (2 * clock) / (16 * speed);
990 1.1 mrg if (rate & 1)
991 1.1 mrg rate = (rate >> 1) + 1;
992 1.1 mrg else
993 1.1 mrg rate = rate >> 1;
994 1.1 mrg
995 1.1 mrg if (rate > 0xffff || rate == 0)
996 1.1 mrg return (1);
997 1.1 mrg
998 1.1 mrg *bprlp = rate & 0xff;
999 1.1 mrg *bprhp = (rate >> 8) & 0xff;
1000 1.1 mrg return (0);
1001 1.1 mrg }
1002 1.1 mrg
1003 1.1 mrg int
1004 1.1 mrg sbpp_match(parent, vcf, aux)
1005 1.1 mrg struct device *parent;
1006 1.1 mrg struct cfdata *vcf;
1007 1.1 mrg void *aux;
1008 1.1 mrg {
1009 1.18 drochner struct spif_softc *sc = device_private(parent);
1010 1.1 mrg
1011 1.1 mrg return (aux == sbpp_match && sc->sc_bpps == NULL);
1012 1.1 mrg }
1013 1.1 mrg
1014 1.1 mrg void
1015 1.1 mrg sbpp_attach(parent, dev, aux)
1016 1.1 mrg struct device *parent, *dev;
1017 1.1 mrg void *aux;
1018 1.1 mrg {
1019 1.18 drochner struct spif_softc *sc = device_private(parent);
1020 1.18 drochner struct sbpp_softc *psc = device_private(dev);
1021 1.1 mrg int port;
1022 1.1 mrg
1023 1.1 mrg sc->sc_bpps = psc;
1024 1.1 mrg
1025 1.1 mrg for (port = 0; port < sc->sc_npar; port++) {
1026 1.1 mrg }
1027 1.1 mrg
1028 1.1 mrg psc->sc_nports = port;
1029 1.1 mrg printf(": %d port%s\n", port, port == 1 ? "" : "s");
1030 1.1 mrg }
1031 1.1 mrg
1032 1.1 mrg int
1033 1.4 christos sbpp_open(dev, flags, mode, l)
1034 1.1 mrg dev_t dev;
1035 1.1 mrg int flags;
1036 1.1 mrg int mode;
1037 1.4 christos struct lwp *l;
1038 1.1 mrg {
1039 1.1 mrg return (ENXIO);
1040 1.1 mrg }
1041 1.1 mrg
1042 1.1 mrg int
1043 1.4 christos sbpp_close(dev, flags, mode, l)
1044 1.1 mrg dev_t dev;
1045 1.1 mrg int flags;
1046 1.1 mrg int mode;
1047 1.4 christos struct lwp *l;
1048 1.1 mrg {
1049 1.1 mrg return (ENXIO);
1050 1.1 mrg }
1051 1.1 mrg
1052 1.1 mrg int
1053 1.1 mrg spif_ppcintr(v)
1054 1.1 mrg void *v;
1055 1.1 mrg {
1056 1.1 mrg return (0);
1057 1.1 mrg }
1058 1.1 mrg
1059 1.1 mrg int
1060 1.1 mrg sbpp_read(dev, uio, flags)
1061 1.1 mrg dev_t dev;
1062 1.1 mrg struct uio *uio;
1063 1.1 mrg int flags;
1064 1.1 mrg {
1065 1.1 mrg return (sbpp_rw(dev, uio));
1066 1.1 mrg }
1067 1.1 mrg
1068 1.1 mrg int
1069 1.1 mrg sbpp_write(dev, uio, flags)
1070 1.1 mrg dev_t dev;
1071 1.1 mrg struct uio *uio;
1072 1.1 mrg int flags;
1073 1.1 mrg {
1074 1.1 mrg return (sbpp_rw(dev, uio));
1075 1.1 mrg }
1076 1.1 mrg
1077 1.1 mrg int
1078 1.1 mrg sbpp_rw(dev, uio)
1079 1.1 mrg dev_t dev;
1080 1.1 mrg struct uio *uio;
1081 1.1 mrg {
1082 1.1 mrg return (ENXIO);
1083 1.1 mrg }
1084 1.1 mrg
1085 1.1 mrg int
1086 1.4 christos sbpp_poll(dev, events, l)
1087 1.1 mrg dev_t dev;
1088 1.1 mrg int events;
1089 1.4 christos struct lwp *l;
1090 1.1 mrg {
1091 1.4 christos return (seltrue(dev, events, l));
1092 1.1 mrg }
1093 1.1 mrg
1094 1.1 mrg int
1095 1.4 christos sbpp_ioctl(dev, cmd, data, flags, l)
1096 1.1 mrg dev_t dev;
1097 1.1 mrg u_long cmd;
1098 1.10 christos void *data;
1099 1.1 mrg int flags;
1100 1.4 christos struct lwp *l;
1101 1.1 mrg {
1102 1.1 mrg int error;
1103 1.1 mrg
1104 1.1 mrg error = ENOTTY;
1105 1.1 mrg
1106 1.1 mrg return (error);
1107 1.1 mrg }
1108 1.1 mrg
1109 1.1 mrg #endif /* NSPIF */
1110