Home | History | Annotate | Line # | Download | only in sbus
spif.c revision 1.18.4.2
      1  1.18.4.2     skrll /*	$NetBSD: spif.c,v 1.18.4.2 2009/04/28 07:36:32 skrll Exp $	*/
      2       1.1       mrg /*	$OpenBSD: spif.c,v 1.12 2003/10/03 16:44:51 miod Exp $	*/
      3       1.1       mrg 
      4       1.1       mrg /*
      5       1.1       mrg  * Copyright (c) 1999-2002 Jason L. Wright (jason (at) thought.net)
      6       1.1       mrg  * All rights reserved.
      7       1.1       mrg  *
      8       1.1       mrg  * Redistribution and use in source and binary forms, with or without
      9       1.1       mrg  * modification, are permitted provided that the following conditions
     10       1.1       mrg  * are met:
     11       1.1       mrg  * 1. Redistributions of source code must retain the above copyright
     12       1.1       mrg  *    notice, this list of conditions and the following disclaimer.
     13       1.1       mrg  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1       mrg  *    notice, this list of conditions and the following disclaimer in the
     15       1.1       mrg  *    documentation and/or other materials provided with the distribution.
     16       1.1       mrg  *
     17       1.1       mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18       1.1       mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     19       1.1       mrg  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     20       1.1       mrg  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     21       1.1       mrg  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     22       1.1       mrg  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     23       1.1       mrg  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24       1.1       mrg  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     25       1.1       mrg  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     26       1.1       mrg  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27       1.1       mrg  * POSSIBILITY OF SUCH DAMAGE.
     28       1.1       mrg  *
     29       1.1       mrg  * Effort sponsored in part by the Defense Advanced Research Projects
     30       1.1       mrg  * Agency (DARPA) and Air Force Research Laboratory, Air Force
     31       1.1       mrg  * Materiel Command, USAF, under agreement number F30602-01-2-0537.
     32       1.1       mrg  *
     33       1.1       mrg  */
     34       1.1       mrg 
     35       1.1       mrg /*
     36       1.1       mrg  * Driver for the SUNW,spif: 8 serial, 1 parallel sbus board
     37       1.1       mrg  * based heavily on Iain Hibbert's driver for the MAGMA cards
     38       1.1       mrg  */
     39       1.1       mrg 
     40       1.1       mrg /* Ported to NetBSD 2.0 by Hauke Fath */
     41       1.1       mrg 
     42       1.1       mrg 
     43       1.1       mrg #include <sys/cdefs.h>
     44  1.18.4.2     skrll __KERNEL_RCSID(0, "$NetBSD: spif.c,v 1.18.4.2 2009/04/28 07:36:32 skrll Exp $");
     45       1.1       mrg 
     46       1.1       mrg #include "spif.h"
     47       1.1       mrg #if NSPIF > 0
     48       1.1       mrg 
     49       1.1       mrg #include <sys/param.h>
     50       1.1       mrg #include <sys/systm.h>
     51       1.1       mrg #include <sys/proc.h>
     52       1.1       mrg #include <sys/device.h>
     53       1.1       mrg #include <sys/file.h>
     54       1.1       mrg #include <sys/ioctl.h>
     55       1.1       mrg #include <sys/malloc.h>
     56       1.1       mrg #include <sys/tty.h>
     57       1.1       mrg #include <sys/time.h>
     58       1.1       mrg #include <sys/kernel.h>
     59       1.1       mrg #include <sys/syslog.h>
     60       1.1       mrg #include <sys/conf.h>
     61       1.1       mrg #include <sys/errno.h>
     62       1.6      yamt #include <sys/kauth.h>
     63      1.11        ad #include <sys/intr.h>
     64       1.1       mrg 
     65      1.12        ad #include <sys/bus.h>
     66       1.1       mrg #include <machine/autoconf.h>
     67       1.1       mrg #include <machine/promlib.h>
     68       1.1       mrg 
     69       1.1       mrg #include <dev/sbus/sbusvar.h>
     70       1.1       mrg 
     71       1.1       mrg #include <dev/sbus/spifvar.h>
     72       1.1       mrg #include <dev/sbus/spifreg.h>
     73       1.1       mrg 
     74       1.1       mrg 
     75       1.1       mrg /* Autoconfig stuff */
     76       1.1       mrg 
     77       1.1       mrg CFATTACH_DECL(spif, sizeof(struct spif_softc),
     78       1.1       mrg     spif_match, spif_attach, NULL, NULL);
     79       1.1       mrg 
     80       1.1       mrg CFATTACH_DECL(stty, sizeof(struct stty_softc),
     81       1.1       mrg     stty_match, stty_attach, NULL, NULL);
     82       1.1       mrg 
     83       1.1       mrg CFATTACH_DECL(sbpp, sizeof(struct sbpp_softc),
     84       1.1       mrg     sbpp_match, sbpp_attach, NULL, NULL);
     85       1.1       mrg 
     86       1.1       mrg extern struct cfdriver spif_cd;
     87       1.1       mrg extern struct cfdriver stty_cd;
     88       1.1       mrg extern struct cfdriver sbpp_cd;
     89       1.1       mrg 
     90       1.1       mrg dev_type_open(stty_open);
     91       1.1       mrg dev_type_close(stty_close);
     92       1.1       mrg dev_type_read(stty_read);
     93       1.1       mrg dev_type_write(stty_write);
     94       1.1       mrg dev_type_ioctl(stty_ioctl);
     95       1.1       mrg dev_type_stop(stty_stop);
     96       1.1       mrg dev_type_tty(stty_tty);
     97       1.1       mrg dev_type_poll(stty_poll);
     98       1.1       mrg 
     99       1.1       mrg const struct cdevsw stty_cdevsw = {
    100       1.1       mrg 	stty_open, stty_close, stty_read, stty_write, stty_ioctl,
    101       1.1       mrg 	stty_stop, stty_tty, stty_poll, nommap, ttykqfilter, D_TTY
    102       1.1       mrg };
    103       1.1       mrg 
    104       1.1       mrg dev_type_open(sbpp_open);
    105       1.1       mrg dev_type_close(sbpp_close);
    106       1.1       mrg dev_type_read(sbpp_read);
    107       1.1       mrg dev_type_write(sbpp_write);
    108       1.1       mrg dev_type_ioctl(sbpp_ioctl);
    109       1.1       mrg dev_type_poll(sbpp_poll);
    110       1.1       mrg 
    111       1.1       mrg const struct cdevsw sbpp_cdevsw = {
    112       1.1       mrg 	sbpp_open, sbpp_close, sbpp_read, sbpp_write, sbpp_ioctl,
    113  1.18.4.1     skrll 	nostop, notty, sbpp_poll, nommap, nokqfilter, D_OTHER
    114       1.1       mrg };
    115       1.1       mrg 
    116       1.1       mrg 
    117       1.1       mrg /* normal STC access */
    118       1.1       mrg #define	STC_WRITE(sc,r,v)	\
    119       1.1       mrg     bus_space_write_1((sc)->sc_bustag, (sc)->sc_stch, (r), (v))
    120       1.1       mrg #define	STC_READ(sc,r)		\
    121       1.1       mrg     bus_space_read_1((sc)->sc_bustag, (sc)->sc_stch, (r))
    122       1.1       mrg 
    123       1.1       mrg /* IACK STC access */
    124       1.1       mrg #define	ISTC_WRITE(sc,r,v)	\
    125       1.1       mrg     bus_space_write_1((sc)->sc_bustag, (sc)->sc_istch, (r), (v))
    126       1.1       mrg #define	ISTC_READ(sc,r)		\
    127       1.1       mrg     bus_space_read_1((sc)->sc_bustag, (sc)->sc_istch, (r))
    128       1.1       mrg 
    129       1.1       mrg /* PPC access */
    130       1.1       mrg #define	PPC_WRITE(sc,r,v)	\
    131       1.1       mrg     bus_space_write_1((sc)->sc_bustag, (sc)->sc_ppch, (r), (v))
    132       1.1       mrg #define	PPC_READ(sc,r)		\
    133       1.1       mrg     bus_space_read_1((sc)->sc_bustag, (sc)->sc_ppch, (r))
    134       1.1       mrg 
    135       1.1       mrg #define	DTR_WRITE(sc,port,v)						\
    136       1.1       mrg     do {								\
    137       1.1       mrg 	sc->sc_ttys->sc_port[(port)].sp_dtr = v;			\
    138       1.1       mrg 	bus_space_write_1((sc)->sc_bustag,				\
    139       1.1       mrg 	    sc->sc_dtrh, port, (v == 0) ? 1 : 0);			\
    140       1.1       mrg     } while (0)
    141       1.1       mrg 
    142       1.1       mrg #define	DTR_READ(sc,port)	((sc)->sc_ttys->sc_port[(port)].sp_dtr)
    143       1.1       mrg 
    144       1.1       mrg 
    145       1.1       mrg int
    146  1.18.4.2     skrll spif_match(struct device *parent, struct cfdata *vcf, void *aux)
    147       1.1       mrg {
    148       1.1       mrg 	struct sbus_attach_args *sa = aux;
    149       1.1       mrg 
    150       1.1       mrg 	if (strcmp(vcf->cf_name, sa->sa_name) &&
    151       1.1       mrg 	    strcmp("SUNW,spif", sa->sa_name))
    152       1.1       mrg 		return (0);
    153       1.1       mrg 	return (1);
    154       1.1       mrg }
    155       1.1       mrg 
    156       1.2     perry void
    157  1.18.4.2     skrll spif_attach(struct device *parent, struct device *self, void *aux)
    158       1.1       mrg {
    159      1.18  drochner 	struct spif_softc *sc = device_private(self);
    160       1.1       mrg 	struct sbus_attach_args *sa = aux;
    161       1.1       mrg 
    162       1.1       mrg 	if (sa->sa_nintr != 2) {
    163       1.1       mrg 		printf(": expected %d interrupts, got %d\n", 2, sa->sa_nintr);
    164       1.1       mrg 		return;
    165       1.1       mrg 	}
    166       1.1       mrg 
    167       1.1       mrg 	if (sa->sa_nreg != 1) {
    168       1.1       mrg 		printf(": expected %d registers, got %d\n", 1, sa->sa_nreg);
    169       1.1       mrg 		return;
    170       1.1       mrg 	}
    171       1.1       mrg 
    172       1.1       mrg 	sc->sc_bustag = sa->sa_bustag;
    173       1.1       mrg 	if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
    174       1.1       mrg 	    sa->sa_offset, sa->sa_size,
    175       1.1       mrg 	    0, &sc->sc_regh) != 0) {
    176       1.1       mrg 		printf(": can't map registers\n");
    177       1.1       mrg 		return;
    178       1.1       mrg 	}
    179       1.1       mrg 
    180       1.1       mrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
    181       1.1       mrg 	    DTR_REG_OFFSET, DTR_REG_LEN, &sc->sc_dtrh) != 0) {
    182       1.1       mrg 		printf(": can't map dtr regs\n");
    183       1.1       mrg 		goto fail_unmapregs;
    184       1.1       mrg 	}
    185       1.1       mrg 
    186       1.1       mrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
    187       1.1       mrg 	    STC_REG_OFFSET, STC_REG_LEN, &sc->sc_stch) != 0) {
    188       1.1       mrg 		printf(": can't map dtr regs\n");
    189       1.1       mrg 		goto fail_unmapregs;
    190       1.1       mrg 	}
    191       1.1       mrg 
    192       1.1       mrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
    193       1.1       mrg 	    ISTC_REG_OFFSET, ISTC_REG_LEN, &sc->sc_istch) != 0) {
    194       1.1       mrg 		printf(": can't map dtr regs\n");
    195       1.1       mrg 		goto fail_unmapregs;
    196       1.1       mrg 	}
    197       1.1       mrg 
    198       1.1       mrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
    199       1.1       mrg 	    PPC_REG_OFFSET, PPC_REG_LEN, &sc->sc_ppch) != 0) {
    200       1.1       mrg 		printf(": can't map dtr regs\n");
    201       1.1       mrg 		goto fail_unmapregs;
    202       1.1       mrg 	}
    203       1.1       mrg 
    204       1.1       mrg 	sc->sc_ppcih = bus_intr_establish(sa->sa_bustag,
    205       1.1       mrg 	    sa->sa_intr[PARALLEL_INTR].oi_pri, IPL_SERIAL, spif_ppcintr, sc);
    206       1.1       mrg 	if (sc->sc_ppcih == NULL) {
    207       1.1       mrg 		printf(": failed to establish ppc interrupt\n");
    208       1.1       mrg 		goto fail_unmapregs;
    209       1.1       mrg 	}
    210       1.1       mrg 
    211       1.1       mrg 	sc->sc_stcih = bus_intr_establish(sa->sa_bustag,
    212       1.1       mrg 	    sa->sa_intr[SERIAL_INTR].oi_pri, IPL_SERIAL, spif_stcintr, sc);
    213       1.1       mrg 	if (sc->sc_stcih == NULL) {
    214       1.1       mrg 		printf(": failed to establish stc interrupt\n");
    215       1.1       mrg 		goto fail_unmapregs;
    216       1.1       mrg 	}
    217       1.1       mrg 
    218      1.11        ad 	sc->sc_softih = softint_establish(SOFTINT_SERIAL, spif_softintr, sc);
    219       1.1       mrg 	if (sc->sc_softih == NULL) {
    220       1.1       mrg 		printf(": can't get soft intr\n");
    221       1.1       mrg 		goto fail_unmapregs;
    222       1.1       mrg 	}
    223       1.1       mrg 
    224       1.1       mrg 	sc->sc_node = sa->sa_node;
    225       1.1       mrg 
    226       1.1       mrg 	sc->sc_rev = prom_getpropint(sc->sc_node, "revlev", 0);
    227       1.1       mrg 
    228       1.1       mrg 	sc->sc_osc = prom_getpropint(sc->sc_node, "verosc", 0);
    229       1.1       mrg 	switch (sc->sc_osc) {
    230       1.1       mrg 	case SPIF_OSC10:
    231       1.1       mrg 		sc->sc_osc = 10000000;
    232       1.1       mrg 		break;
    233       1.1       mrg 	case SPIF_OSC9:
    234       1.1       mrg 	default:
    235       1.1       mrg 		sc->sc_osc = 9830400;
    236       1.1       mrg 		break;
    237       1.1       mrg 	}
    238       1.1       mrg 
    239       1.1       mrg 	sc->sc_nser = 8;
    240       1.1       mrg 	sc->sc_npar = 1;
    241       1.1       mrg 
    242       1.1       mrg 	sc->sc_rev2 = STC_READ(sc, STC_GFRCR);
    243       1.1       mrg 	STC_WRITE(sc, STC_GSVR, 0);
    244       1.1       mrg 
    245       1.1       mrg 	stty_write_ccr(sc, CD180_CCR_CMD_RESET | CD180_CCR_RESETALL);
    246       1.1       mrg 	while (STC_READ(sc, STC_GSVR) != 0xff);
    247       1.1       mrg 	while (STC_READ(sc, STC_GFRCR) != sc->sc_rev2);
    248       1.1       mrg 
    249       1.1       mrg 	STC_WRITE(sc, STC_PPRH, CD180_PPRH);
    250       1.1       mrg 	STC_WRITE(sc, STC_PPRL, CD180_PPRL);
    251       1.1       mrg 	STC_WRITE(sc, STC_MSMR, SPIF_MSMR);
    252       1.1       mrg 	STC_WRITE(sc, STC_TSMR, SPIF_TSMR);
    253       1.1       mrg 	STC_WRITE(sc, STC_RSMR, SPIF_RSMR);
    254       1.1       mrg 	STC_WRITE(sc, STC_GSVR, 0);
    255       1.1       mrg 	STC_WRITE(sc, STC_GSCR1, 0);
    256       1.1       mrg 	STC_WRITE(sc, STC_GSCR2, 0);
    257       1.1       mrg 	STC_WRITE(sc, STC_GSCR3, 0);
    258       1.1       mrg 
    259       1.1       mrg 	printf(": rev %x chiprev %x osc %sMHz\n",
    260       1.1       mrg 	    sc->sc_rev, sc->sc_rev2, clockfreq(sc->sc_osc));
    261       1.1       mrg 
    262       1.1       mrg 	(void)config_found(self, stty_match, NULL);
    263       1.1       mrg 	(void)config_found(self, sbpp_match, NULL);
    264       1.1       mrg 
    265       1.1       mrg 	return;
    266       1.1       mrg 
    267       1.1       mrg fail_unmapregs:
    268       1.1       mrg 	bus_space_unmap(sa->sa_bustag, sc->sc_regh, sa->sa_size);
    269       1.1       mrg }
    270       1.1       mrg 
    271       1.1       mrg int
    272  1.18.4.2     skrll stty_match(struct device *parent, struct cfdata *vcf, void *aux)
    273       1.1       mrg {
    274      1.18  drochner 	struct spif_softc *sc = device_private(parent);
    275       1.1       mrg 
    276       1.1       mrg 	return (aux == stty_match && sc->sc_ttys == NULL);
    277       1.1       mrg }
    278       1.1       mrg 
    279       1.1       mrg void
    280  1.18.4.2     skrll stty_attach(struct device *parent, struct device *dev, void *aux)
    281       1.1       mrg {
    282      1.18  drochner 	struct spif_softc *sc = device_private(parent);
    283      1.18  drochner 	struct stty_softc *ssc = device_private(dev);
    284       1.1       mrg 	int port;
    285       1.1       mrg 
    286       1.1       mrg 	sc->sc_ttys = ssc;
    287       1.1       mrg 
    288       1.1       mrg 	for (port = 0; port < sc->sc_nser; port++) {
    289       1.1       mrg 		struct stty_port *sp = &ssc->sc_port[port];
    290       1.1       mrg 		struct tty *tp;
    291       1.1       mrg 
    292       1.1       mrg 		DTR_WRITE(sc, port, 0);
    293       1.1       mrg 
    294       1.1       mrg 		tp = ttymalloc();
    295       1.1       mrg 
    296       1.1       mrg 		tp->t_oproc = stty_start;
    297       1.1       mrg 		tp->t_param = stty_param;
    298       1.1       mrg 
    299       1.1       mrg 		sp->sp_tty = tp;
    300       1.1       mrg 		sp->sp_sc = sc;
    301       1.1       mrg 		sp->sp_channel = port;
    302       1.1       mrg 
    303       1.1       mrg 		sp->sp_rbuf = malloc(STTY_RBUF_SIZE, M_DEVBUF, M_NOWAIT);
    304       1.1       mrg 		if(sp->sp_rbuf == NULL)
    305       1.1       mrg 			break;
    306       1.1       mrg 
    307       1.1       mrg 		sp->sp_rend = sp->sp_rbuf + STTY_RBUF_SIZE;
    308       1.1       mrg 	}
    309       1.1       mrg 
    310       1.1       mrg 	ssc->sc_nports = port;
    311       1.1       mrg 
    312       1.1       mrg 	printf(": %d tty%s\n", port, port == 1 ? "" : "s");
    313       1.1       mrg }
    314       1.1       mrg 
    315       1.1       mrg int
    316      1.17    cegger stty_open(dev_t dev, int flags, int mode, struct lwp *l)
    317       1.1       mrg {
    318       1.1       mrg 	struct spif_softc *csc;
    319       1.1       mrg 	struct stty_softc *sc;
    320       1.1       mrg 	struct stty_port *sp;
    321       1.1       mrg 	struct tty *tp;
    322       1.1       mrg 	int card = SPIF_CARD(dev);
    323       1.1       mrg 	int port = SPIF_PORT(dev);
    324       1.1       mrg 
    325      1.17    cegger 	sc = device_lookup_private(&stty_cd, card);
    326      1.17    cegger 	csc = device_lookup_private(&spif_cd, card);
    327       1.1       mrg 	if (sc == NULL || csc == NULL)
    328       1.1       mrg 		return (ENXIO);
    329       1.1       mrg 
    330       1.1       mrg 	if (port >= sc->sc_nports)
    331       1.1       mrg 		return (ENXIO);
    332       1.1       mrg 
    333       1.1       mrg 	sp = &sc->sc_port[port];
    334       1.1       mrg 	tp = sp->sp_tty;
    335       1.1       mrg 	tp->t_dev = dev;
    336       1.1       mrg 
    337       1.8      elad 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    338       1.8      elad 		return (EBUSY);
    339       1.8      elad 
    340      1.13        ad 	mutex_spin_enter(&tty_lock);
    341       1.1       mrg 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    342       1.1       mrg 		ttychars(tp);
    343       1.1       mrg 		tp->t_iflag = TTYDEF_IFLAG;
    344       1.1       mrg 		tp->t_oflag = TTYDEF_OFLAG;
    345       1.1       mrg 		tp->t_cflag = TTYDEF_CFLAG;
    346       1.1       mrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_CLOCAL))
    347       1.1       mrg 			SET(tp->t_cflag, CLOCAL);
    348       1.1       mrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_CRTSCTS))
    349       1.1       mrg 			SET(tp->t_cflag, CRTSCTS);
    350       1.1       mrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_MDMBUF))
    351       1.1       mrg 			SET(tp->t_cflag, MDMBUF);
    352       1.1       mrg 		tp->t_lflag = TTYDEF_LFLAG;
    353       1.1       mrg 		tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
    354       1.1       mrg 
    355       1.1       mrg 		sp->sp_rput = sp->sp_rget = sp->sp_rbuf;
    356       1.1       mrg 
    357       1.1       mrg 		STC_WRITE(csc, STC_CAR, sp->sp_channel);
    358       1.1       mrg 		stty_write_ccr(csc, CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
    359       1.1       mrg 		STC_WRITE(csc, STC_CAR, sp->sp_channel);
    360       1.1       mrg 
    361       1.1       mrg 		stty_param(tp, &tp->t_termios);
    362       1.1       mrg 
    363       1.1       mrg 		ttsetwater(tp);
    364       1.1       mrg 
    365       1.1       mrg 		STC_WRITE(csc, STC_SRER, CD180_SRER_CD | CD180_SRER_RXD);
    366       1.1       mrg 
    367       1.1       mrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_SOFTCAR) || sp->sp_carrier)
    368       1.1       mrg 			SET(tp->t_state, TS_CARR_ON);
    369       1.1       mrg 		else
    370       1.1       mrg 			CLR(tp->t_state, TS_CARR_ON);
    371       1.1       mrg 	}
    372       1.1       mrg 
    373       1.1       mrg 	if (!ISSET(flags, O_NONBLOCK)) {
    374       1.1       mrg 		while (!ISSET(tp->t_cflag, CLOCAL) &&
    375       1.1       mrg 		    !ISSET(tp->t_state, TS_CARR_ON)) {
    376       1.1       mrg 			int error;
    377      1.16        ad 			error = ttysleep(tp, &tp->t_rawcv, true, 0);
    378       1.1       mrg 			if (error != 0) {
    379      1.13        ad 				mutex_spin_exit(&tty_lock);
    380       1.1       mrg 				return (error);
    381       1.1       mrg 			}
    382       1.1       mrg 		}
    383       1.1       mrg 	}
    384      1.13        ad 	mutex_spin_exit(&tty_lock);
    385       1.1       mrg 
    386       1.1       mrg 	return ((*tp->t_linesw->l_open)(dev, tp));
    387       1.1       mrg }
    388       1.1       mrg 
    389       1.1       mrg int
    390      1.17    cegger stty_close(dev_t dev, int flags, int mode, struct lwp *l)
    391       1.1       mrg {
    392      1.17    cegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
    393       1.1       mrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
    394       1.1       mrg 	struct spif_softc *csc = sp->sp_sc;
    395       1.1       mrg 	struct tty *tp = sp->sp_tty;
    396       1.1       mrg 	int port = SPIF_PORT(dev);
    397       1.1       mrg 	int s;
    398       1.1       mrg 
    399       1.1       mrg 	(*tp->t_linesw->l_close)(tp, flags);
    400       1.1       mrg 	s = spltty();
    401       1.1       mrg 
    402       1.1       mrg 	if (ISSET(tp->t_cflag, HUPCL) || !ISSET(tp->t_state, TS_ISOPEN)) {
    403       1.1       mrg 		stty_modem_control(sp, 0, DMSET);
    404       1.1       mrg 		STC_WRITE(csc, STC_CAR, port);
    405       1.1       mrg 		STC_WRITE(csc, STC_CCR,
    406       1.1       mrg 		    CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
    407       1.1       mrg 	}
    408       1.1       mrg 
    409       1.1       mrg 	splx(s);
    410       1.1       mrg 	ttyclose(tp);
    411       1.1       mrg 	return (0);
    412       1.1       mrg }
    413       1.1       mrg 
    414       1.1       mrg int
    415      1.17    cegger stty_ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
    416       1.1       mrg {
    417      1.18  drochner 	struct stty_softc *stc = device_lookup_private(&stty_cd,
    418      1.18  drochner 						       SPIF_CARD(dev));
    419       1.1       mrg 	struct stty_port *sp = &stc->sc_port[SPIF_PORT(dev)];
    420       1.1       mrg 	struct spif_softc *sc = sp->sp_sc;
    421       1.1       mrg 	struct tty *tp = sp->sp_tty;
    422       1.1       mrg 	int error;
    423       1.1       mrg 
    424       1.4  christos 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flags, l);
    425       1.1       mrg 	if (error >= 0)
    426       1.1       mrg 		return (error);
    427       1.1       mrg 
    428       1.4  christos 	error = ttioctl(tp, cmd, data, flags, l);
    429       1.1       mrg 	if (error >= 0)
    430       1.1       mrg 		return (error);
    431       1.1       mrg 
    432       1.1       mrg 	error = 0;
    433       1.1       mrg 
    434       1.1       mrg 	switch (cmd) {
    435       1.1       mrg 	case TIOCSBRK:
    436       1.1       mrg 		SET(sp->sp_flags, STTYF_SET_BREAK);
    437       1.1       mrg 		STC_WRITE(sc, STC_CAR, sp->sp_channel);
    438       1.1       mrg 		STC_WRITE(sc, STC_SRER,
    439       1.1       mrg 		    STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
    440       1.1       mrg 		break;
    441       1.1       mrg 	case TIOCCBRK:
    442       1.1       mrg 		SET(sp->sp_flags, STTYF_CLR_BREAK);
    443       1.1       mrg 		STC_WRITE(sc, STC_CAR, sp->sp_channel);
    444       1.1       mrg 		STC_WRITE(sc, STC_SRER,
    445       1.1       mrg 		    STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
    446       1.1       mrg 		break;
    447       1.1       mrg 	case TIOCSDTR:
    448       1.1       mrg 		stty_modem_control(sp, TIOCM_DTR, DMBIS);
    449       1.1       mrg 		break;
    450       1.1       mrg 	case TIOCCDTR:
    451       1.1       mrg 		stty_modem_control(sp, TIOCM_DTR, DMBIC);
    452       1.1       mrg 		break;
    453       1.1       mrg 	case TIOCMBIS:
    454       1.1       mrg 		stty_modem_control(sp, *((int *)data), DMBIS);
    455       1.1       mrg 		break;
    456       1.1       mrg 	case TIOCMBIC:
    457       1.1       mrg 		stty_modem_control(sp, *((int *)data), DMBIC);
    458       1.1       mrg 		break;
    459       1.1       mrg 	case TIOCMGET:
    460       1.1       mrg 		*((int *)data) = stty_modem_control(sp, 0, DMGET);
    461       1.1       mrg 		break;
    462       1.1       mrg 	case TIOCMSET:
    463       1.1       mrg 		stty_modem_control(sp, *((int *)data), DMSET);
    464       1.1       mrg 		break;
    465       1.1       mrg 	case TIOCGFLAGS:
    466       1.1       mrg 		*((int *)data) = sp->sp_openflags;
    467       1.1       mrg 		break;
    468       1.1       mrg 	case TIOCSFLAGS:
    469       1.9      elad 		if (kauth_authorize_device_tty(l->l_cred,
    470       1.9      elad 		    KAUTH_DEVICE_TTY_PRIVSET, tp))
    471       1.1       mrg 			error = EPERM;
    472       1.1       mrg 		else
    473       1.1       mrg 			sp->sp_openflags = *((int *)data) &
    474       1.1       mrg 			    (TIOCFLAG_SOFTCAR | TIOCFLAG_CLOCAL |
    475       1.1       mrg 			     TIOCFLAG_CRTSCTS | TIOCFLAG_MDMBUF);
    476       1.1       mrg 		break;
    477       1.1       mrg 	default:
    478       1.1       mrg 		error = ENOTTY;
    479       1.1       mrg 	}
    480       1.1       mrg 
    481       1.1       mrg 	return (error);
    482       1.1       mrg }
    483       1.1       mrg 
    484       1.1       mrg int
    485  1.18.4.2     skrll stty_modem_control(struct stty_port *sp, int bits, int how)
    486       1.1       mrg {
    487       1.1       mrg 	struct spif_softc *csc = sp->sp_sc;
    488       1.1       mrg 	struct tty *tp = sp->sp_tty;
    489       1.1       mrg 	int s, msvr;
    490       1.1       mrg 
    491       1.1       mrg 	s = spltty();
    492       1.1       mrg 	STC_WRITE(csc, STC_CAR, sp->sp_channel);
    493       1.1       mrg 
    494       1.1       mrg 	switch (how) {
    495       1.1       mrg 	case DMGET:
    496       1.1       mrg 		bits = TIOCM_LE;
    497       1.1       mrg 		if (DTR_READ(csc, sp->sp_channel))
    498       1.1       mrg 			bits |= TIOCM_DTR;
    499       1.1       mrg 		msvr = STC_READ(csc, STC_MSVR);
    500       1.1       mrg 		if (ISSET(msvr, CD180_MSVR_DSR))
    501       1.1       mrg 			bits |= TIOCM_DSR;
    502       1.1       mrg 		if (ISSET(msvr, CD180_MSVR_CD))
    503       1.1       mrg 			bits |= TIOCM_CD;
    504       1.1       mrg 		if (ISSET(msvr, CD180_MSVR_CTS))
    505       1.1       mrg 			bits |= TIOCM_CTS;
    506       1.1       mrg 		if (ISSET(msvr, CD180_MSVR_RTS))
    507       1.1       mrg 			bits |= TIOCM_RTS;
    508       1.1       mrg 		break;
    509       1.1       mrg 	case DMSET:
    510       1.1       mrg 		DTR_WRITE(csc, sp->sp_channel, ISSET(bits, TIOCM_DTR) ? 1 : 0);
    511       1.1       mrg 		if (ISSET(bits, TIOCM_RTS))
    512       1.1       mrg 			STC_WRITE(csc, STC_MSVR,
    513       1.1       mrg 			    STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
    514       1.1       mrg 		else
    515       1.1       mrg 			STC_WRITE(csc, STC_MSVR,
    516       1.1       mrg 			    STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
    517       1.1       mrg 		break;
    518       1.1       mrg 	case DMBIS:
    519       1.1       mrg 		if (ISSET(bits, TIOCM_DTR))
    520       1.1       mrg 			DTR_WRITE(csc, sp->sp_channel, 1);
    521       1.1       mrg 		if (ISSET(bits, TIOCM_RTS) && !ISSET(tp->t_cflag, CRTSCTS))
    522       1.1       mrg 			STC_WRITE(csc, STC_MSVR,
    523       1.1       mrg 			    STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
    524       1.1       mrg 		break;
    525       1.1       mrg 	case DMBIC:
    526       1.1       mrg 		if (ISSET(bits, TIOCM_DTR))
    527       1.1       mrg 			DTR_WRITE(csc, sp->sp_channel, 0);
    528       1.1       mrg 		if (ISSET(bits, TIOCM_RTS))
    529       1.1       mrg 			STC_WRITE(csc, STC_MSVR,
    530       1.1       mrg 			    STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
    531       1.1       mrg 		break;
    532       1.1       mrg 	}
    533       1.1       mrg 
    534       1.1       mrg 	splx(s);
    535       1.1       mrg 	return (bits);
    536       1.1       mrg }
    537       1.1       mrg 
    538       1.1       mrg int
    539      1.17    cegger stty_param(struct tty *tp, struct termios *t)
    540       1.1       mrg {
    541      1.18  drochner 	struct stty_softc *st = device_lookup_private(&stty_cd,
    542      1.18  drochner 						      SPIF_CARD(tp->t_dev));
    543       1.1       mrg 	struct stty_port *sp = &st->sc_port[SPIF_PORT(tp->t_dev)];
    544       1.1       mrg 	struct spif_softc *sc = sp->sp_sc;
    545       1.1       mrg 	u_int8_t rbprl, rbprh, tbprl, tbprh;
    546       1.1       mrg 	int s, opt;
    547       1.1       mrg 
    548       1.1       mrg 	if (t->c_ospeed &&
    549       1.1       mrg 	    stty_compute_baud(t->c_ospeed, sc->sc_osc, &tbprl, &tbprh))
    550       1.1       mrg 		return (EINVAL);
    551       1.1       mrg 
    552       1.1       mrg 	if (t->c_ispeed &&
    553       1.1       mrg 	    stty_compute_baud(t->c_ispeed, sc->sc_osc, &rbprl, &rbprh))
    554       1.1       mrg 		return (EINVAL);
    555       1.1       mrg 
    556       1.1       mrg 	s = spltty();
    557       1.1       mrg 
    558       1.1       mrg 	/* hang up line if ospeed is zero, otherwise raise DTR */
    559       1.1       mrg 	stty_modem_control(sp, TIOCM_DTR,
    560       1.1       mrg 	    (t->c_ospeed == 0 ? DMBIC : DMBIS));
    561       1.1       mrg 
    562       1.1       mrg 	STC_WRITE(sc, STC_CAR, sp->sp_channel);
    563       1.1       mrg 
    564       1.1       mrg 	opt = 0;
    565       1.1       mrg 	if (ISSET(t->c_cflag, PARENB)) {
    566       1.1       mrg 		opt |= CD180_COR1_PARMODE_NORMAL;
    567       1.1       mrg 		opt |= (ISSET(t->c_cflag, PARODD) ?
    568       1.1       mrg 				CD180_COR1_ODDPAR :
    569       1.1       mrg 				CD180_COR1_EVENPAR);
    570       1.1       mrg 	}
    571       1.1       mrg 	else
    572       1.1       mrg 		opt |= CD180_COR1_PARMODE_NO;
    573       1.1       mrg 
    574       1.1       mrg 	if (!ISSET(t->c_iflag, INPCK))
    575       1.1       mrg 		opt |= CD180_COR1_IGNPAR;
    576       1.1       mrg 
    577       1.1       mrg 	if (ISSET(t->c_cflag, CSTOPB))
    578       1.1       mrg 		opt |= CD180_COR1_STOP2;
    579       1.1       mrg 
    580       1.1       mrg 	switch (t->c_cflag & CSIZE) {
    581       1.1       mrg 	case CS5:
    582       1.1       mrg 		opt |= CD180_COR1_CS5;
    583       1.1       mrg 		break;
    584       1.1       mrg 	case CS6:
    585       1.1       mrg 		opt |= CD180_COR1_CS6;
    586       1.1       mrg 		break;
    587       1.1       mrg 	case CS7:
    588       1.1       mrg 		opt |= CD180_COR1_CS7;
    589       1.1       mrg 		break;
    590       1.1       mrg 	default:
    591       1.1       mrg 		opt |= CD180_COR1_CS8;
    592       1.1       mrg 		break;
    593       1.1       mrg 	}
    594       1.1       mrg 	STC_WRITE(sc, STC_COR1, opt);
    595       1.1       mrg 	stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG1);
    596       1.1       mrg 
    597       1.1       mrg 	opt = CD180_COR2_ETC;
    598       1.1       mrg 	if (ISSET(t->c_cflag, CRTSCTS))
    599       1.1       mrg 		opt |= CD180_COR2_CTSAE;
    600       1.1       mrg 	STC_WRITE(sc, STC_COR2, opt);
    601       1.1       mrg 	stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG2);
    602       1.1       mrg 
    603       1.1       mrg 	STC_WRITE(sc, STC_COR3, STTY_RX_FIFO_THRESHOLD);
    604       1.1       mrg 	stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG3);
    605       1.1       mrg 
    606       1.1       mrg 	STC_WRITE(sc, STC_SCHR1, 0x11);
    607       1.1       mrg 	STC_WRITE(sc, STC_SCHR2, 0x13);
    608       1.1       mrg 	STC_WRITE(sc, STC_SCHR3, 0x11);
    609       1.1       mrg 	STC_WRITE(sc, STC_SCHR4, 0x13);
    610       1.1       mrg 	STC_WRITE(sc, STC_RTPR, 0x12);
    611       1.1       mrg 
    612       1.1       mrg 	STC_WRITE(sc, STC_MCOR1, CD180_MCOR1_CDZD | STTY_RX_DTR_THRESHOLD);
    613       1.1       mrg 	STC_WRITE(sc, STC_MCOR2, CD180_MCOR2_CDOD);
    614       1.1       mrg 	STC_WRITE(sc, STC_MCR, 0);
    615       1.1       mrg 
    616       1.1       mrg 	if (t->c_ospeed) {
    617       1.1       mrg 		STC_WRITE(sc, STC_TBPRH, tbprh);
    618       1.1       mrg 		STC_WRITE(sc, STC_TBPRL, tbprl);
    619       1.1       mrg 	}
    620       1.1       mrg 
    621       1.1       mrg 	if (t->c_ispeed) {
    622       1.1       mrg 		STC_WRITE(sc, STC_RBPRH, rbprh);
    623       1.1       mrg 		STC_WRITE(sc, STC_RBPRL, rbprl);
    624       1.1       mrg 	}
    625       1.1       mrg 
    626       1.1       mrg 	stty_write_ccr(sc, CD180_CCR_CMD_CHAN |
    627       1.1       mrg 	    CD180_CCR_CHAN_TXEN | CD180_CCR_CHAN_RXEN);
    628       1.1       mrg 
    629       1.1       mrg 	sp->sp_carrier = STC_READ(sc, STC_MSVR) & CD180_MSVR_CD;
    630       1.1       mrg 
    631       1.1       mrg 	splx(s);
    632       1.1       mrg 	return (0);
    633       1.1       mrg }
    634       1.1       mrg 
    635       1.1       mrg int
    636      1.17    cegger stty_read(dev_t dev, struct uio *uio, int flags)
    637       1.1       mrg {
    638      1.17    cegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
    639       1.1       mrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
    640       1.1       mrg 	struct tty *tp = sp->sp_tty;
    641       1.1       mrg 
    642       1.1       mrg 	return ((*tp->t_linesw->l_read)(tp, uio, flags));
    643       1.1       mrg }
    644       1.1       mrg 
    645       1.1       mrg int
    646      1.17    cegger stty_write(dev_t dev, struct uio *uio, int flags)
    647       1.1       mrg {
    648      1.17    cegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
    649       1.1       mrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
    650       1.1       mrg 	struct tty *tp = sp->sp_tty;
    651       1.1       mrg 
    652       1.1       mrg 	return ((*tp->t_linesw->l_write)(tp, uio, flags));
    653       1.1       mrg }
    654       1.1       mrg 
    655       1.1       mrg int
    656      1.17    cegger stty_poll(dev_t dev, int events, struct lwp *l)
    657       1.1       mrg {
    658      1.17    cegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
    659       1.1       mrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
    660       1.1       mrg 	struct tty *tp = sp->sp_tty;
    661       1.2     perry 
    662       1.4  christos 	return ((*tp->t_linesw->l_poll)(tp, events, l));
    663       1.1       mrg }
    664       1.1       mrg 
    665       1.1       mrg struct tty *
    666      1.17    cegger stty_tty(dev_t dev)
    667       1.1       mrg {
    668      1.17    cegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
    669       1.1       mrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
    670       1.1       mrg 
    671       1.1       mrg 	return (sp->sp_tty);
    672       1.1       mrg }
    673       1.1       mrg 
    674       1.1       mrg void
    675      1.17    cegger stty_stop(struct tty *tp, int flags)
    676       1.1       mrg {
    677      1.18  drochner 	struct stty_softc *sc = device_lookup_private(&stty_cd,
    678      1.18  drochner 						      SPIF_CARD(tp->t_dev));
    679       1.1       mrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(tp->t_dev)];
    680       1.1       mrg 	int s;
    681       1.1       mrg 
    682       1.1       mrg 	s = spltty();
    683       1.1       mrg 	if (ISSET(tp->t_state, TS_BUSY)) {
    684       1.1       mrg 		if (!ISSET(tp->t_state, TS_TTSTOP))
    685       1.1       mrg 			SET(tp->t_state, TS_FLUSH);
    686       1.1       mrg 		SET(sp->sp_flags, STTYF_STOP);
    687       1.1       mrg 	}
    688       1.1       mrg 	splx(s);
    689       1.1       mrg }
    690       1.1       mrg 
    691       1.1       mrg void
    692      1.17    cegger stty_start(struct tty *tp)
    693       1.1       mrg {
    694      1.18  drochner 	struct stty_softc *stc = device_lookup_private(&stty_cd,
    695      1.18  drochner 						       SPIF_CARD(tp->t_dev));
    696       1.1       mrg 	struct stty_port *sp = &stc->sc_port[SPIF_PORT(tp->t_dev)];
    697       1.1       mrg 	struct spif_softc *sc = sp->sp_sc;
    698       1.1       mrg 	int s;
    699       1.1       mrg 
    700       1.1       mrg 	s = spltty();
    701       1.1       mrg 
    702       1.1       mrg 	if (!ISSET(tp->t_state, TS_TTSTOP | TS_TIMEOUT | TS_BUSY)) {
    703      1.14        ad 		if (ttypull(tp)) {
    704       1.1       mrg 			sp->sp_txc = ndqb(&tp->t_outq, 0);
    705       1.1       mrg 			sp->sp_txp = tp->t_outq.c_cf;
    706       1.1       mrg 			SET(tp->t_state, TS_BUSY);
    707       1.1       mrg 			STC_WRITE(sc, STC_CAR, sp->sp_channel);
    708       1.1       mrg 			STC_WRITE(sc, STC_SRER,
    709       1.1       mrg 			    STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
    710       1.1       mrg 		}
    711       1.1       mrg 	}
    712       1.1       mrg 
    713       1.1       mrg 	splx(s);
    714       1.1       mrg }
    715       1.1       mrg 
    716       1.1       mrg int
    717  1.18.4.2     skrll spif_stcintr_rxexception(struct spif_softc *sc, int *needsoftp)
    718       1.1       mrg {
    719       1.1       mrg 	struct stty_port *sp;
    720       1.1       mrg 	u_int8_t channel, *ptr;
    721       1.1       mrg 
    722       1.1       mrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
    723       1.1       mrg 	sp = &sc->sc_ttys->sc_port[channel];
    724       1.1       mrg 	ptr = sp->sp_rput;
    725       1.1       mrg 	*ptr++ = STC_READ(sc, STC_RCSR);
    726       1.1       mrg 	*ptr++ = STC_READ(sc, STC_RDR);
    727       1.1       mrg 	if (ptr == sp->sp_rend)
    728       1.1       mrg 		ptr = sp->sp_rbuf;
    729       1.1       mrg 	if (ptr == sp->sp_rget) {
    730       1.1       mrg 		if (ptr == sp->sp_rbuf)
    731       1.1       mrg 			ptr = sp->sp_rend;
    732       1.1       mrg 		ptr -= 2;
    733       1.1       mrg 		SET(sp->sp_flags, STTYF_RING_OVERFLOW);
    734       1.1       mrg 	}
    735       1.1       mrg 	STC_WRITE(sc, STC_EOSRR, 0);
    736       1.1       mrg 	*needsoftp = 1;
    737       1.1       mrg 	sp->sp_rput = ptr;
    738       1.1       mrg 	return (1);
    739       1.1       mrg }
    740       1.1       mrg 
    741       1.1       mrg int
    742  1.18.4.2     skrll spif_stcintr_rx(struct spif_softc *sc, int *needsoftp)
    743       1.1       mrg {
    744       1.1       mrg 	struct stty_port *sp;
    745       1.1       mrg 	u_int8_t channel, *ptr, cnt, rcsr;
    746       1.1       mrg 	int i;
    747       1.1       mrg 
    748       1.1       mrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
    749       1.1       mrg 	sp = &sc->sc_ttys->sc_port[channel];
    750       1.1       mrg 	ptr = sp->sp_rput;
    751       1.1       mrg 	cnt = STC_READ(sc, STC_RDCR);
    752       1.1       mrg 	for (i = 0; i < cnt; i++) {
    753       1.1       mrg 		*ptr++ = 0;
    754       1.1       mrg 		rcsr = STC_READ(sc, STC_RCSR);
    755       1.1       mrg 		*ptr++ = STC_READ(sc, STC_RDR);
    756       1.1       mrg 		if (ptr == sp->sp_rend)
    757       1.1       mrg 			ptr = sp->sp_rbuf;
    758       1.1       mrg 		if (ptr == sp->sp_rget) {
    759       1.1       mrg 			if (ptr == sp->sp_rbuf)
    760       1.1       mrg 				ptr = sp->sp_rend;
    761       1.1       mrg 			ptr -= 2;
    762       1.1       mrg 			SET(sp->sp_flags, STTYF_RING_OVERFLOW);
    763       1.1       mrg 			break;
    764       1.1       mrg 		}
    765       1.1       mrg 	}
    766       1.1       mrg 	STC_WRITE(sc, STC_EOSRR, 0);
    767       1.1       mrg 	if (cnt) {
    768       1.1       mrg 		*needsoftp = 1;
    769       1.1       mrg 		sp->sp_rput = ptr;
    770       1.1       mrg 	}
    771       1.1       mrg 	return (1);
    772       1.1       mrg }
    773       1.1       mrg 
    774       1.1       mrg int
    775  1.18.4.2     skrll spif_stcintr_tx(struct spif_softc *sc, int *needsoftp)
    776       1.1       mrg {
    777       1.1       mrg 	struct stty_port *sp;
    778       1.1       mrg 	u_int8_t channel, ch;
    779       1.1       mrg 	int cnt = 0;
    780       1.1       mrg 
    781       1.1       mrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
    782       1.1       mrg 	sp = &sc->sc_ttys->sc_port[channel];
    783       1.1       mrg 	if (!ISSET(sp->sp_flags, STTYF_STOP)) {
    784       1.1       mrg 		if (ISSET(sp->sp_flags, STTYF_SET_BREAK)) {
    785       1.1       mrg 			STC_WRITE(sc, STC_TDR, 0);
    786       1.1       mrg 			STC_WRITE(sc, STC_TDR, 0x81);
    787       1.1       mrg 			CLR(sp->sp_flags, STTYF_SET_BREAK);
    788       1.1       mrg 			cnt += 2;
    789       1.1       mrg 		}
    790       1.1       mrg 		if (ISSET(sp->sp_flags, STTYF_CLR_BREAK)) {
    791       1.1       mrg 			STC_WRITE(sc, STC_TDR, 0);
    792       1.1       mrg 			STC_WRITE(sc, STC_TDR, 0x83);
    793       1.1       mrg 			CLR(sp->sp_flags, STTYF_CLR_BREAK);
    794       1.1       mrg 			cnt += 2;
    795       1.1       mrg 		}
    796       1.1       mrg 
    797       1.1       mrg 		while (sp->sp_txc > 0 && cnt < (CD180_TX_FIFO_SIZE-1)) {
    798       1.1       mrg 			ch = *sp->sp_txp;
    799       1.1       mrg 			sp->sp_txc--;
    800       1.1       mrg 			sp->sp_txp++;
    801       1.1       mrg 
    802       1.1       mrg 			if (ch == 0) {
    803       1.1       mrg 				STC_WRITE(sc, STC_TDR, ch);
    804       1.1       mrg 				cnt++;
    805       1.1       mrg 			}
    806       1.1       mrg 			STC_WRITE(sc, STC_TDR, ch);
    807       1.1       mrg 			cnt++;
    808       1.1       mrg 		}
    809       1.1       mrg 	}
    810       1.1       mrg 
    811       1.1       mrg 	if (sp->sp_txc == 0 ||
    812       1.1       mrg 	    ISSET(sp->sp_flags, STTYF_STOP)) {
    813       1.1       mrg 		STC_WRITE(sc, STC_SRER, STC_READ(sc, STC_SRER) &
    814       1.1       mrg 		    (~CD180_SRER_TXD));
    815       1.1       mrg 		CLR(sp->sp_flags, STTYF_STOP);
    816       1.1       mrg 		SET(sp->sp_flags, STTYF_DONE);
    817       1.1       mrg 		*needsoftp = 1;
    818       1.1       mrg 	}
    819       1.1       mrg 
    820       1.1       mrg 	STC_WRITE(sc, STC_EOSRR, 0);
    821       1.1       mrg 
    822       1.1       mrg 	return (1);
    823       1.1       mrg }
    824       1.1       mrg 
    825       1.1       mrg int
    826  1.18.4.2     skrll spif_stcintr_mx(struct spif_softc *sc, int *needsoftp)
    827       1.1       mrg {
    828       1.1       mrg 	struct stty_port *sp;
    829       1.1       mrg 	u_int8_t channel, mcr;
    830       1.1       mrg 
    831       1.1       mrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
    832       1.1       mrg 	sp = &sc->sc_ttys->sc_port[channel];
    833       1.1       mrg 	mcr = STC_READ(sc, STC_MCR);
    834       1.1       mrg 	if (mcr & CD180_MCR_CD) {
    835       1.1       mrg 		SET(sp->sp_flags, STTYF_CDCHG);
    836       1.1       mrg 		*needsoftp = 1;
    837       1.1       mrg 	}
    838       1.1       mrg 	STC_WRITE(sc, STC_MCR, 0);
    839       1.1       mrg 	STC_WRITE(sc, STC_EOSRR, 0);
    840       1.1       mrg 	return (1);
    841       1.1       mrg }
    842       1.1       mrg 
    843       1.1       mrg int
    844  1.18.4.2     skrll spif_stcintr(void *vsc)
    845       1.1       mrg {
    846       1.1       mrg 	struct spif_softc *sc = (struct spif_softc *)vsc;
    847       1.1       mrg 	int needsoft = 0, r = 0, i;
    848       1.1       mrg 	u_int8_t ar;
    849       1.1       mrg 
    850       1.1       mrg 	for (i = 0; i < 8; i++) {
    851       1.1       mrg 		ar = ISTC_READ(sc, STC_RRAR) & CD180_GSVR_IMASK;
    852       1.1       mrg 		if (ar == CD180_GSVR_RXGOOD)
    853       1.1       mrg 			r |= spif_stcintr_rx(sc, &needsoft);
    854       1.1       mrg 		else if (ar == CD180_GSVR_RXEXCEPTION)
    855       1.1       mrg 			r |= spif_stcintr_rxexception(sc, &needsoft);
    856       1.1       mrg 	}
    857       1.1       mrg 
    858       1.1       mrg 	for (i = 0; i < 8; i++) {
    859       1.1       mrg 		ar = ISTC_READ(sc, STC_TRAR) & CD180_GSVR_IMASK;
    860       1.1       mrg 		if (ar == CD180_GSVR_TXDATA)
    861       1.1       mrg 			r |= spif_stcintr_tx(sc, &needsoft);
    862       1.1       mrg 	}
    863       1.1       mrg 
    864       1.1       mrg 	for (i = 0; i < 8; i++) {
    865       1.1       mrg 		ar = ISTC_READ(sc, STC_MRAR) & CD180_GSVR_IMASK;
    866       1.1       mrg 		if (ar == CD180_GSVR_STATCHG)
    867       1.1       mrg 			r |= spif_stcintr_mx(sc, &needsoft);
    868       1.1       mrg 	}
    869       1.1       mrg 
    870       1.1       mrg 	if (needsoft)
    871      1.11        ad 		softint_schedule(sc->sc_softih);
    872       1.1       mrg 	return (r);
    873       1.1       mrg }
    874       1.1       mrg 
    875       1.1       mrg void
    876  1.18.4.2     skrll spif_softintr(void *vsc)
    877       1.1       mrg {
    878       1.1       mrg 	struct spif_softc *sc = (struct spif_softc *)vsc;
    879       1.1       mrg 	struct stty_softc *stc = sc->sc_ttys;
    880       1.1       mrg 	int r = 0, i, data, s, flags;
    881       1.1       mrg 	u_int8_t stat, msvr;
    882       1.1       mrg 	struct stty_port *sp;
    883       1.1       mrg 	struct tty *tp;
    884       1.1       mrg 
    885       1.1       mrg 	if (stc != NULL) {
    886       1.1       mrg 		for (i = 0; i < stc->sc_nports; i++) {
    887       1.1       mrg 			sp = &stc->sc_port[i];
    888       1.1       mrg 			tp = sp->sp_tty;
    889       1.1       mrg 
    890       1.1       mrg 			if (!ISSET(tp->t_state, TS_ISOPEN))
    891       1.1       mrg 				continue;
    892       1.1       mrg 
    893       1.1       mrg 			while (sp->sp_rget != sp->sp_rput) {
    894       1.1       mrg 				stat = sp->sp_rget[0];
    895       1.1       mrg 				data = sp->sp_rget[1];
    896       1.1       mrg 				sp->sp_rget += 2;
    897       1.1       mrg 				if (sp->sp_rget == sp->sp_rend)
    898       1.1       mrg 					sp->sp_rget = sp->sp_rbuf;
    899       1.1       mrg 
    900       1.1       mrg 				if (stat & (CD180_RCSR_BE | CD180_RCSR_FE))
    901       1.1       mrg 					data |= TTY_FE;
    902       1.1       mrg 
    903       1.1       mrg 				if (stat & CD180_RCSR_PE)
    904       1.1       mrg 					data |= TTY_PE;
    905       1.1       mrg 
    906       1.1       mrg 				(*tp->t_linesw->l_rint)(data, tp);
    907       1.1       mrg 				r = 1;
    908       1.1       mrg 			}
    909       1.1       mrg 
    910       1.1       mrg 			s = splhigh();
    911       1.1       mrg 			flags = sp->sp_flags;
    912       1.1       mrg 			CLR(sp->sp_flags, STTYF_DONE | STTYF_CDCHG |
    913       1.1       mrg 			    STTYF_RING_OVERFLOW);
    914       1.1       mrg 			splx(s);
    915       1.1       mrg 
    916       1.1       mrg 			if (ISSET(flags, STTYF_CDCHG)) {
    917       1.1       mrg 				s = spltty();
    918       1.1       mrg 				STC_WRITE(sc, STC_CAR, i);
    919       1.1       mrg 				msvr = STC_READ(sc, STC_MSVR);
    920       1.1       mrg 				splx(s);
    921       1.1       mrg 
    922       1.1       mrg 				sp->sp_carrier = msvr & CD180_MSVR_CD;
    923       1.1       mrg 				(*tp->t_linesw->l_modem)(tp,
    924       1.1       mrg 				    sp->sp_carrier);
    925       1.1       mrg 				r = 1;
    926       1.1       mrg 			}
    927       1.1       mrg 
    928       1.1       mrg 			if (ISSET(flags, STTYF_RING_OVERFLOW)) {
    929       1.1       mrg 				log(LOG_WARNING, "%s-%x: ring overflow\n",
    930      1.15    cegger 					device_xname(&stc->sc_dev), i);
    931       1.1       mrg 				r = 1;
    932       1.1       mrg 			}
    933       1.1       mrg 
    934       1.1       mrg 			if (ISSET(flags, STTYF_DONE)) {
    935       1.1       mrg 				ndflush(&tp->t_outq,
    936       1.1       mrg 				    sp->sp_txp - tp->t_outq.c_cf);
    937       1.1       mrg 				CLR(tp->t_state, TS_BUSY);
    938       1.1       mrg 				(*tp->t_linesw->l_start)(tp);
    939       1.1       mrg 				r = 1;
    940       1.1       mrg 			}
    941       1.1       mrg 		}
    942       1.1       mrg 	}
    943       1.1       mrg }
    944       1.1       mrg 
    945       1.1       mrg void
    946  1.18.4.2     skrll stty_write_ccr(struct spif_softc *sc, u_int8_t val)
    947       1.1       mrg {
    948       1.1       mrg 	int tries = 100000;
    949       1.1       mrg 
    950       1.1       mrg 	while (STC_READ(sc, STC_CCR) && tries--)
    951       1.1       mrg 		/*EMPTY*/;
    952       1.1       mrg 	if (tries == 0)
    953      1.15    cegger 		aprint_error_dev(&sc->sc_dev, "ccr timeout\n");
    954       1.1       mrg 	STC_WRITE(sc, STC_CCR, val);
    955       1.1       mrg }
    956       1.1       mrg 
    957       1.1       mrg int
    958  1.18.4.2     skrll stty_compute_baud(speed_t speed, int clock, u_int8_t *bprlp, u_int8_t *bprhp)
    959       1.1       mrg {
    960       1.1       mrg 	u_int32_t rate;
    961       1.1       mrg 
    962       1.1       mrg 	rate = (2 * clock) / (16 * speed);
    963       1.1       mrg 	if (rate & 1)
    964       1.1       mrg 		rate = (rate >> 1) + 1;
    965       1.1       mrg 	else
    966       1.1       mrg 		rate = rate >> 1;
    967       1.1       mrg 
    968       1.1       mrg 	if (rate > 0xffff || rate == 0)
    969       1.1       mrg 		return (1);
    970       1.1       mrg 
    971       1.1       mrg 	*bprlp = rate & 0xff;
    972       1.1       mrg 	*bprhp = (rate >> 8) & 0xff;
    973       1.1       mrg 	return (0);
    974       1.1       mrg }
    975       1.1       mrg 
    976       1.1       mrg int
    977  1.18.4.2     skrll sbpp_match(struct device *parent, struct cfdata *vcf, void *aux)
    978       1.1       mrg {
    979      1.18  drochner 	struct spif_softc *sc = device_private(parent);
    980       1.1       mrg 
    981       1.1       mrg 	return (aux == sbpp_match && sc->sc_bpps == NULL);
    982       1.1       mrg }
    983       1.1       mrg 
    984       1.1       mrg void
    985  1.18.4.2     skrll sbpp_attach(struct device *parent, struct device *dev, void *aux)
    986       1.1       mrg {
    987      1.18  drochner 	struct spif_softc *sc = device_private(parent);
    988      1.18  drochner 	struct sbpp_softc *psc = device_private(dev);
    989       1.1       mrg 	int port;
    990       1.1       mrg 
    991       1.1       mrg 	sc->sc_bpps = psc;
    992       1.1       mrg 
    993       1.1       mrg 	for (port = 0; port < sc->sc_npar; port++) {
    994       1.1       mrg 	}
    995       1.1       mrg 
    996       1.1       mrg 	psc->sc_nports = port;
    997       1.1       mrg 	printf(": %d port%s\n", port, port == 1 ? "" : "s");
    998       1.1       mrg }
    999       1.1       mrg 
   1000       1.1       mrg int
   1001  1.18.4.2     skrll sbpp_open(dev_t dev, int flags, int mode, struct lwp *l)
   1002       1.1       mrg {
   1003       1.1       mrg 	return (ENXIO);
   1004       1.1       mrg }
   1005       1.1       mrg 
   1006       1.1       mrg int
   1007  1.18.4.2     skrll sbpp_close(dev_t dev, int flags, int mode, struct lwp *l)
   1008       1.1       mrg {
   1009       1.1       mrg 	return (ENXIO);
   1010       1.1       mrg }
   1011       1.1       mrg 
   1012       1.1       mrg int
   1013  1.18.4.2     skrll spif_ppcintr(void *v)
   1014       1.1       mrg {
   1015       1.1       mrg 	return (0);
   1016       1.1       mrg }
   1017       1.1       mrg 
   1018       1.1       mrg int
   1019  1.18.4.2     skrll sbpp_read(dev_t dev, struct uio *uio, int flags)
   1020       1.1       mrg {
   1021       1.1       mrg 	return (sbpp_rw(dev, uio));
   1022       1.1       mrg }
   1023       1.1       mrg 
   1024       1.1       mrg int
   1025  1.18.4.2     skrll sbpp_write(dev_t dev, struct uio *uio, int flags)
   1026       1.1       mrg {
   1027       1.1       mrg 	return (sbpp_rw(dev, uio));
   1028       1.1       mrg }
   1029       1.1       mrg 
   1030       1.1       mrg int
   1031  1.18.4.2     skrll sbpp_rw(dev_t dev, struct uio *uio)
   1032       1.1       mrg {
   1033       1.1       mrg 	return (ENXIO);
   1034       1.1       mrg }
   1035       1.1       mrg 
   1036       1.1       mrg int
   1037  1.18.4.2     skrll sbpp_poll(dev_t dev, int events, struct lwp *l)
   1038       1.1       mrg {
   1039       1.4  christos 	return (seltrue(dev, events, l));
   1040       1.1       mrg }
   1041       1.1       mrg 
   1042       1.1       mrg int
   1043  1.18.4.2     skrll sbpp_ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
   1044       1.1       mrg {
   1045       1.1       mrg 	int error;
   1046       1.1       mrg 
   1047       1.1       mrg 	error = ENOTTY;
   1048       1.1       mrg 
   1049       1.1       mrg 	return (error);
   1050       1.1       mrg }
   1051       1.1       mrg 
   1052       1.1       mrg #endif /* NSPIF */
   1053