spif.c revision 1.4 1 1.4 christos /* $NetBSD: spif.c,v 1.4 2005/12/11 12:23:44 christos Exp $ */
2 1.1 mrg /* $OpenBSD: spif.c,v 1.12 2003/10/03 16:44:51 miod Exp $ */
3 1.1 mrg
4 1.1 mrg /*
5 1.1 mrg * Copyright (c) 1999-2002 Jason L. Wright (jason (at) thought.net)
6 1.1 mrg * All rights reserved.
7 1.1 mrg *
8 1.1 mrg * Redistribution and use in source and binary forms, with or without
9 1.1 mrg * modification, are permitted provided that the following conditions
10 1.1 mrg * are met:
11 1.1 mrg * 1. Redistributions of source code must retain the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer.
13 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mrg * notice, this list of conditions and the following disclaimer in the
15 1.1 mrg * documentation and/or other materials provided with the distribution.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
19 1.1 mrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
20 1.1 mrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
21 1.1 mrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
22 1.1 mrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
23 1.1 mrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 mrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
25 1.1 mrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
26 1.1 mrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 mrg * POSSIBILITY OF SUCH DAMAGE.
28 1.1 mrg *
29 1.1 mrg * Effort sponsored in part by the Defense Advanced Research Projects
30 1.1 mrg * Agency (DARPA) and Air Force Research Laboratory, Air Force
31 1.1 mrg * Materiel Command, USAF, under agreement number F30602-01-2-0537.
32 1.1 mrg *
33 1.1 mrg */
34 1.1 mrg
35 1.1 mrg /*
36 1.1 mrg * Driver for the SUNW,spif: 8 serial, 1 parallel sbus board
37 1.1 mrg * based heavily on Iain Hibbert's driver for the MAGMA cards
38 1.1 mrg */
39 1.1 mrg
40 1.1 mrg /* Ported to NetBSD 2.0 by Hauke Fath */
41 1.1 mrg
42 1.1 mrg
43 1.1 mrg #include <sys/cdefs.h>
44 1.4 christos __KERNEL_RCSID(0, "$NetBSD: spif.c,v 1.4 2005/12/11 12:23:44 christos Exp $");
45 1.1 mrg
46 1.1 mrg #include "spif.h"
47 1.1 mrg #if NSPIF > 0
48 1.1 mrg
49 1.1 mrg #include <sys/param.h>
50 1.1 mrg #include <sys/systm.h>
51 1.1 mrg #include <sys/proc.h>
52 1.1 mrg #include <sys/device.h>
53 1.1 mrg #include <sys/file.h>
54 1.1 mrg #include <sys/ioctl.h>
55 1.1 mrg #include <sys/malloc.h>
56 1.1 mrg #include <sys/tty.h>
57 1.1 mrg #include <sys/time.h>
58 1.1 mrg #include <sys/kernel.h>
59 1.1 mrg #include <sys/syslog.h>
60 1.1 mrg #include <sys/conf.h>
61 1.1 mrg #include <sys/errno.h>
62 1.1 mrg
63 1.1 mrg #include <machine/bus.h>
64 1.1 mrg #include <machine/intr.h>
65 1.1 mrg #include <machine/autoconf.h>
66 1.1 mrg #include <machine/promlib.h>
67 1.1 mrg
68 1.1 mrg #include <dev/sbus/sbusvar.h>
69 1.1 mrg
70 1.1 mrg #include <dev/sbus/spifvar.h>
71 1.1 mrg #include <dev/sbus/spifreg.h>
72 1.1 mrg
73 1.1 mrg
74 1.1 mrg /* Autoconfig stuff */
75 1.1 mrg
76 1.1 mrg CFATTACH_DECL(spif, sizeof(struct spif_softc),
77 1.1 mrg spif_match, spif_attach, NULL, NULL);
78 1.1 mrg
79 1.1 mrg CFATTACH_DECL(stty, sizeof(struct stty_softc),
80 1.1 mrg stty_match, stty_attach, NULL, NULL);
81 1.1 mrg
82 1.1 mrg CFATTACH_DECL(sbpp, sizeof(struct sbpp_softc),
83 1.1 mrg sbpp_match, sbpp_attach, NULL, NULL);
84 1.1 mrg
85 1.1 mrg extern struct cfdriver spif_cd;
86 1.1 mrg extern struct cfdriver stty_cd;
87 1.1 mrg extern struct cfdriver sbpp_cd;
88 1.1 mrg
89 1.1 mrg dev_type_open(stty_open);
90 1.1 mrg dev_type_close(stty_close);
91 1.1 mrg dev_type_read(stty_read);
92 1.1 mrg dev_type_write(stty_write);
93 1.1 mrg dev_type_ioctl(stty_ioctl);
94 1.1 mrg dev_type_stop(stty_stop);
95 1.1 mrg dev_type_tty(stty_tty);
96 1.1 mrg dev_type_poll(stty_poll);
97 1.1 mrg
98 1.1 mrg const struct cdevsw stty_cdevsw = {
99 1.1 mrg stty_open, stty_close, stty_read, stty_write, stty_ioctl,
100 1.1 mrg stty_stop, stty_tty, stty_poll, nommap, ttykqfilter, D_TTY
101 1.1 mrg };
102 1.1 mrg
103 1.1 mrg dev_type_open(sbpp_open);
104 1.1 mrg dev_type_close(sbpp_close);
105 1.1 mrg dev_type_read(sbpp_read);
106 1.1 mrg dev_type_write(sbpp_write);
107 1.1 mrg dev_type_ioctl(sbpp_ioctl);
108 1.1 mrg dev_type_poll(sbpp_poll);
109 1.1 mrg
110 1.1 mrg const struct cdevsw sbpp_cdevsw = {
111 1.1 mrg sbpp_open, sbpp_close, sbpp_read, sbpp_write, sbpp_ioctl,
112 1.1 mrg nostop, notty, sbpp_poll, nommap, nokqfilter,
113 1.1 mrg };
114 1.1 mrg
115 1.1 mrg
116 1.1 mrg /* normal STC access */
117 1.1 mrg #define STC_WRITE(sc,r,v) \
118 1.1 mrg bus_space_write_1((sc)->sc_bustag, (sc)->sc_stch, (r), (v))
119 1.1 mrg #define STC_READ(sc,r) \
120 1.1 mrg bus_space_read_1((sc)->sc_bustag, (sc)->sc_stch, (r))
121 1.1 mrg
122 1.1 mrg /* IACK STC access */
123 1.1 mrg #define ISTC_WRITE(sc,r,v) \
124 1.1 mrg bus_space_write_1((sc)->sc_bustag, (sc)->sc_istch, (r), (v))
125 1.1 mrg #define ISTC_READ(sc,r) \
126 1.1 mrg bus_space_read_1((sc)->sc_bustag, (sc)->sc_istch, (r))
127 1.1 mrg
128 1.1 mrg /* PPC access */
129 1.1 mrg #define PPC_WRITE(sc,r,v) \
130 1.1 mrg bus_space_write_1((sc)->sc_bustag, (sc)->sc_ppch, (r), (v))
131 1.1 mrg #define PPC_READ(sc,r) \
132 1.1 mrg bus_space_read_1((sc)->sc_bustag, (sc)->sc_ppch, (r))
133 1.1 mrg
134 1.1 mrg #define DTR_WRITE(sc,port,v) \
135 1.1 mrg do { \
136 1.1 mrg sc->sc_ttys->sc_port[(port)].sp_dtr = v; \
137 1.1 mrg bus_space_write_1((sc)->sc_bustag, \
138 1.1 mrg sc->sc_dtrh, port, (v == 0) ? 1 : 0); \
139 1.1 mrg } while (0)
140 1.1 mrg
141 1.1 mrg #define DTR_READ(sc,port) ((sc)->sc_ttys->sc_port[(port)].sp_dtr)
142 1.1 mrg
143 1.1 mrg
144 1.1 mrg int
145 1.1 mrg spif_match(parent, vcf, aux)
146 1.1 mrg struct device *parent;
147 1.1 mrg struct cfdata *vcf;
148 1.1 mrg void *aux;
149 1.1 mrg {
150 1.1 mrg struct sbus_attach_args *sa = aux;
151 1.1 mrg
152 1.1 mrg if (strcmp(vcf->cf_name, sa->sa_name) &&
153 1.1 mrg strcmp("SUNW,spif", sa->sa_name))
154 1.1 mrg return (0);
155 1.1 mrg return (1);
156 1.1 mrg }
157 1.1 mrg
158 1.2 perry void
159 1.1 mrg spif_attach(parent, self, aux)
160 1.1 mrg struct device *parent, *self;
161 1.1 mrg void *aux;
162 1.1 mrg {
163 1.1 mrg struct spif_softc *sc = (struct spif_softc *)self;
164 1.1 mrg struct sbus_attach_args *sa = aux;
165 1.1 mrg
166 1.1 mrg if (sa->sa_nintr != 2) {
167 1.1 mrg printf(": expected %d interrupts, got %d\n", 2, sa->sa_nintr);
168 1.1 mrg return;
169 1.1 mrg }
170 1.1 mrg
171 1.1 mrg if (sa->sa_nreg != 1) {
172 1.1 mrg printf(": expected %d registers, got %d\n", 1, sa->sa_nreg);
173 1.1 mrg return;
174 1.1 mrg }
175 1.1 mrg
176 1.1 mrg sc->sc_bustag = sa->sa_bustag;
177 1.1 mrg if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
178 1.1 mrg sa->sa_offset, sa->sa_size,
179 1.1 mrg 0, &sc->sc_regh) != 0) {
180 1.1 mrg printf(": can't map registers\n");
181 1.1 mrg return;
182 1.1 mrg }
183 1.1 mrg
184 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
185 1.1 mrg DTR_REG_OFFSET, DTR_REG_LEN, &sc->sc_dtrh) != 0) {
186 1.1 mrg printf(": can't map dtr regs\n");
187 1.1 mrg goto fail_unmapregs;
188 1.1 mrg }
189 1.1 mrg
190 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
191 1.1 mrg STC_REG_OFFSET, STC_REG_LEN, &sc->sc_stch) != 0) {
192 1.1 mrg printf(": can't map dtr regs\n");
193 1.1 mrg goto fail_unmapregs;
194 1.1 mrg }
195 1.1 mrg
196 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
197 1.1 mrg ISTC_REG_OFFSET, ISTC_REG_LEN, &sc->sc_istch) != 0) {
198 1.1 mrg printf(": can't map dtr regs\n");
199 1.1 mrg goto fail_unmapregs;
200 1.1 mrg }
201 1.1 mrg
202 1.1 mrg if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
203 1.1 mrg PPC_REG_OFFSET, PPC_REG_LEN, &sc->sc_ppch) != 0) {
204 1.1 mrg printf(": can't map dtr regs\n");
205 1.1 mrg goto fail_unmapregs;
206 1.1 mrg }
207 1.1 mrg
208 1.1 mrg sc->sc_ppcih = bus_intr_establish(sa->sa_bustag,
209 1.1 mrg sa->sa_intr[PARALLEL_INTR].oi_pri, IPL_SERIAL, spif_ppcintr, sc);
210 1.1 mrg if (sc->sc_ppcih == NULL) {
211 1.1 mrg printf(": failed to establish ppc interrupt\n");
212 1.1 mrg goto fail_unmapregs;
213 1.1 mrg }
214 1.1 mrg
215 1.1 mrg sc->sc_stcih = bus_intr_establish(sa->sa_bustag,
216 1.1 mrg sa->sa_intr[SERIAL_INTR].oi_pri, IPL_SERIAL, spif_stcintr, sc);
217 1.1 mrg if (sc->sc_stcih == NULL) {
218 1.1 mrg printf(": failed to establish stc interrupt\n");
219 1.1 mrg goto fail_unmapregs;
220 1.1 mrg }
221 1.1 mrg
222 1.1 mrg sc->sc_softih = softintr_establish(IPL_TTY, spif_softintr, sc);
223 1.1 mrg if (sc->sc_softih == NULL) {
224 1.1 mrg printf(": can't get soft intr\n");
225 1.1 mrg goto fail_unmapregs;
226 1.1 mrg }
227 1.1 mrg
228 1.1 mrg sc->sc_node = sa->sa_node;
229 1.1 mrg
230 1.1 mrg sc->sc_rev = prom_getpropint(sc->sc_node, "revlev", 0);
231 1.1 mrg
232 1.1 mrg sc->sc_osc = prom_getpropint(sc->sc_node, "verosc", 0);
233 1.1 mrg switch (sc->sc_osc) {
234 1.1 mrg case SPIF_OSC10:
235 1.1 mrg sc->sc_osc = 10000000;
236 1.1 mrg break;
237 1.1 mrg case SPIF_OSC9:
238 1.1 mrg default:
239 1.1 mrg sc->sc_osc = 9830400;
240 1.1 mrg break;
241 1.1 mrg }
242 1.1 mrg
243 1.1 mrg sc->sc_nser = 8;
244 1.1 mrg sc->sc_npar = 1;
245 1.1 mrg
246 1.1 mrg sc->sc_rev2 = STC_READ(sc, STC_GFRCR);
247 1.1 mrg STC_WRITE(sc, STC_GSVR, 0);
248 1.1 mrg
249 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_RESET | CD180_CCR_RESETALL);
250 1.1 mrg while (STC_READ(sc, STC_GSVR) != 0xff);
251 1.1 mrg while (STC_READ(sc, STC_GFRCR) != sc->sc_rev2);
252 1.1 mrg
253 1.1 mrg STC_WRITE(sc, STC_PPRH, CD180_PPRH);
254 1.1 mrg STC_WRITE(sc, STC_PPRL, CD180_PPRL);
255 1.1 mrg STC_WRITE(sc, STC_MSMR, SPIF_MSMR);
256 1.1 mrg STC_WRITE(sc, STC_TSMR, SPIF_TSMR);
257 1.1 mrg STC_WRITE(sc, STC_RSMR, SPIF_RSMR);
258 1.1 mrg STC_WRITE(sc, STC_GSVR, 0);
259 1.1 mrg STC_WRITE(sc, STC_GSCR1, 0);
260 1.1 mrg STC_WRITE(sc, STC_GSCR2, 0);
261 1.1 mrg STC_WRITE(sc, STC_GSCR3, 0);
262 1.1 mrg
263 1.1 mrg printf(": rev %x chiprev %x osc %sMHz\n",
264 1.1 mrg sc->sc_rev, sc->sc_rev2, clockfreq(sc->sc_osc));
265 1.1 mrg
266 1.1 mrg (void)config_found(self, stty_match, NULL);
267 1.1 mrg (void)config_found(self, sbpp_match, NULL);
268 1.1 mrg
269 1.1 mrg return;
270 1.1 mrg
271 1.1 mrg fail_unmapregs:
272 1.1 mrg bus_space_unmap(sa->sa_bustag, sc->sc_regh, sa->sa_size);
273 1.1 mrg }
274 1.1 mrg
275 1.1 mrg int
276 1.1 mrg stty_match(parent, vcf, aux)
277 1.1 mrg struct device *parent;
278 1.1 mrg struct cfdata *vcf;
279 1.1 mrg void *aux;
280 1.1 mrg {
281 1.1 mrg struct spif_softc *sc = (struct spif_softc *)parent;
282 1.1 mrg
283 1.1 mrg return (aux == stty_match && sc->sc_ttys == NULL);
284 1.1 mrg }
285 1.1 mrg
286 1.1 mrg void
287 1.1 mrg stty_attach(parent, dev, aux)
288 1.1 mrg struct device *parent, *dev;
289 1.1 mrg void *aux;
290 1.1 mrg {
291 1.1 mrg struct spif_softc *sc = (struct spif_softc *)parent;
292 1.1 mrg struct stty_softc *ssc = (struct stty_softc *)dev;
293 1.1 mrg int port;
294 1.1 mrg
295 1.1 mrg sc->sc_ttys = ssc;
296 1.1 mrg
297 1.1 mrg for (port = 0; port < sc->sc_nser; port++) {
298 1.1 mrg struct stty_port *sp = &ssc->sc_port[port];
299 1.1 mrg struct tty *tp;
300 1.1 mrg
301 1.1 mrg DTR_WRITE(sc, port, 0);
302 1.1 mrg
303 1.1 mrg tp = ttymalloc();
304 1.1 mrg
305 1.1 mrg tp->t_oproc = stty_start;
306 1.1 mrg tp->t_param = stty_param;
307 1.1 mrg
308 1.1 mrg sp->sp_tty = tp;
309 1.1 mrg sp->sp_sc = sc;
310 1.1 mrg sp->sp_channel = port;
311 1.1 mrg
312 1.1 mrg sp->sp_rbuf = malloc(STTY_RBUF_SIZE, M_DEVBUF, M_NOWAIT);
313 1.1 mrg if(sp->sp_rbuf == NULL)
314 1.1 mrg break;
315 1.1 mrg
316 1.1 mrg sp->sp_rend = sp->sp_rbuf + STTY_RBUF_SIZE;
317 1.1 mrg }
318 1.1 mrg
319 1.1 mrg ssc->sc_nports = port;
320 1.1 mrg
321 1.1 mrg printf(": %d tty%s\n", port, port == 1 ? "" : "s");
322 1.1 mrg }
323 1.1 mrg
324 1.1 mrg int
325 1.4 christos stty_open(dev, flags, mode, l)
326 1.1 mrg dev_t dev;
327 1.1 mrg int flags;
328 1.1 mrg int mode;
329 1.4 christos struct lwp *l;
330 1.1 mrg {
331 1.1 mrg struct spif_softc *csc;
332 1.1 mrg struct stty_softc *sc;
333 1.1 mrg struct stty_port *sp;
334 1.1 mrg struct tty *tp;
335 1.1 mrg int card = SPIF_CARD(dev);
336 1.1 mrg int port = SPIF_PORT(dev);
337 1.1 mrg int s;
338 1.1 mrg
339 1.1 mrg if (card >= stty_cd.cd_ndevs || card >= spif_cd.cd_ndevs)
340 1.1 mrg return (ENXIO);
341 1.1 mrg
342 1.1 mrg sc = stty_cd.cd_devs[card];
343 1.1 mrg csc = spif_cd.cd_devs[card];
344 1.1 mrg if (sc == NULL || csc == NULL)
345 1.1 mrg return (ENXIO);
346 1.1 mrg
347 1.1 mrg if (port >= sc->sc_nports)
348 1.1 mrg return (ENXIO);
349 1.1 mrg
350 1.1 mrg sp = &sc->sc_port[port];
351 1.1 mrg tp = sp->sp_tty;
352 1.1 mrg tp->t_dev = dev;
353 1.1 mrg
354 1.1 mrg if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
355 1.1 mrg ttychars(tp);
356 1.1 mrg tp->t_iflag = TTYDEF_IFLAG;
357 1.1 mrg tp->t_oflag = TTYDEF_OFLAG;
358 1.1 mrg tp->t_cflag = TTYDEF_CFLAG;
359 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_CLOCAL))
360 1.1 mrg SET(tp->t_cflag, CLOCAL);
361 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_CRTSCTS))
362 1.1 mrg SET(tp->t_cflag, CRTSCTS);
363 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_MDMBUF))
364 1.1 mrg SET(tp->t_cflag, MDMBUF);
365 1.1 mrg tp->t_lflag = TTYDEF_LFLAG;
366 1.1 mrg tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
367 1.1 mrg
368 1.1 mrg sp->sp_rput = sp->sp_rget = sp->sp_rbuf;
369 1.1 mrg
370 1.1 mrg s = spltty();
371 1.1 mrg
372 1.1 mrg STC_WRITE(csc, STC_CAR, sp->sp_channel);
373 1.1 mrg stty_write_ccr(csc, CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
374 1.1 mrg STC_WRITE(csc, STC_CAR, sp->sp_channel);
375 1.1 mrg
376 1.1 mrg stty_param(tp, &tp->t_termios);
377 1.1 mrg
378 1.1 mrg ttsetwater(tp);
379 1.1 mrg
380 1.1 mrg STC_WRITE(csc, STC_SRER, CD180_SRER_CD | CD180_SRER_RXD);
381 1.1 mrg
382 1.1 mrg if (ISSET(sp->sp_openflags, TIOCFLAG_SOFTCAR) || sp->sp_carrier)
383 1.1 mrg SET(tp->t_state, TS_CARR_ON);
384 1.1 mrg else
385 1.1 mrg CLR(tp->t_state, TS_CARR_ON);
386 1.1 mrg }
387 1.3 kleink else if (ISSET(tp->t_state, TS_XCLUDE) &&
388 1.4 christos suser(l->l_proc->p_ucred, &l->l_proc->p_acflag) != 0) {
389 1.1 mrg return (EBUSY);
390 1.1 mrg } else {
391 1.1 mrg s = spltty();
392 1.1 mrg }
393 1.1 mrg
394 1.1 mrg if (!ISSET(flags, O_NONBLOCK)) {
395 1.1 mrg while (!ISSET(tp->t_cflag, CLOCAL) &&
396 1.1 mrg !ISSET(tp->t_state, TS_CARR_ON)) {
397 1.1 mrg int error;
398 1.1 mrg error = ttysleep(tp, &tp->t_rawq, TTIPRI | PCATCH,
399 1.1 mrg "sttycd", 0);
400 1.1 mrg if (error != 0) {
401 1.1 mrg splx(s);
402 1.1 mrg return (error);
403 1.1 mrg }
404 1.1 mrg }
405 1.1 mrg }
406 1.1 mrg
407 1.1 mrg splx(s);
408 1.1 mrg
409 1.1 mrg return ((*tp->t_linesw->l_open)(dev, tp));
410 1.1 mrg }
411 1.1 mrg
412 1.1 mrg int
413 1.4 christos stty_close(dev, flags, mode, l)
414 1.1 mrg dev_t dev;
415 1.1 mrg int flags;
416 1.1 mrg int mode;
417 1.4 christos struct lwp *l;
418 1.1 mrg {
419 1.1 mrg struct stty_softc *sc = stty_cd.cd_devs[SPIF_CARD(dev)];
420 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
421 1.1 mrg struct spif_softc *csc = sp->sp_sc;
422 1.1 mrg struct tty *tp = sp->sp_tty;
423 1.1 mrg int port = SPIF_PORT(dev);
424 1.1 mrg int s;
425 1.1 mrg
426 1.1 mrg (*tp->t_linesw->l_close)(tp, flags);
427 1.1 mrg s = spltty();
428 1.1 mrg
429 1.1 mrg if (ISSET(tp->t_cflag, HUPCL) || !ISSET(tp->t_state, TS_ISOPEN)) {
430 1.1 mrg stty_modem_control(sp, 0, DMSET);
431 1.1 mrg STC_WRITE(csc, STC_CAR, port);
432 1.1 mrg STC_WRITE(csc, STC_CCR,
433 1.1 mrg CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
434 1.1 mrg }
435 1.1 mrg
436 1.1 mrg splx(s);
437 1.1 mrg ttyclose(tp);
438 1.1 mrg return (0);
439 1.1 mrg }
440 1.1 mrg
441 1.1 mrg int
442 1.4 christos stty_ioctl(dev, cmd, data, flags, l)
443 1.1 mrg dev_t dev;
444 1.1 mrg u_long cmd;
445 1.1 mrg caddr_t data;
446 1.1 mrg int flags;
447 1.4 christos struct lwp *l;
448 1.1 mrg {
449 1.1 mrg struct stty_softc *stc = stty_cd.cd_devs[SPIF_CARD(dev)];
450 1.1 mrg struct stty_port *sp = &stc->sc_port[SPIF_PORT(dev)];
451 1.1 mrg struct spif_softc *sc = sp->sp_sc;
452 1.1 mrg struct tty *tp = sp->sp_tty;
453 1.1 mrg int error;
454 1.1 mrg
455 1.4 christos error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flags, l);
456 1.1 mrg if (error >= 0)
457 1.1 mrg return (error);
458 1.1 mrg
459 1.4 christos error = ttioctl(tp, cmd, data, flags, l);
460 1.1 mrg if (error >= 0)
461 1.1 mrg return (error);
462 1.1 mrg
463 1.1 mrg error = 0;
464 1.1 mrg
465 1.1 mrg switch (cmd) {
466 1.1 mrg case TIOCSBRK:
467 1.1 mrg SET(sp->sp_flags, STTYF_SET_BREAK);
468 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
469 1.1 mrg STC_WRITE(sc, STC_SRER,
470 1.1 mrg STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
471 1.1 mrg break;
472 1.1 mrg case TIOCCBRK:
473 1.1 mrg SET(sp->sp_flags, STTYF_CLR_BREAK);
474 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
475 1.1 mrg STC_WRITE(sc, STC_SRER,
476 1.1 mrg STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
477 1.1 mrg break;
478 1.1 mrg case TIOCSDTR:
479 1.1 mrg stty_modem_control(sp, TIOCM_DTR, DMBIS);
480 1.1 mrg break;
481 1.1 mrg case TIOCCDTR:
482 1.1 mrg stty_modem_control(sp, TIOCM_DTR, DMBIC);
483 1.1 mrg break;
484 1.1 mrg case TIOCMBIS:
485 1.1 mrg stty_modem_control(sp, *((int *)data), DMBIS);
486 1.1 mrg break;
487 1.1 mrg case TIOCMBIC:
488 1.1 mrg stty_modem_control(sp, *((int *)data), DMBIC);
489 1.1 mrg break;
490 1.1 mrg case TIOCMGET:
491 1.1 mrg *((int *)data) = stty_modem_control(sp, 0, DMGET);
492 1.1 mrg break;
493 1.1 mrg case TIOCMSET:
494 1.1 mrg stty_modem_control(sp, *((int *)data), DMSET);
495 1.1 mrg break;
496 1.1 mrg case TIOCGFLAGS:
497 1.1 mrg *((int *)data) = sp->sp_openflags;
498 1.1 mrg break;
499 1.1 mrg case TIOCSFLAGS:
500 1.4 christos if( suser(l->l_proc->p_ucred, &l->l_proc->p_acflag) )
501 1.1 mrg error = EPERM;
502 1.1 mrg else
503 1.1 mrg sp->sp_openflags = *((int *)data) &
504 1.1 mrg (TIOCFLAG_SOFTCAR | TIOCFLAG_CLOCAL |
505 1.1 mrg TIOCFLAG_CRTSCTS | TIOCFLAG_MDMBUF);
506 1.1 mrg break;
507 1.1 mrg default:
508 1.1 mrg error = ENOTTY;
509 1.1 mrg }
510 1.1 mrg
511 1.1 mrg return (error);
512 1.1 mrg }
513 1.1 mrg
514 1.1 mrg int
515 1.1 mrg stty_modem_control(sp, bits, how)
516 1.1 mrg struct stty_port *sp;
517 1.1 mrg int bits, how;
518 1.1 mrg {
519 1.1 mrg struct spif_softc *csc = sp->sp_sc;
520 1.1 mrg struct tty *tp = sp->sp_tty;
521 1.1 mrg int s, msvr;
522 1.1 mrg
523 1.1 mrg s = spltty();
524 1.1 mrg STC_WRITE(csc, STC_CAR, sp->sp_channel);
525 1.1 mrg
526 1.1 mrg switch (how) {
527 1.1 mrg case DMGET:
528 1.1 mrg bits = TIOCM_LE;
529 1.1 mrg if (DTR_READ(csc, sp->sp_channel))
530 1.1 mrg bits |= TIOCM_DTR;
531 1.1 mrg msvr = STC_READ(csc, STC_MSVR);
532 1.1 mrg if (ISSET(msvr, CD180_MSVR_DSR))
533 1.1 mrg bits |= TIOCM_DSR;
534 1.1 mrg if (ISSET(msvr, CD180_MSVR_CD))
535 1.1 mrg bits |= TIOCM_CD;
536 1.1 mrg if (ISSET(msvr, CD180_MSVR_CTS))
537 1.1 mrg bits |= TIOCM_CTS;
538 1.1 mrg if (ISSET(msvr, CD180_MSVR_RTS))
539 1.1 mrg bits |= TIOCM_RTS;
540 1.1 mrg break;
541 1.1 mrg case DMSET:
542 1.1 mrg DTR_WRITE(csc, sp->sp_channel, ISSET(bits, TIOCM_DTR) ? 1 : 0);
543 1.1 mrg if (ISSET(bits, TIOCM_RTS))
544 1.1 mrg STC_WRITE(csc, STC_MSVR,
545 1.1 mrg STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
546 1.1 mrg else
547 1.1 mrg STC_WRITE(csc, STC_MSVR,
548 1.1 mrg STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
549 1.1 mrg break;
550 1.1 mrg case DMBIS:
551 1.1 mrg if (ISSET(bits, TIOCM_DTR))
552 1.1 mrg DTR_WRITE(csc, sp->sp_channel, 1);
553 1.1 mrg if (ISSET(bits, TIOCM_RTS) && !ISSET(tp->t_cflag, CRTSCTS))
554 1.1 mrg STC_WRITE(csc, STC_MSVR,
555 1.1 mrg STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
556 1.1 mrg break;
557 1.1 mrg case DMBIC:
558 1.1 mrg if (ISSET(bits, TIOCM_DTR))
559 1.1 mrg DTR_WRITE(csc, sp->sp_channel, 0);
560 1.1 mrg if (ISSET(bits, TIOCM_RTS))
561 1.1 mrg STC_WRITE(csc, STC_MSVR,
562 1.1 mrg STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
563 1.1 mrg break;
564 1.1 mrg }
565 1.1 mrg
566 1.1 mrg splx(s);
567 1.1 mrg return (bits);
568 1.1 mrg }
569 1.1 mrg
570 1.1 mrg int
571 1.1 mrg stty_param(tp, t)
572 1.1 mrg struct tty *tp;
573 1.1 mrg struct termios *t;
574 1.1 mrg {
575 1.1 mrg struct stty_softc *st = stty_cd.cd_devs[SPIF_CARD(tp->t_dev)];
576 1.1 mrg struct stty_port *sp = &st->sc_port[SPIF_PORT(tp->t_dev)];
577 1.1 mrg struct spif_softc *sc = sp->sp_sc;
578 1.1 mrg u_int8_t rbprl, rbprh, tbprl, tbprh;
579 1.1 mrg int s, opt;
580 1.1 mrg
581 1.1 mrg if (t->c_ospeed &&
582 1.1 mrg stty_compute_baud(t->c_ospeed, sc->sc_osc, &tbprl, &tbprh))
583 1.1 mrg return (EINVAL);
584 1.1 mrg
585 1.1 mrg if (t->c_ispeed &&
586 1.1 mrg stty_compute_baud(t->c_ispeed, sc->sc_osc, &rbprl, &rbprh))
587 1.1 mrg return (EINVAL);
588 1.1 mrg
589 1.1 mrg s = spltty();
590 1.1 mrg
591 1.1 mrg /* hang up line if ospeed is zero, otherwise raise DTR */
592 1.1 mrg stty_modem_control(sp, TIOCM_DTR,
593 1.1 mrg (t->c_ospeed == 0 ? DMBIC : DMBIS));
594 1.1 mrg
595 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
596 1.1 mrg
597 1.1 mrg opt = 0;
598 1.1 mrg if (ISSET(t->c_cflag, PARENB)) {
599 1.1 mrg opt |= CD180_COR1_PARMODE_NORMAL;
600 1.1 mrg opt |= (ISSET(t->c_cflag, PARODD) ?
601 1.1 mrg CD180_COR1_ODDPAR :
602 1.1 mrg CD180_COR1_EVENPAR);
603 1.1 mrg }
604 1.1 mrg else
605 1.1 mrg opt |= CD180_COR1_PARMODE_NO;
606 1.1 mrg
607 1.1 mrg if (!ISSET(t->c_iflag, INPCK))
608 1.1 mrg opt |= CD180_COR1_IGNPAR;
609 1.1 mrg
610 1.1 mrg if (ISSET(t->c_cflag, CSTOPB))
611 1.1 mrg opt |= CD180_COR1_STOP2;
612 1.1 mrg
613 1.1 mrg switch (t->c_cflag & CSIZE) {
614 1.1 mrg case CS5:
615 1.1 mrg opt |= CD180_COR1_CS5;
616 1.1 mrg break;
617 1.1 mrg case CS6:
618 1.1 mrg opt |= CD180_COR1_CS6;
619 1.1 mrg break;
620 1.1 mrg case CS7:
621 1.1 mrg opt |= CD180_COR1_CS7;
622 1.1 mrg break;
623 1.1 mrg default:
624 1.1 mrg opt |= CD180_COR1_CS8;
625 1.1 mrg break;
626 1.1 mrg }
627 1.1 mrg STC_WRITE(sc, STC_COR1, opt);
628 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG1);
629 1.1 mrg
630 1.1 mrg opt = CD180_COR2_ETC;
631 1.1 mrg if (ISSET(t->c_cflag, CRTSCTS))
632 1.1 mrg opt |= CD180_COR2_CTSAE;
633 1.1 mrg STC_WRITE(sc, STC_COR2, opt);
634 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG2);
635 1.1 mrg
636 1.1 mrg STC_WRITE(sc, STC_COR3, STTY_RX_FIFO_THRESHOLD);
637 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG3);
638 1.1 mrg
639 1.1 mrg STC_WRITE(sc, STC_SCHR1, 0x11);
640 1.1 mrg STC_WRITE(sc, STC_SCHR2, 0x13);
641 1.1 mrg STC_WRITE(sc, STC_SCHR3, 0x11);
642 1.1 mrg STC_WRITE(sc, STC_SCHR4, 0x13);
643 1.1 mrg STC_WRITE(sc, STC_RTPR, 0x12);
644 1.1 mrg
645 1.1 mrg STC_WRITE(sc, STC_MCOR1, CD180_MCOR1_CDZD | STTY_RX_DTR_THRESHOLD);
646 1.1 mrg STC_WRITE(sc, STC_MCOR2, CD180_MCOR2_CDOD);
647 1.1 mrg STC_WRITE(sc, STC_MCR, 0);
648 1.1 mrg
649 1.1 mrg if (t->c_ospeed) {
650 1.1 mrg STC_WRITE(sc, STC_TBPRH, tbprh);
651 1.1 mrg STC_WRITE(sc, STC_TBPRL, tbprl);
652 1.1 mrg }
653 1.1 mrg
654 1.1 mrg if (t->c_ispeed) {
655 1.1 mrg STC_WRITE(sc, STC_RBPRH, rbprh);
656 1.1 mrg STC_WRITE(sc, STC_RBPRL, rbprl);
657 1.1 mrg }
658 1.1 mrg
659 1.1 mrg stty_write_ccr(sc, CD180_CCR_CMD_CHAN |
660 1.1 mrg CD180_CCR_CHAN_TXEN | CD180_CCR_CHAN_RXEN);
661 1.1 mrg
662 1.1 mrg sp->sp_carrier = STC_READ(sc, STC_MSVR) & CD180_MSVR_CD;
663 1.1 mrg
664 1.1 mrg splx(s);
665 1.1 mrg return (0);
666 1.1 mrg }
667 1.1 mrg
668 1.1 mrg int
669 1.1 mrg stty_read(dev, uio, flags)
670 1.1 mrg dev_t dev;
671 1.1 mrg struct uio *uio;
672 1.1 mrg int flags;
673 1.1 mrg {
674 1.1 mrg struct stty_softc *sc = stty_cd.cd_devs[SPIF_CARD(dev)];
675 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
676 1.1 mrg struct tty *tp = sp->sp_tty;
677 1.1 mrg
678 1.1 mrg return ((*tp->t_linesw->l_read)(tp, uio, flags));
679 1.1 mrg }
680 1.1 mrg
681 1.1 mrg int
682 1.1 mrg stty_write(dev, uio, flags)
683 1.1 mrg dev_t dev;
684 1.1 mrg struct uio *uio;
685 1.1 mrg int flags;
686 1.1 mrg {
687 1.1 mrg struct stty_softc *sc = stty_cd.cd_devs[SPIF_CARD(dev)];
688 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
689 1.1 mrg struct tty *tp = sp->sp_tty;
690 1.1 mrg
691 1.1 mrg return ((*tp->t_linesw->l_write)(tp, uio, flags));
692 1.1 mrg }
693 1.1 mrg
694 1.1 mrg int
695 1.4 christos stty_poll(dev, events, l)
696 1.1 mrg dev_t dev;
697 1.1 mrg int events;
698 1.4 christos struct lwp *l;
699 1.1 mrg {
700 1.1 mrg struct stty_softc *sc = stty_cd.cd_devs[SPIF_CARD(dev)];
701 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
702 1.1 mrg struct tty *tp = sp->sp_tty;
703 1.2 perry
704 1.4 christos return ((*tp->t_linesw->l_poll)(tp, events, l));
705 1.1 mrg }
706 1.1 mrg
707 1.1 mrg struct tty *
708 1.1 mrg stty_tty(dev)
709 1.1 mrg dev_t dev;
710 1.1 mrg {
711 1.1 mrg struct stty_softc *sc = stty_cd.cd_devs[SPIF_CARD(dev)];
712 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
713 1.1 mrg
714 1.1 mrg return (sp->sp_tty);
715 1.1 mrg }
716 1.1 mrg
717 1.1 mrg void
718 1.1 mrg stty_stop(tp, flags)
719 1.1 mrg struct tty *tp;
720 1.1 mrg int flags;
721 1.1 mrg {
722 1.1 mrg struct stty_softc *sc = stty_cd.cd_devs[SPIF_CARD(tp->t_dev)];
723 1.1 mrg struct stty_port *sp = &sc->sc_port[SPIF_PORT(tp->t_dev)];
724 1.1 mrg int s;
725 1.1 mrg
726 1.1 mrg s = spltty();
727 1.1 mrg if (ISSET(tp->t_state, TS_BUSY)) {
728 1.1 mrg if (!ISSET(tp->t_state, TS_TTSTOP))
729 1.1 mrg SET(tp->t_state, TS_FLUSH);
730 1.1 mrg SET(sp->sp_flags, STTYF_STOP);
731 1.1 mrg }
732 1.1 mrg splx(s);
733 1.1 mrg }
734 1.1 mrg
735 1.1 mrg void
736 1.1 mrg stty_start(tp)
737 1.1 mrg struct tty *tp;
738 1.1 mrg {
739 1.1 mrg struct stty_softc *stc = stty_cd.cd_devs[SPIF_CARD(tp->t_dev)];
740 1.1 mrg struct stty_port *sp = &stc->sc_port[SPIF_PORT(tp->t_dev)];
741 1.1 mrg struct spif_softc *sc = sp->sp_sc;
742 1.1 mrg int s;
743 1.1 mrg
744 1.1 mrg s = spltty();
745 1.1 mrg
746 1.1 mrg if (!ISSET(tp->t_state, TS_TTSTOP | TS_TIMEOUT | TS_BUSY)) {
747 1.1 mrg if (tp->t_outq.c_cc <= tp->t_lowat) {
748 1.1 mrg if (ISSET(tp->t_state, TS_ASLEEP)) {
749 1.1 mrg CLR(tp->t_state, TS_ASLEEP);
750 1.1 mrg wakeup(&tp->t_outq);
751 1.1 mrg }
752 1.1 mrg selwakeup(&tp->t_wsel);
753 1.1 mrg }
754 1.1 mrg if (tp->t_outq.c_cc) {
755 1.1 mrg sp->sp_txc = ndqb(&tp->t_outq, 0);
756 1.1 mrg sp->sp_txp = tp->t_outq.c_cf;
757 1.1 mrg SET(tp->t_state, TS_BUSY);
758 1.1 mrg STC_WRITE(sc, STC_CAR, sp->sp_channel);
759 1.1 mrg STC_WRITE(sc, STC_SRER,
760 1.1 mrg STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
761 1.1 mrg }
762 1.1 mrg }
763 1.1 mrg
764 1.1 mrg splx(s);
765 1.1 mrg }
766 1.1 mrg
767 1.1 mrg int
768 1.1 mrg spif_stcintr_rxexception(sc, needsoftp)
769 1.1 mrg struct spif_softc *sc;
770 1.1 mrg int *needsoftp;
771 1.1 mrg {
772 1.1 mrg struct stty_port *sp;
773 1.1 mrg u_int8_t channel, *ptr;
774 1.1 mrg
775 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
776 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
777 1.1 mrg ptr = sp->sp_rput;
778 1.1 mrg *ptr++ = STC_READ(sc, STC_RCSR);
779 1.1 mrg *ptr++ = STC_READ(sc, STC_RDR);
780 1.1 mrg if (ptr == sp->sp_rend)
781 1.1 mrg ptr = sp->sp_rbuf;
782 1.1 mrg if (ptr == sp->sp_rget) {
783 1.1 mrg if (ptr == sp->sp_rbuf)
784 1.1 mrg ptr = sp->sp_rend;
785 1.1 mrg ptr -= 2;
786 1.1 mrg SET(sp->sp_flags, STTYF_RING_OVERFLOW);
787 1.1 mrg }
788 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
789 1.1 mrg *needsoftp = 1;
790 1.1 mrg sp->sp_rput = ptr;
791 1.1 mrg return (1);
792 1.1 mrg }
793 1.1 mrg
794 1.1 mrg int
795 1.1 mrg spif_stcintr_rx(sc, needsoftp)
796 1.1 mrg struct spif_softc *sc;
797 1.1 mrg int *needsoftp;
798 1.1 mrg {
799 1.1 mrg struct stty_port *sp;
800 1.1 mrg u_int8_t channel, *ptr, cnt, rcsr;
801 1.1 mrg int i;
802 1.1 mrg
803 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
804 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
805 1.1 mrg ptr = sp->sp_rput;
806 1.1 mrg cnt = STC_READ(sc, STC_RDCR);
807 1.1 mrg for (i = 0; i < cnt; i++) {
808 1.1 mrg *ptr++ = 0;
809 1.1 mrg rcsr = STC_READ(sc, STC_RCSR);
810 1.1 mrg *ptr++ = STC_READ(sc, STC_RDR);
811 1.1 mrg if (ptr == sp->sp_rend)
812 1.1 mrg ptr = sp->sp_rbuf;
813 1.1 mrg if (ptr == sp->sp_rget) {
814 1.1 mrg if (ptr == sp->sp_rbuf)
815 1.1 mrg ptr = sp->sp_rend;
816 1.1 mrg ptr -= 2;
817 1.1 mrg SET(sp->sp_flags, STTYF_RING_OVERFLOW);
818 1.1 mrg break;
819 1.1 mrg }
820 1.1 mrg }
821 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
822 1.1 mrg if (cnt) {
823 1.1 mrg *needsoftp = 1;
824 1.1 mrg sp->sp_rput = ptr;
825 1.1 mrg }
826 1.1 mrg return (1);
827 1.1 mrg }
828 1.1 mrg
829 1.1 mrg int
830 1.1 mrg spif_stcintr_tx(sc, needsoftp)
831 1.1 mrg struct spif_softc *sc;
832 1.1 mrg int *needsoftp;
833 1.1 mrg {
834 1.1 mrg struct stty_port *sp;
835 1.1 mrg u_int8_t channel, ch;
836 1.1 mrg int cnt = 0;
837 1.1 mrg
838 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
839 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
840 1.1 mrg if (!ISSET(sp->sp_flags, STTYF_STOP)) {
841 1.1 mrg if (ISSET(sp->sp_flags, STTYF_SET_BREAK)) {
842 1.1 mrg STC_WRITE(sc, STC_TDR, 0);
843 1.1 mrg STC_WRITE(sc, STC_TDR, 0x81);
844 1.1 mrg CLR(sp->sp_flags, STTYF_SET_BREAK);
845 1.1 mrg cnt += 2;
846 1.1 mrg }
847 1.1 mrg if (ISSET(sp->sp_flags, STTYF_CLR_BREAK)) {
848 1.1 mrg STC_WRITE(sc, STC_TDR, 0);
849 1.1 mrg STC_WRITE(sc, STC_TDR, 0x83);
850 1.1 mrg CLR(sp->sp_flags, STTYF_CLR_BREAK);
851 1.1 mrg cnt += 2;
852 1.1 mrg }
853 1.1 mrg
854 1.1 mrg while (sp->sp_txc > 0 && cnt < (CD180_TX_FIFO_SIZE-1)) {
855 1.1 mrg ch = *sp->sp_txp;
856 1.1 mrg sp->sp_txc--;
857 1.1 mrg sp->sp_txp++;
858 1.1 mrg
859 1.1 mrg if (ch == 0) {
860 1.1 mrg STC_WRITE(sc, STC_TDR, ch);
861 1.1 mrg cnt++;
862 1.1 mrg }
863 1.1 mrg STC_WRITE(sc, STC_TDR, ch);
864 1.1 mrg cnt++;
865 1.1 mrg }
866 1.1 mrg }
867 1.1 mrg
868 1.1 mrg if (sp->sp_txc == 0 ||
869 1.1 mrg ISSET(sp->sp_flags, STTYF_STOP)) {
870 1.1 mrg STC_WRITE(sc, STC_SRER, STC_READ(sc, STC_SRER) &
871 1.1 mrg (~CD180_SRER_TXD));
872 1.1 mrg CLR(sp->sp_flags, STTYF_STOP);
873 1.1 mrg SET(sp->sp_flags, STTYF_DONE);
874 1.1 mrg *needsoftp = 1;
875 1.1 mrg }
876 1.1 mrg
877 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
878 1.1 mrg
879 1.1 mrg return (1);
880 1.1 mrg }
881 1.1 mrg
882 1.1 mrg int
883 1.1 mrg spif_stcintr_mx(sc, needsoftp)
884 1.1 mrg struct spif_softc *sc;
885 1.1 mrg int *needsoftp;
886 1.1 mrg {
887 1.1 mrg struct stty_port *sp;
888 1.1 mrg u_int8_t channel, mcr;
889 1.1 mrg
890 1.1 mrg channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
891 1.1 mrg sp = &sc->sc_ttys->sc_port[channel];
892 1.1 mrg mcr = STC_READ(sc, STC_MCR);
893 1.1 mrg if (mcr & CD180_MCR_CD) {
894 1.1 mrg SET(sp->sp_flags, STTYF_CDCHG);
895 1.1 mrg *needsoftp = 1;
896 1.1 mrg }
897 1.1 mrg STC_WRITE(sc, STC_MCR, 0);
898 1.1 mrg STC_WRITE(sc, STC_EOSRR, 0);
899 1.1 mrg return (1);
900 1.1 mrg }
901 1.1 mrg
902 1.1 mrg int
903 1.1 mrg spif_stcintr(vsc)
904 1.1 mrg void *vsc;
905 1.1 mrg {
906 1.1 mrg struct spif_softc *sc = (struct spif_softc *)vsc;
907 1.1 mrg int needsoft = 0, r = 0, i;
908 1.1 mrg u_int8_t ar;
909 1.1 mrg
910 1.1 mrg for (i = 0; i < 8; i++) {
911 1.1 mrg ar = ISTC_READ(sc, STC_RRAR) & CD180_GSVR_IMASK;
912 1.1 mrg if (ar == CD180_GSVR_RXGOOD)
913 1.1 mrg r |= spif_stcintr_rx(sc, &needsoft);
914 1.1 mrg else if (ar == CD180_GSVR_RXEXCEPTION)
915 1.1 mrg r |= spif_stcintr_rxexception(sc, &needsoft);
916 1.1 mrg }
917 1.1 mrg
918 1.1 mrg for (i = 0; i < 8; i++) {
919 1.1 mrg ar = ISTC_READ(sc, STC_TRAR) & CD180_GSVR_IMASK;
920 1.1 mrg if (ar == CD180_GSVR_TXDATA)
921 1.1 mrg r |= spif_stcintr_tx(sc, &needsoft);
922 1.1 mrg }
923 1.1 mrg
924 1.1 mrg for (i = 0; i < 8; i++) {
925 1.1 mrg ar = ISTC_READ(sc, STC_MRAR) & CD180_GSVR_IMASK;
926 1.1 mrg if (ar == CD180_GSVR_STATCHG)
927 1.1 mrg r |= spif_stcintr_mx(sc, &needsoft);
928 1.1 mrg }
929 1.1 mrg
930 1.1 mrg if (needsoft)
931 1.1 mrg softintr_schedule(sc->sc_softih);
932 1.1 mrg return (r);
933 1.1 mrg }
934 1.1 mrg
935 1.1 mrg void
936 1.1 mrg spif_softintr(vsc)
937 1.1 mrg void *vsc;
938 1.1 mrg {
939 1.1 mrg struct spif_softc *sc = (struct spif_softc *)vsc;
940 1.1 mrg struct stty_softc *stc = sc->sc_ttys;
941 1.1 mrg int r = 0, i, data, s, flags;
942 1.1 mrg u_int8_t stat, msvr;
943 1.1 mrg struct stty_port *sp;
944 1.1 mrg struct tty *tp;
945 1.1 mrg
946 1.1 mrg if (stc != NULL) {
947 1.1 mrg for (i = 0; i < stc->sc_nports; i++) {
948 1.1 mrg sp = &stc->sc_port[i];
949 1.1 mrg tp = sp->sp_tty;
950 1.1 mrg
951 1.1 mrg if (!ISSET(tp->t_state, TS_ISOPEN))
952 1.1 mrg continue;
953 1.1 mrg
954 1.1 mrg while (sp->sp_rget != sp->sp_rput) {
955 1.1 mrg stat = sp->sp_rget[0];
956 1.1 mrg data = sp->sp_rget[1];
957 1.1 mrg sp->sp_rget += 2;
958 1.1 mrg if (sp->sp_rget == sp->sp_rend)
959 1.1 mrg sp->sp_rget = sp->sp_rbuf;
960 1.1 mrg
961 1.1 mrg if (stat & (CD180_RCSR_BE | CD180_RCSR_FE))
962 1.1 mrg data |= TTY_FE;
963 1.1 mrg
964 1.1 mrg if (stat & CD180_RCSR_PE)
965 1.1 mrg data |= TTY_PE;
966 1.1 mrg
967 1.1 mrg (*tp->t_linesw->l_rint)(data, tp);
968 1.1 mrg r = 1;
969 1.1 mrg }
970 1.1 mrg
971 1.1 mrg s = splhigh();
972 1.1 mrg flags = sp->sp_flags;
973 1.1 mrg CLR(sp->sp_flags, STTYF_DONE | STTYF_CDCHG |
974 1.1 mrg STTYF_RING_OVERFLOW);
975 1.1 mrg splx(s);
976 1.1 mrg
977 1.1 mrg if (ISSET(flags, STTYF_CDCHG)) {
978 1.1 mrg s = spltty();
979 1.1 mrg STC_WRITE(sc, STC_CAR, i);
980 1.1 mrg msvr = STC_READ(sc, STC_MSVR);
981 1.1 mrg splx(s);
982 1.1 mrg
983 1.1 mrg sp->sp_carrier = msvr & CD180_MSVR_CD;
984 1.1 mrg (*tp->t_linesw->l_modem)(tp,
985 1.1 mrg sp->sp_carrier);
986 1.1 mrg r = 1;
987 1.1 mrg }
988 1.1 mrg
989 1.1 mrg if (ISSET(flags, STTYF_RING_OVERFLOW)) {
990 1.1 mrg log(LOG_WARNING, "%s-%x: ring overflow\n",
991 1.1 mrg stc->sc_dev.dv_xname, i);
992 1.1 mrg r = 1;
993 1.1 mrg }
994 1.1 mrg
995 1.1 mrg if (ISSET(flags, STTYF_DONE)) {
996 1.1 mrg ndflush(&tp->t_outq,
997 1.1 mrg sp->sp_txp - tp->t_outq.c_cf);
998 1.1 mrg CLR(tp->t_state, TS_BUSY);
999 1.1 mrg (*tp->t_linesw->l_start)(tp);
1000 1.1 mrg r = 1;
1001 1.1 mrg }
1002 1.1 mrg }
1003 1.1 mrg }
1004 1.1 mrg }
1005 1.1 mrg
1006 1.1 mrg void
1007 1.1 mrg stty_write_ccr(sc, val)
1008 1.1 mrg struct spif_softc *sc;
1009 1.1 mrg u_int8_t val;
1010 1.1 mrg {
1011 1.1 mrg int tries = 100000;
1012 1.1 mrg
1013 1.1 mrg while (STC_READ(sc, STC_CCR) && tries--)
1014 1.1 mrg /*EMPTY*/;
1015 1.1 mrg if (tries == 0)
1016 1.1 mrg printf("%s: ccr timeout\n", sc->sc_dev.dv_xname);
1017 1.1 mrg STC_WRITE(sc, STC_CCR, val);
1018 1.1 mrg }
1019 1.1 mrg
1020 1.1 mrg int
1021 1.1 mrg stty_compute_baud(speed, clock, bprlp, bprhp)
1022 1.1 mrg speed_t speed;
1023 1.1 mrg int clock;
1024 1.1 mrg u_int8_t *bprlp, *bprhp;
1025 1.1 mrg {
1026 1.1 mrg u_int32_t rate;
1027 1.1 mrg
1028 1.1 mrg rate = (2 * clock) / (16 * speed);
1029 1.1 mrg if (rate & 1)
1030 1.1 mrg rate = (rate >> 1) + 1;
1031 1.1 mrg else
1032 1.1 mrg rate = rate >> 1;
1033 1.1 mrg
1034 1.1 mrg if (rate > 0xffff || rate == 0)
1035 1.1 mrg return (1);
1036 1.1 mrg
1037 1.1 mrg *bprlp = rate & 0xff;
1038 1.1 mrg *bprhp = (rate >> 8) & 0xff;
1039 1.1 mrg return (0);
1040 1.1 mrg }
1041 1.1 mrg
1042 1.1 mrg int
1043 1.1 mrg sbpp_match(parent, vcf, aux)
1044 1.1 mrg struct device *parent;
1045 1.1 mrg struct cfdata *vcf;
1046 1.1 mrg void *aux;
1047 1.1 mrg {
1048 1.1 mrg struct spif_softc *sc = (struct spif_softc *)parent;
1049 1.1 mrg
1050 1.1 mrg return (aux == sbpp_match && sc->sc_bpps == NULL);
1051 1.1 mrg }
1052 1.1 mrg
1053 1.1 mrg void
1054 1.1 mrg sbpp_attach(parent, dev, aux)
1055 1.1 mrg struct device *parent, *dev;
1056 1.1 mrg void *aux;
1057 1.1 mrg {
1058 1.1 mrg struct spif_softc *sc = (struct spif_softc *)parent;
1059 1.1 mrg struct sbpp_softc *psc = (struct sbpp_softc *)dev;
1060 1.1 mrg int port;
1061 1.1 mrg
1062 1.1 mrg sc->sc_bpps = psc;
1063 1.1 mrg
1064 1.1 mrg for (port = 0; port < sc->sc_npar; port++) {
1065 1.1 mrg }
1066 1.1 mrg
1067 1.1 mrg psc->sc_nports = port;
1068 1.1 mrg printf(": %d port%s\n", port, port == 1 ? "" : "s");
1069 1.1 mrg }
1070 1.1 mrg
1071 1.1 mrg int
1072 1.4 christos sbpp_open(dev, flags, mode, l)
1073 1.1 mrg dev_t dev;
1074 1.1 mrg int flags;
1075 1.1 mrg int mode;
1076 1.4 christos struct lwp *l;
1077 1.1 mrg {
1078 1.1 mrg return (ENXIO);
1079 1.1 mrg }
1080 1.1 mrg
1081 1.1 mrg int
1082 1.4 christos sbpp_close(dev, flags, mode, l)
1083 1.1 mrg dev_t dev;
1084 1.1 mrg int flags;
1085 1.1 mrg int mode;
1086 1.4 christos struct lwp *l;
1087 1.1 mrg {
1088 1.1 mrg return (ENXIO);
1089 1.1 mrg }
1090 1.1 mrg
1091 1.1 mrg int
1092 1.1 mrg spif_ppcintr(v)
1093 1.1 mrg void *v;
1094 1.1 mrg {
1095 1.1 mrg return (0);
1096 1.1 mrg }
1097 1.1 mrg
1098 1.1 mrg int
1099 1.1 mrg sbpp_read(dev, uio, flags)
1100 1.1 mrg dev_t dev;
1101 1.1 mrg struct uio *uio;
1102 1.1 mrg int flags;
1103 1.1 mrg {
1104 1.1 mrg return (sbpp_rw(dev, uio));
1105 1.1 mrg }
1106 1.1 mrg
1107 1.1 mrg int
1108 1.1 mrg sbpp_write(dev, uio, flags)
1109 1.1 mrg dev_t dev;
1110 1.1 mrg struct uio *uio;
1111 1.1 mrg int flags;
1112 1.1 mrg {
1113 1.1 mrg return (sbpp_rw(dev, uio));
1114 1.1 mrg }
1115 1.1 mrg
1116 1.1 mrg int
1117 1.1 mrg sbpp_rw(dev, uio)
1118 1.1 mrg dev_t dev;
1119 1.1 mrg struct uio *uio;
1120 1.1 mrg {
1121 1.1 mrg return (ENXIO);
1122 1.1 mrg }
1123 1.1 mrg
1124 1.1 mrg int
1125 1.4 christos sbpp_poll(dev, events, l)
1126 1.1 mrg dev_t dev;
1127 1.1 mrg int events;
1128 1.4 christos struct lwp *l;
1129 1.1 mrg {
1130 1.4 christos return (seltrue(dev, events, l));
1131 1.1 mrg }
1132 1.1 mrg
1133 1.1 mrg int
1134 1.4 christos sbpp_ioctl(dev, cmd, data, flags, l)
1135 1.1 mrg dev_t dev;
1136 1.1 mrg u_long cmd;
1137 1.1 mrg caddr_t data;
1138 1.1 mrg int flags;
1139 1.4 christos struct lwp *l;
1140 1.1 mrg {
1141 1.1 mrg int error;
1142 1.1 mrg
1143 1.1 mrg error = ENOTTY;
1144 1.1 mrg
1145 1.1 mrg return (error);
1146 1.1 mrg }
1147 1.1 mrg
1148 1.1 mrg #endif /* NSPIF */
1149