Home | History | Annotate | Line # | Download | only in sbus
stp4020.c revision 1.11.2.8
      1  1.11.2.8  thorpej /*	$NetBSD: stp4020.c,v 1.11.2.8 2003/01/03 17:08:08 thorpej Exp $ */
      2       1.1       pk 
      3       1.1       pk /*-
      4       1.1       pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1       pk  * All rights reserved.
      6       1.1       pk  *
      7       1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1       pk  * by Paul Kranenburg.
      9       1.1       pk  *
     10       1.1       pk  * Redistribution and use in source and binary forms, with or without
     11       1.1       pk  * modification, are permitted provided that the following conditions
     12       1.1       pk  * are met:
     13       1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1       pk  *    documentation and/or other materials provided with the distribution.
     18       1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19       1.1       pk  *    must display the following acknowledgement:
     20       1.1       pk  *        This product includes software developed by the NetBSD
     21       1.1       pk  *        Foundation, Inc. and its contributors.
     22       1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1       pk  *    contributors may be used to endorse or promote products derived
     24       1.1       pk  *    from this software without specific prior written permission.
     25       1.1       pk  *
     26       1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1       pk  */
     38       1.1       pk 
     39       1.1       pk /*
     40       1.1       pk  * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
     41       1.1       pk  */
     42  1.11.2.1  nathanw 
     43  1.11.2.1  nathanw #include <sys/cdefs.h>
     44  1.11.2.8  thorpej __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.11.2.8 2003/01/03 17:08:08 thorpej Exp $");
     45       1.1       pk 
     46       1.1       pk #include <sys/param.h>
     47       1.1       pk #include <sys/systm.h>
     48       1.1       pk #include <sys/errno.h>
     49       1.1       pk #include <sys/malloc.h>
     50  1.11.2.3  nathanw #include <sys/extent.h>
     51       1.1       pk #include <sys/proc.h>
     52       1.1       pk #include <sys/kernel.h>
     53       1.1       pk #include <sys/kthread.h>
     54       1.1       pk #include <sys/device.h>
     55       1.1       pk 
     56       1.1       pk #include <dev/pcmcia/pcmciareg.h>
     57       1.1       pk #include <dev/pcmcia/pcmciavar.h>
     58       1.1       pk #include <dev/pcmcia/pcmciachip.h>
     59       1.1       pk 
     60       1.1       pk #include <machine/bus.h>
     61      1.11       pk #include <machine/intr.h>
     62       1.1       pk 
     63       1.1       pk #include <dev/sbus/sbusvar.h>
     64       1.1       pk #include <dev/sbus/stp4020reg.h>
     65       1.1       pk 
     66       1.1       pk #define STP4020_DEBUG 1	/* XXX-temp */
     67       1.1       pk 
     68  1.11.2.3  nathanw /*
     69  1.11.2.3  nathanw  * We use the three available windows per socket in a simple, fixed
     70  1.11.2.3  nathanw  * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
     71  1.11.2.3  nathanw  * spaces into sbus space.
     72  1.11.2.3  nathanw  */
     73  1.11.2.3  nathanw #define STP_WIN_ATTR	0	/* index of the attribute memory space window */
     74  1.11.2.3  nathanw #define	STP_WIN_MEM	1	/* index of the common memory space window */
     75  1.11.2.3  nathanw #define	STP_WIN_IO	2	/* index of the io space window */
     76  1.11.2.3  nathanw 
     77  1.11.2.3  nathanw 
     78       1.1       pk #if defined(STP4020_DEBUG)
     79       1.1       pk int stp4020_debug = 0;
     80       1.1       pk #define DPRINTF(x)	do { if (stp4020_debug) printf x; } while(0)
     81       1.1       pk #else
     82       1.1       pk #define DPRINTF(x)
     83       1.1       pk #endif
     84       1.1       pk 
     85       1.1       pk /*
     86       1.1       pk  * Event queue; events detected in an interrupt context go here
     87       1.1       pk  * awaiting attention from our event handling thread.
     88       1.1       pk  */
     89       1.1       pk struct stp4020_event {
     90       1.1       pk 	SIMPLEQ_ENTRY(stp4020_event) se_q;
     91       1.1       pk 	int	se_type;
     92       1.1       pk 	int	se_sock;
     93       1.1       pk };
     94       1.1       pk /* Defined event types */
     95       1.1       pk #define STP4020_EVENT_INSERTION	0
     96       1.1       pk #define STP4020_EVENT_REMOVAL	1
     97       1.1       pk 
     98       1.1       pk /*
     99       1.1       pk  * Per socket data.
    100       1.1       pk  */
    101       1.1       pk struct stp4020_socket {
    102       1.1       pk 	struct stp4020_softc	*sc;	/* Back link */
    103       1.1       pk 	int		flags;
    104       1.1       pk #define STP4020_SOCKET_BUSY	0x0001
    105       1.1       pk #define STP4020_SOCKET_SHUTDOWN	0x0002
    106       1.1       pk 	int		sock;		/* Socket number (0 or 1) */
    107  1.11.2.6  nathanw 	int		sbus_intno;	/* Do we use first (0) or second (1)
    108  1.11.2.6  nathanw 					   interrupt? */
    109  1.11.2.8  thorpej 	int		int_enable;	/* ICR0 value for interrupt enabled */
    110  1.11.2.8  thorpej 	int		int_disable;	/* ICR0 value for interrupt disabled */
    111       1.1       pk 	bus_space_tag_t	tag;		/* socket control space */
    112       1.1       pk 	bus_space_handle_t	regs;	/* 			*/
    113       1.1       pk 	struct device	*pcmcia;	/* Associated PCMCIA device */
    114       1.1       pk 	int		(*intrhandler)	/* Card driver interrupt handler */
    115       1.1       pk 			    __P((void *));
    116       1.1       pk 	void		*intrarg;	/* Card interrupt handler argument */
    117  1.11.2.8  thorpej 	void		*softint;	/* cookie for the softintr */
    118  1.11.2.8  thorpej 
    119       1.1       pk 	struct {
    120       1.1       pk 		bus_space_handle_t	winaddr;/* this window's address */
    121       1.1       pk 	} windows[STP4020_NWIN];
    122       1.1       pk 
    123       1.1       pk };
    124       1.1       pk 
    125       1.1       pk struct stp4020_softc {
    126       1.1       pk 	struct device	sc_dev;		/* Base device */
    127       1.1       pk 	struct sbusdev	sc_sd;		/* SBus device */
    128       1.1       pk 	bus_space_tag_t	sc_bustag;
    129       1.1       pk 	bus_dma_tag_t	sc_dmatag;
    130       1.1       pk 	pcmcia_chipset_tag_t	sc_pct;	/* Chipset methods */
    131       1.1       pk 
    132       1.1       pk 	struct proc	*event_thread;		/* event handling thread */
    133       1.1       pk 	SIMPLEQ_HEAD(, stp4020_event)	events;	/* Pending events for thread */
    134       1.1       pk 
    135       1.1       pk 	struct stp4020_socket sc_socks[STP4020_NSOCK];
    136       1.1       pk };
    137       1.1       pk 
    138       1.1       pk 
    139       1.1       pk static int	stp4020print	__P((void *, const char *));
    140       1.1       pk static int	stp4020match	__P((struct device *, struct cfdata *, void *));
    141       1.1       pk static void	stp4020attach	__P((struct device *, struct device *, void *));
    142  1.11.2.6  nathanw static int	stp4020_intr	__P((void *));
    143  1.11.2.3  nathanw static void	stp4020_map_window(struct stp4020_socket *h, int win, int speed);
    144  1.11.2.3  nathanw static void	stp4020_calc_speed(int bus_speed, int ns, int *length, int *delay);
    145  1.11.2.8  thorpej static void	stp4020_intr_dispatch(void *arg);
    146       1.1       pk 
    147  1.11.2.6  nathanw CFATTACH_DECL(nell, sizeof(struct stp4020_softc),
    148  1.11.2.6  nathanw     stp4020match, stp4020attach, NULL, NULL);
    149       1.1       pk 
    150       1.6       pk #ifdef STP4020_DEBUG
    151       1.6       pk static void	stp4020_dump_regs __P((struct stp4020_socket *));
    152       1.6       pk #endif
    153       1.1       pk 
    154       1.1       pk static int	stp4020_rd_sockctl __P((struct stp4020_socket *, int));
    155       1.1       pk static void	stp4020_wr_sockctl __P((struct stp4020_socket *, int, int));
    156       1.1       pk static int	stp4020_rd_winctl __P((struct stp4020_socket *, int, int));
    157       1.1       pk static void	stp4020_wr_winctl __P((struct stp4020_socket *, int, int, int));
    158       1.1       pk 
    159       1.1       pk void	stp4020_delay __P((unsigned int));
    160  1.11.2.3  nathanw void	stp4020_attach_socket __P((struct stp4020_socket *, int));
    161       1.1       pk void	stp4020_create_event_thread __P((void *));
    162       1.1       pk void	stp4020_event_thread __P((void *));
    163       1.1       pk void	stp4020_queue_event __P((struct stp4020_softc *, int, int));
    164       1.1       pk 
    165       1.1       pk int	stp4020_chip_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
    166       1.1       pk 				    struct pcmcia_mem_handle *));
    167       1.1       pk void	stp4020_chip_mem_free __P((pcmcia_chipset_handle_t,
    168       1.1       pk 				   struct pcmcia_mem_handle *));
    169       1.1       pk int	stp4020_chip_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
    170       1.1       pk 				  bus_size_t, struct pcmcia_mem_handle *,
    171  1.11.2.2  nathanw 				  bus_size_t *, int *));
    172       1.1       pk void	stp4020_chip_mem_unmap __P((pcmcia_chipset_handle_t, int));
    173       1.1       pk 
    174       1.1       pk int	stp4020_chip_io_alloc __P((pcmcia_chipset_handle_t,
    175       1.1       pk 				   bus_addr_t, bus_size_t, bus_size_t,
    176       1.1       pk 				   struct pcmcia_io_handle *));
    177       1.1       pk void	stp4020_chip_io_free __P((pcmcia_chipset_handle_t,
    178       1.1       pk 				  struct pcmcia_io_handle *));
    179       1.1       pk int	stp4020_chip_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
    180       1.1       pk 				 bus_size_t, struct pcmcia_io_handle *, int *));
    181       1.1       pk void	stp4020_chip_io_unmap __P((pcmcia_chipset_handle_t, int));
    182       1.1       pk 
    183       1.1       pk void	stp4020_chip_socket_enable __P((pcmcia_chipset_handle_t));
    184       1.1       pk void	stp4020_chip_socket_disable __P((pcmcia_chipset_handle_t));
    185       1.1       pk void	*stp4020_chip_intr_establish __P((pcmcia_chipset_handle_t,
    186       1.1       pk 					  struct pcmcia_function *, int,
    187       1.1       pk 					  int (*) __P((void *)), void *));
    188       1.1       pk void	stp4020_chip_intr_disestablish __P((pcmcia_chipset_handle_t, void *));
    189       1.1       pk 
    190       1.1       pk /* Our PCMCIA chipset methods */
    191       1.1       pk static struct pcmcia_chip_functions stp4020_functions = {
    192       1.1       pk 	stp4020_chip_mem_alloc,
    193       1.1       pk 	stp4020_chip_mem_free,
    194       1.1       pk 	stp4020_chip_mem_map,
    195       1.1       pk 	stp4020_chip_mem_unmap,
    196       1.1       pk 
    197       1.1       pk 	stp4020_chip_io_alloc,
    198       1.1       pk 	stp4020_chip_io_free,
    199       1.1       pk 	stp4020_chip_io_map,
    200       1.1       pk 	stp4020_chip_io_unmap,
    201       1.1       pk 
    202       1.1       pk 	stp4020_chip_intr_establish,
    203       1.1       pk 	stp4020_chip_intr_disestablish,
    204       1.1       pk 
    205       1.1       pk 	stp4020_chip_socket_enable,
    206       1.1       pk 	stp4020_chip_socket_disable
    207       1.1       pk };
    208       1.1       pk 
    209       1.1       pk 
    210       1.1       pk static __inline__ int
    211       1.1       pk stp4020_rd_sockctl(h, idx)
    212       1.1       pk 	struct stp4020_socket *h;
    213       1.1       pk 	int idx;
    214       1.1       pk {
    215       1.1       pk 	int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
    216       1.1       pk 	return (bus_space_read_2(h->tag, h->regs, o));
    217       1.1       pk }
    218       1.1       pk 
    219       1.1       pk static __inline__ void
    220       1.1       pk stp4020_wr_sockctl(h, idx, v)
    221       1.1       pk 	struct stp4020_socket *h;
    222       1.1       pk 	int idx;
    223       1.1       pk 	int v;
    224       1.1       pk {
    225       1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
    226       1.1       pk 	bus_space_write_2(h->tag, h->regs, o, v);
    227       1.1       pk }
    228       1.1       pk 
    229       1.1       pk static __inline__ int
    230       1.1       pk stp4020_rd_winctl(h, win, idx)
    231       1.1       pk 	struct stp4020_socket *h;
    232       1.1       pk 	int win;
    233       1.1       pk 	int idx;
    234       1.1       pk {
    235       1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    236       1.1       pk 		(STP4020_WINREGS_SIZE * win) + idx;
    237       1.1       pk 	return (bus_space_read_2(h->tag, h->regs, o));
    238       1.1       pk }
    239       1.1       pk 
    240       1.1       pk static __inline__ void
    241       1.1       pk stp4020_wr_winctl(h, win, idx, v)
    242       1.1       pk 	struct stp4020_socket *h;
    243       1.1       pk 	int win;
    244       1.1       pk 	int idx;
    245       1.1       pk 	int v;
    246       1.1       pk {
    247       1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    248       1.1       pk 		(STP4020_WINREGS_SIZE * win) + idx;
    249       1.1       pk 
    250       1.1       pk 	bus_space_write_2(h->tag, h->regs, o, v);
    251       1.1       pk }
    252       1.1       pk 
    253       1.1       pk 
    254       1.1       pk int
    255       1.1       pk stp4020print(aux, busname)
    256       1.1       pk 	void *aux;
    257       1.1       pk 	const char *busname;
    258       1.1       pk {
    259       1.4       pk 	struct pcmciabus_attach_args *paa = aux;
    260       1.3       pk 	struct stp4020_socket *h = paa->pch;
    261       1.3       pk 
    262  1.11.2.8  thorpej 	aprint_normal(" socket %d", h->sock);
    263       1.1       pk 	return (UNCONF);
    264       1.1       pk }
    265       1.1       pk 
    266       1.1       pk int
    267       1.1       pk stp4020match(parent, cf, aux)
    268       1.1       pk 	struct device *parent;
    269       1.1       pk 	struct cfdata *cf;
    270       1.1       pk 	void *aux;
    271       1.1       pk {
    272       1.1       pk 	struct sbus_attach_args *sa = aux;
    273       1.1       pk 
    274       1.2       pk 	return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
    275       1.1       pk }
    276       1.1       pk 
    277       1.1       pk /*
    278       1.1       pk  * Attach all the sub-devices we can find
    279       1.1       pk  */
    280       1.1       pk void
    281       1.1       pk stp4020attach(parent, self, aux)
    282       1.1       pk 	struct device *parent, *self;
    283       1.1       pk 	void *aux;
    284       1.1       pk {
    285       1.1       pk 	struct sbus_attach_args *sa = aux;
    286       1.1       pk 	struct stp4020_softc *sc = (void *)self;
    287  1.11.2.8  thorpej 	int rev;
    288  1.11.2.6  nathanw 	int i, sbus_intno;
    289       1.1       pk 	bus_space_handle_t bh;
    290       1.1       pk 
    291  1.11.2.6  nathanw 	/* lsb of our config flags decides which interrupt we use */
    292  1.11.2.6  nathanw 	sbus_intno = sc->sc_dev.dv_cfdata->cf_flags & 1;
    293  1.11.2.6  nathanw 
    294       1.1       pk 	/* Transfer bus tags */
    295       1.1       pk 	sc->sc_bustag = sa->sa_bustag;
    296       1.1       pk 	sc->sc_dmatag = sa->sa_dmatag;
    297       1.1       pk 
    298       1.1       pk 	/* Set up per-socket static initialization */
    299       1.1       pk 	sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
    300       1.1       pk 	sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
    301  1.11.2.6  nathanw 	sc->sc_socks[0].sbus_intno =
    302  1.11.2.6  nathanw 		sc->sc_socks[1].sbus_intno = sbus_intno;
    303       1.1       pk 
    304       1.9       pk 	if (sa->sa_nreg < 8) {
    305       1.1       pk 		printf("%s: only %d register sets\n",
    306       1.1       pk 			self->dv_xname, sa->sa_nreg);
    307       1.1       pk 		return;
    308       1.1       pk 	}
    309       1.1       pk 
    310       1.1       pk 	if (sa->sa_nintr != 2) {
    311       1.1       pk 		printf("%s: expect 2 interrupt Sbus levels; got %d\n",
    312       1.1       pk 			self->dv_xname, sa->sa_nintr);
    313       1.1       pk 		return;
    314       1.1       pk 	}
    315       1.1       pk 
    316       1.9       pk #define STP4020_BANK_PROM	0
    317       1.1       pk #define STP4020_BANK_CTRL	4
    318       1.1       pk 	for (i = 0; i < 8; i++) {
    319      1.10       pk 
    320       1.1       pk 		/*
    321       1.1       pk 		 * STP4020 Register address map:
    322       1.1       pk 		 *	bank  0:   Forth PROM
    323       1.1       pk 		 *	banks 1-3: socket 0, windows 0-2
    324       1.1       pk 		 *	bank  4:   control registers
    325       1.1       pk 		 *	banks 5-7: socket 1, windows 0-2
    326       1.1       pk 		 */
    327      1.10       pk 
    328       1.9       pk 		if (i == STP4020_BANK_PROM)
    329       1.9       pk 			/* Skip the PROM */
    330       1.9       pk 			continue;
    331       1.9       pk 
    332       1.1       pk 		if (sbus_bus_map(sa->sa_bustag,
    333  1.11.2.5  nathanw 				 sa->sa_reg[i].oa_space,
    334  1.11.2.5  nathanw 				 sa->sa_reg[i].oa_base,
    335  1.11.2.5  nathanw 				 sa->sa_reg[i].oa_size,
    336  1.11.2.3  nathanw 				 0, &bh) != 0) {
    337       1.1       pk 			printf("%s: attach: cannot map registers\n",
    338       1.1       pk 				self->dv_xname);
    339       1.1       pk 			return;
    340       1.1       pk 		}
    341      1.10       pk 
    342      1.10       pk 		if (i == STP4020_BANK_CTRL) {
    343      1.10       pk 			/*
    344      1.10       pk 			 * Copy tag and handle to both socket structures
    345      1.10       pk 			 * for easy access in control/status IO functions.
    346      1.10       pk 			 */
    347      1.10       pk 			sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
    348      1.10       pk 		} else if (i < STP4020_BANK_CTRL) {
    349      1.10       pk 			/* banks 1-3 */
    350      1.10       pk 			sc->sc_socks[0].windows[i-1].winaddr = bh;
    351      1.10       pk 		} else {
    352      1.10       pk 			/* banks 5-7 */
    353      1.10       pk 			sc->sc_socks[1].windows[i-5].winaddr = bh;
    354      1.10       pk 		}
    355       1.1       pk 	}
    356       1.1       pk 
    357       1.1       pk 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    358       1.1       pk 
    359  1.11.2.6  nathanw 	/* We only use one interrupt level. */
    360  1.11.2.6  nathanw 	if (sa->sa_nintr > sbus_intno) {
    361  1.11.2.6  nathanw 		bus_intr_establish(sa->sa_bustag,
    362  1.11.2.6  nathanw 		    sa->sa_intr[sbus_intno].oi_pri,
    363  1.11.2.7  thorpej 		    IPL_NONE, stp4020_intr, sc);
    364       1.7       pk 	}
    365       1.1       pk 
    366       1.1       pk 	rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
    367       1.1       pk 		STP4020_ISR1_REV_M;
    368       1.1       pk 	printf(": rev %x\n", rev);
    369       1.1       pk 
    370       1.1       pk 	sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
    371       1.1       pk 
    372       1.1       pk 	/*
    373       1.1       pk 	 * Arrange that a kernel thread be created to handle
    374       1.1       pk 	 * insert/removal events.
    375       1.1       pk 	 */
    376       1.1       pk 	SIMPLEQ_INIT(&sc->events);
    377       1.5  thorpej 	kthread_create(stp4020_create_event_thread, sc);
    378       1.1       pk 
    379       1.1       pk 	for (i = 0; i < STP4020_NSOCK; i++) {
    380       1.1       pk 		struct stp4020_socket *h = &sc->sc_socks[i];
    381       1.1       pk 		h->sock = i;
    382       1.1       pk 		h->sc = sc;
    383       1.6       pk #ifdef STP4020_DEBUG
    384  1.11.2.3  nathanw 		if (stp4020_debug)
    385  1.11.2.3  nathanw 			stp4020_dump_regs(h);
    386       1.6       pk #endif
    387  1.11.2.3  nathanw 		stp4020_attach_socket(h, sa->sa_frequency);
    388       1.1       pk 	}
    389       1.1       pk }
    390       1.1       pk 
    391       1.1       pk void
    392  1.11.2.3  nathanw stp4020_attach_socket(h, speed)
    393       1.1       pk 	struct stp4020_socket *h;
    394  1.11.2.3  nathanw 	int speed;
    395       1.1       pk {
    396       1.1       pk 	struct pcmciabus_attach_args paa;
    397       1.1       pk 	int v;
    398       1.1       pk 
    399  1.11.2.8  thorpej 	/* no interrupt handlers yet */
    400  1.11.2.8  thorpej 	h->intrhandler = NULL;
    401  1.11.2.8  thorpej 	h->intrarg = NULL;
    402  1.11.2.8  thorpej 	h->softint = NULL;
    403  1.11.2.8  thorpej 	h->int_enable = 0;
    404  1.11.2.8  thorpej 	h->int_disable = 0;
    405  1.11.2.8  thorpej 
    406  1.11.2.3  nathanw 	/* Map all three windows */
    407  1.11.2.3  nathanw 	stp4020_map_window(h, STP_WIN_ATTR, speed);
    408  1.11.2.3  nathanw 	stp4020_map_window(h, STP_WIN_MEM, speed);
    409  1.11.2.3  nathanw 	stp4020_map_window(h, STP_WIN_IO, speed);
    410       1.1       pk 
    411       1.1       pk 	/* Configure one pcmcia device per socket */
    412       1.9       pk 	paa.paa_busname = "pcmcia";
    413       1.1       pk 	paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
    414       1.1       pk 	paa.pch = (pcmcia_chipset_handle_t)h;
    415       1.1       pk 	paa.iobase = 0;
    416  1.11.2.3  nathanw 	paa.iosize = STP4020_WINDOW_SIZE;
    417       1.1       pk 
    418       1.1       pk 	h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
    419       1.1       pk 
    420       1.1       pk 	if (h->pcmcia == NULL)
    421       1.1       pk 		return;
    422       1.1       pk 
    423       1.1       pk 	/*
    424       1.1       pk 	 * There's actually a pcmcia bus attached; initialize the slot.
    425       1.1       pk 	 */
    426       1.1       pk 
    427       1.1       pk 	/*
    428  1.11.2.3  nathanw 	 * Clear things up before we enable status change interrupts.
    429  1.11.2.3  nathanw 	 * This seems to not be fully initialized by the PROM.
    430  1.11.2.3  nathanw 	 */
    431  1.11.2.3  nathanw 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    432  1.11.2.3  nathanw 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
    433  1.11.2.3  nathanw 	stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
    434  1.11.2.3  nathanw 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
    435  1.11.2.3  nathanw 
    436  1.11.2.3  nathanw 	/*
    437       1.1       pk 	 * Enable socket status change interrupts.
    438  1.11.2.6  nathanw 	 * We only use one common interrupt for status change
    439  1.11.2.6  nathanw 	 * and IO, to avoid locking issues.
    440       1.1       pk 	 */
    441  1.11.2.6  nathanw 	v = STP4020_ICR0_ALL_STATUS_IE
    442  1.11.2.6  nathanw 	    | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
    443  1.11.2.6  nathanw 			     : STP4020_ICR0_SCILVL_SB0);
    444       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    445       1.1       pk 
    446       1.1       pk 	/* Get live status bits from ISR0 */
    447       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    448       1.1       pk 	if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
    449       1.1       pk 		return;
    450       1.1       pk 
    451       1.1       pk 	pcmcia_card_attach(h->pcmcia);
    452       1.1       pk 	h->flags |= STP4020_SOCKET_BUSY;
    453       1.1       pk }
    454       1.1       pk 
    455       1.1       pk 
    456       1.1       pk /*
    457       1.1       pk  * Deferred thread creation callback.
    458       1.1       pk  */
    459       1.1       pk void
    460       1.1       pk stp4020_create_event_thread(arg)
    461       1.1       pk 	void *arg;
    462       1.1       pk {
    463       1.1       pk 	struct stp4020_softc *sc = arg;
    464       1.1       pk 	const char *name = sc->sc_dev.dv_xname;
    465       1.1       pk 
    466       1.5  thorpej 	if (kthread_create1(stp4020_event_thread, sc, &sc->event_thread,
    467       1.1       pk 			   "%s", name)) {
    468       1.1       pk 		panic("%s: unable to create event thread", name);
    469       1.1       pk 	}
    470       1.1       pk }
    471       1.1       pk 
    472       1.1       pk /*
    473       1.1       pk  * The actual event handling thread.
    474       1.1       pk  */
    475       1.1       pk void
    476       1.1       pk stp4020_event_thread(arg)
    477       1.1       pk 	void *arg;
    478       1.1       pk {
    479       1.1       pk 	struct stp4020_softc *sc = arg;
    480       1.1       pk 	struct stp4020_event *e;
    481       1.1       pk 	int s;
    482       1.1       pk 
    483       1.1       pk 	while (1) {
    484       1.1       pk 		struct stp4020_socket *h;
    485       1.1       pk 		int n;
    486       1.1       pk 
    487       1.1       pk 		s = splhigh();
    488       1.1       pk 		if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
    489       1.1       pk 			splx(s);
    490       1.1       pk 			(void)tsleep(&sc->events, PWAIT, "pcicev", 0);
    491       1.1       pk 			continue;
    492       1.1       pk 		}
    493  1.11.2.4  nathanw 		SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
    494       1.1       pk 		splx(s);
    495       1.1       pk 
    496       1.1       pk 		n = e->se_sock;
    497       1.1       pk 		if (n < 0 || n >= STP4020_NSOCK)
    498       1.1       pk 			panic("stp4020_event_thread: wayward socket number %d",
    499       1.1       pk 			      n);
    500       1.1       pk 
    501       1.1       pk 		h = &sc->sc_socks[n];
    502       1.1       pk 		switch (e->se_type) {
    503       1.1       pk 		case STP4020_EVENT_INSERTION:
    504       1.1       pk 			pcmcia_card_attach(h->pcmcia);
    505       1.1       pk 			break;
    506       1.1       pk 		case STP4020_EVENT_REMOVAL:
    507       1.1       pk 			pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
    508       1.1       pk 			break;
    509       1.1       pk 		default:
    510       1.1       pk 			panic("stp4020_event_thread: unknown event type %d",
    511       1.1       pk 			      e->se_type);
    512       1.1       pk 		}
    513       1.1       pk 		free(e, M_TEMP);
    514       1.1       pk 	}
    515       1.1       pk }
    516       1.1       pk 
    517       1.1       pk void
    518       1.1       pk stp4020_queue_event(sc, sock, event)
    519       1.1       pk 	struct stp4020_softc *sc;
    520       1.1       pk 	int sock, event;
    521       1.1       pk {
    522       1.1       pk 	struct stp4020_event *e;
    523       1.1       pk 	int s;
    524       1.1       pk 
    525       1.1       pk 	e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
    526       1.1       pk 	if (e == NULL)
    527       1.1       pk 		panic("stp4020_queue_event: can't allocate event");
    528       1.1       pk 
    529       1.1       pk 	e->se_type = event;
    530       1.1       pk 	e->se_sock = sock;
    531       1.1       pk 	s = splhigh();
    532       1.1       pk 	SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
    533       1.1       pk 	splx(s);
    534       1.1       pk 	wakeup(&sc->events);
    535       1.1       pk }
    536       1.1       pk 
    537  1.11.2.8  thorpej /*
    538  1.11.2.8  thorpej  * Softinterrupt called to invoke the real driver interrupt handler.
    539  1.11.2.8  thorpej  */
    540  1.11.2.8  thorpej static void
    541  1.11.2.8  thorpej stp4020_intr_dispatch(arg)
    542  1.11.2.8  thorpej 	void *arg;
    543  1.11.2.8  thorpej {
    544  1.11.2.8  thorpej 	struct stp4020_socket *h = arg;
    545  1.11.2.8  thorpej 	int s;
    546  1.11.2.8  thorpej 
    547  1.11.2.8  thorpej 	/* invoke driver handler */
    548  1.11.2.8  thorpej 	h->intrhandler(h->intrarg);
    549  1.11.2.8  thorpej 
    550  1.11.2.8  thorpej 	/* enable SBUS interrupts for pcmcia interrupts again */
    551  1.11.2.8  thorpej 	s = splhigh();
    552  1.11.2.8  thorpej 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
    553  1.11.2.8  thorpej 	splx(s);
    554  1.11.2.8  thorpej }
    555  1.11.2.8  thorpej 
    556       1.1       pk int
    557  1.11.2.6  nathanw stp4020_intr(arg)
    558       1.1       pk 	void *arg;
    559       1.1       pk {
    560       1.1       pk 	struct stp4020_softc *sc = arg;
    561  1.11.2.8  thorpej 	int i, s, r = 0, cd_change = 0;
    562  1.11.2.8  thorpej 
    563  1.11.2.8  thorpej 
    564  1.11.2.8  thorpej 	/* protect hardware access by splhigh against softint */
    565  1.11.2.8  thorpej 	s = splhigh();
    566       1.1       pk 
    567       1.1       pk 	/*
    568       1.1       pk 	 * Check each socket for pending requests.
    569       1.1       pk 	 */
    570       1.1       pk 	for (i = 0 ; i < STP4020_NSOCK; i++) {
    571       1.1       pk 		struct stp4020_socket *h;
    572  1.11.2.6  nathanw 		int v;
    573       1.1       pk 
    574       1.1       pk 		h = &sc->sc_socks[i];
    575  1.11.2.8  thorpej 
    576       1.1       pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    577       1.1       pk 
    578  1.11.2.8  thorpej 		/* Ack all interrupts at once. */
    579  1.11.2.8  thorpej 		stp4020_wr_sockctl(h, STP4020_ISR0_IDX,
    580  1.11.2.8  thorpej 		    STP4020_ISR0_ALL_STATUS_IRQ);
    581  1.11.2.6  nathanw 
    582       1.1       pk #ifdef STP4020_DEBUG
    583       1.1       pk 		if (stp4020_debug != 0) {
    584       1.1       pk 			char bits[64];
    585       1.1       pk 			bitmask_snprintf(v, STP4020_ISR0_IOBITS,
    586       1.1       pk 					 bits, sizeof(bits));
    587       1.1       pk 			printf("stp4020_statintr: ISR0=%s\n", bits);
    588       1.1       pk 		}
    589       1.1       pk #endif
    590       1.1       pk 
    591       1.1       pk 		if ((v & STP4020_ISR0_CDCHG) != 0) {
    592       1.1       pk 			/*
    593       1.1       pk 			 * Card status change detect
    594       1.1       pk 			 */
    595  1.11.2.3  nathanw 			cd_change = 1;
    596  1.11.2.3  nathanw 			r = 1;
    597  1.11.2.3  nathanw 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
    598       1.1       pk 				if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    599       1.1       pk 					stp4020_queue_event(sc, i,
    600       1.1       pk 						STP4020_EVENT_INSERTION);
    601       1.1       pk 					h->flags |= STP4020_SOCKET_BUSY;
    602       1.1       pk 				}
    603       1.1       pk 			}
    604       1.1       pk 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
    605       1.1       pk 				if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
    606       1.1       pk 					stp4020_queue_event(sc, i,
    607       1.1       pk 						STP4020_EVENT_REMOVAL);
    608       1.1       pk 					h->flags &= ~STP4020_SOCKET_BUSY;
    609       1.1       pk 				}
    610       1.1       pk 			}
    611       1.1       pk 		}
    612  1.11.2.6  nathanw 
    613  1.11.2.6  nathanw 		if ((v & STP4020_ISR0_IOINT) != 0) {
    614  1.11.2.6  nathanw 			/* we can not deny this is ours, no matter what the
    615  1.11.2.6  nathanw 			   card driver says. */
    616  1.11.2.6  nathanw 			r = 1;
    617  1.11.2.6  nathanw 
    618  1.11.2.6  nathanw 			/* It's a card interrupt */
    619  1.11.2.6  nathanw 			if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    620  1.11.2.6  nathanw 				printf("stp4020[%d]: spurious interrupt?\n",
    621  1.11.2.6  nathanw 					h->sock);
    622  1.11.2.6  nathanw 				continue;
    623  1.11.2.6  nathanw 			}
    624  1.11.2.8  thorpej 
    625  1.11.2.8  thorpej 			/*
    626  1.11.2.8  thorpej 			 * Schedule softint to invoke driver interrupt
    627  1.11.2.8  thorpej 			 * handler
    628  1.11.2.8  thorpej 			 */
    629  1.11.2.8  thorpej 			if (h->softint != NULL)
    630  1.11.2.8  thorpej 				softintr_schedule(h->softint);
    631  1.11.2.8  thorpej 			/*
    632  1.11.2.8  thorpej 			 * Disable this sbus interrupt, until the soft-int
    633  1.11.2.8  thorpej 			 * handler had a chance to run
    634  1.11.2.8  thorpej 			 */
    635  1.11.2.8  thorpej 			stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
    636  1.11.2.6  nathanw 		}
    637       1.1       pk 
    638  1.11.2.3  nathanw 		/* informational messages */
    639       1.1       pk 		if ((v & STP4020_ISR0_BVD1CHG) != 0) {
    640  1.11.2.3  nathanw 			/* ignore if this is caused by insert or removal */
    641  1.11.2.3  nathanw 			if (!cd_change)
    642  1.11.2.3  nathanw 				printf("stp4020[%d]: Battery change 1\n", h->sock);
    643  1.11.2.3  nathanw 			r = 1;
    644       1.1       pk 		}
    645       1.1       pk 
    646       1.1       pk 		if ((v & STP4020_ISR0_BVD2CHG) != 0) {
    647  1.11.2.3  nathanw 			/* ignore if this is caused by insert or removal */
    648  1.11.2.3  nathanw 			if (!cd_change)
    649  1.11.2.3  nathanw 				printf("stp4020[%d]: Battery change 2\n", h->sock);
    650  1.11.2.3  nathanw 			r = 1;
    651       1.1       pk 		}
    652       1.1       pk 
    653       1.1       pk 		if ((v & STP4020_ISR0_RDYCHG) != 0) {
    654  1.11.2.3  nathanw 			DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
    655  1.11.2.3  nathanw 			r = 1;
    656       1.1       pk 		}
    657       1.1       pk 
    658       1.1       pk 		if ((v & STP4020_ISR0_WPCHG) != 0) {
    659  1.11.2.3  nathanw 			DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
    660  1.11.2.3  nathanw 			r = 1;
    661       1.1       pk 		}
    662       1.1       pk 
    663       1.1       pk 		if ((v & STP4020_ISR0_PCTO) != 0) {
    664  1.11.2.3  nathanw 			DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
    665  1.11.2.3  nathanw 			r = 1;
    666       1.1       pk 		}
    667  1.11.2.3  nathanw 
    668       1.1       pk 	}
    669  1.11.2.8  thorpej 	splx(s);
    670       1.1       pk 
    671       1.1       pk 	return (r);
    672       1.1       pk }
    673       1.1       pk 
    674  1.11.2.3  nathanw /*
    675  1.11.2.3  nathanw  * The function gets the sbus speed and a access time and calculates
    676  1.11.2.3  nathanw  * values for the CMDLNG and CMDDLAY registers.
    677  1.11.2.3  nathanw  */
    678  1.11.2.3  nathanw static void
    679  1.11.2.3  nathanw stp4020_calc_speed(int bus_speed, int ns, int *length, int *delay)
    680       1.1       pk {
    681  1.11.2.3  nathanw 	int result;
    682  1.11.2.3  nathanw 
    683  1.11.2.3  nathanw 	if (ns < STP4020_MEM_SPEED_MIN)
    684  1.11.2.3  nathanw 		ns = STP4020_MEM_SPEED_MIN;
    685  1.11.2.3  nathanw 	else if (ns > STP4020_MEM_SPEED_MAX)
    686  1.11.2.3  nathanw 		ns = STP4020_MEM_SPEED_MAX;
    687  1.11.2.3  nathanw 	result = ns*(bus_speed/1000);
    688  1.11.2.3  nathanw 	if (result % 1000000)
    689  1.11.2.3  nathanw 		result = result/1000000 + 1;
    690  1.11.2.3  nathanw 	else
    691  1.11.2.3  nathanw 		result /= 1000000;
    692  1.11.2.3  nathanw 	*length = result;
    693  1.11.2.3  nathanw 
    694  1.11.2.3  nathanw 	/* the sbus frequency range is limited, so we can keep this simple */
    695  1.11.2.3  nathanw 	*delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
    696  1.11.2.3  nathanw }
    697  1.11.2.3  nathanw 
    698  1.11.2.3  nathanw static void
    699  1.11.2.3  nathanw stp4020_map_window(struct stp4020_socket *h, int win, int speed)
    700  1.11.2.3  nathanw {
    701  1.11.2.3  nathanw 	int v, length, delay;
    702       1.1       pk 
    703       1.1       pk 	/*
    704  1.11.2.3  nathanw 	 * According to the PC Card standard 300ns access timing should be
    705  1.11.2.3  nathanw 	 * used for attribute memory access. Our pcmcia framework does not
    706  1.11.2.3  nathanw 	 * seem to propagate timing information, so we use that
    707  1.11.2.3  nathanw 	 * everywhere.
    708       1.1       pk 	 */
    709  1.11.2.5  nathanw 	stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &delay);
    710       1.1       pk 
    711  1.11.2.3  nathanw 	/*
    712  1.11.2.3  nathanw 	 * Fill in the Address Space Select and Base Address
    713  1.11.2.3  nathanw 	 * fields of this windows control register 0.
    714  1.11.2.3  nathanw 	 */
    715  1.11.2.3  nathanw 	v = ((delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
    716  1.11.2.3  nathanw 	    | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
    717  1.11.2.3  nathanw 	switch (win) {
    718  1.11.2.3  nathanw 	case STP_WIN_ATTR:
    719  1.11.2.3  nathanw 		v |= STP4020_WCR0_ASPSEL_AM;
    720  1.11.2.3  nathanw 		break;
    721  1.11.2.3  nathanw 	case STP_WIN_MEM:
    722  1.11.2.3  nathanw 		v |= STP4020_WCR0_ASPSEL_CM;
    723  1.11.2.3  nathanw 		break;
    724  1.11.2.3  nathanw 	case STP_WIN_IO:
    725  1.11.2.3  nathanw 		v |= STP4020_WCR0_ASPSEL_IO;
    726  1.11.2.3  nathanw 		break;
    727       1.1       pk 	}
    728  1.11.2.3  nathanw 	v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
    729  1.11.2.3  nathanw 	stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
    730  1.11.2.3  nathanw 	stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
    731  1.11.2.3  nathanw }
    732       1.1       pk 
    733  1.11.2.3  nathanw int
    734  1.11.2.3  nathanw stp4020_chip_mem_alloc(pch, size, pcmhp)
    735  1.11.2.3  nathanw 	pcmcia_chipset_handle_t pch;
    736  1.11.2.3  nathanw 	bus_size_t size;
    737  1.11.2.3  nathanw 	struct pcmcia_mem_handle *pcmhp;
    738  1.11.2.3  nathanw {
    739  1.11.2.3  nathanw 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    740       1.1       pk 
    741  1.11.2.3  nathanw 	/* we can not do much here, defere work to _mem_map */
    742  1.11.2.3  nathanw 	pcmhp->memt = h->tag;
    743       1.1       pk 	pcmhp->size = size;
    744  1.11.2.3  nathanw 	pcmhp->addr = 0;
    745  1.11.2.3  nathanw 	pcmhp->mhandle = 0;
    746  1.11.2.3  nathanw 	pcmhp->realsize = size;
    747       1.1       pk 
    748       1.1       pk 	return (0);
    749       1.1       pk }
    750       1.1       pk 
    751       1.1       pk void
    752       1.1       pk stp4020_chip_mem_free(pch, pcmhp)
    753       1.1       pk 	pcmcia_chipset_handle_t pch;
    754       1.1       pk 	struct pcmcia_mem_handle *pcmhp;
    755       1.1       pk {
    756       1.1       pk }
    757       1.1       pk 
    758       1.1       pk int
    759       1.1       pk stp4020_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    760       1.1       pk 	pcmcia_chipset_handle_t pch;
    761       1.1       pk 	int kind;
    762       1.1       pk 	bus_addr_t card_addr;
    763       1.1       pk 	bus_size_t size;
    764       1.1       pk 	struct pcmcia_mem_handle *pcmhp;
    765  1.11.2.2  nathanw 	bus_size_t *offsetp;
    766       1.1       pk 	int *windowp;
    767       1.1       pk {
    768       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    769  1.11.2.3  nathanw 	int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
    770       1.8     joda 
    771  1.11.2.3  nathanw 	pcmhp->memt = h->tag;
    772  1.11.2.3  nathanw 	bus_space_subregion(h->tag, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
    773  1.11.2.3  nathanw 	pcmhp->size = size;
    774  1.11.2.3  nathanw 	pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
    775  1.11.2.3  nathanw 	*offsetp = 0;
    776  1.11.2.3  nathanw 	*windowp = 0;
    777       1.1       pk 
    778       1.1       pk 	return (0);
    779       1.1       pk }
    780       1.1       pk 
    781       1.1       pk void
    782       1.1       pk stp4020_chip_mem_unmap(pch, win)
    783       1.1       pk 	pcmcia_chipset_handle_t pch;
    784       1.1       pk 	int win;
    785       1.1       pk {
    786       1.1       pk }
    787       1.1       pk 
    788       1.1       pk int
    789       1.1       pk stp4020_chip_io_alloc(pch, start, size, align, pcihp)
    790       1.1       pk 	pcmcia_chipset_handle_t pch;
    791       1.1       pk 	bus_addr_t start;
    792       1.1       pk 	bus_size_t size;
    793       1.1       pk 	bus_size_t align;
    794       1.1       pk 	struct pcmcia_io_handle *pcihp;
    795       1.1       pk {
    796       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    797       1.1       pk 
    798       1.1       pk 	pcihp->iot = h->tag;
    799  1.11.2.3  nathanw 	pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
    800  1.11.2.3  nathanw 	return 0;
    801       1.1       pk }
    802       1.1       pk 
    803       1.1       pk void
    804       1.1       pk stp4020_chip_io_free(pch, pcihp)
    805       1.1       pk 	pcmcia_chipset_handle_t pch;
    806       1.1       pk 	struct pcmcia_io_handle *pcihp;
    807       1.1       pk {
    808       1.1       pk }
    809       1.1       pk 
    810       1.1       pk int
    811       1.1       pk stp4020_chip_io_map(pch, width, offset, size, pcihp, windowp)
    812       1.1       pk 	pcmcia_chipset_handle_t pch;
    813       1.1       pk 	int width;
    814       1.1       pk 	bus_addr_t offset;
    815       1.1       pk 	bus_size_t size;
    816       1.1       pk 	struct pcmcia_io_handle *pcihp;
    817       1.1       pk 	int *windowp;
    818       1.1       pk {
    819       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    820       1.1       pk 
    821  1.11.2.3  nathanw 	pcihp->iot = h->tag;
    822  1.11.2.3  nathanw 	bus_space_subregion(h->tag, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
    823  1.11.2.3  nathanw 	*windowp = 0;
    824  1.11.2.3  nathanw 	return 0;
    825       1.1       pk }
    826       1.1       pk 
    827       1.1       pk void
    828       1.1       pk stp4020_chip_io_unmap(pch, win)
    829       1.1       pk 	pcmcia_chipset_handle_t pch;
    830       1.1       pk 	int win;
    831       1.1       pk {
    832       1.1       pk }
    833       1.1       pk 
    834       1.1       pk void
    835       1.1       pk stp4020_chip_socket_enable(pch)
    836       1.1       pk 	pcmcia_chipset_handle_t pch;
    837       1.1       pk {
    838       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    839  1.11.2.3  nathanw 	int i, v;
    840       1.1       pk 
    841       1.1       pk 	/* this bit is mostly stolen from pcic_attach_card */
    842       1.1       pk 
    843       1.1       pk 	/* Power down the socket to reset it, clear the card reset pin */
    844  1.11.2.3  nathanw 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    845       1.1       pk 
    846       1.1       pk 	/*
    847       1.1       pk 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    848       1.1       pk 	 * we are changing Vcc (Toff).
    849       1.1       pk 	 */
    850       1.1       pk 	stp4020_delay((300 + 100) * 1000);
    851       1.1       pk 
    852       1.1       pk 	/* Power up the socket */
    853  1.11.2.3  nathanw 	v = STP4020_ICR1_MSTPWR;
    854       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    855       1.1       pk 
    856       1.1       pk 	/*
    857       1.1       pk 	 * wait 100ms until power raise (Tpr) and 20ms to become
    858       1.1       pk 	 * stable (Tsu(Vcc)).
    859       1.1       pk 	 */
    860       1.1       pk 	stp4020_delay((100 + 20) * 1000);
    861       1.1       pk 
    862  1.11.2.3  nathanw 	v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
    863       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    864       1.1       pk 
    865       1.1       pk 	/*
    866       1.1       pk 	 * hold RESET at least 10us.
    867       1.1       pk 	 */
    868       1.1       pk 	delay(10);
    869       1.1       pk 
    870       1.1       pk 	/* Clear reset flag */
    871       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    872       1.1       pk 	v &= ~STP4020_ICR0_RESET;
    873       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    874       1.1       pk 
    875       1.1       pk 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
    876       1.1       pk 	stp4020_delay(20000);
    877       1.1       pk 
    878       1.1       pk 	/* Wait for the chip to finish initializing (5 seconds max) */
    879       1.1       pk 	for (i = 10000; i > 0; i--) {
    880       1.1       pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    881       1.1       pk 		if ((v & STP4020_ISR0_RDYST) != 0)
    882       1.1       pk 			break;
    883       1.1       pk 		delay(500);
    884       1.1       pk 	}
    885       1.1       pk 	if (i <= 0) {
    886       1.1       pk 		char bits[64];
    887       1.1       pk 		bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
    888       1.1       pk 				 STP4020_ISR0_IOBITS, bits, sizeof(bits));
    889       1.1       pk 		printf("stp4020_chip_socket_enable: not ready: status %s\n",
    890       1.1       pk 			bits);
    891       1.1       pk 		return;
    892       1.1       pk 	}
    893       1.1       pk 
    894       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    895       1.1       pk 
    896       1.1       pk 	/*
    897  1.11.2.3  nathanw 	 * Check the card type.
    898  1.11.2.3  nathanw 	 * Enable socket I/O interrupts for IO cards.
    899       1.1       pk 	 * We use level SB_INT[0] for I/O interrupts.
    900       1.1       pk 	 */
    901  1.11.2.3  nathanw 	if (pcmcia_card_gettype(h->pcmcia) == PCMCIA_IFTYPE_IO) {
    902  1.11.2.3  nathanw 		v &= ~(STP4020_ICR0_IOILVL|STP4020_ICR0_IFTYPE);
    903  1.11.2.3  nathanw 		v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
    904  1.11.2.6  nathanw 		    |STP4020_ICR0_SPKREN;
    905  1.11.2.6  nathanw 		v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
    906  1.11.2.6  nathanw 				   : STP4020_ICR0_IOILVL_SB0;
    907  1.11.2.8  thorpej 		h->int_enable = v;
    908  1.11.2.8  thorpej 		h->int_disable = v & ~STP4020_ICR0_IOIE;
    909  1.11.2.3  nathanw 		DPRINTF(("%s: configuring card for IO useage\n", h->sc->sc_dev.dv_xname));
    910  1.11.2.3  nathanw 	} else {
    911  1.11.2.3  nathanw 		v &= ~(STP4020_ICR0_IOILVL|STP4020_ICR0_IFTYPE
    912  1.11.2.6  nathanw 		    |STP4020_ICR0_SPKREN);
    913  1.11.2.3  nathanw 		v |= STP4020_ICR0_IFTYPE_MEM;
    914  1.11.2.3  nathanw 		DPRINTF(("%s: configuring card for MEM ONLY useage\n", h->sc->sc_dev.dv_xname));
    915  1.11.2.3  nathanw 	}
    916       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    917       1.1       pk }
    918       1.1       pk 
    919       1.1       pk void
    920       1.1       pk stp4020_chip_socket_disable(pch)
    921       1.1       pk 	pcmcia_chipset_handle_t pch;
    922       1.1       pk {
    923       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    924       1.1       pk 	int v;
    925       1.1       pk 
    926       1.1       pk 	/*
    927       1.1       pk 	 * Disable socket I/O interrupts.
    928       1.1       pk 	 */
    929       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    930       1.1       pk 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL);
    931       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    932       1.1       pk 
    933       1.1       pk 	/* Power down the socket */
    934  1.11.2.3  nathanw 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    935       1.1       pk 
    936       1.1       pk 	/*
    937       1.1       pk 	 * wait 300ms until power fails (Tpf).
    938       1.1       pk 	 */
    939       1.1       pk 	stp4020_delay(300 * 1000);
    940       1.1       pk }
    941       1.1       pk 
    942       1.1       pk void *
    943       1.1       pk stp4020_chip_intr_establish(pch, pf, ipl, handler, arg)
    944       1.1       pk 	pcmcia_chipset_handle_t pch;
    945       1.1       pk 	struct pcmcia_function *pf;
    946       1.1       pk 	int ipl;
    947       1.1       pk 	int (*handler) __P((void *));
    948       1.1       pk 	void *arg;
    949       1.1       pk {
    950       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    951       1.1       pk 
    952  1.11.2.8  thorpej 	/* only one interrupt handler per slot */
    953  1.11.2.8  thorpej 	if (h->intrhandler != NULL) return NULL;
    954  1.11.2.8  thorpej 
    955       1.1       pk 	h->intrhandler = handler;
    956       1.1       pk 	h->intrarg = arg;
    957  1.11.2.8  thorpej 	h->softint = softintr_establish(ipl, stp4020_intr_dispatch, h);
    958  1.11.2.8  thorpej 	return h->softint;
    959       1.1       pk }
    960       1.1       pk 
    961       1.1       pk void
    962       1.1       pk stp4020_chip_intr_disestablish(pch, ih)
    963       1.1       pk 	pcmcia_chipset_handle_t pch;
    964       1.1       pk 	void *ih;
    965       1.1       pk {
    966       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    967       1.1       pk 
    968       1.1       pk 	h->intrhandler = NULL;
    969       1.1       pk 	h->intrarg = NULL;
    970  1.11.2.8  thorpej 	if (h->softint) {
    971  1.11.2.8  thorpej 		softintr_disestablish(h->softint);
    972  1.11.2.8  thorpej 		h->softint = NULL;
    973  1.11.2.8  thorpej 	}
    974       1.1       pk }
    975       1.1       pk 
    976       1.1       pk /*
    977       1.1       pk  * Delay and possibly yield CPU.
    978       1.1       pk  * XXX - assumes a context
    979       1.1       pk  */
    980       1.1       pk void
    981       1.1       pk stp4020_delay(ms)
    982       1.1       pk 	unsigned int ms;
    983       1.1       pk {
    984       1.1       pk 	unsigned int ticks;
    985       1.1       pk 
    986       1.1       pk 	/* Convert to ticks */
    987       1.1       pk 	ticks = (ms * hz ) / 1000000;
    988       1.1       pk 
    989       1.1       pk 	if (cold || ticks == 0) {
    990       1.1       pk 		delay(ms);
    991       1.1       pk 		return;
    992       1.1       pk 	}
    993       1.1       pk 
    994       1.1       pk #ifdef DIAGNOSTIC
    995       1.1       pk 	if (ticks > 60*hz)
    996       1.1       pk 		panic("stp4020: preposterous delay: %u", ticks);
    997       1.1       pk #endif
    998       1.1       pk 	tsleep(&ticks, 0, "stp4020_delay", ticks);
    999       1.1       pk }
   1000       1.6       pk 
   1001       1.6       pk #ifdef STP4020_DEBUG
   1002       1.6       pk void
   1003       1.6       pk stp4020_dump_regs(h)
   1004       1.6       pk 	struct stp4020_socket *h;
   1005       1.6       pk {
   1006       1.6       pk 	char bits[64];
   1007       1.6       pk 	/*
   1008       1.6       pk 	 * Dump control and status registers.
   1009       1.6       pk 	 */
   1010       1.6       pk 	printf("socket[%d] registers:\n", h->sock);
   1011       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR0_IDX),
   1012       1.6       pk 			 STP4020_ICR0_BITS, bits, sizeof(bits));
   1013       1.6       pk 	printf("\tICR0=%s\n", bits);
   1014       1.6       pk 
   1015       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR1_IDX),
   1016       1.6       pk 			 STP4020_ICR1_BITS, bits, sizeof(bits));
   1017       1.6       pk 	printf("\tICR1=%s\n", bits);
   1018       1.6       pk 
   1019       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
   1020       1.6       pk 			 STP4020_ISR0_IOBITS, bits, sizeof(bits));
   1021       1.6       pk 	printf("\tISR0=%s\n", bits);
   1022       1.6       pk 
   1023       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR1_IDX),
   1024       1.6       pk 			 STP4020_ISR1_BITS, bits, sizeof(bits));
   1025       1.6       pk 	printf("\tISR1=%s\n", bits);
   1026       1.6       pk }
   1027       1.6       pk #endif /* STP4020_DEBUG */
   1028