Home | History | Annotate | Line # | Download | only in sbus
stp4020.c revision 1.49
      1  1.49      jdc /*	$NetBSD: stp4020.c,v 1.49 2006/12/11 11:42:48 jdc Exp $ */
      2   1.1       pk 
      3   1.1       pk /*-
      4   1.1       pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5   1.1       pk  * All rights reserved.
      6   1.1       pk  *
      7   1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1       pk  * by Paul Kranenburg.
      9   1.1       pk  *
     10   1.1       pk  * Redistribution and use in source and binary forms, with or without
     11   1.1       pk  * modification, are permitted provided that the following conditions
     12   1.1       pk  * are met:
     13   1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14   1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15   1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1       pk  *    documentation and/or other materials provided with the distribution.
     18   1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19   1.1       pk  *    must display the following acknowledgement:
     20   1.1       pk  *        This product includes software developed by the NetBSD
     21   1.1       pk  *        Foundation, Inc. and its contributors.
     22   1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1       pk  *    contributors may be used to endorse or promote products derived
     24   1.1       pk  *    from this software without specific prior written permission.
     25   1.1       pk  *
     26   1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1       pk  */
     38   1.1       pk 
     39   1.1       pk /*
     40   1.1       pk  * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
     41   1.1       pk  */
     42  1.12    lukem 
     43  1.12    lukem #include <sys/cdefs.h>
     44  1.49      jdc __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.49 2006/12/11 11:42:48 jdc Exp $");
     45   1.1       pk 
     46   1.1       pk #include <sys/param.h>
     47   1.1       pk #include <sys/systm.h>
     48   1.1       pk #include <sys/errno.h>
     49   1.1       pk #include <sys/malloc.h>
     50  1.15   martin #include <sys/extent.h>
     51   1.1       pk #include <sys/proc.h>
     52   1.1       pk #include <sys/kernel.h>
     53   1.1       pk #include <sys/kthread.h>
     54   1.1       pk #include <sys/device.h>
     55   1.1       pk 
     56   1.1       pk #include <dev/pcmcia/pcmciareg.h>
     57   1.1       pk #include <dev/pcmcia/pcmciavar.h>
     58   1.1       pk #include <dev/pcmcia/pcmciachip.h>
     59   1.1       pk 
     60   1.1       pk #include <machine/bus.h>
     61  1.11       pk #include <machine/intr.h>
     62   1.1       pk 
     63   1.1       pk #include <dev/sbus/sbusvar.h>
     64   1.1       pk #include <dev/sbus/stp4020reg.h>
     65   1.1       pk 
     66   1.1       pk #define STP4020_DEBUG 1	/* XXX-temp */
     67   1.1       pk 
     68  1.15   martin /*
     69  1.15   martin  * We use the three available windows per socket in a simple, fixed
     70  1.15   martin  * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
     71  1.15   martin  * spaces into sbus space.
     72  1.15   martin  */
     73  1.15   martin #define STP_WIN_ATTR	0	/* index of the attribute memory space window */
     74  1.15   martin #define	STP_WIN_MEM	1	/* index of the common memory space window */
     75  1.15   martin #define	STP_WIN_IO	2	/* index of the io space window */
     76  1.15   martin 
     77  1.15   martin 
     78   1.1       pk #if defined(STP4020_DEBUG)
     79   1.1       pk int stp4020_debug = 0;
     80   1.1       pk #define DPRINTF(x)	do { if (stp4020_debug) printf x; } while(0)
     81   1.1       pk #else
     82   1.1       pk #define DPRINTF(x)
     83   1.1       pk #endif
     84   1.1       pk 
     85   1.1       pk /*
     86   1.1       pk  * Event queue; events detected in an interrupt context go here
     87   1.1       pk  * awaiting attention from our event handling thread.
     88   1.1       pk  */
     89   1.1       pk struct stp4020_event {
     90   1.1       pk 	SIMPLEQ_ENTRY(stp4020_event) se_q;
     91   1.1       pk 	int	se_type;
     92   1.1       pk 	int	se_sock;
     93   1.1       pk };
     94   1.1       pk /* Defined event types */
     95   1.1       pk #define STP4020_EVENT_INSERTION	0
     96   1.1       pk #define STP4020_EVENT_REMOVAL	1
     97   1.1       pk 
     98   1.1       pk /*
     99   1.1       pk  * Per socket data.
    100   1.1       pk  */
    101   1.1       pk struct stp4020_socket {
    102   1.1       pk 	struct stp4020_softc	*sc;	/* Back link */
    103   1.1       pk 	int		flags;
    104   1.1       pk #define STP4020_SOCKET_BUSY	0x0001
    105   1.1       pk 	int		sock;		/* Socket number (0 or 1) */
    106  1.28   martin 	int		sbus_intno;	/* Do we use first (0) or second (1)
    107  1.28   martin 					   interrupt? */
    108  1.31   martin 	int		int_enable;	/* ICR0 value for interrupt enabled */
    109  1.31   martin 	int		int_disable;	/* ICR0 value for interrupt disabled */
    110  1.33   martin 	bus_space_tag_t	tag;		/* socket control io	*/
    111  1.33   martin 	bus_space_handle_t	regs;	/*  space		*/
    112  1.33   martin 	bus_space_tag_t	pcmciat;	/* io space for pcmcia  */
    113   1.1       pk 	struct device	*pcmcia;	/* Associated PCMCIA device */
    114   1.1       pk 	int		(*intrhandler)	/* Card driver interrupt handler */
    115  1.42    perry 			   (void *);
    116   1.1       pk 	void		*intrarg;	/* Card interrupt handler argument */
    117  1.31   martin 	void		*softint;	/* cookie for the softintr */
    118  1.31   martin 
    119   1.1       pk 	struct {
    120   1.1       pk 		bus_space_handle_t	winaddr;/* this window's address */
    121   1.1       pk 	} windows[STP4020_NWIN];
    122   1.1       pk 
    123   1.1       pk };
    124   1.1       pk 
    125   1.1       pk struct stp4020_softc {
    126   1.1       pk 	struct device	sc_dev;		/* Base device */
    127   1.1       pk 	struct sbusdev	sc_sd;		/* SBus device */
    128   1.1       pk 	pcmcia_chipset_tag_t	sc_pct;	/* Chipset methods */
    129   1.1       pk 
    130   1.1       pk 	struct proc	*event_thread;		/* event handling thread */
    131   1.1       pk 	SIMPLEQ_HEAD(, stp4020_event)	events;	/* Pending events for thread */
    132   1.1       pk 
    133   1.1       pk 	struct stp4020_socket sc_socks[STP4020_NSOCK];
    134   1.1       pk };
    135   1.1       pk 
    136   1.1       pk 
    137  1.42    perry static int	stp4020print(void *, const char *);
    138  1.42    perry static int	stp4020match(struct device *, struct cfdata *, void *);
    139  1.42    perry static void	stp4020attach(struct device *, struct device *, void *);
    140  1.42    perry static int	stp4020_intr(void *);
    141  1.16   martin static void	stp4020_map_window(struct stp4020_socket *h, int win, int speed);
    142  1.44      jdc static void	stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay);
    143  1.31   martin static void	stp4020_intr_dispatch(void *arg);
    144   1.1       pk 
    145  1.26  thorpej CFATTACH_DECL(nell, sizeof(struct stp4020_softc),
    146  1.27  thorpej     stp4020match, stp4020attach, NULL, NULL);
    147   1.1       pk 
    148   1.6       pk #ifdef STP4020_DEBUG
    149  1.42    perry static void	stp4020_dump_regs(struct stp4020_socket *);
    150   1.6       pk #endif
    151   1.1       pk 
    152  1.42    perry static int	stp4020_rd_sockctl(struct stp4020_socket *, int);
    153  1.42    perry static void	stp4020_wr_sockctl(struct stp4020_socket *, int, int);
    154  1.42    perry static int	stp4020_rd_winctl(struct stp4020_socket *, int, int);
    155  1.42    perry static void	stp4020_wr_winctl(struct stp4020_socket *, int, int, int);
    156  1.42    perry 
    157  1.46   martin void	stp4020_delay(struct stp4020_softc *sc, unsigned int);
    158  1.42    perry void	stp4020_attach_socket(struct stp4020_socket *, int);
    159  1.42    perry void	stp4020_create_event_thread(void *);
    160  1.42    perry void	stp4020_event_thread(void *);
    161  1.42    perry void	stp4020_queue_event(struct stp4020_softc *, int, int);
    162  1.42    perry 
    163  1.42    perry int	stp4020_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    164  1.42    perry 				    struct pcmcia_mem_handle *);
    165  1.42    perry void	stp4020_chip_mem_free(pcmcia_chipset_handle_t,
    166  1.42    perry 				   struct pcmcia_mem_handle *);
    167  1.42    perry int	stp4020_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    168   1.1       pk 				  bus_size_t, struct pcmcia_mem_handle *,
    169  1.42    perry 				  bus_size_t *, int *);
    170  1.42    perry void	stp4020_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    171   1.1       pk 
    172  1.42    perry int	stp4020_chip_io_alloc(pcmcia_chipset_handle_t,
    173   1.1       pk 				   bus_addr_t, bus_size_t, bus_size_t,
    174  1.42    perry 				   struct pcmcia_io_handle *);
    175  1.42    perry void	stp4020_chip_io_free(pcmcia_chipset_handle_t,
    176  1.42    perry 				  struct pcmcia_io_handle *);
    177  1.42    perry int	stp4020_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    178  1.42    perry 				 bus_size_t, struct pcmcia_io_handle *, int *);
    179  1.42    perry void	stp4020_chip_io_unmap(pcmcia_chipset_handle_t, int);
    180  1.42    perry 
    181  1.42    perry void	stp4020_chip_socket_enable(pcmcia_chipset_handle_t);
    182  1.42    perry void	stp4020_chip_socket_disable(pcmcia_chipset_handle_t);
    183  1.42    perry void	stp4020_chip_socket_settype(pcmcia_chipset_handle_t, int);
    184  1.42    perry void	*stp4020_chip_intr_establish(pcmcia_chipset_handle_t,
    185   1.1       pk 					  struct pcmcia_function *, int,
    186  1.42    perry 					  int (*)(void *), void *);
    187  1.42    perry void	stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    188   1.1       pk 
    189   1.1       pk /* Our PCMCIA chipset methods */
    190   1.1       pk static struct pcmcia_chip_functions stp4020_functions = {
    191   1.1       pk 	stp4020_chip_mem_alloc,
    192   1.1       pk 	stp4020_chip_mem_free,
    193   1.1       pk 	stp4020_chip_mem_map,
    194   1.1       pk 	stp4020_chip_mem_unmap,
    195   1.1       pk 
    196   1.1       pk 	stp4020_chip_io_alloc,
    197   1.1       pk 	stp4020_chip_io_free,
    198   1.1       pk 	stp4020_chip_io_map,
    199   1.1       pk 	stp4020_chip_io_unmap,
    200   1.1       pk 
    201   1.1       pk 	stp4020_chip_intr_establish,
    202   1.1       pk 	stp4020_chip_intr_disestablish,
    203   1.1       pk 
    204   1.1       pk 	stp4020_chip_socket_enable,
    205  1.39  mycroft 	stp4020_chip_socket_disable,
    206  1.39  mycroft 	stp4020_chip_socket_settype,
    207  1.49      jdc 	NULL
    208   1.1       pk };
    209   1.1       pk 
    210   1.1       pk 
    211  1.47    perry static inline int
    212   1.1       pk stp4020_rd_sockctl(h, idx)
    213   1.1       pk 	struct stp4020_socket *h;
    214   1.1       pk 	int idx;
    215   1.1       pk {
    216   1.1       pk 	int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
    217   1.1       pk 	return (bus_space_read_2(h->tag, h->regs, o));
    218   1.1       pk }
    219   1.1       pk 
    220  1.47    perry static inline void
    221   1.1       pk stp4020_wr_sockctl(h, idx, v)
    222   1.1       pk 	struct stp4020_socket *h;
    223   1.1       pk 	int idx;
    224   1.1       pk 	int v;
    225   1.1       pk {
    226   1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
    227   1.1       pk 	bus_space_write_2(h->tag, h->regs, o, v);
    228   1.1       pk }
    229   1.1       pk 
    230  1.47    perry static inline int
    231   1.1       pk stp4020_rd_winctl(h, win, idx)
    232   1.1       pk 	struct stp4020_socket *h;
    233   1.1       pk 	int win;
    234   1.1       pk 	int idx;
    235   1.1       pk {
    236   1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    237   1.1       pk 		(STP4020_WINREGS_SIZE * win) + idx;
    238   1.1       pk 	return (bus_space_read_2(h->tag, h->regs, o));
    239   1.1       pk }
    240   1.1       pk 
    241  1.47    perry static inline void
    242   1.1       pk stp4020_wr_winctl(h, win, idx, v)
    243   1.1       pk 	struct stp4020_socket *h;
    244   1.1       pk 	int win;
    245   1.1       pk 	int idx;
    246   1.1       pk 	int v;
    247   1.1       pk {
    248   1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    249   1.1       pk 		(STP4020_WINREGS_SIZE * win) + idx;
    250   1.1       pk 
    251   1.1       pk 	bus_space_write_2(h->tag, h->regs, o, v);
    252   1.1       pk }
    253   1.1       pk 
    254  1.33   martin #ifndef SUN4U	/* XXX - move to SBUS machdep function? */
    255  1.33   martin 
    256  1.32      mrg static	u_int16_t stp4020_read_2(bus_space_tag_t,
    257  1.32      mrg 				 bus_space_handle_t,
    258  1.32      mrg 				 bus_size_t);
    259  1.32      mrg static	u_int32_t stp4020_read_4(bus_space_tag_t,
    260  1.32      mrg 				 bus_space_handle_t,
    261  1.32      mrg 				 bus_size_t);
    262  1.32      mrg static	u_int64_t stp4020_read_8(bus_space_tag_t,
    263  1.32      mrg 				 bus_space_handle_t,
    264  1.32      mrg 				 bus_size_t);
    265  1.32      mrg static	void	stp4020_write_2(bus_space_tag_t,
    266  1.32      mrg 				bus_space_handle_t,
    267  1.32      mrg 				bus_size_t,
    268  1.32      mrg 				u_int16_t);
    269  1.32      mrg static	void	stp4020_write_4(bus_space_tag_t,
    270  1.32      mrg 				bus_space_handle_t,
    271  1.32      mrg 				bus_size_t,
    272  1.32      mrg 				u_int32_t);
    273  1.32      mrg static	void	stp4020_write_8(bus_space_tag_t,
    274  1.32      mrg 				bus_space_handle_t,
    275  1.32      mrg 				bus_size_t,
    276  1.32      mrg 				u_int64_t);
    277  1.32      mrg 
    278  1.32      mrg static u_int16_t
    279  1.32      mrg stp4020_read_2(space, handle, offset)
    280  1.32      mrg 	bus_space_tag_t space;
    281  1.32      mrg 	bus_space_handle_t handle;
    282  1.32      mrg 	bus_size_t offset;
    283  1.32      mrg {
    284  1.32      mrg 	return (le16toh(*(volatile u_int16_t *)(handle + offset)));
    285  1.32      mrg }
    286  1.32      mrg 
    287  1.32      mrg static u_int32_t
    288  1.32      mrg stp4020_read_4(space, handle, offset)
    289  1.32      mrg 	bus_space_tag_t space;
    290  1.32      mrg 	bus_space_handle_t handle;
    291  1.32      mrg 	bus_size_t offset;
    292  1.32      mrg {
    293  1.32      mrg 	return (le32toh(*(volatile u_int32_t *)(handle + offset)));
    294  1.32      mrg }
    295  1.32      mrg 
    296  1.32      mrg static u_int64_t
    297  1.32      mrg stp4020_read_8(space, handle, offset)
    298  1.32      mrg 	bus_space_tag_t space;
    299  1.32      mrg 	bus_space_handle_t handle;
    300  1.32      mrg 	bus_size_t offset;
    301  1.32      mrg {
    302  1.32      mrg 	return (le64toh(*(volatile u_int64_t *)(handle + offset)));
    303  1.32      mrg }
    304  1.32      mrg 
    305  1.32      mrg static void
    306  1.32      mrg stp4020_write_2(space, handle, offset, value)
    307  1.32      mrg 	bus_space_tag_t space;
    308  1.32      mrg 	bus_space_handle_t handle;
    309  1.32      mrg 	bus_size_t offset;
    310  1.32      mrg 	u_int16_t value;
    311  1.32      mrg {
    312  1.32      mrg 	(*(volatile u_int16_t *)(handle + offset)) = htole16(value);
    313  1.32      mrg }
    314  1.32      mrg 
    315  1.32      mrg static void
    316  1.32      mrg stp4020_write_4(space, handle, offset, value)
    317  1.32      mrg 	bus_space_tag_t space;
    318  1.32      mrg 	bus_space_handle_t handle;
    319  1.32      mrg 	bus_size_t offset;
    320  1.32      mrg 	u_int32_t value;
    321  1.32      mrg {
    322  1.32      mrg 	(*(volatile u_int32_t *)(handle + offset)) = htole32(value);
    323  1.32      mrg }
    324  1.32      mrg 
    325  1.32      mrg static void
    326  1.32      mrg stp4020_write_8(space, handle, offset, value)
    327  1.32      mrg 	bus_space_tag_t space;
    328  1.32      mrg 	bus_space_handle_t handle;
    329  1.32      mrg 	bus_size_t offset;
    330  1.32      mrg 	u_int64_t value;
    331  1.32      mrg {
    332  1.32      mrg 	(*(volatile u_int64_t *)(handle + offset)) = htole64(value);
    333  1.32      mrg }
    334  1.33   martin #endif	/* SUN4U */
    335   1.1       pk 
    336   1.1       pk int
    337   1.1       pk stp4020print(aux, busname)
    338   1.1       pk 	void *aux;
    339   1.1       pk 	const char *busname;
    340   1.1       pk {
    341   1.4       pk 	struct pcmciabus_attach_args *paa = aux;
    342   1.3       pk 	struct stp4020_socket *h = paa->pch;
    343   1.3       pk 
    344  1.30  thorpej 	aprint_normal(" socket %d", h->sock);
    345   1.1       pk 	return (UNCONF);
    346   1.1       pk }
    347   1.1       pk 
    348   1.1       pk int
    349   1.1       pk stp4020match(parent, cf, aux)
    350   1.1       pk 	struct device *parent;
    351   1.1       pk 	struct cfdata *cf;
    352   1.1       pk 	void *aux;
    353   1.1       pk {
    354   1.1       pk 	struct sbus_attach_args *sa = aux;
    355   1.1       pk 
    356   1.2       pk 	return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
    357   1.1       pk }
    358   1.1       pk 
    359   1.1       pk /*
    360   1.1       pk  * Attach all the sub-devices we can find
    361   1.1       pk  */
    362   1.1       pk void
    363   1.1       pk stp4020attach(parent, self, aux)
    364   1.1       pk 	struct device *parent, *self;
    365   1.1       pk 	void *aux;
    366   1.1       pk {
    367   1.1       pk 	struct sbus_attach_args *sa = aux;
    368   1.1       pk 	struct stp4020_softc *sc = (void *)self;
    369  1.32      mrg 	bus_space_tag_t tag;
    370  1.31   martin 	int rev;
    371  1.28   martin 	int i, sbus_intno;
    372   1.1       pk 	bus_space_handle_t bh;
    373   1.1       pk 
    374  1.28   martin 	/* lsb of our config flags decides which interrupt we use */
    375  1.48  thorpej 	sbus_intno = device_cfdata(&sc->sc_dev)->cf_flags & 1;
    376  1.28   martin 
    377   1.1       pk 	/* Transfer bus tags */
    378  1.37   martin #ifdef SUN4U
    379  1.37   martin 	tag = sa->sa_bustag;
    380  1.37   martin #else
    381  1.38       pk 	tag = bus_space_tag_alloc(sa->sa_bustag, sc);
    382  1.38       pk 	if (tag == NULL) {
    383  1.38       pk 		printf("%s: attach: out of memory\n", self->dv_xname);
    384  1.38       pk 		return;
    385  1.38       pk 	}
    386  1.32      mrg 	tag->sparc_read_2 = stp4020_read_2;
    387  1.32      mrg 	tag->sparc_read_4 = stp4020_read_4;
    388  1.32      mrg 	tag->sparc_read_8 = stp4020_read_8;
    389  1.32      mrg 	tag->sparc_write_2 = stp4020_write_2;
    390  1.32      mrg 	tag->sparc_write_4 = stp4020_write_4;
    391  1.32      mrg 	tag->sparc_write_8 = stp4020_write_8;
    392  1.38       pk #endif	/* SUN4U */
    393   1.1       pk 
    394   1.1       pk 	/* Set up per-socket static initialization */
    395   1.1       pk 	sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
    396  1.33   martin 	sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
    397  1.33   martin 	/*
    398  1.33   martin 	 * XXX we rely on "tag" accepting the same handle-domain
    399  1.33   martin 	 * as sa->sa_bustag.
    400  1.33   martin 	 */
    401  1.33   martin 	sc->sc_socks[0].pcmciat = sc->sc_socks[1].pcmciat = tag;
    402  1.28   martin 	sc->sc_socks[0].sbus_intno =
    403  1.28   martin 		sc->sc_socks[1].sbus_intno = sbus_intno;
    404   1.1       pk 
    405   1.9       pk 	if (sa->sa_nreg < 8) {
    406   1.1       pk 		printf("%s: only %d register sets\n",
    407   1.1       pk 			self->dv_xname, sa->sa_nreg);
    408   1.1       pk 		return;
    409   1.1       pk 	}
    410   1.1       pk 
    411   1.1       pk 	if (sa->sa_nintr != 2) {
    412   1.1       pk 		printf("%s: expect 2 interrupt Sbus levels; got %d\n",
    413   1.1       pk 			self->dv_xname, sa->sa_nintr);
    414   1.1       pk 		return;
    415   1.1       pk 	}
    416   1.1       pk 
    417   1.9       pk #define STP4020_BANK_PROM	0
    418   1.1       pk #define STP4020_BANK_CTRL	4
    419   1.1       pk 	for (i = 0; i < 8; i++) {
    420  1.10       pk 
    421   1.1       pk 		/*
    422   1.1       pk 		 * STP4020 Register address map:
    423   1.1       pk 		 *	bank  0:   Forth PROM
    424   1.1       pk 		 *	banks 1-3: socket 0, windows 0-2
    425   1.1       pk 		 *	bank  4:   control registers
    426   1.1       pk 		 *	banks 5-7: socket 1, windows 0-2
    427   1.1       pk 		 */
    428  1.10       pk 
    429   1.9       pk 		if (i == STP4020_BANK_PROM)
    430   1.9       pk 			/* Skip the PROM */
    431   1.9       pk 			continue;
    432   1.9       pk 
    433   1.1       pk 		if (sbus_bus_map(sa->sa_bustag,
    434  1.24   martin 				 sa->sa_reg[i].oa_space,
    435  1.24   martin 				 sa->sa_reg[i].oa_base,
    436  1.24   martin 				 sa->sa_reg[i].oa_size,
    437  1.21      eeh 				 0, &bh) != 0) {
    438   1.1       pk 			printf("%s: attach: cannot map registers\n",
    439   1.1       pk 				self->dv_xname);
    440   1.1       pk 			return;
    441  1.43    perry 		}
    442  1.10       pk 
    443  1.10       pk 		if (i == STP4020_BANK_CTRL) {
    444  1.10       pk 			/*
    445  1.10       pk 			 * Copy tag and handle to both socket structures
    446  1.10       pk 			 * for easy access in control/status IO functions.
    447  1.10       pk 			 */
    448  1.10       pk 			sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
    449  1.10       pk 		} else if (i < STP4020_BANK_CTRL) {
    450  1.10       pk 			/* banks 1-3 */
    451  1.10       pk 			sc->sc_socks[0].windows[i-1].winaddr = bh;
    452  1.10       pk 		} else {
    453  1.10       pk 			/* banks 5-7 */
    454  1.10       pk 			sc->sc_socks[1].windows[i-5].winaddr = bh;
    455  1.10       pk 		}
    456   1.1       pk 	}
    457   1.1       pk 
    458   1.1       pk 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    459   1.1       pk 
    460  1.28   martin 	/* We only use one interrupt level. */
    461  1.28   martin 	if (sa->sa_nintr > sbus_intno) {
    462  1.28   martin 		bus_intr_establish(sa->sa_bustag,
    463  1.28   martin 		    sa->sa_intr[sbus_intno].oi_pri,
    464  1.29       pk 		    IPL_NONE, stp4020_intr, sc);
    465   1.7       pk 	}
    466   1.1       pk 
    467   1.1       pk 	rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
    468   1.1       pk 		STP4020_ISR1_REV_M;
    469   1.1       pk 	printf(": rev %x\n", rev);
    470   1.1       pk 
    471   1.1       pk 	sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
    472   1.1       pk 
    473   1.1       pk 	/*
    474   1.1       pk 	 * Arrange that a kernel thread be created to handle
    475   1.1       pk 	 * insert/removal events.
    476   1.1       pk 	 */
    477   1.1       pk 	SIMPLEQ_INIT(&sc->events);
    478   1.5  thorpej 	kthread_create(stp4020_create_event_thread, sc);
    479   1.1       pk 
    480   1.1       pk 	for (i = 0; i < STP4020_NSOCK; i++) {
    481   1.1       pk 		struct stp4020_socket *h = &sc->sc_socks[i];
    482   1.1       pk 		h->sock = i;
    483   1.1       pk 		h->sc = sc;
    484   1.6       pk #ifdef STP4020_DEBUG
    485  1.18   martin 		if (stp4020_debug)
    486  1.18   martin 			stp4020_dump_regs(h);
    487   1.6       pk #endif
    488  1.16   martin 		stp4020_attach_socket(h, sa->sa_frequency);
    489   1.1       pk 	}
    490   1.1       pk }
    491   1.1       pk 
    492   1.1       pk void
    493  1.16   martin stp4020_attach_socket(h, speed)
    494   1.1       pk 	struct stp4020_socket *h;
    495  1.16   martin 	int speed;
    496   1.1       pk {
    497   1.1       pk 	struct pcmciabus_attach_args paa;
    498   1.1       pk 	int v;
    499   1.1       pk 
    500  1.31   martin 	/* no interrupt handlers yet */
    501  1.31   martin 	h->intrhandler = NULL;
    502  1.31   martin 	h->intrarg = NULL;
    503  1.31   martin 	h->softint = NULL;
    504  1.31   martin 	h->int_enable = 0;
    505  1.31   martin 	h->int_disable = 0;
    506  1.31   martin 
    507  1.15   martin 	/* Map all three windows */
    508  1.16   martin 	stp4020_map_window(h, STP_WIN_ATTR, speed);
    509  1.16   martin 	stp4020_map_window(h, STP_WIN_MEM, speed);
    510  1.16   martin 	stp4020_map_window(h, STP_WIN_IO, speed);
    511   1.1       pk 
    512   1.1       pk 	/* Configure one pcmcia device per socket */
    513   1.9       pk 	paa.paa_busname = "pcmcia";
    514   1.1       pk 	paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
    515   1.1       pk 	paa.pch = (pcmcia_chipset_handle_t)h;
    516   1.1       pk 	paa.iobase = 0;
    517  1.15   martin 	paa.iosize = STP4020_WINDOW_SIZE;
    518   1.1       pk 
    519   1.1       pk 	h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
    520   1.1       pk 
    521   1.1       pk 	if (h->pcmcia == NULL)
    522   1.1       pk 		return;
    523   1.1       pk 
    524   1.1       pk 	/*
    525   1.1       pk 	 * There's actually a pcmcia bus attached; initialize the slot.
    526   1.1       pk 	 */
    527   1.1       pk 
    528   1.1       pk 	/*
    529  1.16   martin 	 * Clear things up before we enable status change interrupts.
    530  1.16   martin 	 * This seems to not be fully initialized by the PROM.
    531  1.16   martin 	 */
    532  1.16   martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    533  1.16   martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
    534  1.16   martin 	stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
    535  1.16   martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
    536  1.16   martin 
    537  1.16   martin 	/*
    538   1.1       pk 	 * Enable socket status change interrupts.
    539  1.28   martin 	 * We only use one common interrupt for status change
    540  1.28   martin 	 * and IO, to avoid locking issues.
    541   1.1       pk 	 */
    542  1.28   martin 	v = STP4020_ICR0_ALL_STATUS_IE
    543  1.28   martin 	    | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
    544  1.28   martin 			     : STP4020_ICR0_SCILVL_SB0);
    545   1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    546   1.1       pk 
    547  1.35   martin 	/* Get live status bits from ISR0 and clear pending interrupts */
    548   1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    549  1.35   martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    550  1.35   martin 
    551   1.1       pk 	if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
    552   1.1       pk 		return;
    553   1.1       pk 
    554   1.1       pk 	pcmcia_card_attach(h->pcmcia);
    555   1.1       pk 	h->flags |= STP4020_SOCKET_BUSY;
    556   1.1       pk }
    557   1.1       pk 
    558   1.1       pk 
    559   1.1       pk /*
    560   1.1       pk  * Deferred thread creation callback.
    561   1.1       pk  */
    562   1.1       pk void
    563   1.1       pk stp4020_create_event_thread(arg)
    564   1.1       pk 	void *arg;
    565   1.1       pk {
    566   1.1       pk 	struct stp4020_softc *sc = arg;
    567   1.1       pk 	const char *name = sc->sc_dev.dv_xname;
    568   1.1       pk 
    569   1.5  thorpej 	if (kthread_create1(stp4020_event_thread, sc, &sc->event_thread,
    570   1.1       pk 			   "%s", name)) {
    571   1.1       pk 		panic("%s: unable to create event thread", name);
    572   1.1       pk 	}
    573   1.1       pk }
    574   1.1       pk 
    575   1.1       pk /*
    576   1.1       pk  * The actual event handling thread.
    577   1.1       pk  */
    578   1.1       pk void
    579   1.1       pk stp4020_event_thread(arg)
    580   1.1       pk 	void *arg;
    581   1.1       pk {
    582   1.1       pk 	struct stp4020_softc *sc = arg;
    583   1.1       pk 	struct stp4020_event *e;
    584   1.1       pk 	int s;
    585   1.1       pk 
    586   1.1       pk 	while (1) {
    587   1.1       pk 		struct stp4020_socket *h;
    588   1.1       pk 		int n;
    589   1.1       pk 
    590   1.1       pk 		s = splhigh();
    591   1.1       pk 		if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
    592   1.1       pk 			splx(s);
    593  1.45   martin 			(void)tsleep(&sc->events, PWAIT, "nellevt", 0);
    594   1.1       pk 			continue;
    595   1.1       pk 		}
    596  1.23    lukem 		SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
    597   1.1       pk 		splx(s);
    598   1.1       pk 
    599   1.1       pk 		n = e->se_sock;
    600   1.1       pk 		if (n < 0 || n >= STP4020_NSOCK)
    601   1.1       pk 			panic("stp4020_event_thread: wayward socket number %d",
    602   1.1       pk 			      n);
    603   1.1       pk 
    604   1.1       pk 		h = &sc->sc_socks[n];
    605   1.1       pk 		switch (e->se_type) {
    606   1.1       pk 		case STP4020_EVENT_INSERTION:
    607   1.1       pk 			pcmcia_card_attach(h->pcmcia);
    608   1.1       pk 			break;
    609   1.1       pk 		case STP4020_EVENT_REMOVAL:
    610   1.1       pk 			pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
    611   1.1       pk 			break;
    612   1.1       pk 		default:
    613   1.1       pk 			panic("stp4020_event_thread: unknown event type %d",
    614   1.1       pk 			      e->se_type);
    615   1.1       pk 		}
    616   1.1       pk 		free(e, M_TEMP);
    617   1.1       pk 	}
    618   1.1       pk }
    619   1.1       pk 
    620   1.1       pk void
    621   1.1       pk stp4020_queue_event(sc, sock, event)
    622   1.1       pk 	struct stp4020_softc *sc;
    623   1.1       pk 	int sock, event;
    624   1.1       pk {
    625   1.1       pk 	struct stp4020_event *e;
    626   1.1       pk 	int s;
    627   1.1       pk 
    628   1.1       pk 	e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
    629   1.1       pk 	if (e == NULL)
    630   1.1       pk 		panic("stp4020_queue_event: can't allocate event");
    631   1.1       pk 
    632   1.1       pk 	e->se_type = event;
    633   1.1       pk 	e->se_sock = sock;
    634   1.1       pk 	s = splhigh();
    635   1.1       pk 	SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
    636   1.1       pk 	splx(s);
    637   1.1       pk 	wakeup(&sc->events);
    638   1.1       pk }
    639   1.1       pk 
    640  1.31   martin /*
    641  1.31   martin  * Softinterrupt called to invoke the real driver interrupt handler.
    642  1.31   martin  */
    643  1.31   martin static void
    644  1.31   martin stp4020_intr_dispatch(arg)
    645  1.31   martin 	void *arg;
    646  1.31   martin {
    647  1.31   martin 	struct stp4020_socket *h = arg;
    648  1.31   martin 	int s;
    649  1.31   martin 
    650  1.31   martin 	/* invoke driver handler */
    651  1.31   martin 	h->intrhandler(h->intrarg);
    652  1.31   martin 
    653  1.31   martin 	/* enable SBUS interrupts for pcmcia interrupts again */
    654  1.31   martin 	s = splhigh();
    655  1.31   martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
    656  1.31   martin 	splx(s);
    657  1.31   martin }
    658  1.31   martin 
    659   1.1       pk int
    660  1.28   martin stp4020_intr(arg)
    661   1.1       pk 	void *arg;
    662   1.1       pk {
    663   1.1       pk 	struct stp4020_softc *sc = arg;
    664  1.31   martin 	int i, s, r = 0, cd_change = 0;
    665  1.31   martin 
    666  1.31   martin 
    667  1.31   martin 	/* protect hardware access by splhigh against softint */
    668  1.31   martin 	s = splhigh();
    669   1.1       pk 
    670   1.1       pk 	/*
    671   1.1       pk 	 * Check each socket for pending requests.
    672   1.1       pk 	 */
    673   1.1       pk 	for (i = 0 ; i < STP4020_NSOCK; i++) {
    674   1.1       pk 		struct stp4020_socket *h;
    675  1.28   martin 		int v;
    676   1.1       pk 
    677   1.1       pk 		h = &sc->sc_socks[i];
    678  1.31   martin 
    679  1.28   martin 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    680   1.1       pk 
    681  1.31   martin 		/* Ack all interrupts at once. */
    682  1.35   martin 		stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    683   1.1       pk 
    684   1.1       pk #ifdef STP4020_DEBUG
    685   1.1       pk 		if (stp4020_debug != 0) {
    686   1.1       pk 			char bits[64];
    687   1.1       pk 			bitmask_snprintf(v, STP4020_ISR0_IOBITS,
    688   1.1       pk 					 bits, sizeof(bits));
    689   1.1       pk 			printf("stp4020_statintr: ISR0=%s\n", bits);
    690   1.1       pk 		}
    691   1.1       pk #endif
    692   1.1       pk 
    693   1.1       pk 		if ((v & STP4020_ISR0_CDCHG) != 0) {
    694   1.1       pk 			/*
    695   1.1       pk 			 * Card status change detect
    696   1.1       pk 			 */
    697  1.18   martin 			cd_change = 1;
    698  1.18   martin 			r = 1;
    699  1.18   martin 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
    700   1.1       pk 				if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    701   1.1       pk 					stp4020_queue_event(sc, i,
    702   1.1       pk 						STP4020_EVENT_INSERTION);
    703   1.1       pk 					h->flags |= STP4020_SOCKET_BUSY;
    704   1.1       pk 				}
    705   1.1       pk 			}
    706   1.1       pk 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
    707   1.1       pk 				if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
    708   1.1       pk 					stp4020_queue_event(sc, i,
    709   1.1       pk 						STP4020_EVENT_REMOVAL);
    710   1.1       pk 					h->flags &= ~STP4020_SOCKET_BUSY;
    711   1.1       pk 				}
    712   1.1       pk 			}
    713   1.1       pk 		}
    714  1.43    perry 
    715  1.28   martin 		if ((v & STP4020_ISR0_IOINT) != 0) {
    716  1.28   martin 			/* we can not deny this is ours, no matter what the
    717  1.28   martin 			   card driver says. */
    718  1.28   martin 			r = 1;
    719  1.28   martin 
    720  1.28   martin 			/* It's a card interrupt */
    721  1.28   martin 			if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    722  1.28   martin 				printf("stp4020[%d]: spurious interrupt?\n",
    723  1.28   martin 					h->sock);
    724  1.28   martin 				continue;
    725  1.28   martin 			}
    726  1.31   martin 
    727  1.31   martin 			/*
    728  1.43    perry 			 * Schedule softint to invoke driver interrupt
    729  1.31   martin 			 * handler
    730  1.31   martin 			 */
    731  1.31   martin 			if (h->softint != NULL)
    732  1.31   martin 				softintr_schedule(h->softint);
    733  1.31   martin 			/*
    734  1.31   martin 			 * Disable this sbus interrupt, until the soft-int
    735  1.31   martin 			 * handler had a chance to run
    736  1.31   martin 			 */
    737  1.31   martin 			stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
    738  1.28   martin 		}
    739   1.1       pk 
    740  1.18   martin 		/* informational messages */
    741   1.1       pk 		if ((v & STP4020_ISR0_BVD1CHG) != 0) {
    742  1.18   martin 			/* ignore if this is caused by insert or removal */
    743  1.18   martin 			if (!cd_change)
    744  1.18   martin 				printf("stp4020[%d]: Battery change 1\n", h->sock);
    745  1.15   martin 			r = 1;
    746   1.1       pk 		}
    747   1.1       pk 
    748   1.1       pk 		if ((v & STP4020_ISR0_BVD2CHG) != 0) {
    749  1.18   martin 			/* ignore if this is caused by insert or removal */
    750  1.18   martin 			if (!cd_change)
    751  1.18   martin 				printf("stp4020[%d]: Battery change 2\n", h->sock);
    752  1.15   martin 			r = 1;
    753   1.1       pk 		}
    754   1.1       pk 
    755  1.36   martin 		if ((v & STP4020_ISR0_SCINT) != 0) {
    756  1.36   martin 			DPRINTF(("stp4020[%d]: status change\n", h->sock));
    757  1.36   martin 			r = 1;
    758  1.36   martin 		}
    759  1.36   martin 
    760   1.1       pk 		if ((v & STP4020_ISR0_RDYCHG) != 0) {
    761  1.18   martin 			DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
    762  1.15   martin 			r = 1;
    763   1.1       pk 		}
    764   1.1       pk 
    765   1.1       pk 		if ((v & STP4020_ISR0_WPCHG) != 0) {
    766  1.18   martin 			DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
    767  1.15   martin 			r = 1;
    768   1.1       pk 		}
    769   1.1       pk 
    770   1.1       pk 		if ((v & STP4020_ISR0_PCTO) != 0) {
    771  1.18   martin 			DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
    772  1.15   martin 			r = 1;
    773   1.1       pk 		}
    774  1.18   martin 
    775  1.35   martin 		if ((v & ~STP4020_ISR0_LIVE) && r == 0)
    776  1.35   martin 			printf("stp4020[%d]: unhandled interrupt: 0x%x\n", h->sock, v);
    777  1.35   martin 
    778   1.1       pk 	}
    779  1.31   martin 	splx(s);
    780   1.1       pk 
    781   1.1       pk 	return (r);
    782   1.1       pk }
    783   1.1       pk 
    784  1.16   martin /*
    785  1.16   martin  * The function gets the sbus speed and a access time and calculates
    786  1.16   martin  * values for the CMDLNG and CMDDLAY registers.
    787  1.16   martin  */
    788  1.15   martin static void
    789  1.44      jdc stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay)
    790   1.1       pk {
    791  1.16   martin 	int result;
    792  1.16   martin 
    793  1.16   martin 	if (ns < STP4020_MEM_SPEED_MIN)
    794  1.16   martin 		ns = STP4020_MEM_SPEED_MIN;
    795  1.16   martin 	else if (ns > STP4020_MEM_SPEED_MAX)
    796  1.16   martin 		ns = STP4020_MEM_SPEED_MAX;
    797  1.16   martin 	result = ns*(bus_speed/1000);
    798  1.16   martin 	if (result % 1000000)
    799  1.16   martin 		result = result/1000000 + 1;
    800  1.16   martin 	else
    801  1.16   martin 		result /= 1000000;
    802  1.16   martin 	*length = result;
    803  1.16   martin 
    804  1.16   martin 	/* the sbus frequency range is limited, so we can keep this simple */
    805  1.44      jdc 	*cmd_delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
    806  1.16   martin }
    807  1.15   martin 
    808  1.16   martin static void
    809  1.16   martin stp4020_map_window(struct stp4020_socket *h, int win, int speed)
    810  1.16   martin {
    811  1.44      jdc 	int v, length, cmd_delay;
    812  1.15   martin 
    813  1.15   martin 	/*
    814  1.16   martin 	 * According to the PC Card standard 300ns access timing should be
    815  1.16   martin 	 * used for attribute memory access. Our pcmcia framework does not
    816  1.16   martin 	 * seem to propagate timing information, so we use that
    817  1.16   martin 	 * everywhere.
    818  1.15   martin 	 */
    819  1.44      jdc 	stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &cmd_delay);
    820   1.1       pk 
    821   1.1       pk 	/*
    822  1.15   martin 	 * Fill in the Address Space Select and Base Address
    823  1.15   martin 	 * fields of this windows control register 0.
    824   1.1       pk 	 */
    825  1.44      jdc 	v = ((cmd_delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
    826  1.16   martin 	    | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
    827  1.15   martin 	switch (win) {
    828  1.15   martin 	case STP_WIN_ATTR:
    829  1.15   martin 		v |= STP4020_WCR0_ASPSEL_AM;
    830  1.15   martin 		break;
    831  1.15   martin 	case STP_WIN_MEM:
    832  1.15   martin 		v |= STP4020_WCR0_ASPSEL_CM;
    833  1.15   martin 		break;
    834  1.15   martin 	case STP_WIN_IO:
    835  1.15   martin 		v |= STP4020_WCR0_ASPSEL_IO;
    836  1.15   martin 		break;
    837  1.15   martin 	}
    838  1.15   martin 	v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
    839  1.15   martin 	stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
    840  1.16   martin 	stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
    841  1.15   martin }
    842   1.1       pk 
    843  1.15   martin int
    844  1.15   martin stp4020_chip_mem_alloc(pch, size, pcmhp)
    845  1.15   martin 	pcmcia_chipset_handle_t pch;
    846  1.15   martin 	bus_size_t size;
    847  1.15   martin 	struct pcmcia_mem_handle *pcmhp;
    848  1.15   martin {
    849  1.15   martin 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    850   1.1       pk 
    851  1.15   martin 	/* we can not do much here, defere work to _mem_map */
    852  1.33   martin 	pcmhp->memt = h->pcmciat;
    853   1.1       pk 	pcmhp->size = size;
    854  1.19   martin 	pcmhp->addr = 0;
    855  1.19   martin 	pcmhp->mhandle = 0;
    856  1.19   martin 	pcmhp->realsize = size;
    857   1.1       pk 
    858   1.1       pk 	return (0);
    859   1.1       pk }
    860   1.1       pk 
    861   1.1       pk void
    862   1.1       pk stp4020_chip_mem_free(pch, pcmhp)
    863   1.1       pk 	pcmcia_chipset_handle_t pch;
    864   1.1       pk 	struct pcmcia_mem_handle *pcmhp;
    865   1.1       pk {
    866   1.1       pk }
    867   1.1       pk 
    868   1.1       pk int
    869   1.1       pk stp4020_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    870   1.1       pk 	pcmcia_chipset_handle_t pch;
    871   1.1       pk 	int kind;
    872   1.1       pk 	bus_addr_t card_addr;
    873   1.1       pk 	bus_size_t size;
    874   1.1       pk 	struct pcmcia_mem_handle *pcmhp;
    875  1.14    soren 	bus_size_t *offsetp;
    876   1.1       pk 	int *windowp;
    877   1.1       pk {
    878   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    879  1.15   martin 	int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
    880   1.8     joda 
    881  1.33   martin 	pcmhp->memt = h->pcmciat;
    882  1.33   martin 	bus_space_subregion(h->pcmciat, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
    883  1.34   martin #ifdef SUN4U
    884  1.34   martin 	if ((u_int8_t)pcmhp->memh._asi == ASI_PHYS_NON_CACHED)
    885  1.34   martin 		pcmhp->memh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    886  1.34   martin 	else if ((u_int8_t)pcmhp->memh._asi == ASI_PRIMARY)
    887  1.34   martin 		pcmhp->memh._asi = ASI_PRIMARY_LITTLE;
    888  1.34   martin #endif
    889  1.19   martin 	pcmhp->size = size;
    890  1.19   martin 	pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
    891  1.15   martin 	*offsetp = 0;
    892  1.15   martin 	*windowp = 0;
    893   1.1       pk 
    894   1.1       pk 	return (0);
    895   1.1       pk }
    896   1.1       pk 
    897   1.1       pk void
    898   1.1       pk stp4020_chip_mem_unmap(pch, win)
    899   1.1       pk 	pcmcia_chipset_handle_t pch;
    900   1.1       pk 	int win;
    901   1.1       pk {
    902   1.1       pk }
    903   1.1       pk 
    904   1.1       pk int
    905   1.1       pk stp4020_chip_io_alloc(pch, start, size, align, pcihp)
    906   1.1       pk 	pcmcia_chipset_handle_t pch;
    907   1.1       pk 	bus_addr_t start;
    908   1.1       pk 	bus_size_t size;
    909   1.1       pk 	bus_size_t align;
    910   1.1       pk 	struct pcmcia_io_handle *pcihp;
    911   1.1       pk {
    912   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    913   1.1       pk 
    914  1.33   martin 	pcihp->iot = h->pcmciat;
    915  1.15   martin 	pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
    916  1.15   martin 	return 0;
    917   1.1       pk }
    918   1.1       pk 
    919   1.1       pk void
    920   1.1       pk stp4020_chip_io_free(pch, pcihp)
    921   1.1       pk 	pcmcia_chipset_handle_t pch;
    922   1.1       pk 	struct pcmcia_io_handle *pcihp;
    923   1.1       pk {
    924   1.1       pk }
    925   1.1       pk 
    926   1.1       pk int
    927   1.1       pk stp4020_chip_io_map(pch, width, offset, size, pcihp, windowp)
    928   1.1       pk 	pcmcia_chipset_handle_t pch;
    929   1.1       pk 	int width;
    930   1.1       pk 	bus_addr_t offset;
    931   1.1       pk 	bus_size_t size;
    932   1.1       pk 	struct pcmcia_io_handle *pcihp;
    933   1.1       pk 	int *windowp;
    934   1.1       pk {
    935   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    936   1.1       pk 
    937  1.33   martin 	pcihp->iot = h->pcmciat;
    938  1.33   martin 	bus_space_subregion(h->pcmciat, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
    939  1.34   martin #ifdef SUN4U
    940  1.34   martin 	if ((u_int8_t)pcihp->ioh._asi == ASI_PHYS_NON_CACHED)
    941  1.34   martin 		pcihp->ioh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    942  1.34   martin 	else if ((u_int8_t)pcihp->ioh._asi == ASI_PRIMARY)
    943  1.34   martin 		pcihp->ioh._asi = ASI_PRIMARY_LITTLE;
    944  1.34   martin #endif
    945  1.15   martin 	*windowp = 0;
    946  1.15   martin 	return 0;
    947   1.1       pk }
    948   1.1       pk 
    949   1.1       pk void
    950   1.1       pk stp4020_chip_io_unmap(pch, win)
    951   1.1       pk 	pcmcia_chipset_handle_t pch;
    952   1.1       pk 	int win;
    953   1.1       pk {
    954   1.1       pk }
    955   1.1       pk 
    956   1.1       pk void
    957   1.1       pk stp4020_chip_socket_enable(pch)
    958   1.1       pk 	pcmcia_chipset_handle_t pch;
    959   1.1       pk {
    960   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    961  1.18   martin 	int i, v;
    962   1.1       pk 
    963   1.1       pk 	/* this bit is mostly stolen from pcic_attach_card */
    964   1.1       pk 
    965   1.1       pk 	/* Power down the socket to reset it, clear the card reset pin */
    966  1.18   martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    967   1.1       pk 
    968   1.1       pk 	/*
    969   1.1       pk 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    970   1.1       pk 	 * we are changing Vcc (Toff).
    971   1.1       pk 	 */
    972  1.46   martin 	stp4020_delay(h->sc, 300 + 100);
    973   1.1       pk 
    974   1.1       pk 	/* Power up the socket */
    975  1.18   martin 	v = STP4020_ICR1_MSTPWR;
    976   1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    977   1.1       pk 
    978   1.1       pk 	/*
    979   1.1       pk 	 * wait 100ms until power raise (Tpr) and 20ms to become
    980   1.1       pk 	 * stable (Tsu(Vcc)).
    981   1.1       pk 	 */
    982  1.46   martin 	stp4020_delay(h->sc, 100 + 20);
    983   1.1       pk 
    984  1.18   martin 	v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
    985   1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    986   1.1       pk 
    987   1.1       pk 	/*
    988   1.1       pk 	 * hold RESET at least 10us.
    989   1.1       pk 	 */
    990   1.1       pk 	delay(10);
    991   1.1       pk 
    992  1.40  mycroft 	/* Clear reset flag, set to memory mode */
    993   1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    994  1.40  mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
    995  1.40  mycroft 	    STP4020_ICR0_SPKREN);
    996   1.1       pk 	v &= ~STP4020_ICR0_RESET;
    997   1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    998   1.1       pk 
    999   1.1       pk 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
   1000  1.46   martin 	stp4020_delay(h->sc, 20);
   1001   1.1       pk 
   1002   1.1       pk 	/* Wait for the chip to finish initializing (5 seconds max) */
   1003   1.1       pk 	for (i = 10000; i > 0; i--) {
   1004   1.1       pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
   1005   1.1       pk 		if ((v & STP4020_ISR0_RDYST) != 0)
   1006   1.1       pk 			break;
   1007   1.1       pk 		delay(500);
   1008   1.1       pk 	}
   1009   1.1       pk 	if (i <= 0) {
   1010   1.1       pk 		char bits[64];
   1011   1.1       pk 		bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
   1012   1.1       pk 				 STP4020_ISR0_IOBITS, bits, sizeof(bits));
   1013   1.1       pk 		printf("stp4020_chip_socket_enable: not ready: status %s\n",
   1014   1.1       pk 			bits);
   1015   1.1       pk 		return;
   1016   1.1       pk 	}
   1017  1.39  mycroft }
   1018   1.1       pk 
   1019  1.39  mycroft void
   1020  1.39  mycroft stp4020_chip_socket_settype(pch, type)
   1021  1.39  mycroft 	pcmcia_chipset_handle_t pch;
   1022  1.39  mycroft 	int type;
   1023  1.39  mycroft {
   1024  1.39  mycroft 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1025  1.39  mycroft 	int v;
   1026   1.1       pk 
   1027   1.1       pk 	/*
   1028  1.18   martin 	 * Check the card type.
   1029  1.18   martin 	 * Enable socket I/O interrupts for IO cards.
   1030   1.1       pk 	 */
   1031  1.39  mycroft 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1032  1.41  mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1033  1.41  mycroft 	    STP4020_ICR0_SPKREN);
   1034  1.39  mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1035  1.18   martin 		v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
   1036  1.28   martin 		    |STP4020_ICR0_SPKREN;
   1037  1.28   martin 		v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
   1038  1.28   martin 				   : STP4020_ICR0_IOILVL_SB0;
   1039  1.31   martin 		h->int_enable = v;
   1040  1.31   martin 		h->int_disable = v & ~STP4020_ICR0_IOIE;
   1041  1.18   martin 		DPRINTF(("%s: configuring card for IO useage\n", h->sc->sc_dev.dv_xname));
   1042  1.18   martin 	} else {
   1043  1.18   martin 		v |= STP4020_ICR0_IFTYPE_MEM;
   1044  1.35   martin 		h->int_enable = h->int_disable = v;
   1045  1.35   martin 		DPRINTF(("%s: configuring card for IO useage\n", h->sc->sc_dev.dv_xname));
   1046  1.18   martin 		DPRINTF(("%s: configuring card for MEM ONLY useage\n", h->sc->sc_dev.dv_xname));
   1047  1.18   martin 	}
   1048   1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1049   1.1       pk }
   1050   1.1       pk 
   1051   1.1       pk void
   1052   1.1       pk stp4020_chip_socket_disable(pch)
   1053   1.1       pk 	pcmcia_chipset_handle_t pch;
   1054   1.1       pk {
   1055   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1056   1.1       pk 	int v;
   1057   1.1       pk 
   1058   1.1       pk 	/*
   1059   1.1       pk 	 * Disable socket I/O interrupts.
   1060   1.1       pk 	 */
   1061   1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1062  1.40  mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1063  1.40  mycroft 	    STP4020_ICR0_SPKREN);
   1064   1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1065   1.1       pk 
   1066   1.1       pk 	/* Power down the socket */
   1067  1.18   martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1068   1.1       pk 
   1069   1.1       pk 	/*
   1070   1.1       pk 	 * wait 300ms until power fails (Tpf).
   1071   1.1       pk 	 */
   1072  1.46   martin 	stp4020_delay(h->sc, 300);
   1073   1.1       pk }
   1074   1.1       pk 
   1075   1.1       pk void *
   1076   1.1       pk stp4020_chip_intr_establish(pch, pf, ipl, handler, arg)
   1077   1.1       pk 	pcmcia_chipset_handle_t pch;
   1078   1.1       pk 	struct pcmcia_function *pf;
   1079   1.1       pk 	int ipl;
   1080  1.42    perry 	int (*handler)(void *);
   1081   1.1       pk 	void *arg;
   1082   1.1       pk {
   1083   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1084   1.1       pk 
   1085  1.31   martin 	/* only one interrupt handler per slot */
   1086  1.31   martin 	if (h->intrhandler != NULL) return NULL;
   1087  1.31   martin 
   1088   1.1       pk 	h->intrhandler = handler;
   1089   1.1       pk 	h->intrarg = arg;
   1090  1.31   martin 	h->softint = softintr_establish(ipl, stp4020_intr_dispatch, h);
   1091  1.31   martin 	return h->softint;
   1092   1.1       pk }
   1093   1.1       pk 
   1094   1.1       pk void
   1095   1.1       pk stp4020_chip_intr_disestablish(pch, ih)
   1096   1.1       pk 	pcmcia_chipset_handle_t pch;
   1097   1.1       pk 	void *ih;
   1098   1.1       pk {
   1099   1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1100   1.1       pk 
   1101   1.1       pk 	h->intrhandler = NULL;
   1102   1.1       pk 	h->intrarg = NULL;
   1103  1.31   martin 	if (h->softint) {
   1104  1.31   martin 		softintr_disestablish(h->softint);
   1105  1.31   martin 		h->softint = NULL;
   1106  1.31   martin 	}
   1107   1.1       pk }
   1108   1.1       pk 
   1109   1.1       pk /*
   1110   1.1       pk  * Delay and possibly yield CPU.
   1111   1.1       pk  * XXX - assumes a context
   1112   1.1       pk  */
   1113   1.1       pk void
   1114  1.46   martin stp4020_delay(sc, ms)
   1115  1.46   martin 	struct stp4020_softc *sc;
   1116   1.1       pk 	unsigned int ms;
   1117   1.1       pk {
   1118  1.46   martin 	unsigned int ticks = mstohz(ms);
   1119   1.1       pk 
   1120   1.1       pk 	if (cold || ticks == 0) {
   1121   1.1       pk 		delay(ms);
   1122   1.1       pk 		return;
   1123   1.1       pk 	}
   1124   1.1       pk 
   1125   1.1       pk #ifdef DIAGNOSTIC
   1126   1.1       pk 	if (ticks > 60*hz)
   1127   1.1       pk 		panic("stp4020: preposterous delay: %u", ticks);
   1128   1.1       pk #endif
   1129  1.46   martin 	tsleep(sc, 0, "nelldel", ticks);
   1130   1.1       pk }
   1131   1.6       pk 
   1132   1.6       pk #ifdef STP4020_DEBUG
   1133   1.6       pk void
   1134   1.6       pk stp4020_dump_regs(h)
   1135   1.6       pk 	struct stp4020_socket *h;
   1136   1.6       pk {
   1137   1.6       pk 	char bits[64];
   1138   1.6       pk 	/*
   1139   1.6       pk 	 * Dump control and status registers.
   1140   1.6       pk 	 */
   1141   1.6       pk 	printf("socket[%d] registers:\n", h->sock);
   1142   1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR0_IDX),
   1143   1.6       pk 			 STP4020_ICR0_BITS, bits, sizeof(bits));
   1144   1.6       pk 	printf("\tICR0=%s\n", bits);
   1145   1.6       pk 
   1146   1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR1_IDX),
   1147   1.6       pk 			 STP4020_ICR1_BITS, bits, sizeof(bits));
   1148   1.6       pk 	printf("\tICR1=%s\n", bits);
   1149   1.6       pk 
   1150   1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
   1151   1.6       pk 			 STP4020_ISR0_IOBITS, bits, sizeof(bits));
   1152   1.6       pk 	printf("\tISR0=%s\n", bits);
   1153   1.6       pk 
   1154   1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR1_IDX),
   1155   1.6       pk 			 STP4020_ISR1_BITS, bits, sizeof(bits));
   1156   1.6       pk 	printf("\tISR1=%s\n", bits);
   1157   1.6       pk }
   1158   1.6       pk #endif /* STP4020_DEBUG */
   1159