stp4020.c revision 1.5 1 1.5 thorpej /* $NetBSD: stp4020.c,v 1.5 1999/07/06 21:44:11 thorpej Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk /*
40 1.1 pk * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
41 1.1 pk */
42 1.1 pk
43 1.1 pk #include <sys/types.h>
44 1.1 pk #include <sys/param.h>
45 1.1 pk #include <sys/systm.h>
46 1.1 pk #include <sys/errno.h>
47 1.1 pk #include <sys/malloc.h>
48 1.1 pk #include <sys/proc.h>
49 1.1 pk #include <sys/kernel.h>
50 1.1 pk #include <sys/kthread.h>
51 1.1 pk #include <sys/device.h>
52 1.1 pk
53 1.1 pk #include <dev/pcmcia/pcmciareg.h>
54 1.1 pk #include <dev/pcmcia/pcmciavar.h>
55 1.1 pk #include <dev/pcmcia/pcmciachip.h>
56 1.1 pk
57 1.1 pk #include <machine/bus.h>
58 1.1 pk #include <machine/autoconf.h>
59 1.1 pk
60 1.1 pk #include <dev/sbus/sbusvar.h>
61 1.1 pk #include <dev/sbus/stp4020reg.h>
62 1.1 pk
63 1.1 pk #define STP4020_DEBUG 1 /* XXX-temp */
64 1.1 pk
65 1.1 pk #if defined(STP4020_DEBUG)
66 1.1 pk int stp4020_debug = 0;
67 1.1 pk #define DPRINTF(x) do { if (stp4020_debug) printf x; } while(0)
68 1.1 pk #else
69 1.1 pk #define DPRINTF(x)
70 1.1 pk #endif
71 1.1 pk
72 1.1 pk /*
73 1.1 pk * Event queue; events detected in an interrupt context go here
74 1.1 pk * awaiting attention from our event handling thread.
75 1.1 pk */
76 1.1 pk struct stp4020_event {
77 1.1 pk SIMPLEQ_ENTRY(stp4020_event) se_q;
78 1.1 pk int se_type;
79 1.1 pk int se_sock;
80 1.1 pk };
81 1.1 pk /* Defined event types */
82 1.1 pk #define STP4020_EVENT_INSERTION 0
83 1.1 pk #define STP4020_EVENT_REMOVAL 1
84 1.1 pk
85 1.1 pk /*
86 1.1 pk * Per socket data.
87 1.1 pk */
88 1.1 pk struct stp4020_socket {
89 1.1 pk struct stp4020_softc *sc; /* Back link */
90 1.1 pk int flags;
91 1.1 pk #define STP4020_SOCKET_BUSY 0x0001
92 1.1 pk #define STP4020_SOCKET_SHUTDOWN 0x0002
93 1.1 pk int sock; /* Socket number (0 or 1) */
94 1.1 pk bus_space_tag_t tag; /* socket control space */
95 1.1 pk bus_space_handle_t regs; /* */
96 1.1 pk struct device *pcmcia; /* Associated PCMCIA device */
97 1.1 pk int (*intrhandler) /* Card driver interrupt handler */
98 1.1 pk __P((void *));
99 1.1 pk void *intrarg; /* Card interrupt handler argument */
100 1.1 pk int ipl; /* Interrupt level suggested by card */
101 1.1 pk int winalloc; /* Windows allocated (bitmask) */
102 1.1 pk struct {
103 1.1 pk bus_space_handle_t winaddr;/* this window's address */
104 1.1 pk } windows[STP4020_NWIN];
105 1.1 pk
106 1.1 pk };
107 1.1 pk
108 1.1 pk struct stp4020_softc {
109 1.1 pk struct device sc_dev; /* Base device */
110 1.1 pk struct sbusdev sc_sd; /* SBus device */
111 1.1 pk bus_space_tag_t sc_bustag;
112 1.1 pk bus_dma_tag_t sc_dmatag;
113 1.1 pk pcmcia_chipset_tag_t sc_pct; /* Chipset methods */
114 1.1 pk
115 1.1 pk struct proc *event_thread; /* event handling thread */
116 1.1 pk SIMPLEQ_HEAD(, stp4020_event) events; /* Pending events for thread */
117 1.1 pk
118 1.1 pk struct stp4020_socket sc_socks[STP4020_NSOCK];
119 1.1 pk };
120 1.1 pk
121 1.1 pk
122 1.1 pk static int stp4020print __P((void *, const char *));
123 1.1 pk static int stp4020match __P((struct device *, struct cfdata *, void *));
124 1.1 pk static void stp4020attach __P((struct device *, struct device *, void *));
125 1.1 pk static int stp4020_iointr __P((void *));
126 1.1 pk static int stp4020_statintr __P((void *));
127 1.1 pk
128 1.1 pk struct cfattach nell_ca = {
129 1.1 pk sizeof(struct stp4020_softc), stp4020match, stp4020attach
130 1.1 pk };
131 1.1 pk
132 1.1 pk
133 1.1 pk static int stp4020_rd_sockctl __P((struct stp4020_socket *, int));
134 1.1 pk static void stp4020_wr_sockctl __P((struct stp4020_socket *, int, int));
135 1.1 pk static int stp4020_rd_winctl __P((struct stp4020_socket *, int, int));
136 1.1 pk static void stp4020_wr_winctl __P((struct stp4020_socket *, int, int, int));
137 1.1 pk
138 1.1 pk void stp4020_delay __P((unsigned int));
139 1.1 pk void stp4020_attach_socket __P((struct stp4020_socket *));
140 1.1 pk void stp4020_create_event_thread __P((void *));
141 1.1 pk void stp4020_event_thread __P((void *));
142 1.1 pk void stp4020_queue_event __P((struct stp4020_softc *, int, int));
143 1.1 pk
144 1.1 pk int stp4020_chip_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
145 1.1 pk struct pcmcia_mem_handle *));
146 1.1 pk void stp4020_chip_mem_free __P((pcmcia_chipset_handle_t,
147 1.1 pk struct pcmcia_mem_handle *));
148 1.1 pk int stp4020_chip_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
149 1.1 pk bus_size_t, struct pcmcia_mem_handle *,
150 1.1 pk bus_addr_t *, int *));
151 1.1 pk void stp4020_chip_mem_unmap __P((pcmcia_chipset_handle_t, int));
152 1.1 pk
153 1.1 pk int stp4020_chip_io_alloc __P((pcmcia_chipset_handle_t,
154 1.1 pk bus_addr_t, bus_size_t, bus_size_t,
155 1.1 pk struct pcmcia_io_handle *));
156 1.1 pk void stp4020_chip_io_free __P((pcmcia_chipset_handle_t,
157 1.1 pk struct pcmcia_io_handle *));
158 1.1 pk int stp4020_chip_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
159 1.1 pk bus_size_t, struct pcmcia_io_handle *, int *));
160 1.1 pk void stp4020_chip_io_unmap __P((pcmcia_chipset_handle_t, int));
161 1.1 pk
162 1.1 pk void stp4020_chip_socket_enable __P((pcmcia_chipset_handle_t));
163 1.1 pk void stp4020_chip_socket_disable __P((pcmcia_chipset_handle_t));
164 1.1 pk void *stp4020_chip_intr_establish __P((pcmcia_chipset_handle_t,
165 1.1 pk struct pcmcia_function *, int,
166 1.1 pk int (*) __P((void *)), void *));
167 1.1 pk void stp4020_chip_intr_disestablish __P((pcmcia_chipset_handle_t, void *));
168 1.1 pk
169 1.1 pk
170 1.1 pk /* Our PCMCIA chipset methods */
171 1.1 pk static struct pcmcia_chip_functions stp4020_functions = {
172 1.1 pk stp4020_chip_mem_alloc,
173 1.1 pk stp4020_chip_mem_free,
174 1.1 pk stp4020_chip_mem_map,
175 1.1 pk stp4020_chip_mem_unmap,
176 1.1 pk
177 1.1 pk stp4020_chip_io_alloc,
178 1.1 pk stp4020_chip_io_free,
179 1.1 pk stp4020_chip_io_map,
180 1.1 pk stp4020_chip_io_unmap,
181 1.1 pk
182 1.1 pk stp4020_chip_intr_establish,
183 1.1 pk stp4020_chip_intr_disestablish,
184 1.1 pk
185 1.1 pk stp4020_chip_socket_enable,
186 1.1 pk stp4020_chip_socket_disable
187 1.1 pk };
188 1.1 pk
189 1.1 pk
190 1.1 pk static __inline__ int
191 1.1 pk stp4020_rd_sockctl(h, idx)
192 1.1 pk struct stp4020_socket *h;
193 1.1 pk int idx;
194 1.1 pk {
195 1.1 pk int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
196 1.1 pk return (bus_space_read_2(h->tag, h->regs, o));
197 1.1 pk }
198 1.1 pk
199 1.1 pk static __inline__ void
200 1.1 pk stp4020_wr_sockctl(h, idx, v)
201 1.1 pk struct stp4020_socket *h;
202 1.1 pk int idx;
203 1.1 pk int v;
204 1.1 pk {
205 1.1 pk int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
206 1.1 pk bus_space_write_2(h->tag, h->regs, o, v);
207 1.1 pk }
208 1.1 pk
209 1.1 pk static __inline__ int
210 1.1 pk stp4020_rd_winctl(h, win, idx)
211 1.1 pk struct stp4020_socket *h;
212 1.1 pk int win;
213 1.1 pk int idx;
214 1.1 pk {
215 1.1 pk int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
216 1.1 pk (STP4020_WINREGS_SIZE * win) + idx;
217 1.1 pk return (bus_space_read_2(h->tag, h->regs, o));
218 1.1 pk }
219 1.1 pk
220 1.1 pk static __inline__ void
221 1.1 pk stp4020_wr_winctl(h, win, idx, v)
222 1.1 pk struct stp4020_socket *h;
223 1.1 pk int win;
224 1.1 pk int idx;
225 1.1 pk int v;
226 1.1 pk {
227 1.1 pk int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
228 1.1 pk (STP4020_WINREGS_SIZE * win) + idx;
229 1.1 pk
230 1.1 pk bus_space_write_2(h->tag, h->regs, o, v);
231 1.1 pk }
232 1.1 pk
233 1.1 pk
234 1.1 pk int
235 1.1 pk stp4020print(aux, busname)
236 1.1 pk void *aux;
237 1.1 pk const char *busname;
238 1.1 pk {
239 1.4 pk struct pcmciabus_attach_args *paa = aux;
240 1.3 pk struct stp4020_socket *h = paa->pch;
241 1.3 pk
242 1.3 pk printf(" socket %d", h->sock);
243 1.1 pk return (UNCONF);
244 1.1 pk }
245 1.1 pk
246 1.1 pk int
247 1.1 pk stp4020match(parent, cf, aux)
248 1.1 pk struct device *parent;
249 1.1 pk struct cfdata *cf;
250 1.1 pk void *aux;
251 1.1 pk {
252 1.1 pk struct sbus_attach_args *sa = aux;
253 1.1 pk
254 1.2 pk return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
255 1.1 pk }
256 1.1 pk
257 1.1 pk /*
258 1.1 pk * Attach all the sub-devices we can find
259 1.1 pk */
260 1.1 pk void
261 1.1 pk stp4020attach(parent, self, aux)
262 1.1 pk struct device *parent, *self;
263 1.1 pk void *aux;
264 1.1 pk {
265 1.1 pk struct sbus_attach_args *sa = aux;
266 1.1 pk struct stp4020_softc *sc = (void *)self;
267 1.1 pk int node, rev;
268 1.1 pk int i;
269 1.1 pk bus_space_handle_t bh;
270 1.1 pk
271 1.1 pk node = sa->sa_node;
272 1.1 pk
273 1.1 pk /* Transfer bus tags */
274 1.1 pk sc->sc_bustag = sa->sa_bustag;
275 1.1 pk sc->sc_dmatag = sa->sa_dmatag;
276 1.1 pk
277 1.1 pk /* Set up per-socket static initialization */
278 1.1 pk sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
279 1.1 pk sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
280 1.1 pk
281 1.1 pk if (sa->sa_nreg < 7) {
282 1.1 pk printf("%s: only %d register sets\n",
283 1.1 pk self->dv_xname, sa->sa_nreg);
284 1.1 pk return;
285 1.1 pk }
286 1.1 pk
287 1.1 pk if (sa->sa_nintr != 2) {
288 1.1 pk printf("%s: expect 2 interrupt Sbus levels; got %d\n",
289 1.1 pk self->dv_xname, sa->sa_nintr);
290 1.1 pk return;
291 1.1 pk }
292 1.1 pk
293 1.1 pk #define STP4020_BANK_CTRL 4
294 1.1 pk for (i = 0; i < 8; i++) {
295 1.1 pk int s, w;
296 1.1 pk /*
297 1.1 pk * STP4020 Register address map:
298 1.1 pk * bank 0: Forth PROM
299 1.1 pk * banks 1-3: socket 0, windows 0-2
300 1.1 pk * bank 4: control registers
301 1.1 pk * banks 5-7: socket 1, windows 0-2
302 1.1 pk */
303 1.1 pk if (i == STP4020_BANK_CTRL) {
304 1.1 pk if (sbus_bus_map(sa->sa_bustag,
305 1.1 pk sa->sa_reg[i].sbr_slot,
306 1.1 pk sa->sa_reg[i].sbr_offset,
307 1.1 pk sa->sa_reg[i].sbr_size,
308 1.1 pk BUS_SPACE_MAP_LINEAR, 0,
309 1.1 pk &bh) != 0) {
310 1.1 pk printf("%s: attach: cannot map registers\n",
311 1.1 pk self->dv_xname);
312 1.1 pk return;
313 1.1 pk }
314 1.1 pk /*
315 1.1 pk * Copy tag and handle to both socket structures
316 1.1 pk * for easy access in control/status IO functions.
317 1.1 pk */
318 1.1 pk sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
319 1.1 pk }
320 1.1 pk
321 1.1 pk if (i < STP4020_BANK_CTRL)
322 1.1 pk s = 0, w = i; /* banks 0-2 */
323 1.1 pk else
324 1.1 pk s = 1, w = i - 4; /* banks 4-6 */
325 1.1 pk
326 1.1 pk if (sbus_bus_map(sa->sa_bustag,
327 1.1 pk sa->sa_reg[i].sbr_slot,
328 1.1 pk sa->sa_reg[i].sbr_offset,
329 1.1 pk sa->sa_reg[i].sbr_size,
330 1.1 pk BUS_SPACE_MAP_LINEAR, 0,
331 1.1 pk &sc->sc_socks[s].windows[w].winaddr) != 0) {
332 1.1 pk printf("%s: attach: cannot map registers\n",
333 1.1 pk self->dv_xname);
334 1.1 pk return;
335 1.1 pk }
336 1.1 pk }
337 1.1 pk
338 1.1 pk sbus_establish(&sc->sc_sd, &sc->sc_dev);
339 1.1 pk
340 1.1 pk #if 0 /*XXX-think about tracking boot devices*/
341 1.1 pk /* Propagate bootpath */
342 1.1 pk if (sa->sa_bp != NULL)
343 1.1 pk bp = sa->sa_bp + 1;
344 1.1 pk else
345 1.1 pk bp = NULL;
346 1.1 pk #endif
347 1.1 pk
348 1.1 pk /*
349 1.1 pk * We get to use two SBus interrupt levels.
350 1.1 pk * The higher level we use for status change interrupts;
351 1.1 pk * the lower level for PC card I/O.
352 1.1 pk */
353 1.1 pk bus_intr_establish(sa->sa_bustag, sa->sa_intr[1].sbi_pri,
354 1.1 pk 0, stp4020_statintr, sc);
355 1.1 pk
356 1.1 pk bus_intr_establish(sa->sa_bustag, sa->sa_intr[0].sbi_pri,
357 1.1 pk 0, stp4020_iointr, sc);
358 1.1 pk
359 1.1 pk #ifdef STP4020_DEBUG
360 1.1 pk /*
361 1.1 pk * Dump control and status registers.
362 1.1 pk */
363 1.1 pk for (i = 0; i < STP4020_NSOCK; i++) {
364 1.1 pk char bits[64];
365 1.1 pk struct stp4020_socket *h;
366 1.1 pk
367 1.1 pk h = &sc->sc_socks[i];
368 1.1 pk printf("socket[%d] registers:\n", i);
369 1.1 pk bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR0_IDX),
370 1.1 pk STP4020_ICR0_BITS, bits, sizeof(bits));
371 1.1 pk printf("\tICR0=%s\n", bits);
372 1.1 pk
373 1.1 pk bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR1_IDX),
374 1.1 pk STP4020_ICR1_BITS, bits, sizeof(bits));
375 1.1 pk printf("\tICR1=%s\n", bits);
376 1.1 pk
377 1.1 pk bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
378 1.1 pk STP4020_ISR0_IOBITS, bits, sizeof(bits));
379 1.1 pk printf("\tISR0=%s\n", bits);
380 1.1 pk
381 1.1 pk bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR1_IDX),
382 1.1 pk STP4020_ISR1_BITS, bits, sizeof(bits));
383 1.1 pk printf("\tISR1=%s\n", bits);
384 1.1 pk }
385 1.1 pk #endif
386 1.1 pk
387 1.1 pk rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
388 1.1 pk STP4020_ISR1_REV_M;
389 1.1 pk printf(": rev %x\n", rev);
390 1.1 pk
391 1.1 pk sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
392 1.1 pk
393 1.1 pk /*
394 1.1 pk * Arrange that a kernel thread be created to handle
395 1.1 pk * insert/removal events.
396 1.1 pk */
397 1.1 pk SIMPLEQ_INIT(&sc->events);
398 1.5 thorpej kthread_create(stp4020_create_event_thread, sc);
399 1.1 pk
400 1.1 pk for (i = 0; i < STP4020_NSOCK; i++) {
401 1.1 pk struct stp4020_socket *h = &sc->sc_socks[i];
402 1.1 pk h->sock = i;
403 1.1 pk h->sc = sc;
404 1.1 pk stp4020_attach_socket(h);
405 1.1 pk }
406 1.1 pk }
407 1.1 pk
408 1.1 pk void
409 1.1 pk stp4020_attach_socket(h)
410 1.1 pk struct stp4020_socket *h;
411 1.1 pk {
412 1.1 pk struct pcmciabus_attach_args paa;
413 1.1 pk int v;
414 1.1 pk
415 1.1 pk /* Initialize the rest of the handle */
416 1.1 pk h->winalloc = 0;
417 1.1 pk
418 1.1 pk /* Configure one pcmcia device per socket */
419 1.1 pk paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
420 1.1 pk paa.pch = (pcmcia_chipset_handle_t)h;
421 1.1 pk paa.iobase = 0;
422 1.1 pk paa.iosize = 0;
423 1.1 pk
424 1.1 pk h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
425 1.1 pk
426 1.1 pk if (h->pcmcia == NULL)
427 1.1 pk return;
428 1.1 pk
429 1.1 pk /*
430 1.1 pk * There's actually a pcmcia bus attached; initialize the slot.
431 1.1 pk */
432 1.1 pk
433 1.1 pk /*
434 1.1 pk * Enable socket status change interrupts.
435 1.1 pk * We use SB_INT[1] for status change interrupts.
436 1.1 pk */
437 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
438 1.1 pk v |= STP4020_ICR0_ALL_STATUS_IE | STP4020_ICR0_SCILVL_SB1;
439 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
440 1.1 pk
441 1.1 pk /* Get live status bits from ISR0 */
442 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
443 1.1 pk if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
444 1.1 pk return;
445 1.1 pk
446 1.1 pk pcmcia_card_attach(h->pcmcia);
447 1.1 pk h->flags |= STP4020_SOCKET_BUSY;
448 1.1 pk }
449 1.1 pk
450 1.1 pk
451 1.1 pk /*
452 1.1 pk * Deferred thread creation callback.
453 1.1 pk */
454 1.1 pk void
455 1.1 pk stp4020_create_event_thread(arg)
456 1.1 pk void *arg;
457 1.1 pk {
458 1.1 pk struct stp4020_softc *sc = arg;
459 1.1 pk const char *name = sc->sc_dev.dv_xname;
460 1.1 pk
461 1.5 thorpej if (kthread_create1(stp4020_event_thread, sc, &sc->event_thread,
462 1.1 pk "%s", name)) {
463 1.1 pk panic("%s: unable to create event thread", name);
464 1.1 pk }
465 1.1 pk }
466 1.1 pk
467 1.1 pk /*
468 1.1 pk * The actual event handling thread.
469 1.1 pk */
470 1.1 pk void
471 1.1 pk stp4020_event_thread(arg)
472 1.1 pk void *arg;
473 1.1 pk {
474 1.1 pk struct stp4020_softc *sc = arg;
475 1.1 pk struct stp4020_event *e;
476 1.1 pk int s;
477 1.1 pk
478 1.1 pk while (1) {
479 1.1 pk struct stp4020_socket *h;
480 1.1 pk int n;
481 1.1 pk
482 1.1 pk s = splhigh();
483 1.1 pk if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
484 1.1 pk splx(s);
485 1.1 pk (void)tsleep(&sc->events, PWAIT, "pcicev", 0);
486 1.1 pk continue;
487 1.1 pk }
488 1.1 pk SIMPLEQ_REMOVE_HEAD(&sc->events, e, se_q);
489 1.1 pk splx(s);
490 1.1 pk
491 1.1 pk n = e->se_sock;
492 1.1 pk if (n < 0 || n >= STP4020_NSOCK)
493 1.1 pk panic("stp4020_event_thread: wayward socket number %d",
494 1.1 pk n);
495 1.1 pk
496 1.1 pk h = &sc->sc_socks[n];
497 1.1 pk switch (e->se_type) {
498 1.1 pk case STP4020_EVENT_INSERTION:
499 1.1 pk pcmcia_card_attach(h->pcmcia);
500 1.1 pk break;
501 1.1 pk case STP4020_EVENT_REMOVAL:
502 1.1 pk pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
503 1.1 pk break;
504 1.1 pk default:
505 1.1 pk panic("stp4020_event_thread: unknown event type %d",
506 1.1 pk e->se_type);
507 1.1 pk }
508 1.1 pk free(e, M_TEMP);
509 1.1 pk }
510 1.1 pk }
511 1.1 pk
512 1.1 pk void
513 1.1 pk stp4020_queue_event(sc, sock, event)
514 1.1 pk struct stp4020_softc *sc;
515 1.1 pk int sock, event;
516 1.1 pk {
517 1.1 pk struct stp4020_event *e;
518 1.1 pk int s;
519 1.1 pk
520 1.1 pk e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
521 1.1 pk if (e == NULL)
522 1.1 pk panic("stp4020_queue_event: can't allocate event");
523 1.1 pk
524 1.1 pk e->se_type = event;
525 1.1 pk e->se_sock = sock;
526 1.1 pk s = splhigh();
527 1.1 pk SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
528 1.1 pk splx(s);
529 1.1 pk wakeup(&sc->events);
530 1.1 pk }
531 1.1 pk
532 1.1 pk int
533 1.1 pk stp4020_statintr(arg)
534 1.1 pk void *arg;
535 1.1 pk {
536 1.1 pk struct stp4020_softc *sc = arg;
537 1.1 pk int i, r = 0;
538 1.1 pk
539 1.1 pk /*
540 1.1 pk * Check each socket for pending requests.
541 1.1 pk */
542 1.1 pk for (i = 0 ; i < STP4020_NSOCK; i++) {
543 1.1 pk struct stp4020_socket *h;
544 1.1 pk int v;
545 1.1 pk
546 1.1 pk h = &sc->sc_socks[i];
547 1.1 pk
548 1.1 pk /* Read socket's ISR0 for the interrupt status bits */
549 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
550 1.1 pk
551 1.1 pk #ifdef STP4020_DEBUG
552 1.1 pk if (stp4020_debug != 0) {
553 1.1 pk char bits[64];
554 1.1 pk bitmask_snprintf(v, STP4020_ISR0_IOBITS,
555 1.1 pk bits, sizeof(bits));
556 1.1 pk printf("stp4020_statintr: ISR0=%s\n", bits);
557 1.1 pk }
558 1.1 pk #endif
559 1.1 pk
560 1.1 pk /* Ack all interrupts at once */
561 1.1 pk stp4020_wr_sockctl(h, STP4020_ISR0_IDX,
562 1.1 pk STP4020_ISR0_ALL_STATUS_IRQ);
563 1.1 pk
564 1.1 pk if ((v & STP4020_ISR0_CDCHG) != 0) {
565 1.1 pk /*
566 1.1 pk * Card status change detect
567 1.1 pk */
568 1.1 pk if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) != 0){
569 1.1 pk if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
570 1.1 pk stp4020_queue_event(sc, i,
571 1.1 pk STP4020_EVENT_INSERTION);
572 1.1 pk h->flags |= STP4020_SOCKET_BUSY;
573 1.1 pk }
574 1.1 pk }
575 1.1 pk if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
576 1.1 pk if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
577 1.1 pk stp4020_queue_event(sc, i,
578 1.1 pk STP4020_EVENT_REMOVAL);
579 1.1 pk h->flags &= ~STP4020_SOCKET_BUSY;
580 1.1 pk }
581 1.1 pk }
582 1.1 pk }
583 1.1 pk
584 1.1 pk /* XXX - a bunch of unhandled conditions */
585 1.1 pk if ((v & STP4020_ISR0_BVD1CHG) != 0) {
586 1.1 pk printf("stp4020[%d]: Battery change 1\n", h->sock);
587 1.1 pk }
588 1.1 pk
589 1.1 pk if ((v & STP4020_ISR0_BVD2CHG) != 0) {
590 1.1 pk printf("stp4020[%d]: Battery change 2\n", h->sock);
591 1.1 pk }
592 1.1 pk
593 1.1 pk if ((v & STP4020_ISR0_RDYCHG) != 0) {
594 1.1 pk printf("stp4020[%d]: Ready/Busy change\n", h->sock);
595 1.1 pk }
596 1.1 pk
597 1.1 pk if ((v & STP4020_ISR0_WPCHG) != 0) {
598 1.1 pk printf("stp4020[%d]: Write protect change\n", h->sock);
599 1.1 pk }
600 1.1 pk
601 1.1 pk if ((v & STP4020_ISR0_PCTO) != 0) {
602 1.1 pk printf("stp4020[%d]: Card access timeout\n", h->sock);
603 1.1 pk }
604 1.1 pk }
605 1.1 pk
606 1.1 pk return (r);
607 1.1 pk }
608 1.1 pk
609 1.1 pk int
610 1.1 pk stp4020_iointr(arg)
611 1.1 pk void *arg;
612 1.1 pk {
613 1.1 pk struct stp4020_softc *sc = arg;
614 1.1 pk int i, r = 0;
615 1.1 pk
616 1.1 pk /*
617 1.1 pk * Check each socket for pending requests.
618 1.1 pk */
619 1.1 pk for (i = 0 ; i < STP4020_NSOCK; i++) {
620 1.1 pk struct stp4020_socket *h;
621 1.1 pk int v;
622 1.1 pk
623 1.1 pk h = &sc->sc_socks[i];
624 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
625 1.1 pk
626 1.1 pk if ((v & STP4020_ISR0_IOINT) != 0) {
627 1.1 pk /* It's a card interrupt */
628 1.1 pk if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
629 1.1 pk printf("stp4020[%d]: spurious interrupt?\n",
630 1.1 pk h->sock);
631 1.1 pk continue;
632 1.1 pk }
633 1.1 pk /* Call card handler, if any */
634 1.1 pk if (h->intrhandler != NULL)
635 1.1 pk r |= (*h->intrhandler)(h->intrarg);
636 1.1 pk }
637 1.1 pk
638 1.1 pk }
639 1.1 pk
640 1.1 pk return (r);
641 1.1 pk }
642 1.1 pk
643 1.1 pk int
644 1.1 pk stp4020_chip_mem_alloc(pch, size, pcmhp)
645 1.1 pk pcmcia_chipset_handle_t pch;
646 1.1 pk bus_size_t size;
647 1.1 pk struct pcmcia_mem_handle *pcmhp;
648 1.1 pk {
649 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
650 1.1 pk int i, win;
651 1.1 pk
652 1.1 pk /*
653 1.1 pk * Allocate a window.
654 1.1 pk */
655 1.1 pk if (size > STP4020_WINDOW_SIZE)
656 1.1 pk return (1);
657 1.1 pk
658 1.1 pk for (win = -1, i = 0; i < STP4020_NWIN; i++) {
659 1.1 pk if ((h->winalloc & (1 << i)) == 0) {
660 1.1 pk win = i;
661 1.1 pk h->winalloc |= (1 << i);
662 1.1 pk break;
663 1.1 pk }
664 1.1 pk }
665 1.1 pk
666 1.1 pk if (win == -1)
667 1.1 pk return (1);
668 1.1 pk
669 1.1 pk pcmhp->memt = 0;
670 1.1 pk pcmhp->memh = h->windows[win].winaddr;
671 1.1 pk pcmhp->addr = 0; /* What is it used for? */
672 1.1 pk pcmhp->size = size;
673 1.1 pk pcmhp->mhandle = win; /* Use our window number as a handle */
674 1.1 pk pcmhp->realsize = STP4020_WINDOW_SIZE;
675 1.1 pk
676 1.1 pk return (0);
677 1.1 pk }
678 1.1 pk
679 1.1 pk void
680 1.1 pk stp4020_chip_mem_free(pch, pcmhp)
681 1.1 pk pcmcia_chipset_handle_t pch;
682 1.1 pk struct pcmcia_mem_handle *pcmhp;
683 1.1 pk {
684 1.1 pk
685 1.1 pk return;
686 1.1 pk }
687 1.1 pk
688 1.1 pk int
689 1.1 pk stp4020_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
690 1.1 pk pcmcia_chipset_handle_t pch;
691 1.1 pk int kind;
692 1.1 pk bus_addr_t card_addr;
693 1.1 pk bus_size_t size;
694 1.1 pk struct pcmcia_mem_handle *pcmhp;
695 1.1 pk bus_addr_t *offsetp;
696 1.1 pk int *windowp;
697 1.1 pk {
698 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
699 1.1 pk bus_addr_t offset;
700 1.1 pk int win, v;
701 1.1 pk
702 1.1 pk win = pcmhp->mhandle;
703 1.1 pk *windowp = win;
704 1.1 pk
705 1.1 pk /*
706 1.1 pk * Compute the address offset to the pcmcia address space
707 1.1 pk * for the window.
708 1.1 pk */
709 1.1 pk offset = card_addr & -STP4020_WINDOW_SIZE;
710 1.1 pk card_addr -= offset;
711 1.1 pk *offsetp = offset;
712 1.1 pk
713 1.1 pk /*
714 1.1 pk * Fill in the Address Space Select and Base Address
715 1.1 pk * fields of this windows control register 0.
716 1.1 pk */
717 1.1 pk v = stp4020_rd_winctl(h, win, STP4020_WCR0_IDX);
718 1.1 pk v &= (STP4020_WCR0_ASPSEL_M | STP4020_WCR0_BASE_M);
719 1.1 pk v |= (kind == PCMCIA_MEM_ATTR)
720 1.1 pk ? STP4020_WCR0_ASPSEL_AM
721 1.1 pk : STP4020_WCR0_ASPSEL_CM;
722 1.1 pk v |= (STP4020_ADDR2PAGE(card_addr) & STP4020_WCR0_BASE_M);
723 1.1 pk stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
724 1.1 pk
725 1.1 pk return (0);
726 1.1 pk }
727 1.1 pk
728 1.1 pk void
729 1.1 pk stp4020_chip_mem_unmap(pch, win)
730 1.1 pk pcmcia_chipset_handle_t pch;
731 1.1 pk int win;
732 1.1 pk {
733 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
734 1.1 pk
735 1.1 pk #ifdef DIAGNOSTIC
736 1.1 pk if (win < 0 || win > 2)
737 1.1 pk panic("stp4020_chip_mem_unmap: window (%d) out of range", win);
738 1.1 pk #endif
739 1.1 pk h->winalloc &= ~(1 << win);
740 1.1 pk /*
741 1.1 pk * If possible, invalidate hardware mapping here; but
742 1.1 pk * I don't think the stp4020 has provided for that.
743 1.1 pk */
744 1.1 pk }
745 1.1 pk
746 1.1 pk int
747 1.1 pk stp4020_chip_io_alloc(pch, start, size, align, pcihp)
748 1.1 pk pcmcia_chipset_handle_t pch;
749 1.1 pk bus_addr_t start;
750 1.1 pk bus_size_t size;
751 1.1 pk bus_size_t align;
752 1.1 pk struct pcmcia_io_handle *pcihp;
753 1.1 pk {
754 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
755 1.1 pk
756 1.1 pk if (start) {
757 1.1 pk /* How on earth can `start' be interpreted??
758 1.1 pk WHERE DOES THE CARD DRIVER GET IT FROM?
759 1.1 pk */
760 1.1 pk }
761 1.1 pk
762 1.1 pk pcihp->iot = h->tag;
763 1.1 pk pcihp->ioh = 0;
764 1.1 pk pcihp->addr = 0;
765 1.1 pk pcihp->size = size;
766 1.1 pk pcihp->flags = 0;
767 1.1 pk
768 1.1 pk return (0);
769 1.1 pk }
770 1.1 pk
771 1.1 pk void
772 1.1 pk stp4020_chip_io_free(pch, pcihp)
773 1.1 pk pcmcia_chipset_handle_t pch;
774 1.1 pk struct pcmcia_io_handle *pcihp;
775 1.1 pk {
776 1.1 pk
777 1.1 pk return;
778 1.1 pk }
779 1.1 pk
780 1.1 pk int
781 1.1 pk stp4020_chip_io_map(pch, width, offset, size, pcihp, windowp)
782 1.1 pk pcmcia_chipset_handle_t pch;
783 1.1 pk int width;
784 1.1 pk bus_addr_t offset;
785 1.1 pk bus_size_t size;
786 1.1 pk struct pcmcia_io_handle *pcihp;
787 1.1 pk int *windowp;
788 1.1 pk {
789 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
790 1.1 pk int i, win, v;
791 1.1 pk
792 1.1 pk /*
793 1.1 pk * Allocate a window.
794 1.1 pk */
795 1.1 pk if (size > STP4020_WINDOW_SIZE)
796 1.1 pk return (1);
797 1.1 pk
798 1.1 pk for (win = -1, i = 0; i < STP4020_NWIN; i++) {
799 1.1 pk if ((h->winalloc & (1 << i)) == 0) {
800 1.1 pk win = i;
801 1.1 pk h->winalloc |= (1 << i);
802 1.1 pk break;
803 1.1 pk }
804 1.1 pk }
805 1.1 pk
806 1.1 pk if (win == -1)
807 1.1 pk return (1);
808 1.1 pk
809 1.1 pk *windowp = win;
810 1.1 pk
811 1.1 pk /*
812 1.1 pk * Fill in the Address Space Select and Base Address
813 1.1 pk * fields of this windows control register 0.
814 1.1 pk */
815 1.1 pk v = stp4020_rd_winctl(h, win, STP4020_WCR0_IDX);
816 1.1 pk v &= (STP4020_WCR0_ASPSEL_M | STP4020_WCR0_BASE_M);
817 1.1 pk v |= STP4020_WCR0_ASPSEL_IO;
818 1.1 pk v |= (STP4020_ADDR2PAGE(pcihp->addr+offset) & STP4020_WCR0_BASE_M);
819 1.1 pk stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
820 1.1 pk
821 1.1 pk return (0);
822 1.1 pk }
823 1.1 pk
824 1.1 pk void
825 1.1 pk stp4020_chip_io_unmap(pch, win)
826 1.1 pk pcmcia_chipset_handle_t pch;
827 1.1 pk int win;
828 1.1 pk {
829 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
830 1.1 pk
831 1.1 pk #ifdef DIAGNOSTIC
832 1.1 pk if (win < 0 || win > 2)
833 1.1 pk panic("stp4020_chip_io_unmap: window (%d) out of range", win);
834 1.1 pk #endif
835 1.1 pk
836 1.1 pk h->winalloc &= ~(1 << win);
837 1.1 pk }
838 1.1 pk
839 1.1 pk void
840 1.1 pk stp4020_chip_socket_enable(pch)
841 1.1 pk pcmcia_chipset_handle_t pch;
842 1.1 pk {
843 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
844 1.1 pk int i, v, cardtype;
845 1.1 pk
846 1.1 pk /* this bit is mostly stolen from pcic_attach_card */
847 1.1 pk
848 1.1 pk /* Power down the socket to reset it, clear the card reset pin */
849 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR1_IDX);
850 1.1 pk v &= ~STP4020_ICR1_MSTPWR;
851 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
852 1.1 pk
853 1.1 pk /*
854 1.1 pk * wait 300ms until power fails (Tpf). Then, wait 100ms since
855 1.1 pk * we are changing Vcc (Toff).
856 1.1 pk */
857 1.1 pk stp4020_delay((300 + 100) * 1000);
858 1.1 pk
859 1.1 pk /* Power up the socket */
860 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR1_IDX);
861 1.1 pk v |= STP4020_ICR1_MSTPWR;
862 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
863 1.1 pk
864 1.1 pk /*
865 1.1 pk * wait 100ms until power raise (Tpr) and 20ms to become
866 1.1 pk * stable (Tsu(Vcc)).
867 1.1 pk */
868 1.1 pk stp4020_delay((100 + 20) * 1000);
869 1.1 pk
870 1.1 pk v |= STP4020_ICR1_PCIFOE;
871 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
872 1.1 pk
873 1.1 pk /*
874 1.1 pk * hold RESET at least 10us.
875 1.1 pk */
876 1.1 pk delay(10);
877 1.1 pk
878 1.1 pk /* Clear reset flag */
879 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
880 1.1 pk v &= ~STP4020_ICR0_RESET;
881 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
882 1.1 pk
883 1.1 pk /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
884 1.1 pk stp4020_delay(20000);
885 1.1 pk
886 1.1 pk /* Wait for the chip to finish initializing (5 seconds max) */
887 1.1 pk for (i = 10000; i > 0; i--) {
888 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
889 1.1 pk if ((v & STP4020_ISR0_RDYST) != 0)
890 1.1 pk break;
891 1.1 pk delay(500);
892 1.1 pk }
893 1.1 pk if (i <= 0) {
894 1.1 pk char bits[64];
895 1.1 pk bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
896 1.1 pk STP4020_ISR0_IOBITS, bits, sizeof(bits));
897 1.1 pk printf("stp4020_chip_socket_enable: not ready: status %s\n",
898 1.1 pk bits);
899 1.1 pk return;
900 1.1 pk }
901 1.1 pk
902 1.1 pk /* Set the card type */
903 1.1 pk cardtype = pcmcia_card_gettype(h->pcmcia);
904 1.1 pk
905 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
906 1.1 pk v &= ~STP4020_ICR0_IFTYPE;
907 1.1 pk v |= (cardtype == PCMCIA_IFTYPE_IO)
908 1.1 pk ? STP4020_ICR0_IFTYPE_IO
909 1.1 pk : STP4020_ICR0_IFTYPE_MEM;
910 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
911 1.1 pk
912 1.1 pk DPRINTF(("%s: stp4020_chip_socket_enable %02x cardtype %s\n",
913 1.1 pk h->sc->sc_dev.dv_xname, h->sock,
914 1.1 pk ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem")));
915 1.1 pk
916 1.1 pk /*
917 1.1 pk * Enable socket I/O interrupts.
918 1.1 pk * We use level SB_INT[0] for I/O interrupts.
919 1.1 pk */
920 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
921 1.1 pk v &= ~STP4020_ICR0_IOILVL;
922 1.1 pk v |= STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL_SB0;
923 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
924 1.1 pk
925 1.1 pk #if 0
926 1.1 pk /* Reinstall all the memory and io mappings */
927 1.1 pk for (win = 0; win < STP4020_NWIN; win++)
928 1.1 pk if (h->winalloc & (1 << win))
929 1.1 pk ___chip_mem_map(h, win);
930 1.1 pk
931 1.1 pk #endif
932 1.1 pk }
933 1.1 pk
934 1.1 pk void
935 1.1 pk stp4020_chip_socket_disable(pch)
936 1.1 pk pcmcia_chipset_handle_t pch;
937 1.1 pk {
938 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
939 1.1 pk int v;
940 1.1 pk
941 1.1 pk DPRINTF(("stp4020_chip_socket_disable\n"));
942 1.1 pk
943 1.1 pk /*
944 1.1 pk * Disable socket I/O interrupts.
945 1.1 pk */
946 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
947 1.1 pk v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL);
948 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
949 1.1 pk
950 1.1 pk /* Power down the socket */
951 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR1_IDX);
952 1.1 pk v &= ~STP4020_ICR1_MSTPWR;
953 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
954 1.1 pk
955 1.1 pk /*
956 1.1 pk * wait 300ms until power fails (Tpf).
957 1.1 pk */
958 1.1 pk stp4020_delay(300 * 1000);
959 1.1 pk }
960 1.1 pk
961 1.1 pk void *
962 1.1 pk stp4020_chip_intr_establish(pch, pf, ipl, handler, arg)
963 1.1 pk pcmcia_chipset_handle_t pch;
964 1.1 pk struct pcmcia_function *pf;
965 1.1 pk int ipl;
966 1.1 pk int (*handler) __P((void *));
967 1.1 pk void *arg;
968 1.1 pk {
969 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
970 1.1 pk
971 1.1 pk h->intrhandler = handler;
972 1.1 pk h->intrarg = arg;
973 1.1 pk h->ipl = ipl;
974 1.1 pk return (NULL);
975 1.1 pk }
976 1.1 pk
977 1.1 pk void
978 1.1 pk stp4020_chip_intr_disestablish(pch, ih)
979 1.1 pk pcmcia_chipset_handle_t pch;
980 1.1 pk void *ih;
981 1.1 pk {
982 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
983 1.1 pk
984 1.1 pk h->intrhandler = NULL;
985 1.1 pk h->intrarg = NULL;
986 1.1 pk }
987 1.1 pk
988 1.1 pk /*
989 1.1 pk * Delay and possibly yield CPU.
990 1.1 pk * XXX - assumes a context
991 1.1 pk */
992 1.1 pk void
993 1.1 pk stp4020_delay(ms)
994 1.1 pk unsigned int ms;
995 1.1 pk {
996 1.1 pk unsigned int ticks;
997 1.1 pk extern int cold;
998 1.1 pk
999 1.1 pk /* Convert to ticks */
1000 1.1 pk ticks = (ms * hz ) / 1000000;
1001 1.1 pk
1002 1.1 pk if (cold || ticks == 0) {
1003 1.1 pk delay(ms);
1004 1.1 pk return;
1005 1.1 pk }
1006 1.1 pk
1007 1.1 pk #ifdef DIAGNOSTIC
1008 1.1 pk if (ticks > 60*hz)
1009 1.1 pk panic("stp4020: preposterous delay: %u", ticks);
1010 1.1 pk #endif
1011 1.1 pk tsleep(&ticks, 0, "stp4020_delay", ticks);
1012 1.1 pk }
1013