Home | History | Annotate | Line # | Download | only in sbus
stp4020.c revision 1.52.8.1
      1  1.52.8.1   bouyer /*	$NetBSD: stp4020.c,v 1.52.8.1 2008/01/08 22:11:20 bouyer Exp $ */
      2       1.1       pk 
      3       1.1       pk /*-
      4       1.1       pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1       pk  * All rights reserved.
      6       1.1       pk  *
      7       1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1       pk  * by Paul Kranenburg.
      9       1.1       pk  *
     10       1.1       pk  * Redistribution and use in source and binary forms, with or without
     11       1.1       pk  * modification, are permitted provided that the following conditions
     12       1.1       pk  * are met:
     13       1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1       pk  *    documentation and/or other materials provided with the distribution.
     18       1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19       1.1       pk  *    must display the following acknowledgement:
     20       1.1       pk  *        This product includes software developed by the NetBSD
     21       1.1       pk  *        Foundation, Inc. and its contributors.
     22       1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1       pk  *    contributors may be used to endorse or promote products derived
     24       1.1       pk  *    from this software without specific prior written permission.
     25       1.1       pk  *
     26       1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1       pk  */
     38       1.1       pk 
     39       1.1       pk /*
     40       1.1       pk  * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
     41       1.1       pk  */
     42      1.12    lukem 
     43      1.12    lukem #include <sys/cdefs.h>
     44  1.52.8.1   bouyer __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.52.8.1 2008/01/08 22:11:20 bouyer Exp $");
     45       1.1       pk 
     46       1.1       pk #include <sys/param.h>
     47       1.1       pk #include <sys/systm.h>
     48       1.1       pk #include <sys/errno.h>
     49       1.1       pk #include <sys/malloc.h>
     50      1.15   martin #include <sys/extent.h>
     51       1.1       pk #include <sys/proc.h>
     52       1.1       pk #include <sys/kernel.h>
     53       1.1       pk #include <sys/kthread.h>
     54       1.1       pk #include <sys/device.h>
     55      1.51       ad #include <sys/intr.h>
     56       1.1       pk 
     57       1.1       pk #include <dev/pcmcia/pcmciareg.h>
     58       1.1       pk #include <dev/pcmcia/pcmciavar.h>
     59       1.1       pk #include <dev/pcmcia/pcmciachip.h>
     60       1.1       pk 
     61      1.52       ad #include <sys/bus.h>
     62       1.1       pk 
     63       1.1       pk #include <dev/sbus/sbusvar.h>
     64       1.1       pk #include <dev/sbus/stp4020reg.h>
     65       1.1       pk 
     66       1.1       pk #define STP4020_DEBUG 1	/* XXX-temp */
     67       1.1       pk 
     68      1.15   martin /*
     69      1.15   martin  * We use the three available windows per socket in a simple, fixed
     70      1.15   martin  * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
     71      1.15   martin  * spaces into sbus space.
     72      1.15   martin  */
     73      1.15   martin #define STP_WIN_ATTR	0	/* index of the attribute memory space window */
     74      1.15   martin #define	STP_WIN_MEM	1	/* index of the common memory space window */
     75      1.15   martin #define	STP_WIN_IO	2	/* index of the io space window */
     76      1.15   martin 
     77      1.15   martin 
     78       1.1       pk #if defined(STP4020_DEBUG)
     79       1.1       pk int stp4020_debug = 0;
     80       1.1       pk #define DPRINTF(x)	do { if (stp4020_debug) printf x; } while(0)
     81       1.1       pk #else
     82       1.1       pk #define DPRINTF(x)
     83       1.1       pk #endif
     84       1.1       pk 
     85       1.1       pk /*
     86       1.1       pk  * Event queue; events detected in an interrupt context go here
     87       1.1       pk  * awaiting attention from our event handling thread.
     88       1.1       pk  */
     89       1.1       pk struct stp4020_event {
     90       1.1       pk 	SIMPLEQ_ENTRY(stp4020_event) se_q;
     91       1.1       pk 	int	se_type;
     92       1.1       pk 	int	se_sock;
     93       1.1       pk };
     94       1.1       pk /* Defined event types */
     95       1.1       pk #define STP4020_EVENT_INSERTION	0
     96       1.1       pk #define STP4020_EVENT_REMOVAL	1
     97       1.1       pk 
     98       1.1       pk /*
     99       1.1       pk  * Per socket data.
    100       1.1       pk  */
    101       1.1       pk struct stp4020_socket {
    102       1.1       pk 	struct stp4020_softc	*sc;	/* Back link */
    103       1.1       pk 	int		flags;
    104       1.1       pk #define STP4020_SOCKET_BUSY	0x0001
    105       1.1       pk 	int		sock;		/* Socket number (0 or 1) */
    106      1.28   martin 	int		sbus_intno;	/* Do we use first (0) or second (1)
    107      1.28   martin 					   interrupt? */
    108  1.52.8.1   bouyer #ifndef SUN4U
    109      1.31   martin 	int		int_enable;	/* ICR0 value for interrupt enabled */
    110      1.31   martin 	int		int_disable;	/* ICR0 value for interrupt disabled */
    111  1.52.8.1   bouyer #endif
    112      1.33   martin 	bus_space_tag_t	tag;		/* socket control io	*/
    113      1.33   martin 	bus_space_handle_t	regs;	/*  space		*/
    114      1.33   martin 	bus_space_tag_t	pcmciat;	/* io space for pcmcia  */
    115       1.1       pk 	struct device	*pcmcia;	/* Associated PCMCIA device */
    116       1.1       pk 	int		(*intrhandler)	/* Card driver interrupt handler */
    117      1.42    perry 			   (void *);
    118       1.1       pk 	void		*intrarg;	/* Card interrupt handler argument */
    119  1.52.8.1   bouyer #ifndef SUN4U
    120      1.31   martin 	void		*softint;	/* cookie for the softintr */
    121  1.52.8.1   bouyer #endif
    122      1.31   martin 
    123       1.1       pk 	struct {
    124       1.1       pk 		bus_space_handle_t	winaddr;/* this window's address */
    125       1.1       pk 	} windows[STP4020_NWIN];
    126       1.1       pk 
    127       1.1       pk };
    128       1.1       pk 
    129       1.1       pk struct stp4020_softc {
    130       1.1       pk 	struct device	sc_dev;		/* Base device */
    131       1.1       pk 	struct sbusdev	sc_sd;		/* SBus device */
    132       1.1       pk 	pcmcia_chipset_tag_t	sc_pct;	/* Chipset methods */
    133       1.1       pk 
    134      1.50       ad 	struct lwp	*event_thread;		/* event handling thread */
    135       1.1       pk 	SIMPLEQ_HEAD(, stp4020_event)	events;	/* Pending events for thread */
    136       1.1       pk 
    137       1.1       pk 	struct stp4020_socket sc_socks[STP4020_NSOCK];
    138  1.52.8.1   bouyer #ifndef SUN4U
    139  1.52.8.1   bouyer 	bool		sc_use_softint;
    140  1.52.8.1   bouyer #endif
    141       1.1       pk };
    142       1.1       pk 
    143       1.1       pk 
    144      1.42    perry static int	stp4020print(void *, const char *);
    145      1.42    perry static int	stp4020match(struct device *, struct cfdata *, void *);
    146      1.42    perry static void	stp4020attach(struct device *, struct device *, void *);
    147      1.42    perry static int	stp4020_intr(void *);
    148      1.16   martin static void	stp4020_map_window(struct stp4020_socket *h, int win, int speed);
    149      1.44      jdc static void	stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay);
    150  1.52.8.1   bouyer #ifndef SUN4U
    151      1.31   martin static void	stp4020_intr_dispatch(void *arg);
    152  1.52.8.1   bouyer #endif
    153       1.1       pk 
    154      1.26  thorpej CFATTACH_DECL(nell, sizeof(struct stp4020_softc),
    155      1.27  thorpej     stp4020match, stp4020attach, NULL, NULL);
    156       1.1       pk 
    157       1.6       pk #ifdef STP4020_DEBUG
    158      1.42    perry static void	stp4020_dump_regs(struct stp4020_socket *);
    159       1.6       pk #endif
    160       1.1       pk 
    161      1.42    perry static int	stp4020_rd_sockctl(struct stp4020_socket *, int);
    162      1.42    perry static void	stp4020_wr_sockctl(struct stp4020_socket *, int, int);
    163      1.42    perry static int	stp4020_rd_winctl(struct stp4020_socket *, int, int);
    164      1.42    perry static void	stp4020_wr_winctl(struct stp4020_socket *, int, int, int);
    165      1.42    perry 
    166      1.46   martin void	stp4020_delay(struct stp4020_softc *sc, unsigned int);
    167      1.42    perry void	stp4020_attach_socket(struct stp4020_socket *, int);
    168      1.42    perry void	stp4020_event_thread(void *);
    169      1.42    perry void	stp4020_queue_event(struct stp4020_softc *, int, int);
    170      1.42    perry 
    171      1.42    perry int	stp4020_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    172      1.42    perry 				    struct pcmcia_mem_handle *);
    173      1.42    perry void	stp4020_chip_mem_free(pcmcia_chipset_handle_t,
    174      1.42    perry 				   struct pcmcia_mem_handle *);
    175      1.42    perry int	stp4020_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    176       1.1       pk 				  bus_size_t, struct pcmcia_mem_handle *,
    177      1.42    perry 				  bus_size_t *, int *);
    178      1.42    perry void	stp4020_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    179       1.1       pk 
    180      1.42    perry int	stp4020_chip_io_alloc(pcmcia_chipset_handle_t,
    181       1.1       pk 				   bus_addr_t, bus_size_t, bus_size_t,
    182      1.42    perry 				   struct pcmcia_io_handle *);
    183      1.42    perry void	stp4020_chip_io_free(pcmcia_chipset_handle_t,
    184      1.42    perry 				  struct pcmcia_io_handle *);
    185      1.42    perry int	stp4020_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    186      1.42    perry 				 bus_size_t, struct pcmcia_io_handle *, int *);
    187      1.42    perry void	stp4020_chip_io_unmap(pcmcia_chipset_handle_t, int);
    188      1.42    perry 
    189      1.42    perry void	stp4020_chip_socket_enable(pcmcia_chipset_handle_t);
    190      1.42    perry void	stp4020_chip_socket_disable(pcmcia_chipset_handle_t);
    191      1.42    perry void	stp4020_chip_socket_settype(pcmcia_chipset_handle_t, int);
    192      1.42    perry void	*stp4020_chip_intr_establish(pcmcia_chipset_handle_t,
    193       1.1       pk 					  struct pcmcia_function *, int,
    194      1.42    perry 					  int (*)(void *), void *);
    195      1.42    perry void	stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    196       1.1       pk 
    197       1.1       pk /* Our PCMCIA chipset methods */
    198       1.1       pk static struct pcmcia_chip_functions stp4020_functions = {
    199       1.1       pk 	stp4020_chip_mem_alloc,
    200       1.1       pk 	stp4020_chip_mem_free,
    201       1.1       pk 	stp4020_chip_mem_map,
    202       1.1       pk 	stp4020_chip_mem_unmap,
    203       1.1       pk 
    204       1.1       pk 	stp4020_chip_io_alloc,
    205       1.1       pk 	stp4020_chip_io_free,
    206       1.1       pk 	stp4020_chip_io_map,
    207       1.1       pk 	stp4020_chip_io_unmap,
    208       1.1       pk 
    209       1.1       pk 	stp4020_chip_intr_establish,
    210       1.1       pk 	stp4020_chip_intr_disestablish,
    211       1.1       pk 
    212       1.1       pk 	stp4020_chip_socket_enable,
    213      1.39  mycroft 	stp4020_chip_socket_disable,
    214      1.39  mycroft 	stp4020_chip_socket_settype,
    215      1.49      jdc 	NULL
    216       1.1       pk };
    217       1.1       pk 
    218       1.1       pk 
    219      1.47    perry static inline int
    220       1.1       pk stp4020_rd_sockctl(h, idx)
    221       1.1       pk 	struct stp4020_socket *h;
    222       1.1       pk 	int idx;
    223       1.1       pk {
    224       1.1       pk 	int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
    225       1.1       pk 	return (bus_space_read_2(h->tag, h->regs, o));
    226       1.1       pk }
    227       1.1       pk 
    228      1.47    perry static inline void
    229       1.1       pk stp4020_wr_sockctl(h, idx, v)
    230       1.1       pk 	struct stp4020_socket *h;
    231       1.1       pk 	int idx;
    232       1.1       pk 	int v;
    233       1.1       pk {
    234       1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
    235       1.1       pk 	bus_space_write_2(h->tag, h->regs, o, v);
    236       1.1       pk }
    237       1.1       pk 
    238      1.47    perry static inline int
    239       1.1       pk stp4020_rd_winctl(h, win, idx)
    240       1.1       pk 	struct stp4020_socket *h;
    241       1.1       pk 	int win;
    242       1.1       pk 	int idx;
    243       1.1       pk {
    244       1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    245       1.1       pk 		(STP4020_WINREGS_SIZE * win) + idx;
    246       1.1       pk 	return (bus_space_read_2(h->tag, h->regs, o));
    247       1.1       pk }
    248       1.1       pk 
    249      1.47    perry static inline void
    250       1.1       pk stp4020_wr_winctl(h, win, idx, v)
    251       1.1       pk 	struct stp4020_socket *h;
    252       1.1       pk 	int win;
    253       1.1       pk 	int idx;
    254       1.1       pk 	int v;
    255       1.1       pk {
    256       1.1       pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    257       1.1       pk 		(STP4020_WINREGS_SIZE * win) + idx;
    258       1.1       pk 
    259       1.1       pk 	bus_space_write_2(h->tag, h->regs, o, v);
    260       1.1       pk }
    261       1.1       pk 
    262      1.33   martin #ifndef SUN4U	/* XXX - move to SBUS machdep function? */
    263      1.33   martin 
    264      1.32      mrg static	u_int16_t stp4020_read_2(bus_space_tag_t,
    265      1.32      mrg 				 bus_space_handle_t,
    266      1.32      mrg 				 bus_size_t);
    267      1.32      mrg static	u_int32_t stp4020_read_4(bus_space_tag_t,
    268      1.32      mrg 				 bus_space_handle_t,
    269      1.32      mrg 				 bus_size_t);
    270      1.32      mrg static	u_int64_t stp4020_read_8(bus_space_tag_t,
    271      1.32      mrg 				 bus_space_handle_t,
    272      1.32      mrg 				 bus_size_t);
    273      1.32      mrg static	void	stp4020_write_2(bus_space_tag_t,
    274      1.32      mrg 				bus_space_handle_t,
    275      1.32      mrg 				bus_size_t,
    276      1.32      mrg 				u_int16_t);
    277      1.32      mrg static	void	stp4020_write_4(bus_space_tag_t,
    278      1.32      mrg 				bus_space_handle_t,
    279      1.32      mrg 				bus_size_t,
    280      1.32      mrg 				u_int32_t);
    281      1.32      mrg static	void	stp4020_write_8(bus_space_tag_t,
    282      1.32      mrg 				bus_space_handle_t,
    283      1.32      mrg 				bus_size_t,
    284      1.32      mrg 				u_int64_t);
    285      1.32      mrg 
    286      1.32      mrg static u_int16_t
    287      1.32      mrg stp4020_read_2(space, handle, offset)
    288      1.32      mrg 	bus_space_tag_t space;
    289      1.32      mrg 	bus_space_handle_t handle;
    290      1.32      mrg 	bus_size_t offset;
    291      1.32      mrg {
    292      1.32      mrg 	return (le16toh(*(volatile u_int16_t *)(handle + offset)));
    293      1.32      mrg }
    294      1.32      mrg 
    295      1.32      mrg static u_int32_t
    296      1.32      mrg stp4020_read_4(space, handle, offset)
    297      1.32      mrg 	bus_space_tag_t space;
    298      1.32      mrg 	bus_space_handle_t handle;
    299      1.32      mrg 	bus_size_t offset;
    300      1.32      mrg {
    301      1.32      mrg 	return (le32toh(*(volatile u_int32_t *)(handle + offset)));
    302      1.32      mrg }
    303      1.32      mrg 
    304      1.32      mrg static u_int64_t
    305      1.32      mrg stp4020_read_8(space, handle, offset)
    306      1.32      mrg 	bus_space_tag_t space;
    307      1.32      mrg 	bus_space_handle_t handle;
    308      1.32      mrg 	bus_size_t offset;
    309      1.32      mrg {
    310      1.32      mrg 	return (le64toh(*(volatile u_int64_t *)(handle + offset)));
    311      1.32      mrg }
    312      1.32      mrg 
    313      1.32      mrg static void
    314      1.32      mrg stp4020_write_2(space, handle, offset, value)
    315      1.32      mrg 	bus_space_tag_t space;
    316      1.32      mrg 	bus_space_handle_t handle;
    317      1.32      mrg 	bus_size_t offset;
    318      1.32      mrg 	u_int16_t value;
    319      1.32      mrg {
    320      1.32      mrg 	(*(volatile u_int16_t *)(handle + offset)) = htole16(value);
    321      1.32      mrg }
    322      1.32      mrg 
    323      1.32      mrg static void
    324      1.32      mrg stp4020_write_4(space, handle, offset, value)
    325      1.32      mrg 	bus_space_tag_t space;
    326      1.32      mrg 	bus_space_handle_t handle;
    327      1.32      mrg 	bus_size_t offset;
    328      1.32      mrg 	u_int32_t value;
    329      1.32      mrg {
    330      1.32      mrg 	(*(volatile u_int32_t *)(handle + offset)) = htole32(value);
    331      1.32      mrg }
    332      1.32      mrg 
    333      1.32      mrg static void
    334      1.32      mrg stp4020_write_8(space, handle, offset, value)
    335      1.32      mrg 	bus_space_tag_t space;
    336      1.32      mrg 	bus_space_handle_t handle;
    337      1.32      mrg 	bus_size_t offset;
    338      1.32      mrg 	u_int64_t value;
    339      1.32      mrg {
    340      1.32      mrg 	(*(volatile u_int64_t *)(handle + offset)) = htole64(value);
    341      1.32      mrg }
    342      1.33   martin #endif	/* SUN4U */
    343       1.1       pk 
    344       1.1       pk int
    345       1.1       pk stp4020print(aux, busname)
    346       1.1       pk 	void *aux;
    347       1.1       pk 	const char *busname;
    348       1.1       pk {
    349       1.4       pk 	struct pcmciabus_attach_args *paa = aux;
    350       1.3       pk 	struct stp4020_socket *h = paa->pch;
    351       1.3       pk 
    352      1.30  thorpej 	aprint_normal(" socket %d", h->sock);
    353       1.1       pk 	return (UNCONF);
    354       1.1       pk }
    355       1.1       pk 
    356       1.1       pk int
    357       1.1       pk stp4020match(parent, cf, aux)
    358       1.1       pk 	struct device *parent;
    359       1.1       pk 	struct cfdata *cf;
    360       1.1       pk 	void *aux;
    361       1.1       pk {
    362       1.1       pk 	struct sbus_attach_args *sa = aux;
    363       1.1       pk 
    364       1.2       pk 	return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
    365       1.1       pk }
    366       1.1       pk 
    367       1.1       pk /*
    368       1.1       pk  * Attach all the sub-devices we can find
    369       1.1       pk  */
    370       1.1       pk void
    371       1.1       pk stp4020attach(parent, self, aux)
    372       1.1       pk 	struct device *parent, *self;
    373       1.1       pk 	void *aux;
    374       1.1       pk {
    375       1.1       pk 	struct sbus_attach_args *sa = aux;
    376       1.1       pk 	struct stp4020_softc *sc = (void *)self;
    377      1.32      mrg 	bus_space_tag_t tag;
    378  1.52.8.1   bouyer 	int rev, i, sbus_intno, hw_ipl;
    379       1.1       pk 	bus_space_handle_t bh;
    380       1.1       pk 
    381       1.1       pk 	/* Transfer bus tags */
    382      1.37   martin #ifdef SUN4U
    383      1.37   martin 	tag = sa->sa_bustag;
    384      1.37   martin #else
    385      1.38       pk 	tag = bus_space_tag_alloc(sa->sa_bustag, sc);
    386      1.38       pk 	if (tag == NULL) {
    387      1.38       pk 		printf("%s: attach: out of memory\n", self->dv_xname);
    388      1.38       pk 		return;
    389      1.38       pk 	}
    390      1.32      mrg 	tag->sparc_read_2 = stp4020_read_2;
    391      1.32      mrg 	tag->sparc_read_4 = stp4020_read_4;
    392      1.32      mrg 	tag->sparc_read_8 = stp4020_read_8;
    393      1.32      mrg 	tag->sparc_write_2 = stp4020_write_2;
    394      1.32      mrg 	tag->sparc_write_4 = stp4020_write_4;
    395      1.32      mrg 	tag->sparc_write_8 = stp4020_write_8;
    396      1.38       pk #endif	/* SUN4U */
    397       1.1       pk 
    398  1.52.8.1   bouyer 	/* check interrupt options, decide if we need a softint */
    399  1.52.8.1   bouyer #ifdef SUN4U
    400  1.52.8.1   bouyer 	/*
    401  1.52.8.1   bouyer 	 * On sparc64 the hardware interrupt priority does not restrict
    402  1.52.8.1   bouyer 	 * the IPL we run our interrupt handler on, so we can always just
    403  1.52.8.1   bouyer 	 * use the first interrupt and reqest the handler to run at
    404  1.52.8.1   bouyer 	 * IPL_VM.
    405  1.52.8.1   bouyer 	 */
    406  1.52.8.1   bouyer 	sbus_intno = 0;
    407  1.52.8.1   bouyer 	hw_ipl = IPL_VM;
    408  1.52.8.1   bouyer #else
    409  1.52.8.1   bouyer 	/*
    410  1.52.8.1   bouyer 	 * We need to check if one of the available interrupts has
    411  1.52.8.1   bouyer 	 * a priority that allows us to establish a handler at IPL_VM.
    412  1.52.8.1   bouyer 	 * If not (hard to imagine), use a soft interrupt.
    413  1.52.8.1   bouyer 	 */
    414  1.52.8.1   bouyer 	sbus_intno = -1;
    415  1.52.8.1   bouyer 	for (i = 0; i < sa->sa_nintr; i++) {
    416  1.52.8.1   bouyer 		struct sbus_softc *bus =
    417  1.52.8.1   bouyer 			(struct sbus_softc *) sa->sa_bustag->cookie;
    418  1.52.8.1   bouyer 		int ipl = bus->sc_intr2ipl[sa->sa_intr[i].oi_pri];
    419  1.52.8.1   bouyer 		if (ipl <= IPL_VM) {
    420  1.52.8.1   bouyer 			sbus_intno = i;
    421  1.52.8.1   bouyer 			sc->sc_use_softint = false;
    422  1.52.8.1   bouyer 			hw_ipl = IPL_VM;
    423  1.52.8.1   bouyer 			break;
    424  1.52.8.1   bouyer 		}
    425  1.52.8.1   bouyer 	}
    426  1.52.8.1   bouyer 	if (sbus_intno == -1) {
    427  1.52.8.1   bouyer 		/*
    428  1.52.8.1   bouyer 		 * We have not found a usable hardware interrupt - so
    429  1.52.8.1   bouyer 		 * use a softint to bounce to the proper IPL.
    430  1.52.8.1   bouyer 		 */
    431  1.52.8.1   bouyer 		printf("no usable HW interrupt found, using softint\n");
    432  1.52.8.1   bouyer 		sbus_intno = 0;
    433  1.52.8.1   bouyer 		sc->sc_use_softint = true;
    434  1.52.8.1   bouyer 		hw_ipl = IPL_NONE;
    435  1.52.8.1   bouyer 	}
    436  1.52.8.1   bouyer #endif
    437  1.52.8.1   bouyer 
    438       1.1       pk 	/* Set up per-socket static initialization */
    439       1.1       pk 	sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
    440      1.33   martin 	sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
    441      1.33   martin 	/*
    442      1.33   martin 	 * XXX we rely on "tag" accepting the same handle-domain
    443      1.33   martin 	 * as sa->sa_bustag.
    444      1.33   martin 	 */
    445      1.33   martin 	sc->sc_socks[0].pcmciat = sc->sc_socks[1].pcmciat = tag;
    446      1.28   martin 	sc->sc_socks[0].sbus_intno =
    447      1.28   martin 		sc->sc_socks[1].sbus_intno = sbus_intno;
    448       1.1       pk 
    449       1.9       pk 	if (sa->sa_nreg < 8) {
    450       1.1       pk 		printf("%s: only %d register sets\n",
    451       1.1       pk 			self->dv_xname, sa->sa_nreg);
    452       1.1       pk 		return;
    453       1.1       pk 	}
    454       1.1       pk 
    455       1.1       pk 	if (sa->sa_nintr != 2) {
    456       1.1       pk 		printf("%s: expect 2 interrupt Sbus levels; got %d\n",
    457       1.1       pk 			self->dv_xname, sa->sa_nintr);
    458       1.1       pk 		return;
    459       1.1       pk 	}
    460       1.1       pk 
    461       1.9       pk #define STP4020_BANK_PROM	0
    462       1.1       pk #define STP4020_BANK_CTRL	4
    463       1.1       pk 	for (i = 0; i < 8; i++) {
    464      1.10       pk 
    465       1.1       pk 		/*
    466       1.1       pk 		 * STP4020 Register address map:
    467       1.1       pk 		 *	bank  0:   Forth PROM
    468       1.1       pk 		 *	banks 1-3: socket 0, windows 0-2
    469       1.1       pk 		 *	bank  4:   control registers
    470       1.1       pk 		 *	banks 5-7: socket 1, windows 0-2
    471       1.1       pk 		 */
    472      1.10       pk 
    473       1.9       pk 		if (i == STP4020_BANK_PROM)
    474       1.9       pk 			/* Skip the PROM */
    475       1.9       pk 			continue;
    476       1.9       pk 
    477       1.1       pk 		if (sbus_bus_map(sa->sa_bustag,
    478      1.24   martin 				 sa->sa_reg[i].oa_space,
    479      1.24   martin 				 sa->sa_reg[i].oa_base,
    480      1.24   martin 				 sa->sa_reg[i].oa_size,
    481      1.21      eeh 				 0, &bh) != 0) {
    482       1.1       pk 			printf("%s: attach: cannot map registers\n",
    483       1.1       pk 				self->dv_xname);
    484       1.1       pk 			return;
    485      1.43    perry 		}
    486      1.10       pk 
    487      1.10       pk 		if (i == STP4020_BANK_CTRL) {
    488      1.10       pk 			/*
    489      1.10       pk 			 * Copy tag and handle to both socket structures
    490      1.10       pk 			 * for easy access in control/status IO functions.
    491      1.10       pk 			 */
    492      1.10       pk 			sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
    493      1.10       pk 		} else if (i < STP4020_BANK_CTRL) {
    494      1.10       pk 			/* banks 1-3 */
    495      1.10       pk 			sc->sc_socks[0].windows[i-1].winaddr = bh;
    496      1.10       pk 		} else {
    497      1.10       pk 			/* banks 5-7 */
    498      1.10       pk 			sc->sc_socks[1].windows[i-5].winaddr = bh;
    499      1.10       pk 		}
    500       1.1       pk 	}
    501       1.1       pk 
    502       1.1       pk 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    503       1.1       pk 
    504      1.28   martin 	/* We only use one interrupt level. */
    505      1.28   martin 	if (sa->sa_nintr > sbus_intno) {
    506      1.28   martin 		bus_intr_establish(sa->sa_bustag,
    507      1.28   martin 		    sa->sa_intr[sbus_intno].oi_pri,
    508  1.52.8.1   bouyer 		    hw_ipl, stp4020_intr, sc);
    509       1.7       pk 	}
    510       1.1       pk 
    511       1.1       pk 	rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
    512       1.1       pk 		STP4020_ISR1_REV_M;
    513       1.1       pk 	printf(": rev %x\n", rev);
    514       1.1       pk 
    515       1.1       pk 	sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
    516       1.1       pk 
    517       1.1       pk 	SIMPLEQ_INIT(&sc->events);
    518       1.1       pk 
    519       1.1       pk 	for (i = 0; i < STP4020_NSOCK; i++) {
    520       1.1       pk 		struct stp4020_socket *h = &sc->sc_socks[i];
    521       1.1       pk 		h->sock = i;
    522       1.1       pk 		h->sc = sc;
    523       1.6       pk #ifdef STP4020_DEBUG
    524      1.18   martin 		if (stp4020_debug)
    525      1.18   martin 			stp4020_dump_regs(h);
    526       1.6       pk #endif
    527      1.16   martin 		stp4020_attach_socket(h, sa->sa_frequency);
    528       1.1       pk 	}
    529      1.50       ad 
    530      1.50       ad 	/*
    531      1.50       ad 	 * Arrange that a kernel thread be created to handle
    532      1.50       ad 	 * insert/removal events.
    533      1.50       ad 	 */
    534      1.50       ad 	if (kthread_create(PRI_NONE, 0, NULL, stp4020_event_thread, sc,
    535      1.50       ad 	    &sc->event_thread, "%s", self->dv_xname)) {
    536      1.50       ad 		panic("%s: unable to create event thread", self->dv_xname);
    537      1.50       ad 	}
    538       1.1       pk }
    539       1.1       pk 
    540       1.1       pk void
    541      1.16   martin stp4020_attach_socket(h, speed)
    542       1.1       pk 	struct stp4020_socket *h;
    543      1.16   martin 	int speed;
    544       1.1       pk {
    545       1.1       pk 	struct pcmciabus_attach_args paa;
    546       1.1       pk 	int v;
    547       1.1       pk 
    548      1.31   martin 	/* no interrupt handlers yet */
    549      1.31   martin 	h->intrhandler = NULL;
    550      1.31   martin 	h->intrarg = NULL;
    551  1.52.8.1   bouyer #ifndef SUN4U
    552      1.31   martin 	h->softint = NULL;
    553      1.31   martin 	h->int_enable = 0;
    554      1.31   martin 	h->int_disable = 0;
    555  1.52.8.1   bouyer #endif
    556      1.31   martin 
    557      1.15   martin 	/* Map all three windows */
    558      1.16   martin 	stp4020_map_window(h, STP_WIN_ATTR, speed);
    559      1.16   martin 	stp4020_map_window(h, STP_WIN_MEM, speed);
    560      1.16   martin 	stp4020_map_window(h, STP_WIN_IO, speed);
    561       1.1       pk 
    562       1.1       pk 	/* Configure one pcmcia device per socket */
    563       1.9       pk 	paa.paa_busname = "pcmcia";
    564       1.1       pk 	paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
    565       1.1       pk 	paa.pch = (pcmcia_chipset_handle_t)h;
    566       1.1       pk 	paa.iobase = 0;
    567      1.15   martin 	paa.iosize = STP4020_WINDOW_SIZE;
    568       1.1       pk 
    569       1.1       pk 	h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
    570       1.1       pk 
    571       1.1       pk 	if (h->pcmcia == NULL)
    572       1.1       pk 		return;
    573       1.1       pk 
    574       1.1       pk 	/*
    575       1.1       pk 	 * There's actually a pcmcia bus attached; initialize the slot.
    576       1.1       pk 	 */
    577       1.1       pk 
    578       1.1       pk 	/*
    579      1.16   martin 	 * Clear things up before we enable status change interrupts.
    580      1.16   martin 	 * This seems to not be fully initialized by the PROM.
    581      1.16   martin 	 */
    582      1.16   martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    583      1.16   martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
    584      1.16   martin 	stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
    585      1.16   martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
    586      1.16   martin 
    587      1.16   martin 	/*
    588       1.1       pk 	 * Enable socket status change interrupts.
    589      1.28   martin 	 * We only use one common interrupt for status change
    590      1.28   martin 	 * and IO, to avoid locking issues.
    591       1.1       pk 	 */
    592      1.28   martin 	v = STP4020_ICR0_ALL_STATUS_IE
    593      1.28   martin 	    | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
    594      1.28   martin 			     : STP4020_ICR0_SCILVL_SB0);
    595       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    596       1.1       pk 
    597      1.35   martin 	/* Get live status bits from ISR0 and clear pending interrupts */
    598       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    599      1.35   martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    600      1.35   martin 
    601       1.1       pk 	if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
    602       1.1       pk 		return;
    603       1.1       pk 
    604       1.1       pk 	pcmcia_card_attach(h->pcmcia);
    605       1.1       pk 	h->flags |= STP4020_SOCKET_BUSY;
    606       1.1       pk }
    607       1.1       pk 
    608       1.1       pk /*
    609       1.1       pk  * The actual event handling thread.
    610       1.1       pk  */
    611       1.1       pk void
    612       1.1       pk stp4020_event_thread(arg)
    613       1.1       pk 	void *arg;
    614       1.1       pk {
    615       1.1       pk 	struct stp4020_softc *sc = arg;
    616       1.1       pk 	struct stp4020_event *e;
    617       1.1       pk 	int s;
    618       1.1       pk 
    619       1.1       pk 	while (1) {
    620       1.1       pk 		struct stp4020_socket *h;
    621       1.1       pk 		int n;
    622       1.1       pk 
    623       1.1       pk 		s = splhigh();
    624       1.1       pk 		if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
    625       1.1       pk 			splx(s);
    626      1.45   martin 			(void)tsleep(&sc->events, PWAIT, "nellevt", 0);
    627       1.1       pk 			continue;
    628       1.1       pk 		}
    629      1.23    lukem 		SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
    630       1.1       pk 		splx(s);
    631       1.1       pk 
    632       1.1       pk 		n = e->se_sock;
    633       1.1       pk 		if (n < 0 || n >= STP4020_NSOCK)
    634       1.1       pk 			panic("stp4020_event_thread: wayward socket number %d",
    635       1.1       pk 			      n);
    636       1.1       pk 
    637       1.1       pk 		h = &sc->sc_socks[n];
    638       1.1       pk 		switch (e->se_type) {
    639       1.1       pk 		case STP4020_EVENT_INSERTION:
    640       1.1       pk 			pcmcia_card_attach(h->pcmcia);
    641       1.1       pk 			break;
    642       1.1       pk 		case STP4020_EVENT_REMOVAL:
    643       1.1       pk 			pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
    644       1.1       pk 			break;
    645       1.1       pk 		default:
    646       1.1       pk 			panic("stp4020_event_thread: unknown event type %d",
    647       1.1       pk 			      e->se_type);
    648       1.1       pk 		}
    649       1.1       pk 		free(e, M_TEMP);
    650       1.1       pk 	}
    651       1.1       pk }
    652       1.1       pk 
    653       1.1       pk void
    654       1.1       pk stp4020_queue_event(sc, sock, event)
    655       1.1       pk 	struct stp4020_softc *sc;
    656       1.1       pk 	int sock, event;
    657       1.1       pk {
    658       1.1       pk 	struct stp4020_event *e;
    659       1.1       pk 	int s;
    660       1.1       pk 
    661       1.1       pk 	e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
    662       1.1       pk 	if (e == NULL)
    663       1.1       pk 		panic("stp4020_queue_event: can't allocate event");
    664       1.1       pk 
    665       1.1       pk 	e->se_type = event;
    666       1.1       pk 	e->se_sock = sock;
    667       1.1       pk 	s = splhigh();
    668       1.1       pk 	SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
    669       1.1       pk 	splx(s);
    670       1.1       pk 	wakeup(&sc->events);
    671       1.1       pk }
    672       1.1       pk 
    673  1.52.8.1   bouyer #ifndef SUN4U
    674      1.31   martin /*
    675      1.31   martin  * Softinterrupt called to invoke the real driver interrupt handler.
    676      1.31   martin  */
    677      1.31   martin static void
    678      1.31   martin stp4020_intr_dispatch(arg)
    679      1.31   martin 	void *arg;
    680      1.31   martin {
    681      1.31   martin 	struct stp4020_socket *h = arg;
    682      1.31   martin 	int s;
    683      1.31   martin 
    684      1.31   martin 	/* invoke driver handler */
    685      1.31   martin 	h->intrhandler(h->intrarg);
    686      1.31   martin 
    687      1.31   martin 	/* enable SBUS interrupts for pcmcia interrupts again */
    688      1.31   martin 	s = splhigh();
    689      1.31   martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
    690      1.31   martin 	splx(s);
    691      1.31   martin }
    692  1.52.8.1   bouyer #endif
    693      1.31   martin 
    694       1.1       pk int
    695      1.28   martin stp4020_intr(arg)
    696       1.1       pk 	void *arg;
    697       1.1       pk {
    698       1.1       pk 	struct stp4020_softc *sc = arg;
    699  1.52.8.1   bouyer #ifndef SUN4U
    700  1.52.8.1   bouyer 	int s;
    701  1.52.8.1   bouyer #endif
    702  1.52.8.1   bouyer 	int i, r = 0, cd_change = 0;
    703      1.31   martin 
    704      1.31   martin 
    705  1.52.8.1   bouyer #ifndef SUN4U
    706      1.31   martin 	/* protect hardware access by splhigh against softint */
    707      1.31   martin 	s = splhigh();
    708  1.52.8.1   bouyer #endif
    709       1.1       pk 
    710       1.1       pk 	/*
    711       1.1       pk 	 * Check each socket for pending requests.
    712       1.1       pk 	 */
    713       1.1       pk 	for (i = 0 ; i < STP4020_NSOCK; i++) {
    714       1.1       pk 		struct stp4020_socket *h;
    715      1.28   martin 		int v;
    716       1.1       pk 
    717       1.1       pk 		h = &sc->sc_socks[i];
    718      1.31   martin 
    719      1.28   martin 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    720       1.1       pk 
    721      1.31   martin 		/* Ack all interrupts at once. */
    722      1.35   martin 		stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    723       1.1       pk 
    724       1.1       pk #ifdef STP4020_DEBUG
    725       1.1       pk 		if (stp4020_debug != 0) {
    726       1.1       pk 			char bits[64];
    727       1.1       pk 			bitmask_snprintf(v, STP4020_ISR0_IOBITS,
    728       1.1       pk 					 bits, sizeof(bits));
    729       1.1       pk 			printf("stp4020_statintr: ISR0=%s\n", bits);
    730       1.1       pk 		}
    731       1.1       pk #endif
    732       1.1       pk 
    733       1.1       pk 		if ((v & STP4020_ISR0_CDCHG) != 0) {
    734       1.1       pk 			/*
    735       1.1       pk 			 * Card status change detect
    736       1.1       pk 			 */
    737      1.18   martin 			cd_change = 1;
    738      1.18   martin 			r = 1;
    739      1.18   martin 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
    740       1.1       pk 				if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    741       1.1       pk 					stp4020_queue_event(sc, i,
    742       1.1       pk 						STP4020_EVENT_INSERTION);
    743       1.1       pk 					h->flags |= STP4020_SOCKET_BUSY;
    744       1.1       pk 				}
    745       1.1       pk 			}
    746       1.1       pk 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
    747       1.1       pk 				if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
    748       1.1       pk 					stp4020_queue_event(sc, i,
    749       1.1       pk 						STP4020_EVENT_REMOVAL);
    750       1.1       pk 					h->flags &= ~STP4020_SOCKET_BUSY;
    751       1.1       pk 				}
    752       1.1       pk 			}
    753       1.1       pk 		}
    754      1.43    perry 
    755      1.28   martin 		if ((v & STP4020_ISR0_IOINT) != 0) {
    756      1.28   martin 			/* we can not deny this is ours, no matter what the
    757      1.28   martin 			   card driver says. */
    758      1.28   martin 			r = 1;
    759      1.28   martin 
    760      1.28   martin 			/* It's a card interrupt */
    761      1.28   martin 			if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    762      1.28   martin 				printf("stp4020[%d]: spurious interrupt?\n",
    763      1.28   martin 					h->sock);
    764      1.28   martin 				continue;
    765      1.28   martin 			}
    766      1.31   martin 
    767  1.52.8.1   bouyer #ifndef SUN4U
    768      1.31   martin 			/*
    769      1.43    perry 			 * Schedule softint to invoke driver interrupt
    770      1.31   martin 			 * handler
    771      1.31   martin 			 */
    772      1.31   martin 			if (h->softint != NULL)
    773  1.52.8.1   bouyer 				sparc_softintr_schedule(h->softint);
    774      1.31   martin 			/*
    775      1.31   martin 			 * Disable this sbus interrupt, until the soft-int
    776      1.31   martin 			 * handler had a chance to run
    777      1.31   martin 			 */
    778      1.31   martin 			stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
    779  1.52.8.1   bouyer #else
    780  1.52.8.1   bouyer 			(*h->intrhandler)(h->intrarg);
    781  1.52.8.1   bouyer #endif
    782      1.28   martin 		}
    783       1.1       pk 
    784      1.18   martin 		/* informational messages */
    785       1.1       pk 		if ((v & STP4020_ISR0_BVD1CHG) != 0) {
    786      1.18   martin 			/* ignore if this is caused by insert or removal */
    787      1.18   martin 			if (!cd_change)
    788      1.18   martin 				printf("stp4020[%d]: Battery change 1\n", h->sock);
    789      1.15   martin 			r = 1;
    790       1.1       pk 		}
    791       1.1       pk 
    792       1.1       pk 		if ((v & STP4020_ISR0_BVD2CHG) != 0) {
    793      1.18   martin 			/* ignore if this is caused by insert or removal */
    794      1.18   martin 			if (!cd_change)
    795      1.18   martin 				printf("stp4020[%d]: Battery change 2\n", h->sock);
    796      1.15   martin 			r = 1;
    797       1.1       pk 		}
    798       1.1       pk 
    799      1.36   martin 		if ((v & STP4020_ISR0_SCINT) != 0) {
    800      1.36   martin 			DPRINTF(("stp4020[%d]: status change\n", h->sock));
    801      1.36   martin 			r = 1;
    802      1.36   martin 		}
    803      1.36   martin 
    804       1.1       pk 		if ((v & STP4020_ISR0_RDYCHG) != 0) {
    805      1.18   martin 			DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
    806      1.15   martin 			r = 1;
    807       1.1       pk 		}
    808       1.1       pk 
    809       1.1       pk 		if ((v & STP4020_ISR0_WPCHG) != 0) {
    810      1.18   martin 			DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
    811      1.15   martin 			r = 1;
    812       1.1       pk 		}
    813       1.1       pk 
    814       1.1       pk 		if ((v & STP4020_ISR0_PCTO) != 0) {
    815      1.18   martin 			DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
    816      1.15   martin 			r = 1;
    817       1.1       pk 		}
    818      1.18   martin 
    819      1.35   martin 		if ((v & ~STP4020_ISR0_LIVE) && r == 0)
    820      1.35   martin 			printf("stp4020[%d]: unhandled interrupt: 0x%x\n", h->sock, v);
    821      1.35   martin 
    822       1.1       pk 	}
    823  1.52.8.1   bouyer #ifndef SUN4U
    824      1.31   martin 	splx(s);
    825  1.52.8.1   bouyer #endif
    826       1.1       pk 
    827       1.1       pk 	return (r);
    828       1.1       pk }
    829       1.1       pk 
    830      1.16   martin /*
    831      1.16   martin  * The function gets the sbus speed and a access time and calculates
    832      1.16   martin  * values for the CMDLNG and CMDDLAY registers.
    833      1.16   martin  */
    834      1.15   martin static void
    835      1.44      jdc stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay)
    836       1.1       pk {
    837      1.16   martin 	int result;
    838      1.16   martin 
    839      1.16   martin 	if (ns < STP4020_MEM_SPEED_MIN)
    840      1.16   martin 		ns = STP4020_MEM_SPEED_MIN;
    841      1.16   martin 	else if (ns > STP4020_MEM_SPEED_MAX)
    842      1.16   martin 		ns = STP4020_MEM_SPEED_MAX;
    843      1.16   martin 	result = ns*(bus_speed/1000);
    844      1.16   martin 	if (result % 1000000)
    845      1.16   martin 		result = result/1000000 + 1;
    846      1.16   martin 	else
    847      1.16   martin 		result /= 1000000;
    848      1.16   martin 	*length = result;
    849      1.16   martin 
    850      1.16   martin 	/* the sbus frequency range is limited, so we can keep this simple */
    851      1.44      jdc 	*cmd_delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
    852      1.16   martin }
    853      1.15   martin 
    854      1.16   martin static void
    855      1.16   martin stp4020_map_window(struct stp4020_socket *h, int win, int speed)
    856      1.16   martin {
    857      1.44      jdc 	int v, length, cmd_delay;
    858      1.15   martin 
    859      1.15   martin 	/*
    860      1.16   martin 	 * According to the PC Card standard 300ns access timing should be
    861      1.16   martin 	 * used for attribute memory access. Our pcmcia framework does not
    862      1.16   martin 	 * seem to propagate timing information, so we use that
    863      1.16   martin 	 * everywhere.
    864      1.15   martin 	 */
    865      1.44      jdc 	stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &cmd_delay);
    866       1.1       pk 
    867       1.1       pk 	/*
    868      1.15   martin 	 * Fill in the Address Space Select and Base Address
    869      1.15   martin 	 * fields of this windows control register 0.
    870       1.1       pk 	 */
    871      1.44      jdc 	v = ((cmd_delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
    872      1.16   martin 	    | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
    873      1.15   martin 	switch (win) {
    874      1.15   martin 	case STP_WIN_ATTR:
    875      1.15   martin 		v |= STP4020_WCR0_ASPSEL_AM;
    876      1.15   martin 		break;
    877      1.15   martin 	case STP_WIN_MEM:
    878      1.15   martin 		v |= STP4020_WCR0_ASPSEL_CM;
    879      1.15   martin 		break;
    880      1.15   martin 	case STP_WIN_IO:
    881      1.15   martin 		v |= STP4020_WCR0_ASPSEL_IO;
    882      1.15   martin 		break;
    883      1.15   martin 	}
    884      1.15   martin 	v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
    885      1.15   martin 	stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
    886      1.16   martin 	stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
    887      1.15   martin }
    888       1.1       pk 
    889      1.15   martin int
    890      1.15   martin stp4020_chip_mem_alloc(pch, size, pcmhp)
    891      1.15   martin 	pcmcia_chipset_handle_t pch;
    892      1.15   martin 	bus_size_t size;
    893      1.15   martin 	struct pcmcia_mem_handle *pcmhp;
    894      1.15   martin {
    895      1.15   martin 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    896       1.1       pk 
    897      1.15   martin 	/* we can not do much here, defere work to _mem_map */
    898      1.33   martin 	pcmhp->memt = h->pcmciat;
    899       1.1       pk 	pcmhp->size = size;
    900      1.19   martin 	pcmhp->addr = 0;
    901      1.19   martin 	pcmhp->mhandle = 0;
    902      1.19   martin 	pcmhp->realsize = size;
    903       1.1       pk 
    904       1.1       pk 	return (0);
    905       1.1       pk }
    906       1.1       pk 
    907       1.1       pk void
    908       1.1       pk stp4020_chip_mem_free(pch, pcmhp)
    909       1.1       pk 	pcmcia_chipset_handle_t pch;
    910       1.1       pk 	struct pcmcia_mem_handle *pcmhp;
    911       1.1       pk {
    912       1.1       pk }
    913       1.1       pk 
    914       1.1       pk int
    915       1.1       pk stp4020_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    916       1.1       pk 	pcmcia_chipset_handle_t pch;
    917       1.1       pk 	int kind;
    918       1.1       pk 	bus_addr_t card_addr;
    919       1.1       pk 	bus_size_t size;
    920       1.1       pk 	struct pcmcia_mem_handle *pcmhp;
    921      1.14    soren 	bus_size_t *offsetp;
    922       1.1       pk 	int *windowp;
    923       1.1       pk {
    924       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    925      1.15   martin 	int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
    926       1.8     joda 
    927      1.33   martin 	pcmhp->memt = h->pcmciat;
    928      1.33   martin 	bus_space_subregion(h->pcmciat, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
    929      1.34   martin #ifdef SUN4U
    930      1.34   martin 	if ((u_int8_t)pcmhp->memh._asi == ASI_PHYS_NON_CACHED)
    931      1.34   martin 		pcmhp->memh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    932      1.34   martin 	else if ((u_int8_t)pcmhp->memh._asi == ASI_PRIMARY)
    933      1.34   martin 		pcmhp->memh._asi = ASI_PRIMARY_LITTLE;
    934      1.34   martin #endif
    935      1.19   martin 	pcmhp->size = size;
    936      1.19   martin 	pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
    937      1.15   martin 	*offsetp = 0;
    938      1.15   martin 	*windowp = 0;
    939       1.1       pk 
    940       1.1       pk 	return (0);
    941       1.1       pk }
    942       1.1       pk 
    943       1.1       pk void
    944       1.1       pk stp4020_chip_mem_unmap(pch, win)
    945       1.1       pk 	pcmcia_chipset_handle_t pch;
    946       1.1       pk 	int win;
    947       1.1       pk {
    948       1.1       pk }
    949       1.1       pk 
    950       1.1       pk int
    951       1.1       pk stp4020_chip_io_alloc(pch, start, size, align, pcihp)
    952       1.1       pk 	pcmcia_chipset_handle_t pch;
    953       1.1       pk 	bus_addr_t start;
    954       1.1       pk 	bus_size_t size;
    955       1.1       pk 	bus_size_t align;
    956       1.1       pk 	struct pcmcia_io_handle *pcihp;
    957       1.1       pk {
    958       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    959       1.1       pk 
    960      1.33   martin 	pcihp->iot = h->pcmciat;
    961      1.15   martin 	pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
    962      1.15   martin 	return 0;
    963       1.1       pk }
    964       1.1       pk 
    965       1.1       pk void
    966       1.1       pk stp4020_chip_io_free(pch, pcihp)
    967       1.1       pk 	pcmcia_chipset_handle_t pch;
    968       1.1       pk 	struct pcmcia_io_handle *pcihp;
    969       1.1       pk {
    970       1.1       pk }
    971       1.1       pk 
    972       1.1       pk int
    973       1.1       pk stp4020_chip_io_map(pch, width, offset, size, pcihp, windowp)
    974       1.1       pk 	pcmcia_chipset_handle_t pch;
    975       1.1       pk 	int width;
    976       1.1       pk 	bus_addr_t offset;
    977       1.1       pk 	bus_size_t size;
    978       1.1       pk 	struct pcmcia_io_handle *pcihp;
    979       1.1       pk 	int *windowp;
    980       1.1       pk {
    981       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    982       1.1       pk 
    983      1.33   martin 	pcihp->iot = h->pcmciat;
    984      1.33   martin 	bus_space_subregion(h->pcmciat, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
    985      1.34   martin #ifdef SUN4U
    986      1.34   martin 	if ((u_int8_t)pcihp->ioh._asi == ASI_PHYS_NON_CACHED)
    987      1.34   martin 		pcihp->ioh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    988      1.34   martin 	else if ((u_int8_t)pcihp->ioh._asi == ASI_PRIMARY)
    989      1.34   martin 		pcihp->ioh._asi = ASI_PRIMARY_LITTLE;
    990      1.34   martin #endif
    991      1.15   martin 	*windowp = 0;
    992      1.15   martin 	return 0;
    993       1.1       pk }
    994       1.1       pk 
    995       1.1       pk void
    996       1.1       pk stp4020_chip_io_unmap(pch, win)
    997       1.1       pk 	pcmcia_chipset_handle_t pch;
    998       1.1       pk 	int win;
    999       1.1       pk {
   1000       1.1       pk }
   1001       1.1       pk 
   1002       1.1       pk void
   1003       1.1       pk stp4020_chip_socket_enable(pch)
   1004       1.1       pk 	pcmcia_chipset_handle_t pch;
   1005       1.1       pk {
   1006       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1007      1.18   martin 	int i, v;
   1008       1.1       pk 
   1009       1.1       pk 	/* this bit is mostly stolen from pcic_attach_card */
   1010       1.1       pk 
   1011       1.1       pk 	/* Power down the socket to reset it, clear the card reset pin */
   1012      1.18   martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1013       1.1       pk 
   1014       1.1       pk 	/*
   1015       1.1       pk 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
   1016       1.1       pk 	 * we are changing Vcc (Toff).
   1017       1.1       pk 	 */
   1018      1.46   martin 	stp4020_delay(h->sc, 300 + 100);
   1019       1.1       pk 
   1020       1.1       pk 	/* Power up the socket */
   1021      1.18   martin 	v = STP4020_ICR1_MSTPWR;
   1022       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
   1023       1.1       pk 
   1024       1.1       pk 	/*
   1025       1.1       pk 	 * wait 100ms until power raise (Tpr) and 20ms to become
   1026       1.1       pk 	 * stable (Tsu(Vcc)).
   1027       1.1       pk 	 */
   1028      1.46   martin 	stp4020_delay(h->sc, 100 + 20);
   1029       1.1       pk 
   1030      1.18   martin 	v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
   1031       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
   1032       1.1       pk 
   1033       1.1       pk 	/*
   1034       1.1       pk 	 * hold RESET at least 10us.
   1035       1.1       pk 	 */
   1036       1.1       pk 	delay(10);
   1037       1.1       pk 
   1038      1.40  mycroft 	/* Clear reset flag, set to memory mode */
   1039       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1040      1.40  mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1041      1.40  mycroft 	    STP4020_ICR0_SPKREN);
   1042       1.1       pk 	v &= ~STP4020_ICR0_RESET;
   1043       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1044       1.1       pk 
   1045       1.1       pk 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
   1046      1.46   martin 	stp4020_delay(h->sc, 20);
   1047       1.1       pk 
   1048       1.1       pk 	/* Wait for the chip to finish initializing (5 seconds max) */
   1049       1.1       pk 	for (i = 10000; i > 0; i--) {
   1050       1.1       pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
   1051       1.1       pk 		if ((v & STP4020_ISR0_RDYST) != 0)
   1052       1.1       pk 			break;
   1053       1.1       pk 		delay(500);
   1054       1.1       pk 	}
   1055       1.1       pk 	if (i <= 0) {
   1056       1.1       pk 		char bits[64];
   1057       1.1       pk 		bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
   1058       1.1       pk 				 STP4020_ISR0_IOBITS, bits, sizeof(bits));
   1059       1.1       pk 		printf("stp4020_chip_socket_enable: not ready: status %s\n",
   1060       1.1       pk 			bits);
   1061       1.1       pk 		return;
   1062       1.1       pk 	}
   1063      1.39  mycroft }
   1064       1.1       pk 
   1065      1.39  mycroft void
   1066      1.39  mycroft stp4020_chip_socket_settype(pch, type)
   1067      1.39  mycroft 	pcmcia_chipset_handle_t pch;
   1068      1.39  mycroft 	int type;
   1069      1.39  mycroft {
   1070      1.39  mycroft 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1071      1.39  mycroft 	int v;
   1072       1.1       pk 
   1073       1.1       pk 	/*
   1074      1.18   martin 	 * Check the card type.
   1075      1.18   martin 	 * Enable socket I/O interrupts for IO cards.
   1076       1.1       pk 	 */
   1077      1.39  mycroft 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1078      1.41  mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1079      1.41  mycroft 	    STP4020_ICR0_SPKREN);
   1080      1.39  mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1081      1.18   martin 		v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
   1082      1.28   martin 		    |STP4020_ICR0_SPKREN;
   1083      1.28   martin 		v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
   1084      1.28   martin 				   : STP4020_ICR0_IOILVL_SB0;
   1085  1.52.8.1   bouyer #ifndef SUN4U
   1086      1.31   martin 		h->int_enable = v;
   1087      1.31   martin 		h->int_disable = v & ~STP4020_ICR0_IOIE;
   1088  1.52.8.1   bouyer #endif
   1089      1.18   martin 		DPRINTF(("%s: configuring card for IO useage\n", h->sc->sc_dev.dv_xname));
   1090      1.18   martin 	} else {
   1091      1.18   martin 		v |= STP4020_ICR0_IFTYPE_MEM;
   1092  1.52.8.1   bouyer #ifndef SUN4U
   1093      1.35   martin 		h->int_enable = h->int_disable = v;
   1094  1.52.8.1   bouyer #endif
   1095      1.35   martin 		DPRINTF(("%s: configuring card for IO useage\n", h->sc->sc_dev.dv_xname));
   1096      1.18   martin 		DPRINTF(("%s: configuring card for MEM ONLY useage\n", h->sc->sc_dev.dv_xname));
   1097      1.18   martin 	}
   1098       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1099       1.1       pk }
   1100       1.1       pk 
   1101       1.1       pk void
   1102       1.1       pk stp4020_chip_socket_disable(pch)
   1103       1.1       pk 	pcmcia_chipset_handle_t pch;
   1104       1.1       pk {
   1105       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1106       1.1       pk 	int v;
   1107       1.1       pk 
   1108       1.1       pk 	/*
   1109       1.1       pk 	 * Disable socket I/O interrupts.
   1110       1.1       pk 	 */
   1111       1.1       pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1112      1.40  mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1113      1.40  mycroft 	    STP4020_ICR0_SPKREN);
   1114       1.1       pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1115       1.1       pk 
   1116       1.1       pk 	/* Power down the socket */
   1117      1.18   martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1118       1.1       pk 
   1119       1.1       pk 	/*
   1120       1.1       pk 	 * wait 300ms until power fails (Tpf).
   1121       1.1       pk 	 */
   1122      1.46   martin 	stp4020_delay(h->sc, 300);
   1123       1.1       pk }
   1124       1.1       pk 
   1125       1.1       pk void *
   1126       1.1       pk stp4020_chip_intr_establish(pch, pf, ipl, handler, arg)
   1127       1.1       pk 	pcmcia_chipset_handle_t pch;
   1128       1.1       pk 	struct pcmcia_function *pf;
   1129       1.1       pk 	int ipl;
   1130      1.42    perry 	int (*handler)(void *);
   1131       1.1       pk 	void *arg;
   1132       1.1       pk {
   1133       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1134       1.1       pk 
   1135      1.31   martin 	/* only one interrupt handler per slot */
   1136      1.31   martin 	if (h->intrhandler != NULL) return NULL;
   1137      1.31   martin 
   1138       1.1       pk 	h->intrhandler = handler;
   1139       1.1       pk 	h->intrarg = arg;
   1140  1.52.8.1   bouyer #ifndef SUN4U
   1141  1.52.8.1   bouyer 	if (h->sc->sc_use_softint) {
   1142  1.52.8.1   bouyer 		h->softint = sparc_softintr_establish(ipl, stp4020_intr_dispatch, h);
   1143  1.52.8.1   bouyer 		return h->softint;
   1144  1.52.8.1   bouyer 	}
   1145  1.52.8.1   bouyer #endif
   1146  1.52.8.1   bouyer 	return h;
   1147       1.1       pk }
   1148       1.1       pk 
   1149       1.1       pk void
   1150       1.1       pk stp4020_chip_intr_disestablish(pch, ih)
   1151       1.1       pk 	pcmcia_chipset_handle_t pch;
   1152       1.1       pk 	void *ih;
   1153       1.1       pk {
   1154       1.1       pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1155       1.1       pk 
   1156       1.1       pk 	h->intrhandler = NULL;
   1157       1.1       pk 	h->intrarg = NULL;
   1158  1.52.8.1   bouyer #ifndef SUN4U
   1159      1.31   martin 	if (h->softint) {
   1160  1.52.8.1   bouyer 		sparc_softintr_disestablish(h->softint);
   1161      1.31   martin 		h->softint = NULL;
   1162      1.31   martin 	}
   1163  1.52.8.1   bouyer #endif
   1164       1.1       pk }
   1165       1.1       pk 
   1166       1.1       pk /*
   1167       1.1       pk  * Delay and possibly yield CPU.
   1168       1.1       pk  * XXX - assumes a context
   1169       1.1       pk  */
   1170       1.1       pk void
   1171      1.46   martin stp4020_delay(sc, ms)
   1172      1.46   martin 	struct stp4020_softc *sc;
   1173       1.1       pk 	unsigned int ms;
   1174       1.1       pk {
   1175      1.46   martin 	unsigned int ticks = mstohz(ms);
   1176       1.1       pk 
   1177       1.1       pk 	if (cold || ticks == 0) {
   1178       1.1       pk 		delay(ms);
   1179       1.1       pk 		return;
   1180       1.1       pk 	}
   1181       1.1       pk 
   1182       1.1       pk #ifdef DIAGNOSTIC
   1183       1.1       pk 	if (ticks > 60*hz)
   1184       1.1       pk 		panic("stp4020: preposterous delay: %u", ticks);
   1185       1.1       pk #endif
   1186      1.46   martin 	tsleep(sc, 0, "nelldel", ticks);
   1187       1.1       pk }
   1188       1.6       pk 
   1189       1.6       pk #ifdef STP4020_DEBUG
   1190       1.6       pk void
   1191       1.6       pk stp4020_dump_regs(h)
   1192       1.6       pk 	struct stp4020_socket *h;
   1193       1.6       pk {
   1194       1.6       pk 	char bits[64];
   1195       1.6       pk 	/*
   1196       1.6       pk 	 * Dump control and status registers.
   1197       1.6       pk 	 */
   1198       1.6       pk 	printf("socket[%d] registers:\n", h->sock);
   1199       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR0_IDX),
   1200       1.6       pk 			 STP4020_ICR0_BITS, bits, sizeof(bits));
   1201       1.6       pk 	printf("\tICR0=%s\n", bits);
   1202       1.6       pk 
   1203       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ICR1_IDX),
   1204       1.6       pk 			 STP4020_ICR1_BITS, bits, sizeof(bits));
   1205       1.6       pk 	printf("\tICR1=%s\n", bits);
   1206       1.6       pk 
   1207       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR0_IDX),
   1208       1.6       pk 			 STP4020_ISR0_IOBITS, bits, sizeof(bits));
   1209       1.6       pk 	printf("\tISR0=%s\n", bits);
   1210       1.6       pk 
   1211       1.6       pk 	bitmask_snprintf(stp4020_rd_sockctl(h, STP4020_ISR1_IDX),
   1212       1.6       pk 			 STP4020_ISR1_BITS, bits, sizeof(bits));
   1213       1.6       pk 	printf("\tISR1=%s\n", bits);
   1214       1.6       pk }
   1215       1.6       pk #endif /* STP4020_DEBUG */
   1216