Home | History | Annotate | Line # | Download | only in sbus
stp4020.c revision 1.56
      1  1.56  christos /*	$NetBSD: stp4020.c,v 1.56 2008/12/16 22:35:35 christos Exp $ */
      2   1.1        pk 
      3   1.1        pk /*-
      4   1.1        pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5   1.1        pk  * All rights reserved.
      6   1.1        pk  *
      7   1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        pk  * by Paul Kranenburg.
      9   1.1        pk  *
     10   1.1        pk  * Redistribution and use in source and binary forms, with or without
     11   1.1        pk  * modification, are permitted provided that the following conditions
     12   1.1        pk  * are met:
     13   1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14   1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15   1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        pk  *    documentation and/or other materials provided with the distribution.
     18   1.1        pk  *
     19   1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1        pk  */
     31   1.1        pk 
     32   1.1        pk /*
     33   1.1        pk  * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
     34   1.1        pk  */
     35  1.12     lukem 
     36  1.12     lukem #include <sys/cdefs.h>
     37  1.56  christos __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.56 2008/12/16 22:35:35 christos Exp $");
     38   1.1        pk 
     39   1.1        pk #include <sys/param.h>
     40   1.1        pk #include <sys/systm.h>
     41   1.1        pk #include <sys/errno.h>
     42   1.1        pk #include <sys/malloc.h>
     43  1.15    martin #include <sys/extent.h>
     44   1.1        pk #include <sys/proc.h>
     45   1.1        pk #include <sys/kernel.h>
     46   1.1        pk #include <sys/kthread.h>
     47   1.1        pk #include <sys/device.h>
     48  1.51        ad #include <sys/intr.h>
     49   1.1        pk 
     50   1.1        pk #include <dev/pcmcia/pcmciareg.h>
     51   1.1        pk #include <dev/pcmcia/pcmciavar.h>
     52   1.1        pk #include <dev/pcmcia/pcmciachip.h>
     53   1.1        pk 
     54  1.52        ad #include <sys/bus.h>
     55   1.1        pk 
     56   1.1        pk #include <dev/sbus/sbusvar.h>
     57   1.1        pk #include <dev/sbus/stp4020reg.h>
     58   1.1        pk 
     59   1.1        pk #define STP4020_DEBUG 1	/* XXX-temp */
     60   1.1        pk 
     61  1.15    martin /*
     62  1.15    martin  * We use the three available windows per socket in a simple, fixed
     63  1.15    martin  * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
     64  1.15    martin  * spaces into sbus space.
     65  1.15    martin  */
     66  1.15    martin #define STP_WIN_ATTR	0	/* index of the attribute memory space window */
     67  1.15    martin #define	STP_WIN_MEM	1	/* index of the common memory space window */
     68  1.15    martin #define	STP_WIN_IO	2	/* index of the io space window */
     69  1.15    martin 
     70  1.15    martin 
     71   1.1        pk #if defined(STP4020_DEBUG)
     72   1.1        pk int stp4020_debug = 0;
     73   1.1        pk #define DPRINTF(x)	do { if (stp4020_debug) printf x; } while(0)
     74   1.1        pk #else
     75   1.1        pk #define DPRINTF(x)
     76   1.1        pk #endif
     77   1.1        pk 
     78   1.1        pk /*
     79   1.1        pk  * Event queue; events detected in an interrupt context go here
     80   1.1        pk  * awaiting attention from our event handling thread.
     81   1.1        pk  */
     82   1.1        pk struct stp4020_event {
     83   1.1        pk 	SIMPLEQ_ENTRY(stp4020_event) se_q;
     84   1.1        pk 	int	se_type;
     85   1.1        pk 	int	se_sock;
     86   1.1        pk };
     87   1.1        pk /* Defined event types */
     88   1.1        pk #define STP4020_EVENT_INSERTION	0
     89   1.1        pk #define STP4020_EVENT_REMOVAL	1
     90   1.1        pk 
     91   1.1        pk /*
     92   1.1        pk  * Per socket data.
     93   1.1        pk  */
     94   1.1        pk struct stp4020_socket {
     95   1.1        pk 	struct stp4020_softc	*sc;	/* Back link */
     96   1.1        pk 	int		flags;
     97   1.1        pk #define STP4020_SOCKET_BUSY	0x0001
     98   1.1        pk 	int		sock;		/* Socket number (0 or 1) */
     99  1.28    martin 	int		sbus_intno;	/* Do we use first (0) or second (1)
    100  1.28    martin 					   interrupt? */
    101  1.53    martin #ifndef SUN4U
    102  1.31    martin 	int		int_enable;	/* ICR0 value for interrupt enabled */
    103  1.31    martin 	int		int_disable;	/* ICR0 value for interrupt disabled */
    104  1.53    martin #endif
    105  1.33    martin 	bus_space_tag_t	tag;		/* socket control io	*/
    106  1.33    martin 	bus_space_handle_t	regs;	/*  space		*/
    107  1.33    martin 	bus_space_tag_t	pcmciat;	/* io space for pcmcia  */
    108   1.1        pk 	struct device	*pcmcia;	/* Associated PCMCIA device */
    109   1.1        pk 	int		(*intrhandler)	/* Card driver interrupt handler */
    110  1.42     perry 			   (void *);
    111   1.1        pk 	void		*intrarg;	/* Card interrupt handler argument */
    112  1.53    martin #ifndef SUN4U
    113  1.31    martin 	void		*softint;	/* cookie for the softintr */
    114  1.53    martin #endif
    115  1.31    martin 
    116   1.1        pk 	struct {
    117   1.1        pk 		bus_space_handle_t	winaddr;/* this window's address */
    118   1.1        pk 	} windows[STP4020_NWIN];
    119   1.1        pk 
    120   1.1        pk };
    121   1.1        pk 
    122   1.1        pk struct stp4020_softc {
    123   1.1        pk 	struct device	sc_dev;		/* Base device */
    124   1.1        pk 	struct sbusdev	sc_sd;		/* SBus device */
    125   1.1        pk 	pcmcia_chipset_tag_t	sc_pct;	/* Chipset methods */
    126   1.1        pk 
    127  1.50        ad 	struct lwp	*event_thread;		/* event handling thread */
    128   1.1        pk 	SIMPLEQ_HEAD(, stp4020_event)	events;	/* Pending events for thread */
    129   1.1        pk 
    130   1.1        pk 	struct stp4020_socket sc_socks[STP4020_NSOCK];
    131  1.53    martin #ifndef SUN4U
    132  1.53    martin 	bool		sc_use_softint;
    133  1.53    martin #endif
    134   1.1        pk };
    135   1.1        pk 
    136   1.1        pk 
    137  1.42     perry static int	stp4020print(void *, const char *);
    138  1.42     perry static int	stp4020match(struct device *, struct cfdata *, void *);
    139  1.42     perry static void	stp4020attach(struct device *, struct device *, void *);
    140  1.42     perry static int	stp4020_intr(void *);
    141  1.16    martin static void	stp4020_map_window(struct stp4020_socket *h, int win, int speed);
    142  1.44       jdc static void	stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay);
    143  1.53    martin #ifndef SUN4U
    144  1.31    martin static void	stp4020_intr_dispatch(void *arg);
    145  1.53    martin #endif
    146   1.1        pk 
    147  1.26   thorpej CFATTACH_DECL(nell, sizeof(struct stp4020_softc),
    148  1.27   thorpej     stp4020match, stp4020attach, NULL, NULL);
    149   1.1        pk 
    150   1.6        pk #ifdef STP4020_DEBUG
    151  1.42     perry static void	stp4020_dump_regs(struct stp4020_socket *);
    152   1.6        pk #endif
    153   1.1        pk 
    154  1.42     perry static int	stp4020_rd_sockctl(struct stp4020_socket *, int);
    155  1.42     perry static void	stp4020_wr_sockctl(struct stp4020_socket *, int, int);
    156  1.42     perry static int	stp4020_rd_winctl(struct stp4020_socket *, int, int);
    157  1.42     perry static void	stp4020_wr_winctl(struct stp4020_socket *, int, int, int);
    158  1.42     perry 
    159  1.46    martin void	stp4020_delay(struct stp4020_softc *sc, unsigned int);
    160  1.42     perry void	stp4020_attach_socket(struct stp4020_socket *, int);
    161  1.42     perry void	stp4020_event_thread(void *);
    162  1.42     perry void	stp4020_queue_event(struct stp4020_softc *, int, int);
    163  1.42     perry 
    164  1.42     perry int	stp4020_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    165  1.42     perry 				    struct pcmcia_mem_handle *);
    166  1.42     perry void	stp4020_chip_mem_free(pcmcia_chipset_handle_t,
    167  1.42     perry 				   struct pcmcia_mem_handle *);
    168  1.42     perry int	stp4020_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    169   1.1        pk 				  bus_size_t, struct pcmcia_mem_handle *,
    170  1.42     perry 				  bus_size_t *, int *);
    171  1.42     perry void	stp4020_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    172   1.1        pk 
    173  1.42     perry int	stp4020_chip_io_alloc(pcmcia_chipset_handle_t,
    174   1.1        pk 				   bus_addr_t, bus_size_t, bus_size_t,
    175  1.42     perry 				   struct pcmcia_io_handle *);
    176  1.42     perry void	stp4020_chip_io_free(pcmcia_chipset_handle_t,
    177  1.42     perry 				  struct pcmcia_io_handle *);
    178  1.42     perry int	stp4020_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    179  1.42     perry 				 bus_size_t, struct pcmcia_io_handle *, int *);
    180  1.42     perry void	stp4020_chip_io_unmap(pcmcia_chipset_handle_t, int);
    181  1.42     perry 
    182  1.42     perry void	stp4020_chip_socket_enable(pcmcia_chipset_handle_t);
    183  1.42     perry void	stp4020_chip_socket_disable(pcmcia_chipset_handle_t);
    184  1.42     perry void	stp4020_chip_socket_settype(pcmcia_chipset_handle_t, int);
    185  1.42     perry void	*stp4020_chip_intr_establish(pcmcia_chipset_handle_t,
    186   1.1        pk 					  struct pcmcia_function *, int,
    187  1.42     perry 					  int (*)(void *), void *);
    188  1.42     perry void	stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    189   1.1        pk 
    190   1.1        pk /* Our PCMCIA chipset methods */
    191   1.1        pk static struct pcmcia_chip_functions stp4020_functions = {
    192   1.1        pk 	stp4020_chip_mem_alloc,
    193   1.1        pk 	stp4020_chip_mem_free,
    194   1.1        pk 	stp4020_chip_mem_map,
    195   1.1        pk 	stp4020_chip_mem_unmap,
    196   1.1        pk 
    197   1.1        pk 	stp4020_chip_io_alloc,
    198   1.1        pk 	stp4020_chip_io_free,
    199   1.1        pk 	stp4020_chip_io_map,
    200   1.1        pk 	stp4020_chip_io_unmap,
    201   1.1        pk 
    202   1.1        pk 	stp4020_chip_intr_establish,
    203   1.1        pk 	stp4020_chip_intr_disestablish,
    204   1.1        pk 
    205   1.1        pk 	stp4020_chip_socket_enable,
    206  1.39   mycroft 	stp4020_chip_socket_disable,
    207  1.39   mycroft 	stp4020_chip_socket_settype,
    208  1.49       jdc 	NULL
    209   1.1        pk };
    210   1.1        pk 
    211   1.1        pk 
    212  1.47     perry static inline int
    213   1.1        pk stp4020_rd_sockctl(h, idx)
    214   1.1        pk 	struct stp4020_socket *h;
    215   1.1        pk 	int idx;
    216   1.1        pk {
    217   1.1        pk 	int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
    218   1.1        pk 	return (bus_space_read_2(h->tag, h->regs, o));
    219   1.1        pk }
    220   1.1        pk 
    221  1.47     perry static inline void
    222   1.1        pk stp4020_wr_sockctl(h, idx, v)
    223   1.1        pk 	struct stp4020_socket *h;
    224   1.1        pk 	int idx;
    225   1.1        pk 	int v;
    226   1.1        pk {
    227   1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
    228   1.1        pk 	bus_space_write_2(h->tag, h->regs, o, v);
    229   1.1        pk }
    230   1.1        pk 
    231  1.47     perry static inline int
    232   1.1        pk stp4020_rd_winctl(h, win, idx)
    233   1.1        pk 	struct stp4020_socket *h;
    234   1.1        pk 	int win;
    235   1.1        pk 	int idx;
    236   1.1        pk {
    237   1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    238   1.1        pk 		(STP4020_WINREGS_SIZE * win) + idx;
    239   1.1        pk 	return (bus_space_read_2(h->tag, h->regs, o));
    240   1.1        pk }
    241   1.1        pk 
    242  1.47     perry static inline void
    243   1.1        pk stp4020_wr_winctl(h, win, idx, v)
    244   1.1        pk 	struct stp4020_socket *h;
    245   1.1        pk 	int win;
    246   1.1        pk 	int idx;
    247   1.1        pk 	int v;
    248   1.1        pk {
    249   1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    250   1.1        pk 		(STP4020_WINREGS_SIZE * win) + idx;
    251   1.1        pk 
    252   1.1        pk 	bus_space_write_2(h->tag, h->regs, o, v);
    253   1.1        pk }
    254   1.1        pk 
    255  1.33    martin #ifndef SUN4U	/* XXX - move to SBUS machdep function? */
    256  1.33    martin 
    257  1.32       mrg static	u_int16_t stp4020_read_2(bus_space_tag_t,
    258  1.32       mrg 				 bus_space_handle_t,
    259  1.32       mrg 				 bus_size_t);
    260  1.32       mrg static	u_int32_t stp4020_read_4(bus_space_tag_t,
    261  1.32       mrg 				 bus_space_handle_t,
    262  1.32       mrg 				 bus_size_t);
    263  1.32       mrg static	u_int64_t stp4020_read_8(bus_space_tag_t,
    264  1.32       mrg 				 bus_space_handle_t,
    265  1.32       mrg 				 bus_size_t);
    266  1.32       mrg static	void	stp4020_write_2(bus_space_tag_t,
    267  1.32       mrg 				bus_space_handle_t,
    268  1.32       mrg 				bus_size_t,
    269  1.32       mrg 				u_int16_t);
    270  1.32       mrg static	void	stp4020_write_4(bus_space_tag_t,
    271  1.32       mrg 				bus_space_handle_t,
    272  1.32       mrg 				bus_size_t,
    273  1.32       mrg 				u_int32_t);
    274  1.32       mrg static	void	stp4020_write_8(bus_space_tag_t,
    275  1.32       mrg 				bus_space_handle_t,
    276  1.32       mrg 				bus_size_t,
    277  1.32       mrg 				u_int64_t);
    278  1.32       mrg 
    279  1.32       mrg static u_int16_t
    280  1.32       mrg stp4020_read_2(space, handle, offset)
    281  1.32       mrg 	bus_space_tag_t space;
    282  1.32       mrg 	bus_space_handle_t handle;
    283  1.32       mrg 	bus_size_t offset;
    284  1.32       mrg {
    285  1.32       mrg 	return (le16toh(*(volatile u_int16_t *)(handle + offset)));
    286  1.32       mrg }
    287  1.32       mrg 
    288  1.32       mrg static u_int32_t
    289  1.32       mrg stp4020_read_4(space, handle, offset)
    290  1.32       mrg 	bus_space_tag_t space;
    291  1.32       mrg 	bus_space_handle_t handle;
    292  1.32       mrg 	bus_size_t offset;
    293  1.32       mrg {
    294  1.32       mrg 	return (le32toh(*(volatile u_int32_t *)(handle + offset)));
    295  1.32       mrg }
    296  1.32       mrg 
    297  1.32       mrg static u_int64_t
    298  1.32       mrg stp4020_read_8(space, handle, offset)
    299  1.32       mrg 	bus_space_tag_t space;
    300  1.32       mrg 	bus_space_handle_t handle;
    301  1.32       mrg 	bus_size_t offset;
    302  1.32       mrg {
    303  1.32       mrg 	return (le64toh(*(volatile u_int64_t *)(handle + offset)));
    304  1.32       mrg }
    305  1.32       mrg 
    306  1.32       mrg static void
    307  1.32       mrg stp4020_write_2(space, handle, offset, value)
    308  1.32       mrg 	bus_space_tag_t space;
    309  1.32       mrg 	bus_space_handle_t handle;
    310  1.32       mrg 	bus_size_t offset;
    311  1.32       mrg 	u_int16_t value;
    312  1.32       mrg {
    313  1.32       mrg 	(*(volatile u_int16_t *)(handle + offset)) = htole16(value);
    314  1.32       mrg }
    315  1.32       mrg 
    316  1.32       mrg static void
    317  1.32       mrg stp4020_write_4(space, handle, offset, value)
    318  1.32       mrg 	bus_space_tag_t space;
    319  1.32       mrg 	bus_space_handle_t handle;
    320  1.32       mrg 	bus_size_t offset;
    321  1.32       mrg 	u_int32_t value;
    322  1.32       mrg {
    323  1.32       mrg 	(*(volatile u_int32_t *)(handle + offset)) = htole32(value);
    324  1.32       mrg }
    325  1.32       mrg 
    326  1.32       mrg static void
    327  1.32       mrg stp4020_write_8(space, handle, offset, value)
    328  1.32       mrg 	bus_space_tag_t space;
    329  1.32       mrg 	bus_space_handle_t handle;
    330  1.32       mrg 	bus_size_t offset;
    331  1.32       mrg 	u_int64_t value;
    332  1.32       mrg {
    333  1.32       mrg 	(*(volatile u_int64_t *)(handle + offset)) = htole64(value);
    334  1.32       mrg }
    335  1.33    martin #endif	/* SUN4U */
    336   1.1        pk 
    337   1.1        pk int
    338   1.1        pk stp4020print(aux, busname)
    339   1.1        pk 	void *aux;
    340   1.1        pk 	const char *busname;
    341   1.1        pk {
    342   1.4        pk 	struct pcmciabus_attach_args *paa = aux;
    343   1.3        pk 	struct stp4020_socket *h = paa->pch;
    344   1.3        pk 
    345  1.30   thorpej 	aprint_normal(" socket %d", h->sock);
    346   1.1        pk 	return (UNCONF);
    347   1.1        pk }
    348   1.1        pk 
    349   1.1        pk int
    350   1.1        pk stp4020match(parent, cf, aux)
    351   1.1        pk 	struct device *parent;
    352   1.1        pk 	struct cfdata *cf;
    353   1.1        pk 	void *aux;
    354   1.1        pk {
    355   1.1        pk 	struct sbus_attach_args *sa = aux;
    356   1.1        pk 
    357   1.2        pk 	return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
    358   1.1        pk }
    359   1.1        pk 
    360   1.1        pk /*
    361   1.1        pk  * Attach all the sub-devices we can find
    362   1.1        pk  */
    363   1.1        pk void
    364   1.1        pk stp4020attach(parent, self, aux)
    365   1.1        pk 	struct device *parent, *self;
    366   1.1        pk 	void *aux;
    367   1.1        pk {
    368   1.1        pk 	struct sbus_attach_args *sa = aux;
    369   1.1        pk 	struct stp4020_softc *sc = (void *)self;
    370  1.32       mrg 	bus_space_tag_t tag;
    371  1.53    martin 	int rev, i, sbus_intno, hw_ipl;
    372   1.1        pk 	bus_space_handle_t bh;
    373   1.1        pk 
    374   1.1        pk 	/* Transfer bus tags */
    375  1.37    martin #ifdef SUN4U
    376  1.37    martin 	tag = sa->sa_bustag;
    377  1.37    martin #else
    378  1.38        pk 	tag = bus_space_tag_alloc(sa->sa_bustag, sc);
    379  1.38        pk 	if (tag == NULL) {
    380  1.54    cegger 		aprint_error_dev(self, "attach: out of memory\n");
    381  1.38        pk 		return;
    382  1.38        pk 	}
    383  1.32       mrg 	tag->sparc_read_2 = stp4020_read_2;
    384  1.32       mrg 	tag->sparc_read_4 = stp4020_read_4;
    385  1.32       mrg 	tag->sparc_read_8 = stp4020_read_8;
    386  1.32       mrg 	tag->sparc_write_2 = stp4020_write_2;
    387  1.32       mrg 	tag->sparc_write_4 = stp4020_write_4;
    388  1.32       mrg 	tag->sparc_write_8 = stp4020_write_8;
    389  1.38        pk #endif	/* SUN4U */
    390   1.1        pk 
    391  1.53    martin 	/* check interrupt options, decide if we need a softint */
    392  1.53    martin #ifdef SUN4U
    393  1.53    martin 	/*
    394  1.53    martin 	 * On sparc64 the hardware interrupt priority does not restrict
    395  1.53    martin 	 * the IPL we run our interrupt handler on, so we can always just
    396  1.53    martin 	 * use the first interrupt and reqest the handler to run at
    397  1.53    martin 	 * IPL_VM.
    398  1.53    martin 	 */
    399  1.53    martin 	sbus_intno = 0;
    400  1.53    martin 	hw_ipl = IPL_VM;
    401  1.53    martin #else
    402  1.53    martin 	/*
    403  1.53    martin 	 * We need to check if one of the available interrupts has
    404  1.53    martin 	 * a priority that allows us to establish a handler at IPL_VM.
    405  1.53    martin 	 * If not (hard to imagine), use a soft interrupt.
    406  1.53    martin 	 */
    407  1.53    martin 	sbus_intno = -1;
    408  1.53    martin 	for (i = 0; i < sa->sa_nintr; i++) {
    409  1.53    martin 		struct sbus_softc *bus =
    410  1.53    martin 			(struct sbus_softc *) sa->sa_bustag->cookie;
    411  1.53    martin 		int ipl = bus->sc_intr2ipl[sa->sa_intr[i].oi_pri];
    412  1.53    martin 		if (ipl <= IPL_VM) {
    413  1.53    martin 			sbus_intno = i;
    414  1.53    martin 			sc->sc_use_softint = false;
    415  1.53    martin 			hw_ipl = IPL_VM;
    416  1.53    martin 			break;
    417  1.53    martin 		}
    418  1.53    martin 	}
    419  1.53    martin 	if (sbus_intno == -1) {
    420  1.53    martin 		/*
    421  1.53    martin 		 * We have not found a usable hardware interrupt - so
    422  1.53    martin 		 * use a softint to bounce to the proper IPL.
    423  1.53    martin 		 */
    424  1.53    martin 		printf("no usable HW interrupt found, using softint\n");
    425  1.53    martin 		sbus_intno = 0;
    426  1.53    martin 		sc->sc_use_softint = true;
    427  1.53    martin 		hw_ipl = IPL_NONE;
    428  1.53    martin 	}
    429  1.53    martin #endif
    430  1.53    martin 
    431   1.1        pk 	/* Set up per-socket static initialization */
    432   1.1        pk 	sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
    433  1.33    martin 	sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
    434  1.33    martin 	/*
    435  1.33    martin 	 * XXX we rely on "tag" accepting the same handle-domain
    436  1.33    martin 	 * as sa->sa_bustag.
    437  1.33    martin 	 */
    438  1.33    martin 	sc->sc_socks[0].pcmciat = sc->sc_socks[1].pcmciat = tag;
    439  1.28    martin 	sc->sc_socks[0].sbus_intno =
    440  1.28    martin 		sc->sc_socks[1].sbus_intno = sbus_intno;
    441   1.1        pk 
    442   1.9        pk 	if (sa->sa_nreg < 8) {
    443   1.1        pk 		printf("%s: only %d register sets\n",
    444  1.54    cegger 			device_xname(self), sa->sa_nreg);
    445   1.1        pk 		return;
    446   1.1        pk 	}
    447   1.1        pk 
    448   1.1        pk 	if (sa->sa_nintr != 2) {
    449   1.1        pk 		printf("%s: expect 2 interrupt Sbus levels; got %d\n",
    450  1.54    cegger 			device_xname(self), sa->sa_nintr);
    451   1.1        pk 		return;
    452   1.1        pk 	}
    453   1.1        pk 
    454   1.9        pk #define STP4020_BANK_PROM	0
    455   1.1        pk #define STP4020_BANK_CTRL	4
    456   1.1        pk 	for (i = 0; i < 8; i++) {
    457  1.10        pk 
    458   1.1        pk 		/*
    459   1.1        pk 		 * STP4020 Register address map:
    460   1.1        pk 		 *	bank  0:   Forth PROM
    461   1.1        pk 		 *	banks 1-3: socket 0, windows 0-2
    462   1.1        pk 		 *	bank  4:   control registers
    463   1.1        pk 		 *	banks 5-7: socket 1, windows 0-2
    464   1.1        pk 		 */
    465  1.10        pk 
    466   1.9        pk 		if (i == STP4020_BANK_PROM)
    467   1.9        pk 			/* Skip the PROM */
    468   1.9        pk 			continue;
    469   1.9        pk 
    470   1.1        pk 		if (sbus_bus_map(sa->sa_bustag,
    471  1.24    martin 				 sa->sa_reg[i].oa_space,
    472  1.24    martin 				 sa->sa_reg[i].oa_base,
    473  1.24    martin 				 sa->sa_reg[i].oa_size,
    474  1.21       eeh 				 0, &bh) != 0) {
    475  1.54    cegger 			aprint_error_dev(self, "attach: cannot map registers\n");
    476   1.1        pk 			return;
    477  1.43     perry 		}
    478  1.10        pk 
    479  1.10        pk 		if (i == STP4020_BANK_CTRL) {
    480  1.10        pk 			/*
    481  1.10        pk 			 * Copy tag and handle to both socket structures
    482  1.10        pk 			 * for easy access in control/status IO functions.
    483  1.10        pk 			 */
    484  1.10        pk 			sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
    485  1.10        pk 		} else if (i < STP4020_BANK_CTRL) {
    486  1.10        pk 			/* banks 1-3 */
    487  1.10        pk 			sc->sc_socks[0].windows[i-1].winaddr = bh;
    488  1.10        pk 		} else {
    489  1.10        pk 			/* banks 5-7 */
    490  1.10        pk 			sc->sc_socks[1].windows[i-5].winaddr = bh;
    491  1.10        pk 		}
    492   1.1        pk 	}
    493   1.1        pk 
    494   1.1        pk 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    495   1.1        pk 
    496  1.28    martin 	/* We only use one interrupt level. */
    497  1.28    martin 	if (sa->sa_nintr > sbus_intno) {
    498  1.28    martin 		bus_intr_establish(sa->sa_bustag,
    499  1.28    martin 		    sa->sa_intr[sbus_intno].oi_pri,
    500  1.53    martin 		    hw_ipl, stp4020_intr, sc);
    501   1.7        pk 	}
    502   1.1        pk 
    503   1.1        pk 	rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
    504   1.1        pk 		STP4020_ISR1_REV_M;
    505   1.1        pk 	printf(": rev %x\n", rev);
    506   1.1        pk 
    507   1.1        pk 	sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
    508   1.1        pk 
    509   1.1        pk 	SIMPLEQ_INIT(&sc->events);
    510   1.1        pk 
    511   1.1        pk 	for (i = 0; i < STP4020_NSOCK; i++) {
    512   1.1        pk 		struct stp4020_socket *h = &sc->sc_socks[i];
    513   1.1        pk 		h->sock = i;
    514   1.1        pk 		h->sc = sc;
    515   1.6        pk #ifdef STP4020_DEBUG
    516  1.18    martin 		if (stp4020_debug)
    517  1.18    martin 			stp4020_dump_regs(h);
    518   1.6        pk #endif
    519  1.16    martin 		stp4020_attach_socket(h, sa->sa_frequency);
    520   1.1        pk 	}
    521  1.50        ad 
    522  1.50        ad 	/*
    523  1.50        ad 	 * Arrange that a kernel thread be created to handle
    524  1.50        ad 	 * insert/removal events.
    525  1.50        ad 	 */
    526  1.50        ad 	if (kthread_create(PRI_NONE, 0, NULL, stp4020_event_thread, sc,
    527  1.54    cegger 	    &sc->event_thread, "%s", device_xname(self))) {
    528  1.54    cegger 		panic("%s: unable to create event thread", device_xname(self));
    529  1.50        ad 	}
    530   1.1        pk }
    531   1.1        pk 
    532   1.1        pk void
    533  1.16    martin stp4020_attach_socket(h, speed)
    534   1.1        pk 	struct stp4020_socket *h;
    535  1.16    martin 	int speed;
    536   1.1        pk {
    537   1.1        pk 	struct pcmciabus_attach_args paa;
    538   1.1        pk 	int v;
    539   1.1        pk 
    540  1.31    martin 	/* no interrupt handlers yet */
    541  1.31    martin 	h->intrhandler = NULL;
    542  1.31    martin 	h->intrarg = NULL;
    543  1.53    martin #ifndef SUN4U
    544  1.31    martin 	h->softint = NULL;
    545  1.31    martin 	h->int_enable = 0;
    546  1.31    martin 	h->int_disable = 0;
    547  1.53    martin #endif
    548  1.31    martin 
    549  1.15    martin 	/* Map all three windows */
    550  1.16    martin 	stp4020_map_window(h, STP_WIN_ATTR, speed);
    551  1.16    martin 	stp4020_map_window(h, STP_WIN_MEM, speed);
    552  1.16    martin 	stp4020_map_window(h, STP_WIN_IO, speed);
    553   1.1        pk 
    554   1.1        pk 	/* Configure one pcmcia device per socket */
    555   1.9        pk 	paa.paa_busname = "pcmcia";
    556   1.1        pk 	paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
    557   1.1        pk 	paa.pch = (pcmcia_chipset_handle_t)h;
    558   1.1        pk 	paa.iobase = 0;
    559  1.15    martin 	paa.iosize = STP4020_WINDOW_SIZE;
    560   1.1        pk 
    561   1.1        pk 	h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
    562   1.1        pk 
    563   1.1        pk 	if (h->pcmcia == NULL)
    564   1.1        pk 		return;
    565   1.1        pk 
    566   1.1        pk 	/*
    567   1.1        pk 	 * There's actually a pcmcia bus attached; initialize the slot.
    568   1.1        pk 	 */
    569   1.1        pk 
    570   1.1        pk 	/*
    571  1.16    martin 	 * Clear things up before we enable status change interrupts.
    572  1.16    martin 	 * This seems to not be fully initialized by the PROM.
    573  1.16    martin 	 */
    574  1.16    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    575  1.16    martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
    576  1.16    martin 	stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
    577  1.16    martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
    578  1.16    martin 
    579  1.16    martin 	/*
    580   1.1        pk 	 * Enable socket status change interrupts.
    581  1.28    martin 	 * We only use one common interrupt for status change
    582  1.28    martin 	 * and IO, to avoid locking issues.
    583   1.1        pk 	 */
    584  1.28    martin 	v = STP4020_ICR0_ALL_STATUS_IE
    585  1.28    martin 	    | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
    586  1.28    martin 			     : STP4020_ICR0_SCILVL_SB0);
    587   1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    588   1.1        pk 
    589  1.35    martin 	/* Get live status bits from ISR0 and clear pending interrupts */
    590   1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    591  1.35    martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    592  1.35    martin 
    593   1.1        pk 	if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
    594   1.1        pk 		return;
    595   1.1        pk 
    596   1.1        pk 	pcmcia_card_attach(h->pcmcia);
    597   1.1        pk 	h->flags |= STP4020_SOCKET_BUSY;
    598   1.1        pk }
    599   1.1        pk 
    600   1.1        pk /*
    601   1.1        pk  * The actual event handling thread.
    602   1.1        pk  */
    603   1.1        pk void
    604   1.1        pk stp4020_event_thread(arg)
    605   1.1        pk 	void *arg;
    606   1.1        pk {
    607   1.1        pk 	struct stp4020_softc *sc = arg;
    608   1.1        pk 	struct stp4020_event *e;
    609   1.1        pk 	int s;
    610   1.1        pk 
    611   1.1        pk 	while (1) {
    612   1.1        pk 		struct stp4020_socket *h;
    613   1.1        pk 		int n;
    614   1.1        pk 
    615   1.1        pk 		s = splhigh();
    616   1.1        pk 		if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
    617   1.1        pk 			splx(s);
    618  1.45    martin 			(void)tsleep(&sc->events, PWAIT, "nellevt", 0);
    619   1.1        pk 			continue;
    620   1.1        pk 		}
    621  1.23     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
    622   1.1        pk 		splx(s);
    623   1.1        pk 
    624   1.1        pk 		n = e->se_sock;
    625   1.1        pk 		if (n < 0 || n >= STP4020_NSOCK)
    626   1.1        pk 			panic("stp4020_event_thread: wayward socket number %d",
    627   1.1        pk 			      n);
    628   1.1        pk 
    629   1.1        pk 		h = &sc->sc_socks[n];
    630   1.1        pk 		switch (e->se_type) {
    631   1.1        pk 		case STP4020_EVENT_INSERTION:
    632   1.1        pk 			pcmcia_card_attach(h->pcmcia);
    633   1.1        pk 			break;
    634   1.1        pk 		case STP4020_EVENT_REMOVAL:
    635   1.1        pk 			pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
    636   1.1        pk 			break;
    637   1.1        pk 		default:
    638   1.1        pk 			panic("stp4020_event_thread: unknown event type %d",
    639   1.1        pk 			      e->se_type);
    640   1.1        pk 		}
    641   1.1        pk 		free(e, M_TEMP);
    642   1.1        pk 	}
    643   1.1        pk }
    644   1.1        pk 
    645   1.1        pk void
    646   1.1        pk stp4020_queue_event(sc, sock, event)
    647   1.1        pk 	struct stp4020_softc *sc;
    648   1.1        pk 	int sock, event;
    649   1.1        pk {
    650   1.1        pk 	struct stp4020_event *e;
    651   1.1        pk 	int s;
    652   1.1        pk 
    653   1.1        pk 	e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
    654   1.1        pk 	if (e == NULL)
    655   1.1        pk 		panic("stp4020_queue_event: can't allocate event");
    656   1.1        pk 
    657   1.1        pk 	e->se_type = event;
    658   1.1        pk 	e->se_sock = sock;
    659   1.1        pk 	s = splhigh();
    660   1.1        pk 	SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
    661   1.1        pk 	splx(s);
    662   1.1        pk 	wakeup(&sc->events);
    663   1.1        pk }
    664   1.1        pk 
    665  1.53    martin #ifndef SUN4U
    666  1.31    martin /*
    667  1.31    martin  * Softinterrupt called to invoke the real driver interrupt handler.
    668  1.31    martin  */
    669  1.31    martin static void
    670  1.31    martin stp4020_intr_dispatch(arg)
    671  1.31    martin 	void *arg;
    672  1.31    martin {
    673  1.31    martin 	struct stp4020_socket *h = arg;
    674  1.31    martin 	int s;
    675  1.31    martin 
    676  1.31    martin 	/* invoke driver handler */
    677  1.31    martin 	h->intrhandler(h->intrarg);
    678  1.31    martin 
    679  1.31    martin 	/* enable SBUS interrupts for pcmcia interrupts again */
    680  1.31    martin 	s = splhigh();
    681  1.31    martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
    682  1.31    martin 	splx(s);
    683  1.31    martin }
    684  1.53    martin #endif
    685  1.31    martin 
    686   1.1        pk int
    687  1.28    martin stp4020_intr(arg)
    688   1.1        pk 	void *arg;
    689   1.1        pk {
    690   1.1        pk 	struct stp4020_softc *sc = arg;
    691  1.53    martin #ifndef SUN4U
    692  1.53    martin 	int s;
    693  1.53    martin #endif
    694  1.53    martin 	int i, r = 0, cd_change = 0;
    695  1.31    martin 
    696  1.31    martin 
    697  1.53    martin #ifndef SUN4U
    698  1.31    martin 	/* protect hardware access by splhigh against softint */
    699  1.31    martin 	s = splhigh();
    700  1.53    martin #endif
    701   1.1        pk 
    702   1.1        pk 	/*
    703   1.1        pk 	 * Check each socket for pending requests.
    704   1.1        pk 	 */
    705   1.1        pk 	for (i = 0 ; i < STP4020_NSOCK; i++) {
    706   1.1        pk 		struct stp4020_socket *h;
    707  1.28    martin 		int v;
    708   1.1        pk 
    709   1.1        pk 		h = &sc->sc_socks[i];
    710  1.31    martin 
    711  1.28    martin 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    712   1.1        pk 
    713  1.31    martin 		/* Ack all interrupts at once. */
    714  1.35    martin 		stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    715   1.1        pk 
    716   1.1        pk #ifdef STP4020_DEBUG
    717   1.1        pk 		if (stp4020_debug != 0) {
    718   1.1        pk 			char bits[64];
    719  1.56  christos 			snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS, v);
    720   1.1        pk 			printf("stp4020_statintr: ISR0=%s\n", bits);
    721   1.1        pk 		}
    722   1.1        pk #endif
    723   1.1        pk 
    724   1.1        pk 		if ((v & STP4020_ISR0_CDCHG) != 0) {
    725   1.1        pk 			/*
    726   1.1        pk 			 * Card status change detect
    727   1.1        pk 			 */
    728  1.18    martin 			cd_change = 1;
    729  1.18    martin 			r = 1;
    730  1.18    martin 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
    731   1.1        pk 				if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    732   1.1        pk 					stp4020_queue_event(sc, i,
    733   1.1        pk 						STP4020_EVENT_INSERTION);
    734   1.1        pk 					h->flags |= STP4020_SOCKET_BUSY;
    735   1.1        pk 				}
    736   1.1        pk 			}
    737   1.1        pk 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
    738   1.1        pk 				if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
    739   1.1        pk 					stp4020_queue_event(sc, i,
    740   1.1        pk 						STP4020_EVENT_REMOVAL);
    741   1.1        pk 					h->flags &= ~STP4020_SOCKET_BUSY;
    742   1.1        pk 				}
    743   1.1        pk 			}
    744   1.1        pk 		}
    745  1.43     perry 
    746  1.28    martin 		if ((v & STP4020_ISR0_IOINT) != 0) {
    747  1.28    martin 			/* we can not deny this is ours, no matter what the
    748  1.28    martin 			   card driver says. */
    749  1.28    martin 			r = 1;
    750  1.28    martin 
    751  1.28    martin 			/* It's a card interrupt */
    752  1.28    martin 			if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    753  1.28    martin 				printf("stp4020[%d]: spurious interrupt?\n",
    754  1.28    martin 					h->sock);
    755  1.28    martin 				continue;
    756  1.28    martin 			}
    757  1.31    martin 
    758  1.53    martin #ifndef SUN4U
    759  1.31    martin 			/*
    760  1.43     perry 			 * Schedule softint to invoke driver interrupt
    761  1.31    martin 			 * handler
    762  1.31    martin 			 */
    763  1.31    martin 			if (h->softint != NULL)
    764  1.53    martin 				sparc_softintr_schedule(h->softint);
    765  1.31    martin 			/*
    766  1.31    martin 			 * Disable this sbus interrupt, until the soft-int
    767  1.31    martin 			 * handler had a chance to run
    768  1.31    martin 			 */
    769  1.31    martin 			stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
    770  1.53    martin #else
    771  1.53    martin 			(*h->intrhandler)(h->intrarg);
    772  1.53    martin #endif
    773  1.28    martin 		}
    774   1.1        pk 
    775  1.18    martin 		/* informational messages */
    776   1.1        pk 		if ((v & STP4020_ISR0_BVD1CHG) != 0) {
    777  1.18    martin 			/* ignore if this is caused by insert or removal */
    778  1.18    martin 			if (!cd_change)
    779  1.18    martin 				printf("stp4020[%d]: Battery change 1\n", h->sock);
    780  1.15    martin 			r = 1;
    781   1.1        pk 		}
    782   1.1        pk 
    783   1.1        pk 		if ((v & STP4020_ISR0_BVD2CHG) != 0) {
    784  1.18    martin 			/* ignore if this is caused by insert or removal */
    785  1.18    martin 			if (!cd_change)
    786  1.18    martin 				printf("stp4020[%d]: Battery change 2\n", h->sock);
    787  1.15    martin 			r = 1;
    788   1.1        pk 		}
    789   1.1        pk 
    790  1.36    martin 		if ((v & STP4020_ISR0_SCINT) != 0) {
    791  1.36    martin 			DPRINTF(("stp4020[%d]: status change\n", h->sock));
    792  1.36    martin 			r = 1;
    793  1.36    martin 		}
    794  1.36    martin 
    795   1.1        pk 		if ((v & STP4020_ISR0_RDYCHG) != 0) {
    796  1.18    martin 			DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
    797  1.15    martin 			r = 1;
    798   1.1        pk 		}
    799   1.1        pk 
    800   1.1        pk 		if ((v & STP4020_ISR0_WPCHG) != 0) {
    801  1.18    martin 			DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
    802  1.15    martin 			r = 1;
    803   1.1        pk 		}
    804   1.1        pk 
    805   1.1        pk 		if ((v & STP4020_ISR0_PCTO) != 0) {
    806  1.18    martin 			DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
    807  1.15    martin 			r = 1;
    808   1.1        pk 		}
    809  1.18    martin 
    810  1.35    martin 		if ((v & ~STP4020_ISR0_LIVE) && r == 0)
    811  1.35    martin 			printf("stp4020[%d]: unhandled interrupt: 0x%x\n", h->sock, v);
    812  1.35    martin 
    813   1.1        pk 	}
    814  1.53    martin #ifndef SUN4U
    815  1.31    martin 	splx(s);
    816  1.53    martin #endif
    817   1.1        pk 
    818   1.1        pk 	return (r);
    819   1.1        pk }
    820   1.1        pk 
    821  1.16    martin /*
    822  1.16    martin  * The function gets the sbus speed and a access time and calculates
    823  1.16    martin  * values for the CMDLNG and CMDDLAY registers.
    824  1.16    martin  */
    825  1.15    martin static void
    826  1.44       jdc stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay)
    827   1.1        pk {
    828  1.16    martin 	int result;
    829  1.16    martin 
    830  1.16    martin 	if (ns < STP4020_MEM_SPEED_MIN)
    831  1.16    martin 		ns = STP4020_MEM_SPEED_MIN;
    832  1.16    martin 	else if (ns > STP4020_MEM_SPEED_MAX)
    833  1.16    martin 		ns = STP4020_MEM_SPEED_MAX;
    834  1.16    martin 	result = ns*(bus_speed/1000);
    835  1.16    martin 	if (result % 1000000)
    836  1.16    martin 		result = result/1000000 + 1;
    837  1.16    martin 	else
    838  1.16    martin 		result /= 1000000;
    839  1.16    martin 	*length = result;
    840  1.16    martin 
    841  1.16    martin 	/* the sbus frequency range is limited, so we can keep this simple */
    842  1.44       jdc 	*cmd_delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
    843  1.16    martin }
    844  1.15    martin 
    845  1.16    martin static void
    846  1.16    martin stp4020_map_window(struct stp4020_socket *h, int win, int speed)
    847  1.16    martin {
    848  1.44       jdc 	int v, length, cmd_delay;
    849  1.15    martin 
    850  1.15    martin 	/*
    851  1.16    martin 	 * According to the PC Card standard 300ns access timing should be
    852  1.16    martin 	 * used for attribute memory access. Our pcmcia framework does not
    853  1.16    martin 	 * seem to propagate timing information, so we use that
    854  1.16    martin 	 * everywhere.
    855  1.15    martin 	 */
    856  1.44       jdc 	stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &cmd_delay);
    857   1.1        pk 
    858   1.1        pk 	/*
    859  1.15    martin 	 * Fill in the Address Space Select and Base Address
    860  1.15    martin 	 * fields of this windows control register 0.
    861   1.1        pk 	 */
    862  1.44       jdc 	v = ((cmd_delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
    863  1.16    martin 	    | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
    864  1.15    martin 	switch (win) {
    865  1.15    martin 	case STP_WIN_ATTR:
    866  1.15    martin 		v |= STP4020_WCR0_ASPSEL_AM;
    867  1.15    martin 		break;
    868  1.15    martin 	case STP_WIN_MEM:
    869  1.15    martin 		v |= STP4020_WCR0_ASPSEL_CM;
    870  1.15    martin 		break;
    871  1.15    martin 	case STP_WIN_IO:
    872  1.15    martin 		v |= STP4020_WCR0_ASPSEL_IO;
    873  1.15    martin 		break;
    874  1.15    martin 	}
    875  1.15    martin 	v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
    876  1.15    martin 	stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
    877  1.16    martin 	stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
    878  1.15    martin }
    879   1.1        pk 
    880  1.15    martin int
    881  1.15    martin stp4020_chip_mem_alloc(pch, size, pcmhp)
    882  1.15    martin 	pcmcia_chipset_handle_t pch;
    883  1.15    martin 	bus_size_t size;
    884  1.15    martin 	struct pcmcia_mem_handle *pcmhp;
    885  1.15    martin {
    886  1.15    martin 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    887   1.1        pk 
    888  1.15    martin 	/* we can not do much here, defere work to _mem_map */
    889  1.33    martin 	pcmhp->memt = h->pcmciat;
    890   1.1        pk 	pcmhp->size = size;
    891  1.19    martin 	pcmhp->addr = 0;
    892  1.19    martin 	pcmhp->mhandle = 0;
    893  1.19    martin 	pcmhp->realsize = size;
    894   1.1        pk 
    895   1.1        pk 	return (0);
    896   1.1        pk }
    897   1.1        pk 
    898   1.1        pk void
    899   1.1        pk stp4020_chip_mem_free(pch, pcmhp)
    900   1.1        pk 	pcmcia_chipset_handle_t pch;
    901   1.1        pk 	struct pcmcia_mem_handle *pcmhp;
    902   1.1        pk {
    903   1.1        pk }
    904   1.1        pk 
    905   1.1        pk int
    906   1.1        pk stp4020_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    907   1.1        pk 	pcmcia_chipset_handle_t pch;
    908   1.1        pk 	int kind;
    909   1.1        pk 	bus_addr_t card_addr;
    910   1.1        pk 	bus_size_t size;
    911   1.1        pk 	struct pcmcia_mem_handle *pcmhp;
    912  1.14     soren 	bus_size_t *offsetp;
    913   1.1        pk 	int *windowp;
    914   1.1        pk {
    915   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    916  1.15    martin 	int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
    917   1.8      joda 
    918  1.33    martin 	pcmhp->memt = h->pcmciat;
    919  1.33    martin 	bus_space_subregion(h->pcmciat, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
    920  1.34    martin #ifdef SUN4U
    921  1.34    martin 	if ((u_int8_t)pcmhp->memh._asi == ASI_PHYS_NON_CACHED)
    922  1.34    martin 		pcmhp->memh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    923  1.34    martin 	else if ((u_int8_t)pcmhp->memh._asi == ASI_PRIMARY)
    924  1.34    martin 		pcmhp->memh._asi = ASI_PRIMARY_LITTLE;
    925  1.34    martin #endif
    926  1.19    martin 	pcmhp->size = size;
    927  1.19    martin 	pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
    928  1.15    martin 	*offsetp = 0;
    929  1.15    martin 	*windowp = 0;
    930   1.1        pk 
    931   1.1        pk 	return (0);
    932   1.1        pk }
    933   1.1        pk 
    934   1.1        pk void
    935   1.1        pk stp4020_chip_mem_unmap(pch, win)
    936   1.1        pk 	pcmcia_chipset_handle_t pch;
    937   1.1        pk 	int win;
    938   1.1        pk {
    939   1.1        pk }
    940   1.1        pk 
    941   1.1        pk int
    942   1.1        pk stp4020_chip_io_alloc(pch, start, size, align, pcihp)
    943   1.1        pk 	pcmcia_chipset_handle_t pch;
    944   1.1        pk 	bus_addr_t start;
    945   1.1        pk 	bus_size_t size;
    946   1.1        pk 	bus_size_t align;
    947   1.1        pk 	struct pcmcia_io_handle *pcihp;
    948   1.1        pk {
    949   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    950   1.1        pk 
    951  1.33    martin 	pcihp->iot = h->pcmciat;
    952  1.15    martin 	pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
    953  1.15    martin 	return 0;
    954   1.1        pk }
    955   1.1        pk 
    956   1.1        pk void
    957   1.1        pk stp4020_chip_io_free(pch, pcihp)
    958   1.1        pk 	pcmcia_chipset_handle_t pch;
    959   1.1        pk 	struct pcmcia_io_handle *pcihp;
    960   1.1        pk {
    961   1.1        pk }
    962   1.1        pk 
    963   1.1        pk int
    964   1.1        pk stp4020_chip_io_map(pch, width, offset, size, pcihp, windowp)
    965   1.1        pk 	pcmcia_chipset_handle_t pch;
    966   1.1        pk 	int width;
    967   1.1        pk 	bus_addr_t offset;
    968   1.1        pk 	bus_size_t size;
    969   1.1        pk 	struct pcmcia_io_handle *pcihp;
    970   1.1        pk 	int *windowp;
    971   1.1        pk {
    972   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    973   1.1        pk 
    974  1.33    martin 	pcihp->iot = h->pcmciat;
    975  1.33    martin 	bus_space_subregion(h->pcmciat, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
    976  1.34    martin #ifdef SUN4U
    977  1.34    martin 	if ((u_int8_t)pcihp->ioh._asi == ASI_PHYS_NON_CACHED)
    978  1.34    martin 		pcihp->ioh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    979  1.34    martin 	else if ((u_int8_t)pcihp->ioh._asi == ASI_PRIMARY)
    980  1.34    martin 		pcihp->ioh._asi = ASI_PRIMARY_LITTLE;
    981  1.34    martin #endif
    982  1.15    martin 	*windowp = 0;
    983  1.15    martin 	return 0;
    984   1.1        pk }
    985   1.1        pk 
    986   1.1        pk void
    987   1.1        pk stp4020_chip_io_unmap(pch, win)
    988   1.1        pk 	pcmcia_chipset_handle_t pch;
    989   1.1        pk 	int win;
    990   1.1        pk {
    991   1.1        pk }
    992   1.1        pk 
    993   1.1        pk void
    994   1.1        pk stp4020_chip_socket_enable(pch)
    995   1.1        pk 	pcmcia_chipset_handle_t pch;
    996   1.1        pk {
    997   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    998  1.18    martin 	int i, v;
    999   1.1        pk 
   1000   1.1        pk 	/* this bit is mostly stolen from pcic_attach_card */
   1001   1.1        pk 
   1002   1.1        pk 	/* Power down the socket to reset it, clear the card reset pin */
   1003  1.18    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1004   1.1        pk 
   1005   1.1        pk 	/*
   1006   1.1        pk 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
   1007   1.1        pk 	 * we are changing Vcc (Toff).
   1008   1.1        pk 	 */
   1009  1.46    martin 	stp4020_delay(h->sc, 300 + 100);
   1010   1.1        pk 
   1011   1.1        pk 	/* Power up the socket */
   1012  1.18    martin 	v = STP4020_ICR1_MSTPWR;
   1013   1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
   1014   1.1        pk 
   1015   1.1        pk 	/*
   1016   1.1        pk 	 * wait 100ms until power raise (Tpr) and 20ms to become
   1017   1.1        pk 	 * stable (Tsu(Vcc)).
   1018   1.1        pk 	 */
   1019  1.46    martin 	stp4020_delay(h->sc, 100 + 20);
   1020   1.1        pk 
   1021  1.18    martin 	v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
   1022   1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
   1023   1.1        pk 
   1024   1.1        pk 	/*
   1025   1.1        pk 	 * hold RESET at least 10us.
   1026   1.1        pk 	 */
   1027   1.1        pk 	delay(10);
   1028   1.1        pk 
   1029  1.40   mycroft 	/* Clear reset flag, set to memory mode */
   1030   1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1031  1.40   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1032  1.40   mycroft 	    STP4020_ICR0_SPKREN);
   1033   1.1        pk 	v &= ~STP4020_ICR0_RESET;
   1034   1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1035   1.1        pk 
   1036   1.1        pk 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
   1037  1.46    martin 	stp4020_delay(h->sc, 20);
   1038   1.1        pk 
   1039   1.1        pk 	/* Wait for the chip to finish initializing (5 seconds max) */
   1040   1.1        pk 	for (i = 10000; i > 0; i--) {
   1041   1.1        pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
   1042   1.1        pk 		if ((v & STP4020_ISR0_RDYST) != 0)
   1043   1.1        pk 			break;
   1044   1.1        pk 		delay(500);
   1045   1.1        pk 	}
   1046   1.1        pk 	if (i <= 0) {
   1047   1.1        pk 		char bits[64];
   1048  1.56  christos 		snprintb(bits, sizeof(bits),
   1049  1.56  christos 		    STP4020_ISR0_IOBITS,
   1050  1.56  christos 		    stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
   1051   1.1        pk 		printf("stp4020_chip_socket_enable: not ready: status %s\n",
   1052   1.1        pk 			bits);
   1053   1.1        pk 		return;
   1054   1.1        pk 	}
   1055  1.39   mycroft }
   1056   1.1        pk 
   1057  1.39   mycroft void
   1058  1.39   mycroft stp4020_chip_socket_settype(pch, type)
   1059  1.39   mycroft 	pcmcia_chipset_handle_t pch;
   1060  1.39   mycroft 	int type;
   1061  1.39   mycroft {
   1062  1.39   mycroft 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1063  1.39   mycroft 	int v;
   1064   1.1        pk 
   1065   1.1        pk 	/*
   1066  1.18    martin 	 * Check the card type.
   1067  1.18    martin 	 * Enable socket I/O interrupts for IO cards.
   1068   1.1        pk 	 */
   1069  1.39   mycroft 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1070  1.41   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1071  1.41   mycroft 	    STP4020_ICR0_SPKREN);
   1072  1.39   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1073  1.18    martin 		v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
   1074  1.28    martin 		    |STP4020_ICR0_SPKREN;
   1075  1.28    martin 		v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
   1076  1.28    martin 				   : STP4020_ICR0_IOILVL_SB0;
   1077  1.53    martin #ifndef SUN4U
   1078  1.31    martin 		h->int_enable = v;
   1079  1.31    martin 		h->int_disable = v & ~STP4020_ICR0_IOIE;
   1080  1.53    martin #endif
   1081  1.54    cegger 		DPRINTF(("%s: configuring card for IO useage\n", device_xname(&h->sc->sc_dev)));
   1082  1.18    martin 	} else {
   1083  1.18    martin 		v |= STP4020_ICR0_IFTYPE_MEM;
   1084  1.53    martin #ifndef SUN4U
   1085  1.35    martin 		h->int_enable = h->int_disable = v;
   1086  1.53    martin #endif
   1087  1.54    cegger 		DPRINTF(("%s: configuring card for IO useage\n", device_xname(&h->sc->sc_dev)));
   1088  1.54    cegger 		DPRINTF(("%s: configuring card for MEM ONLY useage\n", device_xname(&h->sc->sc_dev)));
   1089  1.18    martin 	}
   1090   1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1091   1.1        pk }
   1092   1.1        pk 
   1093   1.1        pk void
   1094   1.1        pk stp4020_chip_socket_disable(pch)
   1095   1.1        pk 	pcmcia_chipset_handle_t pch;
   1096   1.1        pk {
   1097   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1098   1.1        pk 	int v;
   1099   1.1        pk 
   1100   1.1        pk 	/*
   1101   1.1        pk 	 * Disable socket I/O interrupts.
   1102   1.1        pk 	 */
   1103   1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1104  1.40   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1105  1.40   mycroft 	    STP4020_ICR0_SPKREN);
   1106   1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1107   1.1        pk 
   1108   1.1        pk 	/* Power down the socket */
   1109  1.18    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1110   1.1        pk 
   1111   1.1        pk 	/*
   1112   1.1        pk 	 * wait 300ms until power fails (Tpf).
   1113   1.1        pk 	 */
   1114  1.46    martin 	stp4020_delay(h->sc, 300);
   1115   1.1        pk }
   1116   1.1        pk 
   1117   1.1        pk void *
   1118   1.1        pk stp4020_chip_intr_establish(pch, pf, ipl, handler, arg)
   1119   1.1        pk 	pcmcia_chipset_handle_t pch;
   1120   1.1        pk 	struct pcmcia_function *pf;
   1121   1.1        pk 	int ipl;
   1122  1.42     perry 	int (*handler)(void *);
   1123   1.1        pk 	void *arg;
   1124   1.1        pk {
   1125   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1126   1.1        pk 
   1127  1.31    martin 	/* only one interrupt handler per slot */
   1128  1.31    martin 	if (h->intrhandler != NULL) return NULL;
   1129  1.31    martin 
   1130   1.1        pk 	h->intrhandler = handler;
   1131   1.1        pk 	h->intrarg = arg;
   1132  1.53    martin #ifndef SUN4U
   1133  1.53    martin 	if (h->sc->sc_use_softint) {
   1134  1.53    martin 		h->softint = sparc_softintr_establish(ipl, stp4020_intr_dispatch, h);
   1135  1.53    martin 		return h->softint;
   1136  1.53    martin 	}
   1137  1.53    martin #endif
   1138  1.53    martin 	return h;
   1139   1.1        pk }
   1140   1.1        pk 
   1141   1.1        pk void
   1142   1.1        pk stp4020_chip_intr_disestablish(pch, ih)
   1143   1.1        pk 	pcmcia_chipset_handle_t pch;
   1144   1.1        pk 	void *ih;
   1145   1.1        pk {
   1146   1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1147   1.1        pk 
   1148   1.1        pk 	h->intrhandler = NULL;
   1149   1.1        pk 	h->intrarg = NULL;
   1150  1.53    martin #ifndef SUN4U
   1151  1.31    martin 	if (h->softint) {
   1152  1.53    martin 		sparc_softintr_disestablish(h->softint);
   1153  1.31    martin 		h->softint = NULL;
   1154  1.31    martin 	}
   1155  1.53    martin #endif
   1156   1.1        pk }
   1157   1.1        pk 
   1158   1.1        pk /*
   1159   1.1        pk  * Delay and possibly yield CPU.
   1160   1.1        pk  * XXX - assumes a context
   1161   1.1        pk  */
   1162   1.1        pk void
   1163  1.46    martin stp4020_delay(sc, ms)
   1164  1.46    martin 	struct stp4020_softc *sc;
   1165   1.1        pk 	unsigned int ms;
   1166   1.1        pk {
   1167  1.46    martin 	unsigned int ticks = mstohz(ms);
   1168   1.1        pk 
   1169   1.1        pk 	if (cold || ticks == 0) {
   1170   1.1        pk 		delay(ms);
   1171   1.1        pk 		return;
   1172   1.1        pk 	}
   1173   1.1        pk 
   1174   1.1        pk #ifdef DIAGNOSTIC
   1175   1.1        pk 	if (ticks > 60*hz)
   1176   1.1        pk 		panic("stp4020: preposterous delay: %u", ticks);
   1177   1.1        pk #endif
   1178  1.46    martin 	tsleep(sc, 0, "nelldel", ticks);
   1179   1.1        pk }
   1180   1.6        pk 
   1181   1.6        pk #ifdef STP4020_DEBUG
   1182   1.6        pk void
   1183   1.6        pk stp4020_dump_regs(h)
   1184   1.6        pk 	struct stp4020_socket *h;
   1185   1.6        pk {
   1186   1.6        pk 	char bits[64];
   1187   1.6        pk 	/*
   1188   1.6        pk 	 * Dump control and status registers.
   1189   1.6        pk 	 */
   1190   1.6        pk 	printf("socket[%d] registers:\n", h->sock);
   1191  1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ICR0_BITS,
   1192  1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ICR0_IDX));
   1193   1.6        pk 	printf("\tICR0=%s\n", bits);
   1194   1.6        pk 
   1195  1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ICR1_BITS,
   1196  1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ICR1_IDX));
   1197   1.6        pk 	printf("\tICR1=%s\n", bits);
   1198   1.6        pk 
   1199  1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS,
   1200  1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
   1201   1.6        pk 	printf("\tISR0=%s\n", bits);
   1202   1.6        pk 
   1203  1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ISR1_BITS,
   1204  1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ISR1_IDX));
   1205   1.6        pk 	printf("\tISR1=%s\n", bits);
   1206   1.6        pk }
   1207   1.6        pk #endif /* STP4020_DEBUG */
   1208