Home | History | Annotate | Line # | Download | only in sbus
stp4020.c revision 1.56.2.1
      1  1.56.2.1       jym /*	$NetBSD: stp4020.c,v 1.56.2.1 2009/05/13 17:21:22 jym Exp $ */
      2       1.1        pk 
      3       1.1        pk /*-
      4       1.1        pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1        pk  * All rights reserved.
      6       1.1        pk  *
      7       1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1        pk  * by Paul Kranenburg.
      9       1.1        pk  *
     10       1.1        pk  * Redistribution and use in source and binary forms, with or without
     11       1.1        pk  * modification, are permitted provided that the following conditions
     12       1.1        pk  * are met:
     13       1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        pk  *    documentation and/or other materials provided with the distribution.
     18       1.1        pk  *
     19       1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1        pk  */
     31       1.1        pk 
     32       1.1        pk /*
     33       1.1        pk  * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
     34       1.1        pk  */
     35      1.12     lukem 
     36      1.12     lukem #include <sys/cdefs.h>
     37  1.56.2.1       jym __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.56.2.1 2009/05/13 17:21:22 jym Exp $");
     38       1.1        pk 
     39       1.1        pk #include <sys/param.h>
     40       1.1        pk #include <sys/systm.h>
     41       1.1        pk #include <sys/errno.h>
     42       1.1        pk #include <sys/malloc.h>
     43      1.15    martin #include <sys/extent.h>
     44       1.1        pk #include <sys/proc.h>
     45       1.1        pk #include <sys/kernel.h>
     46       1.1        pk #include <sys/kthread.h>
     47       1.1        pk #include <sys/device.h>
     48      1.51        ad #include <sys/intr.h>
     49       1.1        pk 
     50       1.1        pk #include <dev/pcmcia/pcmciareg.h>
     51       1.1        pk #include <dev/pcmcia/pcmciavar.h>
     52       1.1        pk #include <dev/pcmcia/pcmciachip.h>
     53       1.1        pk 
     54      1.52        ad #include <sys/bus.h>
     55       1.1        pk 
     56       1.1        pk #include <dev/sbus/sbusvar.h>
     57       1.1        pk #include <dev/sbus/stp4020reg.h>
     58       1.1        pk 
     59       1.1        pk #define STP4020_DEBUG 1	/* XXX-temp */
     60       1.1        pk 
     61      1.15    martin /*
     62      1.15    martin  * We use the three available windows per socket in a simple, fixed
     63      1.15    martin  * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
     64      1.15    martin  * spaces into sbus space.
     65      1.15    martin  */
     66      1.15    martin #define STP_WIN_ATTR	0	/* index of the attribute memory space window */
     67      1.15    martin #define	STP_WIN_MEM	1	/* index of the common memory space window */
     68      1.15    martin #define	STP_WIN_IO	2	/* index of the io space window */
     69      1.15    martin 
     70      1.15    martin 
     71       1.1        pk #if defined(STP4020_DEBUG)
     72       1.1        pk int stp4020_debug = 0;
     73       1.1        pk #define DPRINTF(x)	do { if (stp4020_debug) printf x; } while(0)
     74       1.1        pk #else
     75       1.1        pk #define DPRINTF(x)
     76       1.1        pk #endif
     77       1.1        pk 
     78       1.1        pk /*
     79       1.1        pk  * Event queue; events detected in an interrupt context go here
     80       1.1        pk  * awaiting attention from our event handling thread.
     81       1.1        pk  */
     82       1.1        pk struct stp4020_event {
     83       1.1        pk 	SIMPLEQ_ENTRY(stp4020_event) se_q;
     84       1.1        pk 	int	se_type;
     85       1.1        pk 	int	se_sock;
     86       1.1        pk };
     87       1.1        pk /* Defined event types */
     88       1.1        pk #define STP4020_EVENT_INSERTION	0
     89       1.1        pk #define STP4020_EVENT_REMOVAL	1
     90       1.1        pk 
     91       1.1        pk /*
     92       1.1        pk  * Per socket data.
     93       1.1        pk  */
     94       1.1        pk struct stp4020_socket {
     95       1.1        pk 	struct stp4020_softc	*sc;	/* Back link */
     96       1.1        pk 	int		flags;
     97       1.1        pk #define STP4020_SOCKET_BUSY	0x0001
     98       1.1        pk 	int		sock;		/* Socket number (0 or 1) */
     99      1.28    martin 	int		sbus_intno;	/* Do we use first (0) or second (1)
    100      1.28    martin 					   interrupt? */
    101      1.53    martin #ifndef SUN4U
    102      1.31    martin 	int		int_enable;	/* ICR0 value for interrupt enabled */
    103      1.31    martin 	int		int_disable;	/* ICR0 value for interrupt disabled */
    104      1.53    martin #endif
    105      1.33    martin 	bus_space_tag_t	tag;		/* socket control io	*/
    106      1.33    martin 	bus_space_handle_t	regs;	/*  space		*/
    107      1.33    martin 	bus_space_tag_t	pcmciat;	/* io space for pcmcia  */
    108       1.1        pk 	struct device	*pcmcia;	/* Associated PCMCIA device */
    109       1.1        pk 	int		(*intrhandler)	/* Card driver interrupt handler */
    110      1.42     perry 			   (void *);
    111       1.1        pk 	void		*intrarg;	/* Card interrupt handler argument */
    112      1.53    martin #ifndef SUN4U
    113      1.31    martin 	void		*softint;	/* cookie for the softintr */
    114      1.53    martin #endif
    115      1.31    martin 
    116       1.1        pk 	struct {
    117       1.1        pk 		bus_space_handle_t	winaddr;/* this window's address */
    118       1.1        pk 	} windows[STP4020_NWIN];
    119       1.1        pk 
    120       1.1        pk };
    121       1.1        pk 
    122       1.1        pk struct stp4020_softc {
    123       1.1        pk 	struct device	sc_dev;		/* Base device */
    124       1.1        pk 	struct sbusdev	sc_sd;		/* SBus device */
    125       1.1        pk 	pcmcia_chipset_tag_t	sc_pct;	/* Chipset methods */
    126       1.1        pk 
    127      1.50        ad 	struct lwp	*event_thread;		/* event handling thread */
    128       1.1        pk 	SIMPLEQ_HEAD(, stp4020_event)	events;	/* Pending events for thread */
    129       1.1        pk 
    130       1.1        pk 	struct stp4020_socket sc_socks[STP4020_NSOCK];
    131      1.53    martin #ifndef SUN4U
    132      1.53    martin 	bool		sc_use_softint;
    133      1.53    martin #endif
    134       1.1        pk };
    135       1.1        pk 
    136       1.1        pk 
    137      1.42     perry static int	stp4020print(void *, const char *);
    138  1.56.2.1       jym static int	stp4020match(device_t, cfdata_t, void *);
    139  1.56.2.1       jym static void	stp4020attach(device_t, device_t, void *);
    140      1.42     perry static int	stp4020_intr(void *);
    141      1.16    martin static void	stp4020_map_window(struct stp4020_socket *h, int win, int speed);
    142      1.44       jdc static void	stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay);
    143      1.53    martin #ifndef SUN4U
    144      1.31    martin static void	stp4020_intr_dispatch(void *arg);
    145      1.53    martin #endif
    146       1.1        pk 
    147      1.26   thorpej CFATTACH_DECL(nell, sizeof(struct stp4020_softc),
    148      1.27   thorpej     stp4020match, stp4020attach, NULL, NULL);
    149       1.1        pk 
    150       1.6        pk #ifdef STP4020_DEBUG
    151      1.42     perry static void	stp4020_dump_regs(struct stp4020_socket *);
    152       1.6        pk #endif
    153       1.1        pk 
    154      1.42     perry static int	stp4020_rd_sockctl(struct stp4020_socket *, int);
    155      1.42     perry static void	stp4020_wr_sockctl(struct stp4020_socket *, int, int);
    156      1.42     perry static int	stp4020_rd_winctl(struct stp4020_socket *, int, int);
    157      1.42     perry static void	stp4020_wr_winctl(struct stp4020_socket *, int, int, int);
    158      1.42     perry 
    159      1.46    martin void	stp4020_delay(struct stp4020_softc *sc, unsigned int);
    160      1.42     perry void	stp4020_attach_socket(struct stp4020_socket *, int);
    161      1.42     perry void	stp4020_event_thread(void *);
    162      1.42     perry void	stp4020_queue_event(struct stp4020_softc *, int, int);
    163      1.42     perry 
    164      1.42     perry int	stp4020_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    165      1.42     perry 				    struct pcmcia_mem_handle *);
    166      1.42     perry void	stp4020_chip_mem_free(pcmcia_chipset_handle_t,
    167      1.42     perry 				   struct pcmcia_mem_handle *);
    168      1.42     perry int	stp4020_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    169       1.1        pk 				  bus_size_t, struct pcmcia_mem_handle *,
    170      1.42     perry 				  bus_size_t *, int *);
    171      1.42     perry void	stp4020_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    172       1.1        pk 
    173      1.42     perry int	stp4020_chip_io_alloc(pcmcia_chipset_handle_t,
    174       1.1        pk 				   bus_addr_t, bus_size_t, bus_size_t,
    175      1.42     perry 				   struct pcmcia_io_handle *);
    176      1.42     perry void	stp4020_chip_io_free(pcmcia_chipset_handle_t,
    177      1.42     perry 				  struct pcmcia_io_handle *);
    178      1.42     perry int	stp4020_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    179      1.42     perry 				 bus_size_t, struct pcmcia_io_handle *, int *);
    180      1.42     perry void	stp4020_chip_io_unmap(pcmcia_chipset_handle_t, int);
    181      1.42     perry 
    182      1.42     perry void	stp4020_chip_socket_enable(pcmcia_chipset_handle_t);
    183      1.42     perry void	stp4020_chip_socket_disable(pcmcia_chipset_handle_t);
    184      1.42     perry void	stp4020_chip_socket_settype(pcmcia_chipset_handle_t, int);
    185      1.42     perry void	*stp4020_chip_intr_establish(pcmcia_chipset_handle_t,
    186       1.1        pk 					  struct pcmcia_function *, int,
    187      1.42     perry 					  int (*)(void *), void *);
    188      1.42     perry void	stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    189       1.1        pk 
    190       1.1        pk /* Our PCMCIA chipset methods */
    191       1.1        pk static struct pcmcia_chip_functions stp4020_functions = {
    192       1.1        pk 	stp4020_chip_mem_alloc,
    193       1.1        pk 	stp4020_chip_mem_free,
    194       1.1        pk 	stp4020_chip_mem_map,
    195       1.1        pk 	stp4020_chip_mem_unmap,
    196       1.1        pk 
    197       1.1        pk 	stp4020_chip_io_alloc,
    198       1.1        pk 	stp4020_chip_io_free,
    199       1.1        pk 	stp4020_chip_io_map,
    200       1.1        pk 	stp4020_chip_io_unmap,
    201       1.1        pk 
    202       1.1        pk 	stp4020_chip_intr_establish,
    203       1.1        pk 	stp4020_chip_intr_disestablish,
    204       1.1        pk 
    205       1.1        pk 	stp4020_chip_socket_enable,
    206      1.39   mycroft 	stp4020_chip_socket_disable,
    207      1.39   mycroft 	stp4020_chip_socket_settype,
    208      1.49       jdc 	NULL
    209       1.1        pk };
    210       1.1        pk 
    211       1.1        pk 
    212      1.47     perry static inline int
    213  1.56.2.1       jym stp4020_rd_sockctl(struct stp4020_socket *h, int idx)
    214       1.1        pk {
    215       1.1        pk 	int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
    216       1.1        pk 	return (bus_space_read_2(h->tag, h->regs, o));
    217       1.1        pk }
    218       1.1        pk 
    219      1.47     perry static inline void
    220  1.56.2.1       jym stp4020_wr_sockctl(struct stp4020_socket *h, int idx, int v)
    221       1.1        pk {
    222       1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
    223       1.1        pk 	bus_space_write_2(h->tag, h->regs, o, v);
    224       1.1        pk }
    225       1.1        pk 
    226      1.47     perry static inline int
    227  1.56.2.1       jym stp4020_rd_winctl(struct stp4020_socket *h, int win, int idx)
    228       1.1        pk {
    229       1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    230       1.1        pk 		(STP4020_WINREGS_SIZE * win) + idx;
    231       1.1        pk 	return (bus_space_read_2(h->tag, h->regs, o));
    232       1.1        pk }
    233       1.1        pk 
    234      1.47     perry static inline void
    235  1.56.2.1       jym stp4020_wr_winctl(struct stp4020_socket *h, int win, int idx, int v)
    236       1.1        pk {
    237       1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    238       1.1        pk 		(STP4020_WINREGS_SIZE * win) + idx;
    239       1.1        pk 
    240       1.1        pk 	bus_space_write_2(h->tag, h->regs, o, v);
    241       1.1        pk }
    242       1.1        pk 
    243      1.33    martin #ifndef SUN4U	/* XXX - move to SBUS machdep function? */
    244      1.33    martin 
    245      1.32       mrg static	u_int16_t stp4020_read_2(bus_space_tag_t,
    246      1.32       mrg 				 bus_space_handle_t,
    247      1.32       mrg 				 bus_size_t);
    248      1.32       mrg static	u_int32_t stp4020_read_4(bus_space_tag_t,
    249      1.32       mrg 				 bus_space_handle_t,
    250      1.32       mrg 				 bus_size_t);
    251      1.32       mrg static	u_int64_t stp4020_read_8(bus_space_tag_t,
    252      1.32       mrg 				 bus_space_handle_t,
    253      1.32       mrg 				 bus_size_t);
    254      1.32       mrg static	void	stp4020_write_2(bus_space_tag_t,
    255      1.32       mrg 				bus_space_handle_t,
    256      1.32       mrg 				bus_size_t,
    257      1.32       mrg 				u_int16_t);
    258      1.32       mrg static	void	stp4020_write_4(bus_space_tag_t,
    259      1.32       mrg 				bus_space_handle_t,
    260      1.32       mrg 				bus_size_t,
    261      1.32       mrg 				u_int32_t);
    262      1.32       mrg static	void	stp4020_write_8(bus_space_tag_t,
    263      1.32       mrg 				bus_space_handle_t,
    264      1.32       mrg 				bus_size_t,
    265      1.32       mrg 				u_int64_t);
    266      1.32       mrg 
    267      1.32       mrg static u_int16_t
    268  1.56.2.1       jym stp4020_read_2(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
    269      1.32       mrg {
    270      1.32       mrg 	return (le16toh(*(volatile u_int16_t *)(handle + offset)));
    271      1.32       mrg }
    272      1.32       mrg 
    273      1.32       mrg static u_int32_t
    274  1.56.2.1       jym stp4020_read_4(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
    275      1.32       mrg {
    276      1.32       mrg 	return (le32toh(*(volatile u_int32_t *)(handle + offset)));
    277      1.32       mrg }
    278      1.32       mrg 
    279      1.32       mrg static u_int64_t
    280  1.56.2.1       jym stp4020_read_8(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
    281      1.32       mrg {
    282      1.32       mrg 	return (le64toh(*(volatile u_int64_t *)(handle + offset)));
    283      1.32       mrg }
    284      1.32       mrg 
    285      1.32       mrg static void
    286  1.56.2.1       jym stp4020_write_2(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, u_int16_t value)
    287      1.32       mrg {
    288      1.32       mrg 	(*(volatile u_int16_t *)(handle + offset)) = htole16(value);
    289      1.32       mrg }
    290      1.32       mrg 
    291      1.32       mrg static void
    292  1.56.2.1       jym stp4020_write_4(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, u_int32_t value)
    293      1.32       mrg {
    294      1.32       mrg 	(*(volatile u_int32_t *)(handle + offset)) = htole32(value);
    295      1.32       mrg }
    296      1.32       mrg 
    297      1.32       mrg static void
    298  1.56.2.1       jym stp4020_write_8(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, u_int64_t value)
    299      1.32       mrg {
    300      1.32       mrg 	(*(volatile u_int64_t *)(handle + offset)) = htole64(value);
    301      1.32       mrg }
    302      1.33    martin #endif	/* SUN4U */
    303       1.1        pk 
    304       1.1        pk int
    305  1.56.2.1       jym stp4020print(void *aux, const char *busname)
    306       1.1        pk {
    307       1.4        pk 	struct pcmciabus_attach_args *paa = aux;
    308       1.3        pk 	struct stp4020_socket *h = paa->pch;
    309       1.3        pk 
    310      1.30   thorpej 	aprint_normal(" socket %d", h->sock);
    311       1.1        pk 	return (UNCONF);
    312       1.1        pk }
    313       1.1        pk 
    314       1.1        pk int
    315  1.56.2.1       jym stp4020match(device_t parent, cfdata_t cf, void *aux)
    316       1.1        pk {
    317       1.1        pk 	struct sbus_attach_args *sa = aux;
    318       1.1        pk 
    319       1.2        pk 	return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
    320       1.1        pk }
    321       1.1        pk 
    322       1.1        pk /*
    323       1.1        pk  * Attach all the sub-devices we can find
    324       1.1        pk  */
    325       1.1        pk void
    326  1.56.2.1       jym stp4020attach(device_t parent, device_t self, void *aux)
    327       1.1        pk {
    328       1.1        pk 	struct sbus_attach_args *sa = aux;
    329       1.1        pk 	struct stp4020_softc *sc = (void *)self;
    330      1.32       mrg 	bus_space_tag_t tag;
    331      1.53    martin 	int rev, i, sbus_intno, hw_ipl;
    332       1.1        pk 	bus_space_handle_t bh;
    333       1.1        pk 
    334       1.1        pk 	/* Transfer bus tags */
    335      1.37    martin #ifdef SUN4U
    336      1.37    martin 	tag = sa->sa_bustag;
    337      1.37    martin #else
    338      1.38        pk 	tag = bus_space_tag_alloc(sa->sa_bustag, sc);
    339      1.38        pk 	if (tag == NULL) {
    340      1.54    cegger 		aprint_error_dev(self, "attach: out of memory\n");
    341      1.38        pk 		return;
    342      1.38        pk 	}
    343      1.32       mrg 	tag->sparc_read_2 = stp4020_read_2;
    344      1.32       mrg 	tag->sparc_read_4 = stp4020_read_4;
    345      1.32       mrg 	tag->sparc_read_8 = stp4020_read_8;
    346      1.32       mrg 	tag->sparc_write_2 = stp4020_write_2;
    347      1.32       mrg 	tag->sparc_write_4 = stp4020_write_4;
    348      1.32       mrg 	tag->sparc_write_8 = stp4020_write_8;
    349      1.38        pk #endif	/* SUN4U */
    350       1.1        pk 
    351      1.53    martin 	/* check interrupt options, decide if we need a softint */
    352      1.53    martin #ifdef SUN4U
    353      1.53    martin 	/*
    354      1.53    martin 	 * On sparc64 the hardware interrupt priority does not restrict
    355      1.53    martin 	 * the IPL we run our interrupt handler on, so we can always just
    356      1.53    martin 	 * use the first interrupt and reqest the handler to run at
    357      1.53    martin 	 * IPL_VM.
    358      1.53    martin 	 */
    359      1.53    martin 	sbus_intno = 0;
    360      1.53    martin 	hw_ipl = IPL_VM;
    361      1.53    martin #else
    362      1.53    martin 	/*
    363      1.53    martin 	 * We need to check if one of the available interrupts has
    364      1.53    martin 	 * a priority that allows us to establish a handler at IPL_VM.
    365      1.53    martin 	 * If not (hard to imagine), use a soft interrupt.
    366      1.53    martin 	 */
    367      1.53    martin 	sbus_intno = -1;
    368      1.53    martin 	for (i = 0; i < sa->sa_nintr; i++) {
    369      1.53    martin 		struct sbus_softc *bus =
    370      1.53    martin 			(struct sbus_softc *) sa->sa_bustag->cookie;
    371      1.53    martin 		int ipl = bus->sc_intr2ipl[sa->sa_intr[i].oi_pri];
    372      1.53    martin 		if (ipl <= IPL_VM) {
    373      1.53    martin 			sbus_intno = i;
    374      1.53    martin 			sc->sc_use_softint = false;
    375      1.53    martin 			hw_ipl = IPL_VM;
    376      1.53    martin 			break;
    377      1.53    martin 		}
    378      1.53    martin 	}
    379      1.53    martin 	if (sbus_intno == -1) {
    380      1.53    martin 		/*
    381      1.53    martin 		 * We have not found a usable hardware interrupt - so
    382      1.53    martin 		 * use a softint to bounce to the proper IPL.
    383      1.53    martin 		 */
    384      1.53    martin 		printf("no usable HW interrupt found, using softint\n");
    385      1.53    martin 		sbus_intno = 0;
    386      1.53    martin 		sc->sc_use_softint = true;
    387      1.53    martin 		hw_ipl = IPL_NONE;
    388      1.53    martin 	}
    389      1.53    martin #endif
    390      1.53    martin 
    391       1.1        pk 	/* Set up per-socket static initialization */
    392       1.1        pk 	sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
    393      1.33    martin 	sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
    394      1.33    martin 	/*
    395      1.33    martin 	 * XXX we rely on "tag" accepting the same handle-domain
    396      1.33    martin 	 * as sa->sa_bustag.
    397      1.33    martin 	 */
    398      1.33    martin 	sc->sc_socks[0].pcmciat = sc->sc_socks[1].pcmciat = tag;
    399      1.28    martin 	sc->sc_socks[0].sbus_intno =
    400      1.28    martin 		sc->sc_socks[1].sbus_intno = sbus_intno;
    401       1.1        pk 
    402       1.9        pk 	if (sa->sa_nreg < 8) {
    403       1.1        pk 		printf("%s: only %d register sets\n",
    404      1.54    cegger 			device_xname(self), sa->sa_nreg);
    405       1.1        pk 		return;
    406       1.1        pk 	}
    407       1.1        pk 
    408       1.1        pk 	if (sa->sa_nintr != 2) {
    409       1.1        pk 		printf("%s: expect 2 interrupt Sbus levels; got %d\n",
    410      1.54    cegger 			device_xname(self), sa->sa_nintr);
    411       1.1        pk 		return;
    412       1.1        pk 	}
    413       1.1        pk 
    414       1.9        pk #define STP4020_BANK_PROM	0
    415       1.1        pk #define STP4020_BANK_CTRL	4
    416       1.1        pk 	for (i = 0; i < 8; i++) {
    417      1.10        pk 
    418       1.1        pk 		/*
    419       1.1        pk 		 * STP4020 Register address map:
    420       1.1        pk 		 *	bank  0:   Forth PROM
    421       1.1        pk 		 *	banks 1-3: socket 0, windows 0-2
    422       1.1        pk 		 *	bank  4:   control registers
    423       1.1        pk 		 *	banks 5-7: socket 1, windows 0-2
    424       1.1        pk 		 */
    425      1.10        pk 
    426       1.9        pk 		if (i == STP4020_BANK_PROM)
    427       1.9        pk 			/* Skip the PROM */
    428       1.9        pk 			continue;
    429       1.9        pk 
    430       1.1        pk 		if (sbus_bus_map(sa->sa_bustag,
    431      1.24    martin 				 sa->sa_reg[i].oa_space,
    432      1.24    martin 				 sa->sa_reg[i].oa_base,
    433      1.24    martin 				 sa->sa_reg[i].oa_size,
    434      1.21       eeh 				 0, &bh) != 0) {
    435      1.54    cegger 			aprint_error_dev(self, "attach: cannot map registers\n");
    436       1.1        pk 			return;
    437      1.43     perry 		}
    438      1.10        pk 
    439      1.10        pk 		if (i == STP4020_BANK_CTRL) {
    440      1.10        pk 			/*
    441      1.10        pk 			 * Copy tag and handle to both socket structures
    442      1.10        pk 			 * for easy access in control/status IO functions.
    443      1.10        pk 			 */
    444      1.10        pk 			sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
    445      1.10        pk 		} else if (i < STP4020_BANK_CTRL) {
    446      1.10        pk 			/* banks 1-3 */
    447      1.10        pk 			sc->sc_socks[0].windows[i-1].winaddr = bh;
    448      1.10        pk 		} else {
    449      1.10        pk 			/* banks 5-7 */
    450      1.10        pk 			sc->sc_socks[1].windows[i-5].winaddr = bh;
    451      1.10        pk 		}
    452       1.1        pk 	}
    453       1.1        pk 
    454       1.1        pk 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    455       1.1        pk 
    456      1.28    martin 	/* We only use one interrupt level. */
    457      1.28    martin 	if (sa->sa_nintr > sbus_intno) {
    458      1.28    martin 		bus_intr_establish(sa->sa_bustag,
    459      1.28    martin 		    sa->sa_intr[sbus_intno].oi_pri,
    460      1.53    martin 		    hw_ipl, stp4020_intr, sc);
    461       1.7        pk 	}
    462       1.1        pk 
    463       1.1        pk 	rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
    464       1.1        pk 		STP4020_ISR1_REV_M;
    465       1.1        pk 	printf(": rev %x\n", rev);
    466       1.1        pk 
    467       1.1        pk 	sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
    468       1.1        pk 
    469       1.1        pk 	SIMPLEQ_INIT(&sc->events);
    470       1.1        pk 
    471       1.1        pk 	for (i = 0; i < STP4020_NSOCK; i++) {
    472       1.1        pk 		struct stp4020_socket *h = &sc->sc_socks[i];
    473       1.1        pk 		h->sock = i;
    474       1.1        pk 		h->sc = sc;
    475       1.6        pk #ifdef STP4020_DEBUG
    476      1.18    martin 		if (stp4020_debug)
    477      1.18    martin 			stp4020_dump_regs(h);
    478       1.6        pk #endif
    479      1.16    martin 		stp4020_attach_socket(h, sa->sa_frequency);
    480       1.1        pk 	}
    481      1.50        ad 
    482      1.50        ad 	/*
    483      1.50        ad 	 * Arrange that a kernel thread be created to handle
    484      1.50        ad 	 * insert/removal events.
    485      1.50        ad 	 */
    486      1.50        ad 	if (kthread_create(PRI_NONE, 0, NULL, stp4020_event_thread, sc,
    487      1.54    cegger 	    &sc->event_thread, "%s", device_xname(self))) {
    488      1.54    cegger 		panic("%s: unable to create event thread", device_xname(self));
    489      1.50        ad 	}
    490       1.1        pk }
    491       1.1        pk 
    492       1.1        pk void
    493  1.56.2.1       jym stp4020_attach_socket(struct stp4020_socket *h, int speed)
    494       1.1        pk {
    495       1.1        pk 	struct pcmciabus_attach_args paa;
    496       1.1        pk 	int v;
    497       1.1        pk 
    498      1.31    martin 	/* no interrupt handlers yet */
    499      1.31    martin 	h->intrhandler = NULL;
    500      1.31    martin 	h->intrarg = NULL;
    501      1.53    martin #ifndef SUN4U
    502      1.31    martin 	h->softint = NULL;
    503      1.31    martin 	h->int_enable = 0;
    504      1.31    martin 	h->int_disable = 0;
    505      1.53    martin #endif
    506      1.31    martin 
    507      1.15    martin 	/* Map all three windows */
    508      1.16    martin 	stp4020_map_window(h, STP_WIN_ATTR, speed);
    509      1.16    martin 	stp4020_map_window(h, STP_WIN_MEM, speed);
    510      1.16    martin 	stp4020_map_window(h, STP_WIN_IO, speed);
    511       1.1        pk 
    512       1.1        pk 	/* Configure one pcmcia device per socket */
    513       1.9        pk 	paa.paa_busname = "pcmcia";
    514       1.1        pk 	paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
    515       1.1        pk 	paa.pch = (pcmcia_chipset_handle_t)h;
    516       1.1        pk 	paa.iobase = 0;
    517      1.15    martin 	paa.iosize = STP4020_WINDOW_SIZE;
    518       1.1        pk 
    519       1.1        pk 	h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
    520       1.1        pk 
    521       1.1        pk 	if (h->pcmcia == NULL)
    522       1.1        pk 		return;
    523       1.1        pk 
    524       1.1        pk 	/*
    525       1.1        pk 	 * There's actually a pcmcia bus attached; initialize the slot.
    526       1.1        pk 	 */
    527       1.1        pk 
    528       1.1        pk 	/*
    529      1.16    martin 	 * Clear things up before we enable status change interrupts.
    530      1.16    martin 	 * This seems to not be fully initialized by the PROM.
    531      1.16    martin 	 */
    532      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    533      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
    534      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
    535      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
    536      1.16    martin 
    537      1.16    martin 	/*
    538       1.1        pk 	 * Enable socket status change interrupts.
    539      1.28    martin 	 * We only use one common interrupt for status change
    540      1.28    martin 	 * and IO, to avoid locking issues.
    541       1.1        pk 	 */
    542      1.28    martin 	v = STP4020_ICR0_ALL_STATUS_IE
    543      1.28    martin 	    | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
    544      1.28    martin 			     : STP4020_ICR0_SCILVL_SB0);
    545       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    546       1.1        pk 
    547      1.35    martin 	/* Get live status bits from ISR0 and clear pending interrupts */
    548       1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    549      1.35    martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    550      1.35    martin 
    551       1.1        pk 	if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
    552       1.1        pk 		return;
    553       1.1        pk 
    554       1.1        pk 	pcmcia_card_attach(h->pcmcia);
    555       1.1        pk 	h->flags |= STP4020_SOCKET_BUSY;
    556       1.1        pk }
    557       1.1        pk 
    558       1.1        pk /*
    559       1.1        pk  * The actual event handling thread.
    560       1.1        pk  */
    561       1.1        pk void
    562  1.56.2.1       jym stp4020_event_thread(void *arg)
    563       1.1        pk {
    564       1.1        pk 	struct stp4020_softc *sc = arg;
    565       1.1        pk 	struct stp4020_event *e;
    566       1.1        pk 	int s;
    567       1.1        pk 
    568       1.1        pk 	while (1) {
    569       1.1        pk 		struct stp4020_socket *h;
    570       1.1        pk 		int n;
    571       1.1        pk 
    572       1.1        pk 		s = splhigh();
    573       1.1        pk 		if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
    574       1.1        pk 			splx(s);
    575      1.45    martin 			(void)tsleep(&sc->events, PWAIT, "nellevt", 0);
    576       1.1        pk 			continue;
    577       1.1        pk 		}
    578      1.23     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
    579       1.1        pk 		splx(s);
    580       1.1        pk 
    581       1.1        pk 		n = e->se_sock;
    582       1.1        pk 		if (n < 0 || n >= STP4020_NSOCK)
    583       1.1        pk 			panic("stp4020_event_thread: wayward socket number %d",
    584       1.1        pk 			      n);
    585       1.1        pk 
    586       1.1        pk 		h = &sc->sc_socks[n];
    587       1.1        pk 		switch (e->se_type) {
    588       1.1        pk 		case STP4020_EVENT_INSERTION:
    589       1.1        pk 			pcmcia_card_attach(h->pcmcia);
    590       1.1        pk 			break;
    591       1.1        pk 		case STP4020_EVENT_REMOVAL:
    592       1.1        pk 			pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
    593       1.1        pk 			break;
    594       1.1        pk 		default:
    595       1.1        pk 			panic("stp4020_event_thread: unknown event type %d",
    596       1.1        pk 			      e->se_type);
    597       1.1        pk 		}
    598       1.1        pk 		free(e, M_TEMP);
    599       1.1        pk 	}
    600       1.1        pk }
    601       1.1        pk 
    602       1.1        pk void
    603  1.56.2.1       jym stp4020_queue_event(struct stp4020_softc *sc, int sock, int event)
    604       1.1        pk {
    605       1.1        pk 	struct stp4020_event *e;
    606       1.1        pk 	int s;
    607       1.1        pk 
    608       1.1        pk 	e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
    609       1.1        pk 	if (e == NULL)
    610       1.1        pk 		panic("stp4020_queue_event: can't allocate event");
    611       1.1        pk 
    612       1.1        pk 	e->se_type = event;
    613       1.1        pk 	e->se_sock = sock;
    614       1.1        pk 	s = splhigh();
    615       1.1        pk 	SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
    616       1.1        pk 	splx(s);
    617       1.1        pk 	wakeup(&sc->events);
    618       1.1        pk }
    619       1.1        pk 
    620      1.53    martin #ifndef SUN4U
    621      1.31    martin /*
    622      1.31    martin  * Softinterrupt called to invoke the real driver interrupt handler.
    623      1.31    martin  */
    624      1.31    martin static void
    625  1.56.2.1       jym stp4020_intr_dispatch(void *arg)
    626      1.31    martin {
    627      1.31    martin 	struct stp4020_socket *h = arg;
    628      1.31    martin 	int s;
    629      1.31    martin 
    630      1.31    martin 	/* invoke driver handler */
    631      1.31    martin 	h->intrhandler(h->intrarg);
    632      1.31    martin 
    633      1.31    martin 	/* enable SBUS interrupts for pcmcia interrupts again */
    634      1.31    martin 	s = splhigh();
    635      1.31    martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
    636      1.31    martin 	splx(s);
    637      1.31    martin }
    638      1.53    martin #endif
    639      1.31    martin 
    640       1.1        pk int
    641  1.56.2.1       jym stp4020_intr(void *arg)
    642       1.1        pk {
    643       1.1        pk 	struct stp4020_softc *sc = arg;
    644      1.53    martin #ifndef SUN4U
    645      1.53    martin 	int s;
    646      1.53    martin #endif
    647      1.53    martin 	int i, r = 0, cd_change = 0;
    648      1.31    martin 
    649      1.31    martin 
    650      1.53    martin #ifndef SUN4U
    651      1.31    martin 	/* protect hardware access by splhigh against softint */
    652      1.31    martin 	s = splhigh();
    653      1.53    martin #endif
    654       1.1        pk 
    655       1.1        pk 	/*
    656       1.1        pk 	 * Check each socket for pending requests.
    657       1.1        pk 	 */
    658       1.1        pk 	for (i = 0 ; i < STP4020_NSOCK; i++) {
    659       1.1        pk 		struct stp4020_socket *h;
    660      1.28    martin 		int v;
    661       1.1        pk 
    662       1.1        pk 		h = &sc->sc_socks[i];
    663      1.31    martin 
    664      1.28    martin 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    665       1.1        pk 
    666      1.31    martin 		/* Ack all interrupts at once. */
    667      1.35    martin 		stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    668       1.1        pk 
    669       1.1        pk #ifdef STP4020_DEBUG
    670       1.1        pk 		if (stp4020_debug != 0) {
    671       1.1        pk 			char bits[64];
    672      1.56  christos 			snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS, v);
    673       1.1        pk 			printf("stp4020_statintr: ISR0=%s\n", bits);
    674       1.1        pk 		}
    675       1.1        pk #endif
    676       1.1        pk 
    677       1.1        pk 		if ((v & STP4020_ISR0_CDCHG) != 0) {
    678       1.1        pk 			/*
    679       1.1        pk 			 * Card status change detect
    680       1.1        pk 			 */
    681      1.18    martin 			cd_change = 1;
    682      1.18    martin 			r = 1;
    683      1.18    martin 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
    684       1.1        pk 				if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    685       1.1        pk 					stp4020_queue_event(sc, i,
    686       1.1        pk 						STP4020_EVENT_INSERTION);
    687       1.1        pk 					h->flags |= STP4020_SOCKET_BUSY;
    688       1.1        pk 				}
    689       1.1        pk 			}
    690       1.1        pk 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
    691       1.1        pk 				if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
    692       1.1        pk 					stp4020_queue_event(sc, i,
    693       1.1        pk 						STP4020_EVENT_REMOVAL);
    694       1.1        pk 					h->flags &= ~STP4020_SOCKET_BUSY;
    695       1.1        pk 				}
    696       1.1        pk 			}
    697       1.1        pk 		}
    698      1.43     perry 
    699      1.28    martin 		if ((v & STP4020_ISR0_IOINT) != 0) {
    700      1.28    martin 			/* we can not deny this is ours, no matter what the
    701      1.28    martin 			   card driver says. */
    702      1.28    martin 			r = 1;
    703      1.28    martin 
    704      1.28    martin 			/* It's a card interrupt */
    705      1.28    martin 			if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    706      1.28    martin 				printf("stp4020[%d]: spurious interrupt?\n",
    707      1.28    martin 					h->sock);
    708      1.28    martin 				continue;
    709      1.28    martin 			}
    710      1.31    martin 
    711      1.53    martin #ifndef SUN4U
    712      1.31    martin 			/*
    713      1.43     perry 			 * Schedule softint to invoke driver interrupt
    714      1.31    martin 			 * handler
    715      1.31    martin 			 */
    716      1.31    martin 			if (h->softint != NULL)
    717      1.53    martin 				sparc_softintr_schedule(h->softint);
    718      1.31    martin 			/*
    719      1.31    martin 			 * Disable this sbus interrupt, until the soft-int
    720      1.31    martin 			 * handler had a chance to run
    721      1.31    martin 			 */
    722      1.31    martin 			stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
    723      1.53    martin #else
    724      1.53    martin 			(*h->intrhandler)(h->intrarg);
    725      1.53    martin #endif
    726      1.28    martin 		}
    727       1.1        pk 
    728      1.18    martin 		/* informational messages */
    729       1.1        pk 		if ((v & STP4020_ISR0_BVD1CHG) != 0) {
    730      1.18    martin 			/* ignore if this is caused by insert or removal */
    731      1.18    martin 			if (!cd_change)
    732      1.18    martin 				printf("stp4020[%d]: Battery change 1\n", h->sock);
    733      1.15    martin 			r = 1;
    734       1.1        pk 		}
    735       1.1        pk 
    736       1.1        pk 		if ((v & STP4020_ISR0_BVD2CHG) != 0) {
    737      1.18    martin 			/* ignore if this is caused by insert or removal */
    738      1.18    martin 			if (!cd_change)
    739      1.18    martin 				printf("stp4020[%d]: Battery change 2\n", h->sock);
    740      1.15    martin 			r = 1;
    741       1.1        pk 		}
    742       1.1        pk 
    743      1.36    martin 		if ((v & STP4020_ISR0_SCINT) != 0) {
    744      1.36    martin 			DPRINTF(("stp4020[%d]: status change\n", h->sock));
    745      1.36    martin 			r = 1;
    746      1.36    martin 		}
    747      1.36    martin 
    748       1.1        pk 		if ((v & STP4020_ISR0_RDYCHG) != 0) {
    749      1.18    martin 			DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
    750      1.15    martin 			r = 1;
    751       1.1        pk 		}
    752       1.1        pk 
    753       1.1        pk 		if ((v & STP4020_ISR0_WPCHG) != 0) {
    754      1.18    martin 			DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
    755      1.15    martin 			r = 1;
    756       1.1        pk 		}
    757       1.1        pk 
    758       1.1        pk 		if ((v & STP4020_ISR0_PCTO) != 0) {
    759      1.18    martin 			DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
    760      1.15    martin 			r = 1;
    761       1.1        pk 		}
    762      1.18    martin 
    763      1.35    martin 		if ((v & ~STP4020_ISR0_LIVE) && r == 0)
    764      1.35    martin 			printf("stp4020[%d]: unhandled interrupt: 0x%x\n", h->sock, v);
    765      1.35    martin 
    766       1.1        pk 	}
    767      1.53    martin #ifndef SUN4U
    768      1.31    martin 	splx(s);
    769      1.53    martin #endif
    770       1.1        pk 
    771       1.1        pk 	return (r);
    772       1.1        pk }
    773       1.1        pk 
    774      1.16    martin /*
    775      1.16    martin  * The function gets the sbus speed and a access time and calculates
    776      1.16    martin  * values for the CMDLNG and CMDDLAY registers.
    777      1.16    martin  */
    778      1.15    martin static void
    779      1.44       jdc stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay)
    780       1.1        pk {
    781      1.16    martin 	int result;
    782      1.16    martin 
    783      1.16    martin 	if (ns < STP4020_MEM_SPEED_MIN)
    784      1.16    martin 		ns = STP4020_MEM_SPEED_MIN;
    785      1.16    martin 	else if (ns > STP4020_MEM_SPEED_MAX)
    786      1.16    martin 		ns = STP4020_MEM_SPEED_MAX;
    787      1.16    martin 	result = ns*(bus_speed/1000);
    788      1.16    martin 	if (result % 1000000)
    789      1.16    martin 		result = result/1000000 + 1;
    790      1.16    martin 	else
    791      1.16    martin 		result /= 1000000;
    792      1.16    martin 	*length = result;
    793      1.16    martin 
    794      1.16    martin 	/* the sbus frequency range is limited, so we can keep this simple */
    795      1.44       jdc 	*cmd_delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
    796      1.16    martin }
    797      1.15    martin 
    798      1.16    martin static void
    799      1.16    martin stp4020_map_window(struct stp4020_socket *h, int win, int speed)
    800      1.16    martin {
    801      1.44       jdc 	int v, length, cmd_delay;
    802      1.15    martin 
    803      1.15    martin 	/*
    804      1.16    martin 	 * According to the PC Card standard 300ns access timing should be
    805      1.16    martin 	 * used for attribute memory access. Our pcmcia framework does not
    806      1.16    martin 	 * seem to propagate timing information, so we use that
    807      1.16    martin 	 * everywhere.
    808      1.15    martin 	 */
    809      1.44       jdc 	stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &cmd_delay);
    810       1.1        pk 
    811       1.1        pk 	/*
    812      1.15    martin 	 * Fill in the Address Space Select and Base Address
    813      1.15    martin 	 * fields of this windows control register 0.
    814       1.1        pk 	 */
    815      1.44       jdc 	v = ((cmd_delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
    816      1.16    martin 	    | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
    817      1.15    martin 	switch (win) {
    818      1.15    martin 	case STP_WIN_ATTR:
    819      1.15    martin 		v |= STP4020_WCR0_ASPSEL_AM;
    820      1.15    martin 		break;
    821      1.15    martin 	case STP_WIN_MEM:
    822      1.15    martin 		v |= STP4020_WCR0_ASPSEL_CM;
    823      1.15    martin 		break;
    824      1.15    martin 	case STP_WIN_IO:
    825      1.15    martin 		v |= STP4020_WCR0_ASPSEL_IO;
    826      1.15    martin 		break;
    827      1.15    martin 	}
    828      1.15    martin 	v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
    829      1.15    martin 	stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
    830      1.16    martin 	stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
    831      1.15    martin }
    832       1.1        pk 
    833      1.15    martin int
    834  1.56.2.1       jym stp4020_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size, struct pcmcia_mem_handle *pcmhp)
    835      1.15    martin {
    836      1.15    martin 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    837       1.1        pk 
    838      1.15    martin 	/* we can not do much here, defere work to _mem_map */
    839      1.33    martin 	pcmhp->memt = h->pcmciat;
    840       1.1        pk 	pcmhp->size = size;
    841      1.19    martin 	pcmhp->addr = 0;
    842      1.19    martin 	pcmhp->mhandle = 0;
    843      1.19    martin 	pcmhp->realsize = size;
    844       1.1        pk 
    845       1.1        pk 	return (0);
    846       1.1        pk }
    847       1.1        pk 
    848       1.1        pk void
    849  1.56.2.1       jym stp4020_chip_mem_free(pcmcia_chipset_handle_t pch, struct pcmcia_mem_handle *pcmhp)
    850       1.1        pk {
    851       1.1        pk }
    852       1.1        pk 
    853       1.1        pk int
    854  1.56.2.1       jym stp4020_chip_mem_map(pcmcia_chipset_handle_t pch, int kind, bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp, bus_size_t *offsetp, int *windowp)
    855       1.1        pk {
    856       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    857      1.15    martin 	int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
    858       1.8      joda 
    859      1.33    martin 	pcmhp->memt = h->pcmciat;
    860      1.33    martin 	bus_space_subregion(h->pcmciat, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
    861      1.34    martin #ifdef SUN4U
    862      1.34    martin 	if ((u_int8_t)pcmhp->memh._asi == ASI_PHYS_NON_CACHED)
    863      1.34    martin 		pcmhp->memh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    864      1.34    martin 	else if ((u_int8_t)pcmhp->memh._asi == ASI_PRIMARY)
    865      1.34    martin 		pcmhp->memh._asi = ASI_PRIMARY_LITTLE;
    866      1.34    martin #endif
    867      1.19    martin 	pcmhp->size = size;
    868      1.19    martin 	pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
    869      1.15    martin 	*offsetp = 0;
    870      1.15    martin 	*windowp = 0;
    871       1.1        pk 
    872       1.1        pk 	return (0);
    873       1.1        pk }
    874       1.1        pk 
    875       1.1        pk void
    876  1.56.2.1       jym stp4020_chip_mem_unmap(pcmcia_chipset_handle_t pch, int win)
    877       1.1        pk {
    878       1.1        pk }
    879       1.1        pk 
    880       1.1        pk int
    881  1.56.2.1       jym stp4020_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start, bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    882       1.1        pk {
    883       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    884       1.1        pk 
    885      1.33    martin 	pcihp->iot = h->pcmciat;
    886      1.15    martin 	pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
    887      1.15    martin 	return 0;
    888       1.1        pk }
    889       1.1        pk 
    890       1.1        pk void
    891  1.56.2.1       jym stp4020_chip_io_free(pcmcia_chipset_handle_t pch, struct pcmcia_io_handle *pcihp)
    892       1.1        pk {
    893       1.1        pk }
    894       1.1        pk 
    895       1.1        pk int
    896  1.56.2.1       jym stp4020_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    897       1.1        pk {
    898       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    899       1.1        pk 
    900      1.33    martin 	pcihp->iot = h->pcmciat;
    901      1.33    martin 	bus_space_subregion(h->pcmciat, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
    902      1.34    martin #ifdef SUN4U
    903      1.34    martin 	if ((u_int8_t)pcihp->ioh._asi == ASI_PHYS_NON_CACHED)
    904      1.34    martin 		pcihp->ioh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    905      1.34    martin 	else if ((u_int8_t)pcihp->ioh._asi == ASI_PRIMARY)
    906      1.34    martin 		pcihp->ioh._asi = ASI_PRIMARY_LITTLE;
    907      1.34    martin #endif
    908      1.15    martin 	*windowp = 0;
    909      1.15    martin 	return 0;
    910       1.1        pk }
    911       1.1        pk 
    912       1.1        pk void
    913  1.56.2.1       jym stp4020_chip_io_unmap(pcmcia_chipset_handle_t pch, int win)
    914       1.1        pk {
    915       1.1        pk }
    916       1.1        pk 
    917       1.1        pk void
    918  1.56.2.1       jym stp4020_chip_socket_enable(pcmcia_chipset_handle_t pch)
    919       1.1        pk {
    920       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    921      1.18    martin 	int i, v;
    922       1.1        pk 
    923       1.1        pk 	/* this bit is mostly stolen from pcic_attach_card */
    924       1.1        pk 
    925       1.1        pk 	/* Power down the socket to reset it, clear the card reset pin */
    926      1.18    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    927       1.1        pk 
    928       1.1        pk 	/*
    929       1.1        pk 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    930       1.1        pk 	 * we are changing Vcc (Toff).
    931       1.1        pk 	 */
    932      1.46    martin 	stp4020_delay(h->sc, 300 + 100);
    933       1.1        pk 
    934       1.1        pk 	/* Power up the socket */
    935      1.18    martin 	v = STP4020_ICR1_MSTPWR;
    936       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    937       1.1        pk 
    938       1.1        pk 	/*
    939       1.1        pk 	 * wait 100ms until power raise (Tpr) and 20ms to become
    940       1.1        pk 	 * stable (Tsu(Vcc)).
    941       1.1        pk 	 */
    942      1.46    martin 	stp4020_delay(h->sc, 100 + 20);
    943       1.1        pk 
    944      1.18    martin 	v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
    945       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    946       1.1        pk 
    947       1.1        pk 	/*
    948       1.1        pk 	 * hold RESET at least 10us.
    949       1.1        pk 	 */
    950       1.1        pk 	delay(10);
    951       1.1        pk 
    952      1.40   mycroft 	/* Clear reset flag, set to memory mode */
    953       1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    954      1.40   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
    955      1.40   mycroft 	    STP4020_ICR0_SPKREN);
    956       1.1        pk 	v &= ~STP4020_ICR0_RESET;
    957       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    958       1.1        pk 
    959       1.1        pk 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
    960      1.46    martin 	stp4020_delay(h->sc, 20);
    961       1.1        pk 
    962       1.1        pk 	/* Wait for the chip to finish initializing (5 seconds max) */
    963       1.1        pk 	for (i = 10000; i > 0; i--) {
    964       1.1        pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    965       1.1        pk 		if ((v & STP4020_ISR0_RDYST) != 0)
    966       1.1        pk 			break;
    967       1.1        pk 		delay(500);
    968       1.1        pk 	}
    969       1.1        pk 	if (i <= 0) {
    970       1.1        pk 		char bits[64];
    971      1.56  christos 		snprintb(bits, sizeof(bits),
    972      1.56  christos 		    STP4020_ISR0_IOBITS,
    973      1.56  christos 		    stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
    974       1.1        pk 		printf("stp4020_chip_socket_enable: not ready: status %s\n",
    975       1.1        pk 			bits);
    976       1.1        pk 		return;
    977       1.1        pk 	}
    978      1.39   mycroft }
    979       1.1        pk 
    980      1.39   mycroft void
    981  1.56.2.1       jym stp4020_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
    982      1.39   mycroft {
    983      1.39   mycroft 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    984      1.39   mycroft 	int v;
    985       1.1        pk 
    986       1.1        pk 	/*
    987      1.18    martin 	 * Check the card type.
    988      1.18    martin 	 * Enable socket I/O interrupts for IO cards.
    989       1.1        pk 	 */
    990      1.39   mycroft 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    991      1.41   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
    992      1.41   mycroft 	    STP4020_ICR0_SPKREN);
    993      1.39   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
    994      1.18    martin 		v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
    995      1.28    martin 		    |STP4020_ICR0_SPKREN;
    996      1.28    martin 		v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
    997      1.28    martin 				   : STP4020_ICR0_IOILVL_SB0;
    998      1.53    martin #ifndef SUN4U
    999      1.31    martin 		h->int_enable = v;
   1000      1.31    martin 		h->int_disable = v & ~STP4020_ICR0_IOIE;
   1001      1.53    martin #endif
   1002      1.54    cegger 		DPRINTF(("%s: configuring card for IO useage\n", device_xname(&h->sc->sc_dev)));
   1003      1.18    martin 	} else {
   1004      1.18    martin 		v |= STP4020_ICR0_IFTYPE_MEM;
   1005      1.53    martin #ifndef SUN4U
   1006      1.35    martin 		h->int_enable = h->int_disable = v;
   1007      1.53    martin #endif
   1008      1.54    cegger 		DPRINTF(("%s: configuring card for IO useage\n", device_xname(&h->sc->sc_dev)));
   1009      1.54    cegger 		DPRINTF(("%s: configuring card for MEM ONLY useage\n", device_xname(&h->sc->sc_dev)));
   1010      1.18    martin 	}
   1011       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1012       1.1        pk }
   1013       1.1        pk 
   1014       1.1        pk void
   1015  1.56.2.1       jym stp4020_chip_socket_disable(pcmcia_chipset_handle_t pch)
   1016       1.1        pk {
   1017       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1018       1.1        pk 	int v;
   1019       1.1        pk 
   1020       1.1        pk 	/*
   1021       1.1        pk 	 * Disable socket I/O interrupts.
   1022       1.1        pk 	 */
   1023       1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1024      1.40   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1025      1.40   mycroft 	    STP4020_ICR0_SPKREN);
   1026       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1027       1.1        pk 
   1028       1.1        pk 	/* Power down the socket */
   1029      1.18    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1030       1.1        pk 
   1031       1.1        pk 	/*
   1032       1.1        pk 	 * wait 300ms until power fails (Tpf).
   1033       1.1        pk 	 */
   1034      1.46    martin 	stp4020_delay(h->sc, 300);
   1035       1.1        pk }
   1036       1.1        pk 
   1037       1.1        pk void *
   1038  1.56.2.1       jym stp4020_chip_intr_establish(pcmcia_chipset_handle_t pch, struct pcmcia_function *pf, int ipl, int (*handler)(void *), void *arg)
   1039       1.1        pk {
   1040       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1041       1.1        pk 
   1042      1.31    martin 	/* only one interrupt handler per slot */
   1043      1.31    martin 	if (h->intrhandler != NULL) return NULL;
   1044      1.31    martin 
   1045       1.1        pk 	h->intrhandler = handler;
   1046       1.1        pk 	h->intrarg = arg;
   1047      1.53    martin #ifndef SUN4U
   1048      1.53    martin 	if (h->sc->sc_use_softint) {
   1049      1.53    martin 		h->softint = sparc_softintr_establish(ipl, stp4020_intr_dispatch, h);
   1050      1.53    martin 		return h->softint;
   1051      1.53    martin 	}
   1052      1.53    martin #endif
   1053      1.53    martin 	return h;
   1054       1.1        pk }
   1055       1.1        pk 
   1056       1.1        pk void
   1057  1.56.2.1       jym stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
   1058       1.1        pk {
   1059       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1060       1.1        pk 
   1061       1.1        pk 	h->intrhandler = NULL;
   1062       1.1        pk 	h->intrarg = NULL;
   1063      1.53    martin #ifndef SUN4U
   1064      1.31    martin 	if (h->softint) {
   1065      1.53    martin 		sparc_softintr_disestablish(h->softint);
   1066      1.31    martin 		h->softint = NULL;
   1067      1.31    martin 	}
   1068      1.53    martin #endif
   1069       1.1        pk }
   1070       1.1        pk 
   1071       1.1        pk /*
   1072       1.1        pk  * Delay and possibly yield CPU.
   1073       1.1        pk  * XXX - assumes a context
   1074       1.1        pk  */
   1075       1.1        pk void
   1076  1.56.2.1       jym stp4020_delay(struct stp4020_softc *sc, unsigned int ms)
   1077       1.1        pk {
   1078      1.46    martin 	unsigned int ticks = mstohz(ms);
   1079       1.1        pk 
   1080       1.1        pk 	if (cold || ticks == 0) {
   1081       1.1        pk 		delay(ms);
   1082       1.1        pk 		return;
   1083       1.1        pk 	}
   1084       1.1        pk 
   1085       1.1        pk #ifdef DIAGNOSTIC
   1086       1.1        pk 	if (ticks > 60*hz)
   1087       1.1        pk 		panic("stp4020: preposterous delay: %u", ticks);
   1088       1.1        pk #endif
   1089      1.46    martin 	tsleep(sc, 0, "nelldel", ticks);
   1090       1.1        pk }
   1091       1.6        pk 
   1092       1.6        pk #ifdef STP4020_DEBUG
   1093       1.6        pk void
   1094  1.56.2.1       jym stp4020_dump_regs(struct stp4020_socket *h)
   1095       1.6        pk {
   1096       1.6        pk 	char bits[64];
   1097       1.6        pk 	/*
   1098       1.6        pk 	 * Dump control and status registers.
   1099       1.6        pk 	 */
   1100       1.6        pk 	printf("socket[%d] registers:\n", h->sock);
   1101      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ICR0_BITS,
   1102      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ICR0_IDX));
   1103       1.6        pk 	printf("\tICR0=%s\n", bits);
   1104       1.6        pk 
   1105      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ICR1_BITS,
   1106      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ICR1_IDX));
   1107       1.6        pk 	printf("\tICR1=%s\n", bits);
   1108       1.6        pk 
   1109      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS,
   1110      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
   1111       1.6        pk 	printf("\tISR0=%s\n", bits);
   1112       1.6        pk 
   1113      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ISR1_BITS,
   1114      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ISR1_IDX));
   1115       1.6        pk 	printf("\tISR1=%s\n", bits);
   1116       1.6        pk }
   1117       1.6        pk #endif /* STP4020_DEBUG */
   1118