stp4020.c revision 1.57 1 1.57 dsl /* $NetBSD: stp4020.c,v 1.57 2009/03/14 15:36:21 dsl Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.1 pk
32 1.1 pk /*
33 1.1 pk * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
34 1.1 pk */
35 1.12 lukem
36 1.12 lukem #include <sys/cdefs.h>
37 1.57 dsl __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.57 2009/03/14 15:36:21 dsl Exp $");
38 1.1 pk
39 1.1 pk #include <sys/param.h>
40 1.1 pk #include <sys/systm.h>
41 1.1 pk #include <sys/errno.h>
42 1.1 pk #include <sys/malloc.h>
43 1.15 martin #include <sys/extent.h>
44 1.1 pk #include <sys/proc.h>
45 1.1 pk #include <sys/kernel.h>
46 1.1 pk #include <sys/kthread.h>
47 1.1 pk #include <sys/device.h>
48 1.51 ad #include <sys/intr.h>
49 1.1 pk
50 1.1 pk #include <dev/pcmcia/pcmciareg.h>
51 1.1 pk #include <dev/pcmcia/pcmciavar.h>
52 1.1 pk #include <dev/pcmcia/pcmciachip.h>
53 1.1 pk
54 1.52 ad #include <sys/bus.h>
55 1.1 pk
56 1.1 pk #include <dev/sbus/sbusvar.h>
57 1.1 pk #include <dev/sbus/stp4020reg.h>
58 1.1 pk
59 1.1 pk #define STP4020_DEBUG 1 /* XXX-temp */
60 1.1 pk
61 1.15 martin /*
62 1.15 martin * We use the three available windows per socket in a simple, fixed
63 1.15 martin * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
64 1.15 martin * spaces into sbus space.
65 1.15 martin */
66 1.15 martin #define STP_WIN_ATTR 0 /* index of the attribute memory space window */
67 1.15 martin #define STP_WIN_MEM 1 /* index of the common memory space window */
68 1.15 martin #define STP_WIN_IO 2 /* index of the io space window */
69 1.15 martin
70 1.15 martin
71 1.1 pk #if defined(STP4020_DEBUG)
72 1.1 pk int stp4020_debug = 0;
73 1.1 pk #define DPRINTF(x) do { if (stp4020_debug) printf x; } while(0)
74 1.1 pk #else
75 1.1 pk #define DPRINTF(x)
76 1.1 pk #endif
77 1.1 pk
78 1.1 pk /*
79 1.1 pk * Event queue; events detected in an interrupt context go here
80 1.1 pk * awaiting attention from our event handling thread.
81 1.1 pk */
82 1.1 pk struct stp4020_event {
83 1.1 pk SIMPLEQ_ENTRY(stp4020_event) se_q;
84 1.1 pk int se_type;
85 1.1 pk int se_sock;
86 1.1 pk };
87 1.1 pk /* Defined event types */
88 1.1 pk #define STP4020_EVENT_INSERTION 0
89 1.1 pk #define STP4020_EVENT_REMOVAL 1
90 1.1 pk
91 1.1 pk /*
92 1.1 pk * Per socket data.
93 1.1 pk */
94 1.1 pk struct stp4020_socket {
95 1.1 pk struct stp4020_softc *sc; /* Back link */
96 1.1 pk int flags;
97 1.1 pk #define STP4020_SOCKET_BUSY 0x0001
98 1.1 pk int sock; /* Socket number (0 or 1) */
99 1.28 martin int sbus_intno; /* Do we use first (0) or second (1)
100 1.28 martin interrupt? */
101 1.53 martin #ifndef SUN4U
102 1.31 martin int int_enable; /* ICR0 value for interrupt enabled */
103 1.31 martin int int_disable; /* ICR0 value for interrupt disabled */
104 1.53 martin #endif
105 1.33 martin bus_space_tag_t tag; /* socket control io */
106 1.33 martin bus_space_handle_t regs; /* space */
107 1.33 martin bus_space_tag_t pcmciat; /* io space for pcmcia */
108 1.1 pk struct device *pcmcia; /* Associated PCMCIA device */
109 1.1 pk int (*intrhandler) /* Card driver interrupt handler */
110 1.42 perry (void *);
111 1.1 pk void *intrarg; /* Card interrupt handler argument */
112 1.53 martin #ifndef SUN4U
113 1.31 martin void *softint; /* cookie for the softintr */
114 1.53 martin #endif
115 1.31 martin
116 1.1 pk struct {
117 1.1 pk bus_space_handle_t winaddr;/* this window's address */
118 1.1 pk } windows[STP4020_NWIN];
119 1.1 pk
120 1.1 pk };
121 1.1 pk
122 1.1 pk struct stp4020_softc {
123 1.1 pk struct device sc_dev; /* Base device */
124 1.1 pk struct sbusdev sc_sd; /* SBus device */
125 1.1 pk pcmcia_chipset_tag_t sc_pct; /* Chipset methods */
126 1.1 pk
127 1.50 ad struct lwp *event_thread; /* event handling thread */
128 1.1 pk SIMPLEQ_HEAD(, stp4020_event) events; /* Pending events for thread */
129 1.1 pk
130 1.1 pk struct stp4020_socket sc_socks[STP4020_NSOCK];
131 1.53 martin #ifndef SUN4U
132 1.53 martin bool sc_use_softint;
133 1.53 martin #endif
134 1.1 pk };
135 1.1 pk
136 1.1 pk
137 1.42 perry static int stp4020print(void *, const char *);
138 1.42 perry static int stp4020match(struct device *, struct cfdata *, void *);
139 1.42 perry static void stp4020attach(struct device *, struct device *, void *);
140 1.42 perry static int stp4020_intr(void *);
141 1.16 martin static void stp4020_map_window(struct stp4020_socket *h, int win, int speed);
142 1.44 jdc static void stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay);
143 1.53 martin #ifndef SUN4U
144 1.31 martin static void stp4020_intr_dispatch(void *arg);
145 1.53 martin #endif
146 1.1 pk
147 1.26 thorpej CFATTACH_DECL(nell, sizeof(struct stp4020_softc),
148 1.27 thorpej stp4020match, stp4020attach, NULL, NULL);
149 1.1 pk
150 1.6 pk #ifdef STP4020_DEBUG
151 1.42 perry static void stp4020_dump_regs(struct stp4020_socket *);
152 1.6 pk #endif
153 1.1 pk
154 1.42 perry static int stp4020_rd_sockctl(struct stp4020_socket *, int);
155 1.42 perry static void stp4020_wr_sockctl(struct stp4020_socket *, int, int);
156 1.42 perry static int stp4020_rd_winctl(struct stp4020_socket *, int, int);
157 1.42 perry static void stp4020_wr_winctl(struct stp4020_socket *, int, int, int);
158 1.42 perry
159 1.46 martin void stp4020_delay(struct stp4020_softc *sc, unsigned int);
160 1.42 perry void stp4020_attach_socket(struct stp4020_socket *, int);
161 1.42 perry void stp4020_event_thread(void *);
162 1.42 perry void stp4020_queue_event(struct stp4020_softc *, int, int);
163 1.42 perry
164 1.42 perry int stp4020_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
165 1.42 perry struct pcmcia_mem_handle *);
166 1.42 perry void stp4020_chip_mem_free(pcmcia_chipset_handle_t,
167 1.42 perry struct pcmcia_mem_handle *);
168 1.42 perry int stp4020_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
169 1.1 pk bus_size_t, struct pcmcia_mem_handle *,
170 1.42 perry bus_size_t *, int *);
171 1.42 perry void stp4020_chip_mem_unmap(pcmcia_chipset_handle_t, int);
172 1.1 pk
173 1.42 perry int stp4020_chip_io_alloc(pcmcia_chipset_handle_t,
174 1.1 pk bus_addr_t, bus_size_t, bus_size_t,
175 1.42 perry struct pcmcia_io_handle *);
176 1.42 perry void stp4020_chip_io_free(pcmcia_chipset_handle_t,
177 1.42 perry struct pcmcia_io_handle *);
178 1.42 perry int stp4020_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
179 1.42 perry bus_size_t, struct pcmcia_io_handle *, int *);
180 1.42 perry void stp4020_chip_io_unmap(pcmcia_chipset_handle_t, int);
181 1.42 perry
182 1.42 perry void stp4020_chip_socket_enable(pcmcia_chipset_handle_t);
183 1.42 perry void stp4020_chip_socket_disable(pcmcia_chipset_handle_t);
184 1.42 perry void stp4020_chip_socket_settype(pcmcia_chipset_handle_t, int);
185 1.42 perry void *stp4020_chip_intr_establish(pcmcia_chipset_handle_t,
186 1.1 pk struct pcmcia_function *, int,
187 1.42 perry int (*)(void *), void *);
188 1.42 perry void stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
189 1.1 pk
190 1.1 pk /* Our PCMCIA chipset methods */
191 1.1 pk static struct pcmcia_chip_functions stp4020_functions = {
192 1.1 pk stp4020_chip_mem_alloc,
193 1.1 pk stp4020_chip_mem_free,
194 1.1 pk stp4020_chip_mem_map,
195 1.1 pk stp4020_chip_mem_unmap,
196 1.1 pk
197 1.1 pk stp4020_chip_io_alloc,
198 1.1 pk stp4020_chip_io_free,
199 1.1 pk stp4020_chip_io_map,
200 1.1 pk stp4020_chip_io_unmap,
201 1.1 pk
202 1.1 pk stp4020_chip_intr_establish,
203 1.1 pk stp4020_chip_intr_disestablish,
204 1.1 pk
205 1.1 pk stp4020_chip_socket_enable,
206 1.39 mycroft stp4020_chip_socket_disable,
207 1.39 mycroft stp4020_chip_socket_settype,
208 1.49 jdc NULL
209 1.1 pk };
210 1.1 pk
211 1.1 pk
212 1.47 perry static inline int
213 1.57 dsl stp4020_rd_sockctl(struct stp4020_socket *h, int idx)
214 1.1 pk {
215 1.1 pk int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
216 1.1 pk return (bus_space_read_2(h->tag, h->regs, o));
217 1.1 pk }
218 1.1 pk
219 1.47 perry static inline void
220 1.57 dsl stp4020_wr_sockctl(struct stp4020_socket *h, int idx, int v)
221 1.1 pk {
222 1.1 pk int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
223 1.1 pk bus_space_write_2(h->tag, h->regs, o, v);
224 1.1 pk }
225 1.1 pk
226 1.47 perry static inline int
227 1.57 dsl stp4020_rd_winctl(struct stp4020_socket *h, int win, int idx)
228 1.1 pk {
229 1.1 pk int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
230 1.1 pk (STP4020_WINREGS_SIZE * win) + idx;
231 1.1 pk return (bus_space_read_2(h->tag, h->regs, o));
232 1.1 pk }
233 1.1 pk
234 1.47 perry static inline void
235 1.57 dsl stp4020_wr_winctl(struct stp4020_socket *h, int win, int idx, int v)
236 1.1 pk {
237 1.1 pk int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
238 1.1 pk (STP4020_WINREGS_SIZE * win) + idx;
239 1.1 pk
240 1.1 pk bus_space_write_2(h->tag, h->regs, o, v);
241 1.1 pk }
242 1.1 pk
243 1.33 martin #ifndef SUN4U /* XXX - move to SBUS machdep function? */
244 1.33 martin
245 1.32 mrg static u_int16_t stp4020_read_2(bus_space_tag_t,
246 1.32 mrg bus_space_handle_t,
247 1.32 mrg bus_size_t);
248 1.32 mrg static u_int32_t stp4020_read_4(bus_space_tag_t,
249 1.32 mrg bus_space_handle_t,
250 1.32 mrg bus_size_t);
251 1.32 mrg static u_int64_t stp4020_read_8(bus_space_tag_t,
252 1.32 mrg bus_space_handle_t,
253 1.32 mrg bus_size_t);
254 1.32 mrg static void stp4020_write_2(bus_space_tag_t,
255 1.32 mrg bus_space_handle_t,
256 1.32 mrg bus_size_t,
257 1.32 mrg u_int16_t);
258 1.32 mrg static void stp4020_write_4(bus_space_tag_t,
259 1.32 mrg bus_space_handle_t,
260 1.32 mrg bus_size_t,
261 1.32 mrg u_int32_t);
262 1.32 mrg static void stp4020_write_8(bus_space_tag_t,
263 1.32 mrg bus_space_handle_t,
264 1.32 mrg bus_size_t,
265 1.32 mrg u_int64_t);
266 1.32 mrg
267 1.32 mrg static u_int16_t
268 1.57 dsl stp4020_read_2(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
269 1.32 mrg {
270 1.32 mrg return (le16toh(*(volatile u_int16_t *)(handle + offset)));
271 1.32 mrg }
272 1.32 mrg
273 1.32 mrg static u_int32_t
274 1.57 dsl stp4020_read_4(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
275 1.32 mrg {
276 1.32 mrg return (le32toh(*(volatile u_int32_t *)(handle + offset)));
277 1.32 mrg }
278 1.32 mrg
279 1.32 mrg static u_int64_t
280 1.57 dsl stp4020_read_8(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
281 1.32 mrg {
282 1.32 mrg return (le64toh(*(volatile u_int64_t *)(handle + offset)));
283 1.32 mrg }
284 1.32 mrg
285 1.32 mrg static void
286 1.57 dsl stp4020_write_2(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, u_int16_t value)
287 1.32 mrg {
288 1.32 mrg (*(volatile u_int16_t *)(handle + offset)) = htole16(value);
289 1.32 mrg }
290 1.32 mrg
291 1.32 mrg static void
292 1.57 dsl stp4020_write_4(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, u_int32_t value)
293 1.32 mrg {
294 1.32 mrg (*(volatile u_int32_t *)(handle + offset)) = htole32(value);
295 1.32 mrg }
296 1.32 mrg
297 1.32 mrg static void
298 1.57 dsl stp4020_write_8(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, u_int64_t value)
299 1.32 mrg {
300 1.32 mrg (*(volatile u_int64_t *)(handle + offset)) = htole64(value);
301 1.32 mrg }
302 1.33 martin #endif /* SUN4U */
303 1.1 pk
304 1.1 pk int
305 1.57 dsl stp4020print(void *aux, const char *busname)
306 1.1 pk {
307 1.4 pk struct pcmciabus_attach_args *paa = aux;
308 1.3 pk struct stp4020_socket *h = paa->pch;
309 1.3 pk
310 1.30 thorpej aprint_normal(" socket %d", h->sock);
311 1.1 pk return (UNCONF);
312 1.1 pk }
313 1.1 pk
314 1.1 pk int
315 1.57 dsl stp4020match(struct device *parent, struct cfdata *cf, void *aux)
316 1.1 pk {
317 1.1 pk struct sbus_attach_args *sa = aux;
318 1.1 pk
319 1.2 pk return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
320 1.1 pk }
321 1.1 pk
322 1.1 pk /*
323 1.1 pk * Attach all the sub-devices we can find
324 1.1 pk */
325 1.1 pk void
326 1.1 pk stp4020attach(parent, self, aux)
327 1.1 pk struct device *parent, *self;
328 1.1 pk void *aux;
329 1.1 pk {
330 1.1 pk struct sbus_attach_args *sa = aux;
331 1.1 pk struct stp4020_softc *sc = (void *)self;
332 1.32 mrg bus_space_tag_t tag;
333 1.53 martin int rev, i, sbus_intno, hw_ipl;
334 1.1 pk bus_space_handle_t bh;
335 1.1 pk
336 1.1 pk /* Transfer bus tags */
337 1.37 martin #ifdef SUN4U
338 1.37 martin tag = sa->sa_bustag;
339 1.37 martin #else
340 1.38 pk tag = bus_space_tag_alloc(sa->sa_bustag, sc);
341 1.38 pk if (tag == NULL) {
342 1.54 cegger aprint_error_dev(self, "attach: out of memory\n");
343 1.38 pk return;
344 1.38 pk }
345 1.32 mrg tag->sparc_read_2 = stp4020_read_2;
346 1.32 mrg tag->sparc_read_4 = stp4020_read_4;
347 1.32 mrg tag->sparc_read_8 = stp4020_read_8;
348 1.32 mrg tag->sparc_write_2 = stp4020_write_2;
349 1.32 mrg tag->sparc_write_4 = stp4020_write_4;
350 1.32 mrg tag->sparc_write_8 = stp4020_write_8;
351 1.38 pk #endif /* SUN4U */
352 1.1 pk
353 1.53 martin /* check interrupt options, decide if we need a softint */
354 1.53 martin #ifdef SUN4U
355 1.53 martin /*
356 1.53 martin * On sparc64 the hardware interrupt priority does not restrict
357 1.53 martin * the IPL we run our interrupt handler on, so we can always just
358 1.53 martin * use the first interrupt and reqest the handler to run at
359 1.53 martin * IPL_VM.
360 1.53 martin */
361 1.53 martin sbus_intno = 0;
362 1.53 martin hw_ipl = IPL_VM;
363 1.53 martin #else
364 1.53 martin /*
365 1.53 martin * We need to check if one of the available interrupts has
366 1.53 martin * a priority that allows us to establish a handler at IPL_VM.
367 1.53 martin * If not (hard to imagine), use a soft interrupt.
368 1.53 martin */
369 1.53 martin sbus_intno = -1;
370 1.53 martin for (i = 0; i < sa->sa_nintr; i++) {
371 1.53 martin struct sbus_softc *bus =
372 1.53 martin (struct sbus_softc *) sa->sa_bustag->cookie;
373 1.53 martin int ipl = bus->sc_intr2ipl[sa->sa_intr[i].oi_pri];
374 1.53 martin if (ipl <= IPL_VM) {
375 1.53 martin sbus_intno = i;
376 1.53 martin sc->sc_use_softint = false;
377 1.53 martin hw_ipl = IPL_VM;
378 1.53 martin break;
379 1.53 martin }
380 1.53 martin }
381 1.53 martin if (sbus_intno == -1) {
382 1.53 martin /*
383 1.53 martin * We have not found a usable hardware interrupt - so
384 1.53 martin * use a softint to bounce to the proper IPL.
385 1.53 martin */
386 1.53 martin printf("no usable HW interrupt found, using softint\n");
387 1.53 martin sbus_intno = 0;
388 1.53 martin sc->sc_use_softint = true;
389 1.53 martin hw_ipl = IPL_NONE;
390 1.53 martin }
391 1.53 martin #endif
392 1.53 martin
393 1.1 pk /* Set up per-socket static initialization */
394 1.1 pk sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
395 1.33 martin sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
396 1.33 martin /*
397 1.33 martin * XXX we rely on "tag" accepting the same handle-domain
398 1.33 martin * as sa->sa_bustag.
399 1.33 martin */
400 1.33 martin sc->sc_socks[0].pcmciat = sc->sc_socks[1].pcmciat = tag;
401 1.28 martin sc->sc_socks[0].sbus_intno =
402 1.28 martin sc->sc_socks[1].sbus_intno = sbus_intno;
403 1.1 pk
404 1.9 pk if (sa->sa_nreg < 8) {
405 1.1 pk printf("%s: only %d register sets\n",
406 1.54 cegger device_xname(self), sa->sa_nreg);
407 1.1 pk return;
408 1.1 pk }
409 1.1 pk
410 1.1 pk if (sa->sa_nintr != 2) {
411 1.1 pk printf("%s: expect 2 interrupt Sbus levels; got %d\n",
412 1.54 cegger device_xname(self), sa->sa_nintr);
413 1.1 pk return;
414 1.1 pk }
415 1.1 pk
416 1.9 pk #define STP4020_BANK_PROM 0
417 1.1 pk #define STP4020_BANK_CTRL 4
418 1.1 pk for (i = 0; i < 8; i++) {
419 1.10 pk
420 1.1 pk /*
421 1.1 pk * STP4020 Register address map:
422 1.1 pk * bank 0: Forth PROM
423 1.1 pk * banks 1-3: socket 0, windows 0-2
424 1.1 pk * bank 4: control registers
425 1.1 pk * banks 5-7: socket 1, windows 0-2
426 1.1 pk */
427 1.10 pk
428 1.9 pk if (i == STP4020_BANK_PROM)
429 1.9 pk /* Skip the PROM */
430 1.9 pk continue;
431 1.9 pk
432 1.1 pk if (sbus_bus_map(sa->sa_bustag,
433 1.24 martin sa->sa_reg[i].oa_space,
434 1.24 martin sa->sa_reg[i].oa_base,
435 1.24 martin sa->sa_reg[i].oa_size,
436 1.21 eeh 0, &bh) != 0) {
437 1.54 cegger aprint_error_dev(self, "attach: cannot map registers\n");
438 1.1 pk return;
439 1.43 perry }
440 1.10 pk
441 1.10 pk if (i == STP4020_BANK_CTRL) {
442 1.10 pk /*
443 1.10 pk * Copy tag and handle to both socket structures
444 1.10 pk * for easy access in control/status IO functions.
445 1.10 pk */
446 1.10 pk sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
447 1.10 pk } else if (i < STP4020_BANK_CTRL) {
448 1.10 pk /* banks 1-3 */
449 1.10 pk sc->sc_socks[0].windows[i-1].winaddr = bh;
450 1.10 pk } else {
451 1.10 pk /* banks 5-7 */
452 1.10 pk sc->sc_socks[1].windows[i-5].winaddr = bh;
453 1.10 pk }
454 1.1 pk }
455 1.1 pk
456 1.1 pk sbus_establish(&sc->sc_sd, &sc->sc_dev);
457 1.1 pk
458 1.28 martin /* We only use one interrupt level. */
459 1.28 martin if (sa->sa_nintr > sbus_intno) {
460 1.28 martin bus_intr_establish(sa->sa_bustag,
461 1.28 martin sa->sa_intr[sbus_intno].oi_pri,
462 1.53 martin hw_ipl, stp4020_intr, sc);
463 1.7 pk }
464 1.1 pk
465 1.1 pk rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
466 1.1 pk STP4020_ISR1_REV_M;
467 1.1 pk printf(": rev %x\n", rev);
468 1.1 pk
469 1.1 pk sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
470 1.1 pk
471 1.1 pk SIMPLEQ_INIT(&sc->events);
472 1.1 pk
473 1.1 pk for (i = 0; i < STP4020_NSOCK; i++) {
474 1.1 pk struct stp4020_socket *h = &sc->sc_socks[i];
475 1.1 pk h->sock = i;
476 1.1 pk h->sc = sc;
477 1.6 pk #ifdef STP4020_DEBUG
478 1.18 martin if (stp4020_debug)
479 1.18 martin stp4020_dump_regs(h);
480 1.6 pk #endif
481 1.16 martin stp4020_attach_socket(h, sa->sa_frequency);
482 1.1 pk }
483 1.50 ad
484 1.50 ad /*
485 1.50 ad * Arrange that a kernel thread be created to handle
486 1.50 ad * insert/removal events.
487 1.50 ad */
488 1.50 ad if (kthread_create(PRI_NONE, 0, NULL, stp4020_event_thread, sc,
489 1.54 cegger &sc->event_thread, "%s", device_xname(self))) {
490 1.54 cegger panic("%s: unable to create event thread", device_xname(self));
491 1.50 ad }
492 1.1 pk }
493 1.1 pk
494 1.1 pk void
495 1.57 dsl stp4020_attach_socket(struct stp4020_socket *h, int speed)
496 1.1 pk {
497 1.1 pk struct pcmciabus_attach_args paa;
498 1.1 pk int v;
499 1.1 pk
500 1.31 martin /* no interrupt handlers yet */
501 1.31 martin h->intrhandler = NULL;
502 1.31 martin h->intrarg = NULL;
503 1.53 martin #ifndef SUN4U
504 1.31 martin h->softint = NULL;
505 1.31 martin h->int_enable = 0;
506 1.31 martin h->int_disable = 0;
507 1.53 martin #endif
508 1.31 martin
509 1.15 martin /* Map all three windows */
510 1.16 martin stp4020_map_window(h, STP_WIN_ATTR, speed);
511 1.16 martin stp4020_map_window(h, STP_WIN_MEM, speed);
512 1.16 martin stp4020_map_window(h, STP_WIN_IO, speed);
513 1.1 pk
514 1.1 pk /* Configure one pcmcia device per socket */
515 1.9 pk paa.paa_busname = "pcmcia";
516 1.1 pk paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
517 1.1 pk paa.pch = (pcmcia_chipset_handle_t)h;
518 1.1 pk paa.iobase = 0;
519 1.15 martin paa.iosize = STP4020_WINDOW_SIZE;
520 1.1 pk
521 1.1 pk h->pcmcia = config_found(&h->sc->sc_dev, &paa, stp4020print);
522 1.1 pk
523 1.1 pk if (h->pcmcia == NULL)
524 1.1 pk return;
525 1.1 pk
526 1.1 pk /*
527 1.1 pk * There's actually a pcmcia bus attached; initialize the slot.
528 1.1 pk */
529 1.1 pk
530 1.1 pk /*
531 1.16 martin * Clear things up before we enable status change interrupts.
532 1.16 martin * This seems to not be fully initialized by the PROM.
533 1.16 martin */
534 1.16 martin stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
535 1.16 martin stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
536 1.16 martin stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
537 1.16 martin stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
538 1.16 martin
539 1.16 martin /*
540 1.1 pk * Enable socket status change interrupts.
541 1.28 martin * We only use one common interrupt for status change
542 1.28 martin * and IO, to avoid locking issues.
543 1.1 pk */
544 1.28 martin v = STP4020_ICR0_ALL_STATUS_IE
545 1.28 martin | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
546 1.28 martin : STP4020_ICR0_SCILVL_SB0);
547 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
548 1.1 pk
549 1.35 martin /* Get live status bits from ISR0 and clear pending interrupts */
550 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
551 1.35 martin stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
552 1.35 martin
553 1.1 pk if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
554 1.1 pk return;
555 1.1 pk
556 1.1 pk pcmcia_card_attach(h->pcmcia);
557 1.1 pk h->flags |= STP4020_SOCKET_BUSY;
558 1.1 pk }
559 1.1 pk
560 1.1 pk /*
561 1.1 pk * The actual event handling thread.
562 1.1 pk */
563 1.1 pk void
564 1.57 dsl stp4020_event_thread(void *arg)
565 1.1 pk {
566 1.1 pk struct stp4020_softc *sc = arg;
567 1.1 pk struct stp4020_event *e;
568 1.1 pk int s;
569 1.1 pk
570 1.1 pk while (1) {
571 1.1 pk struct stp4020_socket *h;
572 1.1 pk int n;
573 1.1 pk
574 1.1 pk s = splhigh();
575 1.1 pk if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
576 1.1 pk splx(s);
577 1.45 martin (void)tsleep(&sc->events, PWAIT, "nellevt", 0);
578 1.1 pk continue;
579 1.1 pk }
580 1.23 lukem SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
581 1.1 pk splx(s);
582 1.1 pk
583 1.1 pk n = e->se_sock;
584 1.1 pk if (n < 0 || n >= STP4020_NSOCK)
585 1.1 pk panic("stp4020_event_thread: wayward socket number %d",
586 1.1 pk n);
587 1.1 pk
588 1.1 pk h = &sc->sc_socks[n];
589 1.1 pk switch (e->se_type) {
590 1.1 pk case STP4020_EVENT_INSERTION:
591 1.1 pk pcmcia_card_attach(h->pcmcia);
592 1.1 pk break;
593 1.1 pk case STP4020_EVENT_REMOVAL:
594 1.1 pk pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
595 1.1 pk break;
596 1.1 pk default:
597 1.1 pk panic("stp4020_event_thread: unknown event type %d",
598 1.1 pk e->se_type);
599 1.1 pk }
600 1.1 pk free(e, M_TEMP);
601 1.1 pk }
602 1.1 pk }
603 1.1 pk
604 1.1 pk void
605 1.1 pk stp4020_queue_event(sc, sock, event)
606 1.1 pk struct stp4020_softc *sc;
607 1.1 pk int sock, event;
608 1.1 pk {
609 1.1 pk struct stp4020_event *e;
610 1.1 pk int s;
611 1.1 pk
612 1.1 pk e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
613 1.1 pk if (e == NULL)
614 1.1 pk panic("stp4020_queue_event: can't allocate event");
615 1.1 pk
616 1.1 pk e->se_type = event;
617 1.1 pk e->se_sock = sock;
618 1.1 pk s = splhigh();
619 1.1 pk SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
620 1.1 pk splx(s);
621 1.1 pk wakeup(&sc->events);
622 1.1 pk }
623 1.1 pk
624 1.53 martin #ifndef SUN4U
625 1.31 martin /*
626 1.31 martin * Softinterrupt called to invoke the real driver interrupt handler.
627 1.31 martin */
628 1.31 martin static void
629 1.57 dsl stp4020_intr_dispatch(void *arg)
630 1.31 martin {
631 1.31 martin struct stp4020_socket *h = arg;
632 1.31 martin int s;
633 1.31 martin
634 1.31 martin /* invoke driver handler */
635 1.31 martin h->intrhandler(h->intrarg);
636 1.31 martin
637 1.31 martin /* enable SBUS interrupts for pcmcia interrupts again */
638 1.31 martin s = splhigh();
639 1.31 martin stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
640 1.31 martin splx(s);
641 1.31 martin }
642 1.53 martin #endif
643 1.31 martin
644 1.1 pk int
645 1.57 dsl stp4020_intr(void *arg)
646 1.1 pk {
647 1.1 pk struct stp4020_softc *sc = arg;
648 1.53 martin #ifndef SUN4U
649 1.53 martin int s;
650 1.53 martin #endif
651 1.53 martin int i, r = 0, cd_change = 0;
652 1.31 martin
653 1.31 martin
654 1.53 martin #ifndef SUN4U
655 1.31 martin /* protect hardware access by splhigh against softint */
656 1.31 martin s = splhigh();
657 1.53 martin #endif
658 1.1 pk
659 1.1 pk /*
660 1.1 pk * Check each socket for pending requests.
661 1.1 pk */
662 1.1 pk for (i = 0 ; i < STP4020_NSOCK; i++) {
663 1.1 pk struct stp4020_socket *h;
664 1.28 martin int v;
665 1.1 pk
666 1.1 pk h = &sc->sc_socks[i];
667 1.31 martin
668 1.28 martin v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
669 1.1 pk
670 1.31 martin /* Ack all interrupts at once. */
671 1.35 martin stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
672 1.1 pk
673 1.1 pk #ifdef STP4020_DEBUG
674 1.1 pk if (stp4020_debug != 0) {
675 1.1 pk char bits[64];
676 1.56 christos snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS, v);
677 1.1 pk printf("stp4020_statintr: ISR0=%s\n", bits);
678 1.1 pk }
679 1.1 pk #endif
680 1.1 pk
681 1.1 pk if ((v & STP4020_ISR0_CDCHG) != 0) {
682 1.1 pk /*
683 1.1 pk * Card status change detect
684 1.1 pk */
685 1.18 martin cd_change = 1;
686 1.18 martin r = 1;
687 1.18 martin if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
688 1.1 pk if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
689 1.1 pk stp4020_queue_event(sc, i,
690 1.1 pk STP4020_EVENT_INSERTION);
691 1.1 pk h->flags |= STP4020_SOCKET_BUSY;
692 1.1 pk }
693 1.1 pk }
694 1.1 pk if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
695 1.1 pk if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
696 1.1 pk stp4020_queue_event(sc, i,
697 1.1 pk STP4020_EVENT_REMOVAL);
698 1.1 pk h->flags &= ~STP4020_SOCKET_BUSY;
699 1.1 pk }
700 1.1 pk }
701 1.1 pk }
702 1.43 perry
703 1.28 martin if ((v & STP4020_ISR0_IOINT) != 0) {
704 1.28 martin /* we can not deny this is ours, no matter what the
705 1.28 martin card driver says. */
706 1.28 martin r = 1;
707 1.28 martin
708 1.28 martin /* It's a card interrupt */
709 1.28 martin if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
710 1.28 martin printf("stp4020[%d]: spurious interrupt?\n",
711 1.28 martin h->sock);
712 1.28 martin continue;
713 1.28 martin }
714 1.31 martin
715 1.53 martin #ifndef SUN4U
716 1.31 martin /*
717 1.43 perry * Schedule softint to invoke driver interrupt
718 1.31 martin * handler
719 1.31 martin */
720 1.31 martin if (h->softint != NULL)
721 1.53 martin sparc_softintr_schedule(h->softint);
722 1.31 martin /*
723 1.31 martin * Disable this sbus interrupt, until the soft-int
724 1.31 martin * handler had a chance to run
725 1.31 martin */
726 1.31 martin stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
727 1.53 martin #else
728 1.53 martin (*h->intrhandler)(h->intrarg);
729 1.53 martin #endif
730 1.28 martin }
731 1.1 pk
732 1.18 martin /* informational messages */
733 1.1 pk if ((v & STP4020_ISR0_BVD1CHG) != 0) {
734 1.18 martin /* ignore if this is caused by insert or removal */
735 1.18 martin if (!cd_change)
736 1.18 martin printf("stp4020[%d]: Battery change 1\n", h->sock);
737 1.15 martin r = 1;
738 1.1 pk }
739 1.1 pk
740 1.1 pk if ((v & STP4020_ISR0_BVD2CHG) != 0) {
741 1.18 martin /* ignore if this is caused by insert or removal */
742 1.18 martin if (!cd_change)
743 1.18 martin printf("stp4020[%d]: Battery change 2\n", h->sock);
744 1.15 martin r = 1;
745 1.1 pk }
746 1.1 pk
747 1.36 martin if ((v & STP4020_ISR0_SCINT) != 0) {
748 1.36 martin DPRINTF(("stp4020[%d]: status change\n", h->sock));
749 1.36 martin r = 1;
750 1.36 martin }
751 1.36 martin
752 1.1 pk if ((v & STP4020_ISR0_RDYCHG) != 0) {
753 1.18 martin DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
754 1.15 martin r = 1;
755 1.1 pk }
756 1.1 pk
757 1.1 pk if ((v & STP4020_ISR0_WPCHG) != 0) {
758 1.18 martin DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
759 1.15 martin r = 1;
760 1.1 pk }
761 1.1 pk
762 1.1 pk if ((v & STP4020_ISR0_PCTO) != 0) {
763 1.18 martin DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
764 1.15 martin r = 1;
765 1.1 pk }
766 1.18 martin
767 1.35 martin if ((v & ~STP4020_ISR0_LIVE) && r == 0)
768 1.35 martin printf("stp4020[%d]: unhandled interrupt: 0x%x\n", h->sock, v);
769 1.35 martin
770 1.1 pk }
771 1.53 martin #ifndef SUN4U
772 1.31 martin splx(s);
773 1.53 martin #endif
774 1.1 pk
775 1.1 pk return (r);
776 1.1 pk }
777 1.1 pk
778 1.16 martin /*
779 1.16 martin * The function gets the sbus speed and a access time and calculates
780 1.16 martin * values for the CMDLNG and CMDDLAY registers.
781 1.16 martin */
782 1.15 martin static void
783 1.44 jdc stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay)
784 1.1 pk {
785 1.16 martin int result;
786 1.16 martin
787 1.16 martin if (ns < STP4020_MEM_SPEED_MIN)
788 1.16 martin ns = STP4020_MEM_SPEED_MIN;
789 1.16 martin else if (ns > STP4020_MEM_SPEED_MAX)
790 1.16 martin ns = STP4020_MEM_SPEED_MAX;
791 1.16 martin result = ns*(bus_speed/1000);
792 1.16 martin if (result % 1000000)
793 1.16 martin result = result/1000000 + 1;
794 1.16 martin else
795 1.16 martin result /= 1000000;
796 1.16 martin *length = result;
797 1.16 martin
798 1.16 martin /* the sbus frequency range is limited, so we can keep this simple */
799 1.44 jdc *cmd_delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
800 1.16 martin }
801 1.15 martin
802 1.16 martin static void
803 1.16 martin stp4020_map_window(struct stp4020_socket *h, int win, int speed)
804 1.16 martin {
805 1.44 jdc int v, length, cmd_delay;
806 1.15 martin
807 1.15 martin /*
808 1.16 martin * According to the PC Card standard 300ns access timing should be
809 1.16 martin * used for attribute memory access. Our pcmcia framework does not
810 1.16 martin * seem to propagate timing information, so we use that
811 1.16 martin * everywhere.
812 1.15 martin */
813 1.44 jdc stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &cmd_delay);
814 1.1 pk
815 1.1 pk /*
816 1.15 martin * Fill in the Address Space Select and Base Address
817 1.15 martin * fields of this windows control register 0.
818 1.1 pk */
819 1.44 jdc v = ((cmd_delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
820 1.16 martin | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
821 1.15 martin switch (win) {
822 1.15 martin case STP_WIN_ATTR:
823 1.15 martin v |= STP4020_WCR0_ASPSEL_AM;
824 1.15 martin break;
825 1.15 martin case STP_WIN_MEM:
826 1.15 martin v |= STP4020_WCR0_ASPSEL_CM;
827 1.15 martin break;
828 1.15 martin case STP_WIN_IO:
829 1.15 martin v |= STP4020_WCR0_ASPSEL_IO;
830 1.15 martin break;
831 1.15 martin }
832 1.15 martin v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
833 1.15 martin stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
834 1.16 martin stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
835 1.15 martin }
836 1.1 pk
837 1.15 martin int
838 1.57 dsl stp4020_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size, struct pcmcia_mem_handle *pcmhp)
839 1.15 martin {
840 1.15 martin struct stp4020_socket *h = (struct stp4020_socket *)pch;
841 1.1 pk
842 1.15 martin /* we can not do much here, defere work to _mem_map */
843 1.33 martin pcmhp->memt = h->pcmciat;
844 1.1 pk pcmhp->size = size;
845 1.19 martin pcmhp->addr = 0;
846 1.19 martin pcmhp->mhandle = 0;
847 1.19 martin pcmhp->realsize = size;
848 1.1 pk
849 1.1 pk return (0);
850 1.1 pk }
851 1.1 pk
852 1.1 pk void
853 1.57 dsl stp4020_chip_mem_free(pcmcia_chipset_handle_t pch, struct pcmcia_mem_handle *pcmhp)
854 1.1 pk {
855 1.1 pk }
856 1.1 pk
857 1.1 pk int
858 1.57 dsl stp4020_chip_mem_map(pcmcia_chipset_handle_t pch, int kind, bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp, bus_size_t *offsetp, int *windowp)
859 1.1 pk {
860 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
861 1.15 martin int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
862 1.8 joda
863 1.33 martin pcmhp->memt = h->pcmciat;
864 1.33 martin bus_space_subregion(h->pcmciat, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
865 1.34 martin #ifdef SUN4U
866 1.34 martin if ((u_int8_t)pcmhp->memh._asi == ASI_PHYS_NON_CACHED)
867 1.34 martin pcmhp->memh._asi = ASI_PHYS_NON_CACHED_LITTLE;
868 1.34 martin else if ((u_int8_t)pcmhp->memh._asi == ASI_PRIMARY)
869 1.34 martin pcmhp->memh._asi = ASI_PRIMARY_LITTLE;
870 1.34 martin #endif
871 1.19 martin pcmhp->size = size;
872 1.19 martin pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
873 1.15 martin *offsetp = 0;
874 1.15 martin *windowp = 0;
875 1.1 pk
876 1.1 pk return (0);
877 1.1 pk }
878 1.1 pk
879 1.1 pk void
880 1.57 dsl stp4020_chip_mem_unmap(pcmcia_chipset_handle_t pch, int win)
881 1.1 pk {
882 1.1 pk }
883 1.1 pk
884 1.1 pk int
885 1.57 dsl stp4020_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start, bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
886 1.1 pk {
887 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
888 1.1 pk
889 1.33 martin pcihp->iot = h->pcmciat;
890 1.15 martin pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
891 1.15 martin return 0;
892 1.1 pk }
893 1.1 pk
894 1.1 pk void
895 1.57 dsl stp4020_chip_io_free(pcmcia_chipset_handle_t pch, struct pcmcia_io_handle *pcihp)
896 1.1 pk {
897 1.1 pk }
898 1.1 pk
899 1.1 pk int
900 1.57 dsl stp4020_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
901 1.1 pk {
902 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
903 1.1 pk
904 1.33 martin pcihp->iot = h->pcmciat;
905 1.33 martin bus_space_subregion(h->pcmciat, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
906 1.34 martin #ifdef SUN4U
907 1.34 martin if ((u_int8_t)pcihp->ioh._asi == ASI_PHYS_NON_CACHED)
908 1.34 martin pcihp->ioh._asi = ASI_PHYS_NON_CACHED_LITTLE;
909 1.34 martin else if ((u_int8_t)pcihp->ioh._asi == ASI_PRIMARY)
910 1.34 martin pcihp->ioh._asi = ASI_PRIMARY_LITTLE;
911 1.34 martin #endif
912 1.15 martin *windowp = 0;
913 1.15 martin return 0;
914 1.1 pk }
915 1.1 pk
916 1.1 pk void
917 1.57 dsl stp4020_chip_io_unmap(pcmcia_chipset_handle_t pch, int win)
918 1.1 pk {
919 1.1 pk }
920 1.1 pk
921 1.1 pk void
922 1.57 dsl stp4020_chip_socket_enable(pcmcia_chipset_handle_t pch)
923 1.1 pk {
924 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
925 1.18 martin int i, v;
926 1.1 pk
927 1.1 pk /* this bit is mostly stolen from pcic_attach_card */
928 1.1 pk
929 1.1 pk /* Power down the socket to reset it, clear the card reset pin */
930 1.18 martin stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
931 1.1 pk
932 1.1 pk /*
933 1.1 pk * wait 300ms until power fails (Tpf). Then, wait 100ms since
934 1.1 pk * we are changing Vcc (Toff).
935 1.1 pk */
936 1.46 martin stp4020_delay(h->sc, 300 + 100);
937 1.1 pk
938 1.1 pk /* Power up the socket */
939 1.18 martin v = STP4020_ICR1_MSTPWR;
940 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
941 1.1 pk
942 1.1 pk /*
943 1.1 pk * wait 100ms until power raise (Tpr) and 20ms to become
944 1.1 pk * stable (Tsu(Vcc)).
945 1.1 pk */
946 1.46 martin stp4020_delay(h->sc, 100 + 20);
947 1.1 pk
948 1.18 martin v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
949 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
950 1.1 pk
951 1.1 pk /*
952 1.1 pk * hold RESET at least 10us.
953 1.1 pk */
954 1.1 pk delay(10);
955 1.1 pk
956 1.40 mycroft /* Clear reset flag, set to memory mode */
957 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
958 1.40 mycroft v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
959 1.40 mycroft STP4020_ICR0_SPKREN);
960 1.1 pk v &= ~STP4020_ICR0_RESET;
961 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
962 1.1 pk
963 1.1 pk /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
964 1.46 martin stp4020_delay(h->sc, 20);
965 1.1 pk
966 1.1 pk /* Wait for the chip to finish initializing (5 seconds max) */
967 1.1 pk for (i = 10000; i > 0; i--) {
968 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
969 1.1 pk if ((v & STP4020_ISR0_RDYST) != 0)
970 1.1 pk break;
971 1.1 pk delay(500);
972 1.1 pk }
973 1.1 pk if (i <= 0) {
974 1.1 pk char bits[64];
975 1.56 christos snprintb(bits, sizeof(bits),
976 1.56 christos STP4020_ISR0_IOBITS,
977 1.56 christos stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
978 1.1 pk printf("stp4020_chip_socket_enable: not ready: status %s\n",
979 1.1 pk bits);
980 1.1 pk return;
981 1.1 pk }
982 1.39 mycroft }
983 1.1 pk
984 1.39 mycroft void
985 1.57 dsl stp4020_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
986 1.39 mycroft {
987 1.39 mycroft struct stp4020_socket *h = (struct stp4020_socket *)pch;
988 1.39 mycroft int v;
989 1.1 pk
990 1.1 pk /*
991 1.18 martin * Check the card type.
992 1.18 martin * Enable socket I/O interrupts for IO cards.
993 1.1 pk */
994 1.39 mycroft v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
995 1.41 mycroft v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
996 1.41 mycroft STP4020_ICR0_SPKREN);
997 1.39 mycroft if (type == PCMCIA_IFTYPE_IO) {
998 1.18 martin v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
999 1.28 martin |STP4020_ICR0_SPKREN;
1000 1.28 martin v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
1001 1.28 martin : STP4020_ICR0_IOILVL_SB0;
1002 1.53 martin #ifndef SUN4U
1003 1.31 martin h->int_enable = v;
1004 1.31 martin h->int_disable = v & ~STP4020_ICR0_IOIE;
1005 1.53 martin #endif
1006 1.54 cegger DPRINTF(("%s: configuring card for IO useage\n", device_xname(&h->sc->sc_dev)));
1007 1.18 martin } else {
1008 1.18 martin v |= STP4020_ICR0_IFTYPE_MEM;
1009 1.53 martin #ifndef SUN4U
1010 1.35 martin h->int_enable = h->int_disable = v;
1011 1.53 martin #endif
1012 1.54 cegger DPRINTF(("%s: configuring card for IO useage\n", device_xname(&h->sc->sc_dev)));
1013 1.54 cegger DPRINTF(("%s: configuring card for MEM ONLY useage\n", device_xname(&h->sc->sc_dev)));
1014 1.18 martin }
1015 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
1016 1.1 pk }
1017 1.1 pk
1018 1.1 pk void
1019 1.57 dsl stp4020_chip_socket_disable(pcmcia_chipset_handle_t pch)
1020 1.1 pk {
1021 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
1022 1.1 pk int v;
1023 1.1 pk
1024 1.1 pk /*
1025 1.1 pk * Disable socket I/O interrupts.
1026 1.1 pk */
1027 1.1 pk v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
1028 1.40 mycroft v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
1029 1.40 mycroft STP4020_ICR0_SPKREN);
1030 1.1 pk stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
1031 1.1 pk
1032 1.1 pk /* Power down the socket */
1033 1.18 martin stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
1034 1.1 pk
1035 1.1 pk /*
1036 1.1 pk * wait 300ms until power fails (Tpf).
1037 1.1 pk */
1038 1.46 martin stp4020_delay(h->sc, 300);
1039 1.1 pk }
1040 1.1 pk
1041 1.1 pk void *
1042 1.1 pk stp4020_chip_intr_establish(pch, pf, ipl, handler, arg)
1043 1.1 pk pcmcia_chipset_handle_t pch;
1044 1.1 pk struct pcmcia_function *pf;
1045 1.1 pk int ipl;
1046 1.42 perry int (*handler)(void *);
1047 1.1 pk void *arg;
1048 1.1 pk {
1049 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
1050 1.1 pk
1051 1.31 martin /* only one interrupt handler per slot */
1052 1.31 martin if (h->intrhandler != NULL) return NULL;
1053 1.31 martin
1054 1.1 pk h->intrhandler = handler;
1055 1.1 pk h->intrarg = arg;
1056 1.53 martin #ifndef SUN4U
1057 1.53 martin if (h->sc->sc_use_softint) {
1058 1.53 martin h->softint = sparc_softintr_establish(ipl, stp4020_intr_dispatch, h);
1059 1.53 martin return h->softint;
1060 1.53 martin }
1061 1.53 martin #endif
1062 1.53 martin return h;
1063 1.1 pk }
1064 1.1 pk
1065 1.1 pk void
1066 1.57 dsl stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
1067 1.1 pk {
1068 1.1 pk struct stp4020_socket *h = (struct stp4020_socket *)pch;
1069 1.1 pk
1070 1.1 pk h->intrhandler = NULL;
1071 1.1 pk h->intrarg = NULL;
1072 1.53 martin #ifndef SUN4U
1073 1.31 martin if (h->softint) {
1074 1.53 martin sparc_softintr_disestablish(h->softint);
1075 1.31 martin h->softint = NULL;
1076 1.31 martin }
1077 1.53 martin #endif
1078 1.1 pk }
1079 1.1 pk
1080 1.1 pk /*
1081 1.1 pk * Delay and possibly yield CPU.
1082 1.1 pk * XXX - assumes a context
1083 1.1 pk */
1084 1.1 pk void
1085 1.57 dsl stp4020_delay(struct stp4020_softc *sc, unsigned int ms)
1086 1.1 pk {
1087 1.46 martin unsigned int ticks = mstohz(ms);
1088 1.1 pk
1089 1.1 pk if (cold || ticks == 0) {
1090 1.1 pk delay(ms);
1091 1.1 pk return;
1092 1.1 pk }
1093 1.1 pk
1094 1.1 pk #ifdef DIAGNOSTIC
1095 1.1 pk if (ticks > 60*hz)
1096 1.1 pk panic("stp4020: preposterous delay: %u", ticks);
1097 1.1 pk #endif
1098 1.46 martin tsleep(sc, 0, "nelldel", ticks);
1099 1.1 pk }
1100 1.6 pk
1101 1.6 pk #ifdef STP4020_DEBUG
1102 1.6 pk void
1103 1.57 dsl stp4020_dump_regs(struct stp4020_socket *h)
1104 1.6 pk {
1105 1.6 pk char bits[64];
1106 1.6 pk /*
1107 1.6 pk * Dump control and status registers.
1108 1.6 pk */
1109 1.6 pk printf("socket[%d] registers:\n", h->sock);
1110 1.56 christos snprintb(bits, sizeof(bits), STP4020_ICR0_BITS,
1111 1.56 christos stp4020_rd_sockctl(h, STP4020_ICR0_IDX));
1112 1.6 pk printf("\tICR0=%s\n", bits);
1113 1.6 pk
1114 1.56 christos snprintb(bits, sizeof(bits), STP4020_ICR1_BITS,
1115 1.56 christos stp4020_rd_sockctl(h, STP4020_ICR1_IDX));
1116 1.6 pk printf("\tICR1=%s\n", bits);
1117 1.6 pk
1118 1.56 christos snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS,
1119 1.56 christos stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
1120 1.6 pk printf("\tISR0=%s\n", bits);
1121 1.6 pk
1122 1.56 christos snprintb(bits, sizeof(bits), STP4020_ISR1_BITS,
1123 1.56 christos stp4020_rd_sockctl(h, STP4020_ISR1_IDX));
1124 1.6 pk printf("\tISR1=%s\n", bits);
1125 1.6 pk }
1126 1.6 pk #endif /* STP4020_DEBUG */
1127