Home | History | Annotate | Line # | Download | only in sbus
stp4020.c revision 1.66.2.1
      1  1.66.2.1      yamt /*	$NetBSD: stp4020.c,v 1.66.2.1 2012/10/30 17:22:01 yamt Exp $ */
      2       1.1        pk 
      3       1.1        pk /*-
      4       1.1        pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1        pk  * All rights reserved.
      6       1.1        pk  *
      7       1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1        pk  * by Paul Kranenburg.
      9       1.1        pk  *
     10       1.1        pk  * Redistribution and use in source and binary forms, with or without
     11       1.1        pk  * modification, are permitted provided that the following conditions
     12       1.1        pk  * are met:
     13       1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        pk  *    documentation and/or other materials provided with the distribution.
     18       1.1        pk  *
     19       1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1        pk  */
     31       1.1        pk 
     32       1.1        pk /*
     33       1.1        pk  * STP4020: SBus/PCMCIA bridge supporting two Type-3 PCMCIA cards.
     34       1.1        pk  */
     35      1.12     lukem 
     36      1.12     lukem #include <sys/cdefs.h>
     37  1.66.2.1      yamt __KERNEL_RCSID(0, "$NetBSD: stp4020.c,v 1.66.2.1 2012/10/30 17:22:01 yamt Exp $");
     38       1.1        pk 
     39       1.1        pk #include <sys/param.h>
     40       1.1        pk #include <sys/systm.h>
     41       1.1        pk #include <sys/errno.h>
     42       1.1        pk #include <sys/malloc.h>
     43      1.15    martin #include <sys/extent.h>
     44       1.1        pk #include <sys/proc.h>
     45       1.1        pk #include <sys/kernel.h>
     46       1.1        pk #include <sys/kthread.h>
     47       1.1        pk #include <sys/device.h>
     48      1.51        ad #include <sys/intr.h>
     49       1.1        pk 
     50       1.1        pk #include <dev/pcmcia/pcmciareg.h>
     51       1.1        pk #include <dev/pcmcia/pcmciavar.h>
     52       1.1        pk #include <dev/pcmcia/pcmciachip.h>
     53       1.1        pk 
     54      1.52        ad #include <sys/bus.h>
     55       1.1        pk 
     56       1.1        pk #include <dev/sbus/sbusvar.h>
     57       1.1        pk #include <dev/sbus/stp4020reg.h>
     58       1.1        pk 
     59       1.1        pk #define STP4020_DEBUG 1	/* XXX-temp */
     60       1.1        pk 
     61      1.15    martin /*
     62      1.15    martin  * We use the three available windows per socket in a simple, fixed
     63      1.15    martin  * arrangement. Each window maps (at full 1 MB size) one of the pcmcia
     64      1.15    martin  * spaces into sbus space.
     65      1.15    martin  */
     66      1.15    martin #define STP_WIN_ATTR	0	/* index of the attribute memory space window */
     67      1.15    martin #define	STP_WIN_MEM	1	/* index of the common memory space window */
     68      1.15    martin #define	STP_WIN_IO	2	/* index of the io space window */
     69      1.15    martin 
     70      1.15    martin 
     71       1.1        pk #if defined(STP4020_DEBUG)
     72       1.1        pk int stp4020_debug = 0;
     73       1.1        pk #define DPRINTF(x)	do { if (stp4020_debug) printf x; } while(0)
     74       1.1        pk #else
     75       1.1        pk #define DPRINTF(x)
     76       1.1        pk #endif
     77       1.1        pk 
     78       1.1        pk /*
     79       1.1        pk  * Event queue; events detected in an interrupt context go here
     80       1.1        pk  * awaiting attention from our event handling thread.
     81       1.1        pk  */
     82       1.1        pk struct stp4020_event {
     83       1.1        pk 	SIMPLEQ_ENTRY(stp4020_event) se_q;
     84       1.1        pk 	int	se_type;
     85       1.1        pk 	int	se_sock;
     86       1.1        pk };
     87       1.1        pk /* Defined event types */
     88       1.1        pk #define STP4020_EVENT_INSERTION	0
     89       1.1        pk #define STP4020_EVENT_REMOVAL	1
     90       1.1        pk 
     91       1.1        pk /*
     92       1.1        pk  * Per socket data.
     93       1.1        pk  */
     94       1.1        pk struct stp4020_socket {
     95       1.1        pk 	struct stp4020_softc	*sc;	/* Back link */
     96       1.1        pk 	int		flags;
     97       1.1        pk #define STP4020_SOCKET_BUSY	0x0001
     98       1.1        pk 	int		sock;		/* Socket number (0 or 1) */
     99      1.28    martin 	int		sbus_intno;	/* Do we use first (0) or second (1)
    100      1.28    martin 					   interrupt? */
    101      1.53    martin #ifndef SUN4U
    102      1.31    martin 	int		int_enable;	/* ICR0 value for interrupt enabled */
    103      1.31    martin 	int		int_disable;	/* ICR0 value for interrupt disabled */
    104      1.53    martin #endif
    105      1.33    martin 	bus_space_tag_t	tag;		/* socket control io	*/
    106      1.33    martin 	bus_space_handle_t	regs;	/*  space		*/
    107      1.33    martin 	bus_space_tag_t	pcmciat;	/* io space for pcmcia  */
    108  1.66.2.1      yamt 	device_t	pcmcia;		/* Associated PCMCIA device */
    109       1.1        pk 	int		(*intrhandler)	/* Card driver interrupt handler */
    110      1.42     perry 			   (void *);
    111       1.1        pk 	void		*intrarg;	/* Card interrupt handler argument */
    112      1.53    martin #ifndef SUN4U
    113      1.31    martin 	void		*softint;	/* cookie for the softintr */
    114      1.53    martin #endif
    115      1.31    martin 
    116       1.1        pk 	struct {
    117       1.1        pk 		bus_space_handle_t	winaddr;/* this window's address */
    118       1.1        pk 	} windows[STP4020_NWIN];
    119       1.1        pk 
    120       1.1        pk };
    121       1.1        pk 
    122       1.1        pk struct stp4020_softc {
    123      1.65       mrg 	device_t		sc_dev;
    124       1.1        pk 	pcmcia_chipset_tag_t	sc_pct;	/* Chipset methods */
    125       1.1        pk 
    126      1.50        ad 	struct lwp	*event_thread;		/* event handling thread */
    127       1.1        pk 	SIMPLEQ_HEAD(, stp4020_event)	events;	/* Pending events for thread */
    128       1.1        pk 
    129       1.1        pk 	struct stp4020_socket sc_socks[STP4020_NSOCK];
    130      1.53    martin #ifndef SUN4U
    131      1.53    martin 	bool		sc_use_softint;
    132      1.53    martin #endif
    133       1.1        pk };
    134       1.1        pk 
    135       1.1        pk 
    136      1.42     perry static int	stp4020print(void *, const char *);
    137      1.61    cegger static int	stp4020match(device_t, cfdata_t, void *);
    138      1.61    cegger static void	stp4020attach(device_t, device_t, void *);
    139      1.42     perry static int	stp4020_intr(void *);
    140      1.16    martin static void	stp4020_map_window(struct stp4020_socket *h, int win, int speed);
    141      1.44       jdc static void	stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay);
    142      1.53    martin #ifndef SUN4U
    143      1.31    martin static void	stp4020_intr_dispatch(void *arg);
    144      1.53    martin #endif
    145       1.1        pk 
    146      1.65       mrg CFATTACH_DECL_NEW(nell, sizeof(struct stp4020_softc),
    147      1.27   thorpej     stp4020match, stp4020attach, NULL, NULL);
    148       1.1        pk 
    149       1.6        pk #ifdef STP4020_DEBUG
    150      1.42     perry static void	stp4020_dump_regs(struct stp4020_socket *);
    151       1.6        pk #endif
    152       1.1        pk 
    153      1.42     perry static int	stp4020_rd_sockctl(struct stp4020_socket *, int);
    154      1.42     perry static void	stp4020_wr_sockctl(struct stp4020_socket *, int, int);
    155      1.42     perry static int	stp4020_rd_winctl(struct stp4020_socket *, int, int);
    156      1.42     perry static void	stp4020_wr_winctl(struct stp4020_socket *, int, int, int);
    157      1.42     perry 
    158      1.46    martin void	stp4020_delay(struct stp4020_softc *sc, unsigned int);
    159      1.42     perry void	stp4020_attach_socket(struct stp4020_socket *, int);
    160      1.42     perry void	stp4020_event_thread(void *);
    161      1.42     perry void	stp4020_queue_event(struct stp4020_softc *, int, int);
    162      1.42     perry 
    163      1.42     perry int	stp4020_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    164      1.42     perry 				    struct pcmcia_mem_handle *);
    165      1.42     perry void	stp4020_chip_mem_free(pcmcia_chipset_handle_t,
    166      1.42     perry 				   struct pcmcia_mem_handle *);
    167      1.42     perry int	stp4020_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    168       1.1        pk 				  bus_size_t, struct pcmcia_mem_handle *,
    169      1.42     perry 				  bus_size_t *, int *);
    170      1.42     perry void	stp4020_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    171       1.1        pk 
    172      1.42     perry int	stp4020_chip_io_alloc(pcmcia_chipset_handle_t,
    173       1.1        pk 				   bus_addr_t, bus_size_t, bus_size_t,
    174      1.42     perry 				   struct pcmcia_io_handle *);
    175      1.42     perry void	stp4020_chip_io_free(pcmcia_chipset_handle_t,
    176      1.42     perry 				  struct pcmcia_io_handle *);
    177      1.42     perry int	stp4020_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    178      1.42     perry 				 bus_size_t, struct pcmcia_io_handle *, int *);
    179      1.42     perry void	stp4020_chip_io_unmap(pcmcia_chipset_handle_t, int);
    180      1.42     perry 
    181      1.42     perry void	stp4020_chip_socket_enable(pcmcia_chipset_handle_t);
    182      1.42     perry void	stp4020_chip_socket_disable(pcmcia_chipset_handle_t);
    183      1.42     perry void	stp4020_chip_socket_settype(pcmcia_chipset_handle_t, int);
    184      1.42     perry void	*stp4020_chip_intr_establish(pcmcia_chipset_handle_t,
    185       1.1        pk 					  struct pcmcia_function *, int,
    186      1.42     perry 					  int (*)(void *), void *);
    187      1.42     perry void	stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    188       1.1        pk 
    189       1.1        pk /* Our PCMCIA chipset methods */
    190       1.1        pk static struct pcmcia_chip_functions stp4020_functions = {
    191       1.1        pk 	stp4020_chip_mem_alloc,
    192       1.1        pk 	stp4020_chip_mem_free,
    193       1.1        pk 	stp4020_chip_mem_map,
    194       1.1        pk 	stp4020_chip_mem_unmap,
    195       1.1        pk 
    196       1.1        pk 	stp4020_chip_io_alloc,
    197       1.1        pk 	stp4020_chip_io_free,
    198       1.1        pk 	stp4020_chip_io_map,
    199       1.1        pk 	stp4020_chip_io_unmap,
    200       1.1        pk 
    201       1.1        pk 	stp4020_chip_intr_establish,
    202       1.1        pk 	stp4020_chip_intr_disestablish,
    203       1.1        pk 
    204       1.1        pk 	stp4020_chip_socket_enable,
    205      1.39   mycroft 	stp4020_chip_socket_disable,
    206      1.39   mycroft 	stp4020_chip_socket_settype,
    207      1.49       jdc 	NULL
    208       1.1        pk };
    209       1.1        pk 
    210       1.1        pk 
    211      1.47     perry static inline int
    212      1.57       dsl stp4020_rd_sockctl(struct stp4020_socket *h, int idx)
    213       1.1        pk {
    214       1.1        pk 	int o = ((STP4020_SOCKREGS_SIZE * (h->sock)) + idx);
    215       1.1        pk 	return (bus_space_read_2(h->tag, h->regs, o));
    216       1.1        pk }
    217       1.1        pk 
    218      1.47     perry static inline void
    219      1.57       dsl stp4020_wr_sockctl(struct stp4020_socket *h, int idx, int v)
    220       1.1        pk {
    221       1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) + idx;
    222       1.1        pk 	bus_space_write_2(h->tag, h->regs, o, v);
    223       1.1        pk }
    224       1.1        pk 
    225      1.47     perry static inline int
    226      1.57       dsl stp4020_rd_winctl(struct stp4020_socket *h, int win, int idx)
    227       1.1        pk {
    228       1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    229       1.1        pk 		(STP4020_WINREGS_SIZE * win) + idx;
    230       1.1        pk 	return (bus_space_read_2(h->tag, h->regs, o));
    231       1.1        pk }
    232       1.1        pk 
    233      1.47     perry static inline void
    234      1.57       dsl stp4020_wr_winctl(struct stp4020_socket *h, int win, int idx, int v)
    235       1.1        pk {
    236       1.1        pk 	int o = (STP4020_SOCKREGS_SIZE * (h->sock)) +
    237       1.1        pk 		(STP4020_WINREGS_SIZE * win) + idx;
    238       1.1        pk 
    239       1.1        pk 	bus_space_write_2(h->tag, h->regs, o, v);
    240       1.1        pk }
    241       1.1        pk 
    242      1.33    martin #ifndef SUN4U	/* XXX - move to SBUS machdep function? */
    243      1.33    martin 
    244      1.64   tsutsui static	uint16_t stp4020_read_2(bus_space_tag_t,
    245      1.64   tsutsui 				bus_space_handle_t,
    246      1.64   tsutsui 				bus_size_t);
    247      1.64   tsutsui static	uint32_t stp4020_read_4(bus_space_tag_t,
    248      1.64   tsutsui 				bus_space_handle_t,
    249      1.64   tsutsui 				bus_size_t);
    250      1.64   tsutsui static	uint64_t stp4020_read_8(bus_space_tag_t,
    251      1.64   tsutsui 				bus_space_handle_t,
    252      1.64   tsutsui 				bus_size_t);
    253      1.32       mrg static	void	stp4020_write_2(bus_space_tag_t,
    254      1.32       mrg 				bus_space_handle_t,
    255      1.32       mrg 				bus_size_t,
    256      1.64   tsutsui 				uint16_t);
    257      1.32       mrg static	void	stp4020_write_4(bus_space_tag_t,
    258      1.32       mrg 				bus_space_handle_t,
    259      1.32       mrg 				bus_size_t,
    260      1.64   tsutsui 				uint32_t);
    261      1.32       mrg static	void	stp4020_write_8(bus_space_tag_t,
    262      1.32       mrg 				bus_space_handle_t,
    263      1.32       mrg 				bus_size_t,
    264      1.64   tsutsui 				uint64_t);
    265      1.32       mrg 
    266      1.64   tsutsui static uint16_t
    267      1.57       dsl stp4020_read_2(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
    268      1.32       mrg {
    269      1.64   tsutsui 	return (le16toh(*(volatile uint16_t *)(handle + offset)));
    270      1.32       mrg }
    271      1.32       mrg 
    272      1.64   tsutsui static uint32_t
    273      1.57       dsl stp4020_read_4(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
    274      1.32       mrg {
    275      1.64   tsutsui 	return (le32toh(*(volatile uint32_t *)(handle + offset)));
    276      1.32       mrg }
    277      1.32       mrg 
    278      1.64   tsutsui static uint64_t
    279      1.57       dsl stp4020_read_8(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset)
    280      1.32       mrg {
    281      1.64   tsutsui 	return (le64toh(*(volatile uint64_t *)(handle + offset)));
    282      1.32       mrg }
    283      1.32       mrg 
    284      1.32       mrg static void
    285      1.64   tsutsui stp4020_write_2(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, uint16_t value)
    286      1.32       mrg {
    287      1.64   tsutsui 	(*(volatile uint16_t *)(handle + offset)) = htole16(value);
    288      1.32       mrg }
    289      1.32       mrg 
    290      1.32       mrg static void
    291      1.64   tsutsui stp4020_write_4(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, uint32_t value)
    292      1.32       mrg {
    293      1.64   tsutsui 	(*(volatile uint32_t *)(handle + offset)) = htole32(value);
    294      1.32       mrg }
    295      1.32       mrg 
    296      1.32       mrg static void
    297      1.64   tsutsui stp4020_write_8(bus_space_tag_t space, bus_space_handle_t handle, bus_size_t offset, uint64_t value)
    298      1.32       mrg {
    299      1.64   tsutsui 	(*(volatile uint64_t *)(handle + offset)) = htole64(value);
    300      1.32       mrg }
    301      1.33    martin #endif	/* SUN4U */
    302       1.1        pk 
    303       1.1        pk int
    304      1.57       dsl stp4020print(void *aux, const char *busname)
    305       1.1        pk {
    306       1.4        pk 	struct pcmciabus_attach_args *paa = aux;
    307       1.3        pk 	struct stp4020_socket *h = paa->pch;
    308       1.3        pk 
    309      1.30   thorpej 	aprint_normal(" socket %d", h->sock);
    310       1.1        pk 	return (UNCONF);
    311       1.1        pk }
    312       1.1        pk 
    313       1.1        pk int
    314      1.61    cegger stp4020match(device_t parent, cfdata_t cf, void *aux)
    315       1.1        pk {
    316       1.1        pk 	struct sbus_attach_args *sa = aux;
    317       1.1        pk 
    318       1.2        pk 	return (strcmp("SUNW,pcmcia", sa->sa_name) == 0);
    319       1.1        pk }
    320       1.1        pk 
    321       1.1        pk /*
    322       1.1        pk  * Attach all the sub-devices we can find
    323       1.1        pk  */
    324       1.1        pk void
    325      1.61    cegger stp4020attach(device_t parent, device_t self, void *aux)
    326       1.1        pk {
    327       1.1        pk 	struct sbus_attach_args *sa = aux;
    328      1.63   tsutsui 	struct stp4020_softc *sc = device_private(self);
    329      1.32       mrg 	bus_space_tag_t tag;
    330      1.53    martin 	int rev, i, sbus_intno, hw_ipl;
    331       1.1        pk 	bus_space_handle_t bh;
    332       1.1        pk 
    333      1.65       mrg 	sc->sc_dev = self;
    334      1.65       mrg 
    335       1.1        pk 	/* Transfer bus tags */
    336      1.37    martin #ifdef SUN4U
    337      1.37    martin 	tag = sa->sa_bustag;
    338      1.37    martin #else
    339      1.38        pk 	tag = bus_space_tag_alloc(sa->sa_bustag, sc);
    340      1.38        pk 	if (tag == NULL) {
    341      1.54    cegger 		aprint_error_dev(self, "attach: out of memory\n");
    342      1.38        pk 		return;
    343      1.38        pk 	}
    344      1.32       mrg 	tag->sparc_read_2 = stp4020_read_2;
    345      1.32       mrg 	tag->sparc_read_4 = stp4020_read_4;
    346      1.32       mrg 	tag->sparc_read_8 = stp4020_read_8;
    347      1.32       mrg 	tag->sparc_write_2 = stp4020_write_2;
    348      1.32       mrg 	tag->sparc_write_4 = stp4020_write_4;
    349      1.32       mrg 	tag->sparc_write_8 = stp4020_write_8;
    350      1.38        pk #endif	/* SUN4U */
    351       1.1        pk 
    352      1.53    martin 	/* check interrupt options, decide if we need a softint */
    353      1.53    martin #ifdef SUN4U
    354      1.53    martin 	/*
    355      1.53    martin 	 * On sparc64 the hardware interrupt priority does not restrict
    356      1.53    martin 	 * the IPL we run our interrupt handler on, so we can always just
    357      1.53    martin 	 * use the first interrupt and reqest the handler to run at
    358      1.53    martin 	 * IPL_VM.
    359      1.53    martin 	 */
    360      1.53    martin 	sbus_intno = 0;
    361      1.53    martin 	hw_ipl = IPL_VM;
    362      1.53    martin #else
    363      1.53    martin 	/*
    364      1.53    martin 	 * We need to check if one of the available interrupts has
    365      1.53    martin 	 * a priority that allows us to establish a handler at IPL_VM.
    366      1.53    martin 	 * If not (hard to imagine), use a soft interrupt.
    367      1.53    martin 	 */
    368      1.53    martin 	sbus_intno = -1;
    369      1.53    martin 	for (i = 0; i < sa->sa_nintr; i++) {
    370      1.53    martin 		struct sbus_softc *bus =
    371      1.53    martin 			(struct sbus_softc *) sa->sa_bustag->cookie;
    372      1.53    martin 		int ipl = bus->sc_intr2ipl[sa->sa_intr[i].oi_pri];
    373      1.53    martin 		if (ipl <= IPL_VM) {
    374      1.53    martin 			sbus_intno = i;
    375      1.53    martin 			sc->sc_use_softint = false;
    376      1.53    martin 			hw_ipl = IPL_VM;
    377      1.53    martin 			break;
    378      1.53    martin 		}
    379      1.53    martin 	}
    380      1.53    martin 	if (sbus_intno == -1) {
    381      1.53    martin 		/*
    382      1.53    martin 		 * We have not found a usable hardware interrupt - so
    383      1.53    martin 		 * use a softint to bounce to the proper IPL.
    384      1.53    martin 		 */
    385      1.53    martin 		printf("no usable HW interrupt found, using softint\n");
    386      1.53    martin 		sbus_intno = 0;
    387      1.53    martin 		sc->sc_use_softint = true;
    388      1.53    martin 		hw_ipl = IPL_NONE;
    389      1.53    martin 	}
    390      1.53    martin #endif
    391      1.53    martin 
    392       1.1        pk 	/* Set up per-socket static initialization */
    393       1.1        pk 	sc->sc_socks[0].sc = sc->sc_socks[1].sc = sc;
    394      1.33    martin 	sc->sc_socks[0].tag = sc->sc_socks[1].tag = sa->sa_bustag;
    395      1.33    martin 	/*
    396      1.33    martin 	 * XXX we rely on "tag" accepting the same handle-domain
    397      1.33    martin 	 * as sa->sa_bustag.
    398      1.33    martin 	 */
    399      1.33    martin 	sc->sc_socks[0].pcmciat = sc->sc_socks[1].pcmciat = tag;
    400      1.28    martin 	sc->sc_socks[0].sbus_intno =
    401      1.28    martin 		sc->sc_socks[1].sbus_intno = sbus_intno;
    402       1.1        pk 
    403       1.9        pk 	if (sa->sa_nreg < 8) {
    404       1.1        pk 		printf("%s: only %d register sets\n",
    405      1.54    cegger 			device_xname(self), sa->sa_nreg);
    406       1.1        pk 		return;
    407       1.1        pk 	}
    408       1.1        pk 
    409       1.1        pk 	if (sa->sa_nintr != 2) {
    410       1.1        pk 		printf("%s: expect 2 interrupt Sbus levels; got %d\n",
    411      1.54    cegger 			device_xname(self), sa->sa_nintr);
    412       1.1        pk 		return;
    413       1.1        pk 	}
    414       1.1        pk 
    415       1.9        pk #define STP4020_BANK_PROM	0
    416       1.1        pk #define STP4020_BANK_CTRL	4
    417       1.1        pk 	for (i = 0; i < 8; i++) {
    418      1.10        pk 
    419       1.1        pk 		/*
    420       1.1        pk 		 * STP4020 Register address map:
    421       1.1        pk 		 *	bank  0:   Forth PROM
    422       1.1        pk 		 *	banks 1-3: socket 0, windows 0-2
    423       1.1        pk 		 *	bank  4:   control registers
    424       1.1        pk 		 *	banks 5-7: socket 1, windows 0-2
    425       1.1        pk 		 */
    426      1.10        pk 
    427       1.9        pk 		if (i == STP4020_BANK_PROM)
    428       1.9        pk 			/* Skip the PROM */
    429       1.9        pk 			continue;
    430       1.9        pk 
    431       1.1        pk 		if (sbus_bus_map(sa->sa_bustag,
    432      1.24    martin 				 sa->sa_reg[i].oa_space,
    433      1.24    martin 				 sa->sa_reg[i].oa_base,
    434      1.24    martin 				 sa->sa_reg[i].oa_size,
    435      1.21       eeh 				 0, &bh) != 0) {
    436      1.54    cegger 			aprint_error_dev(self, "attach: cannot map registers\n");
    437       1.1        pk 			return;
    438      1.43     perry 		}
    439      1.10        pk 
    440      1.10        pk 		if (i == STP4020_BANK_CTRL) {
    441      1.10        pk 			/*
    442      1.10        pk 			 * Copy tag and handle to both socket structures
    443      1.10        pk 			 * for easy access in control/status IO functions.
    444      1.10        pk 			 */
    445      1.10        pk 			sc->sc_socks[0].regs = sc->sc_socks[1].regs = bh;
    446      1.10        pk 		} else if (i < STP4020_BANK_CTRL) {
    447      1.10        pk 			/* banks 1-3 */
    448      1.10        pk 			sc->sc_socks[0].windows[i-1].winaddr = bh;
    449      1.10        pk 		} else {
    450      1.10        pk 			/* banks 5-7 */
    451      1.10        pk 			sc->sc_socks[1].windows[i-5].winaddr = bh;
    452      1.10        pk 		}
    453       1.1        pk 	}
    454       1.1        pk 
    455      1.28    martin 	/* We only use one interrupt level. */
    456      1.28    martin 	if (sa->sa_nintr > sbus_intno) {
    457      1.28    martin 		bus_intr_establish(sa->sa_bustag,
    458      1.28    martin 		    sa->sa_intr[sbus_intno].oi_pri,
    459      1.53    martin 		    hw_ipl, stp4020_intr, sc);
    460       1.7        pk 	}
    461       1.1        pk 
    462       1.1        pk 	rev = stp4020_rd_sockctl(&sc->sc_socks[0], STP4020_ISR1_IDX) &
    463       1.1        pk 		STP4020_ISR1_REV_M;
    464       1.1        pk 	printf(": rev %x\n", rev);
    465       1.1        pk 
    466       1.1        pk 	sc->sc_pct = (pcmcia_chipset_tag_t)&stp4020_functions;
    467       1.1        pk 
    468       1.1        pk 	SIMPLEQ_INIT(&sc->events);
    469       1.1        pk 
    470       1.1        pk 	for (i = 0; i < STP4020_NSOCK; i++) {
    471       1.1        pk 		struct stp4020_socket *h = &sc->sc_socks[i];
    472       1.1        pk 		h->sock = i;
    473       1.1        pk 		h->sc = sc;
    474       1.6        pk #ifdef STP4020_DEBUG
    475      1.18    martin 		if (stp4020_debug)
    476      1.18    martin 			stp4020_dump_regs(h);
    477       1.6        pk #endif
    478      1.16    martin 		stp4020_attach_socket(h, sa->sa_frequency);
    479       1.1        pk 	}
    480      1.50        ad 
    481      1.50        ad 	/*
    482      1.50        ad 	 * Arrange that a kernel thread be created to handle
    483      1.50        ad 	 * insert/removal events.
    484      1.50        ad 	 */
    485      1.50        ad 	if (kthread_create(PRI_NONE, 0, NULL, stp4020_event_thread, sc,
    486      1.54    cegger 	    &sc->event_thread, "%s", device_xname(self))) {
    487      1.54    cegger 		panic("%s: unable to create event thread", device_xname(self));
    488      1.50        ad 	}
    489       1.1        pk }
    490       1.1        pk 
    491       1.1        pk void
    492      1.57       dsl stp4020_attach_socket(struct stp4020_socket *h, int speed)
    493       1.1        pk {
    494       1.1        pk 	struct pcmciabus_attach_args paa;
    495       1.1        pk 	int v;
    496       1.1        pk 
    497      1.31    martin 	/* no interrupt handlers yet */
    498      1.31    martin 	h->intrhandler = NULL;
    499      1.31    martin 	h->intrarg = NULL;
    500      1.53    martin #ifndef SUN4U
    501      1.31    martin 	h->softint = NULL;
    502      1.31    martin 	h->int_enable = 0;
    503      1.31    martin 	h->int_disable = 0;
    504      1.53    martin #endif
    505      1.31    martin 
    506      1.15    martin 	/* Map all three windows */
    507      1.16    martin 	stp4020_map_window(h, STP_WIN_ATTR, speed);
    508      1.16    martin 	stp4020_map_window(h, STP_WIN_MEM, speed);
    509      1.16    martin 	stp4020_map_window(h, STP_WIN_IO, speed);
    510       1.1        pk 
    511       1.1        pk 	/* Configure one pcmcia device per socket */
    512       1.9        pk 	paa.paa_busname = "pcmcia";
    513       1.1        pk 	paa.pct = (pcmcia_chipset_tag_t)h->sc->sc_pct;
    514       1.1        pk 	paa.pch = (pcmcia_chipset_handle_t)h;
    515       1.1        pk 
    516      1.65       mrg 	h->pcmcia = config_found(h->sc->sc_dev, &paa, stp4020print);
    517       1.1        pk 
    518       1.1        pk 	if (h->pcmcia == NULL)
    519       1.1        pk 		return;
    520       1.1        pk 
    521       1.1        pk 	/*
    522       1.1        pk 	 * There's actually a pcmcia bus attached; initialize the slot.
    523       1.1        pk 	 */
    524       1.1        pk 
    525       1.1        pk 	/*
    526      1.16    martin 	 * Clear things up before we enable status change interrupts.
    527      1.16    martin 	 * This seems to not be fully initialized by the PROM.
    528      1.16    martin 	 */
    529      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    530      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, 0);
    531      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ISR1_IDX, 0x3fff);
    532      1.16    martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, 0x3fff);
    533      1.16    martin 
    534      1.16    martin 	/*
    535       1.1        pk 	 * Enable socket status change interrupts.
    536      1.28    martin 	 * We only use one common interrupt for status change
    537      1.28    martin 	 * and IO, to avoid locking issues.
    538       1.1        pk 	 */
    539      1.28    martin 	v = STP4020_ICR0_ALL_STATUS_IE
    540      1.28    martin 	    | (h->sbus_intno ? STP4020_ICR0_SCILVL_SB1
    541      1.28    martin 			     : STP4020_ICR0_SCILVL_SB0);
    542       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    543       1.1        pk 
    544      1.35    martin 	/* Get live status bits from ISR0 and clear pending interrupts */
    545       1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    546      1.35    martin 	stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    547      1.35    martin 
    548       1.1        pk 	if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0)
    549       1.1        pk 		return;
    550       1.1        pk 
    551       1.1        pk 	pcmcia_card_attach(h->pcmcia);
    552       1.1        pk 	h->flags |= STP4020_SOCKET_BUSY;
    553       1.1        pk }
    554       1.1        pk 
    555       1.1        pk /*
    556       1.1        pk  * The actual event handling thread.
    557       1.1        pk  */
    558       1.1        pk void
    559      1.57       dsl stp4020_event_thread(void *arg)
    560       1.1        pk {
    561       1.1        pk 	struct stp4020_softc *sc = arg;
    562       1.1        pk 	struct stp4020_event *e;
    563       1.1        pk 	int s;
    564       1.1        pk 
    565       1.1        pk 	while (1) {
    566       1.1        pk 		struct stp4020_socket *h;
    567       1.1        pk 		int n;
    568       1.1        pk 
    569       1.1        pk 		s = splhigh();
    570       1.1        pk 		if ((e = SIMPLEQ_FIRST(&sc->events)) == NULL) {
    571       1.1        pk 			splx(s);
    572      1.45    martin 			(void)tsleep(&sc->events, PWAIT, "nellevt", 0);
    573       1.1        pk 			continue;
    574       1.1        pk 		}
    575      1.23     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->events, se_q);
    576       1.1        pk 		splx(s);
    577       1.1        pk 
    578       1.1        pk 		n = e->se_sock;
    579       1.1        pk 		if (n < 0 || n >= STP4020_NSOCK)
    580       1.1        pk 			panic("stp4020_event_thread: wayward socket number %d",
    581       1.1        pk 			      n);
    582       1.1        pk 
    583       1.1        pk 		h = &sc->sc_socks[n];
    584       1.1        pk 		switch (e->se_type) {
    585       1.1        pk 		case STP4020_EVENT_INSERTION:
    586       1.1        pk 			pcmcia_card_attach(h->pcmcia);
    587       1.1        pk 			break;
    588       1.1        pk 		case STP4020_EVENT_REMOVAL:
    589       1.1        pk 			pcmcia_card_detach(h->pcmcia, DETACH_FORCE);
    590       1.1        pk 			break;
    591       1.1        pk 		default:
    592       1.1        pk 			panic("stp4020_event_thread: unknown event type %d",
    593       1.1        pk 			      e->se_type);
    594       1.1        pk 		}
    595       1.1        pk 		free(e, M_TEMP);
    596       1.1        pk 	}
    597       1.1        pk }
    598       1.1        pk 
    599       1.1        pk void
    600      1.58       dsl stp4020_queue_event(struct stp4020_softc *sc, int sock, int event)
    601       1.1        pk {
    602       1.1        pk 	struct stp4020_event *e;
    603       1.1        pk 	int s;
    604       1.1        pk 
    605       1.1        pk 	e = malloc(sizeof(*e), M_TEMP, M_NOWAIT);
    606       1.1        pk 	if (e == NULL)
    607       1.1        pk 		panic("stp4020_queue_event: can't allocate event");
    608       1.1        pk 
    609       1.1        pk 	e->se_type = event;
    610       1.1        pk 	e->se_sock = sock;
    611       1.1        pk 	s = splhigh();
    612       1.1        pk 	SIMPLEQ_INSERT_TAIL(&sc->events, e, se_q);
    613       1.1        pk 	splx(s);
    614       1.1        pk 	wakeup(&sc->events);
    615       1.1        pk }
    616       1.1        pk 
    617      1.53    martin #ifndef SUN4U
    618      1.31    martin /*
    619      1.31    martin  * Softinterrupt called to invoke the real driver interrupt handler.
    620      1.31    martin  */
    621      1.31    martin static void
    622      1.57       dsl stp4020_intr_dispatch(void *arg)
    623      1.31    martin {
    624      1.31    martin 	struct stp4020_socket *h = arg;
    625      1.31    martin 	int s;
    626      1.31    martin 
    627      1.31    martin 	/* invoke driver handler */
    628      1.31    martin 	h->intrhandler(h->intrarg);
    629      1.31    martin 
    630      1.31    martin 	/* enable SBUS interrupts for pcmcia interrupts again */
    631      1.31    martin 	s = splhigh();
    632      1.31    martin 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_enable);
    633      1.31    martin 	splx(s);
    634      1.31    martin }
    635      1.53    martin #endif
    636      1.31    martin 
    637       1.1        pk int
    638      1.57       dsl stp4020_intr(void *arg)
    639       1.1        pk {
    640       1.1        pk 	struct stp4020_softc *sc = arg;
    641      1.53    martin #ifndef SUN4U
    642      1.53    martin 	int s;
    643      1.53    martin #endif
    644      1.53    martin 	int i, r = 0, cd_change = 0;
    645      1.31    martin 
    646      1.31    martin 
    647      1.53    martin #ifndef SUN4U
    648      1.31    martin 	/* protect hardware access by splhigh against softint */
    649      1.31    martin 	s = splhigh();
    650      1.53    martin #endif
    651       1.1        pk 
    652       1.1        pk 	/*
    653       1.1        pk 	 * Check each socket for pending requests.
    654       1.1        pk 	 */
    655       1.1        pk 	for (i = 0 ; i < STP4020_NSOCK; i++) {
    656       1.1        pk 		struct stp4020_socket *h;
    657      1.28    martin 		int v;
    658       1.1        pk 
    659       1.1        pk 		h = &sc->sc_socks[i];
    660      1.31    martin 
    661      1.28    martin 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    662       1.1        pk 
    663      1.31    martin 		/* Ack all interrupts at once. */
    664      1.35    martin 		stp4020_wr_sockctl(h, STP4020_ISR0_IDX, v);
    665       1.1        pk 
    666       1.1        pk #ifdef STP4020_DEBUG
    667       1.1        pk 		if (stp4020_debug != 0) {
    668       1.1        pk 			char bits[64];
    669      1.56  christos 			snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS, v);
    670       1.1        pk 			printf("stp4020_statintr: ISR0=%s\n", bits);
    671       1.1        pk 		}
    672       1.1        pk #endif
    673       1.1        pk 
    674       1.1        pk 		if ((v & STP4020_ISR0_CDCHG) != 0) {
    675       1.1        pk 			/*
    676       1.1        pk 			 * Card status change detect
    677       1.1        pk 			 */
    678      1.18    martin 			cd_change = 1;
    679      1.18    martin 			r = 1;
    680      1.18    martin 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)){
    681       1.1        pk 				if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    682       1.1        pk 					stp4020_queue_event(sc, i,
    683       1.1        pk 						STP4020_EVENT_INSERTION);
    684       1.1        pk 					h->flags |= STP4020_SOCKET_BUSY;
    685       1.1        pk 				}
    686       1.1        pk 			}
    687       1.1        pk 			if ((v & (STP4020_ISR0_CD1ST|STP4020_ISR0_CD2ST)) == 0){
    688       1.1        pk 				if ((h->flags & STP4020_SOCKET_BUSY) != 0) {
    689       1.1        pk 					stp4020_queue_event(sc, i,
    690       1.1        pk 						STP4020_EVENT_REMOVAL);
    691       1.1        pk 					h->flags &= ~STP4020_SOCKET_BUSY;
    692       1.1        pk 				}
    693       1.1        pk 			}
    694       1.1        pk 		}
    695      1.43     perry 
    696      1.28    martin 		if ((v & STP4020_ISR0_IOINT) != 0) {
    697      1.28    martin 			/* we can not deny this is ours, no matter what the
    698      1.28    martin 			   card driver says. */
    699      1.28    martin 			r = 1;
    700      1.28    martin 
    701      1.28    martin 			/* It's a card interrupt */
    702      1.28    martin 			if ((h->flags & STP4020_SOCKET_BUSY) == 0) {
    703      1.28    martin 				printf("stp4020[%d]: spurious interrupt?\n",
    704      1.28    martin 					h->sock);
    705      1.28    martin 				continue;
    706      1.28    martin 			}
    707      1.31    martin 
    708      1.53    martin #ifndef SUN4U
    709      1.31    martin 			/*
    710      1.43     perry 			 * Schedule softint to invoke driver interrupt
    711      1.31    martin 			 * handler
    712      1.31    martin 			 */
    713      1.31    martin 			if (h->softint != NULL)
    714      1.53    martin 				sparc_softintr_schedule(h->softint);
    715      1.31    martin 			/*
    716      1.31    martin 			 * Disable this sbus interrupt, until the soft-int
    717      1.31    martin 			 * handler had a chance to run
    718      1.31    martin 			 */
    719      1.31    martin 			stp4020_wr_sockctl(h, STP4020_ICR0_IDX, h->int_disable);
    720      1.53    martin #else
    721      1.53    martin 			(*h->intrhandler)(h->intrarg);
    722      1.53    martin #endif
    723      1.28    martin 		}
    724       1.1        pk 
    725      1.18    martin 		/* informational messages */
    726       1.1        pk 		if ((v & STP4020_ISR0_BVD1CHG) != 0) {
    727      1.18    martin 			/* ignore if this is caused by insert or removal */
    728      1.18    martin 			if (!cd_change)
    729      1.18    martin 				printf("stp4020[%d]: Battery change 1\n", h->sock);
    730      1.15    martin 			r = 1;
    731       1.1        pk 		}
    732       1.1        pk 
    733       1.1        pk 		if ((v & STP4020_ISR0_BVD2CHG) != 0) {
    734      1.18    martin 			/* ignore if this is caused by insert or removal */
    735      1.18    martin 			if (!cd_change)
    736      1.18    martin 				printf("stp4020[%d]: Battery change 2\n", h->sock);
    737      1.15    martin 			r = 1;
    738       1.1        pk 		}
    739       1.1        pk 
    740      1.36    martin 		if ((v & STP4020_ISR0_SCINT) != 0) {
    741      1.36    martin 			DPRINTF(("stp4020[%d]: status change\n", h->sock));
    742      1.36    martin 			r = 1;
    743      1.36    martin 		}
    744      1.36    martin 
    745       1.1        pk 		if ((v & STP4020_ISR0_RDYCHG) != 0) {
    746      1.18    martin 			DPRINTF(("stp4020[%d]: Ready/Busy change\n", h->sock));
    747      1.15    martin 			r = 1;
    748       1.1        pk 		}
    749       1.1        pk 
    750       1.1        pk 		if ((v & STP4020_ISR0_WPCHG) != 0) {
    751      1.18    martin 			DPRINTF(("stp4020[%d]: Write protect change\n", h->sock));
    752      1.15    martin 			r = 1;
    753       1.1        pk 		}
    754       1.1        pk 
    755       1.1        pk 		if ((v & STP4020_ISR0_PCTO) != 0) {
    756      1.18    martin 			DPRINTF(("stp4020[%d]: Card access timeout\n", h->sock));
    757      1.15    martin 			r = 1;
    758       1.1        pk 		}
    759      1.18    martin 
    760      1.35    martin 		if ((v & ~STP4020_ISR0_LIVE) && r == 0)
    761      1.35    martin 			printf("stp4020[%d]: unhandled interrupt: 0x%x\n", h->sock, v);
    762      1.35    martin 
    763       1.1        pk 	}
    764      1.53    martin #ifndef SUN4U
    765      1.31    martin 	splx(s);
    766      1.53    martin #endif
    767       1.1        pk 
    768       1.1        pk 	return (r);
    769       1.1        pk }
    770       1.1        pk 
    771      1.16    martin /*
    772      1.16    martin  * The function gets the sbus speed and a access time and calculates
    773      1.16    martin  * values for the CMDLNG and CMDDLAY registers.
    774      1.16    martin  */
    775      1.15    martin static void
    776      1.44       jdc stp4020_calc_speed(int bus_speed, int ns, int *length, int *cmd_delay)
    777       1.1        pk {
    778      1.16    martin 	int result;
    779      1.16    martin 
    780      1.16    martin 	if (ns < STP4020_MEM_SPEED_MIN)
    781      1.16    martin 		ns = STP4020_MEM_SPEED_MIN;
    782      1.16    martin 	else if (ns > STP4020_MEM_SPEED_MAX)
    783      1.16    martin 		ns = STP4020_MEM_SPEED_MAX;
    784      1.16    martin 	result = ns*(bus_speed/1000);
    785      1.16    martin 	if (result % 1000000)
    786      1.16    martin 		result = result/1000000 + 1;
    787      1.16    martin 	else
    788      1.16    martin 		result /= 1000000;
    789      1.16    martin 	*length = result;
    790      1.16    martin 
    791      1.16    martin 	/* the sbus frequency range is limited, so we can keep this simple */
    792      1.44       jdc 	*cmd_delay = ns <= STP4020_MEM_SPEED_MIN? 1 : 2;
    793      1.16    martin }
    794      1.15    martin 
    795      1.16    martin static void
    796      1.16    martin stp4020_map_window(struct stp4020_socket *h, int win, int speed)
    797      1.16    martin {
    798      1.44       jdc 	int v, length, cmd_delay;
    799      1.15    martin 
    800      1.15    martin 	/*
    801      1.16    martin 	 * According to the PC Card standard 300ns access timing should be
    802      1.16    martin 	 * used for attribute memory access. Our pcmcia framework does not
    803      1.16    martin 	 * seem to propagate timing information, so we use that
    804      1.16    martin 	 * everywhere.
    805      1.15    martin 	 */
    806      1.44       jdc 	stp4020_calc_speed(speed, (win==STP_WIN_ATTR)? 300 : 100, &length, &cmd_delay);
    807       1.1        pk 
    808       1.1        pk 	/*
    809      1.15    martin 	 * Fill in the Address Space Select and Base Address
    810      1.15    martin 	 * fields of this windows control register 0.
    811       1.1        pk 	 */
    812      1.44       jdc 	v = ((cmd_delay << STP4020_WCR0_CMDDLY_S)&STP4020_WCR0_CMDDLY_M)
    813      1.16    martin 	    | ((length << STP4020_WCR0_CMDLNG_S)&STP4020_WCR0_CMDLNG_M);
    814      1.15    martin 	switch (win) {
    815      1.15    martin 	case STP_WIN_ATTR:
    816      1.15    martin 		v |= STP4020_WCR0_ASPSEL_AM;
    817      1.15    martin 		break;
    818      1.15    martin 	case STP_WIN_MEM:
    819      1.15    martin 		v |= STP4020_WCR0_ASPSEL_CM;
    820      1.15    martin 		break;
    821      1.15    martin 	case STP_WIN_IO:
    822      1.15    martin 		v |= STP4020_WCR0_ASPSEL_IO;
    823      1.15    martin 		break;
    824      1.15    martin 	}
    825      1.15    martin 	v |= (STP4020_ADDR2PAGE(0) & STP4020_WCR0_BASE_M);
    826      1.15    martin 	stp4020_wr_winctl(h, win, STP4020_WCR0_IDX, v);
    827      1.16    martin 	stp4020_wr_winctl(h, win, STP4020_WCR1_IDX, 1<<STP4020_WCR1_WAITREQ_S);
    828      1.15    martin }
    829       1.1        pk 
    830      1.15    martin int
    831      1.57       dsl stp4020_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size, struct pcmcia_mem_handle *pcmhp)
    832      1.15    martin {
    833      1.15    martin 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    834       1.1        pk 
    835      1.15    martin 	/* we can not do much here, defere work to _mem_map */
    836      1.33    martin 	pcmhp->memt = h->pcmciat;
    837       1.1        pk 	pcmhp->size = size;
    838      1.19    martin 	pcmhp->addr = 0;
    839      1.19    martin 	pcmhp->mhandle = 0;
    840      1.19    martin 	pcmhp->realsize = size;
    841       1.1        pk 
    842       1.1        pk 	return (0);
    843       1.1        pk }
    844       1.1        pk 
    845       1.1        pk void
    846      1.57       dsl stp4020_chip_mem_free(pcmcia_chipset_handle_t pch, struct pcmcia_mem_handle *pcmhp)
    847       1.1        pk {
    848       1.1        pk }
    849       1.1        pk 
    850       1.1        pk int
    851      1.57       dsl stp4020_chip_mem_map(pcmcia_chipset_handle_t pch, int kind, bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp, bus_size_t *offsetp, int *windowp)
    852       1.1        pk {
    853       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    854      1.15    martin 	int win = (kind&PCMCIA_MEM_ATTR)? STP_WIN_ATTR : STP_WIN_MEM;
    855       1.8      joda 
    856      1.33    martin 	pcmhp->memt = h->pcmciat;
    857      1.33    martin 	bus_space_subregion(h->pcmciat, h->windows[win].winaddr, card_addr, size, &pcmhp->memh);
    858      1.34    martin #ifdef SUN4U
    859      1.64   tsutsui 	if ((uint8_t)pcmhp->memh._asi == ASI_PHYS_NON_CACHED)
    860      1.34    martin 		pcmhp->memh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    861      1.64   tsutsui 	else if ((uint8_t)pcmhp->memh._asi == ASI_PRIMARY)
    862      1.34    martin 		pcmhp->memh._asi = ASI_PRIMARY_LITTLE;
    863      1.34    martin #endif
    864      1.19    martin 	pcmhp->size = size;
    865      1.19    martin 	pcmhp->realsize = STP4020_WINDOW_SIZE - card_addr;
    866      1.15    martin 	*offsetp = 0;
    867      1.15    martin 	*windowp = 0;
    868       1.1        pk 
    869       1.1        pk 	return (0);
    870       1.1        pk }
    871       1.1        pk 
    872       1.1        pk void
    873      1.57       dsl stp4020_chip_mem_unmap(pcmcia_chipset_handle_t pch, int win)
    874       1.1        pk {
    875       1.1        pk }
    876       1.1        pk 
    877       1.1        pk int
    878      1.57       dsl stp4020_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start, bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    879       1.1        pk {
    880       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    881       1.1        pk 
    882      1.33    martin 	pcihp->iot = h->pcmciat;
    883      1.15    martin 	pcihp->ioh = h->windows[STP_WIN_IO].winaddr;
    884      1.15    martin 	return 0;
    885       1.1        pk }
    886       1.1        pk 
    887       1.1        pk void
    888      1.57       dsl stp4020_chip_io_free(pcmcia_chipset_handle_t pch, struct pcmcia_io_handle *pcihp)
    889       1.1        pk {
    890       1.1        pk }
    891       1.1        pk 
    892       1.1        pk int
    893      1.57       dsl stp4020_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    894       1.1        pk {
    895       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    896       1.1        pk 
    897      1.33    martin 	pcihp->iot = h->pcmciat;
    898      1.33    martin 	bus_space_subregion(h->pcmciat, h->windows[STP_WIN_IO].winaddr, offset, size, &pcihp->ioh);
    899      1.34    martin #ifdef SUN4U
    900      1.64   tsutsui 	if ((uint8_t)pcihp->ioh._asi == ASI_PHYS_NON_CACHED)
    901      1.34    martin 		pcihp->ioh._asi = ASI_PHYS_NON_CACHED_LITTLE;
    902      1.64   tsutsui 	else if ((uint8_t)pcihp->ioh._asi == ASI_PRIMARY)
    903      1.34    martin 		pcihp->ioh._asi = ASI_PRIMARY_LITTLE;
    904      1.34    martin #endif
    905      1.15    martin 	*windowp = 0;
    906      1.15    martin 	return 0;
    907       1.1        pk }
    908       1.1        pk 
    909       1.1        pk void
    910      1.57       dsl stp4020_chip_io_unmap(pcmcia_chipset_handle_t pch, int win)
    911       1.1        pk {
    912       1.1        pk }
    913       1.1        pk 
    914       1.1        pk void
    915      1.57       dsl stp4020_chip_socket_enable(pcmcia_chipset_handle_t pch)
    916       1.1        pk {
    917       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    918      1.18    martin 	int i, v;
    919       1.1        pk 
    920       1.1        pk 	/* this bit is mostly stolen from pcic_attach_card */
    921       1.1        pk 
    922       1.1        pk 	/* Power down the socket to reset it, clear the card reset pin */
    923      1.18    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
    924       1.1        pk 
    925       1.1        pk 	/*
    926       1.1        pk 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    927       1.1        pk 	 * we are changing Vcc (Toff).
    928       1.1        pk 	 */
    929      1.46    martin 	stp4020_delay(h->sc, 300 + 100);
    930       1.1        pk 
    931       1.1        pk 	/* Power up the socket */
    932      1.18    martin 	v = STP4020_ICR1_MSTPWR;
    933       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    934       1.1        pk 
    935       1.1        pk 	/*
    936       1.1        pk 	 * wait 100ms until power raise (Tpr) and 20ms to become
    937       1.1        pk 	 * stable (Tsu(Vcc)).
    938       1.1        pk 	 */
    939      1.46    martin 	stp4020_delay(h->sc, 100 + 20);
    940       1.1        pk 
    941      1.18    martin 	v |= STP4020_ICR1_PCIFOE|STP4020_ICR1_VPP1_VCC;
    942       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, v);
    943       1.1        pk 
    944       1.1        pk 	/*
    945       1.1        pk 	 * hold RESET at least 10us.
    946       1.1        pk 	 */
    947       1.1        pk 	delay(10);
    948       1.1        pk 
    949      1.40   mycroft 	/* Clear reset flag, set to memory mode */
    950       1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    951      1.40   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
    952      1.40   mycroft 	    STP4020_ICR0_SPKREN);
    953       1.1        pk 	v &= ~STP4020_ICR0_RESET;
    954       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
    955       1.1        pk 
    956       1.1        pk 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
    957      1.46    martin 	stp4020_delay(h->sc, 20);
    958       1.1        pk 
    959       1.1        pk 	/* Wait for the chip to finish initializing (5 seconds max) */
    960       1.1        pk 	for (i = 10000; i > 0; i--) {
    961       1.1        pk 		v = stp4020_rd_sockctl(h, STP4020_ISR0_IDX);
    962       1.1        pk 		if ((v & STP4020_ISR0_RDYST) != 0)
    963       1.1        pk 			break;
    964       1.1        pk 		delay(500);
    965       1.1        pk 	}
    966       1.1        pk 	if (i <= 0) {
    967       1.1        pk 		char bits[64];
    968      1.56  christos 		snprintb(bits, sizeof(bits),
    969      1.56  christos 		    STP4020_ISR0_IOBITS,
    970      1.56  christos 		    stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
    971       1.1        pk 		printf("stp4020_chip_socket_enable: not ready: status %s\n",
    972       1.1        pk 			bits);
    973       1.1        pk 		return;
    974       1.1        pk 	}
    975      1.39   mycroft }
    976       1.1        pk 
    977      1.39   mycroft void
    978      1.57       dsl stp4020_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
    979      1.39   mycroft {
    980      1.39   mycroft 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
    981      1.39   mycroft 	int v;
    982       1.1        pk 
    983       1.1        pk 	/*
    984      1.18    martin 	 * Check the card type.
    985      1.18    martin 	 * Enable socket I/O interrupts for IO cards.
    986       1.1        pk 	 */
    987      1.39   mycroft 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
    988      1.41   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
    989      1.41   mycroft 	    STP4020_ICR0_SPKREN);
    990      1.39   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
    991      1.18    martin 		v |= STP4020_ICR0_IFTYPE_IO|STP4020_ICR0_IOIE
    992      1.28    martin 		    |STP4020_ICR0_SPKREN;
    993      1.28    martin 		v |= h->sbus_intno ? STP4020_ICR0_IOILVL_SB1
    994      1.28    martin 				   : STP4020_ICR0_IOILVL_SB0;
    995      1.53    martin #ifndef SUN4U
    996      1.31    martin 		h->int_enable = v;
    997      1.31    martin 		h->int_disable = v & ~STP4020_ICR0_IOIE;
    998      1.53    martin #endif
    999      1.65       mrg 		DPRINTF(("%s: configuring card for IO useage\n", device_xname(h->sc->sc_dev)));
   1000      1.18    martin 	} else {
   1001      1.18    martin 		v |= STP4020_ICR0_IFTYPE_MEM;
   1002      1.53    martin #ifndef SUN4U
   1003      1.35    martin 		h->int_enable = h->int_disable = v;
   1004      1.53    martin #endif
   1005      1.65       mrg 		DPRINTF(("%s: configuring card for IO useage\n", device_xname(h->sc->sc_dev)));
   1006      1.65       mrg 		DPRINTF(("%s: configuring card for MEM ONLY useage\n", device_xname(h->sc->sc_dev)));
   1007      1.18    martin 	}
   1008       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1009       1.1        pk }
   1010       1.1        pk 
   1011       1.1        pk void
   1012      1.57       dsl stp4020_chip_socket_disable(pcmcia_chipset_handle_t pch)
   1013       1.1        pk {
   1014       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1015       1.1        pk 	int v;
   1016       1.1        pk 
   1017       1.1        pk 	/*
   1018       1.1        pk 	 * Disable socket I/O interrupts.
   1019       1.1        pk 	 */
   1020       1.1        pk 	v = stp4020_rd_sockctl(h, STP4020_ICR0_IDX);
   1021      1.40   mycroft 	v &= ~(STP4020_ICR0_IOIE | STP4020_ICR0_IOILVL | STP4020_ICR0_IFTYPE |
   1022      1.40   mycroft 	    STP4020_ICR0_SPKREN);
   1023       1.1        pk 	stp4020_wr_sockctl(h, STP4020_ICR0_IDX, v);
   1024       1.1        pk 
   1025       1.1        pk 	/* Power down the socket */
   1026      1.18    martin 	stp4020_wr_sockctl(h, STP4020_ICR1_IDX, 0);
   1027       1.1        pk 
   1028       1.1        pk 	/*
   1029       1.1        pk 	 * wait 300ms until power fails (Tpf).
   1030       1.1        pk 	 */
   1031      1.46    martin 	stp4020_delay(h->sc, 300);
   1032       1.1        pk }
   1033       1.1        pk 
   1034       1.1        pk void *
   1035      1.59       dsl stp4020_chip_intr_establish(pcmcia_chipset_handle_t pch, struct pcmcia_function *pf, int ipl, int (*handler)(void *), void *arg)
   1036       1.1        pk {
   1037       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1038       1.1        pk 
   1039      1.31    martin 	/* only one interrupt handler per slot */
   1040      1.31    martin 	if (h->intrhandler != NULL) return NULL;
   1041      1.31    martin 
   1042       1.1        pk 	h->intrhandler = handler;
   1043       1.1        pk 	h->intrarg = arg;
   1044      1.53    martin #ifndef SUN4U
   1045      1.53    martin 	if (h->sc->sc_use_softint) {
   1046      1.53    martin 		h->softint = sparc_softintr_establish(ipl, stp4020_intr_dispatch, h);
   1047      1.53    martin 		return h->softint;
   1048      1.53    martin 	}
   1049      1.53    martin #endif
   1050      1.53    martin 	return h;
   1051       1.1        pk }
   1052       1.1        pk 
   1053       1.1        pk void
   1054      1.57       dsl stp4020_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
   1055       1.1        pk {
   1056       1.1        pk 	struct stp4020_socket *h = (struct stp4020_socket *)pch;
   1057       1.1        pk 
   1058       1.1        pk 	h->intrhandler = NULL;
   1059       1.1        pk 	h->intrarg = NULL;
   1060      1.53    martin #ifndef SUN4U
   1061      1.31    martin 	if (h->softint) {
   1062      1.53    martin 		sparc_softintr_disestablish(h->softint);
   1063      1.31    martin 		h->softint = NULL;
   1064      1.31    martin 	}
   1065      1.53    martin #endif
   1066       1.1        pk }
   1067       1.1        pk 
   1068       1.1        pk /*
   1069       1.1        pk  * Delay and possibly yield CPU.
   1070       1.1        pk  * XXX - assumes a context
   1071       1.1        pk  */
   1072       1.1        pk void
   1073      1.57       dsl stp4020_delay(struct stp4020_softc *sc, unsigned int ms)
   1074       1.1        pk {
   1075      1.46    martin 	unsigned int ticks = mstohz(ms);
   1076       1.1        pk 
   1077       1.1        pk 	if (cold || ticks == 0) {
   1078       1.1        pk 		delay(ms);
   1079       1.1        pk 		return;
   1080       1.1        pk 	}
   1081       1.1        pk 
   1082       1.1        pk #ifdef DIAGNOSTIC
   1083       1.1        pk 	if (ticks > 60*hz)
   1084       1.1        pk 		panic("stp4020: preposterous delay: %u", ticks);
   1085       1.1        pk #endif
   1086      1.46    martin 	tsleep(sc, 0, "nelldel", ticks);
   1087       1.1        pk }
   1088       1.6        pk 
   1089       1.6        pk #ifdef STP4020_DEBUG
   1090       1.6        pk void
   1091      1.57       dsl stp4020_dump_regs(struct stp4020_socket *h)
   1092       1.6        pk {
   1093       1.6        pk 	char bits[64];
   1094       1.6        pk 	/*
   1095       1.6        pk 	 * Dump control and status registers.
   1096       1.6        pk 	 */
   1097       1.6        pk 	printf("socket[%d] registers:\n", h->sock);
   1098      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ICR0_BITS,
   1099      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ICR0_IDX));
   1100       1.6        pk 	printf("\tICR0=%s\n", bits);
   1101       1.6        pk 
   1102      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ICR1_BITS,
   1103      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ICR1_IDX));
   1104       1.6        pk 	printf("\tICR1=%s\n", bits);
   1105       1.6        pk 
   1106      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ISR0_IOBITS,
   1107      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ISR0_IDX));
   1108       1.6        pk 	printf("\tISR0=%s\n", bits);
   1109       1.6        pk 
   1110      1.56  christos 	snprintb(bits, sizeof(bits), STP4020_ISR1_BITS,
   1111      1.56  christos 	    stp4020_rd_sockctl(h, STP4020_ISR1_IDX));
   1112       1.6        pk 	printf("\tISR1=%s\n", bits);
   1113       1.6        pk }
   1114       1.6        pk #endif /* STP4020_DEBUG */
   1115