tcx.c revision 1.12 1 1.12 thorpej /* $NetBSD: tcx.c,v 1.12 2002/10/02 16:52:45 thorpej Exp $ */
2 1.1 pk
3 1.1 pk /*
4 1.1 pk * Copyright (c) 1996,1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk /*
40 1.1 pk * color display (TCX) driver.
41 1.1 pk *
42 1.1 pk * Does not handle interrupts, even though they can occur.
43 1.1 pk *
44 1.1 pk * XXX should defer colormap updates to vertical retrace interrupts
45 1.1 pk */
46 1.4 lukem
47 1.4 lukem #include <sys/cdefs.h>
48 1.12 thorpej __KERNEL_RCSID(0, "$NetBSD: tcx.c,v 1.12 2002/10/02 16:52:45 thorpej Exp $");
49 1.7 darrenr
50 1.7 darrenr /*
51 1.7 darrenr * define for cg8 emulation on S24 (24-bit version of tcx) for the SS5;
52 1.7 darrenr * it is bypassed on the 8-bit version (onboard framebuffer for SS4)
53 1.7 darrenr */
54 1.7 darrenr #undef TCX_CG8
55 1.1 pk
56 1.1 pk #include <sys/param.h>
57 1.1 pk #include <sys/systm.h>
58 1.1 pk #include <sys/buf.h>
59 1.1 pk #include <sys/device.h>
60 1.1 pk #include <sys/ioctl.h>
61 1.1 pk #include <sys/malloc.h>
62 1.1 pk #include <sys/mman.h>
63 1.1 pk #include <sys/tty.h>
64 1.1 pk #include <sys/conf.h>
65 1.1 pk
66 1.1 pk #ifdef DEBUG
67 1.1 pk #include <sys/proc.h>
68 1.1 pk #include <sys/syslog.h>
69 1.1 pk #endif
70 1.1 pk
71 1.1 pk #include <machine/bus.h>
72 1.1 pk #include <machine/autoconf.h>
73 1.1 pk
74 1.1 pk #include <dev/sun/fbio.h>
75 1.1 pk #include <dev/sun/fbvar.h>
76 1.1 pk #include <dev/sun/btreg.h>
77 1.1 pk #include <dev/sun/btvar.h>
78 1.2 pk
79 1.2 pk #include <dev/sbus/sbusvar.h>
80 1.2 pk #include <dev/sbus/tcxreg.h>
81 1.1 pk
82 1.1 pk /* per-display variables */
83 1.1 pk struct tcx_softc {
84 1.1 pk struct device sc_dev; /* base device */
85 1.1 pk struct sbusdev sc_sd; /* sbus device */
86 1.1 pk struct fbdevice sc_fb; /* frame buffer device */
87 1.1 pk bus_space_tag_t sc_bustag;
88 1.8 thorpej struct openprom_addr sc_physadr[TCX_NREG];/* phys addr of h/w */
89 1.1 pk
90 1.1 pk volatile struct bt_regs *sc_bt; /* Brooktree registers */
91 1.1 pk volatile struct tcx_thc *sc_thc;/* THC registers */
92 1.7 darrenr #ifdef TCX_CG8
93 1.7 darrenr volatile ulong *sc_cplane; /* framebuffer with control planes */
94 1.7 darrenr #endif
95 1.7 darrenr short sc_8bit; /* true if 8-bit hardware */
96 1.1 pk short sc_blanked; /* true if blanked */
97 1.1 pk union bt_cmap sc_cmap; /* Brooktree color map */
98 1.1 pk };
99 1.1 pk
100 1.7 darrenr /*
101 1.7 darrenr * The S24 provides the framebuffer RAM mapped in three ways:
102 1.7 darrenr * 26 bits per pixel, in 32-bit words; the low-order 24 bits are
103 1.7 darrenr * blue, green, and red values, and the other two bits select the
104 1.7 darrenr * display modes, per pixel);
105 1.7 darrenr * 24 bits per pixel, in 32-bit words; the high-order byte reads as
106 1.7 darrenr * zero, and is ignored on writes (so the mode bits cannot be altered);
107 1.7 darrenr * 8 bits per pixel, unpadded; writes to this space do not modify the
108 1.7 darrenr * other 18 bits.
109 1.7 darrenr */
110 1.7 darrenr #define TCX_CTL_8_MAPPED 0x00000000 /* 8 bits, uses color map */
111 1.7 darrenr #define TCX_CTL_24_MAPPED 0x01000000 /* 24 bits, uses color map */
112 1.7 darrenr #define TCX_CTL_24_LEVEL 0x03000000 /* 24 bits, ignores color map */
113 1.7 darrenr #define TCX_CTL_PIXELMASK 0x00FFFFFF /* mask for index/level */
114 1.7 darrenr
115 1.1 pk /* autoconfiguration driver */
116 1.1 pk static void tcxattach __P((struct device *, struct device *, void *));
117 1.1 pk static int tcxmatch __P((struct device *, struct cfdata *, void *));
118 1.1 pk static void tcx_unblank __P((struct device *));
119 1.1 pk
120 1.11 thorpej CFATTACH_DECL(tcx, sizeof(struct tcx_softc),
121 1.12 thorpej tcxmatch, tcxattach, NULL, NULL);
122 1.1 pk
123 1.1 pk extern struct cfdriver tcx_cd;
124 1.1 pk
125 1.9 gehenna dev_type_open(tcxopen);
126 1.9 gehenna dev_type_close(tcxclose);
127 1.9 gehenna dev_type_ioctl(tcxioctl);
128 1.9 gehenna dev_type_mmap(tcxmmap);
129 1.9 gehenna
130 1.9 gehenna const struct cdevsw tcx_cdevsw = {
131 1.9 gehenna tcxopen, tcxclose, noread, nowrite, tcxioctl,
132 1.9 gehenna nostop, notty, nopoll, tcxmmap,
133 1.9 gehenna };
134 1.9 gehenna
135 1.1 pk /* frame buffer generic driver */
136 1.1 pk static struct fbdriver tcx_fbdriver = {
137 1.9 gehenna tcx_unblank, tcxopen, tcxclose, tcxioctl, nopoll, tcxmmap
138 1.1 pk };
139 1.1 pk
140 1.1 pk static void tcx_reset __P((struct tcx_softc *));
141 1.1 pk static void tcx_loadcmap __P((struct tcx_softc *, int, int));
142 1.1 pk
143 1.1 pk #define OBPNAME "SUNW,tcx"
144 1.7 darrenr
145 1.7 darrenr #ifdef TCX_CG8
146 1.7 darrenr /*
147 1.7 darrenr * For CG8 emulation, we map the 32-bit-deep framebuffer at an offset of
148 1.7 darrenr * 256K; the cg8 space begins with a mono overlay plane and an overlay
149 1.7 darrenr * enable plane (128K bytes each, 1 bit per pixel), immediately followed
150 1.7 darrenr * by the color planes, 32 bits per pixel. We also map just the 32-bit
151 1.7 darrenr * framebuffer at 0x04000000 (TCX_USER_RAM_COMPAT), for compatibility
152 1.7 darrenr * with the cg8 driver.
153 1.7 darrenr */
154 1.7 darrenr #define TCX_CG8OVERLAY (256 * 1024)
155 1.7 darrenr #define TCX_SIZE_DFB32 (1152 * 900 * 4) /* max size of the framebuffer */
156 1.7 darrenr #endif
157 1.7 darrenr
158 1.1 pk /*
159 1.1 pk * Match a tcx.
160 1.1 pk */
161 1.1 pk int
162 1.1 pk tcxmatch(parent, cf, aux)
163 1.1 pk struct device *parent;
164 1.1 pk struct cfdata *cf;
165 1.1 pk void *aux;
166 1.1 pk {
167 1.1 pk struct sbus_attach_args *sa = aux;
168 1.1 pk
169 1.1 pk return (strcmp(sa->sa_name, OBPNAME) == 0);
170 1.1 pk }
171 1.1 pk
172 1.1 pk /*
173 1.1 pk * Attach a display.
174 1.1 pk */
175 1.1 pk void
176 1.1 pk tcxattach(parent, self, args)
177 1.1 pk struct device *parent, *self;
178 1.1 pk void *args;
179 1.1 pk {
180 1.1 pk struct tcx_softc *sc = (struct tcx_softc *)self;
181 1.1 pk struct sbus_attach_args *sa = args;
182 1.1 pk int node, ramsize;
183 1.1 pk volatile struct bt_regs *bt;
184 1.1 pk struct fbdevice *fb = &sc->sc_fb;
185 1.1 pk bus_space_handle_t bh;
186 1.1 pk int isconsole;
187 1.1 pk
188 1.1 pk sc->sc_bustag = sa->sa_bustag;
189 1.1 pk node = sa->sa_node;
190 1.1 pk
191 1.1 pk fb->fb_driver = &tcx_fbdriver;
192 1.1 pk fb->fb_device = &sc->sc_dev;
193 1.1 pk /* Mask out invalid flags from the user. */
194 1.1 pk fb->fb_flags = sc->sc_dev.dv_cfdata->cf_flags & FB_USERMASK;
195 1.7 darrenr /*
196 1.7 darrenr * The onboard framebuffer on the SS4 supports only 8-bit mode;
197 1.7 darrenr * it can be distinguished from the S24 card for the SS5 by the
198 1.7 darrenr * presence of the "tcx-8-bit" attribute on the SS4 version.
199 1.7 darrenr */
200 1.7 darrenr sc->sc_8bit = node_has_property(node, "tcx-8-bit");
201 1.7 darrenr #ifdef TCX_CG8
202 1.7 darrenr if (sc->sc_8bit) {
203 1.7 darrenr #endif
204 1.7 darrenr /*
205 1.7 darrenr * cg8 emulation is either not compiled in or not supported
206 1.7 darrenr * on this hardware. Report values for the 8-bit framebuffer
207 1.7 darrenr * so cg3 emulation works. (If this hardware supports
208 1.7 darrenr * 24-bit mode, the 24-bit framebuffer will also be available)
209 1.7 darrenr */
210 1.7 darrenr fb->fb_type.fb_depth = 8;
211 1.7 darrenr fb_setsize_obp(fb, fb->fb_type.fb_depth, 1152, 900, node);
212 1.7 darrenr
213 1.7 darrenr ramsize = fb->fb_type.fb_height * fb->fb_linebytes;
214 1.7 darrenr #ifdef TCX_CG8
215 1.7 darrenr } else {
216 1.7 darrenr /*
217 1.7 darrenr * for cg8 emulation, unconditionally report the depth as
218 1.7 darrenr * 32 bits, but use the height and width reported by the
219 1.7 darrenr * boot prom. cg8 users want to see the full size of
220 1.7 darrenr * overlay planes plus color planes included in the
221 1.7 darrenr * reported framebuffer size.
222 1.7 darrenr */
223 1.7 darrenr fb->fb_type.fb_depth = 32;
224 1.7 darrenr fb_setsize_obp(fb, fb->fb_type.fb_depth, 1152, 900, node);
225 1.7 darrenr fb->fb_linebytes =
226 1.7 darrenr (fb->fb_type.fb_width * fb->fb_type.fb_depth) / 8;
227 1.7 darrenr ramsize = TCX_CG8OVERLAY +
228 1.7 darrenr (fb->fb_type.fb_height * fb->fb_linebytes);
229 1.7 darrenr }
230 1.7 darrenr #endif
231 1.1 pk fb->fb_type.fb_cmsize = 256;
232 1.1 pk fb->fb_type.fb_size = ramsize;
233 1.1 pk printf(": %s, %d x %d", OBPNAME,
234 1.1 pk fb->fb_type.fb_width,
235 1.1 pk fb->fb_type.fb_height);
236 1.7 darrenr #ifdef TCX_CG8
237 1.7 darrenr /*
238 1.7 darrenr * if cg8 emulation is enabled, say so; but if hardware can't
239 1.7 darrenr * emulate cg8, explain that instead
240 1.7 darrenr */
241 1.7 darrenr printf( (sc->sc_8bit)?
242 1.7 darrenr " (8-bit only)" :
243 1.7 darrenr " (emulating cg8)");
244 1.7 darrenr #endif
245 1.1 pk
246 1.1 pk /*
247 1.1 pk * XXX - should be set to FBTYPE_TCX.
248 1.1 pk * XXX For CG3 emulation to work in current (96/6) X11 servers,
249 1.1 pk * XXX `fbtype' must point to an "unregocnised" entry.
250 1.1 pk */
251 1.7 darrenr #ifdef TCX_CG8
252 1.7 darrenr if (sc->sc_8bit) {
253 1.7 darrenr fb->fb_type.fb_type = FBTYPE_RESERVED3;
254 1.7 darrenr } else {
255 1.7 darrenr fb->fb_type.fb_type = FBTYPE_MEMCOLOR;
256 1.7 darrenr }
257 1.7 darrenr #else
258 1.1 pk fb->fb_type.fb_type = FBTYPE_RESERVED3;
259 1.7 darrenr #endif
260 1.1 pk
261 1.1 pk
262 1.1 pk if (sa->sa_nreg != TCX_NREG) {
263 1.1 pk printf("%s: only %d register sets\n",
264 1.1 pk self->dv_xname, sa->sa_nreg);
265 1.1 pk return;
266 1.1 pk }
267 1.1 pk bcopy(sa->sa_reg, sc->sc_physadr,
268 1.8 thorpej sa->sa_nreg * sizeof(struct openprom_addr));
269 1.1 pk
270 1.1 pk /* XXX - fix THC and TEC offsets */
271 1.8 thorpej sc->sc_physadr[TCX_REG_TEC].oa_base += 0x1000;
272 1.8 thorpej sc->sc_physadr[TCX_REG_THC].oa_base += 0x1000;
273 1.1 pk
274 1.1 pk /* Map the register banks we care about */
275 1.1 pk if (sbus_bus_map(sa->sa_bustag,
276 1.8 thorpej sc->sc_physadr[TCX_REG_THC].oa_space,
277 1.8 thorpej sc->sc_physadr[TCX_REG_THC].oa_base,
278 1.1 pk sizeof (struct tcx_thc),
279 1.5 pk BUS_SPACE_MAP_LINEAR, &bh) != 0) {
280 1.1 pk printf("tcxattach: cannot map thc registers\n");
281 1.1 pk return;
282 1.1 pk }
283 1.6 eeh sc->sc_thc = (volatile struct tcx_thc *)
284 1.6 eeh bus_space_vaddr(sa->sa_bustag, bh);
285 1.1 pk
286 1.1 pk if (sbus_bus_map(sa->sa_bustag,
287 1.8 thorpej sc->sc_physadr[TCX_REG_CMAP].oa_space,
288 1.8 thorpej sc->sc_physadr[TCX_REG_CMAP].oa_base,
289 1.1 pk sizeof (struct bt_regs),
290 1.5 pk BUS_SPACE_MAP_LINEAR, &bh) != 0) {
291 1.1 pk printf("tcxattach: cannot map bt registers\n");
292 1.1 pk return;
293 1.1 pk }
294 1.6 eeh sc->sc_bt = bt = (volatile struct bt_regs *)
295 1.6 eeh bus_space_vaddr(sa->sa_bustag, bh);
296 1.1 pk
297 1.7 darrenr #ifdef TCX_CG8
298 1.7 darrenr if (!sc->sc_8bit) {
299 1.7 darrenr if (sbus_bus_map(sa->sa_bustag,
300 1.8 thorpej (bus_type_t)sc->sc_physadr[TCX_REG_RDFB32].oa_space,
301 1.8 thorpej (bus_addr_t)sc->sc_physadr[TCX_REG_RDFB32].oa_base,
302 1.7 darrenr TCX_SIZE_DFB32,
303 1.7 darrenr BUS_SPACE_MAP_LINEAR,
304 1.7 darrenr 0, &bh) != 0) {
305 1.7 darrenr printf("tcxattach: cannot map control planes\n");
306 1.7 darrenr return;
307 1.7 darrenr }
308 1.7 darrenr sc->sc_cplane = (volatile ulong *)bh;
309 1.7 darrenr }
310 1.7 darrenr #endif
311 1.7 darrenr
312 1.1 pk isconsole = fb_is_console(node);
313 1.1 pk
314 1.1 pk printf(", id %d, rev %d, sense %d",
315 1.1 pk (sc->sc_thc->thc_config & THC_CFG_FBID) >> THC_CFG_FBID_SHIFT,
316 1.1 pk (sc->sc_thc->thc_config & THC_CFG_REV) >> THC_CFG_REV_SHIFT,
317 1.1 pk (sc->sc_thc->thc_config & THC_CFG_SENSE) >> THC_CFG_SENSE_SHIFT
318 1.1 pk );
319 1.1 pk
320 1.1 pk /* reset cursor & frame buffer controls */
321 1.1 pk tcx_reset(sc);
322 1.1 pk
323 1.1 pk /* Initialize the default color map. */
324 1.1 pk bt_initcmap(&sc->sc_cmap, 256);
325 1.1 pk tcx_loadcmap(sc, 0, 256);
326 1.1 pk
327 1.1 pk /* enable video */
328 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_VIDEN;
329 1.1 pk
330 1.1 pk if (isconsole) {
331 1.1 pk printf(" (console)\n");
332 1.1 pk } else
333 1.1 pk printf("\n");
334 1.1 pk
335 1.1 pk sbus_establish(&sc->sc_sd, &sc->sc_dev);
336 1.1 pk fb_attach(&sc->sc_fb, isconsole);
337 1.1 pk }
338 1.1 pk
339 1.7 darrenr #ifdef TCX_CG8
340 1.7 darrenr /*
341 1.7 darrenr * keep track of the number of opens, so we can switch to 24-bit mode
342 1.7 darrenr * when the device is first opened, and return to 8-bit mode on the
343 1.7 darrenr * last close. (stolen from cgfourteen driver...) There can only be
344 1.7 darrenr * one TCX per system, so we only need one flag.
345 1.7 darrenr */
346 1.7 darrenr static int tcx_opens = 0;
347 1.7 darrenr #endif
348 1.7 darrenr
349 1.1 pk int
350 1.1 pk tcxopen(dev, flags, mode, p)
351 1.1 pk dev_t dev;
352 1.1 pk int flags, mode;
353 1.1 pk struct proc *p;
354 1.1 pk {
355 1.1 pk int unit = minor(dev);
356 1.7 darrenr #ifdef TCX_CG8
357 1.7 darrenr struct tcx_softc *sc;
358 1.7 darrenr int i, s, oldopens;
359 1.7 darrenr volatile ulong *cptr;
360 1.7 darrenr struct fbdevice *fb;
361 1.7 darrenr #endif
362 1.1 pk
363 1.1 pk if (unit >= tcx_cd.cd_ndevs || tcx_cd.cd_devs[unit] == NULL)
364 1.1 pk return (ENXIO);
365 1.7 darrenr #ifdef TCX_CG8
366 1.7 darrenr sc = tcx_cd.cd_devs[unit];
367 1.7 darrenr if (!sc->sc_8bit) {
368 1.7 darrenr s = splhigh();
369 1.7 darrenr oldopens = tcx_opens++;
370 1.7 darrenr splx(s);
371 1.7 darrenr if (oldopens == 0) {
372 1.7 darrenr /*
373 1.7 darrenr * rewrite the control planes to select 24-bit mode
374 1.7 darrenr * and clear the screen
375 1.7 darrenr */
376 1.7 darrenr fb = &sc->sc_fb;
377 1.7 darrenr i = fb->fb_type.fb_height * fb->fb_type.fb_width;
378 1.7 darrenr cptr = sc->sc_cplane;
379 1.7 darrenr while (--i >= 0)
380 1.7 darrenr *cptr++ = TCX_CTL_24_LEVEL;
381 1.7 darrenr }
382 1.7 darrenr }
383 1.7 darrenr #endif
384 1.1 pk return (0);
385 1.1 pk }
386 1.1 pk
387 1.1 pk int
388 1.1 pk tcxclose(dev, flags, mode, p)
389 1.1 pk dev_t dev;
390 1.1 pk int flags, mode;
391 1.1 pk struct proc *p;
392 1.1 pk {
393 1.1 pk struct tcx_softc *sc = tcx_cd.cd_devs[minor(dev)];
394 1.7 darrenr #ifdef TCX_CG8
395 1.7 darrenr int i, s, opens;
396 1.7 darrenr volatile ulong *cptr;
397 1.7 darrenr struct fbdevice *fb;
398 1.7 darrenr #endif
399 1.1 pk
400 1.1 pk tcx_reset(sc);
401 1.7 darrenr #ifdef TCX_CG8
402 1.7 darrenr if (!sc->sc_8bit) {
403 1.7 darrenr s = splhigh();
404 1.7 darrenr opens = --tcx_opens;
405 1.7 darrenr if (tcx_opens <= 0)
406 1.7 darrenr opens = tcx_opens = 0;
407 1.7 darrenr splx(s);
408 1.7 darrenr if (opens == 0) {
409 1.7 darrenr /*
410 1.7 darrenr * rewrite the control planes to select 8-bit mode,
411 1.7 darrenr * preserving the contents of the screen.
412 1.7 darrenr * (or we could just bzero the whole thing...)
413 1.7 darrenr */
414 1.7 darrenr fb = &sc->sc_fb;
415 1.7 darrenr i = fb->fb_type.fb_height * fb->fb_type.fb_width;
416 1.7 darrenr cptr = sc->sc_cplane;
417 1.7 darrenr while (--i >= 0)
418 1.7 darrenr *cptr++ &= TCX_CTL_PIXELMASK;
419 1.7 darrenr }
420 1.7 darrenr }
421 1.7 darrenr #endif
422 1.1 pk return (0);
423 1.1 pk }
424 1.1 pk
425 1.1 pk int
426 1.1 pk tcxioctl(dev, cmd, data, flags, p)
427 1.1 pk dev_t dev;
428 1.1 pk u_long cmd;
429 1.1 pk caddr_t data;
430 1.1 pk int flags;
431 1.1 pk struct proc *p;
432 1.1 pk {
433 1.1 pk struct tcx_softc *sc = tcx_cd.cd_devs[minor(dev)];
434 1.1 pk int error;
435 1.1 pk
436 1.1 pk switch (cmd) {
437 1.1 pk
438 1.1 pk case FBIOGTYPE:
439 1.1 pk *(struct fbtype *)data = sc->sc_fb.fb_type;
440 1.1 pk break;
441 1.1 pk
442 1.1 pk case FBIOGATTR:
443 1.1 pk #define fba ((struct fbgattr *)data)
444 1.1 pk fba->real_type = sc->sc_fb.fb_type.fb_type;
445 1.1 pk fba->owner = 0; /* XXX ??? */
446 1.1 pk fba->fbtype = sc->sc_fb.fb_type;
447 1.1 pk fba->sattr.flags = 0;
448 1.1 pk fba->sattr.emu_type = sc->sc_fb.fb_type.fb_type;
449 1.1 pk fba->sattr.dev_specific[0] = -1;
450 1.1 pk fba->emu_types[0] = sc->sc_fb.fb_type.fb_type;
451 1.1 pk fba->emu_types[1] = FBTYPE_SUN3COLOR;
452 1.1 pk fba->emu_types[2] = -1;
453 1.1 pk #undef fba
454 1.1 pk break;
455 1.1 pk
456 1.1 pk case FBIOGETCMAP:
457 1.1 pk #define p ((struct fbcmap *)data)
458 1.1 pk return (bt_getcmap(p, &sc->sc_cmap, 256, 1));
459 1.1 pk
460 1.1 pk case FBIOPUTCMAP:
461 1.1 pk /* copy to software map */
462 1.7 darrenr #ifdef TCX_CG8
463 1.7 darrenr if (!sc->sc_8bit) {
464 1.7 darrenr /*
465 1.7 darrenr * cg8 has extra bits in high-order byte of the index
466 1.7 darrenr * that bt_putcmap doesn't recognize
467 1.7 darrenr */
468 1.7 darrenr p->index &= 0xffffff;
469 1.7 darrenr }
470 1.7 darrenr #endif
471 1.1 pk error = bt_putcmap(p, &sc->sc_cmap, 256, 1);
472 1.1 pk if (error)
473 1.1 pk return (error);
474 1.1 pk /* now blast them into the chip */
475 1.1 pk /* XXX should use retrace interrupt */
476 1.1 pk tcx_loadcmap(sc, p->index, p->count);
477 1.1 pk #undef p
478 1.1 pk break;
479 1.1 pk
480 1.1 pk case FBIOGVIDEO:
481 1.1 pk *(int *)data = sc->sc_blanked;
482 1.1 pk break;
483 1.1 pk
484 1.1 pk case FBIOSVIDEO:
485 1.1 pk if (*(int *)data)
486 1.1 pk tcx_unblank(&sc->sc_dev);
487 1.1 pk else if (!sc->sc_blanked) {
488 1.1 pk sc->sc_blanked = 1;
489 1.1 pk sc->sc_thc->thc_hcmisc &= ~THC_MISC_VIDEN;
490 1.1 pk /* Put monitor in `power-saving mode' */
491 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_VSYNC_DISABLE;
492 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_HSYNC_DISABLE;
493 1.1 pk }
494 1.1 pk break;
495 1.1 pk
496 1.1 pk default:
497 1.1 pk #ifdef DEBUG
498 1.1 pk log(LOG_NOTICE, "tcxioctl(0x%lx) (%s[%d])\n", cmd,
499 1.1 pk p->p_comm, p->p_pid);
500 1.1 pk #endif
501 1.1 pk return (ENOTTY);
502 1.1 pk }
503 1.1 pk return (0);
504 1.1 pk }
505 1.1 pk
506 1.1 pk /*
507 1.1 pk * Clean up hardware state (e.g., after bootup or after X crashes).
508 1.1 pk */
509 1.1 pk static void
510 1.1 pk tcx_reset(sc)
511 1.1 pk struct tcx_softc *sc;
512 1.1 pk {
513 1.1 pk volatile struct bt_regs *bt;
514 1.1 pk
515 1.1 pk /* Enable cursor in Brooktree DAC. */
516 1.1 pk bt = sc->sc_bt;
517 1.1 pk bt->bt_addr = 0x06 << 24;
518 1.1 pk bt->bt_ctrl |= 0x03 << 24;
519 1.1 pk }
520 1.1 pk
521 1.1 pk /*
522 1.1 pk * Load a subset of the current (new) colormap into the color DAC.
523 1.1 pk */
524 1.1 pk static void
525 1.1 pk tcx_loadcmap(sc, start, ncolors)
526 1.1 pk struct tcx_softc *sc;
527 1.1 pk int start, ncolors;
528 1.1 pk {
529 1.1 pk volatile struct bt_regs *bt;
530 1.1 pk u_int *ip, i;
531 1.1 pk int count;
532 1.1 pk
533 1.1 pk ip = &sc->sc_cmap.cm_chip[BT_D4M3(start)]; /* start/4 * 3 */
534 1.1 pk count = BT_D4M3(start + ncolors - 1) - BT_D4M3(start) + 3;
535 1.1 pk bt = sc->sc_bt;
536 1.1 pk bt->bt_addr = BT_D4M4(start) << 24;
537 1.1 pk while (--count >= 0) {
538 1.1 pk i = *ip++;
539 1.1 pk /* hardware that makes one want to pound boards with hammers */
540 1.1 pk bt->bt_cmap = i;
541 1.1 pk bt->bt_cmap = i << 8;
542 1.1 pk bt->bt_cmap = i << 16;
543 1.1 pk bt->bt_cmap = i << 24;
544 1.1 pk }
545 1.1 pk }
546 1.1 pk
547 1.1 pk static void
548 1.1 pk tcx_unblank(dev)
549 1.1 pk struct device *dev;
550 1.1 pk {
551 1.1 pk struct tcx_softc *sc = (struct tcx_softc *)dev;
552 1.1 pk
553 1.1 pk if (sc->sc_blanked) {
554 1.1 pk sc->sc_blanked = 0;
555 1.1 pk sc->sc_thc->thc_hcmisc &= ~THC_MISC_VSYNC_DISABLE;
556 1.1 pk sc->sc_thc->thc_hcmisc &= ~THC_MISC_HSYNC_DISABLE;
557 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_VIDEN;
558 1.1 pk }
559 1.1 pk }
560 1.1 pk
561 1.1 pk /*
562 1.1 pk * Base addresses at which users can mmap() the various pieces of a tcx.
563 1.1 pk */
564 1.1 pk #define TCX_USER_RAM 0x00000000
565 1.1 pk #define TCX_USER_RAM24 0x01000000
566 1.1 pk #define TCX_USER_RAM_COMPAT 0x04000000 /* cg3 emulation */
567 1.1 pk #define TCX_USER_STIP 0x10000000
568 1.1 pk #define TCX_USER_BLIT 0x20000000
569 1.1 pk #define TCX_USER_RDFB32 0x28000000
570 1.1 pk #define TCX_USER_RSTIP 0x30000000
571 1.1 pk #define TCX_USER_RBLIT 0x38000000
572 1.1 pk #define TCX_USER_TEC 0x70001000
573 1.1 pk #define TCX_USER_BTREGS 0x70002000
574 1.1 pk #define TCX_USER_THC 0x70004000
575 1.1 pk #define TCX_USER_DHC 0x70008000
576 1.1 pk #define TCX_USER_ALT 0x7000a000
577 1.1 pk #define TCX_USER_UART 0x7000c000
578 1.1 pk #define TCX_USER_VRT 0x7000e000
579 1.1 pk #define TCX_USER_ROM 0x70010000
580 1.1 pk
581 1.1 pk struct mmo {
582 1.1 pk u_int mo_uaddr; /* user (virtual) address */
583 1.1 pk u_int mo_size; /* size, or 0 for video ram size */
584 1.1 pk u_int mo_bank; /* register bank number */
585 1.1 pk };
586 1.1 pk
587 1.1 pk /*
588 1.1 pk * Return the address that would map the given device at the given
589 1.1 pk * offset, allowing for the given protection, or return -1 for error.
590 1.1 pk *
591 1.1 pk * XXX needs testing against `demanding' applications (e.g., aviator)
592 1.1 pk */
593 1.1 pk paddr_t
594 1.1 pk tcxmmap(dev, off, prot)
595 1.1 pk dev_t dev;
596 1.1 pk off_t off;
597 1.1 pk int prot;
598 1.1 pk {
599 1.1 pk struct tcx_softc *sc = tcx_cd.cd_devs[minor(dev)];
600 1.8 thorpej struct openprom_addr *rr = sc->sc_physadr;
601 1.7 darrenr struct mmo *mo, *mo_end;
602 1.1 pk u_int u, sz;
603 1.1 pk static struct mmo mmo[] = {
604 1.1 pk { TCX_USER_RAM, 0, TCX_REG_DFB8 },
605 1.1 pk { TCX_USER_RAM24, 0, TCX_REG_DFB24 },
606 1.1 pk { TCX_USER_RAM_COMPAT, 0, TCX_REG_DFB8 },
607 1.1 pk
608 1.1 pk { TCX_USER_STIP, 1, TCX_REG_STIP },
609 1.1 pk { TCX_USER_BLIT, 1, TCX_REG_BLIT },
610 1.7 darrenr { TCX_USER_RDFB32, 0, TCX_REG_RDFB32 },
611 1.1 pk { TCX_USER_RSTIP, 1, TCX_REG_RSTIP },
612 1.1 pk { TCX_USER_RBLIT, 1, TCX_REG_RBLIT },
613 1.1 pk { TCX_USER_TEC, 1, TCX_REG_TEC },
614 1.1 pk { TCX_USER_BTREGS, 8192 /* XXX */, TCX_REG_CMAP },
615 1.1 pk { TCX_USER_THC, sizeof(struct tcx_thc), TCX_REG_THC },
616 1.1 pk { TCX_USER_DHC, 1, TCX_REG_DHC },
617 1.1 pk { TCX_USER_ALT, 1, TCX_REG_ALT },
618 1.1 pk { TCX_USER_ROM, 65536, TCX_REG_ROM },
619 1.1 pk };
620 1.1 pk #define NMMO (sizeof mmo / sizeof *mmo)
621 1.7 darrenr #ifdef TCX_CG8
622 1.7 darrenr /*
623 1.7 darrenr * alternate mapping for CG8 emulation:
624 1.7 darrenr * map part of the 8-bit-deep framebuffer into the cg8 overlay
625 1.7 darrenr * space, just so there's something there, and map the 32-bit-deep
626 1.7 darrenr * framebuffer where cg8 users expect to find it.
627 1.7 darrenr */
628 1.7 darrenr static struct mmo mmo_cg8[] = {
629 1.7 darrenr { TCX_USER_RAM, TCX_CG8OVERLAY, TCX_REG_DFB8 },
630 1.7 darrenr { TCX_CG8OVERLAY, TCX_SIZE_DFB32, TCX_REG_DFB24 },
631 1.7 darrenr { TCX_USER_RAM_COMPAT, TCX_SIZE_DFB32, TCX_REG_DFB24 }
632 1.7 darrenr };
633 1.7 darrenr #define NMMO_CG8 (sizeof mmo_cg8 / sizeof *mmo_cg8)
634 1.7 darrenr #endif
635 1.1 pk
636 1.1 pk if (off & PGOFSET)
637 1.1 pk panic("tcxmmap");
638 1.1 pk
639 1.1 pk /*
640 1.1 pk * Entries with size 0 map video RAM (i.e., the size in fb data).
641 1.7 darrenr * Entries that map 32-bit deep regions are adjusted for their
642 1.7 darrenr * depth (fb_size gives the size of the 8-bit-deep region).
643 1.1 pk *
644 1.1 pk * Since we work in pages, the fact that the map offset table's
645 1.1 pk * sizes are sometimes bizarre (e.g., 1) is effectively ignored:
646 1.1 pk * one byte is as good as one page.
647 1.1 pk */
648 1.7 darrenr #ifdef TCX_CG8
649 1.7 darrenr if (sc->sc_8bit) {
650 1.7 darrenr mo = mmo;
651 1.7 darrenr mo_end = &mmo[NMMO];
652 1.7 darrenr } else {
653 1.7 darrenr mo = mmo_cg8;
654 1.7 darrenr mo_end = &mmo_cg8[NMMO_CG8];
655 1.7 darrenr }
656 1.7 darrenr #else
657 1.7 darrenr mo = mmo;
658 1.7 darrenr mo_end = &mmo[NMMO];
659 1.7 darrenr #endif
660 1.7 darrenr for (; mo < mo_end; mo++) {
661 1.1 pk if ((u_int)off < mo->mo_uaddr)
662 1.1 pk continue;
663 1.1 pk u = off - mo->mo_uaddr;
664 1.7 darrenr sz = mo->mo_size;
665 1.7 darrenr if (sz == 0) {
666 1.7 darrenr sz = sc->sc_fb.fb_type.fb_size;
667 1.7 darrenr /*
668 1.7 darrenr * check for the 32-bit-deep regions and adjust
669 1.7 darrenr * accordingly
670 1.7 darrenr */
671 1.7 darrenr if (mo->mo_uaddr == TCX_USER_RAM24 ||
672 1.7 darrenr mo->mo_uaddr == TCX_USER_RDFB32) {
673 1.7 darrenr if (sc->sc_8bit) {
674 1.7 darrenr /*
675 1.7 darrenr * not present on 8-bit hardware
676 1.7 darrenr */
677 1.7 darrenr continue;
678 1.7 darrenr }
679 1.7 darrenr sz *= 4;
680 1.7 darrenr }
681 1.7 darrenr }
682 1.1 pk if (u < sz) {
683 1.3 eeh return (bus_space_mmap(sc->sc_bustag,
684 1.8 thorpej BUS_ADDR(rr[mo->mo_bank].oa_space,
685 1.8 thorpej rr[mo->mo_bank].oa_base),
686 1.3 eeh u,
687 1.3 eeh prot,
688 1.3 eeh BUS_SPACE_MAP_LINEAR));
689 1.1 pk }
690 1.1 pk }
691 1.3 eeh return (-1);
692 1.1 pk }
693