tcx.c revision 1.27 1 1.27 dsl /* $NetBSD: tcx.c,v 1.27 2009/03/14 21:04:23 dsl Exp $ */
2 1.1 pk
3 1.1 pk /*
4 1.1 pk * Copyright (c) 1996,1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.1 pk
32 1.1 pk /*
33 1.1 pk * color display (TCX) driver.
34 1.1 pk *
35 1.1 pk * Does not handle interrupts, even though they can occur.
36 1.1 pk *
37 1.1 pk * XXX should defer colormap updates to vertical retrace interrupts
38 1.1 pk */
39 1.4 lukem
40 1.4 lukem #include <sys/cdefs.h>
41 1.27 dsl __KERNEL_RCSID(0, "$NetBSD: tcx.c,v 1.27 2009/03/14 21:04:23 dsl Exp $");
42 1.7 darrenr
43 1.7 darrenr /*
44 1.7 darrenr * define for cg8 emulation on S24 (24-bit version of tcx) for the SS5;
45 1.7 darrenr * it is bypassed on the 8-bit version (onboard framebuffer for SS4)
46 1.7 darrenr */
47 1.7 darrenr #undef TCX_CG8
48 1.1 pk
49 1.1 pk #include <sys/param.h>
50 1.1 pk #include <sys/systm.h>
51 1.1 pk #include <sys/buf.h>
52 1.1 pk #include <sys/device.h>
53 1.1 pk #include <sys/ioctl.h>
54 1.1 pk #include <sys/malloc.h>
55 1.1 pk #include <sys/mman.h>
56 1.1 pk #include <sys/tty.h>
57 1.1 pk #include <sys/conf.h>
58 1.1 pk
59 1.1 pk #ifdef DEBUG
60 1.1 pk #include <sys/proc.h>
61 1.1 pk #include <sys/syslog.h>
62 1.1 pk #endif
63 1.1 pk
64 1.22 ad #include <sys/bus.h>
65 1.1 pk #include <machine/autoconf.h>
66 1.1 pk
67 1.1 pk #include <dev/sun/fbio.h>
68 1.1 pk #include <dev/sun/fbvar.h>
69 1.1 pk #include <dev/sun/btreg.h>
70 1.1 pk #include <dev/sun/btvar.h>
71 1.2 pk
72 1.2 pk #include <dev/sbus/sbusvar.h>
73 1.2 pk #include <dev/sbus/tcxreg.h>
74 1.1 pk
75 1.1 pk /* per-display variables */
76 1.1 pk struct tcx_softc {
77 1.1 pk struct device sc_dev; /* base device */
78 1.1 pk struct sbusdev sc_sd; /* sbus device */
79 1.1 pk struct fbdevice sc_fb; /* frame buffer device */
80 1.1 pk bus_space_tag_t sc_bustag;
81 1.8 thorpej struct openprom_addr sc_physadr[TCX_NREG];/* phys addr of h/w */
82 1.1 pk
83 1.1 pk volatile struct bt_regs *sc_bt; /* Brooktree registers */
84 1.1 pk volatile struct tcx_thc *sc_thc;/* THC registers */
85 1.7 darrenr #ifdef TCX_CG8
86 1.7 darrenr volatile ulong *sc_cplane; /* framebuffer with control planes */
87 1.7 darrenr #endif
88 1.7 darrenr short sc_8bit; /* true if 8-bit hardware */
89 1.1 pk short sc_blanked; /* true if blanked */
90 1.1 pk union bt_cmap sc_cmap; /* Brooktree color map */
91 1.1 pk };
92 1.1 pk
93 1.7 darrenr /*
94 1.7 darrenr * The S24 provides the framebuffer RAM mapped in three ways:
95 1.7 darrenr * 26 bits per pixel, in 32-bit words; the low-order 24 bits are
96 1.7 darrenr * blue, green, and red values, and the other two bits select the
97 1.7 darrenr * display modes, per pixel);
98 1.7 darrenr * 24 bits per pixel, in 32-bit words; the high-order byte reads as
99 1.7 darrenr * zero, and is ignored on writes (so the mode bits cannot be altered);
100 1.7 darrenr * 8 bits per pixel, unpadded; writes to this space do not modify the
101 1.7 darrenr * other 18 bits.
102 1.7 darrenr */
103 1.7 darrenr #define TCX_CTL_8_MAPPED 0x00000000 /* 8 bits, uses color map */
104 1.7 darrenr #define TCX_CTL_24_MAPPED 0x01000000 /* 24 bits, uses color map */
105 1.7 darrenr #define TCX_CTL_24_LEVEL 0x03000000 /* 24 bits, ignores color map */
106 1.7 darrenr #define TCX_CTL_PIXELMASK 0x00FFFFFF /* mask for index/level */
107 1.7 darrenr
108 1.1 pk /* autoconfiguration driver */
109 1.17 perry static void tcxattach(struct device *, struct device *, void *);
110 1.17 perry static int tcxmatch(struct device *, struct cfdata *, void *);
111 1.17 perry static void tcx_unblank(struct device *);
112 1.1 pk
113 1.11 thorpej CFATTACH_DECL(tcx, sizeof(struct tcx_softc),
114 1.12 thorpej tcxmatch, tcxattach, NULL, NULL);
115 1.1 pk
116 1.1 pk extern struct cfdriver tcx_cd;
117 1.1 pk
118 1.9 gehenna dev_type_open(tcxopen);
119 1.9 gehenna dev_type_close(tcxclose);
120 1.9 gehenna dev_type_ioctl(tcxioctl);
121 1.9 gehenna dev_type_mmap(tcxmmap);
122 1.9 gehenna
123 1.9 gehenna const struct cdevsw tcx_cdevsw = {
124 1.9 gehenna tcxopen, tcxclose, noread, nowrite, tcxioctl,
125 1.13 jdolecek nostop, notty, nopoll, tcxmmap, nokqfilter,
126 1.9 gehenna };
127 1.9 gehenna
128 1.1 pk /* frame buffer generic driver */
129 1.1 pk static struct fbdriver tcx_fbdriver = {
130 1.13 jdolecek tcx_unblank, tcxopen, tcxclose, tcxioctl, nopoll, tcxmmap,
131 1.13 jdolecek nokqfilter
132 1.1 pk };
133 1.1 pk
134 1.17 perry static void tcx_reset(struct tcx_softc *);
135 1.17 perry static void tcx_loadcmap(struct tcx_softc *, int, int);
136 1.1 pk
137 1.1 pk #define OBPNAME "SUNW,tcx"
138 1.7 darrenr
139 1.7 darrenr #ifdef TCX_CG8
140 1.7 darrenr /*
141 1.7 darrenr * For CG8 emulation, we map the 32-bit-deep framebuffer at an offset of
142 1.7 darrenr * 256K; the cg8 space begins with a mono overlay plane and an overlay
143 1.7 darrenr * enable plane (128K bytes each, 1 bit per pixel), immediately followed
144 1.7 darrenr * by the color planes, 32 bits per pixel. We also map just the 32-bit
145 1.7 darrenr * framebuffer at 0x04000000 (TCX_USER_RAM_COMPAT), for compatibility
146 1.7 darrenr * with the cg8 driver.
147 1.7 darrenr */
148 1.7 darrenr #define TCX_CG8OVERLAY (256 * 1024)
149 1.7 darrenr #define TCX_SIZE_DFB32 (1152 * 900 * 4) /* max size of the framebuffer */
150 1.7 darrenr #endif
151 1.7 darrenr
152 1.1 pk /*
153 1.1 pk * Match a tcx.
154 1.1 pk */
155 1.1 pk int
156 1.26 dsl tcxmatch(struct device *parent, struct cfdata *cf, void *aux)
157 1.1 pk {
158 1.1 pk struct sbus_attach_args *sa = aux;
159 1.1 pk
160 1.1 pk return (strcmp(sa->sa_name, OBPNAME) == 0);
161 1.1 pk }
162 1.1 pk
163 1.1 pk /*
164 1.1 pk * Attach a display.
165 1.1 pk */
166 1.1 pk void
167 1.27 dsl tcxattach(struct device *parent, struct device *self, void *args)
168 1.1 pk {
169 1.25 drochner struct tcx_softc *sc = device_private(self);
170 1.1 pk struct sbus_attach_args *sa = args;
171 1.1 pk int node, ramsize;
172 1.1 pk volatile struct bt_regs *bt;
173 1.1 pk struct fbdevice *fb = &sc->sc_fb;
174 1.1 pk bus_space_handle_t bh;
175 1.1 pk int isconsole;
176 1.1 pk
177 1.1 pk sc->sc_bustag = sa->sa_bustag;
178 1.1 pk node = sa->sa_node;
179 1.1 pk
180 1.1 pk fb->fb_driver = &tcx_fbdriver;
181 1.1 pk fb->fb_device = &sc->sc_dev;
182 1.1 pk /* Mask out invalid flags from the user. */
183 1.19 thorpej fb->fb_flags = device_cfdata(&sc->sc_dev)->cf_flags & FB_USERMASK;
184 1.7 darrenr /*
185 1.7 darrenr * The onboard framebuffer on the SS4 supports only 8-bit mode;
186 1.7 darrenr * it can be distinguished from the S24 card for the SS5 by the
187 1.7 darrenr * presence of the "tcx-8-bit" attribute on the SS4 version.
188 1.7 darrenr */
189 1.7 darrenr sc->sc_8bit = node_has_property(node, "tcx-8-bit");
190 1.7 darrenr #ifdef TCX_CG8
191 1.7 darrenr if (sc->sc_8bit) {
192 1.7 darrenr #endif
193 1.7 darrenr /*
194 1.7 darrenr * cg8 emulation is either not compiled in or not supported
195 1.7 darrenr * on this hardware. Report values for the 8-bit framebuffer
196 1.7 darrenr * so cg3 emulation works. (If this hardware supports
197 1.7 darrenr * 24-bit mode, the 24-bit framebuffer will also be available)
198 1.7 darrenr */
199 1.7 darrenr fb->fb_type.fb_depth = 8;
200 1.7 darrenr fb_setsize_obp(fb, fb->fb_type.fb_depth, 1152, 900, node);
201 1.7 darrenr
202 1.7 darrenr ramsize = fb->fb_type.fb_height * fb->fb_linebytes;
203 1.7 darrenr #ifdef TCX_CG8
204 1.7 darrenr } else {
205 1.7 darrenr /*
206 1.7 darrenr * for cg8 emulation, unconditionally report the depth as
207 1.7 darrenr * 32 bits, but use the height and width reported by the
208 1.7 darrenr * boot prom. cg8 users want to see the full size of
209 1.7 darrenr * overlay planes plus color planes included in the
210 1.7 darrenr * reported framebuffer size.
211 1.7 darrenr */
212 1.7 darrenr fb->fb_type.fb_depth = 32;
213 1.7 darrenr fb_setsize_obp(fb, fb->fb_type.fb_depth, 1152, 900, node);
214 1.7 darrenr fb->fb_linebytes =
215 1.7 darrenr (fb->fb_type.fb_width * fb->fb_type.fb_depth) / 8;
216 1.7 darrenr ramsize = TCX_CG8OVERLAY +
217 1.7 darrenr (fb->fb_type.fb_height * fb->fb_linebytes);
218 1.7 darrenr }
219 1.7 darrenr #endif
220 1.1 pk fb->fb_type.fb_cmsize = 256;
221 1.1 pk fb->fb_type.fb_size = ramsize;
222 1.1 pk printf(": %s, %d x %d", OBPNAME,
223 1.1 pk fb->fb_type.fb_width,
224 1.1 pk fb->fb_type.fb_height);
225 1.7 darrenr #ifdef TCX_CG8
226 1.7 darrenr /*
227 1.7 darrenr * if cg8 emulation is enabled, say so; but if hardware can't
228 1.7 darrenr * emulate cg8, explain that instead
229 1.7 darrenr */
230 1.7 darrenr printf( (sc->sc_8bit)?
231 1.7 darrenr " (8-bit only)" :
232 1.7 darrenr " (emulating cg8)");
233 1.7 darrenr #endif
234 1.1 pk
235 1.1 pk /*
236 1.1 pk * XXX - should be set to FBTYPE_TCX.
237 1.1 pk * XXX For CG3 emulation to work in current (96/6) X11 servers,
238 1.1 pk * XXX `fbtype' must point to an "unregocnised" entry.
239 1.1 pk */
240 1.7 darrenr #ifdef TCX_CG8
241 1.7 darrenr if (sc->sc_8bit) {
242 1.7 darrenr fb->fb_type.fb_type = FBTYPE_RESERVED3;
243 1.7 darrenr } else {
244 1.7 darrenr fb->fb_type.fb_type = FBTYPE_MEMCOLOR;
245 1.7 darrenr }
246 1.7 darrenr #else
247 1.1 pk fb->fb_type.fb_type = FBTYPE_RESERVED3;
248 1.7 darrenr #endif
249 1.1 pk
250 1.1 pk
251 1.1 pk if (sa->sa_nreg != TCX_NREG) {
252 1.1 pk printf("%s: only %d register sets\n",
253 1.23 cegger device_xname(self), sa->sa_nreg);
254 1.1 pk return;
255 1.1 pk }
256 1.1 pk bcopy(sa->sa_reg, sc->sc_physadr,
257 1.8 thorpej sa->sa_nreg * sizeof(struct openprom_addr));
258 1.1 pk
259 1.1 pk /* XXX - fix THC and TEC offsets */
260 1.8 thorpej sc->sc_physadr[TCX_REG_TEC].oa_base += 0x1000;
261 1.8 thorpej sc->sc_physadr[TCX_REG_THC].oa_base += 0x1000;
262 1.1 pk
263 1.1 pk /* Map the register banks we care about */
264 1.1 pk if (sbus_bus_map(sa->sa_bustag,
265 1.8 thorpej sc->sc_physadr[TCX_REG_THC].oa_space,
266 1.8 thorpej sc->sc_physadr[TCX_REG_THC].oa_base,
267 1.1 pk sizeof (struct tcx_thc),
268 1.5 pk BUS_SPACE_MAP_LINEAR, &bh) != 0) {
269 1.1 pk printf("tcxattach: cannot map thc registers\n");
270 1.1 pk return;
271 1.1 pk }
272 1.6 eeh sc->sc_thc = (volatile struct tcx_thc *)
273 1.6 eeh bus_space_vaddr(sa->sa_bustag, bh);
274 1.1 pk
275 1.1 pk if (sbus_bus_map(sa->sa_bustag,
276 1.8 thorpej sc->sc_physadr[TCX_REG_CMAP].oa_space,
277 1.8 thorpej sc->sc_physadr[TCX_REG_CMAP].oa_base,
278 1.1 pk sizeof (struct bt_regs),
279 1.5 pk BUS_SPACE_MAP_LINEAR, &bh) != 0) {
280 1.1 pk printf("tcxattach: cannot map bt registers\n");
281 1.1 pk return;
282 1.1 pk }
283 1.6 eeh sc->sc_bt = bt = (volatile struct bt_regs *)
284 1.6 eeh bus_space_vaddr(sa->sa_bustag, bh);
285 1.1 pk
286 1.7 darrenr #ifdef TCX_CG8
287 1.7 darrenr if (!sc->sc_8bit) {
288 1.7 darrenr if (sbus_bus_map(sa->sa_bustag,
289 1.16 pk sc->sc_physadr[TCX_REG_RDFB32].oa_space,
290 1.16 pk sc->sc_physadr[TCX_REG_RDFB32].oa_base,
291 1.7 darrenr TCX_SIZE_DFB32,
292 1.7 darrenr BUS_SPACE_MAP_LINEAR,
293 1.16 pk &bh) != 0) {
294 1.7 darrenr printf("tcxattach: cannot map control planes\n");
295 1.7 darrenr return;
296 1.7 darrenr }
297 1.7 darrenr sc->sc_cplane = (volatile ulong *)bh;
298 1.7 darrenr }
299 1.7 darrenr #endif
300 1.7 darrenr
301 1.1 pk isconsole = fb_is_console(node);
302 1.1 pk
303 1.1 pk printf(", id %d, rev %d, sense %d",
304 1.1 pk (sc->sc_thc->thc_config & THC_CFG_FBID) >> THC_CFG_FBID_SHIFT,
305 1.1 pk (sc->sc_thc->thc_config & THC_CFG_REV) >> THC_CFG_REV_SHIFT,
306 1.1 pk (sc->sc_thc->thc_config & THC_CFG_SENSE) >> THC_CFG_SENSE_SHIFT
307 1.1 pk );
308 1.1 pk
309 1.1 pk /* reset cursor & frame buffer controls */
310 1.1 pk tcx_reset(sc);
311 1.1 pk
312 1.1 pk /* Initialize the default color map. */
313 1.1 pk bt_initcmap(&sc->sc_cmap, 256);
314 1.1 pk tcx_loadcmap(sc, 0, 256);
315 1.1 pk
316 1.1 pk /* enable video */
317 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_VIDEN;
318 1.1 pk
319 1.1 pk if (isconsole) {
320 1.1 pk printf(" (console)\n");
321 1.1 pk } else
322 1.1 pk printf("\n");
323 1.1 pk
324 1.1 pk sbus_establish(&sc->sc_sd, &sc->sc_dev);
325 1.1 pk fb_attach(&sc->sc_fb, isconsole);
326 1.1 pk }
327 1.1 pk
328 1.7 darrenr #ifdef TCX_CG8
329 1.7 darrenr /*
330 1.7 darrenr * keep track of the number of opens, so we can switch to 24-bit mode
331 1.7 darrenr * when the device is first opened, and return to 8-bit mode on the
332 1.7 darrenr * last close. (stolen from cgfourteen driver...) There can only be
333 1.7 darrenr * one TCX per system, so we only need one flag.
334 1.7 darrenr */
335 1.7 darrenr static int tcx_opens = 0;
336 1.7 darrenr #endif
337 1.7 darrenr
338 1.1 pk int
339 1.27 dsl tcxopen(dev_t dev, int flags, int mode, struct lwp *l)
340 1.1 pk {
341 1.25 drochner #ifdef TCX_CG8
342 1.1 pk int unit = minor(dev);
343 1.7 darrenr struct tcx_softc *sc;
344 1.7 darrenr int i, s, oldopens;
345 1.7 darrenr volatile ulong *cptr;
346 1.7 darrenr struct fbdevice *fb;
347 1.1 pk
348 1.25 drochner sc = device_lookup_private(&tcx_cd, unit);
349 1.25 drochner if (!sc)
350 1.1 pk return (ENXIO);
351 1.7 darrenr if (!sc->sc_8bit) {
352 1.7 darrenr s = splhigh();
353 1.7 darrenr oldopens = tcx_opens++;
354 1.7 darrenr splx(s);
355 1.7 darrenr if (oldopens == 0) {
356 1.7 darrenr /*
357 1.7 darrenr * rewrite the control planes to select 24-bit mode
358 1.7 darrenr * and clear the screen
359 1.7 darrenr */
360 1.7 darrenr fb = &sc->sc_fb;
361 1.7 darrenr i = fb->fb_type.fb_height * fb->fb_type.fb_width;
362 1.7 darrenr cptr = sc->sc_cplane;
363 1.7 darrenr while (--i >= 0)
364 1.7 darrenr *cptr++ = TCX_CTL_24_LEVEL;
365 1.7 darrenr }
366 1.7 darrenr }
367 1.7 darrenr #endif
368 1.1 pk return (0);
369 1.1 pk }
370 1.1 pk
371 1.1 pk int
372 1.27 dsl tcxclose(dev_t dev, int flags, int mode, struct lwp *l)
373 1.1 pk {
374 1.25 drochner struct tcx_softc *sc = device_lookup_private(&tcx_cd, minor(dev));
375 1.7 darrenr #ifdef TCX_CG8
376 1.7 darrenr int i, s, opens;
377 1.7 darrenr volatile ulong *cptr;
378 1.7 darrenr struct fbdevice *fb;
379 1.7 darrenr #endif
380 1.1 pk
381 1.1 pk tcx_reset(sc);
382 1.7 darrenr #ifdef TCX_CG8
383 1.7 darrenr if (!sc->sc_8bit) {
384 1.7 darrenr s = splhigh();
385 1.7 darrenr opens = --tcx_opens;
386 1.7 darrenr if (tcx_opens <= 0)
387 1.7 darrenr opens = tcx_opens = 0;
388 1.7 darrenr splx(s);
389 1.7 darrenr if (opens == 0) {
390 1.7 darrenr /*
391 1.7 darrenr * rewrite the control planes to select 8-bit mode,
392 1.7 darrenr * preserving the contents of the screen.
393 1.7 darrenr * (or we could just bzero the whole thing...)
394 1.7 darrenr */
395 1.7 darrenr fb = &sc->sc_fb;
396 1.7 darrenr i = fb->fb_type.fb_height * fb->fb_type.fb_width;
397 1.7 darrenr cptr = sc->sc_cplane;
398 1.7 darrenr while (--i >= 0)
399 1.7 darrenr *cptr++ &= TCX_CTL_PIXELMASK;
400 1.7 darrenr }
401 1.7 darrenr }
402 1.7 darrenr #endif
403 1.1 pk return (0);
404 1.1 pk }
405 1.1 pk
406 1.1 pk int
407 1.26 dsl tcxioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
408 1.1 pk {
409 1.25 drochner struct tcx_softc *sc = device_lookup_private(&tcx_cd, minor(dev));
410 1.1 pk int error;
411 1.1 pk
412 1.1 pk switch (cmd) {
413 1.1 pk
414 1.1 pk case FBIOGTYPE:
415 1.1 pk *(struct fbtype *)data = sc->sc_fb.fb_type;
416 1.1 pk break;
417 1.1 pk
418 1.1 pk case FBIOGATTR:
419 1.1 pk #define fba ((struct fbgattr *)data)
420 1.1 pk fba->real_type = sc->sc_fb.fb_type.fb_type;
421 1.1 pk fba->owner = 0; /* XXX ??? */
422 1.1 pk fba->fbtype = sc->sc_fb.fb_type;
423 1.1 pk fba->sattr.flags = 0;
424 1.1 pk fba->sattr.emu_type = sc->sc_fb.fb_type.fb_type;
425 1.1 pk fba->sattr.dev_specific[0] = -1;
426 1.1 pk fba->emu_types[0] = sc->sc_fb.fb_type.fb_type;
427 1.1 pk fba->emu_types[1] = FBTYPE_SUN3COLOR;
428 1.1 pk fba->emu_types[2] = -1;
429 1.1 pk #undef fba
430 1.1 pk break;
431 1.1 pk
432 1.1 pk case FBIOGETCMAP:
433 1.1 pk #define p ((struct fbcmap *)data)
434 1.1 pk return (bt_getcmap(p, &sc->sc_cmap, 256, 1));
435 1.1 pk
436 1.1 pk case FBIOPUTCMAP:
437 1.1 pk /* copy to software map */
438 1.7 darrenr #ifdef TCX_CG8
439 1.7 darrenr if (!sc->sc_8bit) {
440 1.7 darrenr /*
441 1.7 darrenr * cg8 has extra bits in high-order byte of the index
442 1.7 darrenr * that bt_putcmap doesn't recognize
443 1.7 darrenr */
444 1.7 darrenr p->index &= 0xffffff;
445 1.7 darrenr }
446 1.7 darrenr #endif
447 1.1 pk error = bt_putcmap(p, &sc->sc_cmap, 256, 1);
448 1.1 pk if (error)
449 1.1 pk return (error);
450 1.1 pk /* now blast them into the chip */
451 1.1 pk /* XXX should use retrace interrupt */
452 1.1 pk tcx_loadcmap(sc, p->index, p->count);
453 1.1 pk #undef p
454 1.1 pk break;
455 1.1 pk
456 1.1 pk case FBIOGVIDEO:
457 1.1 pk *(int *)data = sc->sc_blanked;
458 1.1 pk break;
459 1.1 pk
460 1.1 pk case FBIOSVIDEO:
461 1.1 pk if (*(int *)data)
462 1.1 pk tcx_unblank(&sc->sc_dev);
463 1.1 pk else if (!sc->sc_blanked) {
464 1.1 pk sc->sc_blanked = 1;
465 1.1 pk sc->sc_thc->thc_hcmisc &= ~THC_MISC_VIDEN;
466 1.1 pk /* Put monitor in `power-saving mode' */
467 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_VSYNC_DISABLE;
468 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_HSYNC_DISABLE;
469 1.1 pk }
470 1.1 pk break;
471 1.1 pk
472 1.1 pk default:
473 1.1 pk #ifdef DEBUG
474 1.1 pk log(LOG_NOTICE, "tcxioctl(0x%lx) (%s[%d])\n", cmd,
475 1.20 jdc l->l_proc->p_comm, l->l_proc->p_pid);
476 1.1 pk #endif
477 1.1 pk return (ENOTTY);
478 1.1 pk }
479 1.1 pk return (0);
480 1.1 pk }
481 1.1 pk
482 1.1 pk /*
483 1.1 pk * Clean up hardware state (e.g., after bootup or after X crashes).
484 1.1 pk */
485 1.1 pk static void
486 1.26 dsl tcx_reset(struct tcx_softc *sc)
487 1.1 pk {
488 1.1 pk volatile struct bt_regs *bt;
489 1.1 pk
490 1.1 pk /* Enable cursor in Brooktree DAC. */
491 1.1 pk bt = sc->sc_bt;
492 1.1 pk bt->bt_addr = 0x06 << 24;
493 1.1 pk bt->bt_ctrl |= 0x03 << 24;
494 1.1 pk }
495 1.1 pk
496 1.1 pk /*
497 1.1 pk * Load a subset of the current (new) colormap into the color DAC.
498 1.1 pk */
499 1.1 pk static void
500 1.27 dsl tcx_loadcmap(struct tcx_softc *sc, int start, int ncolors)
501 1.1 pk {
502 1.1 pk volatile struct bt_regs *bt;
503 1.1 pk u_int *ip, i;
504 1.1 pk int count;
505 1.1 pk
506 1.1 pk ip = &sc->sc_cmap.cm_chip[BT_D4M3(start)]; /* start/4 * 3 */
507 1.1 pk count = BT_D4M3(start + ncolors - 1) - BT_D4M3(start) + 3;
508 1.1 pk bt = sc->sc_bt;
509 1.1 pk bt->bt_addr = BT_D4M4(start) << 24;
510 1.1 pk while (--count >= 0) {
511 1.1 pk i = *ip++;
512 1.1 pk /* hardware that makes one want to pound boards with hammers */
513 1.1 pk bt->bt_cmap = i;
514 1.1 pk bt->bt_cmap = i << 8;
515 1.1 pk bt->bt_cmap = i << 16;
516 1.1 pk bt->bt_cmap = i << 24;
517 1.1 pk }
518 1.1 pk }
519 1.1 pk
520 1.1 pk static void
521 1.26 dsl tcx_unblank(struct device *dev)
522 1.1 pk {
523 1.25 drochner struct tcx_softc *sc = device_private(dev);
524 1.1 pk
525 1.1 pk if (sc->sc_blanked) {
526 1.1 pk sc->sc_blanked = 0;
527 1.1 pk sc->sc_thc->thc_hcmisc &= ~THC_MISC_VSYNC_DISABLE;
528 1.1 pk sc->sc_thc->thc_hcmisc &= ~THC_MISC_HSYNC_DISABLE;
529 1.1 pk sc->sc_thc->thc_hcmisc |= THC_MISC_VIDEN;
530 1.1 pk }
531 1.1 pk }
532 1.1 pk
533 1.1 pk /*
534 1.1 pk * Base addresses at which users can mmap() the various pieces of a tcx.
535 1.1 pk */
536 1.1 pk #define TCX_USER_RAM 0x00000000
537 1.1 pk #define TCX_USER_RAM24 0x01000000
538 1.1 pk #define TCX_USER_RAM_COMPAT 0x04000000 /* cg3 emulation */
539 1.1 pk #define TCX_USER_STIP 0x10000000
540 1.1 pk #define TCX_USER_BLIT 0x20000000
541 1.1 pk #define TCX_USER_RDFB32 0x28000000
542 1.1 pk #define TCX_USER_RSTIP 0x30000000
543 1.1 pk #define TCX_USER_RBLIT 0x38000000
544 1.1 pk #define TCX_USER_TEC 0x70001000
545 1.1 pk #define TCX_USER_BTREGS 0x70002000
546 1.1 pk #define TCX_USER_THC 0x70004000
547 1.1 pk #define TCX_USER_DHC 0x70008000
548 1.1 pk #define TCX_USER_ALT 0x7000a000
549 1.1 pk #define TCX_USER_UART 0x7000c000
550 1.1 pk #define TCX_USER_VRT 0x7000e000
551 1.1 pk #define TCX_USER_ROM 0x70010000
552 1.1 pk
553 1.1 pk struct mmo {
554 1.1 pk u_int mo_uaddr; /* user (virtual) address */
555 1.1 pk u_int mo_size; /* size, or 0 for video ram size */
556 1.1 pk u_int mo_bank; /* register bank number */
557 1.1 pk };
558 1.1 pk
559 1.1 pk /*
560 1.1 pk * Return the address that would map the given device at the given
561 1.1 pk * offset, allowing for the given protection, or return -1 for error.
562 1.1 pk *
563 1.1 pk * XXX needs testing against `demanding' applications (e.g., aviator)
564 1.1 pk */
565 1.1 pk paddr_t
566 1.26 dsl tcxmmap(dev_t dev, off_t off, int prot)
567 1.1 pk {
568 1.25 drochner struct tcx_softc *sc = device_lookup_private(&tcx_cd, minor(dev));
569 1.8 thorpej struct openprom_addr *rr = sc->sc_physadr;
570 1.7 darrenr struct mmo *mo, *mo_end;
571 1.1 pk u_int u, sz;
572 1.1 pk static struct mmo mmo[] = {
573 1.1 pk { TCX_USER_RAM, 0, TCX_REG_DFB8 },
574 1.1 pk { TCX_USER_RAM24, 0, TCX_REG_DFB24 },
575 1.1 pk { TCX_USER_RAM_COMPAT, 0, TCX_REG_DFB8 },
576 1.1 pk
577 1.1 pk { TCX_USER_STIP, 1, TCX_REG_STIP },
578 1.1 pk { TCX_USER_BLIT, 1, TCX_REG_BLIT },
579 1.7 darrenr { TCX_USER_RDFB32, 0, TCX_REG_RDFB32 },
580 1.1 pk { TCX_USER_RSTIP, 1, TCX_REG_RSTIP },
581 1.1 pk { TCX_USER_RBLIT, 1, TCX_REG_RBLIT },
582 1.1 pk { TCX_USER_TEC, 1, TCX_REG_TEC },
583 1.1 pk { TCX_USER_BTREGS, 8192 /* XXX */, TCX_REG_CMAP },
584 1.1 pk { TCX_USER_THC, sizeof(struct tcx_thc), TCX_REG_THC },
585 1.1 pk { TCX_USER_DHC, 1, TCX_REG_DHC },
586 1.1 pk { TCX_USER_ALT, 1, TCX_REG_ALT },
587 1.1 pk { TCX_USER_ROM, 65536, TCX_REG_ROM },
588 1.1 pk };
589 1.1 pk #define NMMO (sizeof mmo / sizeof *mmo)
590 1.7 darrenr #ifdef TCX_CG8
591 1.7 darrenr /*
592 1.7 darrenr * alternate mapping for CG8 emulation:
593 1.7 darrenr * map part of the 8-bit-deep framebuffer into the cg8 overlay
594 1.7 darrenr * space, just so there's something there, and map the 32-bit-deep
595 1.7 darrenr * framebuffer where cg8 users expect to find it.
596 1.7 darrenr */
597 1.7 darrenr static struct mmo mmo_cg8[] = {
598 1.7 darrenr { TCX_USER_RAM, TCX_CG8OVERLAY, TCX_REG_DFB8 },
599 1.7 darrenr { TCX_CG8OVERLAY, TCX_SIZE_DFB32, TCX_REG_DFB24 },
600 1.7 darrenr { TCX_USER_RAM_COMPAT, TCX_SIZE_DFB32, TCX_REG_DFB24 }
601 1.7 darrenr };
602 1.7 darrenr #define NMMO_CG8 (sizeof mmo_cg8 / sizeof *mmo_cg8)
603 1.7 darrenr #endif
604 1.1 pk
605 1.1 pk if (off & PGOFSET)
606 1.1 pk panic("tcxmmap");
607 1.1 pk
608 1.1 pk /*
609 1.1 pk * Entries with size 0 map video RAM (i.e., the size in fb data).
610 1.7 darrenr * Entries that map 32-bit deep regions are adjusted for their
611 1.7 darrenr * depth (fb_size gives the size of the 8-bit-deep region).
612 1.1 pk *
613 1.1 pk * Since we work in pages, the fact that the map offset table's
614 1.1 pk * sizes are sometimes bizarre (e.g., 1) is effectively ignored:
615 1.1 pk * one byte is as good as one page.
616 1.1 pk */
617 1.7 darrenr #ifdef TCX_CG8
618 1.7 darrenr if (sc->sc_8bit) {
619 1.7 darrenr mo = mmo;
620 1.7 darrenr mo_end = &mmo[NMMO];
621 1.7 darrenr } else {
622 1.7 darrenr mo = mmo_cg8;
623 1.7 darrenr mo_end = &mmo_cg8[NMMO_CG8];
624 1.7 darrenr }
625 1.7 darrenr #else
626 1.7 darrenr mo = mmo;
627 1.7 darrenr mo_end = &mmo[NMMO];
628 1.7 darrenr #endif
629 1.7 darrenr for (; mo < mo_end; mo++) {
630 1.1 pk if ((u_int)off < mo->mo_uaddr)
631 1.1 pk continue;
632 1.1 pk u = off - mo->mo_uaddr;
633 1.7 darrenr sz = mo->mo_size;
634 1.7 darrenr if (sz == 0) {
635 1.7 darrenr sz = sc->sc_fb.fb_type.fb_size;
636 1.7 darrenr /*
637 1.7 darrenr * check for the 32-bit-deep regions and adjust
638 1.7 darrenr * accordingly
639 1.7 darrenr */
640 1.7 darrenr if (mo->mo_uaddr == TCX_USER_RAM24 ||
641 1.7 darrenr mo->mo_uaddr == TCX_USER_RDFB32) {
642 1.7 darrenr if (sc->sc_8bit) {
643 1.7 darrenr /*
644 1.7 darrenr * not present on 8-bit hardware
645 1.7 darrenr */
646 1.7 darrenr continue;
647 1.7 darrenr }
648 1.7 darrenr sz *= 4;
649 1.7 darrenr }
650 1.7 darrenr }
651 1.1 pk if (u < sz) {
652 1.3 eeh return (bus_space_mmap(sc->sc_bustag,
653 1.8 thorpej BUS_ADDR(rr[mo->mo_bank].oa_space,
654 1.8 thorpej rr[mo->mo_bank].oa_base),
655 1.3 eeh u,
656 1.3 eeh prot,
657 1.3 eeh BUS_SPACE_MAP_LINEAR));
658 1.1 pk }
659 1.1 pk }
660 1.3 eeh return (-1);
661 1.1 pk }
662