tcxreg.h revision 1.5 1 1.5 macallan /* $NetBSD: tcxreg.h,v 1.5 2009/08/06 18:26:03 macallan Exp $ */
2 1.2 perry /*
3 1.1 pk * Copyright (c) 1996 The NetBSD Foundation, Inc.
4 1.1 pk * All rights reserved.
5 1.2 perry *
6 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
7 1.1 pk * by Paul Kranenburg.
8 1.2 perry *
9 1.1 pk * Redistribution and use in source and binary forms, with or without
10 1.1 pk * modification, are permitted provided that the following conditions
11 1.1 pk * are met:
12 1.1 pk * 1. Redistributions of source code must retain the above copyright
13 1.1 pk * notice, this list of conditions and the following disclaimer.
14 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer in the
16 1.1 pk * documentation and/or other materials provided with the distribution.
17 1.2 perry *
18 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
19 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
20 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
21 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
22 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
29 1.2 perry */
30 1.1 pk
31 1.1 pk /*
32 1.1 pk * A TCX is composed of numerous groups of control registers, all with TLAs:
33 1.1 pk * DHC - ???
34 1.1 pk * TEC - transform engine control?
35 1.1 pk * THC - TEC Hardware Configuration
36 1.1 pk * ROM - a 128Kbyte ROM with who knows what in it.
37 1.1 pk * STIP - ???
38 1.1 pk * RSTIP - Raw ???
39 1.1 pk * BLIT - ???
40 1.1 pk * RBLIT - Raw ???
41 1.1 pk * ALT - ???
42 1.1 pk * colormap - see below
43 1.1 pk * frame buffer memory (video RAM)
44 1.1 pk * possible other stuff
45 1.1 pk *
46 1.1 pk */
47 1.1 pk #define TCX_REG_DFB8 0
48 1.1 pk #define TCX_REG_DFB24 1
49 1.1 pk #define TCX_REG_STIP 2
50 1.1 pk #define TCX_REG_BLIT 3
51 1.1 pk #define TCX_REG_RDFB32 4
52 1.1 pk #define TCX_REG_RSTIP 5
53 1.1 pk #define TCX_REG_RBLIT 6
54 1.1 pk #define TCX_REG_TEC 7
55 1.1 pk #define TCX_REG_CMAP 8
56 1.1 pk #define TCX_REG_THC 9
57 1.1 pk #define TCX_REG_ROM 10
58 1.1 pk #define TCX_REG_DHC 11
59 1.1 pk #define TCX_REG_ALT 12
60 1.1 pk
61 1.1 pk #define TCX_NREG 13
62 1.1 pk
63 1.1 pk
64 1.1 pk /*
65 1.1 pk * The layout of the THC.
66 1.1 pk */
67 1.1 pk
68 1.5 macallan #define THC_CONFIG 0x00000000
69 1.5 macallan #define THC_SENSEBUS 0x00000080
70 1.5 macallan #define THC_DELAY 0x00000090
71 1.5 macallan #define THC_STRAPPING 0x00000094
72 1.5 macallan #define THC_LINECOUNTER 0x0000009c
73 1.5 macallan #define THC_HSYNC_START 0x000000a0
74 1.5 macallan #define THC_HSYNC_END 0x000000a4
75 1.5 macallan #define THC_HDISP_START 0x000000a8
76 1.5 macallan #define THC_HDISP_VSYNC 0x000000ac
77 1.5 macallan #define THC_HDISP_END 0x000000b0
78 1.5 macallan #define THC_MISC 0x00000818
79 1.5 macallan #define THC_CURSOR_POS 0x000008fc
80 1.5 macallan #define THC_CURSOR_1 0x00000900 /* bitmap bit 1 */
81 1.5 macallan #define THC_CURSOR_0 0x00000980 /* bitmap bit 0 */
82 1.5 macallan
83 1.1 pk /* bits in thc_config ??? */
84 1.1 pk #define THC_CFG_FBID 0xf0000000 /* id mask */
85 1.1 pk #define THC_CFG_FBID_SHIFT 28
86 1.1 pk #define THC_CFG_SENSE 0x07000000 /* sense mask */
87 1.1 pk #define THC_CFG_SENSE_SHIFT 24
88 1.1 pk #define THC_CFG_REV 0x00f00000 /* revision mask */
89 1.1 pk #define THC_CFG_REV_SHIFT 20
90 1.1 pk #define THC_CFG_RST 0x00008000 /* reset */
91 1.1 pk
92 1.1 pk /* bits in thc_hcmisc */
93 1.1 pk #define THC_MISC_OPENFLG 0x80000000 /* open flag (what's that?) */
94 1.1 pk #define THC_MISC_SWERR_EN 0x20000000 /* enable SW error interrupt */
95 1.1 pk #define THC_MISC_VSYNC_LEVEL 0x08000000 /* vsync level when disabled */
96 1.1 pk #define THC_MISC_HSYNC_LEVEL 0x04000000 /* hsync level when disabled */
97 1.1 pk #define THC_MISC_VSYNC_DISABLE 0x02000000 /* vsync disable */
98 1.1 pk #define THC_MISC_HSYNC_DISABLE 0x01000000 /* hsync disable */
99 1.1 pk #define THC_MISC_XXX1 0x00ffe000 /* unused */
100 1.1 pk #define THC_MISC_RESET 0x00001000 /* ??? */
101 1.1 pk #define THC_MISC_XXX2 0x00000800 /* unused */
102 1.1 pk #define THC_MISC_VIDEN 0x00000400 /* video enable */
103 1.1 pk #define THC_MISC_SYNC 0x00000200 /* not sure what ... */
104 1.1 pk #define THC_MISC_VSYNC 0x00000100 /* ... these really are */
105 1.1 pk #define THC_MISC_SYNCEN 0x00000080 /* sync enable */
106 1.1 pk #define THC_MISC_CURSRES 0x00000040 /* cursor resolution */
107 1.1 pk #define THC_MISC_INTEN 0x00000020 /* v.retrace intr enable */
108 1.1 pk #define THC_MISC_INTR 0x00000010 /* intr pending / ack bit */
109 1.1 pk #define THC_MISC_DACWAIT 0x0000000f /* ??? */
110 1.1 pk
111 1.1 pk /*
112 1.1 pk * Partial description of TEC.
113 1.1 pk */
114 1.1 pk struct tcx_tec {
115 1.1 pk u_int tec_config; /* what's in it? */
116 1.1 pk u_int tec_xxx0[35];
117 1.1 pk u_int tec_delay; /* */
118 1.1 pk #define TEC_DELAY_SYNC 0x00000f00
119 1.1 pk #define TEC_DELAY_WR_F 0x000000c0
120 1.1 pk #define TEC_DELAY_WR_R 0x00000030
121 1.1 pk #define TEC_DELAY_SOE_F 0x0000000c
122 1.1 pk #define TEC_DELAY_SOE_S 0x00000003
123 1.1 pk u_int tec_strapping; /* */
124 1.1 pk #define TEC_STRAP_FIFO_LIMIT 0x00f00000
125 1.1 pk #define TEC_STRAP_CACHE_EN 0x00010000
126 1.1 pk #define TEC_STRAP_ZERO_OFFSET 0x00008000
127 1.1 pk #define TEC_STRAP_REFRSH_DIS 0x00004000
128 1.1 pk #define TEC_STRAP_REF_LOAD 0x00001000
129 1.1 pk #define TEC_STRAP_REFRSH_PERIOD 0x000003ff
130 1.1 pk u_int tec_hcmisc; /* */
131 1.1 pk u_int tec_linecount; /* */
132 1.1 pk u_int tec_hss; /* */
133 1.1 pk u_int tec_hse; /* */
134 1.1 pk u_int tec_hds; /* */
135 1.1 pk u_int tec_hsedvs; /* */
136 1.1 pk u_int tec_hde; /* */
137 1.1 pk u_int tec_vss; /* */
138 1.1 pk u_int tec_vse; /* */
139 1.1 pk u_int tec_vds; /* */
140 1.1 pk u_int tec_vde; /* */
141 1.1 pk };
142 1.1 pk
143 1.5 macallan /* DAC registers */
144 1.5 macallan #define DAC_ADDRESS 0x00000000
145 1.5 macallan #define DAC_FB_LUT 0x00000004 /* palette / gamma table */
146 1.5 macallan #define DAC_CONTROL_1 0x00000008
147 1.5 macallan #define DAC_CURSOR_LUT 0x0000000c /* cursor sprite colours */
148 1.5 macallan #define DAC_CONTROL_2 0x00000018
149 1.5 macallan
150 1.5 macallan #define DAC_C1_ID 0
151 1.5 macallan #define DAC_C1_REVISION 1
152 1.5 macallan #define DAC_C1_READ_MASK 4
153 1.5 macallan #define DAC_C1_BLINK_MASK 5
154 1.5 macallan #define DAC_C1_CONTROL_0 6
155