sdhc.c revision 1.64 1 1.64 jmcneill /* $NetBSD: sdhc.c,v 1.64 2015/07/30 15:03:14 jmcneill Exp $ */
2 1.1 nonaka /* $OpenBSD: sdhc.c,v 1.25 2009/01/13 19:44:20 grange Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka /*
21 1.1 nonaka * SD Host Controller driver based on the SD Host Controller Standard
22 1.1 nonaka * Simplified Specification Version 1.00 (www.sdcard.com).
23 1.1 nonaka */
24 1.1 nonaka
25 1.1 nonaka #include <sys/cdefs.h>
26 1.64 jmcneill __KERNEL_RCSID(0, "$NetBSD: sdhc.c,v 1.64 2015/07/30 15:03:14 jmcneill Exp $");
27 1.10 nonaka
28 1.10 nonaka #ifdef _KERNEL_OPT
29 1.10 nonaka #include "opt_sdmmc.h"
30 1.10 nonaka #endif
31 1.1 nonaka
32 1.1 nonaka #include <sys/param.h>
33 1.1 nonaka #include <sys/device.h>
34 1.1 nonaka #include <sys/kernel.h>
35 1.1 nonaka #include <sys/malloc.h>
36 1.1 nonaka #include <sys/systm.h>
37 1.1 nonaka #include <sys/mutex.h>
38 1.1 nonaka #include <sys/condvar.h>
39 1.1 nonaka
40 1.1 nonaka #include <dev/sdmmc/sdhcreg.h>
41 1.1 nonaka #include <dev/sdmmc/sdhcvar.h>
42 1.1 nonaka #include <dev/sdmmc/sdmmcchip.h>
43 1.1 nonaka #include <dev/sdmmc/sdmmcreg.h>
44 1.1 nonaka #include <dev/sdmmc/sdmmcvar.h>
45 1.1 nonaka
46 1.1 nonaka #ifdef SDHC_DEBUG
47 1.1 nonaka int sdhcdebug = 1;
48 1.1 nonaka #define DPRINTF(n,s) do { if ((n) <= sdhcdebug) printf s; } while (0)
49 1.1 nonaka void sdhc_dump_regs(struct sdhc_host *);
50 1.1 nonaka #else
51 1.1 nonaka #define DPRINTF(n,s) do {} while (0)
52 1.1 nonaka #endif
53 1.1 nonaka
54 1.1 nonaka #define SDHC_COMMAND_TIMEOUT hz
55 1.1 nonaka #define SDHC_BUFFER_TIMEOUT hz
56 1.1 nonaka #define SDHC_TRANSFER_TIMEOUT hz
57 1.61 jmcneill #define SDHC_DMA_TIMEOUT (hz*3)
58 1.1 nonaka
59 1.1 nonaka struct sdhc_host {
60 1.1 nonaka struct sdhc_softc *sc; /* host controller device */
61 1.1 nonaka
62 1.1 nonaka bus_space_tag_t iot; /* host register set tag */
63 1.1 nonaka bus_space_handle_t ioh; /* host register set handle */
64 1.36 jakllsch bus_size_t ios; /* host register space size */
65 1.1 nonaka bus_dma_tag_t dmat; /* host DMA tag */
66 1.1 nonaka
67 1.1 nonaka device_t sdmmc; /* generic SD/MMC device */
68 1.1 nonaka
69 1.1 nonaka struct kmutex host_mtx;
70 1.1 nonaka
71 1.1 nonaka u_int clkbase; /* base clock frequency in KHz */
72 1.1 nonaka int maxblklen; /* maximum block length */
73 1.1 nonaka uint32_t ocr; /* OCR value from capabilities */
74 1.1 nonaka
75 1.1 nonaka uint8_t regs[14]; /* host controller state */
76 1.1 nonaka
77 1.1 nonaka uint16_t intr_status; /* soft interrupt status */
78 1.1 nonaka uint16_t intr_error_status; /* soft error status */
79 1.1 nonaka struct kmutex intr_mtx;
80 1.1 nonaka struct kcondvar intr_cv;
81 1.1 nonaka
82 1.12 nonaka int specver; /* spec. version */
83 1.12 nonaka
84 1.1 nonaka uint32_t flags; /* flags for this host */
85 1.1 nonaka #define SHF_USE_DMA 0x0001
86 1.1 nonaka #define SHF_USE_4BIT_MODE 0x0002
87 1.11 matt #define SHF_USE_8BIT_MODE 0x0004
88 1.55 bouyer #define SHF_MODE_DMAEN 0x0008 /* needs SDHC_DMA_ENABLE in mode */
89 1.63 jmcneill #define SHF_USE_ADMA2_32 0x0010
90 1.63 jmcneill #define SHF_USE_ADMA2_64 0x0020
91 1.63 jmcneill #define SHF_USE_ADMA2_MASK 0x0030
92 1.63 jmcneill
93 1.63 jmcneill bus_dmamap_t adma_map;
94 1.63 jmcneill bus_dma_segment_t adma_segs[1];
95 1.63 jmcneill void *adma2;
96 1.1 nonaka };
97 1.1 nonaka
98 1.1 nonaka #define HDEVNAME(hp) (device_xname((hp)->sc->sc_dev))
99 1.1 nonaka
100 1.11 matt static uint8_t
101 1.11 matt hread1(struct sdhc_host *hp, bus_size_t reg)
102 1.11 matt {
103 1.12 nonaka
104 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS))
105 1.11 matt return bus_space_read_1(hp->iot, hp->ioh, reg);
106 1.11 matt return bus_space_read_4(hp->iot, hp->ioh, reg & -4) >> (8 * (reg & 3));
107 1.11 matt }
108 1.11 matt
109 1.11 matt static uint16_t
110 1.11 matt hread2(struct sdhc_host *hp, bus_size_t reg)
111 1.11 matt {
112 1.12 nonaka
113 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS))
114 1.11 matt return bus_space_read_2(hp->iot, hp->ioh, reg);
115 1.11 matt return bus_space_read_4(hp->iot, hp->ioh, reg & -4) >> (8 * (reg & 2));
116 1.11 matt }
117 1.11 matt
118 1.11 matt #define HREAD1(hp, reg) hread1(hp, reg)
119 1.11 matt #define HREAD2(hp, reg) hread2(hp, reg)
120 1.11 matt #define HREAD4(hp, reg) \
121 1.1 nonaka (bus_space_read_4((hp)->iot, (hp)->ioh, (reg)))
122 1.11 matt
123 1.11 matt
124 1.11 matt static void
125 1.11 matt hwrite1(struct sdhc_host *hp, bus_size_t o, uint8_t val)
126 1.11 matt {
127 1.12 nonaka
128 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
129 1.11 matt bus_space_write_1(hp->iot, hp->ioh, o, val);
130 1.11 matt } else {
131 1.11 matt const size_t shift = 8 * (o & 3);
132 1.11 matt o &= -4;
133 1.11 matt uint32_t tmp = bus_space_read_4(hp->iot, hp->ioh, o);
134 1.11 matt tmp = (val << shift) | (tmp & ~(0xff << shift));
135 1.11 matt bus_space_write_4(hp->iot, hp->ioh, o, tmp);
136 1.11 matt }
137 1.11 matt }
138 1.11 matt
139 1.11 matt static void
140 1.11 matt hwrite2(struct sdhc_host *hp, bus_size_t o, uint16_t val)
141 1.11 matt {
142 1.12 nonaka
143 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
144 1.11 matt bus_space_write_2(hp->iot, hp->ioh, o, val);
145 1.11 matt } else {
146 1.11 matt const size_t shift = 8 * (o & 2);
147 1.11 matt o &= -4;
148 1.11 matt uint32_t tmp = bus_space_read_4(hp->iot, hp->ioh, o);
149 1.11 matt tmp = (val << shift) | (tmp & ~(0xffff << shift));
150 1.11 matt bus_space_write_4(hp->iot, hp->ioh, o, tmp);
151 1.11 matt }
152 1.11 matt }
153 1.11 matt
154 1.11 matt #define HWRITE1(hp, reg, val) hwrite1(hp, reg, val)
155 1.11 matt #define HWRITE2(hp, reg, val) hwrite2(hp, reg, val)
156 1.1 nonaka #define HWRITE4(hp, reg, val) \
157 1.1 nonaka bus_space_write_4((hp)->iot, (hp)->ioh, (reg), (val))
158 1.11 matt
159 1.1 nonaka #define HCLR1(hp, reg, bits) \
160 1.11 matt do if (bits) HWRITE1((hp), (reg), HREAD1((hp), (reg)) & ~(bits)); while (0)
161 1.1 nonaka #define HCLR2(hp, reg, bits) \
162 1.11 matt do if (bits) HWRITE2((hp), (reg), HREAD2((hp), (reg)) & ~(bits)); while (0)
163 1.11 matt #define HCLR4(hp, reg, bits) \
164 1.11 matt do if (bits) HWRITE4((hp), (reg), HREAD4((hp), (reg)) & ~(bits)); while (0)
165 1.1 nonaka #define HSET1(hp, reg, bits) \
166 1.11 matt do if (bits) HWRITE1((hp), (reg), HREAD1((hp), (reg)) | (bits)); while (0)
167 1.1 nonaka #define HSET2(hp, reg, bits) \
168 1.11 matt do if (bits) HWRITE2((hp), (reg), HREAD2((hp), (reg)) | (bits)); while (0)
169 1.11 matt #define HSET4(hp, reg, bits) \
170 1.11 matt do if (bits) HWRITE4((hp), (reg), HREAD4((hp), (reg)) | (bits)); while (0)
171 1.1 nonaka
172 1.1 nonaka static int sdhc_host_reset(sdmmc_chipset_handle_t);
173 1.1 nonaka static int sdhc_host_reset1(sdmmc_chipset_handle_t);
174 1.1 nonaka static uint32_t sdhc_host_ocr(sdmmc_chipset_handle_t);
175 1.1 nonaka static int sdhc_host_maxblklen(sdmmc_chipset_handle_t);
176 1.1 nonaka static int sdhc_card_detect(sdmmc_chipset_handle_t);
177 1.1 nonaka static int sdhc_write_protect(sdmmc_chipset_handle_t);
178 1.1 nonaka static int sdhc_bus_power(sdmmc_chipset_handle_t, uint32_t);
179 1.1 nonaka static int sdhc_bus_clock(sdmmc_chipset_handle_t, int);
180 1.1 nonaka static int sdhc_bus_width(sdmmc_chipset_handle_t, int);
181 1.8 kiyohara static int sdhc_bus_rod(sdmmc_chipset_handle_t, int);
182 1.1 nonaka static void sdhc_card_enable_intr(sdmmc_chipset_handle_t, int);
183 1.1 nonaka static void sdhc_card_intr_ack(sdmmc_chipset_handle_t);
184 1.1 nonaka static void sdhc_exec_command(sdmmc_chipset_handle_t,
185 1.1 nonaka struct sdmmc_command *);
186 1.1 nonaka static int sdhc_start_command(struct sdhc_host *, struct sdmmc_command *);
187 1.1 nonaka static int sdhc_wait_state(struct sdhc_host *, uint32_t, uint32_t);
188 1.1 nonaka static int sdhc_soft_reset(struct sdhc_host *, int);
189 1.1 nonaka static int sdhc_wait_intr(struct sdhc_host *, int, int);
190 1.1 nonaka static void sdhc_transfer_data(struct sdhc_host *, struct sdmmc_command *);
191 1.7 nonaka static int sdhc_transfer_data_dma(struct sdhc_host *, struct sdmmc_command *);
192 1.1 nonaka static int sdhc_transfer_data_pio(struct sdhc_host *, struct sdmmc_command *);
193 1.11 matt static void sdhc_read_data_pio(struct sdhc_host *, uint8_t *, u_int);
194 1.11 matt static void sdhc_write_data_pio(struct sdhc_host *, uint8_t *, u_int);
195 1.11 matt static void esdhc_read_data_pio(struct sdhc_host *, uint8_t *, u_int);
196 1.11 matt static void esdhc_write_data_pio(struct sdhc_host *, uint8_t *, u_int);
197 1.11 matt
198 1.1 nonaka static struct sdmmc_chip_functions sdhc_functions = {
199 1.1 nonaka /* host controller reset */
200 1.60 skrll .host_reset = sdhc_host_reset,
201 1.1 nonaka
202 1.1 nonaka /* host controller capabilities */
203 1.60 skrll .host_ocr = sdhc_host_ocr,
204 1.60 skrll .host_maxblklen = sdhc_host_maxblklen,
205 1.1 nonaka
206 1.1 nonaka /* card detection */
207 1.60 skrll .card_detect = sdhc_card_detect,
208 1.1 nonaka
209 1.1 nonaka /* write protect */
210 1.60 skrll .write_protect = sdhc_write_protect,
211 1.1 nonaka
212 1.60 skrll /* bus power, clock frequency, width and ROD(OpenDrain/PushPull) */
213 1.60 skrll .bus_power = sdhc_bus_power,
214 1.60 skrll .bus_clock = sdhc_bus_clock,
215 1.60 skrll .bus_width = sdhc_bus_width,
216 1.60 skrll .bus_rod = sdhc_bus_rod,
217 1.1 nonaka
218 1.1 nonaka /* command execution */
219 1.60 skrll .exec_command = sdhc_exec_command,
220 1.1 nonaka
221 1.1 nonaka /* card interrupt */
222 1.60 skrll .card_enable_intr = sdhc_card_enable_intr,
223 1.60 skrll .card_intr_ack = sdhc_card_intr_ack
224 1.1 nonaka };
225 1.1 nonaka
226 1.17 jakllsch static int
227 1.17 jakllsch sdhc_cfprint(void *aux, const char *pnp)
228 1.17 jakllsch {
229 1.31 joerg const struct sdmmcbus_attach_args * const saa = aux;
230 1.17 jakllsch const struct sdhc_host * const hp = saa->saa_sch;
231 1.47 skrll
232 1.17 jakllsch if (pnp) {
233 1.17 jakllsch aprint_normal("sdmmc at %s", pnp);
234 1.17 jakllsch }
235 1.41 jakllsch for (size_t host = 0; host < hp->sc->sc_nhosts; host++) {
236 1.41 jakllsch if (hp->sc->sc_host[host] == hp) {
237 1.41 jakllsch aprint_normal(" slot %zu", host);
238 1.41 jakllsch }
239 1.41 jakllsch }
240 1.17 jakllsch
241 1.17 jakllsch return UNCONF;
242 1.17 jakllsch }
243 1.17 jakllsch
244 1.1 nonaka /*
245 1.1 nonaka * Called by attachment driver. For each SD card slot there is one SD
246 1.1 nonaka * host controller standard register set. (1.3)
247 1.1 nonaka */
248 1.1 nonaka int
249 1.1 nonaka sdhc_host_found(struct sdhc_softc *sc, bus_space_tag_t iot,
250 1.1 nonaka bus_space_handle_t ioh, bus_size_t iosize)
251 1.1 nonaka {
252 1.1 nonaka struct sdmmcbus_attach_args saa;
253 1.1 nonaka struct sdhc_host *hp;
254 1.1 nonaka uint32_t caps;
255 1.1 nonaka uint16_t sdhcver;
256 1.63 jmcneill int error;
257 1.1 nonaka
258 1.33 riastrad /* Allocate one more host structure. */
259 1.33 riastrad hp = malloc(sizeof(struct sdhc_host), M_DEVBUF, M_WAITOK|M_ZERO);
260 1.33 riastrad if (hp == NULL) {
261 1.33 riastrad aprint_error_dev(sc->sc_dev,
262 1.33 riastrad "couldn't alloc memory (sdhc host)\n");
263 1.33 riastrad goto err1;
264 1.33 riastrad }
265 1.33 riastrad sc->sc_host[sc->sc_nhosts++] = hp;
266 1.33 riastrad
267 1.33 riastrad /* Fill in the new host structure. */
268 1.33 riastrad hp->sc = sc;
269 1.33 riastrad hp->iot = iot;
270 1.33 riastrad hp->ioh = ioh;
271 1.36 jakllsch hp->ios = iosize;
272 1.33 riastrad hp->dmat = sc->sc_dmat;
273 1.33 riastrad
274 1.33 riastrad mutex_init(&hp->host_mtx, MUTEX_DEFAULT, IPL_SDMMC);
275 1.33 riastrad mutex_init(&hp->intr_mtx, MUTEX_DEFAULT, IPL_SDMMC);
276 1.33 riastrad cv_init(&hp->intr_cv, "sdhcintr");
277 1.33 riastrad
278 1.52 nonaka if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
279 1.52 nonaka sdhcver = HREAD4(hp, SDHC_ESDHC_HOST_CTL_VERSION);
280 1.52 nonaka } else {
281 1.52 nonaka sdhcver = HREAD2(hp, SDHC_HOST_CTL_VERSION);
282 1.52 nonaka }
283 1.58 jmcneill aprint_normal_dev(sc->sc_dev, "SDHC ");
284 1.33 riastrad hp->specver = SDHC_SPEC_VERSION(sdhcver);
285 1.1 nonaka switch (SDHC_SPEC_VERSION(sdhcver)) {
286 1.12 nonaka case SDHC_SPEC_VERS_100:
287 1.12 nonaka aprint_normal("1.0");
288 1.12 nonaka break;
289 1.12 nonaka
290 1.12 nonaka case SDHC_SPEC_VERS_200:
291 1.12 nonaka aprint_normal("2.0");
292 1.1 nonaka break;
293 1.1 nonaka
294 1.12 nonaka case SDHC_SPEC_VERS_300:
295 1.12 nonaka aprint_normal("3.0");
296 1.9 matt break;
297 1.9 matt
298 1.56 jmcneill case SDHC_SPEC_VERS_400:
299 1.56 jmcneill aprint_normal("4.0");
300 1.56 jmcneill break;
301 1.56 jmcneill
302 1.1 nonaka default:
303 1.12 nonaka aprint_normal("unknown version(0x%x)",
304 1.12 nonaka SDHC_SPEC_VERSION(sdhcver));
305 1.1 nonaka break;
306 1.1 nonaka }
307 1.58 jmcneill aprint_normal(", rev %u", SDHC_VENDOR_VERSION(sdhcver));
308 1.1 nonaka
309 1.1 nonaka /*
310 1.3 uebayasi * Reset the host controller and enable interrupts.
311 1.1 nonaka */
312 1.1 nonaka (void)sdhc_host_reset(hp);
313 1.1 nonaka
314 1.1 nonaka /* Determine host capabilities. */
315 1.24 skrll if (ISSET(sc->sc_flags, SDHC_FLAG_HOSTCAPS)) {
316 1.24 skrll caps = sc->sc_caps;
317 1.24 skrll } else {
318 1.24 skrll mutex_enter(&hp->host_mtx);
319 1.24 skrll caps = HREAD4(hp, SDHC_CAPABILITIES);
320 1.24 skrll mutex_exit(&hp->host_mtx);
321 1.24 skrll }
322 1.1 nonaka
323 1.55 bouyer /*
324 1.55 bouyer * Use DMA if the host system and the controller support it.
325 1.55 bouyer * Suports integrated or external DMA egine, with or without
326 1.55 bouyer * SDHC_DMA_ENABLE in the command.
327 1.55 bouyer */
328 1.28 matt if (ISSET(sc->sc_flags, SDHC_FLAG_FORCE_DMA) ||
329 1.27 jakllsch (ISSET(sc->sc_flags, SDHC_FLAG_USE_DMA &&
330 1.28 matt ISSET(caps, SDHC_DMA_SUPPORT)))) {
331 1.1 nonaka SET(hp->flags, SHF_USE_DMA);
332 1.63 jmcneill
333 1.63 jmcneill if (ISSET(sc->sc_flags, SDHC_FLAG_USE_ADMA2) &&
334 1.63 jmcneill ISSET(caps, SDHC_ADMA2_SUPP)) {
335 1.55 bouyer SET(hp->flags, SHF_MODE_DMAEN);
336 1.63 jmcneill /*
337 1.63 jmcneill * 64-bit mode was present in the 2.00 spec, removed
338 1.63 jmcneill * from 3.00, and re-added in 4.00 with a different
339 1.63 jmcneill * descriptor layout. We only support 2.00 and 3.00
340 1.63 jmcneill * descriptors for now.
341 1.63 jmcneill */
342 1.63 jmcneill if (hp->specver == SDHC_SPEC_VERS_200 &&
343 1.63 jmcneill ISSET(caps, SDHC_64BIT_SYS_BUS)) {
344 1.63 jmcneill SET(hp->flags, SHF_USE_ADMA2_64);
345 1.63 jmcneill aprint_normal(", 64-bit ADMA2");
346 1.63 jmcneill } else {
347 1.63 jmcneill SET(hp->flags, SHF_USE_ADMA2_32);
348 1.63 jmcneill aprint_normal(", 32-bit ADMA2");
349 1.63 jmcneill }
350 1.63 jmcneill } else {
351 1.63 jmcneill if (!ISSET(sc->sc_flags, SDHC_FLAG_EXTERNAL_DMA) ||
352 1.63 jmcneill ISSET(sc->sc_flags, SDHC_FLAG_EXTDMA_DMAEN))
353 1.63 jmcneill SET(hp->flags, SHF_MODE_DMAEN);
354 1.64 jmcneill if (sc->sc_vendor_transfer_data_dma) {
355 1.64 jmcneill aprint_normal(", platform DMA");
356 1.64 jmcneill } else {
357 1.64 jmcneill aprint_normal(", SDMA");
358 1.64 jmcneill }
359 1.63 jmcneill }
360 1.58 jmcneill } else {
361 1.58 jmcneill aprint_normal(", PIO");
362 1.1 nonaka }
363 1.1 nonaka
364 1.1 nonaka /*
365 1.1 nonaka * Determine the base clock frequency. (2.2.24)
366 1.1 nonaka */
367 1.56 jmcneill if (hp->specver >= SDHC_SPEC_VERS_300) {
368 1.30 matt hp->clkbase = SDHC_BASE_V3_FREQ_KHZ(caps);
369 1.30 matt } else {
370 1.30 matt hp->clkbase = SDHC_BASE_FREQ_KHZ(caps);
371 1.30 matt }
372 1.56 jmcneill if (hp->clkbase == 0 ||
373 1.56 jmcneill ISSET(sc->sc_flags, SDHC_FLAG_NO_CLKBASE)) {
374 1.9 matt if (sc->sc_clkbase == 0) {
375 1.9 matt /* The attachment driver must tell us. */
376 1.12 nonaka aprint_error_dev(sc->sc_dev,
377 1.12 nonaka "unknown base clock frequency\n");
378 1.9 matt goto err;
379 1.9 matt }
380 1.9 matt hp->clkbase = sc->sc_clkbase;
381 1.9 matt }
382 1.9 matt if (hp->clkbase < 10000 || hp->clkbase > 10000 * 256) {
383 1.1 nonaka /* SDHC 1.0 supports only 10-63 MHz. */
384 1.1 nonaka aprint_error_dev(sc->sc_dev,
385 1.1 nonaka "base clock frequency out of range: %u MHz\n",
386 1.1 nonaka hp->clkbase / 1000);
387 1.1 nonaka goto err;
388 1.1 nonaka }
389 1.58 jmcneill aprint_normal(", %u kHz", hp->clkbase);
390 1.1 nonaka
391 1.1 nonaka /*
392 1.1 nonaka * XXX Set the data timeout counter value according to
393 1.1 nonaka * capabilities. (2.2.15)
394 1.1 nonaka */
395 1.1 nonaka HWRITE1(hp, SDHC_TIMEOUT_CTL, SDHC_TIMEOUT_MAX);
396 1.29 matt #if 1
397 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED))
398 1.11 matt HWRITE4(hp, SDHC_NINTR_STATUS, SDHC_CMD_TIMEOUT_ERROR << 16);
399 1.11 matt #endif
400 1.1 nonaka
401 1.58 jmcneill if (ISSET(caps, SDHC_EMBEDDED_SLOT))
402 1.58 jmcneill aprint_normal(", embedded slot");
403 1.58 jmcneill
404 1.1 nonaka /*
405 1.1 nonaka * Determine SD bus voltage levels supported by the controller.
406 1.1 nonaka */
407 1.58 jmcneill aprint_normal(",");
408 1.48 jmcneill if (ISSET(caps, SDHC_VOLTAGE_SUPP_1_8V) &&
409 1.48 jmcneill (hp->specver < SDHC_SPEC_VERS_300 ||
410 1.48 jmcneill ISSET(caps, SDHC_EMBEDDED_SLOT))) {
411 1.1 nonaka SET(hp->ocr, MMC_OCR_1_7V_1_8V | MMC_OCR_1_8V_1_9V);
412 1.58 jmcneill aprint_normal(" 1.8V");
413 1.11 matt }
414 1.11 matt if (ISSET(caps, SDHC_VOLTAGE_SUPP_3_0V)) {
415 1.1 nonaka SET(hp->ocr, MMC_OCR_2_9V_3_0V | MMC_OCR_3_0V_3_1V);
416 1.58 jmcneill aprint_normal(" 3.0V");
417 1.11 matt }
418 1.11 matt if (ISSET(caps, SDHC_VOLTAGE_SUPP_3_3V)) {
419 1.1 nonaka SET(hp->ocr, MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V);
420 1.58 jmcneill aprint_normal(" 3.3V");
421 1.11 matt }
422 1.1 nonaka
423 1.1 nonaka /*
424 1.1 nonaka * Determine the maximum block length supported by the host
425 1.1 nonaka * controller. (2.2.24)
426 1.1 nonaka */
427 1.1 nonaka switch((caps >> SDHC_MAX_BLK_LEN_SHIFT) & SDHC_MAX_BLK_LEN_MASK) {
428 1.1 nonaka case SDHC_MAX_BLK_LEN_512:
429 1.1 nonaka hp->maxblklen = 512;
430 1.1 nonaka break;
431 1.1 nonaka
432 1.1 nonaka case SDHC_MAX_BLK_LEN_1024:
433 1.1 nonaka hp->maxblklen = 1024;
434 1.1 nonaka break;
435 1.1 nonaka
436 1.1 nonaka case SDHC_MAX_BLK_LEN_2048:
437 1.1 nonaka hp->maxblklen = 2048;
438 1.1 nonaka break;
439 1.1 nonaka
440 1.9 matt case SDHC_MAX_BLK_LEN_4096:
441 1.9 matt hp->maxblklen = 4096;
442 1.9 matt break;
443 1.9 matt
444 1.1 nonaka default:
445 1.1 nonaka aprint_error_dev(sc->sc_dev, "max block length unknown\n");
446 1.1 nonaka goto err;
447 1.1 nonaka }
448 1.58 jmcneill aprint_normal(", %u byte blocks", hp->maxblklen);
449 1.58 jmcneill aprint_normal("\n");
450 1.1 nonaka
451 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_MASK)) {
452 1.63 jmcneill int rseg;
453 1.63 jmcneill
454 1.63 jmcneill /* Allocate ADMA2 descriptor memory */
455 1.63 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
456 1.63 jmcneill PAGE_SIZE, hp->adma_segs, 1, &rseg, BUS_DMA_WAITOK);
457 1.63 jmcneill if (error) {
458 1.63 jmcneill aprint_error_dev(sc->sc_dev,
459 1.63 jmcneill "ADMA2 dmamem_alloc failed (%d)\n", error);
460 1.63 jmcneill goto adma_done;
461 1.63 jmcneill }
462 1.63 jmcneill error = bus_dmamem_map(sc->sc_dmat, hp->adma_segs, rseg,
463 1.63 jmcneill PAGE_SIZE, (void **)&hp->adma2, BUS_DMA_WAITOK);
464 1.63 jmcneill if (error) {
465 1.63 jmcneill aprint_error_dev(sc->sc_dev,
466 1.63 jmcneill "ADMA2 dmamem_map failed (%d)\n", error);
467 1.63 jmcneill goto adma_done;
468 1.63 jmcneill }
469 1.63 jmcneill error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
470 1.63 jmcneill 0, BUS_DMA_WAITOK, &hp->adma_map);
471 1.63 jmcneill if (error) {
472 1.63 jmcneill aprint_error_dev(sc->sc_dev,
473 1.63 jmcneill "ADMA2 dmamap_create failed (%d)\n", error);
474 1.63 jmcneill goto adma_done;
475 1.63 jmcneill }
476 1.63 jmcneill error = bus_dmamap_load(sc->sc_dmat, hp->adma_map,
477 1.63 jmcneill hp->adma2, PAGE_SIZE, NULL,
478 1.63 jmcneill BUS_DMA_WAITOK|BUS_DMA_WRITE);
479 1.63 jmcneill if (error) {
480 1.63 jmcneill aprint_error_dev(sc->sc_dev,
481 1.63 jmcneill "ADMA2 dmamap_load failed (%d)\n", error);
482 1.63 jmcneill goto adma_done;
483 1.63 jmcneill }
484 1.63 jmcneill
485 1.63 jmcneill memset(hp->adma2, 0, PAGE_SIZE);
486 1.63 jmcneill
487 1.63 jmcneill adma_done:
488 1.63 jmcneill if (error)
489 1.63 jmcneill CLR(hp->flags, SHF_USE_ADMA2_MASK);
490 1.63 jmcneill }
491 1.63 jmcneill
492 1.1 nonaka /*
493 1.1 nonaka * Attach the generic SD/MMC bus driver. (The bus driver must
494 1.1 nonaka * not invoke any chipset functions before it is attached.)
495 1.1 nonaka */
496 1.1 nonaka memset(&saa, 0, sizeof(saa));
497 1.1 nonaka saa.saa_busname = "sdmmc";
498 1.1 nonaka saa.saa_sct = &sdhc_functions;
499 1.1 nonaka saa.saa_sch = hp;
500 1.1 nonaka saa.saa_dmat = hp->dmat;
501 1.1 nonaka saa.saa_clkmax = hp->clkbase;
502 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_HAVE_CGM))
503 1.38 jakllsch saa.saa_clkmin = hp->clkbase / 256 / 2046;
504 1.11 matt else if (ISSET(sc->sc_flags, SDHC_FLAG_HAVE_DVS))
505 1.38 jakllsch saa.saa_clkmin = hp->clkbase / 256 / 16;
506 1.38 jakllsch else if (hp->sc->sc_clkmsk != 0)
507 1.38 jakllsch saa.saa_clkmin = hp->clkbase / (hp->sc->sc_clkmsk >>
508 1.38 jakllsch (ffs(hp->sc->sc_clkmsk) - 1));
509 1.56 jmcneill else if (hp->specver >= SDHC_SPEC_VERS_300)
510 1.38 jakllsch saa.saa_clkmin = hp->clkbase / 0x3ff;
511 1.38 jakllsch else
512 1.38 jakllsch saa.saa_clkmin = hp->clkbase / 256;
513 1.1 nonaka saa.saa_caps = SMC_CAPS_4BIT_MODE|SMC_CAPS_AUTO_STOP;
514 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_8BIT_MODE))
515 1.11 matt saa.saa_caps |= SMC_CAPS_8BIT_MODE;
516 1.11 matt if (ISSET(caps, SDHC_HIGH_SPEED_SUPP))
517 1.11 matt saa.saa_caps |= SMC_CAPS_SD_HIGHSPEED;
518 1.26 matt if (ISSET(hp->flags, SHF_USE_DMA)) {
519 1.54 nonaka saa.saa_caps |= SMC_CAPS_DMA;
520 1.54 nonaka if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED))
521 1.54 nonaka saa.saa_caps |= SMC_CAPS_MULTI_SEG_DMA;
522 1.26 matt }
523 1.32 kiyohara if (ISSET(sc->sc_flags, SDHC_FLAG_SINGLE_ONLY))
524 1.32 kiyohara saa.saa_caps |= SMC_CAPS_SINGLE_ONLY;
525 1.17 jakllsch hp->sdmmc = config_found(sc->sc_dev, &saa, sdhc_cfprint);
526 1.1 nonaka
527 1.1 nonaka return 0;
528 1.1 nonaka
529 1.1 nonaka err:
530 1.1 nonaka cv_destroy(&hp->intr_cv);
531 1.1 nonaka mutex_destroy(&hp->intr_mtx);
532 1.1 nonaka mutex_destroy(&hp->host_mtx);
533 1.1 nonaka free(hp, M_DEVBUF);
534 1.1 nonaka sc->sc_host[--sc->sc_nhosts] = NULL;
535 1.1 nonaka err1:
536 1.1 nonaka return 1;
537 1.1 nonaka }
538 1.1 nonaka
539 1.7 nonaka int
540 1.36 jakllsch sdhc_detach(struct sdhc_softc *sc, int flags)
541 1.7 nonaka {
542 1.36 jakllsch struct sdhc_host *hp;
543 1.7 nonaka int rv = 0;
544 1.7 nonaka
545 1.36 jakllsch for (size_t n = 0; n < sc->sc_nhosts; n++) {
546 1.36 jakllsch hp = sc->sc_host[n];
547 1.36 jakllsch if (hp == NULL)
548 1.36 jakllsch continue;
549 1.36 jakllsch if (hp->sdmmc != NULL) {
550 1.36 jakllsch rv = config_detach(hp->sdmmc, flags);
551 1.36 jakllsch if (rv)
552 1.36 jakllsch break;
553 1.36 jakllsch hp->sdmmc = NULL;
554 1.36 jakllsch }
555 1.36 jakllsch /* disable interrupts */
556 1.36 jakllsch if ((flags & DETACH_FORCE) == 0) {
557 1.36 jakllsch if (ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
558 1.36 jakllsch HWRITE4(hp, SDHC_NINTR_SIGNAL_EN, 0);
559 1.36 jakllsch } else {
560 1.36 jakllsch HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, 0);
561 1.36 jakllsch }
562 1.36 jakllsch sdhc_soft_reset(hp, SDHC_RESET_ALL);
563 1.36 jakllsch }
564 1.36 jakllsch cv_destroy(&hp->intr_cv);
565 1.36 jakllsch mutex_destroy(&hp->intr_mtx);
566 1.36 jakllsch mutex_destroy(&hp->host_mtx);
567 1.36 jakllsch if (hp->ios > 0) {
568 1.36 jakllsch bus_space_unmap(hp->iot, hp->ioh, hp->ios);
569 1.36 jakllsch hp->ios = 0;
570 1.36 jakllsch }
571 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_MASK)) {
572 1.63 jmcneill bus_dmamap_unload(sc->sc_dmat, hp->adma_map);
573 1.63 jmcneill bus_dmamap_destroy(sc->sc_dmat, hp->adma_map);
574 1.63 jmcneill bus_dmamem_unmap(sc->sc_dmat, hp->adma2, PAGE_SIZE);
575 1.63 jmcneill bus_dmamem_free(sc->sc_dmat, hp->adma_segs, 1);
576 1.63 jmcneill }
577 1.36 jakllsch free(hp, M_DEVBUF);
578 1.36 jakllsch sc->sc_host[n] = NULL;
579 1.36 jakllsch }
580 1.7 nonaka
581 1.7 nonaka return rv;
582 1.7 nonaka }
583 1.7 nonaka
584 1.1 nonaka bool
585 1.6 dyoung sdhc_suspend(device_t dev, const pmf_qual_t *qual)
586 1.1 nonaka {
587 1.1 nonaka struct sdhc_softc *sc = device_private(dev);
588 1.1 nonaka struct sdhc_host *hp;
589 1.12 nonaka size_t i;
590 1.1 nonaka
591 1.1 nonaka /* XXX poll for command completion or suspend command
592 1.1 nonaka * in progress */
593 1.1 nonaka
594 1.1 nonaka /* Save the host controller state. */
595 1.11 matt for (size_t n = 0; n < sc->sc_nhosts; n++) {
596 1.1 nonaka hp = sc->sc_host[n];
597 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
598 1.12 nonaka for (i = 0; i < sizeof hp->regs; i += 4) {
599 1.11 matt uint32_t v = HREAD4(hp, i);
600 1.12 nonaka hp->regs[i + 0] = (v >> 0);
601 1.12 nonaka hp->regs[i + 1] = (v >> 8);
602 1.13 bouyer if (i + 3 < sizeof hp->regs) {
603 1.13 bouyer hp->regs[i + 2] = (v >> 16);
604 1.13 bouyer hp->regs[i + 3] = (v >> 24);
605 1.13 bouyer }
606 1.11 matt }
607 1.11 matt } else {
608 1.12 nonaka for (i = 0; i < sizeof hp->regs; i++) {
609 1.11 matt hp->regs[i] = HREAD1(hp, i);
610 1.11 matt }
611 1.11 matt }
612 1.1 nonaka }
613 1.1 nonaka return true;
614 1.1 nonaka }
615 1.1 nonaka
616 1.1 nonaka bool
617 1.6 dyoung sdhc_resume(device_t dev, const pmf_qual_t *qual)
618 1.1 nonaka {
619 1.1 nonaka struct sdhc_softc *sc = device_private(dev);
620 1.1 nonaka struct sdhc_host *hp;
621 1.12 nonaka size_t i;
622 1.1 nonaka
623 1.1 nonaka /* Restore the host controller state. */
624 1.11 matt for (size_t n = 0; n < sc->sc_nhosts; n++) {
625 1.1 nonaka hp = sc->sc_host[n];
626 1.1 nonaka (void)sdhc_host_reset(hp);
627 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
628 1.12 nonaka for (i = 0; i < sizeof hp->regs; i += 4) {
629 1.13 bouyer if (i + 3 < sizeof hp->regs) {
630 1.13 bouyer HWRITE4(hp, i,
631 1.13 bouyer (hp->regs[i + 0] << 0)
632 1.13 bouyer | (hp->regs[i + 1] << 8)
633 1.13 bouyer | (hp->regs[i + 2] << 16)
634 1.13 bouyer | (hp->regs[i + 3] << 24));
635 1.13 bouyer } else {
636 1.13 bouyer HWRITE4(hp, i,
637 1.13 bouyer (hp->regs[i + 0] << 0)
638 1.13 bouyer | (hp->regs[i + 1] << 8));
639 1.13 bouyer }
640 1.11 matt }
641 1.11 matt } else {
642 1.12 nonaka for (i = 0; i < sizeof hp->regs; i++) {
643 1.11 matt HWRITE1(hp, i, hp->regs[i]);
644 1.11 matt }
645 1.11 matt }
646 1.1 nonaka }
647 1.1 nonaka return true;
648 1.1 nonaka }
649 1.1 nonaka
650 1.1 nonaka bool
651 1.1 nonaka sdhc_shutdown(device_t dev, int flags)
652 1.1 nonaka {
653 1.1 nonaka struct sdhc_softc *sc = device_private(dev);
654 1.1 nonaka struct sdhc_host *hp;
655 1.1 nonaka
656 1.1 nonaka /* XXX chip locks up if we don't disable it before reboot. */
657 1.11 matt for (size_t i = 0; i < sc->sc_nhosts; i++) {
658 1.1 nonaka hp = sc->sc_host[i];
659 1.1 nonaka (void)sdhc_host_reset(hp);
660 1.1 nonaka }
661 1.1 nonaka return true;
662 1.1 nonaka }
663 1.1 nonaka
664 1.1 nonaka /*
665 1.1 nonaka * Reset the host controller. Called during initialization, when
666 1.1 nonaka * cards are removed, upon resume, and during error recovery.
667 1.1 nonaka */
668 1.1 nonaka static int
669 1.1 nonaka sdhc_host_reset1(sdmmc_chipset_handle_t sch)
670 1.1 nonaka {
671 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
672 1.11 matt uint32_t sdhcimask;
673 1.1 nonaka int error;
674 1.1 nonaka
675 1.1 nonaka /* Don't lock. */
676 1.1 nonaka
677 1.1 nonaka /* Disable all interrupts. */
678 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
679 1.11 matt HWRITE4(hp, SDHC_NINTR_SIGNAL_EN, 0);
680 1.11 matt } else {
681 1.11 matt HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, 0);
682 1.11 matt }
683 1.1 nonaka
684 1.1 nonaka /*
685 1.1 nonaka * Reset the entire host controller and wait up to 100ms for
686 1.1 nonaka * the controller to clear the reset bit.
687 1.1 nonaka */
688 1.1 nonaka error = sdhc_soft_reset(hp, SDHC_RESET_ALL);
689 1.1 nonaka if (error)
690 1.1 nonaka goto out;
691 1.1 nonaka
692 1.1 nonaka /* Set data timeout counter value to max for now. */
693 1.1 nonaka HWRITE1(hp, SDHC_TIMEOUT_CTL, SDHC_TIMEOUT_MAX);
694 1.29 matt #if 1
695 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED))
696 1.11 matt HWRITE4(hp, SDHC_NINTR_STATUS, SDHC_CMD_TIMEOUT_ERROR << 16);
697 1.11 matt #endif
698 1.1 nonaka
699 1.1 nonaka /* Enable interrupts. */
700 1.29 matt mutex_enter(&hp->intr_mtx);
701 1.1 nonaka sdhcimask = SDHC_CARD_REMOVAL | SDHC_CARD_INSERTION |
702 1.1 nonaka SDHC_BUFFER_READ_READY | SDHC_BUFFER_WRITE_READY |
703 1.1 nonaka SDHC_DMA_INTERRUPT | SDHC_BLOCK_GAP_EVENT |
704 1.1 nonaka SDHC_TRANSFER_COMPLETE | SDHC_COMMAND_COMPLETE;
705 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
706 1.11 matt sdhcimask |= SDHC_EINTR_STATUS_MASK << 16;
707 1.11 matt HWRITE4(hp, SDHC_NINTR_STATUS_EN, sdhcimask);
708 1.11 matt sdhcimask ^=
709 1.11 matt (SDHC_EINTR_STATUS_MASK ^ SDHC_EINTR_SIGNAL_MASK) << 16;
710 1.11 matt sdhcimask ^= SDHC_BUFFER_READ_READY ^ SDHC_BUFFER_WRITE_READY;
711 1.11 matt HWRITE4(hp, SDHC_NINTR_SIGNAL_EN, sdhcimask);
712 1.11 matt } else {
713 1.11 matt HWRITE2(hp, SDHC_NINTR_STATUS_EN, sdhcimask);
714 1.11 matt HWRITE2(hp, SDHC_EINTR_STATUS_EN, SDHC_EINTR_STATUS_MASK);
715 1.11 matt sdhcimask ^= SDHC_BUFFER_READ_READY ^ SDHC_BUFFER_WRITE_READY;
716 1.11 matt HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, sdhcimask);
717 1.11 matt HWRITE2(hp, SDHC_EINTR_SIGNAL_EN, SDHC_EINTR_SIGNAL_MASK);
718 1.11 matt }
719 1.29 matt mutex_exit(&hp->intr_mtx);
720 1.1 nonaka
721 1.1 nonaka out:
722 1.1 nonaka return error;
723 1.1 nonaka }
724 1.1 nonaka
725 1.1 nonaka static int
726 1.1 nonaka sdhc_host_reset(sdmmc_chipset_handle_t sch)
727 1.1 nonaka {
728 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
729 1.1 nonaka int error;
730 1.1 nonaka
731 1.1 nonaka mutex_enter(&hp->host_mtx);
732 1.1 nonaka error = sdhc_host_reset1(sch);
733 1.1 nonaka mutex_exit(&hp->host_mtx);
734 1.1 nonaka
735 1.1 nonaka return error;
736 1.1 nonaka }
737 1.1 nonaka
738 1.1 nonaka static uint32_t
739 1.1 nonaka sdhc_host_ocr(sdmmc_chipset_handle_t sch)
740 1.1 nonaka {
741 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
742 1.1 nonaka
743 1.1 nonaka return hp->ocr;
744 1.1 nonaka }
745 1.1 nonaka
746 1.1 nonaka static int
747 1.1 nonaka sdhc_host_maxblklen(sdmmc_chipset_handle_t sch)
748 1.1 nonaka {
749 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
750 1.1 nonaka
751 1.1 nonaka return hp->maxblklen;
752 1.1 nonaka }
753 1.1 nonaka
754 1.1 nonaka /*
755 1.1 nonaka * Return non-zero if the card is currently inserted.
756 1.1 nonaka */
757 1.1 nonaka static int
758 1.1 nonaka sdhc_card_detect(sdmmc_chipset_handle_t sch)
759 1.1 nonaka {
760 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
761 1.1 nonaka int r;
762 1.1 nonaka
763 1.32 kiyohara if (hp->sc->sc_vendor_card_detect)
764 1.32 kiyohara return (*hp->sc->sc_vendor_card_detect)(hp->sc);
765 1.32 kiyohara
766 1.1 nonaka mutex_enter(&hp->host_mtx);
767 1.1 nonaka r = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_CARD_INSERTED);
768 1.1 nonaka mutex_exit(&hp->host_mtx);
769 1.1 nonaka
770 1.11 matt return r ? 1 : 0;
771 1.1 nonaka }
772 1.1 nonaka
773 1.1 nonaka /*
774 1.1 nonaka * Return non-zero if the card is currently write-protected.
775 1.1 nonaka */
776 1.1 nonaka static int
777 1.1 nonaka sdhc_write_protect(sdmmc_chipset_handle_t sch)
778 1.1 nonaka {
779 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
780 1.1 nonaka int r;
781 1.1 nonaka
782 1.32 kiyohara if (hp->sc->sc_vendor_write_protect)
783 1.32 kiyohara return (*hp->sc->sc_vendor_write_protect)(hp->sc);
784 1.32 kiyohara
785 1.1 nonaka mutex_enter(&hp->host_mtx);
786 1.1 nonaka r = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_WRITE_PROTECT_SWITCH);
787 1.1 nonaka mutex_exit(&hp->host_mtx);
788 1.1 nonaka
789 1.12 nonaka return r ? 0 : 1;
790 1.1 nonaka }
791 1.1 nonaka
792 1.1 nonaka /*
793 1.1 nonaka * Set or change SD bus voltage and enable or disable SD bus power.
794 1.1 nonaka * Return zero on success.
795 1.1 nonaka */
796 1.1 nonaka static int
797 1.1 nonaka sdhc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
798 1.1 nonaka {
799 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
800 1.1 nonaka uint8_t vdd;
801 1.1 nonaka int error = 0;
802 1.32 kiyohara const uint32_t pcmask =
803 1.32 kiyohara ~(SDHC_BUS_POWER | (SDHC_VOLTAGE_MASK << SDHC_VOLTAGE_SHIFT));
804 1.1 nonaka
805 1.1 nonaka mutex_enter(&hp->host_mtx);
806 1.1 nonaka
807 1.1 nonaka /*
808 1.1 nonaka * Disable bus power before voltage change.
809 1.1 nonaka */
810 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)
811 1.11 matt && !ISSET(hp->sc->sc_flags, SDHC_FLAG_NO_PWR0))
812 1.1 nonaka HWRITE1(hp, SDHC_POWER_CTL, 0);
813 1.1 nonaka
814 1.1 nonaka /* If power is disabled, reset the host and return now. */
815 1.1 nonaka if (ocr == 0) {
816 1.1 nonaka (void)sdhc_host_reset1(hp);
817 1.1 nonaka goto out;
818 1.1 nonaka }
819 1.1 nonaka
820 1.1 nonaka /*
821 1.1 nonaka * Select the lowest voltage according to capabilities.
822 1.1 nonaka */
823 1.1 nonaka ocr &= hp->ocr;
824 1.11 matt if (ISSET(ocr, MMC_OCR_1_7V_1_8V|MMC_OCR_1_8V_1_9V)) {
825 1.1 nonaka vdd = SDHC_VOLTAGE_1_8V;
826 1.11 matt } else if (ISSET(ocr, MMC_OCR_2_9V_3_0V|MMC_OCR_3_0V_3_1V)) {
827 1.1 nonaka vdd = SDHC_VOLTAGE_3_0V;
828 1.11 matt } else if (ISSET(ocr, MMC_OCR_3_2V_3_3V|MMC_OCR_3_3V_3_4V)) {
829 1.1 nonaka vdd = SDHC_VOLTAGE_3_3V;
830 1.11 matt } else {
831 1.1 nonaka /* Unsupported voltage level requested. */
832 1.1 nonaka error = EINVAL;
833 1.1 nonaka goto out;
834 1.1 nonaka }
835 1.1 nonaka
836 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
837 1.11 matt /*
838 1.11 matt * Enable bus power. Wait at least 1 ms (or 74 clocks) plus
839 1.11 matt * voltage ramp until power rises.
840 1.11 matt */
841 1.57 jmcneill
842 1.57 jmcneill if (ISSET(hp->sc->sc_flags, SDHC_FLAG_SINGLE_POWER_WRITE)) {
843 1.57 jmcneill HWRITE1(hp, SDHC_POWER_CTL,
844 1.57 jmcneill (vdd << SDHC_VOLTAGE_SHIFT) | SDHC_BUS_POWER);
845 1.57 jmcneill } else {
846 1.57 jmcneill HWRITE1(hp, SDHC_POWER_CTL,
847 1.57 jmcneill HREAD1(hp, SDHC_POWER_CTL) & pcmask);
848 1.57 jmcneill sdmmc_delay(1);
849 1.57 jmcneill HWRITE1(hp, SDHC_POWER_CTL,
850 1.57 jmcneill (vdd << SDHC_VOLTAGE_SHIFT));
851 1.57 jmcneill sdmmc_delay(1);
852 1.57 jmcneill HSET1(hp, SDHC_POWER_CTL, SDHC_BUS_POWER);
853 1.57 jmcneill sdmmc_delay(10000);
854 1.57 jmcneill }
855 1.1 nonaka
856 1.11 matt /*
857 1.11 matt * The host system may not power the bus due to battery low,
858 1.11 matt * etc. In that case, the host controller should clear the
859 1.11 matt * bus power bit.
860 1.11 matt */
861 1.11 matt if (!ISSET(HREAD1(hp, SDHC_POWER_CTL), SDHC_BUS_POWER)) {
862 1.11 matt error = ENXIO;
863 1.11 matt goto out;
864 1.11 matt }
865 1.1 nonaka }
866 1.1 nonaka
867 1.1 nonaka out:
868 1.1 nonaka mutex_exit(&hp->host_mtx);
869 1.1 nonaka
870 1.1 nonaka return error;
871 1.1 nonaka }
872 1.1 nonaka
873 1.1 nonaka /*
874 1.1 nonaka * Return the smallest possible base clock frequency divisor value
875 1.1 nonaka * for the CLOCK_CTL register to produce `freq' (KHz).
876 1.1 nonaka */
877 1.11 matt static bool
878 1.11 matt sdhc_clock_divisor(struct sdhc_host *hp, u_int freq, u_int *divp)
879 1.1 nonaka {
880 1.11 matt u_int div;
881 1.1 nonaka
882 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_HAVE_CGM)) {
883 1.11 matt for (div = hp->clkbase / freq; div <= 0x3ff; div++) {
884 1.11 matt if ((hp->clkbase / div) <= freq) {
885 1.11 matt *divp = SDHC_SDCLK_CGM
886 1.11 matt | ((div & 0x300) << SDHC_SDCLK_XDIV_SHIFT)
887 1.11 matt | ((div & 0x0ff) << SDHC_SDCLK_DIV_SHIFT);
888 1.18 jakllsch //freq = hp->clkbase / div;
889 1.11 matt return true;
890 1.11 matt }
891 1.11 matt }
892 1.11 matt /* No divisor found. */
893 1.11 matt return false;
894 1.11 matt }
895 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_HAVE_DVS)) {
896 1.11 matt u_int dvs = (hp->clkbase + freq - 1) / freq;
897 1.11 matt u_int roundup = dvs & 1;
898 1.11 matt for (dvs >>= 1, div = 1; div <= 256; div <<= 1, dvs >>= 1) {
899 1.11 matt if (dvs + roundup <= 16) {
900 1.11 matt dvs += roundup - 1;
901 1.11 matt *divp = (div << SDHC_SDCLK_DIV_SHIFT)
902 1.11 matt | (dvs << SDHC_SDCLK_DVS_SHIFT);
903 1.11 matt DPRINTF(2,
904 1.11 matt ("%s: divisor for freq %u is %u * %u\n",
905 1.11 matt HDEVNAME(hp), freq, div * 2, dvs + 1));
906 1.18 jakllsch //freq = hp->clkbase / (div * 2) * (dvs + 1);
907 1.11 matt return true;
908 1.9 matt }
909 1.11 matt /*
910 1.11 matt * If we drop bits, we need to round up the divisor.
911 1.11 matt */
912 1.11 matt roundup |= dvs & 1;
913 1.9 matt }
914 1.18 jakllsch /* No divisor found. */
915 1.18 jakllsch return false;
916 1.38 jakllsch }
917 1.38 jakllsch if (hp->sc->sc_clkmsk != 0) {
918 1.38 jakllsch div = howmany(hp->clkbase, freq);
919 1.38 jakllsch if (div > (hp->sc->sc_clkmsk >> (ffs(hp->sc->sc_clkmsk) - 1)))
920 1.38 jakllsch return false;
921 1.38 jakllsch *divp = div << (ffs(hp->sc->sc_clkmsk) - 1);
922 1.38 jakllsch //freq = hp->clkbase / div;
923 1.38 jakllsch return true;
924 1.38 jakllsch }
925 1.56 jmcneill if (hp->specver >= SDHC_SPEC_VERS_300) {
926 1.38 jakllsch div = howmany(hp->clkbase, freq);
927 1.50 mlelstv div = div > 1 ? howmany(div, 2) : 0;
928 1.38 jakllsch if (div > 0x3ff)
929 1.38 jakllsch return false;
930 1.38 jakllsch *divp = (((div >> 8) & SDHC_SDCLK_XDIV_MASK)
931 1.38 jakllsch << SDHC_SDCLK_XDIV_SHIFT) |
932 1.38 jakllsch (((div >> 0) & SDHC_SDCLK_DIV_MASK)
933 1.38 jakllsch << SDHC_SDCLK_DIV_SHIFT);
934 1.38 jakllsch //freq = hp->clkbase / div;
935 1.38 jakllsch return true;
936 1.9 matt } else {
937 1.38 jakllsch for (div = 1; div <= 256; div *= 2) {
938 1.38 jakllsch if ((hp->clkbase / div) <= freq) {
939 1.38 jakllsch *divp = (div / 2) << SDHC_SDCLK_DIV_SHIFT;
940 1.38 jakllsch //freq = hp->clkbase / div;
941 1.38 jakllsch return true;
942 1.38 jakllsch }
943 1.38 jakllsch }
944 1.38 jakllsch /* No divisor found. */
945 1.38 jakllsch return false;
946 1.9 matt }
947 1.1 nonaka /* No divisor found. */
948 1.11 matt return false;
949 1.1 nonaka }
950 1.1 nonaka
951 1.1 nonaka /*
952 1.1 nonaka * Set or change SDCLK frequency or disable the SD clock.
953 1.1 nonaka * Return zero on success.
954 1.1 nonaka */
955 1.1 nonaka static int
956 1.1 nonaka sdhc_bus_clock(sdmmc_chipset_handle_t sch, int freq)
957 1.1 nonaka {
958 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
959 1.11 matt u_int div;
960 1.11 matt u_int timo;
961 1.32 kiyohara int16_t reg;
962 1.1 nonaka int error = 0;
963 1.2 cegger #ifdef DIAGNOSTIC
964 1.12 nonaka bool present;
965 1.1 nonaka
966 1.1 nonaka mutex_enter(&hp->host_mtx);
967 1.12 nonaka present = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_CMD_INHIBIT_MASK);
968 1.2 cegger mutex_exit(&hp->host_mtx);
969 1.1 nonaka
970 1.1 nonaka /* Must not stop the clock if commands are in progress. */
971 1.12 nonaka if (present && sdhc_card_detect(hp)) {
972 1.26 matt aprint_normal_dev(hp->sc->sc_dev,
973 1.26 matt "%s: command in progress\n", __func__);
974 1.12 nonaka }
975 1.1 nonaka #endif
976 1.1 nonaka
977 1.2 cegger mutex_enter(&hp->host_mtx);
978 1.2 cegger
979 1.34 matt if (hp->sc->sc_vendor_bus_clock) {
980 1.34 matt error = (*hp->sc->sc_vendor_bus_clock)(hp->sc, freq);
981 1.34 matt if (error != 0)
982 1.34 matt goto out;
983 1.34 matt }
984 1.34 matt
985 1.1 nonaka /*
986 1.1 nonaka * Stop SD clock before changing the frequency.
987 1.1 nonaka */
988 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
989 1.11 matt HCLR4(hp, SDHC_CLOCK_CTL, 0xfff8);
990 1.11 matt if (freq == SDMMC_SDCLK_OFF) {
991 1.11 matt HSET4(hp, SDHC_CLOCK_CTL, 0x80f0);
992 1.11 matt goto out;
993 1.11 matt }
994 1.11 matt } else {
995 1.32 kiyohara HCLR2(hp, SDHC_CLOCK_CTL, SDHC_SDCLK_ENABLE);
996 1.11 matt if (freq == SDMMC_SDCLK_OFF)
997 1.11 matt goto out;
998 1.11 matt }
999 1.1 nonaka
1000 1.1 nonaka /*
1001 1.1 nonaka * Set the minimum base clock frequency divisor.
1002 1.1 nonaka */
1003 1.11 matt if (!sdhc_clock_divisor(hp, freq, &div)) {
1004 1.1 nonaka /* Invalid base clock frequency or `freq' value. */
1005 1.1 nonaka error = EINVAL;
1006 1.1 nonaka goto out;
1007 1.1 nonaka }
1008 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1009 1.11 matt HWRITE4(hp, SDHC_CLOCK_CTL,
1010 1.11 matt div | (SDHC_TIMEOUT_MAX << 16));
1011 1.11 matt } else {
1012 1.32 kiyohara reg = HREAD2(hp, SDHC_CLOCK_CTL);
1013 1.32 kiyohara reg &= (SDHC_INTCLK_STABLE | SDHC_INTCLK_ENABLE);
1014 1.32 kiyohara HWRITE2(hp, SDHC_CLOCK_CTL, reg | div);
1015 1.11 matt }
1016 1.1 nonaka
1017 1.1 nonaka /*
1018 1.1 nonaka * Start internal clock. Wait 10ms for stabilization.
1019 1.1 nonaka */
1020 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1021 1.11 matt sdmmc_delay(10000);
1022 1.12 nonaka HSET4(hp, SDHC_CLOCK_CTL,
1023 1.12 nonaka 8 | SDHC_INTCLK_ENABLE | SDHC_INTCLK_STABLE);
1024 1.11 matt } else {
1025 1.11 matt HSET2(hp, SDHC_CLOCK_CTL, SDHC_INTCLK_ENABLE);
1026 1.11 matt for (timo = 1000; timo > 0; timo--) {
1027 1.12 nonaka if (ISSET(HREAD2(hp, SDHC_CLOCK_CTL),
1028 1.12 nonaka SDHC_INTCLK_STABLE))
1029 1.11 matt break;
1030 1.11 matt sdmmc_delay(10);
1031 1.11 matt }
1032 1.11 matt if (timo == 0) {
1033 1.11 matt error = ETIMEDOUT;
1034 1.11 matt goto out;
1035 1.11 matt }
1036 1.1 nonaka }
1037 1.1 nonaka
1038 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1039 1.11 matt HSET1(hp, SDHC_SOFTWARE_RESET, SDHC_INIT_ACTIVE);
1040 1.11 matt /*
1041 1.11 matt * Sending 80 clocks at 400kHz takes 200us.
1042 1.11 matt * So delay for that time + slop and then
1043 1.11 matt * check a few times for completion.
1044 1.11 matt */
1045 1.11 matt sdmmc_delay(210);
1046 1.11 matt for (timo = 10; timo > 0; timo--) {
1047 1.11 matt if (!ISSET(HREAD1(hp, SDHC_SOFTWARE_RESET),
1048 1.11 matt SDHC_INIT_ACTIVE))
1049 1.11 matt break;
1050 1.11 matt sdmmc_delay(10);
1051 1.11 matt }
1052 1.11 matt DPRINTF(2,("%s: %u init spins\n", __func__, 10 - timo));
1053 1.12 nonaka
1054 1.11 matt /*
1055 1.11 matt * Enable SD clock.
1056 1.11 matt */
1057 1.11 matt HSET4(hp, SDHC_CLOCK_CTL, SDHC_SDCLK_ENABLE);
1058 1.11 matt } else {
1059 1.11 matt /*
1060 1.11 matt * Enable SD clock.
1061 1.11 matt */
1062 1.11 matt HSET2(hp, SDHC_CLOCK_CTL, SDHC_SDCLK_ENABLE);
1063 1.1 nonaka
1064 1.43 jmcneill if (freq > 25000 &&
1065 1.43 jmcneill !ISSET(hp->sc->sc_flags, SDHC_FLAG_NO_HS_BIT))
1066 1.11 matt HSET1(hp, SDHC_HOST_CTL, SDHC_HIGH_SPEED);
1067 1.11 matt else
1068 1.11 matt HCLR1(hp, SDHC_HOST_CTL, SDHC_HIGH_SPEED);
1069 1.11 matt }
1070 1.8 kiyohara
1071 1.1 nonaka out:
1072 1.1 nonaka mutex_exit(&hp->host_mtx);
1073 1.1 nonaka
1074 1.1 nonaka return error;
1075 1.1 nonaka }
1076 1.1 nonaka
1077 1.1 nonaka static int
1078 1.1 nonaka sdhc_bus_width(sdmmc_chipset_handle_t sch, int width)
1079 1.1 nonaka {
1080 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
1081 1.1 nonaka int reg;
1082 1.1 nonaka
1083 1.1 nonaka switch (width) {
1084 1.1 nonaka case 1:
1085 1.1 nonaka case 4:
1086 1.1 nonaka break;
1087 1.1 nonaka
1088 1.11 matt case 8:
1089 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_8BIT_MODE))
1090 1.11 matt break;
1091 1.11 matt /* FALLTHROUGH */
1092 1.1 nonaka default:
1093 1.1 nonaka DPRINTF(0,("%s: unsupported bus width (%d)\n",
1094 1.1 nonaka HDEVNAME(hp), width));
1095 1.1 nonaka return 1;
1096 1.1 nonaka }
1097 1.1 nonaka
1098 1.1 nonaka mutex_enter(&hp->host_mtx);
1099 1.5 uebayasi reg = HREAD1(hp, SDHC_HOST_CTL);
1100 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1101 1.12 nonaka reg &= ~(SDHC_4BIT_MODE|SDHC_ESDHC_8BIT_MODE);
1102 1.11 matt if (width == 4)
1103 1.11 matt reg |= SDHC_4BIT_MODE;
1104 1.11 matt else if (width == 8)
1105 1.12 nonaka reg |= SDHC_ESDHC_8BIT_MODE;
1106 1.11 matt } else {
1107 1.11 matt reg &= ~SDHC_4BIT_MODE;
1108 1.59 jmcneill if (hp->specver >= SDHC_SPEC_VERS_300) {
1109 1.59 jmcneill reg &= ~SDHC_8BIT_MODE;
1110 1.59 jmcneill }
1111 1.59 jmcneill if (width == 4) {
1112 1.11 matt reg |= SDHC_4BIT_MODE;
1113 1.59 jmcneill } else if (width == 8 && hp->specver >= SDHC_SPEC_VERS_300) {
1114 1.59 jmcneill reg |= SDHC_8BIT_MODE;
1115 1.59 jmcneill }
1116 1.11 matt }
1117 1.5 uebayasi HWRITE1(hp, SDHC_HOST_CTL, reg);
1118 1.1 nonaka mutex_exit(&hp->host_mtx);
1119 1.1 nonaka
1120 1.1 nonaka return 0;
1121 1.1 nonaka }
1122 1.1 nonaka
1123 1.8 kiyohara static int
1124 1.8 kiyohara sdhc_bus_rod(sdmmc_chipset_handle_t sch, int on)
1125 1.8 kiyohara {
1126 1.32 kiyohara struct sdhc_host *hp = (struct sdhc_host *)sch;
1127 1.32 kiyohara
1128 1.32 kiyohara if (hp->sc->sc_vendor_rod)
1129 1.32 kiyohara return (*hp->sc->sc_vendor_rod)(hp->sc, on);
1130 1.8 kiyohara
1131 1.8 kiyohara return 0;
1132 1.8 kiyohara }
1133 1.8 kiyohara
1134 1.1 nonaka static void
1135 1.1 nonaka sdhc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
1136 1.1 nonaka {
1137 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
1138 1.1 nonaka
1139 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1140 1.29 matt mutex_enter(&hp->intr_mtx);
1141 1.11 matt if (enable) {
1142 1.11 matt HSET2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
1143 1.11 matt HSET2(hp, SDHC_NINTR_SIGNAL_EN, SDHC_CARD_INTERRUPT);
1144 1.11 matt } else {
1145 1.11 matt HCLR2(hp, SDHC_NINTR_SIGNAL_EN, SDHC_CARD_INTERRUPT);
1146 1.11 matt HCLR2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
1147 1.11 matt }
1148 1.29 matt mutex_exit(&hp->intr_mtx);
1149 1.1 nonaka }
1150 1.1 nonaka }
1151 1.1 nonaka
1152 1.47 skrll static void
1153 1.1 nonaka sdhc_card_intr_ack(sdmmc_chipset_handle_t sch)
1154 1.1 nonaka {
1155 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
1156 1.1 nonaka
1157 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1158 1.29 matt mutex_enter(&hp->intr_mtx);
1159 1.11 matt HSET2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
1160 1.29 matt mutex_exit(&hp->intr_mtx);
1161 1.11 matt }
1162 1.1 nonaka }
1163 1.1 nonaka
1164 1.1 nonaka static int
1165 1.1 nonaka sdhc_wait_state(struct sdhc_host *hp, uint32_t mask, uint32_t value)
1166 1.1 nonaka {
1167 1.1 nonaka uint32_t state;
1168 1.1 nonaka int timeout;
1169 1.1 nonaka
1170 1.1 nonaka for (timeout = 10; timeout > 0; timeout--) {
1171 1.1 nonaka if (((state = HREAD4(hp, SDHC_PRESENT_STATE)) & mask) == value)
1172 1.1 nonaka return 0;
1173 1.1 nonaka sdmmc_delay(10000);
1174 1.1 nonaka }
1175 1.1 nonaka DPRINTF(0,("%s: timeout waiting for %x (state=%x)\n", HDEVNAME(hp),
1176 1.1 nonaka value, state));
1177 1.1 nonaka return ETIMEDOUT;
1178 1.1 nonaka }
1179 1.1 nonaka
1180 1.1 nonaka static void
1181 1.1 nonaka sdhc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
1182 1.1 nonaka {
1183 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
1184 1.1 nonaka int error;
1185 1.1 nonaka
1186 1.26 matt if (cmd->c_data && ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1187 1.11 matt const uint16_t ready = SDHC_BUFFER_READ_READY | SDHC_BUFFER_WRITE_READY;
1188 1.29 matt mutex_enter(&hp->intr_mtx);
1189 1.11 matt if (ISSET(hp->flags, SHF_USE_DMA)) {
1190 1.11 matt HCLR2(hp, SDHC_NINTR_SIGNAL_EN, ready);
1191 1.11 matt HCLR2(hp, SDHC_NINTR_STATUS_EN, ready);
1192 1.11 matt } else {
1193 1.11 matt HSET2(hp, SDHC_NINTR_SIGNAL_EN, ready);
1194 1.11 matt HSET2(hp, SDHC_NINTR_STATUS_EN, ready);
1195 1.47 skrll }
1196 1.29 matt mutex_exit(&hp->intr_mtx);
1197 1.11 matt }
1198 1.11 matt
1199 1.61 jmcneill if (ISSET(hp->sc->sc_flags, SDHC_FLAG_NO_TIMEOUT)) {
1200 1.61 jmcneill const uint16_t eintr = SDHC_CMD_TIMEOUT_ERROR;
1201 1.61 jmcneill if (cmd->c_data != NULL) {
1202 1.61 jmcneill HCLR2(hp, SDHC_EINTR_SIGNAL_EN, eintr);
1203 1.61 jmcneill HCLR2(hp, SDHC_EINTR_STATUS_EN, eintr);
1204 1.61 jmcneill } else {
1205 1.61 jmcneill HSET2(hp, SDHC_EINTR_SIGNAL_EN, eintr);
1206 1.61 jmcneill HSET2(hp, SDHC_EINTR_STATUS_EN, eintr);
1207 1.61 jmcneill }
1208 1.61 jmcneill }
1209 1.61 jmcneill
1210 1.1 nonaka /*
1211 1.1 nonaka * Start the MMC command, or mark `cmd' as failed and return.
1212 1.1 nonaka */
1213 1.1 nonaka error = sdhc_start_command(hp, cmd);
1214 1.1 nonaka if (error) {
1215 1.1 nonaka cmd->c_error = error;
1216 1.1 nonaka goto out;
1217 1.1 nonaka }
1218 1.1 nonaka
1219 1.1 nonaka /*
1220 1.1 nonaka * Wait until the command phase is done, or until the command
1221 1.1 nonaka * is marked done for any other reason.
1222 1.1 nonaka */
1223 1.1 nonaka if (!sdhc_wait_intr(hp, SDHC_COMMAND_COMPLETE, SDHC_COMMAND_TIMEOUT)) {
1224 1.1 nonaka cmd->c_error = ETIMEDOUT;
1225 1.1 nonaka goto out;
1226 1.1 nonaka }
1227 1.1 nonaka
1228 1.1 nonaka /*
1229 1.1 nonaka * The host controller removes bits [0:7] from the response
1230 1.1 nonaka * data (CRC) and we pass the data up unchanged to the bus
1231 1.1 nonaka * driver (without padding).
1232 1.1 nonaka */
1233 1.1 nonaka mutex_enter(&hp->host_mtx);
1234 1.1 nonaka if (cmd->c_error == 0 && ISSET(cmd->c_flags, SCF_RSP_PRESENT)) {
1235 1.23 matt cmd->c_resp[0] = HREAD4(hp, SDHC_RESPONSE + 0);
1236 1.23 matt if (ISSET(cmd->c_flags, SCF_RSP_136)) {
1237 1.23 matt cmd->c_resp[1] = HREAD4(hp, SDHC_RESPONSE + 4);
1238 1.23 matt cmd->c_resp[2] = HREAD4(hp, SDHC_RESPONSE + 8);
1239 1.23 matt cmd->c_resp[3] = HREAD4(hp, SDHC_RESPONSE + 12);
1240 1.32 kiyohara if (ISSET(hp->sc->sc_flags, SDHC_FLAG_RSP136_CRC)) {
1241 1.32 kiyohara cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
1242 1.32 kiyohara (cmd->c_resp[1] << 24);
1243 1.32 kiyohara cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
1244 1.32 kiyohara (cmd->c_resp[2] << 24);
1245 1.32 kiyohara cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
1246 1.32 kiyohara (cmd->c_resp[3] << 24);
1247 1.32 kiyohara cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
1248 1.32 kiyohara }
1249 1.1 nonaka }
1250 1.1 nonaka }
1251 1.1 nonaka mutex_exit(&hp->host_mtx);
1252 1.25 matt DPRINTF(1,("%s: resp = %08x\n", HDEVNAME(hp), cmd->c_resp[0]));
1253 1.1 nonaka
1254 1.1 nonaka /*
1255 1.1 nonaka * If the command has data to transfer in any direction,
1256 1.1 nonaka * execute the transfer now.
1257 1.1 nonaka */
1258 1.1 nonaka if (cmd->c_error == 0 && cmd->c_data != NULL)
1259 1.1 nonaka sdhc_transfer_data(hp, cmd);
1260 1.42 jakllsch else if (ISSET(cmd->c_flags, SCF_RSP_BSY)) {
1261 1.42 jakllsch if (!sdhc_wait_intr(hp, SDHC_TRANSFER_COMPLETE, hz * 10)) {
1262 1.42 jakllsch cmd->c_error = ETIMEDOUT;
1263 1.42 jakllsch goto out;
1264 1.42 jakllsch }
1265 1.42 jakllsch }
1266 1.1 nonaka
1267 1.1 nonaka out:
1268 1.14 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)
1269 1.14 matt && !ISSET(hp->sc->sc_flags, SDHC_FLAG_NO_LED_ON)) {
1270 1.11 matt mutex_enter(&hp->host_mtx);
1271 1.11 matt /* Turn off the LED. */
1272 1.11 matt HCLR1(hp, SDHC_HOST_CTL, SDHC_LED_ON);
1273 1.11 matt mutex_exit(&hp->host_mtx);
1274 1.11 matt }
1275 1.1 nonaka SET(cmd->c_flags, SCF_ITSDONE);
1276 1.1 nonaka
1277 1.1 nonaka DPRINTF(1,("%s: cmd %d %s (flags=%08x error=%d)\n", HDEVNAME(hp),
1278 1.1 nonaka cmd->c_opcode, (cmd->c_error == 0) ? "done" : "abort",
1279 1.1 nonaka cmd->c_flags, cmd->c_error));
1280 1.1 nonaka }
1281 1.1 nonaka
1282 1.1 nonaka static int
1283 1.1 nonaka sdhc_start_command(struct sdhc_host *hp, struct sdmmc_command *cmd)
1284 1.1 nonaka {
1285 1.11 matt struct sdhc_softc * const sc = hp->sc;
1286 1.1 nonaka uint16_t blksize = 0;
1287 1.1 nonaka uint16_t blkcount = 0;
1288 1.1 nonaka uint16_t mode;
1289 1.1 nonaka uint16_t command;
1290 1.1 nonaka int error;
1291 1.1 nonaka
1292 1.11 matt DPRINTF(1,("%s: start cmd %d arg=%08x data=%p dlen=%d flags=%08x, status=%#x\n",
1293 1.7 nonaka HDEVNAME(hp), cmd->c_opcode, cmd->c_arg, cmd->c_data,
1294 1.11 matt cmd->c_datalen, cmd->c_flags, HREAD4(hp, SDHC_NINTR_STATUS)));
1295 1.1 nonaka
1296 1.1 nonaka /*
1297 1.1 nonaka * The maximum block length for commands should be the minimum
1298 1.1 nonaka * of the host buffer size and the card buffer size. (1.7.2)
1299 1.1 nonaka */
1300 1.1 nonaka
1301 1.1 nonaka /* Fragment the data into proper blocks. */
1302 1.1 nonaka if (cmd->c_datalen > 0) {
1303 1.1 nonaka blksize = MIN(cmd->c_datalen, cmd->c_blklen);
1304 1.1 nonaka blkcount = cmd->c_datalen / blksize;
1305 1.1 nonaka if (cmd->c_datalen % blksize > 0) {
1306 1.1 nonaka /* XXX: Split this command. (1.7.4) */
1307 1.11 matt aprint_error_dev(sc->sc_dev,
1308 1.1 nonaka "data not a multiple of %u bytes\n", blksize);
1309 1.1 nonaka return EINVAL;
1310 1.1 nonaka }
1311 1.1 nonaka }
1312 1.1 nonaka
1313 1.1 nonaka /* Check limit imposed by 9-bit block count. (1.7.2) */
1314 1.1 nonaka if (blkcount > SDHC_BLOCK_COUNT_MAX) {
1315 1.11 matt aprint_error_dev(sc->sc_dev, "too much data\n");
1316 1.1 nonaka return EINVAL;
1317 1.1 nonaka }
1318 1.1 nonaka
1319 1.1 nonaka /* Prepare transfer mode register value. (2.2.5) */
1320 1.15 jakllsch mode = SDHC_BLOCK_COUNT_ENABLE;
1321 1.1 nonaka if (ISSET(cmd->c_flags, SCF_CMD_READ))
1322 1.1 nonaka mode |= SDHC_READ_MODE;
1323 1.15 jakllsch if (blkcount > 1) {
1324 1.15 jakllsch mode |= SDHC_MULTI_BLOCK_MODE;
1325 1.15 jakllsch /* XXX only for memory commands? */
1326 1.15 jakllsch mode |= SDHC_AUTO_CMD12_ENABLE;
1327 1.1 nonaka }
1328 1.45 jakllsch if (cmd->c_dmamap != NULL && cmd->c_datalen > 0 &&
1329 1.55 bouyer ISSET(hp->flags, SHF_MODE_DMAEN)) {
1330 1.19 jakllsch mode |= SDHC_DMA_ENABLE;
1331 1.7 nonaka }
1332 1.1 nonaka
1333 1.1 nonaka /*
1334 1.1 nonaka * Prepare command register value. (2.2.6)
1335 1.1 nonaka */
1336 1.12 nonaka command = (cmd->c_opcode & SDHC_COMMAND_INDEX_MASK) << SDHC_COMMAND_INDEX_SHIFT;
1337 1.1 nonaka
1338 1.1 nonaka if (ISSET(cmd->c_flags, SCF_RSP_CRC))
1339 1.1 nonaka command |= SDHC_CRC_CHECK_ENABLE;
1340 1.1 nonaka if (ISSET(cmd->c_flags, SCF_RSP_IDX))
1341 1.1 nonaka command |= SDHC_INDEX_CHECK_ENABLE;
1342 1.1 nonaka if (cmd->c_data != NULL)
1343 1.1 nonaka command |= SDHC_DATA_PRESENT_SELECT;
1344 1.1 nonaka
1345 1.1 nonaka if (!ISSET(cmd->c_flags, SCF_RSP_PRESENT))
1346 1.1 nonaka command |= SDHC_NO_RESPONSE;
1347 1.1 nonaka else if (ISSET(cmd->c_flags, SCF_RSP_136))
1348 1.1 nonaka command |= SDHC_RESP_LEN_136;
1349 1.1 nonaka else if (ISSET(cmd->c_flags, SCF_RSP_BSY))
1350 1.1 nonaka command |= SDHC_RESP_LEN_48_CHK_BUSY;
1351 1.1 nonaka else
1352 1.1 nonaka command |= SDHC_RESP_LEN_48;
1353 1.1 nonaka
1354 1.1 nonaka /* Wait until command and data inhibit bits are clear. (1.5) */
1355 1.1 nonaka error = sdhc_wait_state(hp, SDHC_CMD_INHIBIT_MASK, 0);
1356 1.1 nonaka if (error)
1357 1.1 nonaka return error;
1358 1.1 nonaka
1359 1.1 nonaka DPRINTF(1,("%s: writing cmd: blksize=%d blkcnt=%d mode=%04x cmd=%04x\n",
1360 1.1 nonaka HDEVNAME(hp), blksize, blkcount, mode, command));
1361 1.1 nonaka
1362 1.44 hkenken if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1363 1.44 hkenken blksize |= (MAX(0, PAGE_SHIFT - 12) & SDHC_DMA_BOUNDARY_MASK) <<
1364 1.44 hkenken SDHC_DMA_BOUNDARY_SHIFT; /* PAGE_SIZE DMA boundary */
1365 1.44 hkenken }
1366 1.19 jakllsch
1367 1.1 nonaka mutex_enter(&hp->host_mtx);
1368 1.1 nonaka
1369 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1370 1.11 matt /* Alert the user not to remove the card. */
1371 1.11 matt HSET1(hp, SDHC_HOST_CTL, SDHC_LED_ON);
1372 1.11 matt }
1373 1.1 nonaka
1374 1.7 nonaka /* Set DMA start address. */
1375 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_MASK) && cmd->c_datalen > 0) {
1376 1.63 jmcneill for (int seg = 0; seg < cmd->c_dmamap->dm_nsegs; seg++) {
1377 1.63 jmcneill paddr_t paddr =
1378 1.63 jmcneill cmd->c_dmamap->dm_segs[seg].ds_addr;
1379 1.63 jmcneill uint16_t len =
1380 1.63 jmcneill cmd->c_dmamap->dm_segs[seg].ds_len == 65536 ?
1381 1.63 jmcneill 0 : cmd->c_dmamap->dm_segs[seg].ds_len;
1382 1.63 jmcneill uint16_t attr =
1383 1.63 jmcneill SDHC_ADMA2_VALID | SDHC_ADMA2_ACT_TRANS;
1384 1.63 jmcneill if (seg == cmd->c_dmamap->dm_nsegs - 1) {
1385 1.63 jmcneill attr |= SDHC_ADMA2_END;
1386 1.63 jmcneill }
1387 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_32)) {
1388 1.63 jmcneill struct sdhc_adma2_descriptor32 *desc =
1389 1.63 jmcneill hp->adma2;
1390 1.63 jmcneill desc[seg].attribute = htole16(attr);
1391 1.63 jmcneill desc[seg].length = htole16(len);
1392 1.63 jmcneill desc[seg].address = htole32(paddr);
1393 1.63 jmcneill } else {
1394 1.63 jmcneill struct sdhc_adma2_descriptor64 *desc =
1395 1.63 jmcneill hp->adma2;
1396 1.63 jmcneill desc[seg].attribute = htole16(attr);
1397 1.63 jmcneill desc[seg].length = htole16(len);
1398 1.63 jmcneill desc[seg].address = htole32(paddr & 0xffffffff);
1399 1.63 jmcneill desc[seg].address_hi = htole32(
1400 1.63 jmcneill (uint64_t)paddr >> 32);
1401 1.63 jmcneill }
1402 1.63 jmcneill }
1403 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_32)) {
1404 1.63 jmcneill struct sdhc_adma2_descriptor32 *desc = hp->adma2;
1405 1.63 jmcneill desc[cmd->c_dmamap->dm_nsegs].attribute = htole16(0);
1406 1.63 jmcneill } else {
1407 1.63 jmcneill struct sdhc_adma2_descriptor64 *desc = hp->adma2;
1408 1.63 jmcneill desc[cmd->c_dmamap->dm_nsegs].attribute = htole16(0);
1409 1.63 jmcneill }
1410 1.63 jmcneill bus_dmamap_sync(sc->sc_dmat, hp->adma_map, 0, PAGE_SIZE,
1411 1.63 jmcneill BUS_DMASYNC_PREWRITE);
1412 1.63 jmcneill HCLR1(hp, SDHC_HOST_CTL, SDHC_DMA_SELECT);
1413 1.63 jmcneill HSET1(hp, SDHC_HOST_CTL, SDHC_DMA_SELECT_ADMA2);
1414 1.63 jmcneill
1415 1.63 jmcneill const paddr_t desc_addr = hp->adma_map->dm_segs[0].ds_addr;
1416 1.63 jmcneill
1417 1.63 jmcneill HWRITE4(hp, SDHC_ADMA_SYSTEM_ADDR, desc_addr & 0xffffffff);
1418 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_64)) {
1419 1.63 jmcneill HWRITE4(hp, SDHC_ADMA_SYSTEM_ADDR + 4,
1420 1.63 jmcneill (uint64_t)desc_addr >> 32);
1421 1.63 jmcneill }
1422 1.63 jmcneill } else if (ISSET(mode, SDHC_DMA_ENABLE) &&
1423 1.63 jmcneill !ISSET(sc->sc_flags, SDHC_FLAG_EXTERNAL_DMA)) {
1424 1.7 nonaka HWRITE4(hp, SDHC_DMA_ADDR, cmd->c_dmamap->dm_segs[0].ds_addr);
1425 1.63 jmcneill }
1426 1.7 nonaka
1427 1.1 nonaka /*
1428 1.1 nonaka * Start a CPU data transfer. Writing to the high order byte
1429 1.1 nonaka * of the SDHC_COMMAND register triggers the SD command. (1.5)
1430 1.1 nonaka */
1431 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
1432 1.11 matt HWRITE4(hp, SDHC_BLOCK_SIZE, blksize | (blkcount << 16));
1433 1.11 matt HWRITE4(hp, SDHC_ARGUMENT, cmd->c_arg);
1434 1.11 matt HWRITE4(hp, SDHC_TRANSFER_MODE, mode | (command << 16));
1435 1.11 matt } else {
1436 1.11 matt HWRITE2(hp, SDHC_BLOCK_SIZE, blksize);
1437 1.15 jakllsch HWRITE2(hp, SDHC_BLOCK_COUNT, blkcount);
1438 1.11 matt HWRITE4(hp, SDHC_ARGUMENT, cmd->c_arg);
1439 1.15 jakllsch HWRITE2(hp, SDHC_TRANSFER_MODE, mode);
1440 1.11 matt HWRITE2(hp, SDHC_COMMAND, command);
1441 1.11 matt }
1442 1.1 nonaka
1443 1.1 nonaka mutex_exit(&hp->host_mtx);
1444 1.1 nonaka
1445 1.1 nonaka return 0;
1446 1.1 nonaka }
1447 1.1 nonaka
1448 1.1 nonaka static void
1449 1.1 nonaka sdhc_transfer_data(struct sdhc_host *hp, struct sdmmc_command *cmd)
1450 1.1 nonaka {
1451 1.51 jmcneill struct sdhc_softc *sc = hp->sc;
1452 1.1 nonaka int error;
1453 1.1 nonaka
1454 1.1 nonaka DPRINTF(1,("%s: data transfer: resp=%08x datalen=%u\n", HDEVNAME(hp),
1455 1.1 nonaka MMC_R1(cmd->c_resp), cmd->c_datalen));
1456 1.1 nonaka
1457 1.1 nonaka #ifdef SDHC_DEBUG
1458 1.1 nonaka /* XXX I forgot why I wanted to know when this happens :-( */
1459 1.1 nonaka if ((cmd->c_opcode == 52 || cmd->c_opcode == 53) &&
1460 1.1 nonaka ISSET(MMC_R1(cmd->c_resp), 0xcb00)) {
1461 1.1 nonaka aprint_error_dev(hp->sc->sc_dev,
1462 1.1 nonaka "CMD52/53 error response flags %#x\n",
1463 1.1 nonaka MMC_R1(cmd->c_resp) & 0xff00);
1464 1.1 nonaka }
1465 1.1 nonaka #endif
1466 1.1 nonaka
1467 1.47 skrll if (cmd->c_dmamap != NULL) {
1468 1.47 skrll if (hp->sc->sc_vendor_transfer_data_dma != NULL) {
1469 1.51 jmcneill error = hp->sc->sc_vendor_transfer_data_dma(sc, cmd);
1470 1.47 skrll if (error == 0 && !sdhc_wait_intr(hp,
1471 1.61 jmcneill SDHC_TRANSFER_COMPLETE, SDHC_DMA_TIMEOUT)) {
1472 1.47 skrll error = ETIMEDOUT;
1473 1.47 skrll }
1474 1.47 skrll } else {
1475 1.47 skrll error = sdhc_transfer_data_dma(hp, cmd);
1476 1.47 skrll }
1477 1.47 skrll } else
1478 1.7 nonaka error = sdhc_transfer_data_pio(hp, cmd);
1479 1.1 nonaka if (error)
1480 1.1 nonaka cmd->c_error = error;
1481 1.1 nonaka SET(cmd->c_flags, SCF_ITSDONE);
1482 1.1 nonaka
1483 1.1 nonaka DPRINTF(1,("%s: data transfer done (error=%d)\n",
1484 1.1 nonaka HDEVNAME(hp), cmd->c_error));
1485 1.1 nonaka }
1486 1.1 nonaka
1487 1.1 nonaka static int
1488 1.7 nonaka sdhc_transfer_data_dma(struct sdhc_host *hp, struct sdmmc_command *cmd)
1489 1.7 nonaka {
1490 1.19 jakllsch bus_dma_segment_t *dm_segs = cmd->c_dmamap->dm_segs;
1491 1.19 jakllsch bus_addr_t posaddr;
1492 1.19 jakllsch bus_addr_t segaddr;
1493 1.19 jakllsch bus_size_t seglen;
1494 1.19 jakllsch u_int seg = 0;
1495 1.7 nonaka int error = 0;
1496 1.19 jakllsch int status;
1497 1.7 nonaka
1498 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_STATUS_EN) & SDHC_DMA_INTERRUPT);
1499 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_SIGNAL_EN) & SDHC_DMA_INTERRUPT);
1500 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_STATUS_EN) & SDHC_TRANSFER_COMPLETE);
1501 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_SIGNAL_EN) & SDHC_TRANSFER_COMPLETE);
1502 1.11 matt
1503 1.7 nonaka for (;;) {
1504 1.19 jakllsch status = sdhc_wait_intr(hp,
1505 1.7 nonaka SDHC_DMA_INTERRUPT|SDHC_TRANSFER_COMPLETE,
1506 1.19 jakllsch SDHC_DMA_TIMEOUT);
1507 1.19 jakllsch
1508 1.19 jakllsch if (status & SDHC_TRANSFER_COMPLETE) {
1509 1.19 jakllsch break;
1510 1.19 jakllsch }
1511 1.19 jakllsch if (!status) {
1512 1.7 nonaka error = ETIMEDOUT;
1513 1.7 nonaka break;
1514 1.7 nonaka }
1515 1.63 jmcneill
1516 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_MASK)) {
1517 1.63 jmcneill continue;
1518 1.63 jmcneill }
1519 1.63 jmcneill
1520 1.19 jakllsch if ((status & SDHC_DMA_INTERRUPT) == 0) {
1521 1.19 jakllsch continue;
1522 1.19 jakllsch }
1523 1.19 jakllsch
1524 1.19 jakllsch /* DMA Interrupt (boundary crossing) */
1525 1.7 nonaka
1526 1.19 jakllsch segaddr = dm_segs[seg].ds_addr;
1527 1.19 jakllsch seglen = dm_segs[seg].ds_len;
1528 1.19 jakllsch mutex_enter(&hp->host_mtx);
1529 1.19 jakllsch posaddr = HREAD4(hp, SDHC_DMA_ADDR);
1530 1.19 jakllsch mutex_exit(&hp->host_mtx);
1531 1.7 nonaka
1532 1.19 jakllsch if ((seg == (cmd->c_dmamap->dm_nsegs-1)) && (posaddr == (segaddr + seglen))) {
1533 1.37 jakllsch continue;
1534 1.19 jakllsch }
1535 1.19 jakllsch mutex_enter(&hp->host_mtx);
1536 1.19 jakllsch if ((posaddr >= segaddr) && (posaddr < (segaddr + seglen)))
1537 1.19 jakllsch HWRITE4(hp, SDHC_DMA_ADDR, posaddr);
1538 1.19 jakllsch else if ((posaddr >= segaddr) && (posaddr == (segaddr + seglen)) && (seg + 1) < cmd->c_dmamap->dm_nsegs)
1539 1.19 jakllsch HWRITE4(hp, SDHC_DMA_ADDR, dm_segs[++seg].ds_addr);
1540 1.19 jakllsch mutex_exit(&hp->host_mtx);
1541 1.19 jakllsch KASSERT(seg < cmd->c_dmamap->dm_nsegs);
1542 1.7 nonaka }
1543 1.7 nonaka
1544 1.63 jmcneill if (ISSET(hp->flags, SHF_USE_ADMA2_MASK)) {
1545 1.63 jmcneill bus_dmamap_sync(hp->sc->sc_dmat, hp->adma_map, 0,
1546 1.63 jmcneill PAGE_SIZE, BUS_DMASYNC_POSTWRITE);
1547 1.63 jmcneill }
1548 1.63 jmcneill
1549 1.7 nonaka return error;
1550 1.7 nonaka }
1551 1.7 nonaka
1552 1.7 nonaka static int
1553 1.1 nonaka sdhc_transfer_data_pio(struct sdhc_host *hp, struct sdmmc_command *cmd)
1554 1.1 nonaka {
1555 1.1 nonaka uint8_t *data = cmd->c_data;
1556 1.12 nonaka void (*pio_func)(struct sdhc_host *, uint8_t *, u_int);
1557 1.11 matt u_int len, datalen;
1558 1.11 matt u_int imask;
1559 1.11 matt u_int pmask;
1560 1.1 nonaka int error = 0;
1561 1.1 nonaka
1562 1.11 matt if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
1563 1.11 matt imask = SDHC_BUFFER_READ_READY;
1564 1.11 matt pmask = SDHC_BUFFER_READ_ENABLE;
1565 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1566 1.11 matt pio_func = esdhc_read_data_pio;
1567 1.11 matt } else {
1568 1.11 matt pio_func = sdhc_read_data_pio;
1569 1.11 matt }
1570 1.11 matt } else {
1571 1.11 matt imask = SDHC_BUFFER_WRITE_READY;
1572 1.11 matt pmask = SDHC_BUFFER_WRITE_ENABLE;
1573 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1574 1.11 matt pio_func = esdhc_write_data_pio;
1575 1.11 matt } else {
1576 1.11 matt pio_func = sdhc_write_data_pio;
1577 1.11 matt }
1578 1.11 matt }
1579 1.1 nonaka datalen = cmd->c_datalen;
1580 1.1 nonaka
1581 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_STATUS_EN) & imask);
1582 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_STATUS_EN) & SDHC_TRANSFER_COMPLETE);
1583 1.11 matt KASSERT(HREAD2(hp, SDHC_NINTR_SIGNAL_EN) & SDHC_TRANSFER_COMPLETE);
1584 1.11 matt
1585 1.1 nonaka while (datalen > 0) {
1586 1.11 matt if (!ISSET(HREAD4(hp, SDHC_PRESENT_STATE), imask)) {
1587 1.29 matt mutex_enter(&hp->intr_mtx);
1588 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
1589 1.11 matt HSET4(hp, SDHC_NINTR_SIGNAL_EN, imask);
1590 1.11 matt } else {
1591 1.11 matt HSET2(hp, SDHC_NINTR_SIGNAL_EN, imask);
1592 1.11 matt }
1593 1.29 matt mutex_exit(&hp->intr_mtx);
1594 1.11 matt if (!sdhc_wait_intr(hp, imask, SDHC_BUFFER_TIMEOUT)) {
1595 1.11 matt error = ETIMEDOUT;
1596 1.11 matt break;
1597 1.11 matt }
1598 1.11 matt
1599 1.11 matt error = sdhc_wait_state(hp, pmask, pmask);
1600 1.11 matt if (error)
1601 1.11 matt break;
1602 1.1 nonaka }
1603 1.1 nonaka
1604 1.1 nonaka len = MIN(datalen, cmd->c_blklen);
1605 1.11 matt (*pio_func)(hp, data, len);
1606 1.11 matt DPRINTF(2,("%s: pio data transfer %u @ %p\n",
1607 1.11 matt HDEVNAME(hp), len, data));
1608 1.1 nonaka
1609 1.1 nonaka data += len;
1610 1.1 nonaka datalen -= len;
1611 1.1 nonaka }
1612 1.1 nonaka
1613 1.1 nonaka if (error == 0 && !sdhc_wait_intr(hp, SDHC_TRANSFER_COMPLETE,
1614 1.1 nonaka SDHC_TRANSFER_TIMEOUT))
1615 1.1 nonaka error = ETIMEDOUT;
1616 1.1 nonaka
1617 1.1 nonaka return error;
1618 1.1 nonaka }
1619 1.1 nonaka
1620 1.1 nonaka static void
1621 1.11 matt sdhc_read_data_pio(struct sdhc_host *hp, uint8_t *data, u_int datalen)
1622 1.1 nonaka {
1623 1.1 nonaka
1624 1.1 nonaka if (((__uintptr_t)data & 3) == 0) {
1625 1.1 nonaka while (datalen > 3) {
1626 1.29 matt *(uint32_t *)data = le32toh(HREAD4(hp, SDHC_DATA));
1627 1.1 nonaka data += 4;
1628 1.1 nonaka datalen -= 4;
1629 1.1 nonaka }
1630 1.1 nonaka if (datalen > 1) {
1631 1.29 matt *(uint16_t *)data = le16toh(HREAD2(hp, SDHC_DATA));
1632 1.1 nonaka data += 2;
1633 1.1 nonaka datalen -= 2;
1634 1.1 nonaka }
1635 1.1 nonaka if (datalen > 0) {
1636 1.1 nonaka *data = HREAD1(hp, SDHC_DATA);
1637 1.1 nonaka data += 1;
1638 1.1 nonaka datalen -= 1;
1639 1.1 nonaka }
1640 1.1 nonaka } else if (((__uintptr_t)data & 1) == 0) {
1641 1.1 nonaka while (datalen > 1) {
1642 1.29 matt *(uint16_t *)data = le16toh(HREAD2(hp, SDHC_DATA));
1643 1.1 nonaka data += 2;
1644 1.1 nonaka datalen -= 2;
1645 1.1 nonaka }
1646 1.1 nonaka if (datalen > 0) {
1647 1.1 nonaka *data = HREAD1(hp, SDHC_DATA);
1648 1.1 nonaka data += 1;
1649 1.1 nonaka datalen -= 1;
1650 1.1 nonaka }
1651 1.1 nonaka } else {
1652 1.1 nonaka while (datalen > 0) {
1653 1.1 nonaka *data = HREAD1(hp, SDHC_DATA);
1654 1.1 nonaka data += 1;
1655 1.1 nonaka datalen -= 1;
1656 1.1 nonaka }
1657 1.1 nonaka }
1658 1.1 nonaka }
1659 1.1 nonaka
1660 1.1 nonaka static void
1661 1.11 matt sdhc_write_data_pio(struct sdhc_host *hp, uint8_t *data, u_int datalen)
1662 1.1 nonaka {
1663 1.1 nonaka
1664 1.1 nonaka if (((__uintptr_t)data & 3) == 0) {
1665 1.1 nonaka while (datalen > 3) {
1666 1.29 matt HWRITE4(hp, SDHC_DATA, htole32(*(uint32_t *)data));
1667 1.1 nonaka data += 4;
1668 1.1 nonaka datalen -= 4;
1669 1.1 nonaka }
1670 1.1 nonaka if (datalen > 1) {
1671 1.29 matt HWRITE2(hp, SDHC_DATA, htole16(*(uint16_t *)data));
1672 1.1 nonaka data += 2;
1673 1.1 nonaka datalen -= 2;
1674 1.1 nonaka }
1675 1.1 nonaka if (datalen > 0) {
1676 1.1 nonaka HWRITE1(hp, SDHC_DATA, *data);
1677 1.1 nonaka data += 1;
1678 1.1 nonaka datalen -= 1;
1679 1.1 nonaka }
1680 1.1 nonaka } else if (((__uintptr_t)data & 1) == 0) {
1681 1.1 nonaka while (datalen > 1) {
1682 1.29 matt HWRITE2(hp, SDHC_DATA, htole16(*(uint16_t *)data));
1683 1.1 nonaka data += 2;
1684 1.1 nonaka datalen -= 2;
1685 1.1 nonaka }
1686 1.1 nonaka if (datalen > 0) {
1687 1.1 nonaka HWRITE1(hp, SDHC_DATA, *data);
1688 1.1 nonaka data += 1;
1689 1.1 nonaka datalen -= 1;
1690 1.1 nonaka }
1691 1.1 nonaka } else {
1692 1.1 nonaka while (datalen > 0) {
1693 1.1 nonaka HWRITE1(hp, SDHC_DATA, *data);
1694 1.1 nonaka data += 1;
1695 1.1 nonaka datalen -= 1;
1696 1.1 nonaka }
1697 1.1 nonaka }
1698 1.1 nonaka }
1699 1.1 nonaka
1700 1.11 matt static void
1701 1.11 matt esdhc_read_data_pio(struct sdhc_host *hp, uint8_t *data, u_int datalen)
1702 1.11 matt {
1703 1.11 matt uint16_t status = HREAD2(hp, SDHC_NINTR_STATUS);
1704 1.12 nonaka uint32_t v;
1705 1.12 nonaka
1706 1.23 matt const size_t watermark = (HREAD4(hp, SDHC_WATERMARK_LEVEL) >> SDHC_WATERMARK_READ_SHIFT) & SDHC_WATERMARK_READ_MASK;
1707 1.23 matt size_t count = 0;
1708 1.23 matt
1709 1.11 matt while (datalen > 3 && !ISSET(status, SDHC_TRANSFER_COMPLETE)) {
1710 1.23 matt if (count == 0) {
1711 1.23 matt /*
1712 1.23 matt * If we've drained "watermark" words, we need to wait
1713 1.23 matt * a little bit so the read FIFO can refill.
1714 1.23 matt */
1715 1.23 matt sdmmc_delay(10);
1716 1.23 matt count = watermark;
1717 1.23 matt }
1718 1.12 nonaka v = HREAD4(hp, SDHC_DATA);
1719 1.11 matt v = le32toh(v);
1720 1.11 matt *(uint32_t *)data = v;
1721 1.11 matt data += 4;
1722 1.11 matt datalen -= 4;
1723 1.11 matt status = HREAD2(hp, SDHC_NINTR_STATUS);
1724 1.23 matt count--;
1725 1.11 matt }
1726 1.11 matt if (datalen > 0 && !ISSET(status, SDHC_TRANSFER_COMPLETE)) {
1727 1.23 matt if (count == 0) {
1728 1.23 matt sdmmc_delay(10);
1729 1.23 matt }
1730 1.12 nonaka v = HREAD4(hp, SDHC_DATA);
1731 1.11 matt v = le32toh(v);
1732 1.11 matt do {
1733 1.11 matt *data++ = v;
1734 1.11 matt v >>= 8;
1735 1.11 matt } while (--datalen > 0);
1736 1.11 matt }
1737 1.11 matt }
1738 1.11 matt
1739 1.11 matt static void
1740 1.11 matt esdhc_write_data_pio(struct sdhc_host *hp, uint8_t *data, u_int datalen)
1741 1.11 matt {
1742 1.11 matt uint16_t status = HREAD2(hp, SDHC_NINTR_STATUS);
1743 1.12 nonaka uint32_t v;
1744 1.12 nonaka
1745 1.23 matt const size_t watermark = (HREAD4(hp, SDHC_WATERMARK_LEVEL) >> SDHC_WATERMARK_WRITE_SHIFT) & SDHC_WATERMARK_WRITE_MASK;
1746 1.23 matt size_t count = watermark;
1747 1.23 matt
1748 1.11 matt while (datalen > 3 && !ISSET(status, SDHC_TRANSFER_COMPLETE)) {
1749 1.23 matt if (count == 0) {
1750 1.23 matt sdmmc_delay(10);
1751 1.23 matt count = watermark;
1752 1.23 matt }
1753 1.12 nonaka v = *(uint32_t *)data;
1754 1.11 matt v = htole32(v);
1755 1.11 matt HWRITE4(hp, SDHC_DATA, v);
1756 1.11 matt data += 4;
1757 1.11 matt datalen -= 4;
1758 1.11 matt status = HREAD2(hp, SDHC_NINTR_STATUS);
1759 1.23 matt count--;
1760 1.11 matt }
1761 1.11 matt if (datalen > 0 && !ISSET(status, SDHC_TRANSFER_COMPLETE)) {
1762 1.23 matt if (count == 0) {
1763 1.23 matt sdmmc_delay(10);
1764 1.23 matt }
1765 1.12 nonaka v = *(uint32_t *)data;
1766 1.11 matt v = htole32(v);
1767 1.11 matt HWRITE4(hp, SDHC_DATA, v);
1768 1.11 matt }
1769 1.11 matt }
1770 1.11 matt
1771 1.1 nonaka /* Prepare for another command. */
1772 1.1 nonaka static int
1773 1.1 nonaka sdhc_soft_reset(struct sdhc_host *hp, int mask)
1774 1.1 nonaka {
1775 1.1 nonaka int timo;
1776 1.1 nonaka
1777 1.1 nonaka DPRINTF(1,("%s: software reset reg=%08x\n", HDEVNAME(hp), mask));
1778 1.1 nonaka
1779 1.35 riastrad /* Request the reset. */
1780 1.1 nonaka HWRITE1(hp, SDHC_SOFTWARE_RESET, mask);
1781 1.35 riastrad
1782 1.35 riastrad /*
1783 1.35 riastrad * If necessary, wait for the controller to set the bits to
1784 1.35 riastrad * acknowledge the reset.
1785 1.35 riastrad */
1786 1.35 riastrad if (ISSET(hp->sc->sc_flags, SDHC_FLAG_WAIT_RESET) &&
1787 1.35 riastrad ISSET(mask, (SDHC_RESET_DAT | SDHC_RESET_CMD))) {
1788 1.35 riastrad for (timo = 10000; timo > 0; timo--) {
1789 1.35 riastrad if (ISSET(HREAD1(hp, SDHC_SOFTWARE_RESET), mask))
1790 1.35 riastrad break;
1791 1.35 riastrad /* Short delay because I worry we may miss it... */
1792 1.35 riastrad sdmmc_delay(1);
1793 1.35 riastrad }
1794 1.35 riastrad if (timo == 0)
1795 1.35 riastrad return ETIMEDOUT;
1796 1.35 riastrad }
1797 1.35 riastrad
1798 1.35 riastrad /*
1799 1.35 riastrad * Wait for the controller to clear the bits to indicate that
1800 1.35 riastrad * the reset has completed.
1801 1.35 riastrad */
1802 1.1 nonaka for (timo = 10; timo > 0; timo--) {
1803 1.1 nonaka if (!ISSET(HREAD1(hp, SDHC_SOFTWARE_RESET), mask))
1804 1.1 nonaka break;
1805 1.1 nonaka sdmmc_delay(10000);
1806 1.1 nonaka }
1807 1.1 nonaka if (timo == 0) {
1808 1.1 nonaka DPRINTF(1,("%s: timeout reg=%08x\n", HDEVNAME(hp),
1809 1.1 nonaka HREAD1(hp, SDHC_SOFTWARE_RESET)));
1810 1.1 nonaka return ETIMEDOUT;
1811 1.1 nonaka }
1812 1.1 nonaka
1813 1.11 matt if (ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1814 1.53 nonaka HSET4(hp, SDHC_DMA_CTL, SDHC_DMA_SNOOP);
1815 1.11 matt }
1816 1.11 matt
1817 1.1 nonaka return 0;
1818 1.1 nonaka }
1819 1.1 nonaka
1820 1.1 nonaka static int
1821 1.1 nonaka sdhc_wait_intr(struct sdhc_host *hp, int mask, int timo)
1822 1.1 nonaka {
1823 1.1 nonaka int status;
1824 1.1 nonaka
1825 1.1 nonaka mask |= SDHC_ERROR_INTERRUPT;
1826 1.1 nonaka
1827 1.1 nonaka mutex_enter(&hp->intr_mtx);
1828 1.1 nonaka status = hp->intr_status & mask;
1829 1.1 nonaka while (status == 0) {
1830 1.1 nonaka if (cv_timedwait(&hp->intr_cv, &hp->intr_mtx, timo)
1831 1.1 nonaka == EWOULDBLOCK) {
1832 1.1 nonaka status |= SDHC_ERROR_INTERRUPT;
1833 1.1 nonaka break;
1834 1.1 nonaka }
1835 1.1 nonaka status = hp->intr_status & mask;
1836 1.1 nonaka }
1837 1.1 nonaka hp->intr_status &= ~status;
1838 1.1 nonaka
1839 1.1 nonaka DPRINTF(2,("%s: intr status %#x error %#x\n", HDEVNAME(hp), status,
1840 1.1 nonaka hp->intr_error_status));
1841 1.47 skrll
1842 1.1 nonaka /* Command timeout has higher priority than command complete. */
1843 1.11 matt if (ISSET(status, SDHC_ERROR_INTERRUPT) || hp->intr_error_status) {
1844 1.1 nonaka hp->intr_error_status = 0;
1845 1.11 matt hp->intr_status &= ~SDHC_ERROR_INTERRUPT;
1846 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1847 1.11 matt (void)sdhc_soft_reset(hp, SDHC_RESET_DAT|SDHC_RESET_CMD);
1848 1.11 matt }
1849 1.1 nonaka status = 0;
1850 1.1 nonaka }
1851 1.1 nonaka mutex_exit(&hp->intr_mtx);
1852 1.1 nonaka
1853 1.1 nonaka return status;
1854 1.1 nonaka }
1855 1.1 nonaka
1856 1.1 nonaka /*
1857 1.1 nonaka * Established by attachment driver at interrupt priority IPL_SDMMC.
1858 1.1 nonaka */
1859 1.1 nonaka int
1860 1.1 nonaka sdhc_intr(void *arg)
1861 1.1 nonaka {
1862 1.1 nonaka struct sdhc_softc *sc = (struct sdhc_softc *)arg;
1863 1.1 nonaka struct sdhc_host *hp;
1864 1.1 nonaka int done = 0;
1865 1.1 nonaka uint16_t status;
1866 1.1 nonaka uint16_t error;
1867 1.1 nonaka
1868 1.1 nonaka /* We got an interrupt, but we don't know from which slot. */
1869 1.11 matt for (size_t host = 0; host < sc->sc_nhosts; host++) {
1870 1.1 nonaka hp = sc->sc_host[host];
1871 1.1 nonaka if (hp == NULL)
1872 1.1 nonaka continue;
1873 1.1 nonaka
1874 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_32BIT_ACCESS)) {
1875 1.11 matt /* Find out which interrupts are pending. */
1876 1.11 matt uint32_t xstatus = HREAD4(hp, SDHC_NINTR_STATUS);
1877 1.11 matt status = xstatus;
1878 1.11 matt error = xstatus >> 16;
1879 1.22 matt if (error)
1880 1.22 matt xstatus |= SDHC_ERROR_INTERRUPT;
1881 1.22 matt else if (!ISSET(status, SDHC_NINTR_STATUS_MASK))
1882 1.11 matt continue; /* no interrupt for us */
1883 1.11 matt /* Acknowledge the interrupts we are about to handle. */
1884 1.11 matt HWRITE4(hp, SDHC_NINTR_STATUS, xstatus);
1885 1.11 matt } else {
1886 1.11 matt /* Find out which interrupts are pending. */
1887 1.11 matt error = 0;
1888 1.11 matt status = HREAD2(hp, SDHC_NINTR_STATUS);
1889 1.11 matt if (!ISSET(status, SDHC_NINTR_STATUS_MASK))
1890 1.11 matt continue; /* no interrupt for us */
1891 1.11 matt /* Acknowledge the interrupts we are about to handle. */
1892 1.11 matt HWRITE2(hp, SDHC_NINTR_STATUS, status);
1893 1.11 matt if (ISSET(status, SDHC_ERROR_INTERRUPT)) {
1894 1.11 matt /* Acknowledge error interrupts. */
1895 1.11 matt error = HREAD2(hp, SDHC_EINTR_STATUS);
1896 1.11 matt HWRITE2(hp, SDHC_EINTR_STATUS, error);
1897 1.11 matt }
1898 1.11 matt }
1899 1.47 skrll
1900 1.11 matt DPRINTF(2,("%s: interrupt status=%x error=%x\n", HDEVNAME(hp),
1901 1.11 matt status, error));
1902 1.1 nonaka
1903 1.29 matt mutex_enter(&hp->intr_mtx);
1904 1.29 matt
1905 1.1 nonaka /* Claim this interrupt. */
1906 1.1 nonaka done = 1;
1907 1.1 nonaka
1908 1.63 jmcneill if (ISSET(error, SDHC_ADMA_ERROR)) {
1909 1.63 jmcneill uint8_t adma_err = HREAD1(hp, SDHC_ADMA_ERROR_STATUS);
1910 1.63 jmcneill printf("%s: ADMA error, status %02x\n", HDEVNAME(hp),
1911 1.63 jmcneill adma_err);
1912 1.63 jmcneill }
1913 1.63 jmcneill
1914 1.1 nonaka /*
1915 1.1 nonaka * Service error interrupts.
1916 1.1 nonaka */
1917 1.11 matt if (ISSET(error, SDHC_CMD_TIMEOUT_ERROR|
1918 1.11 matt SDHC_DATA_TIMEOUT_ERROR)) {
1919 1.11 matt hp->intr_error_status |= error;
1920 1.11 matt hp->intr_status |= status;
1921 1.11 matt cv_broadcast(&hp->intr_cv);
1922 1.1 nonaka }
1923 1.1 nonaka
1924 1.1 nonaka /*
1925 1.1 nonaka * Wake up the sdmmc event thread to scan for cards.
1926 1.1 nonaka */
1927 1.9 matt if (ISSET(status, SDHC_CARD_REMOVAL|SDHC_CARD_INSERTION)) {
1928 1.46 jakllsch if (hp->sdmmc != NULL) {
1929 1.46 jakllsch sdmmc_needs_discover(hp->sdmmc);
1930 1.46 jakllsch }
1931 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1932 1.11 matt HCLR4(hp, SDHC_NINTR_STATUS_EN,
1933 1.11 matt status & (SDHC_CARD_REMOVAL|SDHC_CARD_INSERTION));
1934 1.11 matt HCLR4(hp, SDHC_NINTR_SIGNAL_EN,
1935 1.11 matt status & (SDHC_CARD_REMOVAL|SDHC_CARD_INSERTION));
1936 1.11 matt }
1937 1.9 matt }
1938 1.1 nonaka
1939 1.1 nonaka /*
1940 1.1 nonaka * Wake up the blocking process to service command
1941 1.1 nonaka * related interrupt(s).
1942 1.1 nonaka */
1943 1.11 matt if (ISSET(status, SDHC_COMMAND_COMPLETE|
1944 1.11 matt SDHC_BUFFER_READ_READY|SDHC_BUFFER_WRITE_READY|
1945 1.1 nonaka SDHC_TRANSFER_COMPLETE|SDHC_DMA_INTERRUPT)) {
1946 1.1 nonaka hp->intr_status |= status;
1947 1.11 matt if (ISSET(sc->sc_flags, SDHC_FLAG_ENHANCED)) {
1948 1.11 matt HCLR4(hp, SDHC_NINTR_SIGNAL_EN,
1949 1.11 matt status & (SDHC_BUFFER_READ_READY|SDHC_BUFFER_WRITE_READY));
1950 1.11 matt }
1951 1.1 nonaka cv_broadcast(&hp->intr_cv);
1952 1.1 nonaka }
1953 1.1 nonaka
1954 1.1 nonaka /*
1955 1.1 nonaka * Service SD card interrupts.
1956 1.1 nonaka */
1957 1.11 matt if (!ISSET(sc->sc_flags, SDHC_FLAG_ENHANCED)
1958 1.11 matt && ISSET(status, SDHC_CARD_INTERRUPT)) {
1959 1.1 nonaka DPRINTF(0,("%s: card interrupt\n", HDEVNAME(hp)));
1960 1.1 nonaka HCLR2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
1961 1.1 nonaka sdmmc_card_intr(hp->sdmmc);
1962 1.1 nonaka }
1963 1.29 matt mutex_exit(&hp->intr_mtx);
1964 1.1 nonaka }
1965 1.1 nonaka
1966 1.1 nonaka return done;
1967 1.1 nonaka }
1968 1.1 nonaka
1969 1.1 nonaka #ifdef SDHC_DEBUG
1970 1.1 nonaka void
1971 1.1 nonaka sdhc_dump_regs(struct sdhc_host *hp)
1972 1.1 nonaka {
1973 1.1 nonaka
1974 1.1 nonaka printf("0x%02x PRESENT_STATE: %x\n", SDHC_PRESENT_STATE,
1975 1.1 nonaka HREAD4(hp, SDHC_PRESENT_STATE));
1976 1.11 matt if (!ISSET(hp->sc->sc_flags, SDHC_FLAG_ENHANCED))
1977 1.11 matt printf("0x%02x POWER_CTL: %x\n", SDHC_POWER_CTL,
1978 1.11 matt HREAD1(hp, SDHC_POWER_CTL));
1979 1.1 nonaka printf("0x%02x NINTR_STATUS: %x\n", SDHC_NINTR_STATUS,
1980 1.1 nonaka HREAD2(hp, SDHC_NINTR_STATUS));
1981 1.1 nonaka printf("0x%02x EINTR_STATUS: %x\n", SDHC_EINTR_STATUS,
1982 1.1 nonaka HREAD2(hp, SDHC_EINTR_STATUS));
1983 1.1 nonaka printf("0x%02x NINTR_STATUS_EN: %x\n", SDHC_NINTR_STATUS_EN,
1984 1.1 nonaka HREAD2(hp, SDHC_NINTR_STATUS_EN));
1985 1.1 nonaka printf("0x%02x EINTR_STATUS_EN: %x\n", SDHC_EINTR_STATUS_EN,
1986 1.1 nonaka HREAD2(hp, SDHC_EINTR_STATUS_EN));
1987 1.1 nonaka printf("0x%02x NINTR_SIGNAL_EN: %x\n", SDHC_NINTR_SIGNAL_EN,
1988 1.1 nonaka HREAD2(hp, SDHC_NINTR_SIGNAL_EN));
1989 1.1 nonaka printf("0x%02x EINTR_SIGNAL_EN: %x\n", SDHC_EINTR_SIGNAL_EN,
1990 1.1 nonaka HREAD2(hp, SDHC_EINTR_SIGNAL_EN));
1991 1.1 nonaka printf("0x%02x CAPABILITIES: %x\n", SDHC_CAPABILITIES,
1992 1.1 nonaka HREAD4(hp, SDHC_CAPABILITIES));
1993 1.1 nonaka printf("0x%02x MAX_CAPABILITIES: %x\n", SDHC_MAX_CAPABILITIES,
1994 1.1 nonaka HREAD4(hp, SDHC_MAX_CAPABILITIES));
1995 1.1 nonaka }
1996 1.1 nonaka #endif
1997