sdhc.c revision 1.7 1 1.7 nonaka /* $NetBSD: sdhc.c,v 1.7 2010/03/27 03:04:52 nonaka Exp $ */
2 1.1 nonaka /* $OpenBSD: sdhc.c,v 1.25 2009/01/13 19:44:20 grange Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka /*
21 1.1 nonaka * SD Host Controller driver based on the SD Host Controller Standard
22 1.1 nonaka * Simplified Specification Version 1.00 (www.sdcard.com).
23 1.1 nonaka */
24 1.1 nonaka
25 1.1 nonaka #include <sys/cdefs.h>
26 1.7 nonaka __KERNEL_RCSID(0, "$NetBSD: sdhc.c,v 1.7 2010/03/27 03:04:52 nonaka Exp $");
27 1.1 nonaka
28 1.1 nonaka #include <sys/param.h>
29 1.1 nonaka #include <sys/device.h>
30 1.1 nonaka #include <sys/kernel.h>
31 1.1 nonaka #include <sys/kthread.h>
32 1.1 nonaka #include <sys/malloc.h>
33 1.1 nonaka #include <sys/systm.h>
34 1.1 nonaka #include <sys/mutex.h>
35 1.1 nonaka #include <sys/condvar.h>
36 1.1 nonaka
37 1.1 nonaka #include <dev/sdmmc/sdhcreg.h>
38 1.1 nonaka #include <dev/sdmmc/sdhcvar.h>
39 1.1 nonaka #include <dev/sdmmc/sdmmcchip.h>
40 1.1 nonaka #include <dev/sdmmc/sdmmcreg.h>
41 1.1 nonaka #include <dev/sdmmc/sdmmcvar.h>
42 1.1 nonaka
43 1.1 nonaka #ifdef SDHC_DEBUG
44 1.1 nonaka int sdhcdebug = 1;
45 1.1 nonaka #define DPRINTF(n,s) do { if ((n) <= sdhcdebug) printf s; } while (0)
46 1.1 nonaka void sdhc_dump_regs(struct sdhc_host *);
47 1.1 nonaka #else
48 1.1 nonaka #define DPRINTF(n,s) do {} while (0)
49 1.1 nonaka #endif
50 1.1 nonaka
51 1.1 nonaka #define SDHC_COMMAND_TIMEOUT hz
52 1.1 nonaka #define SDHC_BUFFER_TIMEOUT hz
53 1.1 nonaka #define SDHC_TRANSFER_TIMEOUT hz
54 1.1 nonaka #define SDHC_DMA_TIMEOUT hz
55 1.1 nonaka
56 1.1 nonaka struct sdhc_host {
57 1.1 nonaka struct sdhc_softc *sc; /* host controller device */
58 1.1 nonaka
59 1.1 nonaka bus_space_tag_t iot; /* host register set tag */
60 1.1 nonaka bus_space_handle_t ioh; /* host register set handle */
61 1.1 nonaka bus_dma_tag_t dmat; /* host DMA tag */
62 1.1 nonaka
63 1.1 nonaka device_t sdmmc; /* generic SD/MMC device */
64 1.1 nonaka
65 1.1 nonaka struct kmutex host_mtx;
66 1.1 nonaka
67 1.1 nonaka u_int clkbase; /* base clock frequency in KHz */
68 1.1 nonaka int maxblklen; /* maximum block length */
69 1.1 nonaka uint32_t ocr; /* OCR value from capabilities */
70 1.1 nonaka
71 1.1 nonaka uint8_t regs[14]; /* host controller state */
72 1.1 nonaka
73 1.1 nonaka uint16_t intr_status; /* soft interrupt status */
74 1.1 nonaka uint16_t intr_error_status; /* soft error status */
75 1.1 nonaka struct kmutex intr_mtx;
76 1.1 nonaka struct kcondvar intr_cv;
77 1.1 nonaka
78 1.1 nonaka uint32_t flags; /* flags for this host */
79 1.1 nonaka #define SHF_USE_DMA 0x0001
80 1.1 nonaka #define SHF_USE_4BIT_MODE 0x0002
81 1.1 nonaka };
82 1.1 nonaka
83 1.1 nonaka #define HDEVNAME(hp) (device_xname((hp)->sc->sc_dev))
84 1.1 nonaka
85 1.1 nonaka #define HREAD1(hp, reg) \
86 1.1 nonaka (bus_space_read_1((hp)->iot, (hp)->ioh, (reg)))
87 1.1 nonaka #define HREAD2(hp, reg) \
88 1.1 nonaka (bus_space_read_2((hp)->iot, (hp)->ioh, (reg)))
89 1.1 nonaka #define HREAD4(hp, reg) \
90 1.1 nonaka (bus_space_read_4((hp)->iot, (hp)->ioh, (reg)))
91 1.1 nonaka #define HWRITE1(hp, reg, val) \
92 1.1 nonaka bus_space_write_1((hp)->iot, (hp)->ioh, (reg), (val))
93 1.1 nonaka #define HWRITE2(hp, reg, val) \
94 1.1 nonaka bus_space_write_2((hp)->iot, (hp)->ioh, (reg), (val))
95 1.1 nonaka #define HWRITE4(hp, reg, val) \
96 1.1 nonaka bus_space_write_4((hp)->iot, (hp)->ioh, (reg), (val))
97 1.1 nonaka #define HCLR1(hp, reg, bits) \
98 1.1 nonaka HWRITE1((hp), (reg), HREAD1((hp), (reg)) & ~(bits))
99 1.1 nonaka #define HCLR2(hp, reg, bits) \
100 1.1 nonaka HWRITE2((hp), (reg), HREAD2((hp), (reg)) & ~(bits))
101 1.1 nonaka #define HSET1(hp, reg, bits) \
102 1.1 nonaka HWRITE1((hp), (reg), HREAD1((hp), (reg)) | (bits))
103 1.1 nonaka #define HSET2(hp, reg, bits) \
104 1.1 nonaka HWRITE2((hp), (reg), HREAD2((hp), (reg)) | (bits))
105 1.1 nonaka
106 1.1 nonaka static int sdhc_host_reset(sdmmc_chipset_handle_t);
107 1.1 nonaka static int sdhc_host_reset1(sdmmc_chipset_handle_t);
108 1.1 nonaka static uint32_t sdhc_host_ocr(sdmmc_chipset_handle_t);
109 1.1 nonaka static int sdhc_host_maxblklen(sdmmc_chipset_handle_t);
110 1.1 nonaka static int sdhc_card_detect(sdmmc_chipset_handle_t);
111 1.1 nonaka static int sdhc_write_protect(sdmmc_chipset_handle_t);
112 1.1 nonaka static int sdhc_bus_power(sdmmc_chipset_handle_t, uint32_t);
113 1.1 nonaka static int sdhc_bus_clock(sdmmc_chipset_handle_t, int);
114 1.1 nonaka static int sdhc_bus_width(sdmmc_chipset_handle_t, int);
115 1.1 nonaka static void sdhc_card_enable_intr(sdmmc_chipset_handle_t, int);
116 1.1 nonaka static void sdhc_card_intr_ack(sdmmc_chipset_handle_t);
117 1.1 nonaka static void sdhc_exec_command(sdmmc_chipset_handle_t,
118 1.1 nonaka struct sdmmc_command *);
119 1.1 nonaka static int sdhc_start_command(struct sdhc_host *, struct sdmmc_command *);
120 1.1 nonaka static int sdhc_wait_state(struct sdhc_host *, uint32_t, uint32_t);
121 1.1 nonaka static int sdhc_soft_reset(struct sdhc_host *, int);
122 1.1 nonaka static int sdhc_wait_intr(struct sdhc_host *, int, int);
123 1.1 nonaka static void sdhc_transfer_data(struct sdhc_host *, struct sdmmc_command *);
124 1.7 nonaka static int sdhc_transfer_data_dma(struct sdhc_host *, struct sdmmc_command *);
125 1.1 nonaka static int sdhc_transfer_data_pio(struct sdhc_host *, struct sdmmc_command *);
126 1.1 nonaka static void sdhc_read_data_pio(struct sdhc_host *, uint8_t *, int);
127 1.1 nonaka static void sdhc_write_data_pio(struct sdhc_host *, uint8_t *, int);
128 1.1 nonaka
129 1.1 nonaka static struct sdmmc_chip_functions sdhc_functions = {
130 1.1 nonaka /* host controller reset */
131 1.1 nonaka sdhc_host_reset,
132 1.1 nonaka
133 1.1 nonaka /* host controller capabilities */
134 1.1 nonaka sdhc_host_ocr,
135 1.1 nonaka sdhc_host_maxblklen,
136 1.1 nonaka
137 1.1 nonaka /* card detection */
138 1.1 nonaka sdhc_card_detect,
139 1.1 nonaka
140 1.1 nonaka /* write protect */
141 1.1 nonaka sdhc_write_protect,
142 1.1 nonaka
143 1.1 nonaka /* bus power, clock frequency and width */
144 1.1 nonaka sdhc_bus_power,
145 1.1 nonaka sdhc_bus_clock,
146 1.1 nonaka sdhc_bus_width,
147 1.1 nonaka
148 1.1 nonaka /* command execution */
149 1.1 nonaka sdhc_exec_command,
150 1.1 nonaka
151 1.1 nonaka /* card interrupt */
152 1.1 nonaka sdhc_card_enable_intr,
153 1.1 nonaka sdhc_card_intr_ack
154 1.1 nonaka };
155 1.1 nonaka
156 1.1 nonaka /*
157 1.1 nonaka * Called by attachment driver. For each SD card slot there is one SD
158 1.1 nonaka * host controller standard register set. (1.3)
159 1.1 nonaka */
160 1.1 nonaka int
161 1.1 nonaka sdhc_host_found(struct sdhc_softc *sc, bus_space_tag_t iot,
162 1.1 nonaka bus_space_handle_t ioh, bus_size_t iosize)
163 1.1 nonaka {
164 1.1 nonaka struct sdmmcbus_attach_args saa;
165 1.1 nonaka struct sdhc_host *hp;
166 1.1 nonaka uint32_t caps;
167 1.1 nonaka #ifdef SDHC_DEBUG
168 1.1 nonaka uint16_t sdhcver;
169 1.1 nonaka
170 1.1 nonaka sdhcver = bus_space_read_2(iot, ioh, SDHC_HOST_CTL_VERSION);
171 1.1 nonaka aprint_normal_dev(sc->sc_dev, "SD Host Specification/Vendor Version ");
172 1.1 nonaka switch (SDHC_SPEC_VERSION(sdhcver)) {
173 1.1 nonaka case 0x00:
174 1.1 nonaka aprint_normal("1.0/%u\n", SDHC_VENDOR_VERSION(sdhcver));
175 1.1 nonaka break;
176 1.1 nonaka
177 1.1 nonaka default:
178 1.1 nonaka aprint_normal(">1.0/%u\n", SDHC_VENDOR_VERSION(sdhcver));
179 1.1 nonaka break;
180 1.1 nonaka }
181 1.1 nonaka #endif
182 1.1 nonaka
183 1.1 nonaka /* Allocate one more host structure. */
184 1.1 nonaka hp = malloc(sizeof(struct sdhc_host), M_DEVBUF, M_WAITOK|M_ZERO);
185 1.1 nonaka if (hp == NULL) {
186 1.1 nonaka aprint_error_dev(sc->sc_dev,
187 1.1 nonaka "couldn't alloc memory (sdhc host)\n");
188 1.1 nonaka goto err1;
189 1.1 nonaka }
190 1.1 nonaka sc->sc_host[sc->sc_nhosts++] = hp;
191 1.1 nonaka
192 1.1 nonaka /* Fill in the new host structure. */
193 1.1 nonaka hp->sc = sc;
194 1.1 nonaka hp->iot = iot;
195 1.1 nonaka hp->ioh = ioh;
196 1.1 nonaka hp->dmat = sc->sc_dmat;
197 1.1 nonaka
198 1.1 nonaka mutex_init(&hp->host_mtx, MUTEX_DEFAULT, IPL_SDMMC);
199 1.1 nonaka mutex_init(&hp->intr_mtx, MUTEX_DEFAULT, IPL_SDMMC);
200 1.1 nonaka cv_init(&hp->intr_cv, "sdhcintr");
201 1.1 nonaka
202 1.1 nonaka /*
203 1.3 uebayasi * Reset the host controller and enable interrupts.
204 1.1 nonaka */
205 1.1 nonaka (void)sdhc_host_reset(hp);
206 1.1 nonaka
207 1.1 nonaka /* Determine host capabilities. */
208 1.1 nonaka mutex_enter(&hp->host_mtx);
209 1.1 nonaka caps = HREAD4(hp, SDHC_CAPABILITIES);
210 1.1 nonaka mutex_exit(&hp->host_mtx);
211 1.1 nonaka
212 1.1 nonaka #if notyet
213 1.1 nonaka /* Use DMA if the host system and the controller support it. */
214 1.1 nonaka if (ISSET(sc->sc_flags, SDHC_FLAG_FORCE_DMA)
215 1.1 nonaka || ((ISSET(sc->sc_flags, SDHC_FLAG_USE_DMA)
216 1.1 nonaka && ISSET(caps, SDHC_DMA_SUPPORT)))) {
217 1.1 nonaka SET(hp->flags, SHF_USE_DMA);
218 1.1 nonaka aprint_normal_dev(sc->sc_dev, "using DMA transfer\n");
219 1.1 nonaka }
220 1.1 nonaka #endif
221 1.1 nonaka
222 1.1 nonaka /*
223 1.1 nonaka * Determine the base clock frequency. (2.2.24)
224 1.1 nonaka */
225 1.1 nonaka if (SDHC_BASE_FREQ_KHZ(caps) != 0)
226 1.1 nonaka hp->clkbase = SDHC_BASE_FREQ_KHZ(caps);
227 1.1 nonaka if (hp->clkbase == 0) {
228 1.1 nonaka /* The attachment driver must tell us. */
229 1.7 nonaka aprint_error_dev(sc->sc_dev, "unknown base clock frequency\n");
230 1.1 nonaka goto err;
231 1.1 nonaka } else if (hp->clkbase < 10000 || hp->clkbase > 63000) {
232 1.1 nonaka /* SDHC 1.0 supports only 10-63 MHz. */
233 1.1 nonaka aprint_error_dev(sc->sc_dev,
234 1.1 nonaka "base clock frequency out of range: %u MHz\n",
235 1.1 nonaka hp->clkbase / 1000);
236 1.1 nonaka goto err;
237 1.1 nonaka }
238 1.1 nonaka DPRINTF(1,("%s: base clock frequency %u MHz\n",
239 1.1 nonaka device_xname(sc->sc_dev), hp->clkbase / 1000));
240 1.1 nonaka
241 1.1 nonaka /*
242 1.1 nonaka * XXX Set the data timeout counter value according to
243 1.1 nonaka * capabilities. (2.2.15)
244 1.1 nonaka */
245 1.1 nonaka HWRITE1(hp, SDHC_TIMEOUT_CTL, SDHC_TIMEOUT_MAX);
246 1.1 nonaka
247 1.1 nonaka /*
248 1.1 nonaka * Determine SD bus voltage levels supported by the controller.
249 1.1 nonaka */
250 1.1 nonaka if (ISSET(caps, SDHC_VOLTAGE_SUPP_1_8V))
251 1.1 nonaka SET(hp->ocr, MMC_OCR_1_7V_1_8V | MMC_OCR_1_8V_1_9V);
252 1.1 nonaka if (ISSET(caps, SDHC_VOLTAGE_SUPP_3_0V))
253 1.1 nonaka SET(hp->ocr, MMC_OCR_2_9V_3_0V | MMC_OCR_3_0V_3_1V);
254 1.1 nonaka if (ISSET(caps, SDHC_VOLTAGE_SUPP_3_3V))
255 1.1 nonaka SET(hp->ocr, MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V);
256 1.1 nonaka
257 1.1 nonaka /*
258 1.1 nonaka * Determine the maximum block length supported by the host
259 1.1 nonaka * controller. (2.2.24)
260 1.1 nonaka */
261 1.1 nonaka switch((caps >> SDHC_MAX_BLK_LEN_SHIFT) & SDHC_MAX_BLK_LEN_MASK) {
262 1.1 nonaka case SDHC_MAX_BLK_LEN_512:
263 1.1 nonaka hp->maxblklen = 512;
264 1.1 nonaka break;
265 1.1 nonaka
266 1.1 nonaka case SDHC_MAX_BLK_LEN_1024:
267 1.1 nonaka hp->maxblklen = 1024;
268 1.1 nonaka break;
269 1.1 nonaka
270 1.1 nonaka case SDHC_MAX_BLK_LEN_2048:
271 1.1 nonaka hp->maxblklen = 2048;
272 1.1 nonaka break;
273 1.1 nonaka
274 1.1 nonaka default:
275 1.1 nonaka aprint_error_dev(sc->sc_dev, "max block length unknown\n");
276 1.1 nonaka goto err;
277 1.1 nonaka }
278 1.1 nonaka DPRINTF(1, ("%s: max block length %u byte%s\n",
279 1.1 nonaka device_xname(sc->sc_dev), hp->maxblklen,
280 1.1 nonaka hp->maxblklen > 1 ? "s" : ""));
281 1.1 nonaka
282 1.1 nonaka /*
283 1.1 nonaka * Attach the generic SD/MMC bus driver. (The bus driver must
284 1.1 nonaka * not invoke any chipset functions before it is attached.)
285 1.1 nonaka */
286 1.1 nonaka memset(&saa, 0, sizeof(saa));
287 1.1 nonaka saa.saa_busname = "sdmmc";
288 1.1 nonaka saa.saa_sct = &sdhc_functions;
289 1.1 nonaka saa.saa_sch = hp;
290 1.1 nonaka saa.saa_dmat = hp->dmat;
291 1.1 nonaka saa.saa_clkmin = hp->clkbase / 256;
292 1.1 nonaka saa.saa_clkmax = hp->clkbase;
293 1.1 nonaka saa.saa_caps = SMC_CAPS_4BIT_MODE|SMC_CAPS_AUTO_STOP;
294 1.1 nonaka #if notyet
295 1.1 nonaka if (ISSET(hp->flags, SHF_USE_DMA))
296 1.1 nonaka saa.saa_caps |= SMC_CAPS_DMA;
297 1.1 nonaka #endif
298 1.1 nonaka hp->sdmmc = config_found(sc->sc_dev, &saa, NULL);
299 1.1 nonaka
300 1.1 nonaka return 0;
301 1.1 nonaka
302 1.1 nonaka err:
303 1.1 nonaka cv_destroy(&hp->intr_cv);
304 1.1 nonaka mutex_destroy(&hp->intr_mtx);
305 1.1 nonaka mutex_destroy(&hp->host_mtx);
306 1.1 nonaka free(hp, M_DEVBUF);
307 1.1 nonaka sc->sc_host[--sc->sc_nhosts] = NULL;
308 1.1 nonaka err1:
309 1.1 nonaka return 1;
310 1.1 nonaka }
311 1.1 nonaka
312 1.7 nonaka int
313 1.7 nonaka sdhc_detach(device_t dev, int flags)
314 1.7 nonaka {
315 1.7 nonaka struct sdhc_host *hp = (struct sdhc_host *)dev;
316 1.7 nonaka struct sdhc_softc *sc = hp->sc;
317 1.7 nonaka int rv = 0;
318 1.7 nonaka
319 1.7 nonaka if (hp->sdmmc)
320 1.7 nonaka rv = config_detach(hp->sdmmc, flags);
321 1.7 nonaka
322 1.7 nonaka cv_destroy(&hp->intr_cv);
323 1.7 nonaka mutex_destroy(&hp->intr_mtx);
324 1.7 nonaka mutex_destroy(&hp->host_mtx);
325 1.7 nonaka free(hp, M_DEVBUF);
326 1.7 nonaka sc->sc_host[--sc->sc_nhosts] = NULL;
327 1.7 nonaka
328 1.7 nonaka return rv;
329 1.7 nonaka }
330 1.7 nonaka
331 1.1 nonaka bool
332 1.6 dyoung sdhc_suspend(device_t dev, const pmf_qual_t *qual)
333 1.1 nonaka {
334 1.1 nonaka struct sdhc_softc *sc = device_private(dev);
335 1.1 nonaka struct sdhc_host *hp;
336 1.1 nonaka int n, i;
337 1.1 nonaka
338 1.1 nonaka /* XXX poll for command completion or suspend command
339 1.1 nonaka * in progress */
340 1.1 nonaka
341 1.1 nonaka /* Save the host controller state. */
342 1.1 nonaka for (n = 0; n < sc->sc_nhosts; n++) {
343 1.1 nonaka hp = sc->sc_host[n];
344 1.1 nonaka for (i = 0; i < sizeof hp->regs; i++)
345 1.1 nonaka hp->regs[i] = HREAD1(hp, i);
346 1.1 nonaka }
347 1.1 nonaka return true;
348 1.1 nonaka }
349 1.1 nonaka
350 1.1 nonaka bool
351 1.6 dyoung sdhc_resume(device_t dev, const pmf_qual_t *qual)
352 1.1 nonaka {
353 1.1 nonaka struct sdhc_softc *sc = device_private(dev);
354 1.1 nonaka struct sdhc_host *hp;
355 1.1 nonaka int n, i;
356 1.1 nonaka
357 1.1 nonaka /* Restore the host controller state. */
358 1.1 nonaka for (n = 0; n < sc->sc_nhosts; n++) {
359 1.1 nonaka hp = sc->sc_host[n];
360 1.1 nonaka (void)sdhc_host_reset(hp);
361 1.1 nonaka for (i = 0; i < sizeof hp->regs; i++)
362 1.1 nonaka HWRITE1(hp, i, hp->regs[i]);
363 1.1 nonaka }
364 1.1 nonaka return true;
365 1.1 nonaka }
366 1.1 nonaka
367 1.1 nonaka bool
368 1.1 nonaka sdhc_shutdown(device_t dev, int flags)
369 1.1 nonaka {
370 1.1 nonaka struct sdhc_softc *sc = device_private(dev);
371 1.1 nonaka struct sdhc_host *hp;
372 1.1 nonaka int i;
373 1.1 nonaka
374 1.1 nonaka /* XXX chip locks up if we don't disable it before reboot. */
375 1.1 nonaka for (i = 0; i < sc->sc_nhosts; i++) {
376 1.1 nonaka hp = sc->sc_host[i];
377 1.1 nonaka (void)sdhc_host_reset(hp);
378 1.1 nonaka }
379 1.1 nonaka return true;
380 1.1 nonaka }
381 1.1 nonaka
382 1.1 nonaka /*
383 1.1 nonaka * Reset the host controller. Called during initialization, when
384 1.1 nonaka * cards are removed, upon resume, and during error recovery.
385 1.1 nonaka */
386 1.1 nonaka static int
387 1.1 nonaka sdhc_host_reset1(sdmmc_chipset_handle_t sch)
388 1.1 nonaka {
389 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
390 1.1 nonaka uint16_t sdhcimask;
391 1.1 nonaka int error;
392 1.1 nonaka
393 1.1 nonaka /* Don't lock. */
394 1.1 nonaka
395 1.1 nonaka /* Disable all interrupts. */
396 1.1 nonaka HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, 0);
397 1.1 nonaka
398 1.1 nonaka /*
399 1.1 nonaka * Reset the entire host controller and wait up to 100ms for
400 1.1 nonaka * the controller to clear the reset bit.
401 1.1 nonaka */
402 1.1 nonaka error = sdhc_soft_reset(hp, SDHC_RESET_ALL);
403 1.1 nonaka if (error)
404 1.1 nonaka goto out;
405 1.1 nonaka
406 1.1 nonaka /* Set data timeout counter value to max for now. */
407 1.1 nonaka HWRITE1(hp, SDHC_TIMEOUT_CTL, SDHC_TIMEOUT_MAX);
408 1.1 nonaka
409 1.1 nonaka /* Enable interrupts. */
410 1.1 nonaka sdhcimask = SDHC_CARD_REMOVAL | SDHC_CARD_INSERTION |
411 1.1 nonaka SDHC_BUFFER_READ_READY | SDHC_BUFFER_WRITE_READY |
412 1.1 nonaka SDHC_DMA_INTERRUPT | SDHC_BLOCK_GAP_EVENT |
413 1.1 nonaka SDHC_TRANSFER_COMPLETE | SDHC_COMMAND_COMPLETE;
414 1.1 nonaka HWRITE2(hp, SDHC_NINTR_STATUS_EN, sdhcimask);
415 1.1 nonaka HWRITE2(hp, SDHC_EINTR_STATUS_EN, SDHC_EINTR_STATUS_MASK);
416 1.1 nonaka HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, sdhcimask);
417 1.1 nonaka HWRITE2(hp, SDHC_EINTR_SIGNAL_EN, SDHC_EINTR_SIGNAL_MASK);
418 1.1 nonaka
419 1.1 nonaka out:
420 1.1 nonaka return error;
421 1.1 nonaka }
422 1.1 nonaka
423 1.1 nonaka static int
424 1.1 nonaka sdhc_host_reset(sdmmc_chipset_handle_t sch)
425 1.1 nonaka {
426 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
427 1.1 nonaka int error;
428 1.1 nonaka
429 1.1 nonaka mutex_enter(&hp->host_mtx);
430 1.1 nonaka error = sdhc_host_reset1(sch);
431 1.1 nonaka mutex_exit(&hp->host_mtx);
432 1.1 nonaka
433 1.1 nonaka return error;
434 1.1 nonaka }
435 1.1 nonaka
436 1.1 nonaka static uint32_t
437 1.1 nonaka sdhc_host_ocr(sdmmc_chipset_handle_t sch)
438 1.1 nonaka {
439 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
440 1.1 nonaka
441 1.1 nonaka return hp->ocr;
442 1.1 nonaka }
443 1.1 nonaka
444 1.1 nonaka static int
445 1.1 nonaka sdhc_host_maxblklen(sdmmc_chipset_handle_t sch)
446 1.1 nonaka {
447 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
448 1.1 nonaka
449 1.1 nonaka return hp->maxblklen;
450 1.1 nonaka }
451 1.1 nonaka
452 1.1 nonaka /*
453 1.1 nonaka * Return non-zero if the card is currently inserted.
454 1.1 nonaka */
455 1.1 nonaka static int
456 1.1 nonaka sdhc_card_detect(sdmmc_chipset_handle_t sch)
457 1.1 nonaka {
458 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
459 1.1 nonaka int r;
460 1.1 nonaka
461 1.1 nonaka mutex_enter(&hp->host_mtx);
462 1.1 nonaka r = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_CARD_INSERTED);
463 1.1 nonaka mutex_exit(&hp->host_mtx);
464 1.1 nonaka
465 1.1 nonaka if (r)
466 1.1 nonaka return 1;
467 1.1 nonaka return 0;
468 1.1 nonaka }
469 1.1 nonaka
470 1.1 nonaka /*
471 1.1 nonaka * Return non-zero if the card is currently write-protected.
472 1.1 nonaka */
473 1.1 nonaka static int
474 1.1 nonaka sdhc_write_protect(sdmmc_chipset_handle_t sch)
475 1.1 nonaka {
476 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
477 1.1 nonaka int r;
478 1.1 nonaka
479 1.1 nonaka mutex_enter(&hp->host_mtx);
480 1.1 nonaka r = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_WRITE_PROTECT_SWITCH);
481 1.1 nonaka mutex_exit(&hp->host_mtx);
482 1.1 nonaka
483 1.1 nonaka if (!r)
484 1.1 nonaka return 1;
485 1.1 nonaka return 0;
486 1.1 nonaka }
487 1.1 nonaka
488 1.1 nonaka /*
489 1.1 nonaka * Set or change SD bus voltage and enable or disable SD bus power.
490 1.1 nonaka * Return zero on success.
491 1.1 nonaka */
492 1.1 nonaka static int
493 1.1 nonaka sdhc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
494 1.1 nonaka {
495 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
496 1.1 nonaka uint8_t vdd;
497 1.1 nonaka int error = 0;
498 1.1 nonaka
499 1.1 nonaka mutex_enter(&hp->host_mtx);
500 1.1 nonaka
501 1.1 nonaka /*
502 1.1 nonaka * Disable bus power before voltage change.
503 1.1 nonaka */
504 1.1 nonaka if (!(hp->sc->sc_flags & SDHC_FLAG_NO_PWR0))
505 1.1 nonaka HWRITE1(hp, SDHC_POWER_CTL, 0);
506 1.1 nonaka
507 1.1 nonaka /* If power is disabled, reset the host and return now. */
508 1.1 nonaka if (ocr == 0) {
509 1.1 nonaka (void)sdhc_host_reset1(hp);
510 1.1 nonaka goto out;
511 1.1 nonaka }
512 1.1 nonaka
513 1.1 nonaka /*
514 1.1 nonaka * Select the lowest voltage according to capabilities.
515 1.1 nonaka */
516 1.1 nonaka ocr &= hp->ocr;
517 1.1 nonaka if (ISSET(ocr, MMC_OCR_1_7V_1_8V|MMC_OCR_1_8V_1_9V))
518 1.1 nonaka vdd = SDHC_VOLTAGE_1_8V;
519 1.1 nonaka else if (ISSET(ocr, MMC_OCR_2_9V_3_0V|MMC_OCR_3_0V_3_1V))
520 1.1 nonaka vdd = SDHC_VOLTAGE_3_0V;
521 1.1 nonaka else if (ISSET(ocr, MMC_OCR_3_2V_3_3V|MMC_OCR_3_3V_3_4V))
522 1.1 nonaka vdd = SDHC_VOLTAGE_3_3V;
523 1.1 nonaka else {
524 1.1 nonaka /* Unsupported voltage level requested. */
525 1.1 nonaka error = EINVAL;
526 1.1 nonaka goto out;
527 1.1 nonaka }
528 1.1 nonaka
529 1.1 nonaka /*
530 1.1 nonaka * Enable bus power. Wait at least 1 ms (or 74 clocks) plus
531 1.1 nonaka * voltage ramp until power rises.
532 1.1 nonaka */
533 1.1 nonaka HWRITE1(hp, SDHC_POWER_CTL,
534 1.1 nonaka (vdd << SDHC_VOLTAGE_SHIFT) | SDHC_BUS_POWER);
535 1.1 nonaka sdmmc_delay(10000);
536 1.1 nonaka
537 1.1 nonaka /*
538 1.1 nonaka * The host system may not power the bus due to battery low,
539 1.1 nonaka * etc. In that case, the host controller should clear the
540 1.1 nonaka * bus power bit.
541 1.1 nonaka */
542 1.1 nonaka if (!ISSET(HREAD1(hp, SDHC_POWER_CTL), SDHC_BUS_POWER)) {
543 1.1 nonaka error = ENXIO;
544 1.1 nonaka goto out;
545 1.1 nonaka }
546 1.1 nonaka
547 1.1 nonaka out:
548 1.1 nonaka mutex_exit(&hp->host_mtx);
549 1.1 nonaka
550 1.1 nonaka return error;
551 1.1 nonaka }
552 1.1 nonaka
553 1.1 nonaka /*
554 1.1 nonaka * Return the smallest possible base clock frequency divisor value
555 1.1 nonaka * for the CLOCK_CTL register to produce `freq' (KHz).
556 1.1 nonaka */
557 1.1 nonaka static int
558 1.1 nonaka sdhc_clock_divisor(struct sdhc_host *hp, u_int freq)
559 1.1 nonaka {
560 1.1 nonaka int div;
561 1.1 nonaka
562 1.1 nonaka for (div = 1; div <= 256; div *= 2)
563 1.1 nonaka if ((hp->clkbase / div) <= freq)
564 1.1 nonaka return (div / 2);
565 1.1 nonaka /* No divisor found. */
566 1.1 nonaka return -1;
567 1.1 nonaka }
568 1.1 nonaka
569 1.1 nonaka /*
570 1.1 nonaka * Set or change SDCLK frequency or disable the SD clock.
571 1.1 nonaka * Return zero on success.
572 1.1 nonaka */
573 1.1 nonaka static int
574 1.1 nonaka sdhc_bus_clock(sdmmc_chipset_handle_t sch, int freq)
575 1.1 nonaka {
576 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
577 1.1 nonaka int div;
578 1.1 nonaka int timo;
579 1.1 nonaka int error = 0;
580 1.2 cegger #ifdef DIAGNOSTIC
581 1.2 cegger int ispresent;
582 1.2 cegger #endif
583 1.1 nonaka
584 1.2 cegger #ifdef DIAGNOSTIC
585 1.1 nonaka mutex_enter(&hp->host_mtx);
586 1.2 cegger ispresent = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_CMD_INHIBIT_MASK);
587 1.2 cegger mutex_exit(&hp->host_mtx);
588 1.1 nonaka
589 1.1 nonaka /* Must not stop the clock if commands are in progress. */
590 1.2 cegger if (ispresent && sdhc_card_detect(hp))
591 1.1 nonaka printf("%s: sdhc_sdclk_frequency_select: command in progress\n",
592 1.1 nonaka device_xname(hp->sc->sc_dev));
593 1.1 nonaka #endif
594 1.1 nonaka
595 1.2 cegger mutex_enter(&hp->host_mtx);
596 1.2 cegger
597 1.1 nonaka /*
598 1.1 nonaka * Stop SD clock before changing the frequency.
599 1.1 nonaka */
600 1.1 nonaka HWRITE2(hp, SDHC_CLOCK_CTL, 0);
601 1.1 nonaka if (freq == SDMMC_SDCLK_OFF)
602 1.1 nonaka goto out;
603 1.1 nonaka
604 1.1 nonaka /*
605 1.1 nonaka * Set the minimum base clock frequency divisor.
606 1.1 nonaka */
607 1.1 nonaka if ((div = sdhc_clock_divisor(hp, freq)) < 0) {
608 1.1 nonaka /* Invalid base clock frequency or `freq' value. */
609 1.1 nonaka error = EINVAL;
610 1.1 nonaka goto out;
611 1.1 nonaka }
612 1.1 nonaka HWRITE2(hp, SDHC_CLOCK_CTL, div << SDHC_SDCLK_DIV_SHIFT);
613 1.1 nonaka
614 1.1 nonaka /*
615 1.1 nonaka * Start internal clock. Wait 10ms for stabilization.
616 1.1 nonaka */
617 1.1 nonaka HSET2(hp, SDHC_CLOCK_CTL, SDHC_INTCLK_ENABLE);
618 1.1 nonaka for (timo = 1000; timo > 0; timo--) {
619 1.1 nonaka if (ISSET(HREAD2(hp, SDHC_CLOCK_CTL), SDHC_INTCLK_STABLE))
620 1.1 nonaka break;
621 1.1 nonaka sdmmc_delay(10);
622 1.1 nonaka }
623 1.1 nonaka if (timo == 0) {
624 1.1 nonaka error = ETIMEDOUT;
625 1.1 nonaka goto out;
626 1.1 nonaka }
627 1.1 nonaka
628 1.1 nonaka /*
629 1.1 nonaka * Enable SD clock.
630 1.1 nonaka */
631 1.1 nonaka HSET2(hp, SDHC_CLOCK_CTL, SDHC_SDCLK_ENABLE);
632 1.1 nonaka
633 1.1 nonaka out:
634 1.1 nonaka mutex_exit(&hp->host_mtx);
635 1.1 nonaka
636 1.1 nonaka return error;
637 1.1 nonaka }
638 1.1 nonaka
639 1.1 nonaka static int
640 1.1 nonaka sdhc_bus_width(sdmmc_chipset_handle_t sch, int width)
641 1.1 nonaka {
642 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
643 1.1 nonaka int reg;
644 1.1 nonaka
645 1.1 nonaka switch (width) {
646 1.1 nonaka case 1:
647 1.1 nonaka case 4:
648 1.1 nonaka break;
649 1.1 nonaka
650 1.1 nonaka default:
651 1.1 nonaka DPRINTF(0,("%s: unsupported bus width (%d)\n",
652 1.1 nonaka HDEVNAME(hp), width));
653 1.1 nonaka return 1;
654 1.1 nonaka }
655 1.1 nonaka
656 1.1 nonaka mutex_enter(&hp->host_mtx);
657 1.5 uebayasi reg = HREAD1(hp, SDHC_HOST_CTL);
658 1.1 nonaka reg &= ~SDHC_4BIT_MODE;
659 1.1 nonaka if (width == 4)
660 1.1 nonaka reg |= SDHC_4BIT_MODE;
661 1.5 uebayasi HWRITE1(hp, SDHC_HOST_CTL, reg);
662 1.1 nonaka mutex_exit(&hp->host_mtx);
663 1.1 nonaka
664 1.1 nonaka return 0;
665 1.1 nonaka }
666 1.1 nonaka
667 1.1 nonaka static void
668 1.1 nonaka sdhc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
669 1.1 nonaka {
670 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
671 1.1 nonaka
672 1.1 nonaka mutex_enter(&hp->host_mtx);
673 1.1 nonaka if (enable) {
674 1.1 nonaka HSET2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
675 1.1 nonaka HSET2(hp, SDHC_NINTR_SIGNAL_EN, SDHC_CARD_INTERRUPT);
676 1.1 nonaka } else {
677 1.1 nonaka HCLR2(hp, SDHC_NINTR_SIGNAL_EN, SDHC_CARD_INTERRUPT);
678 1.1 nonaka HCLR2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
679 1.1 nonaka }
680 1.1 nonaka mutex_exit(&hp->host_mtx);
681 1.1 nonaka }
682 1.1 nonaka
683 1.1 nonaka static void
684 1.1 nonaka sdhc_card_intr_ack(sdmmc_chipset_handle_t sch)
685 1.1 nonaka {
686 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
687 1.1 nonaka
688 1.1 nonaka mutex_enter(&hp->host_mtx);
689 1.1 nonaka HSET2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
690 1.1 nonaka mutex_exit(&hp->host_mtx);
691 1.1 nonaka }
692 1.1 nonaka
693 1.1 nonaka static int
694 1.1 nonaka sdhc_wait_state(struct sdhc_host *hp, uint32_t mask, uint32_t value)
695 1.1 nonaka {
696 1.1 nonaka uint32_t state;
697 1.1 nonaka int timeout;
698 1.1 nonaka
699 1.1 nonaka for (timeout = 10; timeout > 0; timeout--) {
700 1.1 nonaka if (((state = HREAD4(hp, SDHC_PRESENT_STATE)) & mask) == value)
701 1.1 nonaka return 0;
702 1.1 nonaka sdmmc_delay(10000);
703 1.1 nonaka }
704 1.1 nonaka DPRINTF(0,("%s: timeout waiting for %x (state=%x)\n", HDEVNAME(hp),
705 1.1 nonaka value, state));
706 1.1 nonaka return ETIMEDOUT;
707 1.1 nonaka }
708 1.1 nonaka
709 1.1 nonaka static void
710 1.1 nonaka sdhc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
711 1.1 nonaka {
712 1.1 nonaka struct sdhc_host *hp = (struct sdhc_host *)sch;
713 1.1 nonaka int error;
714 1.1 nonaka
715 1.1 nonaka /*
716 1.1 nonaka * Start the MMC command, or mark `cmd' as failed and return.
717 1.1 nonaka */
718 1.1 nonaka error = sdhc_start_command(hp, cmd);
719 1.1 nonaka if (error) {
720 1.1 nonaka cmd->c_error = error;
721 1.1 nonaka goto out;
722 1.1 nonaka }
723 1.1 nonaka
724 1.1 nonaka /*
725 1.1 nonaka * Wait until the command phase is done, or until the command
726 1.1 nonaka * is marked done for any other reason.
727 1.1 nonaka */
728 1.1 nonaka if (!sdhc_wait_intr(hp, SDHC_COMMAND_COMPLETE, SDHC_COMMAND_TIMEOUT)) {
729 1.1 nonaka cmd->c_error = ETIMEDOUT;
730 1.1 nonaka goto out;
731 1.1 nonaka }
732 1.1 nonaka
733 1.1 nonaka /*
734 1.1 nonaka * The host controller removes bits [0:7] from the response
735 1.1 nonaka * data (CRC) and we pass the data up unchanged to the bus
736 1.1 nonaka * driver (without padding).
737 1.1 nonaka */
738 1.1 nonaka mutex_enter(&hp->host_mtx);
739 1.1 nonaka if (cmd->c_error == 0 && ISSET(cmd->c_flags, SCF_RSP_PRESENT)) {
740 1.1 nonaka if (ISSET(cmd->c_flags, SCF_RSP_136)) {
741 1.1 nonaka uint8_t *p = (uint8_t *)cmd->c_resp;
742 1.1 nonaka int i;
743 1.1 nonaka
744 1.1 nonaka for (i = 0; i < 15; i++)
745 1.1 nonaka *p++ = HREAD1(hp, SDHC_RESPONSE + i);
746 1.1 nonaka } else {
747 1.1 nonaka cmd->c_resp[0] = HREAD4(hp, SDHC_RESPONSE);
748 1.1 nonaka }
749 1.1 nonaka }
750 1.1 nonaka mutex_exit(&hp->host_mtx);
751 1.1 nonaka DPRINTF(1,("%s: resp = %08x\n", HDEVNAME(hp), cmd->c_resp[0]));
752 1.1 nonaka
753 1.1 nonaka /*
754 1.1 nonaka * If the command has data to transfer in any direction,
755 1.1 nonaka * execute the transfer now.
756 1.1 nonaka */
757 1.1 nonaka if (cmd->c_error == 0 && cmd->c_data != NULL)
758 1.1 nonaka sdhc_transfer_data(hp, cmd);
759 1.1 nonaka
760 1.1 nonaka out:
761 1.1 nonaka mutex_enter(&hp->host_mtx);
762 1.1 nonaka /* Turn off the LED. */
763 1.1 nonaka HCLR1(hp, SDHC_HOST_CTL, SDHC_LED_ON);
764 1.1 nonaka mutex_exit(&hp->host_mtx);
765 1.1 nonaka SET(cmd->c_flags, SCF_ITSDONE);
766 1.1 nonaka
767 1.1 nonaka DPRINTF(1,("%s: cmd %d %s (flags=%08x error=%d)\n", HDEVNAME(hp),
768 1.1 nonaka cmd->c_opcode, (cmd->c_error == 0) ? "done" : "abort",
769 1.1 nonaka cmd->c_flags, cmd->c_error));
770 1.1 nonaka }
771 1.1 nonaka
772 1.1 nonaka static int
773 1.1 nonaka sdhc_start_command(struct sdhc_host *hp, struct sdmmc_command *cmd)
774 1.1 nonaka {
775 1.1 nonaka uint16_t blksize = 0;
776 1.1 nonaka uint16_t blkcount = 0;
777 1.1 nonaka uint16_t mode;
778 1.1 nonaka uint16_t command;
779 1.1 nonaka int error;
780 1.1 nonaka
781 1.7 nonaka DPRINTF(1,("%s: start cmd %d arg=%08x data=%p dlen=%d flags=%08x\n",
782 1.7 nonaka HDEVNAME(hp), cmd->c_opcode, cmd->c_arg, cmd->c_data,
783 1.7 nonaka cmd->c_datalen, cmd->c_flags));
784 1.1 nonaka
785 1.1 nonaka /*
786 1.1 nonaka * The maximum block length for commands should be the minimum
787 1.1 nonaka * of the host buffer size and the card buffer size. (1.7.2)
788 1.1 nonaka */
789 1.1 nonaka
790 1.1 nonaka /* Fragment the data into proper blocks. */
791 1.1 nonaka if (cmd->c_datalen > 0) {
792 1.1 nonaka blksize = MIN(cmd->c_datalen, cmd->c_blklen);
793 1.1 nonaka blkcount = cmd->c_datalen / blksize;
794 1.1 nonaka if (cmd->c_datalen % blksize > 0) {
795 1.1 nonaka /* XXX: Split this command. (1.7.4) */
796 1.1 nonaka aprint_error_dev(hp->sc->sc_dev,
797 1.1 nonaka "data not a multiple of %u bytes\n", blksize);
798 1.1 nonaka return EINVAL;
799 1.1 nonaka }
800 1.1 nonaka }
801 1.1 nonaka
802 1.1 nonaka /* Check limit imposed by 9-bit block count. (1.7.2) */
803 1.1 nonaka if (blkcount > SDHC_BLOCK_COUNT_MAX) {
804 1.1 nonaka aprint_error_dev(hp->sc->sc_dev, "too much data\n");
805 1.1 nonaka return EINVAL;
806 1.1 nonaka }
807 1.1 nonaka
808 1.1 nonaka /* Prepare transfer mode register value. (2.2.5) */
809 1.1 nonaka mode = 0;
810 1.1 nonaka if (ISSET(cmd->c_flags, SCF_CMD_READ))
811 1.1 nonaka mode |= SDHC_READ_MODE;
812 1.1 nonaka if (blkcount > 0) {
813 1.1 nonaka mode |= SDHC_BLOCK_COUNT_ENABLE;
814 1.1 nonaka if (blkcount > 1) {
815 1.1 nonaka mode |= SDHC_MULTI_BLOCK_MODE;
816 1.1 nonaka /* XXX only for memory commands? */
817 1.1 nonaka mode |= SDHC_AUTO_CMD12_ENABLE;
818 1.1 nonaka }
819 1.1 nonaka }
820 1.7 nonaka if (cmd->c_dmamap != NULL && cmd->c_datalen > 0) {
821 1.7 nonaka if (cmd->c_dmamap->dm_nsegs == 1) {
822 1.7 nonaka mode |= SDHC_DMA_ENABLE;
823 1.7 nonaka } else {
824 1.7 nonaka cmd->c_dmamap = NULL;
825 1.7 nonaka }
826 1.7 nonaka }
827 1.1 nonaka
828 1.1 nonaka /*
829 1.1 nonaka * Prepare command register value. (2.2.6)
830 1.1 nonaka */
831 1.1 nonaka command =
832 1.1 nonaka (cmd->c_opcode & SDHC_COMMAND_INDEX_MASK) << SDHC_COMMAND_INDEX_SHIFT;
833 1.1 nonaka
834 1.1 nonaka if (ISSET(cmd->c_flags, SCF_RSP_CRC))
835 1.1 nonaka command |= SDHC_CRC_CHECK_ENABLE;
836 1.1 nonaka if (ISSET(cmd->c_flags, SCF_RSP_IDX))
837 1.1 nonaka command |= SDHC_INDEX_CHECK_ENABLE;
838 1.1 nonaka if (cmd->c_data != NULL)
839 1.1 nonaka command |= SDHC_DATA_PRESENT_SELECT;
840 1.1 nonaka
841 1.1 nonaka if (!ISSET(cmd->c_flags, SCF_RSP_PRESENT))
842 1.1 nonaka command |= SDHC_NO_RESPONSE;
843 1.1 nonaka else if (ISSET(cmd->c_flags, SCF_RSP_136))
844 1.1 nonaka command |= SDHC_RESP_LEN_136;
845 1.1 nonaka else if (ISSET(cmd->c_flags, SCF_RSP_BSY))
846 1.1 nonaka command |= SDHC_RESP_LEN_48_CHK_BUSY;
847 1.1 nonaka else
848 1.1 nonaka command |= SDHC_RESP_LEN_48;
849 1.1 nonaka
850 1.1 nonaka /* Wait until command and data inhibit bits are clear. (1.5) */
851 1.1 nonaka error = sdhc_wait_state(hp, SDHC_CMD_INHIBIT_MASK, 0);
852 1.1 nonaka if (error)
853 1.1 nonaka return error;
854 1.1 nonaka
855 1.1 nonaka DPRINTF(1,("%s: writing cmd: blksize=%d blkcnt=%d mode=%04x cmd=%04x\n",
856 1.1 nonaka HDEVNAME(hp), blksize, blkcount, mode, command));
857 1.1 nonaka
858 1.1 nonaka mutex_enter(&hp->host_mtx);
859 1.1 nonaka
860 1.1 nonaka /* Alert the user not to remove the card. */
861 1.1 nonaka HSET1(hp, SDHC_HOST_CTL, SDHC_LED_ON);
862 1.1 nonaka
863 1.7 nonaka /* Set DMA start address. */
864 1.7 nonaka if (ISSET(mode, SDHC_DMA_ENABLE))
865 1.7 nonaka HWRITE4(hp, SDHC_DMA_ADDR, cmd->c_dmamap->dm_segs[0].ds_addr);
866 1.7 nonaka
867 1.1 nonaka /*
868 1.1 nonaka * Start a CPU data transfer. Writing to the high order byte
869 1.1 nonaka * of the SDHC_COMMAND register triggers the SD command. (1.5)
870 1.1 nonaka */
871 1.1 nonaka HWRITE2(hp, SDHC_TRANSFER_MODE, mode);
872 1.1 nonaka HWRITE2(hp, SDHC_BLOCK_SIZE, blksize);
873 1.1 nonaka if (blkcount > 1)
874 1.1 nonaka HWRITE2(hp, SDHC_BLOCK_COUNT, blkcount);
875 1.1 nonaka HWRITE4(hp, SDHC_ARGUMENT, cmd->c_arg);
876 1.1 nonaka HWRITE2(hp, SDHC_COMMAND, command);
877 1.1 nonaka
878 1.1 nonaka mutex_exit(&hp->host_mtx);
879 1.1 nonaka
880 1.1 nonaka return 0;
881 1.1 nonaka }
882 1.1 nonaka
883 1.1 nonaka static void
884 1.1 nonaka sdhc_transfer_data(struct sdhc_host *hp, struct sdmmc_command *cmd)
885 1.1 nonaka {
886 1.1 nonaka int error;
887 1.1 nonaka
888 1.1 nonaka DPRINTF(1,("%s: data transfer: resp=%08x datalen=%u\n", HDEVNAME(hp),
889 1.1 nonaka MMC_R1(cmd->c_resp), cmd->c_datalen));
890 1.1 nonaka
891 1.1 nonaka #ifdef SDHC_DEBUG
892 1.1 nonaka /* XXX I forgot why I wanted to know when this happens :-( */
893 1.1 nonaka if ((cmd->c_opcode == 52 || cmd->c_opcode == 53) &&
894 1.1 nonaka ISSET(MMC_R1(cmd->c_resp), 0xcb00)) {
895 1.1 nonaka aprint_error_dev(hp->sc->sc_dev,
896 1.1 nonaka "CMD52/53 error response flags %#x\n",
897 1.1 nonaka MMC_R1(cmd->c_resp) & 0xff00);
898 1.1 nonaka }
899 1.1 nonaka #endif
900 1.1 nonaka
901 1.7 nonaka if (cmd->c_dmamap != NULL)
902 1.7 nonaka error = sdhc_transfer_data_dma(hp, cmd);
903 1.7 nonaka else
904 1.7 nonaka error = sdhc_transfer_data_pio(hp, cmd);
905 1.1 nonaka if (error)
906 1.1 nonaka cmd->c_error = error;
907 1.1 nonaka SET(cmd->c_flags, SCF_ITSDONE);
908 1.1 nonaka
909 1.1 nonaka DPRINTF(1,("%s: data transfer done (error=%d)\n",
910 1.1 nonaka HDEVNAME(hp), cmd->c_error));
911 1.1 nonaka }
912 1.1 nonaka
913 1.1 nonaka static int
914 1.7 nonaka sdhc_transfer_data_dma(struct sdhc_host *hp, struct sdmmc_command *cmd)
915 1.7 nonaka {
916 1.7 nonaka bus_dmamap_t dmap = cmd->c_dmamap;
917 1.7 nonaka uint16_t blklen = cmd->c_blklen;
918 1.7 nonaka uint16_t blkcnt = cmd->c_datalen / blklen;
919 1.7 nonaka uint16_t remain;
920 1.7 nonaka int error = 0;
921 1.7 nonaka
922 1.7 nonaka for (;;) {
923 1.7 nonaka if (!sdhc_wait_intr(hp,
924 1.7 nonaka SDHC_DMA_INTERRUPT|SDHC_TRANSFER_COMPLETE,
925 1.7 nonaka SDHC_DMA_TIMEOUT)) {
926 1.7 nonaka error = ETIMEDOUT;
927 1.7 nonaka break;
928 1.7 nonaka }
929 1.7 nonaka
930 1.7 nonaka /* single block mode */
931 1.7 nonaka if (blkcnt == 1)
932 1.7 nonaka break;
933 1.7 nonaka
934 1.7 nonaka /* multi block mode */
935 1.7 nonaka remain = HREAD2(hp, SDHC_BLOCK_COUNT);
936 1.7 nonaka if (remain == 0)
937 1.7 nonaka break;
938 1.7 nonaka
939 1.7 nonaka HWRITE4(hp, SDHC_DMA_ADDR,
940 1.7 nonaka dmap->dm_segs[0].ds_addr + (blkcnt - remain) * blklen);
941 1.7 nonaka }
942 1.7 nonaka
943 1.7 nonaka #if 0
944 1.7 nonaka if (error == 0 && !sdhc_wait_intr(hp, SDHC_TRANSFER_COMPLETE,
945 1.7 nonaka SDHC_TRANSFER_TIMEOUT))
946 1.7 nonaka error = ETIMEDOUT;
947 1.7 nonaka #endif
948 1.7 nonaka
949 1.7 nonaka return error;
950 1.7 nonaka }
951 1.7 nonaka
952 1.7 nonaka static int
953 1.1 nonaka sdhc_transfer_data_pio(struct sdhc_host *hp, struct sdmmc_command *cmd)
954 1.1 nonaka {
955 1.1 nonaka uint8_t *data = cmd->c_data;
956 1.1 nonaka int len, datalen;
957 1.1 nonaka int mask;
958 1.1 nonaka int error = 0;
959 1.1 nonaka
960 1.1 nonaka mask = ISSET(cmd->c_flags, SCF_CMD_READ) ?
961 1.1 nonaka SDHC_BUFFER_READ_ENABLE : SDHC_BUFFER_WRITE_ENABLE;
962 1.1 nonaka datalen = cmd->c_datalen;
963 1.1 nonaka
964 1.1 nonaka while (datalen > 0) {
965 1.1 nonaka if (!sdhc_wait_intr(hp,
966 1.1 nonaka SDHC_BUFFER_READ_READY|SDHC_BUFFER_WRITE_READY,
967 1.1 nonaka SDHC_BUFFER_TIMEOUT)) {
968 1.1 nonaka error = ETIMEDOUT;
969 1.1 nonaka break;
970 1.1 nonaka }
971 1.1 nonaka
972 1.1 nonaka error = sdhc_wait_state(hp, mask, mask);
973 1.1 nonaka if (error)
974 1.1 nonaka break;
975 1.1 nonaka
976 1.1 nonaka len = MIN(datalen, cmd->c_blklen);
977 1.1 nonaka if (ISSET(cmd->c_flags, SCF_CMD_READ))
978 1.1 nonaka sdhc_read_data_pio(hp, data, len);
979 1.1 nonaka else
980 1.1 nonaka sdhc_write_data_pio(hp, data, len);
981 1.1 nonaka
982 1.1 nonaka data += len;
983 1.1 nonaka datalen -= len;
984 1.1 nonaka }
985 1.1 nonaka
986 1.1 nonaka if (error == 0 && !sdhc_wait_intr(hp, SDHC_TRANSFER_COMPLETE,
987 1.1 nonaka SDHC_TRANSFER_TIMEOUT))
988 1.1 nonaka error = ETIMEDOUT;
989 1.1 nonaka
990 1.1 nonaka return error;
991 1.1 nonaka }
992 1.1 nonaka
993 1.1 nonaka static void
994 1.1 nonaka sdhc_read_data_pio(struct sdhc_host *hp, uint8_t *data, int datalen)
995 1.1 nonaka {
996 1.1 nonaka
997 1.1 nonaka if (((__uintptr_t)data & 3) == 0) {
998 1.1 nonaka while (datalen > 3) {
999 1.1 nonaka *(uint32_t *)data = HREAD4(hp, SDHC_DATA);
1000 1.1 nonaka data += 4;
1001 1.1 nonaka datalen -= 4;
1002 1.1 nonaka }
1003 1.1 nonaka if (datalen > 1) {
1004 1.1 nonaka *(uint16_t *)data = HREAD2(hp, SDHC_DATA);
1005 1.1 nonaka data += 2;
1006 1.1 nonaka datalen -= 2;
1007 1.1 nonaka }
1008 1.1 nonaka if (datalen > 0) {
1009 1.1 nonaka *data = HREAD1(hp, SDHC_DATA);
1010 1.1 nonaka data += 1;
1011 1.1 nonaka datalen -= 1;
1012 1.1 nonaka }
1013 1.1 nonaka } else if (((__uintptr_t)data & 1) == 0) {
1014 1.1 nonaka while (datalen > 1) {
1015 1.1 nonaka *(uint16_t *)data = HREAD2(hp, SDHC_DATA);
1016 1.1 nonaka data += 2;
1017 1.1 nonaka datalen -= 2;
1018 1.1 nonaka }
1019 1.1 nonaka if (datalen > 0) {
1020 1.1 nonaka *data = HREAD1(hp, SDHC_DATA);
1021 1.1 nonaka data += 1;
1022 1.1 nonaka datalen -= 1;
1023 1.1 nonaka }
1024 1.1 nonaka } else {
1025 1.1 nonaka while (datalen > 0) {
1026 1.1 nonaka *data = HREAD1(hp, SDHC_DATA);
1027 1.1 nonaka data += 1;
1028 1.1 nonaka datalen -= 1;
1029 1.1 nonaka }
1030 1.1 nonaka }
1031 1.1 nonaka }
1032 1.1 nonaka
1033 1.1 nonaka static void
1034 1.1 nonaka sdhc_write_data_pio(struct sdhc_host *hp, uint8_t *data, int datalen)
1035 1.1 nonaka {
1036 1.1 nonaka
1037 1.1 nonaka if (((__uintptr_t)data & 3) == 0) {
1038 1.1 nonaka while (datalen > 3) {
1039 1.1 nonaka HWRITE4(hp, SDHC_DATA, *(uint32_t *)data);
1040 1.1 nonaka data += 4;
1041 1.1 nonaka datalen -= 4;
1042 1.1 nonaka }
1043 1.1 nonaka if (datalen > 1) {
1044 1.1 nonaka HWRITE2(hp, SDHC_DATA, *(uint16_t *)data);
1045 1.1 nonaka data += 2;
1046 1.1 nonaka datalen -= 2;
1047 1.1 nonaka }
1048 1.1 nonaka if (datalen > 0) {
1049 1.1 nonaka HWRITE1(hp, SDHC_DATA, *data);
1050 1.1 nonaka data += 1;
1051 1.1 nonaka datalen -= 1;
1052 1.1 nonaka }
1053 1.1 nonaka } else if (((__uintptr_t)data & 1) == 0) {
1054 1.1 nonaka while (datalen > 1) {
1055 1.1 nonaka HWRITE2(hp, SDHC_DATA, *(uint16_t *)data);
1056 1.1 nonaka data += 2;
1057 1.1 nonaka datalen -= 2;
1058 1.1 nonaka }
1059 1.1 nonaka if (datalen > 0) {
1060 1.1 nonaka HWRITE1(hp, SDHC_DATA, *data);
1061 1.1 nonaka data += 1;
1062 1.1 nonaka datalen -= 1;
1063 1.1 nonaka }
1064 1.1 nonaka } else {
1065 1.1 nonaka while (datalen > 0) {
1066 1.1 nonaka HWRITE1(hp, SDHC_DATA, *data);
1067 1.1 nonaka data += 1;
1068 1.1 nonaka datalen -= 1;
1069 1.1 nonaka }
1070 1.1 nonaka }
1071 1.1 nonaka }
1072 1.1 nonaka
1073 1.1 nonaka /* Prepare for another command. */
1074 1.1 nonaka static int
1075 1.1 nonaka sdhc_soft_reset(struct sdhc_host *hp, int mask)
1076 1.1 nonaka {
1077 1.1 nonaka int timo;
1078 1.1 nonaka
1079 1.1 nonaka DPRINTF(1,("%s: software reset reg=%08x\n", HDEVNAME(hp), mask));
1080 1.1 nonaka
1081 1.1 nonaka HWRITE1(hp, SDHC_SOFTWARE_RESET, mask);
1082 1.1 nonaka for (timo = 10; timo > 0; timo--) {
1083 1.1 nonaka if (!ISSET(HREAD1(hp, SDHC_SOFTWARE_RESET), mask))
1084 1.1 nonaka break;
1085 1.1 nonaka sdmmc_delay(10000);
1086 1.1 nonaka HWRITE1(hp, SDHC_SOFTWARE_RESET, 0);
1087 1.1 nonaka }
1088 1.1 nonaka if (timo == 0) {
1089 1.1 nonaka DPRINTF(1,("%s: timeout reg=%08x\n", HDEVNAME(hp),
1090 1.1 nonaka HREAD1(hp, SDHC_SOFTWARE_RESET)));
1091 1.1 nonaka HWRITE1(hp, SDHC_SOFTWARE_RESET, 0);
1092 1.1 nonaka return ETIMEDOUT;
1093 1.1 nonaka }
1094 1.1 nonaka
1095 1.1 nonaka return 0;
1096 1.1 nonaka }
1097 1.1 nonaka
1098 1.1 nonaka static int
1099 1.1 nonaka sdhc_wait_intr(struct sdhc_host *hp, int mask, int timo)
1100 1.1 nonaka {
1101 1.1 nonaka int status;
1102 1.1 nonaka
1103 1.1 nonaka mask |= SDHC_ERROR_INTERRUPT;
1104 1.1 nonaka
1105 1.1 nonaka mutex_enter(&hp->intr_mtx);
1106 1.1 nonaka status = hp->intr_status & mask;
1107 1.1 nonaka while (status == 0) {
1108 1.1 nonaka if (cv_timedwait(&hp->intr_cv, &hp->intr_mtx, timo)
1109 1.1 nonaka == EWOULDBLOCK) {
1110 1.1 nonaka status |= SDHC_ERROR_INTERRUPT;
1111 1.1 nonaka break;
1112 1.1 nonaka }
1113 1.1 nonaka status = hp->intr_status & mask;
1114 1.1 nonaka }
1115 1.1 nonaka hp->intr_status &= ~status;
1116 1.1 nonaka
1117 1.1 nonaka DPRINTF(2,("%s: intr status %#x error %#x\n", HDEVNAME(hp), status,
1118 1.1 nonaka hp->intr_error_status));
1119 1.1 nonaka
1120 1.1 nonaka /* Command timeout has higher priority than command complete. */
1121 1.1 nonaka if (ISSET(status, SDHC_ERROR_INTERRUPT)) {
1122 1.1 nonaka hp->intr_error_status = 0;
1123 1.1 nonaka (void)sdhc_soft_reset(hp, SDHC_RESET_DAT|SDHC_RESET_CMD);
1124 1.1 nonaka status = 0;
1125 1.1 nonaka }
1126 1.1 nonaka mutex_exit(&hp->intr_mtx);
1127 1.1 nonaka
1128 1.1 nonaka return status;
1129 1.1 nonaka }
1130 1.1 nonaka
1131 1.1 nonaka /*
1132 1.1 nonaka * Established by attachment driver at interrupt priority IPL_SDMMC.
1133 1.1 nonaka */
1134 1.1 nonaka int
1135 1.1 nonaka sdhc_intr(void *arg)
1136 1.1 nonaka {
1137 1.1 nonaka struct sdhc_softc *sc = (struct sdhc_softc *)arg;
1138 1.1 nonaka struct sdhc_host *hp;
1139 1.1 nonaka int host;
1140 1.1 nonaka int done = 0;
1141 1.1 nonaka uint16_t status;
1142 1.1 nonaka uint16_t error;
1143 1.1 nonaka
1144 1.1 nonaka /* We got an interrupt, but we don't know from which slot. */
1145 1.1 nonaka for (host = 0; host < sc->sc_nhosts; host++) {
1146 1.1 nonaka hp = sc->sc_host[host];
1147 1.1 nonaka if (hp == NULL)
1148 1.1 nonaka continue;
1149 1.1 nonaka
1150 1.1 nonaka /* Find out which interrupts are pending. */
1151 1.1 nonaka status = HREAD2(hp, SDHC_NINTR_STATUS);
1152 1.1 nonaka if (!ISSET(status, SDHC_NINTR_STATUS_MASK))
1153 1.1 nonaka continue; /* no interrupt for us */
1154 1.1 nonaka
1155 1.1 nonaka /* Acknowledge the interrupts we are about to handle. */
1156 1.1 nonaka HWRITE2(hp, SDHC_NINTR_STATUS, status);
1157 1.1 nonaka DPRINTF(2,("%s: interrupt status=%x\n", HDEVNAME(hp),
1158 1.1 nonaka status));
1159 1.1 nonaka
1160 1.1 nonaka if (!ISSET(status, SDHC_NINTR_STATUS_MASK))
1161 1.1 nonaka continue;
1162 1.1 nonaka
1163 1.1 nonaka /* Claim this interrupt. */
1164 1.1 nonaka done = 1;
1165 1.1 nonaka
1166 1.1 nonaka /*
1167 1.1 nonaka * Service error interrupts.
1168 1.1 nonaka */
1169 1.1 nonaka if (ISSET(status, SDHC_ERROR_INTERRUPT)) {
1170 1.1 nonaka /* Acknowledge error interrupts. */
1171 1.1 nonaka error = HREAD2(hp, SDHC_EINTR_STATUS);
1172 1.1 nonaka HWRITE2(hp, SDHC_EINTR_STATUS, error);
1173 1.1 nonaka DPRINTF(2,("%s: error interrupt, status=%x\n",
1174 1.1 nonaka HDEVNAME(hp), error));
1175 1.1 nonaka
1176 1.1 nonaka if (ISSET(error, SDHC_CMD_TIMEOUT_ERROR|
1177 1.1 nonaka SDHC_DATA_TIMEOUT_ERROR)) {
1178 1.1 nonaka hp->intr_error_status |= error;
1179 1.1 nonaka hp->intr_status |= status;
1180 1.1 nonaka cv_broadcast(&hp->intr_cv);
1181 1.1 nonaka }
1182 1.1 nonaka }
1183 1.1 nonaka
1184 1.1 nonaka /*
1185 1.1 nonaka * Wake up the sdmmc event thread to scan for cards.
1186 1.1 nonaka */
1187 1.1 nonaka if (ISSET(status, SDHC_CARD_REMOVAL|SDHC_CARD_INSERTION))
1188 1.1 nonaka sdmmc_needs_discover(hp->sdmmc);
1189 1.1 nonaka
1190 1.1 nonaka /*
1191 1.1 nonaka * Wake up the blocking process to service command
1192 1.1 nonaka * related interrupt(s).
1193 1.1 nonaka */
1194 1.1 nonaka if (ISSET(status, SDHC_BUFFER_READ_READY|
1195 1.1 nonaka SDHC_BUFFER_WRITE_READY|SDHC_COMMAND_COMPLETE|
1196 1.1 nonaka SDHC_TRANSFER_COMPLETE|SDHC_DMA_INTERRUPT)) {
1197 1.1 nonaka hp->intr_status |= status;
1198 1.1 nonaka cv_broadcast(&hp->intr_cv);
1199 1.1 nonaka }
1200 1.1 nonaka
1201 1.1 nonaka /*
1202 1.1 nonaka * Service SD card interrupts.
1203 1.1 nonaka */
1204 1.1 nonaka if (ISSET(status, SDHC_CARD_INTERRUPT)) {
1205 1.1 nonaka DPRINTF(0,("%s: card interrupt\n", HDEVNAME(hp)));
1206 1.1 nonaka HCLR2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
1207 1.1 nonaka sdmmc_card_intr(hp->sdmmc);
1208 1.1 nonaka }
1209 1.1 nonaka }
1210 1.1 nonaka
1211 1.1 nonaka return done;
1212 1.1 nonaka }
1213 1.1 nonaka
1214 1.1 nonaka #ifdef SDHC_DEBUG
1215 1.1 nonaka void
1216 1.1 nonaka sdhc_dump_regs(struct sdhc_host *hp)
1217 1.1 nonaka {
1218 1.1 nonaka
1219 1.1 nonaka printf("0x%02x PRESENT_STATE: %x\n", SDHC_PRESENT_STATE,
1220 1.1 nonaka HREAD4(hp, SDHC_PRESENT_STATE));
1221 1.1 nonaka printf("0x%02x POWER_CTL: %x\n", SDHC_POWER_CTL,
1222 1.1 nonaka HREAD1(hp, SDHC_POWER_CTL));
1223 1.1 nonaka printf("0x%02x NINTR_STATUS: %x\n", SDHC_NINTR_STATUS,
1224 1.1 nonaka HREAD2(hp, SDHC_NINTR_STATUS));
1225 1.1 nonaka printf("0x%02x EINTR_STATUS: %x\n", SDHC_EINTR_STATUS,
1226 1.1 nonaka HREAD2(hp, SDHC_EINTR_STATUS));
1227 1.1 nonaka printf("0x%02x NINTR_STATUS_EN: %x\n", SDHC_NINTR_STATUS_EN,
1228 1.1 nonaka HREAD2(hp, SDHC_NINTR_STATUS_EN));
1229 1.1 nonaka printf("0x%02x EINTR_STATUS_EN: %x\n", SDHC_EINTR_STATUS_EN,
1230 1.1 nonaka HREAD2(hp, SDHC_EINTR_STATUS_EN));
1231 1.1 nonaka printf("0x%02x NINTR_SIGNAL_EN: %x\n", SDHC_NINTR_SIGNAL_EN,
1232 1.1 nonaka HREAD2(hp, SDHC_NINTR_SIGNAL_EN));
1233 1.1 nonaka printf("0x%02x EINTR_SIGNAL_EN: %x\n", SDHC_EINTR_SIGNAL_EN,
1234 1.1 nonaka HREAD2(hp, SDHC_EINTR_SIGNAL_EN));
1235 1.1 nonaka printf("0x%02x CAPABILITIES: %x\n", SDHC_CAPABILITIES,
1236 1.1 nonaka HREAD4(hp, SDHC_CAPABILITIES));
1237 1.1 nonaka printf("0x%02x MAX_CAPABILITIES: %x\n", SDHC_MAX_CAPABILITIES,
1238 1.1 nonaka HREAD4(hp, SDHC_MAX_CAPABILITIES));
1239 1.1 nonaka }
1240 1.1 nonaka #endif
1241