Home | History | Annotate | Line # | Download | only in sdmmc
sdhc.c revision 1.9.6.1
      1  1.9.6.1       mrg /*	$NetBSD: sdhc.c,v 1.9.6.1 2012/02/18 07:35:00 mrg Exp $	*/
      2      1.1    nonaka /*	$OpenBSD: sdhc.c,v 1.25 2009/01/13 19:44:20 grange Exp $	*/
      3      1.1    nonaka 
      4      1.1    nonaka /*
      5      1.1    nonaka  * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
      6      1.1    nonaka  *
      7      1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
      8      1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
      9      1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     10      1.1    nonaka  *
     11      1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12      1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13      1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14      1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15      1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16      1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17      1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18      1.1    nonaka  */
     19      1.1    nonaka 
     20      1.1    nonaka /*
     21      1.1    nonaka  * SD Host Controller driver based on the SD Host Controller Standard
     22      1.1    nonaka  * Simplified Specification Version 1.00 (www.sdcard.com).
     23      1.1    nonaka  */
     24      1.1    nonaka 
     25      1.1    nonaka #include <sys/cdefs.h>
     26  1.9.6.1       mrg __KERNEL_RCSID(0, "$NetBSD: sdhc.c,v 1.9.6.1 2012/02/18 07:35:00 mrg Exp $");
     27  1.9.6.1       mrg 
     28  1.9.6.1       mrg #ifdef _KERNEL_OPT
     29  1.9.6.1       mrg #include "opt_sdmmc.h"
     30  1.9.6.1       mrg #endif
     31      1.1    nonaka 
     32      1.1    nonaka #include <sys/param.h>
     33      1.1    nonaka #include <sys/device.h>
     34      1.1    nonaka #include <sys/kernel.h>
     35      1.1    nonaka #include <sys/kthread.h>
     36      1.1    nonaka #include <sys/malloc.h>
     37      1.1    nonaka #include <sys/systm.h>
     38      1.1    nonaka #include <sys/mutex.h>
     39      1.1    nonaka #include <sys/condvar.h>
     40      1.1    nonaka 
     41      1.1    nonaka #include <dev/sdmmc/sdhcreg.h>
     42      1.1    nonaka #include <dev/sdmmc/sdhcvar.h>
     43      1.1    nonaka #include <dev/sdmmc/sdmmcchip.h>
     44      1.1    nonaka #include <dev/sdmmc/sdmmcreg.h>
     45      1.1    nonaka #include <dev/sdmmc/sdmmcvar.h>
     46      1.1    nonaka 
     47      1.1    nonaka #ifdef SDHC_DEBUG
     48      1.1    nonaka int sdhcdebug = 1;
     49      1.1    nonaka #define DPRINTF(n,s)	do { if ((n) <= sdhcdebug) printf s; } while (0)
     50      1.1    nonaka void	sdhc_dump_regs(struct sdhc_host *);
     51      1.1    nonaka #else
     52      1.1    nonaka #define DPRINTF(n,s)	do {} while (0)
     53      1.1    nonaka #endif
     54      1.1    nonaka 
     55      1.1    nonaka #define SDHC_COMMAND_TIMEOUT	hz
     56      1.1    nonaka #define SDHC_BUFFER_TIMEOUT	hz
     57      1.1    nonaka #define SDHC_TRANSFER_TIMEOUT	hz
     58      1.1    nonaka #define SDHC_DMA_TIMEOUT	hz
     59      1.1    nonaka 
     60      1.1    nonaka struct sdhc_host {
     61      1.1    nonaka 	struct sdhc_softc *sc;		/* host controller device */
     62      1.1    nonaka 
     63      1.1    nonaka 	bus_space_tag_t iot;		/* host register set tag */
     64      1.1    nonaka 	bus_space_handle_t ioh;		/* host register set handle */
     65      1.1    nonaka 	bus_dma_tag_t dmat;		/* host DMA tag */
     66      1.1    nonaka 
     67      1.1    nonaka 	device_t sdmmc;			/* generic SD/MMC device */
     68      1.1    nonaka 
     69      1.1    nonaka 	struct kmutex host_mtx;
     70      1.1    nonaka 
     71      1.1    nonaka 	u_int clkbase;			/* base clock frequency in KHz */
     72      1.1    nonaka 	int maxblklen;			/* maximum block length */
     73      1.1    nonaka 	uint32_t ocr;			/* OCR value from capabilities */
     74      1.1    nonaka 
     75      1.1    nonaka 	uint8_t regs[14];		/* host controller state */
     76      1.1    nonaka 
     77      1.1    nonaka 	uint16_t intr_status;		/* soft interrupt status */
     78      1.1    nonaka 	uint16_t intr_error_status;	/* soft error status */
     79      1.1    nonaka 	struct kmutex intr_mtx;
     80      1.1    nonaka 	struct kcondvar intr_cv;
     81      1.1    nonaka 
     82      1.1    nonaka 	uint32_t flags;			/* flags for this host */
     83      1.1    nonaka #define SHF_USE_DMA		0x0001
     84      1.1    nonaka #define SHF_USE_4BIT_MODE	0x0002
     85      1.1    nonaka };
     86      1.1    nonaka 
     87      1.1    nonaka #define HDEVNAME(hp)	(device_xname((hp)->sc->sc_dev))
     88      1.1    nonaka 
     89      1.1    nonaka #define HREAD1(hp, reg)							\
     90      1.1    nonaka 	(bus_space_read_1((hp)->iot, (hp)->ioh, (reg)))
     91      1.1    nonaka #define HREAD2(hp, reg)							\
     92      1.1    nonaka 	(bus_space_read_2((hp)->iot, (hp)->ioh, (reg)))
     93      1.1    nonaka #define HREAD4(hp, reg)							\
     94      1.1    nonaka 	(bus_space_read_4((hp)->iot, (hp)->ioh, (reg)))
     95      1.1    nonaka #define HWRITE1(hp, reg, val)						\
     96      1.1    nonaka 	bus_space_write_1((hp)->iot, (hp)->ioh, (reg), (val))
     97      1.1    nonaka #define HWRITE2(hp, reg, val)						\
     98      1.1    nonaka 	bus_space_write_2((hp)->iot, (hp)->ioh, (reg), (val))
     99      1.1    nonaka #define HWRITE4(hp, reg, val)						\
    100      1.1    nonaka 	bus_space_write_4((hp)->iot, (hp)->ioh, (reg), (val))
    101      1.1    nonaka #define HCLR1(hp, reg, bits)						\
    102      1.1    nonaka 	HWRITE1((hp), (reg), HREAD1((hp), (reg)) & ~(bits))
    103      1.1    nonaka #define HCLR2(hp, reg, bits)						\
    104      1.1    nonaka 	HWRITE2((hp), (reg), HREAD2((hp), (reg)) & ~(bits))
    105      1.1    nonaka #define HSET1(hp, reg, bits)						\
    106      1.1    nonaka 	HWRITE1((hp), (reg), HREAD1((hp), (reg)) | (bits))
    107      1.1    nonaka #define HSET2(hp, reg, bits)						\
    108      1.1    nonaka 	HWRITE2((hp), (reg), HREAD2((hp), (reg)) | (bits))
    109      1.1    nonaka 
    110      1.1    nonaka static int	sdhc_host_reset(sdmmc_chipset_handle_t);
    111      1.1    nonaka static int	sdhc_host_reset1(sdmmc_chipset_handle_t);
    112      1.1    nonaka static uint32_t	sdhc_host_ocr(sdmmc_chipset_handle_t);
    113      1.1    nonaka static int	sdhc_host_maxblklen(sdmmc_chipset_handle_t);
    114      1.1    nonaka static int	sdhc_card_detect(sdmmc_chipset_handle_t);
    115      1.1    nonaka static int	sdhc_write_protect(sdmmc_chipset_handle_t);
    116      1.1    nonaka static int	sdhc_bus_power(sdmmc_chipset_handle_t, uint32_t);
    117      1.1    nonaka static int	sdhc_bus_clock(sdmmc_chipset_handle_t, int);
    118      1.1    nonaka static int	sdhc_bus_width(sdmmc_chipset_handle_t, int);
    119      1.8  kiyohara static int	sdhc_bus_rod(sdmmc_chipset_handle_t, int);
    120      1.1    nonaka static void	sdhc_card_enable_intr(sdmmc_chipset_handle_t, int);
    121      1.1    nonaka static void	sdhc_card_intr_ack(sdmmc_chipset_handle_t);
    122      1.1    nonaka static void	sdhc_exec_command(sdmmc_chipset_handle_t,
    123      1.1    nonaka 		    struct sdmmc_command *);
    124      1.1    nonaka static int	sdhc_start_command(struct sdhc_host *, struct sdmmc_command *);
    125      1.1    nonaka static int	sdhc_wait_state(struct sdhc_host *, uint32_t, uint32_t);
    126      1.1    nonaka static int	sdhc_soft_reset(struct sdhc_host *, int);
    127      1.1    nonaka static int	sdhc_wait_intr(struct sdhc_host *, int, int);
    128      1.1    nonaka static void	sdhc_transfer_data(struct sdhc_host *, struct sdmmc_command *);
    129      1.7    nonaka static int	sdhc_transfer_data_dma(struct sdhc_host *, struct sdmmc_command *);
    130      1.1    nonaka static int	sdhc_transfer_data_pio(struct sdhc_host *, struct sdmmc_command *);
    131      1.1    nonaka static void	sdhc_read_data_pio(struct sdhc_host *, uint8_t *, int);
    132      1.1    nonaka static void	sdhc_write_data_pio(struct sdhc_host *, uint8_t *, int);
    133      1.1    nonaka 
    134      1.1    nonaka static struct sdmmc_chip_functions sdhc_functions = {
    135      1.1    nonaka 	/* host controller reset */
    136      1.1    nonaka 	sdhc_host_reset,
    137      1.1    nonaka 
    138      1.1    nonaka 	/* host controller capabilities */
    139      1.1    nonaka 	sdhc_host_ocr,
    140      1.1    nonaka 	sdhc_host_maxblklen,
    141      1.1    nonaka 
    142      1.1    nonaka 	/* card detection */
    143      1.1    nonaka 	sdhc_card_detect,
    144      1.1    nonaka 
    145      1.1    nonaka 	/* write protect */
    146      1.1    nonaka 	sdhc_write_protect,
    147      1.1    nonaka 
    148      1.1    nonaka 	/* bus power, clock frequency and width */
    149      1.1    nonaka 	sdhc_bus_power,
    150      1.1    nonaka 	sdhc_bus_clock,
    151      1.1    nonaka 	sdhc_bus_width,
    152      1.8  kiyohara 	sdhc_bus_rod,
    153      1.1    nonaka 
    154      1.1    nonaka 	/* command execution */
    155      1.1    nonaka 	sdhc_exec_command,
    156      1.1    nonaka 
    157      1.1    nonaka 	/* card interrupt */
    158      1.1    nonaka 	sdhc_card_enable_intr,
    159      1.1    nonaka 	sdhc_card_intr_ack
    160      1.1    nonaka };
    161      1.1    nonaka 
    162      1.1    nonaka /*
    163      1.1    nonaka  * Called by attachment driver.  For each SD card slot there is one SD
    164      1.1    nonaka  * host controller standard register set. (1.3)
    165      1.1    nonaka  */
    166      1.1    nonaka int
    167      1.1    nonaka sdhc_host_found(struct sdhc_softc *sc, bus_space_tag_t iot,
    168      1.1    nonaka     bus_space_handle_t ioh, bus_size_t iosize)
    169      1.1    nonaka {
    170      1.1    nonaka 	struct sdmmcbus_attach_args saa;
    171      1.1    nonaka 	struct sdhc_host *hp;
    172      1.1    nonaka 	uint32_t caps;
    173      1.1    nonaka #ifdef SDHC_DEBUG
    174      1.1    nonaka 	uint16_t sdhcver;
    175      1.1    nonaka 
    176      1.1    nonaka 	sdhcver = bus_space_read_2(iot, ioh, SDHC_HOST_CTL_VERSION);
    177      1.1    nonaka 	aprint_normal_dev(sc->sc_dev, "SD Host Specification/Vendor Version ");
    178      1.1    nonaka 	switch (SDHC_SPEC_VERSION(sdhcver)) {
    179      1.1    nonaka 	case 0x00:
    180      1.1    nonaka 		aprint_normal("1.0/%u\n", SDHC_VENDOR_VERSION(sdhcver));
    181      1.1    nonaka 		break;
    182      1.1    nonaka 
    183      1.9      matt 	case 0x01:
    184      1.9      matt 		aprint_normal("2.0/%u\n", SDHC_VENDOR_VERSION(sdhcver));
    185      1.9      matt 		break;
    186      1.9      matt 
    187      1.1    nonaka 	default:
    188      1.9      matt 		aprint_normal(">2.0/%u\n", SDHC_VENDOR_VERSION(sdhcver));
    189      1.1    nonaka 		break;
    190      1.1    nonaka 	}
    191      1.1    nonaka #endif
    192      1.1    nonaka 
    193      1.1    nonaka 	/* Allocate one more host structure. */
    194      1.1    nonaka 	hp = malloc(sizeof(struct sdhc_host), M_DEVBUF, M_WAITOK|M_ZERO);
    195      1.1    nonaka 	if (hp == NULL) {
    196      1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    197      1.1    nonaka 		    "couldn't alloc memory (sdhc host)\n");
    198      1.1    nonaka 		goto err1;
    199      1.1    nonaka 	}
    200      1.1    nonaka 	sc->sc_host[sc->sc_nhosts++] = hp;
    201      1.1    nonaka 
    202      1.1    nonaka 	/* Fill in the new host structure. */
    203      1.1    nonaka 	hp->sc = sc;
    204      1.1    nonaka 	hp->iot = iot;
    205      1.1    nonaka 	hp->ioh = ioh;
    206      1.1    nonaka 	hp->dmat = sc->sc_dmat;
    207      1.1    nonaka 
    208      1.1    nonaka 	mutex_init(&hp->host_mtx, MUTEX_DEFAULT, IPL_SDMMC);
    209      1.1    nonaka 	mutex_init(&hp->intr_mtx, MUTEX_DEFAULT, IPL_SDMMC);
    210      1.1    nonaka 	cv_init(&hp->intr_cv, "sdhcintr");
    211      1.1    nonaka 
    212      1.1    nonaka 	/*
    213      1.3  uebayasi 	 * Reset the host controller and enable interrupts.
    214      1.1    nonaka 	 */
    215      1.1    nonaka 	(void)sdhc_host_reset(hp);
    216      1.1    nonaka 
    217      1.1    nonaka 	/* Determine host capabilities. */
    218      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    219      1.1    nonaka 	caps = HREAD4(hp, SDHC_CAPABILITIES);
    220      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    221      1.1    nonaka 
    222      1.1    nonaka #if notyet
    223      1.1    nonaka 	/* Use DMA if the host system and the controller support it. */
    224      1.1    nonaka 	if (ISSET(sc->sc_flags, SDHC_FLAG_FORCE_DMA)
    225      1.1    nonaka 	 || ((ISSET(sc->sc_flags, SDHC_FLAG_USE_DMA)
    226      1.1    nonaka 	   && ISSET(caps, SDHC_DMA_SUPPORT)))) {
    227      1.1    nonaka 		SET(hp->flags, SHF_USE_DMA);
    228      1.1    nonaka 		aprint_normal_dev(sc->sc_dev, "using DMA transfer\n");
    229      1.1    nonaka 	}
    230      1.1    nonaka #endif
    231      1.1    nonaka 
    232      1.1    nonaka 	/*
    233      1.1    nonaka 	 * Determine the base clock frequency. (2.2.24)
    234      1.1    nonaka 	 */
    235      1.1    nonaka 	if (SDHC_BASE_FREQ_KHZ(caps) != 0)
    236      1.1    nonaka 		hp->clkbase = SDHC_BASE_FREQ_KHZ(caps);
    237      1.1    nonaka 	if (hp->clkbase == 0) {
    238      1.9      matt 		if (sc->sc_clkbase == 0) {
    239      1.9      matt 			/* The attachment driver must tell us. */
    240      1.9      matt 			aprint_error_dev(sc->sc_dev,"unknown base clock frequency\n");
    241      1.9      matt 			goto err;
    242      1.9      matt 		}
    243      1.9      matt 		hp->clkbase = sc->sc_clkbase;
    244      1.9      matt 	}
    245      1.9      matt 	if (hp->clkbase < 10000 || hp->clkbase > 10000 * 256) {
    246      1.1    nonaka 		/* SDHC 1.0 supports only 10-63 MHz. */
    247      1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    248      1.1    nonaka 		    "base clock frequency out of range: %u MHz\n",
    249      1.1    nonaka 		    hp->clkbase / 1000);
    250      1.1    nonaka 		goto err;
    251      1.1    nonaka 	}
    252      1.1    nonaka 	DPRINTF(1,("%s: base clock frequency %u MHz\n",
    253      1.1    nonaka 	    device_xname(sc->sc_dev), hp->clkbase / 1000));
    254      1.1    nonaka 
    255      1.1    nonaka 	/*
    256      1.1    nonaka 	 * XXX Set the data timeout counter value according to
    257      1.1    nonaka 	 * capabilities. (2.2.15)
    258      1.1    nonaka 	 */
    259      1.1    nonaka 	HWRITE1(hp, SDHC_TIMEOUT_CTL, SDHC_TIMEOUT_MAX);
    260      1.1    nonaka 
    261      1.1    nonaka 	/*
    262      1.1    nonaka 	 * Determine SD bus voltage levels supported by the controller.
    263      1.1    nonaka 	 */
    264      1.1    nonaka 	if (ISSET(caps, SDHC_VOLTAGE_SUPP_1_8V))
    265      1.1    nonaka 		SET(hp->ocr, MMC_OCR_1_7V_1_8V | MMC_OCR_1_8V_1_9V);
    266      1.1    nonaka 	if (ISSET(caps, SDHC_VOLTAGE_SUPP_3_0V))
    267      1.1    nonaka 		SET(hp->ocr, MMC_OCR_2_9V_3_0V | MMC_OCR_3_0V_3_1V);
    268      1.1    nonaka 	if (ISSET(caps, SDHC_VOLTAGE_SUPP_3_3V))
    269      1.1    nonaka 		SET(hp->ocr, MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V);
    270      1.1    nonaka 
    271      1.1    nonaka 	/*
    272      1.1    nonaka 	 * Determine the maximum block length supported by the host
    273      1.1    nonaka 	 * controller. (2.2.24)
    274      1.1    nonaka 	 */
    275      1.1    nonaka 	switch((caps >> SDHC_MAX_BLK_LEN_SHIFT) & SDHC_MAX_BLK_LEN_MASK) {
    276      1.1    nonaka 	case SDHC_MAX_BLK_LEN_512:
    277      1.1    nonaka 		hp->maxblklen = 512;
    278      1.1    nonaka 		break;
    279      1.1    nonaka 
    280      1.1    nonaka 	case SDHC_MAX_BLK_LEN_1024:
    281      1.1    nonaka 		hp->maxblklen = 1024;
    282      1.1    nonaka 		break;
    283      1.1    nonaka 
    284      1.1    nonaka 	case SDHC_MAX_BLK_LEN_2048:
    285      1.1    nonaka 		hp->maxblklen = 2048;
    286      1.1    nonaka 		break;
    287      1.1    nonaka 
    288      1.9      matt 	case SDHC_MAX_BLK_LEN_4096:
    289      1.9      matt 		hp->maxblklen = 4096;
    290      1.9      matt 		break;
    291      1.9      matt 
    292      1.1    nonaka 	default:
    293      1.1    nonaka 		aprint_error_dev(sc->sc_dev, "max block length unknown\n");
    294      1.1    nonaka 		goto err;
    295      1.1    nonaka 	}
    296      1.1    nonaka 	DPRINTF(1, ("%s: max block length %u byte%s\n",
    297      1.1    nonaka 	    device_xname(sc->sc_dev), hp->maxblklen,
    298      1.1    nonaka 	    hp->maxblklen > 1 ? "s" : ""));
    299      1.1    nonaka 
    300      1.1    nonaka 	/*
    301      1.1    nonaka 	 * Attach the generic SD/MMC bus driver.  (The bus driver must
    302      1.1    nonaka 	 * not invoke any chipset functions before it is attached.)
    303      1.1    nonaka 	 */
    304      1.1    nonaka 	memset(&saa, 0, sizeof(saa));
    305      1.1    nonaka 	saa.saa_busname = "sdmmc";
    306      1.1    nonaka 	saa.saa_sct = &sdhc_functions;
    307      1.1    nonaka 	saa.saa_sch = hp;
    308      1.1    nonaka 	saa.saa_dmat = hp->dmat;
    309      1.1    nonaka 	saa.saa_clkmin = hp->clkbase / 256;
    310      1.1    nonaka 	saa.saa_clkmax = hp->clkbase;
    311      1.9      matt 	if (ISSET(sc->sc_flags, SDHC_FLAG_HAVE_DVS))
    312      1.9      matt 		saa.saa_clkmin /= 16;
    313      1.1    nonaka 	saa.saa_caps = SMC_CAPS_4BIT_MODE|SMC_CAPS_AUTO_STOP;
    314      1.1    nonaka #if notyet
    315      1.1    nonaka 	if (ISSET(hp->flags, SHF_USE_DMA))
    316      1.1    nonaka 		saa.saa_caps |= SMC_CAPS_DMA;
    317      1.1    nonaka #endif
    318      1.1    nonaka 	hp->sdmmc = config_found(sc->sc_dev, &saa, NULL);
    319      1.1    nonaka 
    320      1.1    nonaka 	return 0;
    321      1.1    nonaka 
    322      1.1    nonaka err:
    323      1.1    nonaka 	cv_destroy(&hp->intr_cv);
    324      1.1    nonaka 	mutex_destroy(&hp->intr_mtx);
    325      1.1    nonaka 	mutex_destroy(&hp->host_mtx);
    326      1.1    nonaka 	free(hp, M_DEVBUF);
    327      1.1    nonaka 	sc->sc_host[--sc->sc_nhosts] = NULL;
    328      1.1    nonaka err1:
    329      1.1    nonaka 	return 1;
    330      1.1    nonaka }
    331      1.1    nonaka 
    332      1.7    nonaka int
    333      1.7    nonaka sdhc_detach(device_t dev, int flags)
    334      1.7    nonaka {
    335      1.7    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)dev;
    336      1.7    nonaka 	struct sdhc_softc *sc = hp->sc;
    337      1.7    nonaka 	int rv = 0;
    338      1.7    nonaka 
    339      1.7    nonaka 	if (hp->sdmmc)
    340      1.7    nonaka 		rv = config_detach(hp->sdmmc, flags);
    341      1.7    nonaka 
    342      1.7    nonaka 	cv_destroy(&hp->intr_cv);
    343      1.7    nonaka 	mutex_destroy(&hp->intr_mtx);
    344      1.7    nonaka 	mutex_destroy(&hp->host_mtx);
    345      1.7    nonaka 	free(hp, M_DEVBUF);
    346      1.7    nonaka 	sc->sc_host[--sc->sc_nhosts] = NULL;
    347      1.7    nonaka 
    348      1.7    nonaka 	return rv;
    349      1.7    nonaka }
    350      1.7    nonaka 
    351      1.1    nonaka bool
    352      1.6    dyoung sdhc_suspend(device_t dev, const pmf_qual_t *qual)
    353      1.1    nonaka {
    354      1.1    nonaka 	struct sdhc_softc *sc = device_private(dev);
    355      1.1    nonaka 	struct sdhc_host *hp;
    356      1.1    nonaka 	int n, i;
    357      1.1    nonaka 
    358      1.1    nonaka 	/* XXX poll for command completion or suspend command
    359      1.1    nonaka 	 * in progress */
    360      1.1    nonaka 
    361      1.1    nonaka 	/* Save the host controller state. */
    362      1.1    nonaka 	for (n = 0; n < sc->sc_nhosts; n++) {
    363      1.1    nonaka 		hp = sc->sc_host[n];
    364      1.1    nonaka 		for (i = 0; i < sizeof hp->regs; i++)
    365      1.1    nonaka 			hp->regs[i] = HREAD1(hp, i);
    366      1.1    nonaka 	}
    367      1.1    nonaka 	return true;
    368      1.1    nonaka }
    369      1.1    nonaka 
    370      1.1    nonaka bool
    371      1.6    dyoung sdhc_resume(device_t dev, const pmf_qual_t *qual)
    372      1.1    nonaka {
    373      1.1    nonaka 	struct sdhc_softc *sc = device_private(dev);
    374      1.1    nonaka 	struct sdhc_host *hp;
    375      1.1    nonaka 	int n, i;
    376      1.1    nonaka 
    377      1.1    nonaka 	/* Restore the host controller state. */
    378      1.1    nonaka 	for (n = 0; n < sc->sc_nhosts; n++) {
    379      1.1    nonaka 		hp = sc->sc_host[n];
    380      1.1    nonaka 		(void)sdhc_host_reset(hp);
    381      1.1    nonaka 		for (i = 0; i < sizeof hp->regs; i++)
    382      1.1    nonaka 			HWRITE1(hp, i, hp->regs[i]);
    383      1.1    nonaka 	}
    384      1.1    nonaka 	return true;
    385      1.1    nonaka }
    386      1.1    nonaka 
    387      1.1    nonaka bool
    388      1.1    nonaka sdhc_shutdown(device_t dev, int flags)
    389      1.1    nonaka {
    390      1.1    nonaka 	struct sdhc_softc *sc = device_private(dev);
    391      1.1    nonaka 	struct sdhc_host *hp;
    392      1.1    nonaka 	int i;
    393      1.1    nonaka 
    394      1.1    nonaka 	/* XXX chip locks up if we don't disable it before reboot. */
    395      1.1    nonaka 	for (i = 0; i < sc->sc_nhosts; i++) {
    396      1.1    nonaka 		hp = sc->sc_host[i];
    397      1.1    nonaka 		(void)sdhc_host_reset(hp);
    398      1.1    nonaka 	}
    399      1.1    nonaka 	return true;
    400      1.1    nonaka }
    401      1.1    nonaka 
    402      1.1    nonaka /*
    403      1.1    nonaka  * Reset the host controller.  Called during initialization, when
    404      1.1    nonaka  * cards are removed, upon resume, and during error recovery.
    405      1.1    nonaka  */
    406      1.1    nonaka static int
    407      1.1    nonaka sdhc_host_reset1(sdmmc_chipset_handle_t sch)
    408      1.1    nonaka {
    409      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    410      1.1    nonaka 	uint16_t sdhcimask;
    411      1.1    nonaka 	int error;
    412      1.1    nonaka 
    413      1.1    nonaka 	/* Don't lock. */
    414      1.1    nonaka 
    415      1.1    nonaka 	/* Disable all interrupts. */
    416      1.1    nonaka 	HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, 0);
    417      1.1    nonaka 
    418      1.1    nonaka 	/*
    419      1.1    nonaka 	 * Reset the entire host controller and wait up to 100ms for
    420      1.1    nonaka 	 * the controller to clear the reset bit.
    421      1.1    nonaka 	 */
    422      1.1    nonaka 	error = sdhc_soft_reset(hp, SDHC_RESET_ALL);
    423      1.1    nonaka 	if (error)
    424      1.1    nonaka 		goto out;
    425      1.1    nonaka 
    426      1.1    nonaka 	/* Set data timeout counter value to max for now. */
    427      1.1    nonaka 	HWRITE1(hp, SDHC_TIMEOUT_CTL, SDHC_TIMEOUT_MAX);
    428      1.1    nonaka 
    429      1.1    nonaka 	/* Enable interrupts. */
    430      1.1    nonaka 	sdhcimask = SDHC_CARD_REMOVAL | SDHC_CARD_INSERTION |
    431      1.1    nonaka 	    SDHC_BUFFER_READ_READY | SDHC_BUFFER_WRITE_READY |
    432      1.1    nonaka 	    SDHC_DMA_INTERRUPT | SDHC_BLOCK_GAP_EVENT |
    433      1.1    nonaka 	    SDHC_TRANSFER_COMPLETE | SDHC_COMMAND_COMPLETE;
    434      1.1    nonaka 	HWRITE2(hp, SDHC_NINTR_STATUS_EN, sdhcimask);
    435      1.1    nonaka 	HWRITE2(hp, SDHC_EINTR_STATUS_EN, SDHC_EINTR_STATUS_MASK);
    436      1.1    nonaka 	HWRITE2(hp, SDHC_NINTR_SIGNAL_EN, sdhcimask);
    437      1.1    nonaka 	HWRITE2(hp, SDHC_EINTR_SIGNAL_EN, SDHC_EINTR_SIGNAL_MASK);
    438      1.1    nonaka 
    439      1.1    nonaka out:
    440      1.1    nonaka 	return error;
    441      1.1    nonaka }
    442      1.1    nonaka 
    443      1.1    nonaka static int
    444      1.1    nonaka sdhc_host_reset(sdmmc_chipset_handle_t sch)
    445      1.1    nonaka {
    446      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    447      1.1    nonaka 	int error;
    448      1.1    nonaka 
    449      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    450      1.1    nonaka 	error = sdhc_host_reset1(sch);
    451      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    452      1.1    nonaka 
    453      1.1    nonaka 	return error;
    454      1.1    nonaka }
    455      1.1    nonaka 
    456      1.1    nonaka static uint32_t
    457      1.1    nonaka sdhc_host_ocr(sdmmc_chipset_handle_t sch)
    458      1.1    nonaka {
    459      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    460      1.1    nonaka 
    461      1.1    nonaka 	return hp->ocr;
    462      1.1    nonaka }
    463      1.1    nonaka 
    464      1.1    nonaka static int
    465      1.1    nonaka sdhc_host_maxblklen(sdmmc_chipset_handle_t sch)
    466      1.1    nonaka {
    467      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    468      1.1    nonaka 
    469      1.1    nonaka 	return hp->maxblklen;
    470      1.1    nonaka }
    471      1.1    nonaka 
    472      1.1    nonaka /*
    473      1.1    nonaka  * Return non-zero if the card is currently inserted.
    474      1.1    nonaka  */
    475      1.1    nonaka static int
    476      1.1    nonaka sdhc_card_detect(sdmmc_chipset_handle_t sch)
    477      1.1    nonaka {
    478      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    479      1.1    nonaka 	int r;
    480      1.1    nonaka 
    481      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    482      1.1    nonaka 	r = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_CARD_INSERTED);
    483      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    484      1.1    nonaka 
    485      1.1    nonaka 	if (r)
    486      1.1    nonaka 		return 1;
    487      1.1    nonaka 	return 0;
    488      1.1    nonaka }
    489      1.1    nonaka 
    490      1.1    nonaka /*
    491      1.1    nonaka  * Return non-zero if the card is currently write-protected.
    492      1.1    nonaka  */
    493      1.1    nonaka static int
    494      1.1    nonaka sdhc_write_protect(sdmmc_chipset_handle_t sch)
    495      1.1    nonaka {
    496      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    497      1.1    nonaka 	int r;
    498      1.1    nonaka 
    499      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    500      1.1    nonaka 	r = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_WRITE_PROTECT_SWITCH);
    501      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    502      1.1    nonaka 
    503      1.1    nonaka 	if (!r)
    504      1.1    nonaka 		return 1;
    505      1.1    nonaka 	return 0;
    506      1.1    nonaka }
    507      1.1    nonaka 
    508      1.1    nonaka /*
    509      1.1    nonaka  * Set or change SD bus voltage and enable or disable SD bus power.
    510      1.1    nonaka  * Return zero on success.
    511      1.1    nonaka  */
    512      1.1    nonaka static int
    513      1.1    nonaka sdhc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
    514      1.1    nonaka {
    515      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    516      1.1    nonaka 	uint8_t vdd;
    517      1.1    nonaka 	int error = 0;
    518      1.1    nonaka 
    519      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    520      1.1    nonaka 
    521      1.1    nonaka 	/*
    522      1.1    nonaka 	 * Disable bus power before voltage change.
    523      1.1    nonaka 	 */
    524      1.1    nonaka 	if (!(hp->sc->sc_flags & SDHC_FLAG_NO_PWR0))
    525      1.1    nonaka 		HWRITE1(hp, SDHC_POWER_CTL, 0);
    526      1.1    nonaka 
    527      1.1    nonaka 	/* If power is disabled, reset the host and return now. */
    528      1.1    nonaka 	if (ocr == 0) {
    529      1.1    nonaka 		(void)sdhc_host_reset1(hp);
    530      1.1    nonaka 		goto out;
    531      1.1    nonaka 	}
    532      1.1    nonaka 
    533      1.1    nonaka 	/*
    534      1.1    nonaka 	 * Select the lowest voltage according to capabilities.
    535      1.1    nonaka 	 */
    536      1.1    nonaka 	ocr &= hp->ocr;
    537      1.1    nonaka 	if (ISSET(ocr, MMC_OCR_1_7V_1_8V|MMC_OCR_1_8V_1_9V))
    538      1.1    nonaka 		vdd = SDHC_VOLTAGE_1_8V;
    539      1.1    nonaka 	else if (ISSET(ocr, MMC_OCR_2_9V_3_0V|MMC_OCR_3_0V_3_1V))
    540      1.1    nonaka 		vdd = SDHC_VOLTAGE_3_0V;
    541      1.1    nonaka 	else if (ISSET(ocr, MMC_OCR_3_2V_3_3V|MMC_OCR_3_3V_3_4V))
    542      1.1    nonaka 		vdd = SDHC_VOLTAGE_3_3V;
    543      1.1    nonaka 	else {
    544      1.1    nonaka 		/* Unsupported voltage level requested. */
    545      1.1    nonaka 		error = EINVAL;
    546      1.1    nonaka 		goto out;
    547      1.1    nonaka 	}
    548      1.1    nonaka 
    549      1.1    nonaka 	/*
    550      1.1    nonaka 	 * Enable bus power.  Wait at least 1 ms (or 74 clocks) plus
    551      1.1    nonaka 	 * voltage ramp until power rises.
    552      1.1    nonaka 	 */
    553      1.1    nonaka 	HWRITE1(hp, SDHC_POWER_CTL,
    554      1.1    nonaka 	    (vdd << SDHC_VOLTAGE_SHIFT) | SDHC_BUS_POWER);
    555      1.1    nonaka 	sdmmc_delay(10000);
    556      1.1    nonaka 
    557      1.1    nonaka 	/*
    558      1.1    nonaka 	 * The host system may not power the bus due to battery low,
    559      1.1    nonaka 	 * etc.  In that case, the host controller should clear the
    560      1.1    nonaka 	 * bus power bit.
    561      1.1    nonaka 	 */
    562      1.1    nonaka 	if (!ISSET(HREAD1(hp, SDHC_POWER_CTL), SDHC_BUS_POWER)) {
    563      1.1    nonaka 		error = ENXIO;
    564      1.1    nonaka 		goto out;
    565      1.1    nonaka 	}
    566      1.1    nonaka 
    567      1.1    nonaka out:
    568      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    569      1.1    nonaka 
    570      1.1    nonaka 	return error;
    571      1.1    nonaka }
    572      1.1    nonaka 
    573      1.1    nonaka /*
    574      1.1    nonaka  * Return the smallest possible base clock frequency divisor value
    575      1.1    nonaka  * for the CLOCK_CTL register to produce `freq' (KHz).
    576      1.1    nonaka  */
    577      1.1    nonaka static int
    578      1.1    nonaka sdhc_clock_divisor(struct sdhc_host *hp, u_int freq)
    579      1.1    nonaka {
    580      1.1    nonaka 	int div;
    581      1.1    nonaka 
    582      1.9      matt 	if (hp->sc->sc_flags & SDHC_FLAG_HAVE_DVS) {
    583      1.9      matt 		int dvs = (hp->clkbase + freq - 1) / freq;
    584      1.9      matt 		div = 1;
    585      1.9      matt 		for (div = 1; div <= 256; div <<= 1, dvs >>= 1) {
    586      1.9      matt 			if (dvs <= 16) {
    587      1.9      matt 				div <<= SDHC_SDCLK_DIV_SHIFT;
    588      1.9      matt 				div |= (dvs - 1) << SDHC_SDCLK_DVS_SHIFT;
    589      1.9      matt 				return div;
    590      1.9      matt 			}
    591      1.9      matt 		}
    592      1.9      matt 	} else {
    593      1.9      matt 		for (div = 1; div <= 256; div *= 2) {
    594      1.9      matt 			if ((hp->clkbase / div) <= freq)
    595      1.9      matt 				return (div / 2) << SDHC_SDCLK_DIV_SHIFT;
    596      1.9      matt 		}
    597      1.9      matt 	}
    598      1.9      matt 
    599      1.1    nonaka 	/* No divisor found. */
    600      1.1    nonaka 	return -1;
    601      1.1    nonaka }
    602      1.1    nonaka 
    603      1.1    nonaka /*
    604      1.1    nonaka  * Set or change SDCLK frequency or disable the SD clock.
    605      1.1    nonaka  * Return zero on success.
    606      1.1    nonaka  */
    607      1.1    nonaka static int
    608      1.1    nonaka sdhc_bus_clock(sdmmc_chipset_handle_t sch, int freq)
    609      1.1    nonaka {
    610      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    611      1.1    nonaka 	int div;
    612      1.1    nonaka 	int timo;
    613      1.1    nonaka 	int error = 0;
    614      1.2    cegger #ifdef DIAGNOSTIC
    615      1.2    cegger 	int ispresent;
    616      1.2    cegger #endif
    617      1.1    nonaka 
    618      1.2    cegger #ifdef DIAGNOSTIC
    619      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    620      1.2    cegger 	ispresent = ISSET(HREAD4(hp, SDHC_PRESENT_STATE), SDHC_CMD_INHIBIT_MASK);
    621      1.2    cegger 	mutex_exit(&hp->host_mtx);
    622      1.1    nonaka 
    623      1.1    nonaka 	/* Must not stop the clock if commands are in progress. */
    624      1.2    cegger 	if (ispresent && sdhc_card_detect(hp))
    625      1.1    nonaka 		printf("%s: sdhc_sdclk_frequency_select: command in progress\n",
    626      1.1    nonaka 		    device_xname(hp->sc->sc_dev));
    627      1.1    nonaka #endif
    628      1.1    nonaka 
    629      1.2    cegger 	mutex_enter(&hp->host_mtx);
    630      1.2    cegger 
    631      1.1    nonaka 	/*
    632      1.1    nonaka 	 * Stop SD clock before changing the frequency.
    633      1.1    nonaka 	 */
    634      1.1    nonaka 	HWRITE2(hp, SDHC_CLOCK_CTL, 0);
    635      1.1    nonaka 	if (freq == SDMMC_SDCLK_OFF)
    636      1.1    nonaka 		goto out;
    637      1.1    nonaka 
    638      1.1    nonaka 	/*
    639      1.1    nonaka 	 * Set the minimum base clock frequency divisor.
    640      1.1    nonaka 	 */
    641      1.1    nonaka 	if ((div = sdhc_clock_divisor(hp, freq)) < 0) {
    642      1.1    nonaka 		/* Invalid base clock frequency or `freq' value. */
    643      1.1    nonaka 		error = EINVAL;
    644      1.1    nonaka 		goto out;
    645      1.1    nonaka 	}
    646      1.9      matt 	HWRITE2(hp, SDHC_CLOCK_CTL, div);
    647      1.1    nonaka 
    648      1.1    nonaka 	/*
    649      1.1    nonaka 	 * Start internal clock.  Wait 10ms for stabilization.
    650      1.1    nonaka 	 */
    651      1.1    nonaka 	HSET2(hp, SDHC_CLOCK_CTL, SDHC_INTCLK_ENABLE);
    652      1.1    nonaka 	for (timo = 1000; timo > 0; timo--) {
    653      1.1    nonaka 		if (ISSET(HREAD2(hp, SDHC_CLOCK_CTL), SDHC_INTCLK_STABLE))
    654      1.1    nonaka 			break;
    655      1.1    nonaka 		sdmmc_delay(10);
    656      1.1    nonaka 	}
    657      1.1    nonaka 	if (timo == 0) {
    658      1.1    nonaka 		error = ETIMEDOUT;
    659      1.1    nonaka 		goto out;
    660      1.1    nonaka 	}
    661      1.1    nonaka 
    662      1.1    nonaka 	/*
    663      1.1    nonaka 	 * Enable SD clock.
    664      1.1    nonaka 	 */
    665      1.1    nonaka 	HSET2(hp, SDHC_CLOCK_CTL, SDHC_SDCLK_ENABLE);
    666      1.1    nonaka 
    667      1.8  kiyohara 	if (freq > 25000)
    668      1.8  kiyohara 		HSET1(hp, SDHC_HOST_CTL, SDHC_HIGH_SPEED);
    669      1.8  kiyohara 	else
    670      1.8  kiyohara 		HCLR1(hp, SDHC_HOST_CTL, SDHC_HIGH_SPEED);
    671      1.8  kiyohara 
    672      1.1    nonaka out:
    673      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    674      1.1    nonaka 
    675      1.1    nonaka 	return error;
    676      1.1    nonaka }
    677      1.1    nonaka 
    678      1.1    nonaka static int
    679      1.1    nonaka sdhc_bus_width(sdmmc_chipset_handle_t sch, int width)
    680      1.1    nonaka {
    681      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    682      1.1    nonaka 	int reg;
    683      1.1    nonaka 
    684      1.1    nonaka 	switch (width) {
    685      1.1    nonaka 	case 1:
    686      1.1    nonaka 	case 4:
    687      1.1    nonaka 		break;
    688      1.1    nonaka 
    689      1.1    nonaka 	default:
    690      1.1    nonaka 		DPRINTF(0,("%s: unsupported bus width (%d)\n",
    691      1.1    nonaka 		    HDEVNAME(hp), width));
    692      1.1    nonaka 		return 1;
    693      1.1    nonaka 	}
    694      1.1    nonaka 
    695      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    696      1.5  uebayasi 	reg = HREAD1(hp, SDHC_HOST_CTL);
    697      1.1    nonaka 	reg &= ~SDHC_4BIT_MODE;
    698      1.1    nonaka 	if (width == 4)
    699      1.1    nonaka 		reg |= SDHC_4BIT_MODE;
    700      1.5  uebayasi 	HWRITE1(hp, SDHC_HOST_CTL, reg);
    701      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    702      1.1    nonaka 
    703      1.1    nonaka 	return 0;
    704      1.1    nonaka }
    705      1.1    nonaka 
    706      1.8  kiyohara static int
    707      1.8  kiyohara sdhc_bus_rod(sdmmc_chipset_handle_t sch, int on)
    708      1.8  kiyohara {
    709      1.8  kiyohara 
    710      1.8  kiyohara 	/* Nothing ?? */
    711      1.8  kiyohara 	return 0;
    712      1.8  kiyohara }
    713      1.8  kiyohara 
    714      1.1    nonaka static void
    715      1.1    nonaka sdhc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
    716      1.1    nonaka {
    717      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    718      1.1    nonaka 
    719      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    720      1.1    nonaka 	if (enable) {
    721      1.1    nonaka 		HSET2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
    722      1.1    nonaka 		HSET2(hp, SDHC_NINTR_SIGNAL_EN, SDHC_CARD_INTERRUPT);
    723      1.1    nonaka 	} else {
    724      1.1    nonaka 		HCLR2(hp, SDHC_NINTR_SIGNAL_EN, SDHC_CARD_INTERRUPT);
    725      1.1    nonaka 		HCLR2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
    726      1.1    nonaka 	}
    727      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    728      1.1    nonaka }
    729      1.1    nonaka 
    730      1.1    nonaka static void
    731      1.1    nonaka sdhc_card_intr_ack(sdmmc_chipset_handle_t sch)
    732      1.1    nonaka {
    733      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    734      1.1    nonaka 
    735      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    736      1.1    nonaka 	HSET2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
    737      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    738      1.1    nonaka }
    739      1.1    nonaka 
    740      1.1    nonaka static int
    741      1.1    nonaka sdhc_wait_state(struct sdhc_host *hp, uint32_t mask, uint32_t value)
    742      1.1    nonaka {
    743      1.1    nonaka 	uint32_t state;
    744      1.1    nonaka 	int timeout;
    745      1.1    nonaka 
    746      1.1    nonaka 	for (timeout = 10; timeout > 0; timeout--) {
    747      1.1    nonaka 		if (((state = HREAD4(hp, SDHC_PRESENT_STATE)) & mask) == value)
    748      1.1    nonaka 			return 0;
    749      1.1    nonaka 		sdmmc_delay(10000);
    750      1.1    nonaka 	}
    751      1.1    nonaka 	DPRINTF(0,("%s: timeout waiting for %x (state=%x)\n", HDEVNAME(hp),
    752      1.1    nonaka 	    value, state));
    753      1.1    nonaka 	return ETIMEDOUT;
    754      1.1    nonaka }
    755      1.1    nonaka 
    756      1.1    nonaka static void
    757      1.1    nonaka sdhc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
    758      1.1    nonaka {
    759      1.1    nonaka 	struct sdhc_host *hp = (struct sdhc_host *)sch;
    760      1.1    nonaka 	int error;
    761      1.1    nonaka 
    762      1.1    nonaka 	/*
    763      1.1    nonaka 	 * Start the MMC command, or mark `cmd' as failed and return.
    764      1.1    nonaka 	 */
    765      1.1    nonaka 	error = sdhc_start_command(hp, cmd);
    766      1.1    nonaka 	if (error) {
    767      1.1    nonaka 		cmd->c_error = error;
    768      1.1    nonaka 		goto out;
    769      1.1    nonaka 	}
    770      1.1    nonaka 
    771      1.1    nonaka 	/*
    772      1.1    nonaka 	 * Wait until the command phase is done, or until the command
    773      1.1    nonaka 	 * is marked done for any other reason.
    774      1.1    nonaka 	 */
    775      1.1    nonaka 	if (!sdhc_wait_intr(hp, SDHC_COMMAND_COMPLETE, SDHC_COMMAND_TIMEOUT)) {
    776      1.1    nonaka 		cmd->c_error = ETIMEDOUT;
    777      1.1    nonaka 		goto out;
    778      1.1    nonaka 	}
    779      1.1    nonaka 
    780      1.1    nonaka 	/*
    781      1.1    nonaka 	 * The host controller removes bits [0:7] from the response
    782      1.1    nonaka 	 * data (CRC) and we pass the data up unchanged to the bus
    783      1.1    nonaka 	 * driver (without padding).
    784      1.1    nonaka 	 */
    785      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    786      1.1    nonaka 	if (cmd->c_error == 0 && ISSET(cmd->c_flags, SCF_RSP_PRESENT)) {
    787      1.1    nonaka 		if (ISSET(cmd->c_flags, SCF_RSP_136)) {
    788      1.1    nonaka 			uint8_t *p = (uint8_t *)cmd->c_resp;
    789      1.1    nonaka 			int i;
    790      1.1    nonaka 
    791      1.1    nonaka 			for (i = 0; i < 15; i++)
    792      1.1    nonaka 				*p++ = HREAD1(hp, SDHC_RESPONSE + i);
    793      1.1    nonaka 		} else {
    794      1.1    nonaka 			cmd->c_resp[0] = HREAD4(hp, SDHC_RESPONSE);
    795      1.1    nonaka 		}
    796      1.1    nonaka 	}
    797      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    798      1.1    nonaka 	DPRINTF(1,("%s: resp = %08x\n", HDEVNAME(hp), cmd->c_resp[0]));
    799      1.1    nonaka 
    800      1.1    nonaka 	/*
    801      1.1    nonaka 	 * If the command has data to transfer in any direction,
    802      1.1    nonaka 	 * execute the transfer now.
    803      1.1    nonaka 	 */
    804      1.1    nonaka 	if (cmd->c_error == 0 && cmd->c_data != NULL)
    805      1.1    nonaka 		sdhc_transfer_data(hp, cmd);
    806      1.1    nonaka 
    807      1.1    nonaka out:
    808      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    809      1.1    nonaka 	/* Turn off the LED. */
    810      1.1    nonaka 	HCLR1(hp, SDHC_HOST_CTL, SDHC_LED_ON);
    811      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    812      1.1    nonaka 	SET(cmd->c_flags, SCF_ITSDONE);
    813      1.1    nonaka 
    814      1.1    nonaka 	DPRINTF(1,("%s: cmd %d %s (flags=%08x error=%d)\n", HDEVNAME(hp),
    815      1.1    nonaka 	    cmd->c_opcode, (cmd->c_error == 0) ? "done" : "abort",
    816      1.1    nonaka 	    cmd->c_flags, cmd->c_error));
    817      1.1    nonaka }
    818      1.1    nonaka 
    819      1.1    nonaka static int
    820      1.1    nonaka sdhc_start_command(struct sdhc_host *hp, struct sdmmc_command *cmd)
    821      1.1    nonaka {
    822      1.1    nonaka 	uint16_t blksize = 0;
    823      1.1    nonaka 	uint16_t blkcount = 0;
    824      1.1    nonaka 	uint16_t mode;
    825      1.1    nonaka 	uint16_t command;
    826      1.1    nonaka 	int error;
    827      1.1    nonaka 
    828      1.7    nonaka 	DPRINTF(1,("%s: start cmd %d arg=%08x data=%p dlen=%d flags=%08x\n",
    829      1.7    nonaka 	    HDEVNAME(hp), cmd->c_opcode, cmd->c_arg, cmd->c_data,
    830      1.7    nonaka 	    cmd->c_datalen, cmd->c_flags));
    831      1.1    nonaka 
    832      1.1    nonaka 	/*
    833      1.1    nonaka 	 * The maximum block length for commands should be the minimum
    834      1.1    nonaka 	 * of the host buffer size and the card buffer size. (1.7.2)
    835      1.1    nonaka 	 */
    836      1.1    nonaka 
    837      1.1    nonaka 	/* Fragment the data into proper blocks. */
    838      1.1    nonaka 	if (cmd->c_datalen > 0) {
    839      1.1    nonaka 		blksize = MIN(cmd->c_datalen, cmd->c_blklen);
    840      1.1    nonaka 		blkcount = cmd->c_datalen / blksize;
    841      1.1    nonaka 		if (cmd->c_datalen % blksize > 0) {
    842      1.1    nonaka 			/* XXX: Split this command. (1.7.4) */
    843      1.1    nonaka 			aprint_error_dev(hp->sc->sc_dev,
    844      1.1    nonaka 			    "data not a multiple of %u bytes\n", blksize);
    845      1.1    nonaka 			return EINVAL;
    846      1.1    nonaka 		}
    847      1.1    nonaka 	}
    848      1.1    nonaka 
    849      1.1    nonaka 	/* Check limit imposed by 9-bit block count. (1.7.2) */
    850      1.1    nonaka 	if (blkcount > SDHC_BLOCK_COUNT_MAX) {
    851      1.1    nonaka 		aprint_error_dev(hp->sc->sc_dev, "too much data\n");
    852      1.1    nonaka 		return EINVAL;
    853      1.1    nonaka 	}
    854      1.1    nonaka 
    855      1.1    nonaka 	/* Prepare transfer mode register value. (2.2.5) */
    856      1.1    nonaka 	mode = 0;
    857      1.1    nonaka 	if (ISSET(cmd->c_flags, SCF_CMD_READ))
    858      1.1    nonaka 		mode |= SDHC_READ_MODE;
    859      1.1    nonaka 	if (blkcount > 0) {
    860      1.1    nonaka 		mode |= SDHC_BLOCK_COUNT_ENABLE;
    861      1.1    nonaka 		if (blkcount > 1) {
    862      1.1    nonaka 			mode |= SDHC_MULTI_BLOCK_MODE;
    863      1.1    nonaka 			/* XXX only for memory commands? */
    864      1.1    nonaka 			mode |= SDHC_AUTO_CMD12_ENABLE;
    865      1.1    nonaka 		}
    866      1.1    nonaka 	}
    867      1.7    nonaka 	if (cmd->c_dmamap != NULL && cmd->c_datalen > 0) {
    868      1.7    nonaka 		if (cmd->c_dmamap->dm_nsegs == 1) {
    869      1.7    nonaka 			mode |= SDHC_DMA_ENABLE;
    870      1.7    nonaka 		} else {
    871      1.7    nonaka 			cmd->c_dmamap = NULL;
    872      1.7    nonaka 		}
    873      1.7    nonaka 	}
    874      1.1    nonaka 
    875      1.1    nonaka 	/*
    876      1.1    nonaka 	 * Prepare command register value. (2.2.6)
    877      1.1    nonaka 	 */
    878      1.1    nonaka 	command =
    879      1.1    nonaka 	 (cmd->c_opcode & SDHC_COMMAND_INDEX_MASK) << SDHC_COMMAND_INDEX_SHIFT;
    880      1.1    nonaka 
    881      1.1    nonaka 	if (ISSET(cmd->c_flags, SCF_RSP_CRC))
    882      1.1    nonaka 		command |= SDHC_CRC_CHECK_ENABLE;
    883      1.1    nonaka 	if (ISSET(cmd->c_flags, SCF_RSP_IDX))
    884      1.1    nonaka 		command |= SDHC_INDEX_CHECK_ENABLE;
    885      1.1    nonaka 	if (cmd->c_data != NULL)
    886      1.1    nonaka 		command |= SDHC_DATA_PRESENT_SELECT;
    887      1.1    nonaka 
    888      1.1    nonaka 	if (!ISSET(cmd->c_flags, SCF_RSP_PRESENT))
    889      1.1    nonaka 		command |= SDHC_NO_RESPONSE;
    890      1.1    nonaka 	else if (ISSET(cmd->c_flags, SCF_RSP_136))
    891      1.1    nonaka 		command |= SDHC_RESP_LEN_136;
    892      1.1    nonaka 	else if (ISSET(cmd->c_flags, SCF_RSP_BSY))
    893      1.1    nonaka 		command |= SDHC_RESP_LEN_48_CHK_BUSY;
    894      1.1    nonaka 	else
    895      1.1    nonaka 		command |= SDHC_RESP_LEN_48;
    896      1.1    nonaka 
    897      1.1    nonaka 	/* Wait until command and data inhibit bits are clear. (1.5) */
    898      1.1    nonaka 	error = sdhc_wait_state(hp, SDHC_CMD_INHIBIT_MASK, 0);
    899      1.1    nonaka 	if (error)
    900      1.1    nonaka 		return error;
    901      1.1    nonaka 
    902      1.1    nonaka 	DPRINTF(1,("%s: writing cmd: blksize=%d blkcnt=%d mode=%04x cmd=%04x\n",
    903      1.1    nonaka 	    HDEVNAME(hp), blksize, blkcount, mode, command));
    904      1.1    nonaka 
    905      1.1    nonaka 	mutex_enter(&hp->host_mtx);
    906      1.1    nonaka 
    907      1.1    nonaka 	/* Alert the user not to remove the card. */
    908      1.1    nonaka 	HSET1(hp, SDHC_HOST_CTL, SDHC_LED_ON);
    909      1.1    nonaka 
    910      1.7    nonaka 	/* Set DMA start address. */
    911      1.7    nonaka 	if (ISSET(mode, SDHC_DMA_ENABLE))
    912      1.7    nonaka 		HWRITE4(hp, SDHC_DMA_ADDR, cmd->c_dmamap->dm_segs[0].ds_addr);
    913      1.7    nonaka 
    914      1.1    nonaka 	/*
    915      1.1    nonaka 	 * Start a CPU data transfer.  Writing to the high order byte
    916      1.1    nonaka 	 * of the SDHC_COMMAND register triggers the SD command. (1.5)
    917      1.1    nonaka 	 */
    918      1.1    nonaka 	HWRITE2(hp, SDHC_TRANSFER_MODE, mode);
    919      1.1    nonaka 	HWRITE2(hp, SDHC_BLOCK_SIZE, blksize);
    920      1.1    nonaka 	if (blkcount > 1)
    921      1.1    nonaka 		HWRITE2(hp, SDHC_BLOCK_COUNT, blkcount);
    922      1.1    nonaka 	HWRITE4(hp, SDHC_ARGUMENT, cmd->c_arg);
    923      1.1    nonaka 	HWRITE2(hp, SDHC_COMMAND, command);
    924      1.1    nonaka 
    925      1.1    nonaka 	mutex_exit(&hp->host_mtx);
    926      1.1    nonaka 
    927      1.1    nonaka 	return 0;
    928      1.1    nonaka }
    929      1.1    nonaka 
    930      1.1    nonaka static void
    931      1.1    nonaka sdhc_transfer_data(struct sdhc_host *hp, struct sdmmc_command *cmd)
    932      1.1    nonaka {
    933      1.1    nonaka 	int error;
    934      1.1    nonaka 
    935      1.1    nonaka 	DPRINTF(1,("%s: data transfer: resp=%08x datalen=%u\n", HDEVNAME(hp),
    936      1.1    nonaka 	    MMC_R1(cmd->c_resp), cmd->c_datalen));
    937      1.1    nonaka 
    938      1.1    nonaka #ifdef SDHC_DEBUG
    939      1.1    nonaka 	/* XXX I forgot why I wanted to know when this happens :-( */
    940      1.1    nonaka 	if ((cmd->c_opcode == 52 || cmd->c_opcode == 53) &&
    941      1.1    nonaka 	    ISSET(MMC_R1(cmd->c_resp), 0xcb00)) {
    942      1.1    nonaka 		aprint_error_dev(hp->sc->sc_dev,
    943      1.1    nonaka 		    "CMD52/53 error response flags %#x\n",
    944      1.1    nonaka 		    MMC_R1(cmd->c_resp) & 0xff00);
    945      1.1    nonaka 	}
    946      1.1    nonaka #endif
    947      1.1    nonaka 
    948      1.7    nonaka 	if (cmd->c_dmamap != NULL)
    949      1.7    nonaka 		error = sdhc_transfer_data_dma(hp, cmd);
    950      1.7    nonaka 	else
    951      1.7    nonaka 		error = sdhc_transfer_data_pio(hp, cmd);
    952      1.1    nonaka 	if (error)
    953      1.1    nonaka 		cmd->c_error = error;
    954      1.1    nonaka 	SET(cmd->c_flags, SCF_ITSDONE);
    955      1.1    nonaka 
    956      1.1    nonaka 	DPRINTF(1,("%s: data transfer done (error=%d)\n",
    957      1.1    nonaka 	    HDEVNAME(hp), cmd->c_error));
    958      1.1    nonaka }
    959      1.1    nonaka 
    960      1.1    nonaka static int
    961      1.7    nonaka sdhc_transfer_data_dma(struct sdhc_host *hp, struct sdmmc_command *cmd)
    962      1.7    nonaka {
    963      1.7    nonaka 	bus_dmamap_t dmap = cmd->c_dmamap;
    964      1.7    nonaka 	uint16_t blklen = cmd->c_blklen;
    965      1.7    nonaka 	uint16_t blkcnt = cmd->c_datalen / blklen;
    966      1.7    nonaka 	uint16_t remain;
    967      1.7    nonaka 	int error = 0;
    968      1.7    nonaka 
    969      1.7    nonaka 	for (;;) {
    970      1.7    nonaka 		if (!sdhc_wait_intr(hp,
    971      1.7    nonaka 		    SDHC_DMA_INTERRUPT|SDHC_TRANSFER_COMPLETE,
    972      1.7    nonaka 		    SDHC_DMA_TIMEOUT)) {
    973      1.7    nonaka 			error = ETIMEDOUT;
    974      1.7    nonaka 			break;
    975      1.7    nonaka 		}
    976      1.7    nonaka 
    977      1.7    nonaka 		/* single block mode */
    978      1.7    nonaka 		if (blkcnt == 1)
    979      1.7    nonaka 			break;
    980      1.7    nonaka 
    981      1.7    nonaka 		/* multi block mode */
    982      1.7    nonaka 		remain = HREAD2(hp, SDHC_BLOCK_COUNT);
    983      1.7    nonaka 		if (remain == 0)
    984      1.7    nonaka 			break;
    985      1.7    nonaka 
    986      1.7    nonaka 		HWRITE4(hp, SDHC_DMA_ADDR,
    987      1.7    nonaka 		    dmap->dm_segs[0].ds_addr + (blkcnt - remain) * blklen);
    988      1.7    nonaka 	}
    989      1.7    nonaka 
    990      1.7    nonaka #if 0
    991      1.7    nonaka 	if (error == 0 && !sdhc_wait_intr(hp, SDHC_TRANSFER_COMPLETE,
    992      1.7    nonaka 	    SDHC_TRANSFER_TIMEOUT))
    993      1.7    nonaka 		error = ETIMEDOUT;
    994      1.7    nonaka #endif
    995      1.7    nonaka 
    996      1.7    nonaka 	return error;
    997      1.7    nonaka }
    998      1.7    nonaka 
    999      1.7    nonaka static int
   1000      1.1    nonaka sdhc_transfer_data_pio(struct sdhc_host *hp, struct sdmmc_command *cmd)
   1001      1.1    nonaka {
   1002      1.1    nonaka 	uint8_t *data = cmd->c_data;
   1003      1.1    nonaka 	int len, datalen;
   1004      1.1    nonaka 	int mask;
   1005      1.1    nonaka 	int error = 0;
   1006      1.1    nonaka 
   1007      1.1    nonaka 	mask = ISSET(cmd->c_flags, SCF_CMD_READ) ?
   1008      1.1    nonaka 	    SDHC_BUFFER_READ_ENABLE : SDHC_BUFFER_WRITE_ENABLE;
   1009      1.1    nonaka 	datalen = cmd->c_datalen;
   1010      1.1    nonaka 
   1011      1.1    nonaka 	while (datalen > 0) {
   1012      1.1    nonaka 		if (!sdhc_wait_intr(hp,
   1013      1.1    nonaka 		    SDHC_BUFFER_READ_READY|SDHC_BUFFER_WRITE_READY,
   1014      1.1    nonaka 		    SDHC_BUFFER_TIMEOUT)) {
   1015      1.1    nonaka 			error = ETIMEDOUT;
   1016      1.1    nonaka 			break;
   1017      1.1    nonaka 		}
   1018      1.1    nonaka 
   1019      1.1    nonaka 		error = sdhc_wait_state(hp, mask, mask);
   1020      1.1    nonaka 		if (error)
   1021      1.1    nonaka 			break;
   1022      1.1    nonaka 
   1023      1.1    nonaka 		len = MIN(datalen, cmd->c_blklen);
   1024      1.1    nonaka 		if (ISSET(cmd->c_flags, SCF_CMD_READ))
   1025      1.1    nonaka 			sdhc_read_data_pio(hp, data, len);
   1026      1.1    nonaka 		else
   1027      1.1    nonaka 			sdhc_write_data_pio(hp, data, len);
   1028      1.1    nonaka 
   1029      1.1    nonaka 		data += len;
   1030      1.1    nonaka 		datalen -= len;
   1031      1.1    nonaka 	}
   1032      1.1    nonaka 
   1033      1.1    nonaka 	if (error == 0 && !sdhc_wait_intr(hp, SDHC_TRANSFER_COMPLETE,
   1034      1.1    nonaka 	    SDHC_TRANSFER_TIMEOUT))
   1035      1.1    nonaka 		error = ETIMEDOUT;
   1036      1.1    nonaka 
   1037      1.1    nonaka 	return error;
   1038      1.1    nonaka }
   1039      1.1    nonaka 
   1040      1.1    nonaka static void
   1041      1.1    nonaka sdhc_read_data_pio(struct sdhc_host *hp, uint8_t *data, int datalen)
   1042      1.1    nonaka {
   1043      1.1    nonaka 
   1044      1.1    nonaka 	if (((__uintptr_t)data & 3) == 0) {
   1045      1.1    nonaka 		while (datalen > 3) {
   1046      1.1    nonaka 			*(uint32_t *)data = HREAD4(hp, SDHC_DATA);
   1047      1.1    nonaka 			data += 4;
   1048      1.1    nonaka 			datalen -= 4;
   1049      1.1    nonaka 		}
   1050      1.1    nonaka 		if (datalen > 1) {
   1051      1.1    nonaka 			*(uint16_t *)data = HREAD2(hp, SDHC_DATA);
   1052      1.1    nonaka 			data += 2;
   1053      1.1    nonaka 			datalen -= 2;
   1054      1.1    nonaka 		}
   1055      1.1    nonaka 		if (datalen > 0) {
   1056      1.1    nonaka 			*data = HREAD1(hp, SDHC_DATA);
   1057      1.1    nonaka 			data += 1;
   1058      1.1    nonaka 			datalen -= 1;
   1059      1.1    nonaka 		}
   1060      1.1    nonaka 	} else if (((__uintptr_t)data & 1) == 0) {
   1061      1.1    nonaka 		while (datalen > 1) {
   1062      1.1    nonaka 			*(uint16_t *)data = HREAD2(hp, SDHC_DATA);
   1063      1.1    nonaka 			data += 2;
   1064      1.1    nonaka 			datalen -= 2;
   1065      1.1    nonaka 		}
   1066      1.1    nonaka 		if (datalen > 0) {
   1067      1.1    nonaka 			*data = HREAD1(hp, SDHC_DATA);
   1068      1.1    nonaka 			data += 1;
   1069      1.1    nonaka 			datalen -= 1;
   1070      1.1    nonaka 		}
   1071      1.1    nonaka 	} else {
   1072      1.1    nonaka 		while (datalen > 0) {
   1073      1.1    nonaka 			*data = HREAD1(hp, SDHC_DATA);
   1074      1.1    nonaka 			data += 1;
   1075      1.1    nonaka 			datalen -= 1;
   1076      1.1    nonaka 		}
   1077      1.1    nonaka 	}
   1078      1.1    nonaka }
   1079      1.1    nonaka 
   1080      1.1    nonaka static void
   1081      1.1    nonaka sdhc_write_data_pio(struct sdhc_host *hp, uint8_t *data, int datalen)
   1082      1.1    nonaka {
   1083      1.1    nonaka 
   1084      1.1    nonaka 	if (((__uintptr_t)data & 3) == 0) {
   1085      1.1    nonaka 		while (datalen > 3) {
   1086      1.1    nonaka 			HWRITE4(hp, SDHC_DATA, *(uint32_t *)data);
   1087      1.1    nonaka 			data += 4;
   1088      1.1    nonaka 			datalen -= 4;
   1089      1.1    nonaka 		}
   1090      1.1    nonaka 		if (datalen > 1) {
   1091      1.1    nonaka 			HWRITE2(hp, SDHC_DATA, *(uint16_t *)data);
   1092      1.1    nonaka 			data += 2;
   1093      1.1    nonaka 			datalen -= 2;
   1094      1.1    nonaka 		}
   1095      1.1    nonaka 		if (datalen > 0) {
   1096      1.1    nonaka 			HWRITE1(hp, SDHC_DATA, *data);
   1097      1.1    nonaka 			data += 1;
   1098      1.1    nonaka 			datalen -= 1;
   1099      1.1    nonaka 		}
   1100      1.1    nonaka 	} else if (((__uintptr_t)data & 1) == 0) {
   1101      1.1    nonaka 		while (datalen > 1) {
   1102      1.1    nonaka 			HWRITE2(hp, SDHC_DATA, *(uint16_t *)data);
   1103      1.1    nonaka 			data += 2;
   1104      1.1    nonaka 			datalen -= 2;
   1105      1.1    nonaka 		}
   1106      1.1    nonaka 		if (datalen > 0) {
   1107      1.1    nonaka 			HWRITE1(hp, SDHC_DATA, *data);
   1108      1.1    nonaka 			data += 1;
   1109      1.1    nonaka 			datalen -= 1;
   1110      1.1    nonaka 		}
   1111      1.1    nonaka 	} else {
   1112      1.1    nonaka 		while (datalen > 0) {
   1113      1.1    nonaka 			HWRITE1(hp, SDHC_DATA, *data);
   1114      1.1    nonaka 			data += 1;
   1115      1.1    nonaka 			datalen -= 1;
   1116      1.1    nonaka 		}
   1117      1.1    nonaka 	}
   1118      1.1    nonaka }
   1119      1.1    nonaka 
   1120      1.1    nonaka /* Prepare for another command. */
   1121      1.1    nonaka static int
   1122      1.1    nonaka sdhc_soft_reset(struct sdhc_host *hp, int mask)
   1123      1.1    nonaka {
   1124      1.1    nonaka 	int timo;
   1125      1.1    nonaka 
   1126      1.1    nonaka 	DPRINTF(1,("%s: software reset reg=%08x\n", HDEVNAME(hp), mask));
   1127      1.1    nonaka 
   1128      1.1    nonaka 	HWRITE1(hp, SDHC_SOFTWARE_RESET, mask);
   1129      1.1    nonaka 	for (timo = 10; timo > 0; timo--) {
   1130      1.1    nonaka 		if (!ISSET(HREAD1(hp, SDHC_SOFTWARE_RESET), mask))
   1131      1.1    nonaka 			break;
   1132      1.1    nonaka 		sdmmc_delay(10000);
   1133      1.1    nonaka 		HWRITE1(hp, SDHC_SOFTWARE_RESET, 0);
   1134      1.1    nonaka 	}
   1135      1.1    nonaka 	if (timo == 0) {
   1136      1.1    nonaka 		DPRINTF(1,("%s: timeout reg=%08x\n", HDEVNAME(hp),
   1137      1.1    nonaka 		    HREAD1(hp, SDHC_SOFTWARE_RESET)));
   1138      1.1    nonaka 		HWRITE1(hp, SDHC_SOFTWARE_RESET, 0);
   1139      1.1    nonaka 		return ETIMEDOUT;
   1140      1.1    nonaka 	}
   1141      1.1    nonaka 
   1142      1.1    nonaka 	return 0;
   1143      1.1    nonaka }
   1144      1.1    nonaka 
   1145      1.1    nonaka static int
   1146      1.1    nonaka sdhc_wait_intr(struct sdhc_host *hp, int mask, int timo)
   1147      1.1    nonaka {
   1148      1.1    nonaka 	int status;
   1149      1.1    nonaka 
   1150      1.1    nonaka 	mask |= SDHC_ERROR_INTERRUPT;
   1151      1.1    nonaka 
   1152      1.1    nonaka 	mutex_enter(&hp->intr_mtx);
   1153      1.1    nonaka 	status = hp->intr_status & mask;
   1154      1.1    nonaka 	while (status == 0) {
   1155      1.1    nonaka 		if (cv_timedwait(&hp->intr_cv, &hp->intr_mtx, timo)
   1156      1.1    nonaka 		    == EWOULDBLOCK) {
   1157      1.1    nonaka 			status |= SDHC_ERROR_INTERRUPT;
   1158      1.1    nonaka 			break;
   1159      1.1    nonaka 		}
   1160      1.1    nonaka 		status = hp->intr_status & mask;
   1161      1.1    nonaka 	}
   1162      1.1    nonaka 	hp->intr_status &= ~status;
   1163      1.1    nonaka 
   1164      1.1    nonaka 	DPRINTF(2,("%s: intr status %#x error %#x\n", HDEVNAME(hp), status,
   1165      1.1    nonaka 	    hp->intr_error_status));
   1166      1.1    nonaka 
   1167      1.1    nonaka 	/* Command timeout has higher priority than command complete. */
   1168      1.1    nonaka 	if (ISSET(status, SDHC_ERROR_INTERRUPT)) {
   1169      1.1    nonaka 		hp->intr_error_status = 0;
   1170      1.1    nonaka 		(void)sdhc_soft_reset(hp, SDHC_RESET_DAT|SDHC_RESET_CMD);
   1171      1.1    nonaka 		status = 0;
   1172      1.1    nonaka 	}
   1173      1.1    nonaka 	mutex_exit(&hp->intr_mtx);
   1174      1.1    nonaka 
   1175      1.1    nonaka 	return status;
   1176      1.1    nonaka }
   1177      1.1    nonaka 
   1178      1.1    nonaka /*
   1179      1.1    nonaka  * Established by attachment driver at interrupt priority IPL_SDMMC.
   1180      1.1    nonaka  */
   1181      1.1    nonaka int
   1182      1.1    nonaka sdhc_intr(void *arg)
   1183      1.1    nonaka {
   1184      1.1    nonaka 	struct sdhc_softc *sc = (struct sdhc_softc *)arg;
   1185      1.1    nonaka 	struct sdhc_host *hp;
   1186      1.1    nonaka 	int host;
   1187      1.1    nonaka 	int done = 0;
   1188      1.1    nonaka 	uint16_t status;
   1189      1.1    nonaka 	uint16_t error;
   1190      1.1    nonaka 
   1191      1.1    nonaka 	/* We got an interrupt, but we don't know from which slot. */
   1192      1.1    nonaka 	for (host = 0; host < sc->sc_nhosts; host++) {
   1193      1.1    nonaka 		hp = sc->sc_host[host];
   1194      1.1    nonaka 		if (hp == NULL)
   1195      1.1    nonaka 			continue;
   1196      1.1    nonaka 
   1197      1.1    nonaka 		/* Find out which interrupts are pending. */
   1198      1.1    nonaka 		status = HREAD2(hp, SDHC_NINTR_STATUS);
   1199      1.1    nonaka 		if (!ISSET(status, SDHC_NINTR_STATUS_MASK))
   1200      1.1    nonaka 			continue; /* no interrupt for us */
   1201      1.1    nonaka 
   1202      1.1    nonaka 		/* Acknowledge the interrupts we are about to handle. */
   1203      1.1    nonaka 		HWRITE2(hp, SDHC_NINTR_STATUS, status);
   1204      1.1    nonaka 		DPRINTF(2,("%s: interrupt status=%x\n", HDEVNAME(hp),
   1205      1.1    nonaka 		    status));
   1206      1.1    nonaka 
   1207      1.1    nonaka 		if (!ISSET(status, SDHC_NINTR_STATUS_MASK))
   1208      1.1    nonaka 			continue;
   1209      1.1    nonaka 
   1210      1.1    nonaka 		/* Claim this interrupt. */
   1211      1.1    nonaka 		done = 1;
   1212      1.1    nonaka 
   1213      1.1    nonaka 		/*
   1214      1.1    nonaka 		 * Service error interrupts.
   1215      1.1    nonaka 		 */
   1216      1.1    nonaka 		if (ISSET(status, SDHC_ERROR_INTERRUPT)) {
   1217      1.1    nonaka 			/* Acknowledge error interrupts. */
   1218      1.1    nonaka 			error = HREAD2(hp, SDHC_EINTR_STATUS);
   1219      1.1    nonaka 			HWRITE2(hp, SDHC_EINTR_STATUS, error);
   1220      1.1    nonaka 			DPRINTF(2,("%s: error interrupt, status=%x\n",
   1221      1.1    nonaka 			    HDEVNAME(hp), error));
   1222      1.1    nonaka 
   1223      1.1    nonaka 			if (ISSET(error, SDHC_CMD_TIMEOUT_ERROR|
   1224      1.1    nonaka 			    SDHC_DATA_TIMEOUT_ERROR)) {
   1225      1.1    nonaka 				hp->intr_error_status |= error;
   1226      1.1    nonaka 				hp->intr_status |= status;
   1227      1.1    nonaka 				cv_broadcast(&hp->intr_cv);
   1228      1.1    nonaka 			}
   1229      1.1    nonaka 		}
   1230      1.1    nonaka 
   1231      1.1    nonaka 		/*
   1232      1.1    nonaka 		 * Wake up the sdmmc event thread to scan for cards.
   1233      1.1    nonaka 		 */
   1234      1.9      matt 		if (ISSET(status, SDHC_CARD_REMOVAL|SDHC_CARD_INSERTION)) {
   1235      1.1    nonaka 			sdmmc_needs_discover(hp->sdmmc);
   1236      1.9      matt #if 0
   1237      1.9      matt 			HCLR2(hp, SDHC_NINTR_STATUS_EN,
   1238      1.9      matt 			    status & (SDHC_CARD_REMOVAL|SDHC_CARD_INSERTION));
   1239      1.9      matt #endif
   1240      1.9      matt 		}
   1241      1.1    nonaka 
   1242      1.1    nonaka 		/*
   1243      1.1    nonaka 		 * Wake up the blocking process to service command
   1244      1.1    nonaka 		 * related interrupt(s).
   1245      1.1    nonaka 		 */
   1246      1.1    nonaka 		if (ISSET(status, SDHC_BUFFER_READ_READY|
   1247      1.1    nonaka 		    SDHC_BUFFER_WRITE_READY|SDHC_COMMAND_COMPLETE|
   1248      1.1    nonaka 		    SDHC_TRANSFER_COMPLETE|SDHC_DMA_INTERRUPT)) {
   1249      1.1    nonaka 			hp->intr_status |= status;
   1250      1.1    nonaka 			cv_broadcast(&hp->intr_cv);
   1251      1.1    nonaka 		}
   1252      1.1    nonaka 
   1253      1.1    nonaka 		/*
   1254      1.1    nonaka 		 * Service SD card interrupts.
   1255      1.1    nonaka 		 */
   1256      1.1    nonaka 		if (ISSET(status, SDHC_CARD_INTERRUPT)) {
   1257      1.1    nonaka 			DPRINTF(0,("%s: card interrupt\n", HDEVNAME(hp)));
   1258      1.1    nonaka 			HCLR2(hp, SDHC_NINTR_STATUS_EN, SDHC_CARD_INTERRUPT);
   1259      1.1    nonaka 			sdmmc_card_intr(hp->sdmmc);
   1260      1.1    nonaka 		}
   1261      1.1    nonaka 	}
   1262      1.1    nonaka 
   1263      1.1    nonaka 	return done;
   1264      1.1    nonaka }
   1265      1.1    nonaka 
   1266      1.1    nonaka #ifdef SDHC_DEBUG
   1267      1.1    nonaka void
   1268      1.1    nonaka sdhc_dump_regs(struct sdhc_host *hp)
   1269      1.1    nonaka {
   1270      1.1    nonaka 
   1271      1.1    nonaka 	printf("0x%02x PRESENT_STATE:    %x\n", SDHC_PRESENT_STATE,
   1272      1.1    nonaka 	    HREAD4(hp, SDHC_PRESENT_STATE));
   1273      1.1    nonaka 	printf("0x%02x POWER_CTL:        %x\n", SDHC_POWER_CTL,
   1274      1.1    nonaka 	    HREAD1(hp, SDHC_POWER_CTL));
   1275      1.1    nonaka 	printf("0x%02x NINTR_STATUS:     %x\n", SDHC_NINTR_STATUS,
   1276      1.1    nonaka 	    HREAD2(hp, SDHC_NINTR_STATUS));
   1277      1.1    nonaka 	printf("0x%02x EINTR_STATUS:     %x\n", SDHC_EINTR_STATUS,
   1278      1.1    nonaka 	    HREAD2(hp, SDHC_EINTR_STATUS));
   1279      1.1    nonaka 	printf("0x%02x NINTR_STATUS_EN:  %x\n", SDHC_NINTR_STATUS_EN,
   1280      1.1    nonaka 	    HREAD2(hp, SDHC_NINTR_STATUS_EN));
   1281      1.1    nonaka 	printf("0x%02x EINTR_STATUS_EN:  %x\n", SDHC_EINTR_STATUS_EN,
   1282      1.1    nonaka 	    HREAD2(hp, SDHC_EINTR_STATUS_EN));
   1283      1.1    nonaka 	printf("0x%02x NINTR_SIGNAL_EN:  %x\n", SDHC_NINTR_SIGNAL_EN,
   1284      1.1    nonaka 	    HREAD2(hp, SDHC_NINTR_SIGNAL_EN));
   1285      1.1    nonaka 	printf("0x%02x EINTR_SIGNAL_EN:  %x\n", SDHC_EINTR_SIGNAL_EN,
   1286      1.1    nonaka 	    HREAD2(hp, SDHC_EINTR_SIGNAL_EN));
   1287      1.1    nonaka 	printf("0x%02x CAPABILITIES:     %x\n", SDHC_CAPABILITIES,
   1288      1.1    nonaka 	    HREAD4(hp, SDHC_CAPABILITIES));
   1289      1.1    nonaka 	printf("0x%02x MAX_CAPABILITIES: %x\n", SDHC_MAX_CAPABILITIES,
   1290      1.1    nonaka 	    HREAD4(hp, SDHC_MAX_CAPABILITIES));
   1291      1.1    nonaka }
   1292      1.1    nonaka #endif
   1293