sdmmc_mem.c revision 1.54 1 1.54 nonaka /* $NetBSD: sdmmc_mem.c,v 1.54 2017/02/17 10:50:43 nonaka Exp $ */
2 1.1 nonaka /* $OpenBSD: sdmmc_mem.c,v 1.10 2009/01/09 10:55:22 jsg Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka /*-
21 1.18 nonaka * Copyright (C) 2007, 2008, 2009, 2010 NONAKA Kimihiro <nonaka (at) netbsd.org>
22 1.1 nonaka * All rights reserved.
23 1.1 nonaka *
24 1.1 nonaka * Redistribution and use in source and binary forms, with or without
25 1.1 nonaka * modification, are permitted provided that the following conditions
26 1.1 nonaka * are met:
27 1.1 nonaka * 1. Redistributions of source code must retain the above copyright
28 1.1 nonaka * notice, this list of conditions and the following disclaimer.
29 1.1 nonaka * 2. Redistributions in binary form must reproduce the above copyright
30 1.1 nonaka * notice, this list of conditions and the following disclaimer in the
31 1.1 nonaka * documentation and/or other materials provided with the distribution.
32 1.1 nonaka *
33 1.18 nonaka * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
34 1.18 nonaka * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
35 1.18 nonaka * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
36 1.18 nonaka * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
37 1.18 nonaka * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
38 1.18 nonaka * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
39 1.18 nonaka * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
40 1.18 nonaka * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
41 1.18 nonaka * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
42 1.18 nonaka * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
43 1.1 nonaka */
44 1.1 nonaka
45 1.1 nonaka /* Routines for SD/MMC memory cards. */
46 1.1 nonaka
47 1.1 nonaka #include <sys/cdefs.h>
48 1.54 nonaka __KERNEL_RCSID(0, "$NetBSD: sdmmc_mem.c,v 1.54 2017/02/17 10:50:43 nonaka Exp $");
49 1.20 matt
50 1.20 matt #ifdef _KERNEL_OPT
51 1.20 matt #include "opt_sdmmc.h"
52 1.20 matt #endif
53 1.1 nonaka
54 1.1 nonaka #include <sys/param.h>
55 1.1 nonaka #include <sys/kernel.h>
56 1.1 nonaka #include <sys/malloc.h>
57 1.1 nonaka #include <sys/systm.h>
58 1.1 nonaka #include <sys/device.h>
59 1.49 jmcneill #include <sys/bitops.h>
60 1.49 jmcneill #include <sys/evcnt.h>
61 1.1 nonaka
62 1.1 nonaka #include <dev/sdmmc/sdmmcchip.h>
63 1.1 nonaka #include <dev/sdmmc/sdmmcreg.h>
64 1.1 nonaka #include <dev/sdmmc/sdmmcvar.h>
65 1.1 nonaka
66 1.1 nonaka #ifdef SDMMC_DEBUG
67 1.1 nonaka #define DPRINTF(s) do { printf s; } while (/*CONSTCOND*/0)
68 1.1 nonaka #else
69 1.1 nonaka #define DPRINTF(s) do {} while (/*CONSTCOND*/0)
70 1.1 nonaka #endif
71 1.1 nonaka
72 1.26 jakllsch typedef struct { uint32_t _bits[512/32]; } __packed __aligned(4) sdmmc_bitfield512_t;
73 1.26 jakllsch
74 1.13 kiyohara static int sdmmc_mem_sd_init(struct sdmmc_softc *, struct sdmmc_function *);
75 1.13 kiyohara static int sdmmc_mem_mmc_init(struct sdmmc_softc *, struct sdmmc_function *);
76 1.4 nonaka static int sdmmc_mem_send_cid(struct sdmmc_softc *, sdmmc_response *);
77 1.4 nonaka static int sdmmc_mem_send_csd(struct sdmmc_softc *, struct sdmmc_function *,
78 1.4 nonaka sdmmc_response *);
79 1.4 nonaka static int sdmmc_mem_send_scr(struct sdmmc_softc *, struct sdmmc_function *,
80 1.31 nonaka uint32_t *scr);
81 1.4 nonaka static int sdmmc_mem_decode_scr(struct sdmmc_softc *, struct sdmmc_function *);
82 1.4 nonaka static int sdmmc_mem_send_cxd_data(struct sdmmc_softc *, int, void *, size_t);
83 1.4 nonaka static int sdmmc_set_bus_width(struct sdmmc_function *, int);
84 1.26 jakllsch static int sdmmc_mem_sd_switch(struct sdmmc_function *, int, int, int, sdmmc_bitfield512_t *);
85 1.4 nonaka static int sdmmc_mem_mmc_switch(struct sdmmc_function *, uint8_t, uint8_t,
86 1.4 nonaka uint8_t);
87 1.44 jmcneill static int sdmmc_mem_signal_voltage(struct sdmmc_softc *, int);
88 1.4 nonaka static int sdmmc_mem_spi_read_ocr(struct sdmmc_softc *, uint32_t, uint32_t *);
89 1.4 nonaka static int sdmmc_mem_single_read_block(struct sdmmc_function *, uint32_t,
90 1.4 nonaka u_char *, size_t);
91 1.4 nonaka static int sdmmc_mem_single_write_block(struct sdmmc_function *, uint32_t,
92 1.4 nonaka u_char *, size_t);
93 1.34 nonaka static int sdmmc_mem_single_segment_dma_read_block(struct sdmmc_function *,
94 1.34 nonaka uint32_t, u_char *, size_t);
95 1.34 nonaka static int sdmmc_mem_single_segment_dma_write_block(struct sdmmc_function *,
96 1.34 nonaka uint32_t, u_char *, size_t);
97 1.34 nonaka static int sdmmc_mem_read_block_subr(struct sdmmc_function *, bus_dmamap_t,
98 1.34 nonaka uint32_t, u_char *, size_t);
99 1.34 nonaka static int sdmmc_mem_write_block_subr(struct sdmmc_function *, bus_dmamap_t,
100 1.34 nonaka uint32_t, u_char *, size_t);
101 1.1 nonaka
102 1.39 jmcneill static const struct {
103 1.39 jmcneill const char *name;
104 1.39 jmcneill int v;
105 1.39 jmcneill int freq;
106 1.39 jmcneill } switch_group0_functions[] = {
107 1.39 jmcneill /* Default/SDR12 */
108 1.39 jmcneill { "Default/SDR12", 0, 25000 },
109 1.39 jmcneill
110 1.39 jmcneill /* High-Speed/SDR25 */
111 1.39 jmcneill { "High-Speed/SDR25", SMC_CAPS_SD_HIGHSPEED, 50000 },
112 1.39 jmcneill
113 1.39 jmcneill /* SDR50 */
114 1.39 jmcneill { "SDR50", SMC_CAPS_UHS_SDR50, 100000 },
115 1.39 jmcneill
116 1.39 jmcneill /* SDR104 */
117 1.39 jmcneill { "SDR104", SMC_CAPS_UHS_SDR104, 208000 },
118 1.39 jmcneill
119 1.39 jmcneill /* DDR50 */
120 1.39 jmcneill { "DDR50", SMC_CAPS_UHS_DDR50, 50000 },
121 1.39 jmcneill };
122 1.39 jmcneill
123 1.1 nonaka /*
124 1.1 nonaka * Initialize SD/MMC memory cards and memory in SDIO "combo" cards.
125 1.1 nonaka */
126 1.1 nonaka int
127 1.1 nonaka sdmmc_mem_enable(struct sdmmc_softc *sc)
128 1.1 nonaka {
129 1.1 nonaka uint32_t host_ocr;
130 1.1 nonaka uint32_t card_ocr;
131 1.35 jmcneill uint32_t new_ocr;
132 1.4 nonaka uint32_t ocr = 0;
133 1.1 nonaka int error;
134 1.1 nonaka
135 1.1 nonaka SDMMC_LOCK(sc);
136 1.1 nonaka
137 1.1 nonaka /* Set host mode to SD "combo" card or SD memory-only. */
138 1.41 jmcneill CLR(sc->sc_flags, SMF_UHS_MODE);
139 1.1 nonaka SET(sc->sc_flags, SMF_SD_MODE|SMF_MEM_MODE);
140 1.1 nonaka
141 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
142 1.4 nonaka sdmmc_spi_chip_initialize(sc->sc_spi_sct, sc->sc_sch);
143 1.4 nonaka
144 1.44 jmcneill /* Reset memory (*must* do that before CMD55 or CMD1). */
145 1.44 jmcneill sdmmc_go_idle_state(sc);
146 1.44 jmcneill
147 1.31 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
148 1.31 nonaka /* Check SD Ver.2 */
149 1.31 nonaka error = sdmmc_mem_send_if_cond(sc, 0x1aa, &card_ocr);
150 1.31 nonaka if (error == 0 && card_ocr == 0x1aa)
151 1.31 nonaka SET(ocr, MMC_OCR_HCS);
152 1.31 nonaka }
153 1.4 nonaka
154 1.1 nonaka /*
155 1.1 nonaka * Read the SD/MMC memory OCR value by issuing CMD55 followed
156 1.1 nonaka * by ACMD41 to read the OCR value from memory-only SD cards.
157 1.1 nonaka * MMC cards will not respond to CMD55 or ACMD41 and this is
158 1.1 nonaka * how we distinguish them from SD cards.
159 1.1 nonaka */
160 1.1 nonaka mmc_mode:
161 1.4 nonaka error = sdmmc_mem_send_op_cond(sc,
162 1.31 nonaka ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE) ? ocr : 0, &card_ocr);
163 1.1 nonaka if (error) {
164 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE) &&
165 1.1 nonaka !ISSET(sc->sc_flags, SMF_IO_MODE)) {
166 1.1 nonaka /* Not a SD card, switch to MMC mode. */
167 1.1 nonaka DPRINTF(("%s: switch to MMC mode\n", SDMMCDEVNAME(sc)));
168 1.1 nonaka CLR(sc->sc_flags, SMF_SD_MODE);
169 1.1 nonaka goto mmc_mode;
170 1.1 nonaka }
171 1.1 nonaka if (!ISSET(sc->sc_flags, SMF_SD_MODE)) {
172 1.1 nonaka DPRINTF(("%s: couldn't read memory OCR\n",
173 1.1 nonaka SDMMCDEVNAME(sc)));
174 1.1 nonaka goto out;
175 1.1 nonaka } else {
176 1.1 nonaka /* Not a "combo" card. */
177 1.1 nonaka CLR(sc->sc_flags, SMF_MEM_MODE);
178 1.1 nonaka error = 0;
179 1.1 nonaka goto out;
180 1.1 nonaka }
181 1.1 nonaka }
182 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
183 1.4 nonaka /* get card OCR */
184 1.4 nonaka error = sdmmc_mem_spi_read_ocr(sc, ocr, &card_ocr);
185 1.4 nonaka if (error) {
186 1.4 nonaka DPRINTF(("%s: couldn't read SPI memory OCR\n",
187 1.4 nonaka SDMMCDEVNAME(sc)));
188 1.4 nonaka goto out;
189 1.4 nonaka }
190 1.4 nonaka }
191 1.1 nonaka
192 1.1 nonaka /* Set the lowest voltage supported by the card and host. */
193 1.1 nonaka host_ocr = sdmmc_chip_host_ocr(sc->sc_sct, sc->sc_sch);
194 1.1 nonaka error = sdmmc_set_bus_power(sc, host_ocr, card_ocr);
195 1.1 nonaka if (error) {
196 1.1 nonaka DPRINTF(("%s: couldn't supply voltage requested by card\n",
197 1.1 nonaka SDMMCDEVNAME(sc)));
198 1.1 nonaka goto out;
199 1.1 nonaka }
200 1.31 nonaka
201 1.32 jmcneill DPRINTF(("%s: host_ocr 0x%08x\n", SDMMCDEVNAME(sc), host_ocr));
202 1.32 jmcneill DPRINTF(("%s: card_ocr 0x%08x\n", SDMMCDEVNAME(sc), card_ocr));
203 1.32 jmcneill
204 1.31 nonaka host_ocr &= card_ocr; /* only allow the common voltages */
205 1.31 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
206 1.46 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
207 1.51 tsutsui /* Tell the card(s) to enter the idle state (again). */
208 1.51 tsutsui sdmmc_go_idle_state(sc);
209 1.46 jmcneill /* Check SD Ver.2 */
210 1.46 jmcneill error = sdmmc_mem_send_if_cond(sc, 0x1aa, &card_ocr);
211 1.46 jmcneill if (error == 0 && card_ocr == 0x1aa)
212 1.46 jmcneill SET(ocr, MMC_OCR_HCS);
213 1.35 jmcneill
214 1.46 jmcneill if (sdmmc_chip_host_ocr(sc->sc_sct, sc->sc_sch) & MMC_OCR_S18A)
215 1.46 jmcneill SET(ocr, MMC_OCR_S18A);
216 1.46 jmcneill } else {
217 1.46 jmcneill SET(ocr, MMC_OCR_ACCESS_MODE_SECTOR);
218 1.46 jmcneill }
219 1.31 nonaka }
220 1.4 nonaka host_ocr |= ocr;
221 1.1 nonaka
222 1.1 nonaka /* Send the new OCR value until all cards are ready. */
223 1.35 jmcneill error = sdmmc_mem_send_op_cond(sc, host_ocr, &new_ocr);
224 1.1 nonaka if (error) {
225 1.1 nonaka DPRINTF(("%s: couldn't send memory OCR\n", SDMMCDEVNAME(sc)));
226 1.1 nonaka goto out;
227 1.1 nonaka }
228 1.1 nonaka
229 1.46 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE) && ISSET(new_ocr, MMC_OCR_S18A)) {
230 1.35 jmcneill /*
231 1.35 jmcneill * Card and host support low voltage mode, begin switch
232 1.35 jmcneill * sequence.
233 1.35 jmcneill */
234 1.35 jmcneill struct sdmmc_command cmd;
235 1.35 jmcneill memset(&cmd, 0, sizeof(cmd));
236 1.35 jmcneill cmd.c_arg = 0;
237 1.35 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1;
238 1.35 jmcneill cmd.c_opcode = SD_VOLTAGE_SWITCH;
239 1.43 jmcneill DPRINTF(("%s: switching card to 1.8V\n", SDMMCDEVNAME(sc)));
240 1.35 jmcneill error = sdmmc_mmc_command(sc, &cmd);
241 1.35 jmcneill if (error) {
242 1.35 jmcneill DPRINTF(("%s: voltage switch command failed\n",
243 1.35 jmcneill SDMMCDEVNAME(sc)));
244 1.35 jmcneill goto out;
245 1.35 jmcneill }
246 1.35 jmcneill
247 1.44 jmcneill error = sdmmc_mem_signal_voltage(sc, SDMMC_SIGNAL_VOLTAGE_180);
248 1.35 jmcneill if (error)
249 1.35 jmcneill goto out;
250 1.35 jmcneill
251 1.35 jmcneill SET(sc->sc_flags, SMF_UHS_MODE);
252 1.35 jmcneill }
253 1.35 jmcneill
254 1.1 nonaka out:
255 1.1 nonaka SDMMC_UNLOCK(sc);
256 1.1 nonaka
257 1.35 jmcneill if (error)
258 1.35 jmcneill printf("%s: %s failed with error %d\n", SDMMCDEVNAME(sc),
259 1.35 jmcneill __func__, error);
260 1.35 jmcneill
261 1.1 nonaka return error;
262 1.1 nonaka }
263 1.1 nonaka
264 1.44 jmcneill static int
265 1.44 jmcneill sdmmc_mem_signal_voltage(struct sdmmc_softc *sc, int signal_voltage)
266 1.44 jmcneill {
267 1.44 jmcneill int error;
268 1.44 jmcneill
269 1.44 jmcneill /*
270 1.44 jmcneill * Stop the clock
271 1.44 jmcneill */
272 1.44 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
273 1.44 jmcneill SDMMC_SDCLK_OFF, false);
274 1.44 jmcneill if (error)
275 1.44 jmcneill goto out;
276 1.44 jmcneill
277 1.44 jmcneill delay(1000);
278 1.44 jmcneill
279 1.44 jmcneill /*
280 1.44 jmcneill * Card switch command was successful, update host controller
281 1.44 jmcneill * signal voltage setting.
282 1.44 jmcneill */
283 1.44 jmcneill DPRINTF(("%s: switching host to %s\n", SDMMCDEVNAME(sc),
284 1.44 jmcneill signal_voltage == SDMMC_SIGNAL_VOLTAGE_180 ? "1.8V" : "3.3V"));
285 1.44 jmcneill error = sdmmc_chip_signal_voltage(sc->sc_sct,
286 1.44 jmcneill sc->sc_sch, signal_voltage);
287 1.44 jmcneill if (error)
288 1.44 jmcneill goto out;
289 1.44 jmcneill
290 1.44 jmcneill delay(5000);
291 1.44 jmcneill
292 1.44 jmcneill /*
293 1.44 jmcneill * Switch to SDR12 timing
294 1.44 jmcneill */
295 1.44 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, 25000,
296 1.44 jmcneill false);
297 1.44 jmcneill if (error)
298 1.44 jmcneill goto out;
299 1.44 jmcneill
300 1.44 jmcneill delay(1000);
301 1.44 jmcneill
302 1.44 jmcneill out:
303 1.44 jmcneill return error;
304 1.44 jmcneill }
305 1.44 jmcneill
306 1.1 nonaka /*
307 1.1 nonaka * Read the CSD and CID from all cards and assign each card a unique
308 1.1 nonaka * relative card address (RCA). CMD2 is ignored by SDIO-only cards.
309 1.1 nonaka */
310 1.1 nonaka void
311 1.1 nonaka sdmmc_mem_scan(struct sdmmc_softc *sc)
312 1.1 nonaka {
313 1.4 nonaka sdmmc_response resp;
314 1.1 nonaka struct sdmmc_function *sf;
315 1.1 nonaka uint16_t next_rca;
316 1.1 nonaka int error;
317 1.1 nonaka int retry;
318 1.1 nonaka
319 1.1 nonaka SDMMC_LOCK(sc);
320 1.1 nonaka
321 1.1 nonaka /*
322 1.1 nonaka * CMD2 is a broadcast command understood by SD cards and MMC
323 1.1 nonaka * cards. All cards begin to respond to the command, but back
324 1.1 nonaka * off if another card drives the CMD line to a different level.
325 1.1 nonaka * Only one card will get its entire response through. That
326 1.1 nonaka * card remains silent once it has been assigned a RCA.
327 1.1 nonaka */
328 1.1 nonaka for (retry = 0; retry < 100; retry++) {
329 1.4 nonaka error = sdmmc_mem_send_cid(sc, &resp);
330 1.4 nonaka if (error) {
331 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE) &&
332 1.4 nonaka error == ETIMEDOUT) {
333 1.4 nonaka /* No more cards there. */
334 1.4 nonaka break;
335 1.4 nonaka }
336 1.1 nonaka DPRINTF(("%s: couldn't read CID\n", SDMMCDEVNAME(sc)));
337 1.1 nonaka break;
338 1.1 nonaka }
339 1.1 nonaka
340 1.1 nonaka /* In MMC mode, find the next available RCA. */
341 1.1 nonaka next_rca = 1;
342 1.1 nonaka if (!ISSET(sc->sc_flags, SMF_SD_MODE)) {
343 1.1 nonaka SIMPLEQ_FOREACH(sf, &sc->sf_head, sf_list)
344 1.1 nonaka next_rca++;
345 1.1 nonaka }
346 1.1 nonaka
347 1.1 nonaka /* Allocate a sdmmc_function structure. */
348 1.1 nonaka sf = sdmmc_function_alloc(sc);
349 1.1 nonaka sf->rca = next_rca;
350 1.1 nonaka
351 1.1 nonaka /*
352 1.1 nonaka * Remember the CID returned in the CMD2 response for
353 1.1 nonaka * later decoding.
354 1.1 nonaka */
355 1.4 nonaka memcpy(sf->raw_cid, resp, sizeof(sf->raw_cid));
356 1.1 nonaka
357 1.1 nonaka /*
358 1.1 nonaka * Silence the card by assigning it a unique RCA, or
359 1.1 nonaka * querying it for its RCA in the case of SD.
360 1.1 nonaka */
361 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
362 1.4 nonaka if (sdmmc_set_relative_addr(sc, sf) != 0) {
363 1.4 nonaka aprint_error_dev(sc->sc_dev,
364 1.4 nonaka "couldn't set mem RCA\n");
365 1.4 nonaka sdmmc_function_free(sf);
366 1.4 nonaka break;
367 1.4 nonaka }
368 1.1 nonaka }
369 1.1 nonaka
370 1.1 nonaka /*
371 1.1 nonaka * If this is a memory-only card, the card responding
372 1.1 nonaka * first becomes an alias for SDIO function 0.
373 1.1 nonaka */
374 1.1 nonaka if (sc->sc_fn0 == NULL)
375 1.1 nonaka sc->sc_fn0 = sf;
376 1.1 nonaka
377 1.1 nonaka SIMPLEQ_INSERT_TAIL(&sc->sf_head, sf, sf_list);
378 1.4 nonaka
379 1.4 nonaka /* only one function in SPI mode */
380 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
381 1.4 nonaka break;
382 1.1 nonaka }
383 1.1 nonaka
384 1.13 kiyohara if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
385 1.13 kiyohara /* Go to Data Transfer Mode, if possible. */
386 1.13 kiyohara sdmmc_chip_bus_rod(sc->sc_sct, sc->sc_sch, 0);
387 1.13 kiyohara
388 1.1 nonaka /*
389 1.1 nonaka * All cards are either inactive or awaiting further commands.
390 1.1 nonaka * Read the CSDs and decode the raw CID for each card.
391 1.1 nonaka */
392 1.1 nonaka SIMPLEQ_FOREACH(sf, &sc->sf_head, sf_list) {
393 1.4 nonaka error = sdmmc_mem_send_csd(sc, sf, &resp);
394 1.4 nonaka if (error) {
395 1.1 nonaka SET(sf->flags, SFF_ERROR);
396 1.1 nonaka continue;
397 1.1 nonaka }
398 1.1 nonaka
399 1.4 nonaka if (sdmmc_decode_csd(sc, resp, sf) != 0 ||
400 1.1 nonaka sdmmc_decode_cid(sc, sf->raw_cid, sf) != 0) {
401 1.1 nonaka SET(sf->flags, SFF_ERROR);
402 1.1 nonaka continue;
403 1.1 nonaka }
404 1.1 nonaka
405 1.1 nonaka #ifdef SDMMC_DEBUG
406 1.1 nonaka printf("%s: CID: ", SDMMCDEVNAME(sc));
407 1.1 nonaka sdmmc_print_cid(&sf->cid);
408 1.1 nonaka #endif
409 1.1 nonaka }
410 1.1 nonaka
411 1.1 nonaka SDMMC_UNLOCK(sc);
412 1.1 nonaka }
413 1.1 nonaka
414 1.1 nonaka int
415 1.1 nonaka sdmmc_decode_csd(struct sdmmc_softc *sc, sdmmc_response resp,
416 1.1 nonaka struct sdmmc_function *sf)
417 1.1 nonaka {
418 1.1 nonaka /* TRAN_SPEED(2:0): transfer rate exponent */
419 1.1 nonaka static const int speed_exponent[8] = {
420 1.1 nonaka 100 * 1, /* 100 Kbits/s */
421 1.1 nonaka 1 * 1000, /* 1 Mbits/s */
422 1.1 nonaka 10 * 1000, /* 10 Mbits/s */
423 1.1 nonaka 100 * 1000, /* 100 Mbits/s */
424 1.1 nonaka 0,
425 1.1 nonaka 0,
426 1.1 nonaka 0,
427 1.1 nonaka 0,
428 1.1 nonaka };
429 1.1 nonaka /* TRAN_SPEED(6:3): time mantissa */
430 1.1 nonaka static const int speed_mantissa[16] = {
431 1.1 nonaka 0, 10, 12, 13, 15, 20, 25, 30, 35, 40, 45, 50, 55, 60, 70, 80,
432 1.1 nonaka };
433 1.1 nonaka struct sdmmc_csd *csd = &sf->csd;
434 1.1 nonaka int e, m;
435 1.1 nonaka
436 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
437 1.1 nonaka /*
438 1.1 nonaka * CSD version 1.0 corresponds to SD system
439 1.1 nonaka * specification version 1.0 - 1.10. (SanDisk, 3.5.3)
440 1.1 nonaka */
441 1.1 nonaka csd->csdver = SD_CSD_CSDVER(resp);
442 1.1 nonaka switch (csd->csdver) {
443 1.1 nonaka case SD_CSD_CSDVER_2_0:
444 1.1 nonaka DPRINTF(("%s: SD Ver.2.0\n", SDMMCDEVNAME(sc)));
445 1.2 nonaka SET(sf->flags, SFF_SDHC);
446 1.1 nonaka csd->capacity = SD_CSD_V2_CAPACITY(resp);
447 1.1 nonaka csd->read_bl_len = SD_CSD_V2_BL_LEN;
448 1.1 nonaka break;
449 1.1 nonaka
450 1.1 nonaka case SD_CSD_CSDVER_1_0:
451 1.1 nonaka DPRINTF(("%s: SD Ver.1.0\n", SDMMCDEVNAME(sc)));
452 1.1 nonaka csd->capacity = SD_CSD_CAPACITY(resp);
453 1.1 nonaka csd->read_bl_len = SD_CSD_READ_BL_LEN(resp);
454 1.1 nonaka break;
455 1.1 nonaka
456 1.1 nonaka default:
457 1.1 nonaka aprint_error_dev(sc->sc_dev,
458 1.1 nonaka "unknown SD CSD structure version 0x%x\n",
459 1.1 nonaka csd->csdver);
460 1.1 nonaka return 1;
461 1.1 nonaka }
462 1.1 nonaka
463 1.1 nonaka csd->mmcver = SD_CSD_MMCVER(resp);
464 1.1 nonaka csd->write_bl_len = SD_CSD_WRITE_BL_LEN(resp);
465 1.1 nonaka csd->r2w_factor = SD_CSD_R2W_FACTOR(resp);
466 1.1 nonaka e = SD_CSD_SPEED_EXP(resp);
467 1.1 nonaka m = SD_CSD_SPEED_MANT(resp);
468 1.1 nonaka csd->tran_speed = speed_exponent[e] * speed_mantissa[m] / 10;
469 1.25 jakllsch csd->ccc = SD_CSD_CCC(resp);
470 1.1 nonaka } else {
471 1.1 nonaka csd->csdver = MMC_CSD_CSDVER(resp);
472 1.16 nonaka if (csd->csdver == MMC_CSD_CSDVER_1_0) {
473 1.1 nonaka aprint_error_dev(sc->sc_dev,
474 1.1 nonaka "unknown MMC CSD structure version 0x%x\n",
475 1.1 nonaka csd->csdver);
476 1.1 nonaka return 1;
477 1.1 nonaka }
478 1.1 nonaka
479 1.1 nonaka csd->mmcver = MMC_CSD_MMCVER(resp);
480 1.1 nonaka csd->capacity = MMC_CSD_CAPACITY(resp);
481 1.1 nonaka csd->read_bl_len = MMC_CSD_READ_BL_LEN(resp);
482 1.1 nonaka csd->write_bl_len = MMC_CSD_WRITE_BL_LEN(resp);
483 1.1 nonaka csd->r2w_factor = MMC_CSD_R2W_FACTOR(resp);
484 1.1 nonaka e = MMC_CSD_TRAN_SPEED_EXP(resp);
485 1.1 nonaka m = MMC_CSD_TRAN_SPEED_MANT(resp);
486 1.1 nonaka csd->tran_speed = speed_exponent[e] * speed_mantissa[m] / 10;
487 1.1 nonaka }
488 1.3 nonaka if ((1 << csd->read_bl_len) > SDMMC_SECTOR_SIZE)
489 1.3 nonaka csd->capacity *= (1 << csd->read_bl_len) / SDMMC_SECTOR_SIZE;
490 1.1 nonaka
491 1.1 nonaka #ifdef SDMMC_DUMP_CSD
492 1.1 nonaka sdmmc_print_csd(resp, csd);
493 1.1 nonaka #endif
494 1.1 nonaka
495 1.1 nonaka return 0;
496 1.1 nonaka }
497 1.1 nonaka
498 1.1 nonaka int
499 1.1 nonaka sdmmc_decode_cid(struct sdmmc_softc *sc, sdmmc_response resp,
500 1.1 nonaka struct sdmmc_function *sf)
501 1.1 nonaka {
502 1.1 nonaka struct sdmmc_cid *cid = &sf->cid;
503 1.1 nonaka
504 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
505 1.1 nonaka cid->mid = SD_CID_MID(resp);
506 1.1 nonaka cid->oid = SD_CID_OID(resp);
507 1.1 nonaka SD_CID_PNM_CPY(resp, cid->pnm);
508 1.1 nonaka cid->rev = SD_CID_REV(resp);
509 1.1 nonaka cid->psn = SD_CID_PSN(resp);
510 1.1 nonaka cid->mdt = SD_CID_MDT(resp);
511 1.1 nonaka } else {
512 1.1 nonaka switch(sf->csd.mmcver) {
513 1.1 nonaka case MMC_CSD_MMCVER_1_0:
514 1.1 nonaka case MMC_CSD_MMCVER_1_4:
515 1.1 nonaka cid->mid = MMC_CID_MID_V1(resp);
516 1.1 nonaka MMC_CID_PNM_V1_CPY(resp, cid->pnm);
517 1.1 nonaka cid->rev = MMC_CID_REV_V1(resp);
518 1.1 nonaka cid->psn = MMC_CID_PSN_V1(resp);
519 1.1 nonaka cid->mdt = MMC_CID_MDT_V1(resp);
520 1.1 nonaka break;
521 1.1 nonaka case MMC_CSD_MMCVER_2_0:
522 1.1 nonaka case MMC_CSD_MMCVER_3_1:
523 1.1 nonaka case MMC_CSD_MMCVER_4_0:
524 1.1 nonaka cid->mid = MMC_CID_MID_V2(resp);
525 1.1 nonaka cid->oid = MMC_CID_OID_V2(resp);
526 1.1 nonaka MMC_CID_PNM_V2_CPY(resp, cid->pnm);
527 1.1 nonaka cid->psn = MMC_CID_PSN_V2(resp);
528 1.1 nonaka break;
529 1.1 nonaka default:
530 1.1 nonaka aprint_error_dev(sc->sc_dev, "unknown MMC version %d\n",
531 1.1 nonaka sf->csd.mmcver);
532 1.1 nonaka return 1;
533 1.1 nonaka }
534 1.1 nonaka }
535 1.1 nonaka return 0;
536 1.1 nonaka }
537 1.1 nonaka
538 1.1 nonaka void
539 1.1 nonaka sdmmc_print_cid(struct sdmmc_cid *cid)
540 1.1 nonaka {
541 1.1 nonaka
542 1.1 nonaka printf("mid=0x%02x oid=0x%04x pnm=\"%s\" rev=0x%02x psn=0x%08x"
543 1.1 nonaka " mdt=%03x\n", cid->mid, cid->oid, cid->pnm, cid->rev, cid->psn,
544 1.1 nonaka cid->mdt);
545 1.1 nonaka }
546 1.1 nonaka
547 1.1 nonaka #ifdef SDMMC_DUMP_CSD
548 1.4 nonaka void
549 1.1 nonaka sdmmc_print_csd(sdmmc_response resp, struct sdmmc_csd *csd)
550 1.1 nonaka {
551 1.1 nonaka
552 1.1 nonaka printf("csdver = %d\n", csd->csdver);
553 1.1 nonaka printf("mmcver = %d\n", csd->mmcver);
554 1.15 nonaka printf("capacity = 0x%08x\n", csd->capacity);
555 1.1 nonaka printf("read_bl_len = %d\n", csd->read_bl_len);
556 1.24 kiyohara printf("write_bl_len = %d\n", csd->write_bl_len);
557 1.1 nonaka printf("r2w_factor = %d\n", csd->r2w_factor);
558 1.1 nonaka printf("tran_speed = %d\n", csd->tran_speed);
559 1.15 nonaka printf("ccc = 0x%x\n", csd->ccc);
560 1.1 nonaka }
561 1.1 nonaka #endif
562 1.1 nonaka
563 1.1 nonaka /*
564 1.1 nonaka * Initialize a SD/MMC memory card.
565 1.1 nonaka */
566 1.1 nonaka int
567 1.1 nonaka sdmmc_mem_init(struct sdmmc_softc *sc, struct sdmmc_function *sf)
568 1.1 nonaka {
569 1.13 kiyohara int error = 0;
570 1.1 nonaka
571 1.1 nonaka SDMMC_LOCK(sc);
572 1.1 nonaka
573 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
574 1.4 nonaka error = sdmmc_select_card(sc, sf);
575 1.4 nonaka if (error)
576 1.4 nonaka goto out;
577 1.4 nonaka }
578 1.1 nonaka
579 1.31 nonaka error = sdmmc_mem_set_blocklen(sc, sf, SDMMC_SECTOR_SIZE);
580 1.31 nonaka if (error)
581 1.31 nonaka goto out;
582 1.1 nonaka
583 1.13 kiyohara if (ISSET(sc->sc_flags, SMF_SD_MODE))
584 1.13 kiyohara error = sdmmc_mem_sd_init(sc, sf);
585 1.13 kiyohara else
586 1.13 kiyohara error = sdmmc_mem_mmc_init(sc, sf);
587 1.4 nonaka
588 1.1 nonaka out:
589 1.1 nonaka SDMMC_UNLOCK(sc);
590 1.1 nonaka
591 1.1 nonaka return error;
592 1.1 nonaka }
593 1.1 nonaka
594 1.1 nonaka /*
595 1.1 nonaka * Get or set the card's memory OCR value (SD or MMC).
596 1.1 nonaka */
597 1.4 nonaka int
598 1.1 nonaka sdmmc_mem_send_op_cond(struct sdmmc_softc *sc, uint32_t ocr, uint32_t *ocrp)
599 1.1 nonaka {
600 1.1 nonaka struct sdmmc_command cmd;
601 1.1 nonaka int error;
602 1.1 nonaka int retry;
603 1.1 nonaka
604 1.1 nonaka /* Don't lock */
605 1.1 nonaka
606 1.32 jmcneill DPRINTF(("%s: sdmmc_mem_send_op_cond: ocr=%#x\n",
607 1.32 jmcneill SDMMCDEVNAME(sc), ocr));
608 1.32 jmcneill
609 1.1 nonaka /*
610 1.1 nonaka * If we change the OCR value, retry the command until the OCR
611 1.1 nonaka * we receive in response has the "CARD BUSY" bit set, meaning
612 1.1 nonaka * that all cards are ready for identification.
613 1.1 nonaka */
614 1.1 nonaka for (retry = 0; retry < 100; retry++) {
615 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
616 1.4 nonaka cmd.c_arg = !ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE) ?
617 1.4 nonaka ocr : (ocr & MMC_OCR_HCS);
618 1.50 mlelstv cmd.c_flags = SCF_CMD_BCR | SCF_RSP_R3 | SCF_RSP_SPI_R1
619 1.50 mlelstv | SCF_TOUT_OK;
620 1.1 nonaka
621 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
622 1.1 nonaka cmd.c_opcode = SD_APP_OP_COND;
623 1.4 nonaka error = sdmmc_app_command(sc, NULL, &cmd);
624 1.1 nonaka } else {
625 1.1 nonaka cmd.c_opcode = MMC_SEND_OP_COND;
626 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
627 1.1 nonaka }
628 1.1 nonaka if (error)
629 1.1 nonaka break;
630 1.4 nonaka
631 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
632 1.4 nonaka if (!ISSET(MMC_SPI_R1(cmd.c_resp), R1_SPI_IDLE))
633 1.4 nonaka break;
634 1.4 nonaka } else {
635 1.4 nonaka if (ISSET(MMC_R3(cmd.c_resp), MMC_OCR_MEM_READY) ||
636 1.4 nonaka ocr == 0)
637 1.4 nonaka break;
638 1.4 nonaka }
639 1.1 nonaka
640 1.1 nonaka error = ETIMEDOUT;
641 1.1 nonaka sdmmc_delay(10000);
642 1.1 nonaka }
643 1.4 nonaka if (error == 0 &&
644 1.4 nonaka ocrp != NULL &&
645 1.4 nonaka !ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
646 1.1 nonaka *ocrp = MMC_R3(cmd.c_resp);
647 1.4 nonaka DPRINTF(("%s: sdmmc_mem_send_op_cond: error=%d, ocr=%#x\n",
648 1.4 nonaka SDMMCDEVNAME(sc), error, MMC_R3(cmd.c_resp)));
649 1.1 nonaka return error;
650 1.1 nonaka }
651 1.1 nonaka
652 1.4 nonaka int
653 1.1 nonaka sdmmc_mem_send_if_cond(struct sdmmc_softc *sc, uint32_t ocr, uint32_t *ocrp)
654 1.1 nonaka {
655 1.1 nonaka struct sdmmc_command cmd;
656 1.1 nonaka int error;
657 1.1 nonaka
658 1.1 nonaka /* Don't lock */
659 1.1 nonaka
660 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
661 1.1 nonaka cmd.c_arg = ocr;
662 1.4 nonaka cmd.c_flags = SCF_CMD_BCR | SCF_RSP_R7 | SCF_RSP_SPI_R7;
663 1.1 nonaka cmd.c_opcode = SD_SEND_IF_COND;
664 1.1 nonaka
665 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
666 1.4 nonaka if (error == 0 && ocrp != NULL) {
667 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
668 1.4 nonaka *ocrp = MMC_SPI_R7(cmd.c_resp);
669 1.4 nonaka } else {
670 1.4 nonaka *ocrp = MMC_R7(cmd.c_resp);
671 1.4 nonaka }
672 1.4 nonaka DPRINTF(("%s: sdmmc_mem_send_if_cond: error=%d, ocr=%#x\n",
673 1.4 nonaka SDMMCDEVNAME(sc), error, *ocrp));
674 1.4 nonaka }
675 1.1 nonaka return error;
676 1.1 nonaka }
677 1.1 nonaka
678 1.1 nonaka /*
679 1.1 nonaka * Set the read block length appropriately for this card, according to
680 1.1 nonaka * the card CSD register value.
681 1.1 nonaka */
682 1.4 nonaka int
683 1.31 nonaka sdmmc_mem_set_blocklen(struct sdmmc_softc *sc, struct sdmmc_function *sf,
684 1.31 nonaka int block_len)
685 1.1 nonaka {
686 1.1 nonaka struct sdmmc_command cmd;
687 1.1 nonaka int error;
688 1.1 nonaka
689 1.1 nonaka /* Don't lock */
690 1.1 nonaka
691 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
692 1.1 nonaka cmd.c_opcode = MMC_SET_BLOCKLEN;
693 1.31 nonaka cmd.c_arg = block_len;
694 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R1;
695 1.1 nonaka
696 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
697 1.1 nonaka
698 1.1 nonaka DPRINTF(("%s: sdmmc_mem_set_blocklen: read_bl_len=%d sector_size=%d\n",
699 1.31 nonaka SDMMCDEVNAME(sc), 1 << sf->csd.read_bl_len, block_len));
700 1.1 nonaka
701 1.1 nonaka return error;
702 1.1 nonaka }
703 1.1 nonaka
704 1.26 jakllsch /* make 512-bit BE quantity __bitfield()-compatible */
705 1.26 jakllsch static void
706 1.26 jakllsch sdmmc_be512_to_bitfield512(sdmmc_bitfield512_t *buf) {
707 1.26 jakllsch size_t i;
708 1.26 jakllsch uint32_t tmp0, tmp1;
709 1.26 jakllsch const size_t bitswords = __arraycount(buf->_bits);
710 1.26 jakllsch for (i = 0; i < bitswords/2; i++) {
711 1.26 jakllsch tmp0 = buf->_bits[i];
712 1.26 jakllsch tmp1 = buf->_bits[bitswords - 1 - i];
713 1.26 jakllsch buf->_bits[i] = be32toh(tmp1);
714 1.26 jakllsch buf->_bits[bitswords - 1 - i] = be32toh(tmp0);
715 1.26 jakllsch }
716 1.26 jakllsch }
717 1.26 jakllsch
718 1.1 nonaka static int
719 1.39 jmcneill sdmmc_mem_select_transfer_mode(struct sdmmc_softc *sc, int support_func)
720 1.39 jmcneill {
721 1.39 jmcneill if (ISSET(sc->sc_flags, SMF_UHS_MODE)) {
722 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_UHS_SDR104) &&
723 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_SDR104)) {
724 1.39 jmcneill return SD_ACCESS_MODE_SDR104;
725 1.39 jmcneill }
726 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_UHS_DDR50) &&
727 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_DDR50)) {
728 1.39 jmcneill return SD_ACCESS_MODE_DDR50;
729 1.39 jmcneill }
730 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_UHS_SDR50) &&
731 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_SDR50)) {
732 1.39 jmcneill return SD_ACCESS_MODE_SDR50;
733 1.39 jmcneill }
734 1.39 jmcneill }
735 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_SD_HIGHSPEED) &&
736 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_SDR25)) {
737 1.39 jmcneill return SD_ACCESS_MODE_SDR25;
738 1.39 jmcneill }
739 1.39 jmcneill return SD_ACCESS_MODE_SDR12;
740 1.39 jmcneill }
741 1.39 jmcneill
742 1.39 jmcneill static int
743 1.45 jmcneill sdmmc_mem_execute_tuning(struct sdmmc_softc *sc, struct sdmmc_function *sf)
744 1.45 jmcneill {
745 1.45 jmcneill int timing = -1;
746 1.45 jmcneill
747 1.45 jmcneill if (!ISSET(sc->sc_flags, SMF_UHS_MODE))
748 1.45 jmcneill return 0;
749 1.45 jmcneill
750 1.45 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
751 1.45 jmcneill if (!ISSET(sc->sc_flags, SMF_UHS_MODE))
752 1.45 jmcneill return 0;
753 1.45 jmcneill
754 1.45 jmcneill switch (sf->csd.tran_speed) {
755 1.45 jmcneill case 100000:
756 1.45 jmcneill timing = SDMMC_TIMING_UHS_SDR50;
757 1.45 jmcneill break;
758 1.45 jmcneill case 208000:
759 1.45 jmcneill timing = SDMMC_TIMING_UHS_SDR104;
760 1.45 jmcneill break;
761 1.45 jmcneill default:
762 1.45 jmcneill return 0;
763 1.45 jmcneill }
764 1.45 jmcneill } else {
765 1.45 jmcneill switch (sf->csd.tran_speed) {
766 1.45 jmcneill case 200000:
767 1.45 jmcneill timing = SDMMC_TIMING_MMC_HS200;
768 1.45 jmcneill break;
769 1.45 jmcneill default:
770 1.45 jmcneill return 0;
771 1.45 jmcneill }
772 1.45 jmcneill }
773 1.45 jmcneill
774 1.45 jmcneill DPRINTF(("%s: execute tuning for timing %d\n", SDMMCDEVNAME(sc),
775 1.45 jmcneill timing));
776 1.45 jmcneill
777 1.45 jmcneill return sdmmc_chip_execute_tuning(sc->sc_sct, sc->sc_sch, timing);
778 1.45 jmcneill }
779 1.45 jmcneill
780 1.45 jmcneill static int
781 1.13 kiyohara sdmmc_mem_sd_init(struct sdmmc_softc *sc, struct sdmmc_function *sf)
782 1.13 kiyohara {
783 1.39 jmcneill int support_func, best_func, bus_clock, error, i;
784 1.26 jakllsch sdmmc_bitfield512_t status; /* Switch Function Status */
785 1.39 jmcneill bool ddr = false;
786 1.13 kiyohara
787 1.31 nonaka /* change bus clock */
788 1.31 nonaka bus_clock = min(sc->sc_busclk, sf->csd.tran_speed);
789 1.39 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, bus_clock, false);
790 1.31 nonaka if (error) {
791 1.31 nonaka aprint_error_dev(sc->sc_dev, "can't change bus clock\n");
792 1.31 nonaka return error;
793 1.31 nonaka }
794 1.31 nonaka
795 1.13 kiyohara error = sdmmc_mem_send_scr(sc, sf, sf->raw_scr);
796 1.13 kiyohara if (error) {
797 1.13 kiyohara aprint_error_dev(sc->sc_dev, "SD_SEND_SCR send failed.\n");
798 1.13 kiyohara return error;
799 1.13 kiyohara }
800 1.13 kiyohara error = sdmmc_mem_decode_scr(sc, sf);
801 1.13 kiyohara if (error)
802 1.13 kiyohara return error;
803 1.13 kiyohara
804 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_4BIT_MODE) &&
805 1.13 kiyohara ISSET(sf->scr.bus_width, SCR_SD_BUS_WIDTHS_4BIT)) {
806 1.15 nonaka DPRINTF(("%s: change bus width\n", SDMMCDEVNAME(sc)));
807 1.13 kiyohara error = sdmmc_set_bus_width(sf, 4);
808 1.13 kiyohara if (error) {
809 1.13 kiyohara aprint_error_dev(sc->sc_dev,
810 1.13 kiyohara "can't change bus width (%d bit)\n", 4);
811 1.13 kiyohara return error;
812 1.13 kiyohara }
813 1.13 kiyohara sf->width = 4;
814 1.15 nonaka }
815 1.13 kiyohara
816 1.39 jmcneill best_func = 0;
817 1.13 kiyohara if (sf->scr.sd_spec >= SCR_SD_SPEC_VER_1_10 &&
818 1.13 kiyohara ISSET(sf->csd.ccc, SD_CSD_CCC_SWITCH)) {
819 1.15 nonaka DPRINTF(("%s: switch func mode 0\n", SDMMCDEVNAME(sc)));
820 1.26 jakllsch error = sdmmc_mem_sd_switch(sf, 0, 1, 0, &status);
821 1.13 kiyohara if (error) {
822 1.13 kiyohara aprint_error_dev(sc->sc_dev,
823 1.13 kiyohara "switch func mode 0 failed\n");
824 1.13 kiyohara return error;
825 1.13 kiyohara }
826 1.13 kiyohara
827 1.26 jakllsch support_func = SFUNC_STATUS_GROUP(&status, 1);
828 1.39 jmcneill
829 1.44 jmcneill if (!ISSET(sc->sc_flags, SMF_UHS_MODE) && support_func & 0x1c) {
830 1.44 jmcneill /* XXX UHS-I card started in 1.8V mode, switch now */
831 1.44 jmcneill error = sdmmc_mem_signal_voltage(sc,
832 1.44 jmcneill SDMMC_SIGNAL_VOLTAGE_180);
833 1.44 jmcneill if (error) {
834 1.44 jmcneill aprint_error_dev(sc->sc_dev,
835 1.44 jmcneill "failed to recover UHS card\n");
836 1.44 jmcneill return error;
837 1.44 jmcneill }
838 1.44 jmcneill SET(sc->sc_flags, SMF_UHS_MODE);
839 1.44 jmcneill }
840 1.44 jmcneill
841 1.39 jmcneill for (i = 0; i < __arraycount(switch_group0_functions); i++) {
842 1.39 jmcneill if (!(support_func & (1 << i)))
843 1.13 kiyohara continue;
844 1.39 jmcneill DPRINTF(("%s: card supports mode %s\n",
845 1.39 jmcneill SDMMCDEVNAME(sc),
846 1.39 jmcneill switch_group0_functions[i].name));
847 1.13 kiyohara }
848 1.39 jmcneill
849 1.39 jmcneill best_func = sdmmc_mem_select_transfer_mode(sc, support_func);
850 1.39 jmcneill
851 1.39 jmcneill DPRINTF(("%s: using mode %s\n", SDMMCDEVNAME(sc),
852 1.39 jmcneill switch_group0_functions[best_func].name));
853 1.39 jmcneill
854 1.39 jmcneill if (best_func != 0) {
855 1.15 nonaka DPRINTF(("%s: switch func mode 1(func=%d)\n",
856 1.15 nonaka SDMMCDEVNAME(sc), best_func));
857 1.13 kiyohara error =
858 1.26 jakllsch sdmmc_mem_sd_switch(sf, 1, 1, best_func, &status);
859 1.13 kiyohara if (error) {
860 1.13 kiyohara aprint_error_dev(sc->sc_dev,
861 1.13 kiyohara "switch func mode 1 failed:"
862 1.13 kiyohara " group 1 function %d(0x%2x)\n",
863 1.13 kiyohara best_func, support_func);
864 1.13 kiyohara return error;
865 1.13 kiyohara }
866 1.13 kiyohara sf->csd.tran_speed =
867 1.13 kiyohara switch_group0_functions[best_func].freq;
868 1.13 kiyohara
869 1.39 jmcneill if (best_func == SD_ACCESS_MODE_DDR50)
870 1.39 jmcneill ddr = true;
871 1.39 jmcneill
872 1.23 matt /* Wait 400KHz x 8 clock (2.5us * 8 + slop) */
873 1.23 matt delay(25);
874 1.15 nonaka }
875 1.15 nonaka }
876 1.13 kiyohara
877 1.31 nonaka /* update bus clock */
878 1.15 nonaka if (sc->sc_busclk > sf->csd.tran_speed)
879 1.15 nonaka sc->sc_busclk = sf->csd.tran_speed;
880 1.39 jmcneill if (sc->sc_busclk == bus_clock && sc->sc_busddr == ddr)
881 1.31 nonaka return 0;
882 1.31 nonaka
883 1.31 nonaka /* change bus clock */
884 1.39 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, sc->sc_busclk,
885 1.39 jmcneill ddr);
886 1.15 nonaka if (error) {
887 1.15 nonaka aprint_error_dev(sc->sc_dev, "can't change bus clock\n");
888 1.15 nonaka return error;
889 1.13 kiyohara }
890 1.13 kiyohara
891 1.39 jmcneill sc->sc_transfer_mode = switch_group0_functions[best_func].name;
892 1.39 jmcneill sc->sc_busddr = ddr;
893 1.39 jmcneill
894 1.45 jmcneill /* execute tuning (UHS) */
895 1.45 jmcneill error = sdmmc_mem_execute_tuning(sc, sf);
896 1.45 jmcneill if (error) {
897 1.45 jmcneill aprint_error_dev(sc->sc_dev, "can't execute SD tuning\n");
898 1.45 jmcneill return error;
899 1.45 jmcneill }
900 1.45 jmcneill
901 1.13 kiyohara return 0;
902 1.13 kiyohara }
903 1.13 kiyohara
904 1.13 kiyohara static int
905 1.13 kiyohara sdmmc_mem_mmc_init(struct sdmmc_softc *sc, struct sdmmc_function *sf)
906 1.13 kiyohara {
907 1.31 nonaka int width, value, hs_timing, bus_clock, error;
908 1.52 nonaka uint8_t ext_csd[512];
909 1.32 jmcneill uint32_t sectors = 0;
910 1.54 nonaka bool ddr = false;
911 1.39 jmcneill
912 1.39 jmcneill sc->sc_transfer_mode = NULL;
913 1.13 kiyohara
914 1.31 nonaka /* change bus clock */
915 1.31 nonaka bus_clock = min(sc->sc_busclk, sf->csd.tran_speed);
916 1.39 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, bus_clock, false);
917 1.31 nonaka if (error) {
918 1.31 nonaka aprint_error_dev(sc->sc_dev, "can't change bus clock\n");
919 1.31 nonaka return error;
920 1.31 nonaka }
921 1.31 nonaka
922 1.13 kiyohara if (sf->csd.mmcver >= MMC_CSD_MMCVER_4_0) {
923 1.13 kiyohara error = sdmmc_mem_send_cxd_data(sc,
924 1.13 kiyohara MMC_SEND_EXT_CSD, ext_csd, sizeof(ext_csd));
925 1.13 kiyohara if (error) {
926 1.31 nonaka aprint_error_dev(sc->sc_dev,
927 1.31 nonaka "can't read EXT_CSD (error=%d)\n", error);
928 1.13 kiyohara return error;
929 1.13 kiyohara }
930 1.17 nonaka if ((sf->csd.csdver == MMC_CSD_CSDVER_EXT_CSD) &&
931 1.16 nonaka (ext_csd[EXT_CSD_STRUCTURE] > EXT_CSD_STRUCTURE_VER_1_2)) {
932 1.13 kiyohara aprint_error_dev(sc->sc_dev,
933 1.16 nonaka "unrecognised future version (%d)\n",
934 1.16 nonaka ext_csd[EXT_CSD_STRUCTURE]);
935 1.33 christos return ENOTSUP;
936 1.13 kiyohara }
937 1.13 kiyohara
938 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_MMC_HS200) &&
939 1.36 jmcneill ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_HS200_1_8V) {
940 1.36 jmcneill sf->csd.tran_speed = 200000; /* 200MHz SDR */
941 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_HS200;
942 1.54 nonaka } else if (ISSET(sc->sc_caps, SMC_CAPS_MMC_DDR52) &&
943 1.54 nonaka ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_DDR52_1_8V) {
944 1.54 nonaka sf->csd.tran_speed = 52000; /* 52MHz */
945 1.54 nonaka hs_timing = EXT_CSD_HS_TIMING_HIGHSPEED;
946 1.54 nonaka ddr = true;
947 1.36 jmcneill } else if (ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_52M) {
948 1.13 kiyohara sf->csd.tran_speed = 52000; /* 52MHz */
949 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_HIGHSPEED;
950 1.32 jmcneill } else if (ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_26M) {
951 1.32 jmcneill sf->csd.tran_speed = 26000; /* 26MHz */
952 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_LEGACY;
953 1.32 jmcneill } else {
954 1.16 nonaka aprint_error_dev(sc->sc_dev,
955 1.28 matt "unknown CARD_TYPE: 0x%x\n",
956 1.16 nonaka ext_csd[EXT_CSD_CARD_TYPE]);
957 1.33 christos return ENOTSUP;
958 1.16 nonaka }
959 1.16 nonaka
960 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_8BIT_MODE)) {
961 1.39 jmcneill width = 8;
962 1.39 jmcneill value = EXT_CSD_BUS_WIDTH_8;
963 1.39 jmcneill } else if (ISSET(sc->sc_caps, SMC_CAPS_4BIT_MODE)) {
964 1.39 jmcneill width = 4;
965 1.39 jmcneill value = EXT_CSD_BUS_WIDTH_4;
966 1.39 jmcneill } else {
967 1.39 jmcneill width = 1;
968 1.39 jmcneill value = EXT_CSD_BUS_WIDTH_1;
969 1.39 jmcneill }
970 1.39 jmcneill
971 1.39 jmcneill if (width != 1) {
972 1.39 jmcneill error = sdmmc_mem_mmc_switch(sf, EXT_CSD_CMD_SET_NORMAL,
973 1.39 jmcneill EXT_CSD_BUS_WIDTH, value);
974 1.39 jmcneill if (error == 0)
975 1.39 jmcneill error = sdmmc_chip_bus_width(sc->sc_sct,
976 1.39 jmcneill sc->sc_sch, width);
977 1.39 jmcneill else {
978 1.39 jmcneill DPRINTF(("%s: can't change bus width"
979 1.39 jmcneill " (%d bit)\n", SDMMCDEVNAME(sc), width));
980 1.39 jmcneill return error;
981 1.39 jmcneill }
982 1.39 jmcneill
983 1.39 jmcneill /* XXXX: need bus test? (using by CMD14 & CMD19) */
984 1.46 jmcneill delay(10000);
985 1.39 jmcneill }
986 1.39 jmcneill sf->width = width;
987 1.39 jmcneill
988 1.53 nonaka if (hs_timing == EXT_CSD_HS_TIMING_HIGHSPEED &&
989 1.39 jmcneill !ISSET(sc->sc_caps, SMC_CAPS_MMC_HIGHSPEED)) {
990 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_LEGACY;
991 1.16 nonaka }
992 1.53 nonaka if (hs_timing != EXT_CSD_HS_TIMING_LEGACY) {
993 1.13 kiyohara error = sdmmc_mem_mmc_switch(sf, EXT_CSD_CMD_SET_NORMAL,
994 1.13 kiyohara EXT_CSD_HS_TIMING, hs_timing);
995 1.13 kiyohara if (error) {
996 1.13 kiyohara aprint_error_dev(sc->sc_dev,
997 1.46 jmcneill "can't change high speed %d, error %d\n",
998 1.46 jmcneill hs_timing, error);
999 1.13 kiyohara return error;
1000 1.13 kiyohara }
1001 1.16 nonaka }
1002 1.13 kiyohara
1003 1.13 kiyohara if (sc->sc_busclk > sf->csd.tran_speed)
1004 1.13 kiyohara sc->sc_busclk = sf->csd.tran_speed;
1005 1.31 nonaka if (sc->sc_busclk != bus_clock) {
1006 1.31 nonaka error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
1007 1.39 jmcneill sc->sc_busclk, false);
1008 1.31 nonaka if (error) {
1009 1.31 nonaka aprint_error_dev(sc->sc_dev,
1010 1.31 nonaka "can't change bus clock\n");
1011 1.31 nonaka return error;
1012 1.31 nonaka }
1013 1.13 kiyohara }
1014 1.16 nonaka
1015 1.53 nonaka if (hs_timing != EXT_CSD_HS_TIMING_LEGACY) {
1016 1.13 kiyohara error = sdmmc_mem_send_cxd_data(sc,
1017 1.13 kiyohara MMC_SEND_EXT_CSD, ext_csd, sizeof(ext_csd));
1018 1.13 kiyohara if (error) {
1019 1.13 kiyohara aprint_error_dev(sc->sc_dev,
1020 1.13 kiyohara "can't re-read EXT_CSD\n");
1021 1.13 kiyohara return error;
1022 1.13 kiyohara }
1023 1.13 kiyohara if (ext_csd[EXT_CSD_HS_TIMING] != hs_timing) {
1024 1.13 kiyohara aprint_error_dev(sc->sc_dev,
1025 1.13 kiyohara "HS_TIMING set failed\n");
1026 1.13 kiyohara return EINVAL;
1027 1.13 kiyohara }
1028 1.13 kiyohara }
1029 1.13 kiyohara
1030 1.54 nonaka /*
1031 1.54 nonaka * HS_TIMING must be set to 0x1 before setting BUS_WIDTH
1032 1.54 nonaka * for dual data rate operation
1033 1.54 nonaka */
1034 1.54 nonaka if (ddr &&
1035 1.54 nonaka hs_timing == EXT_CSD_HS_TIMING_HIGHSPEED &&
1036 1.54 nonaka width > 1) {
1037 1.54 nonaka error = sdmmc_mem_mmc_switch(sf,
1038 1.54 nonaka EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1039 1.54 nonaka (width == 8) ? EXT_CSD_BUS_WIDTH_8_DDR :
1040 1.54 nonaka EXT_CSD_BUS_WIDTH_4_DDR);
1041 1.54 nonaka if (error) {
1042 1.54 nonaka DPRINTF(("%s: can't switch to DDR"
1043 1.54 nonaka " (%d bit)\n", SDMMCDEVNAME(sc), width));
1044 1.54 nonaka return error;
1045 1.54 nonaka }
1046 1.54 nonaka
1047 1.54 nonaka delay(10000);
1048 1.54 nonaka
1049 1.54 nonaka error = sdmmc_mem_signal_voltage(sc,
1050 1.54 nonaka SDMMC_SIGNAL_VOLTAGE_180);
1051 1.54 nonaka if (error) {
1052 1.54 nonaka aprint_error_dev(sc->sc_dev,
1053 1.54 nonaka "can't switch signaling voltage\n");
1054 1.54 nonaka return error;
1055 1.54 nonaka }
1056 1.54 nonaka
1057 1.54 nonaka error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
1058 1.54 nonaka sc->sc_busclk, ddr);
1059 1.54 nonaka if (error) {
1060 1.54 nonaka aprint_error_dev(sc->sc_dev,
1061 1.54 nonaka "can't change bus clock\n");
1062 1.54 nonaka return error;
1063 1.54 nonaka }
1064 1.54 nonaka
1065 1.54 nonaka delay(10000);
1066 1.54 nonaka
1067 1.54 nonaka sc->sc_transfer_mode = "DDR52";
1068 1.54 nonaka sc->sc_busddr = ddr;
1069 1.54 nonaka }
1070 1.54 nonaka
1071 1.32 jmcneill sectors = ext_csd[EXT_CSD_SEC_COUNT + 0] << 0 |
1072 1.32 jmcneill ext_csd[EXT_CSD_SEC_COUNT + 1] << 8 |
1073 1.32 jmcneill ext_csd[EXT_CSD_SEC_COUNT + 2] << 16 |
1074 1.32 jmcneill ext_csd[EXT_CSD_SEC_COUNT + 3] << 24;
1075 1.32 jmcneill if (sectors > (2u * 1024 * 1024 * 1024) / 512) {
1076 1.32 jmcneill SET(sf->flags, SFF_SDHC);
1077 1.32 jmcneill sf->csd.capacity = sectors;
1078 1.32 jmcneill }
1079 1.32 jmcneill
1080 1.53 nonaka if (hs_timing == EXT_CSD_HS_TIMING_HS200) {
1081 1.39 jmcneill sc->sc_transfer_mode = "HS200";
1082 1.45 jmcneill
1083 1.45 jmcneill /* execute tuning (HS200) */
1084 1.45 jmcneill error = sdmmc_mem_execute_tuning(sc, sf);
1085 1.45 jmcneill if (error) {
1086 1.45 jmcneill aprint_error_dev(sc->sc_dev,
1087 1.45 jmcneill "can't execute MMC tuning\n");
1088 1.45 jmcneill return error;
1089 1.45 jmcneill }
1090 1.13 kiyohara }
1091 1.13 kiyohara } else {
1092 1.13 kiyohara if (sc->sc_busclk > sf->csd.tran_speed)
1093 1.13 kiyohara sc->sc_busclk = sf->csd.tran_speed;
1094 1.31 nonaka if (sc->sc_busclk != bus_clock) {
1095 1.31 nonaka error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
1096 1.39 jmcneill sc->sc_busclk, false);
1097 1.31 nonaka if (error) {
1098 1.31 nonaka aprint_error_dev(sc->sc_dev,
1099 1.31 nonaka "can't change bus clock\n");
1100 1.31 nonaka return error;
1101 1.31 nonaka }
1102 1.13 kiyohara }
1103 1.13 kiyohara }
1104 1.13 kiyohara
1105 1.13 kiyohara return 0;
1106 1.13 kiyohara }
1107 1.13 kiyohara
1108 1.13 kiyohara static int
1109 1.4 nonaka sdmmc_mem_send_cid(struct sdmmc_softc *sc, sdmmc_response *resp)
1110 1.4 nonaka {
1111 1.4 nonaka struct sdmmc_command cmd;
1112 1.4 nonaka int error;
1113 1.4 nonaka
1114 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1115 1.4 nonaka memset(&cmd, 0, sizeof cmd);
1116 1.4 nonaka cmd.c_opcode = MMC_ALL_SEND_CID;
1117 1.47 mlelstv cmd.c_flags = SCF_CMD_BCR | SCF_RSP_R2 | SCF_TOUT_OK;
1118 1.4 nonaka
1119 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1120 1.4 nonaka } else {
1121 1.4 nonaka error = sdmmc_mem_send_cxd_data(sc, MMC_SEND_CID, &cmd.c_resp,
1122 1.4 nonaka sizeof(cmd.c_resp));
1123 1.4 nonaka }
1124 1.4 nonaka
1125 1.4 nonaka #ifdef SDMMC_DEBUG
1126 1.31 nonaka if (error == 0)
1127 1.31 nonaka sdmmc_dump_data("CID", cmd.c_resp, sizeof(cmd.c_resp));
1128 1.4 nonaka #endif
1129 1.4 nonaka if (error == 0 && resp != NULL)
1130 1.4 nonaka memcpy(resp, &cmd.c_resp, sizeof(*resp));
1131 1.4 nonaka return error;
1132 1.4 nonaka }
1133 1.4 nonaka
1134 1.4 nonaka static int
1135 1.4 nonaka sdmmc_mem_send_csd(struct sdmmc_softc *sc, struct sdmmc_function *sf,
1136 1.4 nonaka sdmmc_response *resp)
1137 1.4 nonaka {
1138 1.4 nonaka struct sdmmc_command cmd;
1139 1.4 nonaka int error;
1140 1.4 nonaka
1141 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1142 1.4 nonaka memset(&cmd, 0, sizeof cmd);
1143 1.4 nonaka cmd.c_opcode = MMC_SEND_CSD;
1144 1.4 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1145 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R2;
1146 1.4 nonaka
1147 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1148 1.4 nonaka } else {
1149 1.4 nonaka error = sdmmc_mem_send_cxd_data(sc, MMC_SEND_CSD, &cmd.c_resp,
1150 1.4 nonaka sizeof(cmd.c_resp));
1151 1.4 nonaka }
1152 1.4 nonaka
1153 1.4 nonaka #ifdef SDMMC_DEBUG
1154 1.31 nonaka if (error == 0)
1155 1.31 nonaka sdmmc_dump_data("CSD", cmd.c_resp, sizeof(cmd.c_resp));
1156 1.4 nonaka #endif
1157 1.4 nonaka if (error == 0 && resp != NULL)
1158 1.4 nonaka memcpy(resp, &cmd.c_resp, sizeof(*resp));
1159 1.4 nonaka return error;
1160 1.4 nonaka }
1161 1.4 nonaka
1162 1.4 nonaka static int
1163 1.4 nonaka sdmmc_mem_send_scr(struct sdmmc_softc *sc, struct sdmmc_function *sf,
1164 1.31 nonaka uint32_t *scr)
1165 1.4 nonaka {
1166 1.4 nonaka struct sdmmc_command cmd;
1167 1.4 nonaka bus_dma_segment_t ds[1];
1168 1.4 nonaka void *ptr = NULL;
1169 1.4 nonaka int datalen = 8;
1170 1.4 nonaka int rseg;
1171 1.4 nonaka int error = 0;
1172 1.4 nonaka
1173 1.4 nonaka /* Don't lock */
1174 1.4 nonaka
1175 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1176 1.4 nonaka error = bus_dmamem_alloc(sc->sc_dmat, datalen, PAGE_SIZE, 0,
1177 1.4 nonaka ds, 1, &rseg, BUS_DMA_NOWAIT);
1178 1.4 nonaka if (error)
1179 1.4 nonaka goto out;
1180 1.4 nonaka error = bus_dmamem_map(sc->sc_dmat, ds, 1, datalen, &ptr,
1181 1.4 nonaka BUS_DMA_NOWAIT);
1182 1.4 nonaka if (error)
1183 1.4 nonaka goto dmamem_free;
1184 1.4 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, datalen,
1185 1.4 nonaka NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1186 1.4 nonaka if (error)
1187 1.4 nonaka goto dmamem_unmap;
1188 1.4 nonaka
1189 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1190 1.4 nonaka BUS_DMASYNC_PREREAD);
1191 1.4 nonaka } else {
1192 1.4 nonaka ptr = malloc(datalen, M_DEVBUF, M_NOWAIT | M_ZERO);
1193 1.4 nonaka if (ptr == NULL)
1194 1.4 nonaka goto out;
1195 1.4 nonaka }
1196 1.4 nonaka
1197 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1198 1.4 nonaka cmd.c_data = ptr;
1199 1.4 nonaka cmd.c_datalen = datalen;
1200 1.4 nonaka cmd.c_blklen = datalen;
1201 1.4 nonaka cmd.c_arg = 0;
1202 1.4 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1203 1.4 nonaka cmd.c_opcode = SD_APP_SEND_SCR;
1204 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1205 1.4 nonaka cmd.c_dmamap = sc->sc_dmap;
1206 1.4 nonaka
1207 1.4 nonaka error = sdmmc_app_command(sc, sf, &cmd);
1208 1.4 nonaka if (error == 0) {
1209 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1210 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1211 1.4 nonaka BUS_DMASYNC_POSTREAD);
1212 1.4 nonaka }
1213 1.6 kiyohara memcpy(scr, ptr, datalen);
1214 1.4 nonaka }
1215 1.4 nonaka
1216 1.4 nonaka out:
1217 1.4 nonaka if (ptr != NULL) {
1218 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1219 1.4 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1220 1.4 nonaka dmamem_unmap:
1221 1.4 nonaka bus_dmamem_unmap(sc->sc_dmat, ptr, datalen);
1222 1.4 nonaka dmamem_free:
1223 1.4 nonaka bus_dmamem_free(sc->sc_dmat, ds, rseg);
1224 1.4 nonaka } else {
1225 1.4 nonaka free(ptr, M_DEVBUF);
1226 1.4 nonaka }
1227 1.4 nonaka }
1228 1.4 nonaka DPRINTF(("%s: sdmem_mem_send_scr: error = %d\n", SDMMCDEVNAME(sc),
1229 1.4 nonaka error));
1230 1.9 kiyohara
1231 1.4 nonaka #ifdef SDMMC_DEBUG
1232 1.9 kiyohara if (error == 0)
1233 1.31 nonaka sdmmc_dump_data("SCR", scr, datalen);
1234 1.4 nonaka #endif
1235 1.4 nonaka return error;
1236 1.4 nonaka }
1237 1.4 nonaka
1238 1.4 nonaka static int
1239 1.4 nonaka sdmmc_mem_decode_scr(struct sdmmc_softc *sc, struct sdmmc_function *sf)
1240 1.4 nonaka {
1241 1.4 nonaka sdmmc_response resp;
1242 1.4 nonaka int ver;
1243 1.4 nonaka
1244 1.4 nonaka memset(resp, 0, sizeof(resp));
1245 1.8 kiyohara /*
1246 1.8 kiyohara * Change the raw-scr received from the DMA stream to resp.
1247 1.8 kiyohara */
1248 1.19 matt resp[0] = be32toh(sf->raw_scr[1]) >> 8; // LSW
1249 1.19 matt resp[1] = be32toh(sf->raw_scr[0]); // MSW
1250 1.19 matt resp[0] |= (resp[1] & 0xff) << 24;
1251 1.19 matt resp[1] >>= 8;
1252 1.4 nonaka
1253 1.4 nonaka ver = SCR_STRUCTURE(resp);
1254 1.4 nonaka sf->scr.sd_spec = SCR_SD_SPEC(resp);
1255 1.4 nonaka sf->scr.bus_width = SCR_SD_BUS_WIDTHS(resp);
1256 1.4 nonaka
1257 1.40 jmcneill DPRINTF(("%s: sdmmc_mem_decode_scr: %08x%08x ver=%d, spec=%d, bus width=%d\n",
1258 1.19 matt SDMMCDEVNAME(sc), resp[1], resp[0],
1259 1.40 jmcneill ver, sf->scr.sd_spec, sf->scr.bus_width));
1260 1.4 nonaka
1261 1.39 jmcneill if (ver != 0 && ver != 1) {
1262 1.4 nonaka DPRINTF(("%s: unknown structure version: %d\n",
1263 1.4 nonaka SDMMCDEVNAME(sc), ver));
1264 1.4 nonaka return EINVAL;
1265 1.4 nonaka }
1266 1.4 nonaka return 0;
1267 1.4 nonaka }
1268 1.4 nonaka
1269 1.4 nonaka static int
1270 1.4 nonaka sdmmc_mem_send_cxd_data(struct sdmmc_softc *sc, int opcode, void *data,
1271 1.4 nonaka size_t datalen)
1272 1.4 nonaka {
1273 1.4 nonaka struct sdmmc_command cmd;
1274 1.4 nonaka bus_dma_segment_t ds[1];
1275 1.4 nonaka void *ptr = NULL;
1276 1.4 nonaka int rseg;
1277 1.4 nonaka int error = 0;
1278 1.4 nonaka
1279 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1280 1.4 nonaka error = bus_dmamem_alloc(sc->sc_dmat, datalen, PAGE_SIZE, 0, ds,
1281 1.4 nonaka 1, &rseg, BUS_DMA_NOWAIT);
1282 1.4 nonaka if (error)
1283 1.4 nonaka goto out;
1284 1.4 nonaka error = bus_dmamem_map(sc->sc_dmat, ds, 1, datalen, &ptr,
1285 1.4 nonaka BUS_DMA_NOWAIT);
1286 1.4 nonaka if (error)
1287 1.4 nonaka goto dmamem_free;
1288 1.4 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, datalen,
1289 1.4 nonaka NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1290 1.4 nonaka if (error)
1291 1.4 nonaka goto dmamem_unmap;
1292 1.4 nonaka
1293 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1294 1.4 nonaka BUS_DMASYNC_PREREAD);
1295 1.4 nonaka } else {
1296 1.4 nonaka ptr = malloc(datalen, M_DEVBUF, M_NOWAIT | M_ZERO);
1297 1.4 nonaka if (ptr == NULL)
1298 1.4 nonaka goto out;
1299 1.4 nonaka }
1300 1.4 nonaka
1301 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1302 1.4 nonaka cmd.c_data = ptr;
1303 1.4 nonaka cmd.c_datalen = datalen;
1304 1.4 nonaka cmd.c_blklen = datalen;
1305 1.4 nonaka cmd.c_opcode = opcode;
1306 1.4 nonaka cmd.c_arg = 0;
1307 1.4 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_SPI_R1;
1308 1.4 nonaka if (opcode == MMC_SEND_EXT_CSD)
1309 1.4 nonaka SET(cmd.c_flags, SCF_RSP_R1);
1310 1.4 nonaka else
1311 1.4 nonaka SET(cmd.c_flags, SCF_RSP_R2);
1312 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1313 1.4 nonaka cmd.c_dmamap = sc->sc_dmap;
1314 1.4 nonaka
1315 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1316 1.4 nonaka if (error == 0) {
1317 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1318 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1319 1.4 nonaka BUS_DMASYNC_POSTREAD);
1320 1.4 nonaka }
1321 1.6 kiyohara memcpy(data, ptr, datalen);
1322 1.16 nonaka #ifdef SDMMC_DEBUG
1323 1.16 nonaka sdmmc_dump_data("CXD", data, datalen);
1324 1.16 nonaka #endif
1325 1.4 nonaka }
1326 1.4 nonaka
1327 1.4 nonaka out:
1328 1.4 nonaka if (ptr != NULL) {
1329 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1330 1.4 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1331 1.4 nonaka dmamem_unmap:
1332 1.4 nonaka bus_dmamem_unmap(sc->sc_dmat, ptr, datalen);
1333 1.4 nonaka dmamem_free:
1334 1.4 nonaka bus_dmamem_free(sc->sc_dmat, ds, rseg);
1335 1.4 nonaka } else {
1336 1.4 nonaka free(ptr, M_DEVBUF);
1337 1.4 nonaka }
1338 1.4 nonaka }
1339 1.4 nonaka return error;
1340 1.4 nonaka }
1341 1.4 nonaka
1342 1.4 nonaka static int
1343 1.4 nonaka sdmmc_set_bus_width(struct sdmmc_function *sf, int width)
1344 1.4 nonaka {
1345 1.4 nonaka struct sdmmc_softc *sc = sf->sc;
1346 1.4 nonaka struct sdmmc_command cmd;
1347 1.4 nonaka int error;
1348 1.4 nonaka
1349 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1350 1.4 nonaka return ENODEV;
1351 1.4 nonaka
1352 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1353 1.4 nonaka cmd.c_opcode = SD_APP_SET_BUS_WIDTH;
1354 1.4 nonaka cmd.c_flags = SCF_RSP_R1 | SCF_CMD_AC;
1355 1.4 nonaka
1356 1.4 nonaka switch (width) {
1357 1.4 nonaka case 1:
1358 1.4 nonaka cmd.c_arg = SD_ARG_BUS_WIDTH_1;
1359 1.4 nonaka break;
1360 1.4 nonaka
1361 1.4 nonaka case 4:
1362 1.4 nonaka cmd.c_arg = SD_ARG_BUS_WIDTH_4;
1363 1.4 nonaka break;
1364 1.4 nonaka
1365 1.4 nonaka default:
1366 1.4 nonaka return EINVAL;
1367 1.4 nonaka }
1368 1.4 nonaka
1369 1.4 nonaka error = sdmmc_app_command(sc, sf, &cmd);
1370 1.4 nonaka if (error == 0)
1371 1.4 nonaka error = sdmmc_chip_bus_width(sc->sc_sct, sc->sc_sch, width);
1372 1.4 nonaka return error;
1373 1.4 nonaka }
1374 1.4 nonaka
1375 1.4 nonaka static int
1376 1.13 kiyohara sdmmc_mem_sd_switch(struct sdmmc_function *sf, int mode, int group,
1377 1.26 jakllsch int function, sdmmc_bitfield512_t *status)
1378 1.13 kiyohara {
1379 1.13 kiyohara struct sdmmc_softc *sc = sf->sc;
1380 1.13 kiyohara struct sdmmc_command cmd;
1381 1.13 kiyohara bus_dma_segment_t ds[1];
1382 1.13 kiyohara void *ptr = NULL;
1383 1.13 kiyohara int gsft, rseg, error = 0;
1384 1.13 kiyohara const int statlen = 64;
1385 1.13 kiyohara
1386 1.13 kiyohara if (sf->scr.sd_spec >= SCR_SD_SPEC_VER_1_10 &&
1387 1.13 kiyohara !ISSET(sf->csd.ccc, SD_CSD_CCC_SWITCH))
1388 1.13 kiyohara return EINVAL;
1389 1.13 kiyohara
1390 1.13 kiyohara if (group <= 0 || group > 6 ||
1391 1.27 jakllsch function < 0 || function > 15)
1392 1.13 kiyohara return EINVAL;
1393 1.13 kiyohara
1394 1.13 kiyohara gsft = (group - 1) << 2;
1395 1.13 kiyohara
1396 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1397 1.13 kiyohara error = bus_dmamem_alloc(sc->sc_dmat, statlen, PAGE_SIZE, 0, ds,
1398 1.13 kiyohara 1, &rseg, BUS_DMA_NOWAIT);
1399 1.13 kiyohara if (error)
1400 1.13 kiyohara goto out;
1401 1.13 kiyohara error = bus_dmamem_map(sc->sc_dmat, ds, 1, statlen, &ptr,
1402 1.13 kiyohara BUS_DMA_NOWAIT);
1403 1.13 kiyohara if (error)
1404 1.13 kiyohara goto dmamem_free;
1405 1.13 kiyohara error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, statlen,
1406 1.13 kiyohara NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1407 1.13 kiyohara if (error)
1408 1.13 kiyohara goto dmamem_unmap;
1409 1.13 kiyohara
1410 1.13 kiyohara bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, statlen,
1411 1.13 kiyohara BUS_DMASYNC_PREREAD);
1412 1.13 kiyohara } else {
1413 1.13 kiyohara ptr = malloc(statlen, M_DEVBUF, M_NOWAIT | M_ZERO);
1414 1.13 kiyohara if (ptr == NULL)
1415 1.13 kiyohara goto out;
1416 1.13 kiyohara }
1417 1.13 kiyohara
1418 1.13 kiyohara memset(&cmd, 0, sizeof(cmd));
1419 1.13 kiyohara cmd.c_data = ptr;
1420 1.13 kiyohara cmd.c_datalen = statlen;
1421 1.13 kiyohara cmd.c_blklen = statlen;
1422 1.13 kiyohara cmd.c_opcode = SD_SEND_SWITCH_FUNC;
1423 1.13 kiyohara cmd.c_arg =
1424 1.13 kiyohara (!!mode << 31) | (function << gsft) | (0x00ffffff & ~(0xf << gsft));
1425 1.13 kiyohara cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1426 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1427 1.13 kiyohara cmd.c_dmamap = sc->sc_dmap;
1428 1.13 kiyohara
1429 1.13 kiyohara error = sdmmc_mmc_command(sc, &cmd);
1430 1.13 kiyohara if (error == 0) {
1431 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1432 1.13 kiyohara bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, statlen,
1433 1.13 kiyohara BUS_DMASYNC_POSTREAD);
1434 1.13 kiyohara }
1435 1.13 kiyohara memcpy(status, ptr, statlen);
1436 1.13 kiyohara }
1437 1.13 kiyohara
1438 1.13 kiyohara out:
1439 1.13 kiyohara if (ptr != NULL) {
1440 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1441 1.13 kiyohara bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1442 1.13 kiyohara dmamem_unmap:
1443 1.13 kiyohara bus_dmamem_unmap(sc->sc_dmat, ptr, statlen);
1444 1.13 kiyohara dmamem_free:
1445 1.13 kiyohara bus_dmamem_free(sc->sc_dmat, ds, rseg);
1446 1.13 kiyohara } else {
1447 1.13 kiyohara free(ptr, M_DEVBUF);
1448 1.13 kiyohara }
1449 1.13 kiyohara }
1450 1.26 jakllsch
1451 1.26 jakllsch if (error == 0)
1452 1.26 jakllsch sdmmc_be512_to_bitfield512(status);
1453 1.26 jakllsch
1454 1.13 kiyohara return error;
1455 1.13 kiyohara }
1456 1.13 kiyohara
1457 1.13 kiyohara static int
1458 1.4 nonaka sdmmc_mem_mmc_switch(struct sdmmc_function *sf, uint8_t set, uint8_t index,
1459 1.4 nonaka uint8_t value)
1460 1.4 nonaka {
1461 1.4 nonaka struct sdmmc_softc *sc = sf->sc;
1462 1.4 nonaka struct sdmmc_command cmd;
1463 1.48 jmcneill int error;
1464 1.4 nonaka
1465 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1466 1.4 nonaka cmd.c_opcode = MMC_SWITCH;
1467 1.4 nonaka cmd.c_arg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
1468 1.4 nonaka (index << 16) | (value << 8) | set;
1469 1.4 nonaka cmd.c_flags = SCF_RSP_SPI_R1B | SCF_RSP_R1B | SCF_CMD_AC;
1470 1.4 nonaka
1471 1.48 jmcneill error = sdmmc_mmc_command(sc, &cmd);
1472 1.48 jmcneill if (error)
1473 1.48 jmcneill return error;
1474 1.48 jmcneill
1475 1.48 jmcneill if (index == EXT_CSD_HS_TIMING && value >= 2) {
1476 1.48 jmcneill do {
1477 1.48 jmcneill memset(&cmd, 0, sizeof(cmd));
1478 1.48 jmcneill cmd.c_opcode = MMC_SEND_STATUS;
1479 1.48 jmcneill if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1480 1.48 jmcneill cmd.c_arg = MMC_ARG_RCA(sf->rca);
1481 1.48 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R2;
1482 1.48 jmcneill error = sdmmc_mmc_command(sc, &cmd);
1483 1.48 jmcneill if (error)
1484 1.48 jmcneill break;
1485 1.48 jmcneill if (ISSET(MMC_R1(cmd.c_resp), MMC_R1_SWITCH_ERROR)) {
1486 1.48 jmcneill aprint_error_dev(sc->sc_dev, "switch error\n");
1487 1.48 jmcneill return EINVAL;
1488 1.48 jmcneill }
1489 1.48 jmcneill /* XXX time out */
1490 1.48 jmcneill } while (!ISSET(MMC_R1(cmd.c_resp), MMC_R1_READY_FOR_DATA));
1491 1.48 jmcneill
1492 1.48 jmcneill if (error) {
1493 1.48 jmcneill aprint_error_dev(sc->sc_dev,
1494 1.48 jmcneill "error waiting for high speed switch: %d\n",
1495 1.48 jmcneill error);
1496 1.48 jmcneill return error;
1497 1.48 jmcneill }
1498 1.48 jmcneill }
1499 1.48 jmcneill
1500 1.48 jmcneill return 0;
1501 1.4 nonaka }
1502 1.4 nonaka
1503 1.4 nonaka /*
1504 1.4 nonaka * SPI mode function
1505 1.4 nonaka */
1506 1.4 nonaka static int
1507 1.4 nonaka sdmmc_mem_spi_read_ocr(struct sdmmc_softc *sc, uint32_t hcs, uint32_t *card_ocr)
1508 1.4 nonaka {
1509 1.4 nonaka struct sdmmc_command cmd;
1510 1.4 nonaka int error;
1511 1.4 nonaka
1512 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1513 1.4 nonaka cmd.c_opcode = MMC_READ_OCR;
1514 1.4 nonaka cmd.c_arg = hcs ? MMC_OCR_HCS : 0;
1515 1.4 nonaka cmd.c_flags = SCF_RSP_SPI_R3;
1516 1.4 nonaka
1517 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1518 1.4 nonaka if (error == 0 && card_ocr != NULL)
1519 1.4 nonaka *card_ocr = cmd.c_resp[1];
1520 1.4 nonaka DPRINTF(("%s: sdmmc_mem_spi_read_ocr: error=%d, ocr=%#x\n",
1521 1.4 nonaka SDMMCDEVNAME(sc), error, cmd.c_resp[1]));
1522 1.4 nonaka return error;
1523 1.4 nonaka }
1524 1.4 nonaka
1525 1.4 nonaka /*
1526 1.4 nonaka * read/write function
1527 1.4 nonaka */
1528 1.4 nonaka /* read */
1529 1.4 nonaka static int
1530 1.4 nonaka sdmmc_mem_single_read_block(struct sdmmc_function *sf, uint32_t blkno,
1531 1.4 nonaka u_char *data, size_t datalen)
1532 1.4 nonaka {
1533 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1534 1.4 nonaka int error = 0;
1535 1.4 nonaka int i;
1536 1.4 nonaka
1537 1.4 nonaka KASSERT((datalen % SDMMC_SECTOR_SIZE) == 0);
1538 1.12 kiyohara KASSERT(!ISSET(sc->sc_caps, SMC_CAPS_DMA));
1539 1.4 nonaka
1540 1.4 nonaka for (i = 0; i < datalen / SDMMC_SECTOR_SIZE; i++) {
1541 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sc->sc_dmap, blkno + i,
1542 1.4 nonaka data + i * SDMMC_SECTOR_SIZE, SDMMC_SECTOR_SIZE);
1543 1.4 nonaka if (error)
1544 1.4 nonaka break;
1545 1.4 nonaka }
1546 1.4 nonaka return error;
1547 1.4 nonaka }
1548 1.4 nonaka
1549 1.34 nonaka /*
1550 1.34 nonaka * Simulate multi-segment dma transfer.
1551 1.34 nonaka */
1552 1.4 nonaka static int
1553 1.34 nonaka sdmmc_mem_single_segment_dma_read_block(struct sdmmc_function *sf,
1554 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1555 1.34 nonaka {
1556 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1557 1.34 nonaka bool use_bbuf = false;
1558 1.34 nonaka int error = 0;
1559 1.34 nonaka int i;
1560 1.34 nonaka
1561 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1562 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1563 1.34 nonaka if ((len % SDMMC_SECTOR_SIZE) != 0) {
1564 1.34 nonaka use_bbuf = true;
1565 1.34 nonaka break;
1566 1.34 nonaka }
1567 1.34 nonaka }
1568 1.34 nonaka if (use_bbuf) {
1569 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1570 1.34 nonaka BUS_DMASYNC_PREREAD);
1571 1.34 nonaka
1572 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sf->bbuf_dmap,
1573 1.34 nonaka blkno, data, datalen);
1574 1.34 nonaka if (error) {
1575 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->bbuf_dmap);
1576 1.34 nonaka return error;
1577 1.34 nonaka }
1578 1.34 nonaka
1579 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1580 1.34 nonaka BUS_DMASYNC_POSTREAD);
1581 1.34 nonaka
1582 1.34 nonaka /* Copy from bounce buffer */
1583 1.34 nonaka memcpy(data, sf->bbuf, datalen);
1584 1.34 nonaka
1585 1.34 nonaka return 0;
1586 1.34 nonaka }
1587 1.34 nonaka
1588 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1589 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1590 1.34 nonaka
1591 1.34 nonaka error = bus_dmamap_load(sc->sc_dmat, sf->sseg_dmap,
1592 1.34 nonaka data, len, NULL, BUS_DMA_NOWAIT|BUS_DMA_READ);
1593 1.34 nonaka if (error)
1594 1.34 nonaka return error;
1595 1.34 nonaka
1596 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1597 1.34 nonaka BUS_DMASYNC_PREREAD);
1598 1.34 nonaka
1599 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sf->sseg_dmap,
1600 1.34 nonaka blkno, data, len);
1601 1.34 nonaka if (error) {
1602 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
1603 1.34 nonaka return error;
1604 1.34 nonaka }
1605 1.34 nonaka
1606 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1607 1.34 nonaka BUS_DMASYNC_POSTREAD);
1608 1.34 nonaka
1609 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
1610 1.34 nonaka
1611 1.34 nonaka blkno += len / SDMMC_SECTOR_SIZE;
1612 1.34 nonaka data += len;
1613 1.34 nonaka }
1614 1.34 nonaka return 0;
1615 1.34 nonaka }
1616 1.34 nonaka
1617 1.34 nonaka static int
1618 1.34 nonaka sdmmc_mem_read_block_subr(struct sdmmc_function *sf, bus_dmamap_t dmap,
1619 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1620 1.1 nonaka {
1621 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
1622 1.1 nonaka struct sdmmc_command cmd;
1623 1.34 nonaka int error;
1624 1.1 nonaka
1625 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1626 1.4 nonaka error = sdmmc_select_card(sc, sf);
1627 1.4 nonaka if (error)
1628 1.4 nonaka goto out;
1629 1.4 nonaka }
1630 1.1 nonaka
1631 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
1632 1.1 nonaka cmd.c_data = data;
1633 1.1 nonaka cmd.c_datalen = datalen;
1634 1.3 nonaka cmd.c_blklen = SDMMC_SECTOR_SIZE;
1635 1.1 nonaka cmd.c_opcode = (cmd.c_datalen / cmd.c_blklen) > 1 ?
1636 1.1 nonaka MMC_READ_BLOCK_MULTIPLE : MMC_READ_BLOCK_SINGLE;
1637 1.1 nonaka cmd.c_arg = blkno;
1638 1.1 nonaka if (!ISSET(sf->flags, SFF_SDHC))
1639 1.3 nonaka cmd.c_arg <<= SDMMC_SECTOR_SIZE_SB;
1640 1.4 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1641 1.34 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1642 1.34 nonaka cmd.c_dmamap = dmap;
1643 1.1 nonaka
1644 1.49 jmcneill sc->sc_ev_xfer.ev_count++;
1645 1.49 jmcneill
1646 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
1647 1.49 jmcneill if (error) {
1648 1.49 jmcneill sc->sc_ev_xfer_error.ev_count++;
1649 1.1 nonaka goto out;
1650 1.49 jmcneill }
1651 1.49 jmcneill
1652 1.49 jmcneill const u_int counter = __builtin_ctz(cmd.c_datalen);
1653 1.49 jmcneill if (counter >= 9 && counter <= 16) {
1654 1.49 jmcneill sc->sc_ev_xfer_aligned[counter - 9].ev_count++;
1655 1.49 jmcneill } else {
1656 1.49 jmcneill sc->sc_ev_xfer_unaligned.ev_count++;
1657 1.49 jmcneill }
1658 1.1 nonaka
1659 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_AUTO_STOP)) {
1660 1.1 nonaka if (cmd.c_opcode == MMC_READ_BLOCK_MULTIPLE) {
1661 1.1 nonaka memset(&cmd, 0, sizeof cmd);
1662 1.1 nonaka cmd.c_opcode = MMC_STOP_TRANSMISSION;
1663 1.1 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1664 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1B | SCF_RSP_SPI_R1B;
1665 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
1666 1.1 nonaka if (error)
1667 1.1 nonaka goto out;
1668 1.1 nonaka }
1669 1.1 nonaka }
1670 1.1 nonaka
1671 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1672 1.4 nonaka do {
1673 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1674 1.4 nonaka cmd.c_opcode = MMC_SEND_STATUS;
1675 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1676 1.4 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1677 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R2;
1678 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1679 1.4 nonaka if (error)
1680 1.4 nonaka break;
1681 1.4 nonaka /* XXX time out */
1682 1.4 nonaka } while (!ISSET(MMC_R1(cmd.c_resp), MMC_R1_READY_FOR_DATA));
1683 1.4 nonaka }
1684 1.1 nonaka
1685 1.1 nonaka out:
1686 1.1 nonaka return error;
1687 1.1 nonaka }
1688 1.1 nonaka
1689 1.1 nonaka int
1690 1.1 nonaka sdmmc_mem_read_block(struct sdmmc_function *sf, uint32_t blkno, u_char *data,
1691 1.1 nonaka size_t datalen)
1692 1.1 nonaka {
1693 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
1694 1.1 nonaka int error;
1695 1.1 nonaka
1696 1.1 nonaka SDMMC_LOCK(sc);
1697 1.38 mlelstv mutex_enter(&sc->sc_mtx);
1698 1.1 nonaka
1699 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SINGLE_ONLY)) {
1700 1.4 nonaka error = sdmmc_mem_single_read_block(sf, blkno, data, datalen);
1701 1.4 nonaka goto out;
1702 1.4 nonaka }
1703 1.4 nonaka
1704 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1705 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sc->sc_dmap, blkno, data,
1706 1.34 nonaka datalen);
1707 1.1 nonaka goto out;
1708 1.1 nonaka }
1709 1.1 nonaka
1710 1.1 nonaka /* DMA transfer */
1711 1.1 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, data, datalen, NULL,
1712 1.4 nonaka BUS_DMA_NOWAIT|BUS_DMA_READ);
1713 1.1 nonaka if (error)
1714 1.1 nonaka goto out;
1715 1.1 nonaka
1716 1.4 nonaka #ifdef SDMMC_DEBUG
1717 1.34 nonaka printf("data=%p, datalen=%zu\n", data, datalen);
1718 1.4 nonaka for (int i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1719 1.4 nonaka printf("seg#%d: addr=%#lx, size=%#lx\n", i,
1720 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_addr,
1721 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_len);
1722 1.4 nonaka }
1723 1.4 nonaka #endif
1724 1.4 nonaka
1725 1.34 nonaka if (sc->sc_dmap->dm_nsegs > 1
1726 1.34 nonaka && !ISSET(sc->sc_caps, SMC_CAPS_MULTI_SEG_DMA)) {
1727 1.34 nonaka error = sdmmc_mem_single_segment_dma_read_block(sf, blkno,
1728 1.34 nonaka data, datalen);
1729 1.34 nonaka goto unload;
1730 1.34 nonaka }
1731 1.34 nonaka
1732 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1733 1.1 nonaka BUS_DMASYNC_PREREAD);
1734 1.1 nonaka
1735 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sc->sc_dmap, blkno, data,
1736 1.34 nonaka datalen);
1737 1.1 nonaka if (error)
1738 1.1 nonaka goto unload;
1739 1.1 nonaka
1740 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1741 1.1 nonaka BUS_DMASYNC_POSTREAD);
1742 1.1 nonaka unload:
1743 1.1 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1744 1.1 nonaka
1745 1.1 nonaka out:
1746 1.38 mlelstv mutex_exit(&sc->sc_mtx);
1747 1.1 nonaka SDMMC_UNLOCK(sc);
1748 1.1 nonaka
1749 1.1 nonaka return error;
1750 1.1 nonaka }
1751 1.1 nonaka
1752 1.4 nonaka /* write */
1753 1.4 nonaka static int
1754 1.4 nonaka sdmmc_mem_single_write_block(struct sdmmc_function *sf, uint32_t blkno,
1755 1.4 nonaka u_char *data, size_t datalen)
1756 1.4 nonaka {
1757 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1758 1.4 nonaka int error = 0;
1759 1.4 nonaka int i;
1760 1.4 nonaka
1761 1.4 nonaka KASSERT((datalen % SDMMC_SECTOR_SIZE) == 0);
1762 1.12 kiyohara KASSERT(!ISSET(sc->sc_caps, SMC_CAPS_DMA));
1763 1.4 nonaka
1764 1.4 nonaka for (i = 0; i < datalen / SDMMC_SECTOR_SIZE; i++) {
1765 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sc->sc_dmap, blkno + i,
1766 1.4 nonaka data + i * SDMMC_SECTOR_SIZE, SDMMC_SECTOR_SIZE);
1767 1.4 nonaka if (error)
1768 1.4 nonaka break;
1769 1.4 nonaka }
1770 1.4 nonaka return error;
1771 1.4 nonaka }
1772 1.4 nonaka
1773 1.34 nonaka /*
1774 1.34 nonaka * Simulate multi-segment dma transfer.
1775 1.34 nonaka */
1776 1.34 nonaka static int
1777 1.34 nonaka sdmmc_mem_single_segment_dma_write_block(struct sdmmc_function *sf,
1778 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1779 1.34 nonaka {
1780 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1781 1.34 nonaka bool use_bbuf = false;
1782 1.34 nonaka int error = 0;
1783 1.34 nonaka int i;
1784 1.34 nonaka
1785 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1786 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1787 1.34 nonaka if ((len % SDMMC_SECTOR_SIZE) != 0) {
1788 1.34 nonaka use_bbuf = true;
1789 1.34 nonaka break;
1790 1.34 nonaka }
1791 1.34 nonaka }
1792 1.34 nonaka if (use_bbuf) {
1793 1.34 nonaka /* Copy to bounce buffer */
1794 1.34 nonaka memcpy(sf->bbuf, data, datalen);
1795 1.34 nonaka
1796 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1797 1.34 nonaka BUS_DMASYNC_PREWRITE);
1798 1.34 nonaka
1799 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sf->bbuf_dmap,
1800 1.34 nonaka blkno, data, datalen);
1801 1.34 nonaka if (error) {
1802 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->bbuf_dmap);
1803 1.34 nonaka return error;
1804 1.34 nonaka }
1805 1.34 nonaka
1806 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1807 1.34 nonaka BUS_DMASYNC_POSTWRITE);
1808 1.34 nonaka
1809 1.34 nonaka return 0;
1810 1.34 nonaka }
1811 1.34 nonaka
1812 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1813 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1814 1.34 nonaka
1815 1.34 nonaka error = bus_dmamap_load(sc->sc_dmat, sf->sseg_dmap,
1816 1.34 nonaka data, len, NULL, BUS_DMA_NOWAIT|BUS_DMA_WRITE);
1817 1.34 nonaka if (error)
1818 1.34 nonaka return error;
1819 1.34 nonaka
1820 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1821 1.34 nonaka BUS_DMASYNC_PREWRITE);
1822 1.34 nonaka
1823 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sf->sseg_dmap,
1824 1.34 nonaka blkno, data, len);
1825 1.34 nonaka if (error) {
1826 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
1827 1.34 nonaka return error;
1828 1.34 nonaka }
1829 1.34 nonaka
1830 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1831 1.34 nonaka BUS_DMASYNC_POSTWRITE);
1832 1.34 nonaka
1833 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
1834 1.34 nonaka
1835 1.34 nonaka blkno += len / SDMMC_SECTOR_SIZE;
1836 1.34 nonaka data += len;
1837 1.34 nonaka }
1838 1.34 nonaka
1839 1.34 nonaka return error;
1840 1.34 nonaka }
1841 1.34 nonaka
1842 1.1 nonaka static int
1843 1.34 nonaka sdmmc_mem_write_block_subr(struct sdmmc_function *sf, bus_dmamap_t dmap,
1844 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1845 1.1 nonaka {
1846 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
1847 1.1 nonaka struct sdmmc_command cmd;
1848 1.34 nonaka int error;
1849 1.1 nonaka
1850 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1851 1.4 nonaka error = sdmmc_select_card(sc, sf);
1852 1.4 nonaka if (error)
1853 1.4 nonaka goto out;
1854 1.4 nonaka }
1855 1.1 nonaka
1856 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
1857 1.1 nonaka cmd.c_data = data;
1858 1.1 nonaka cmd.c_datalen = datalen;
1859 1.3 nonaka cmd.c_blklen = SDMMC_SECTOR_SIZE;
1860 1.1 nonaka cmd.c_opcode = (cmd.c_datalen / cmd.c_blklen) > 1 ?
1861 1.1 nonaka MMC_WRITE_BLOCK_MULTIPLE : MMC_WRITE_BLOCK_SINGLE;
1862 1.1 nonaka cmd.c_arg = blkno;
1863 1.1 nonaka if (!ISSET(sf->flags, SFF_SDHC))
1864 1.3 nonaka cmd.c_arg <<= SDMMC_SECTOR_SIZE_SB;
1865 1.1 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_RSP_R1;
1866 1.34 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1867 1.34 nonaka cmd.c_dmamap = dmap;
1868 1.1 nonaka
1869 1.49 jmcneill sc->sc_ev_xfer.ev_count++;
1870 1.49 jmcneill
1871 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
1872 1.49 jmcneill if (error) {
1873 1.49 jmcneill sc->sc_ev_xfer_error.ev_count++;
1874 1.1 nonaka goto out;
1875 1.49 jmcneill }
1876 1.49 jmcneill
1877 1.49 jmcneill const u_int counter = __builtin_ctz(cmd.c_datalen);
1878 1.49 jmcneill if (counter >= 9 && counter <= 16) {
1879 1.49 jmcneill sc->sc_ev_xfer_aligned[counter - 9].ev_count++;
1880 1.49 jmcneill } else {
1881 1.49 jmcneill sc->sc_ev_xfer_unaligned.ev_count++;
1882 1.49 jmcneill }
1883 1.1 nonaka
1884 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_AUTO_STOP)) {
1885 1.1 nonaka if (cmd.c_opcode == MMC_WRITE_BLOCK_MULTIPLE) {
1886 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
1887 1.1 nonaka cmd.c_opcode = MMC_STOP_TRANSMISSION;
1888 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1B | SCF_RSP_SPI_R1B;
1889 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
1890 1.1 nonaka if (error)
1891 1.1 nonaka goto out;
1892 1.1 nonaka }
1893 1.1 nonaka }
1894 1.1 nonaka
1895 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1896 1.4 nonaka do {
1897 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1898 1.4 nonaka cmd.c_opcode = MMC_SEND_STATUS;
1899 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1900 1.4 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1901 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R2;
1902 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1903 1.4 nonaka if (error)
1904 1.4 nonaka break;
1905 1.4 nonaka /* XXX time out */
1906 1.4 nonaka } while (!ISSET(MMC_R1(cmd.c_resp), MMC_R1_READY_FOR_DATA));
1907 1.4 nonaka }
1908 1.1 nonaka
1909 1.1 nonaka out:
1910 1.1 nonaka return error;
1911 1.1 nonaka }
1912 1.1 nonaka
1913 1.1 nonaka int
1914 1.1 nonaka sdmmc_mem_write_block(struct sdmmc_function *sf, uint32_t blkno, u_char *data,
1915 1.1 nonaka size_t datalen)
1916 1.1 nonaka {
1917 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
1918 1.1 nonaka int error;
1919 1.1 nonaka
1920 1.1 nonaka SDMMC_LOCK(sc);
1921 1.38 mlelstv mutex_enter(&sc->sc_mtx);
1922 1.1 nonaka
1923 1.1 nonaka if (sdmmc_chip_write_protect(sc->sc_sct, sc->sc_sch)) {
1924 1.1 nonaka aprint_normal_dev(sc->sc_dev, "write-protected\n");
1925 1.1 nonaka error = EIO;
1926 1.1 nonaka goto out;
1927 1.1 nonaka }
1928 1.1 nonaka
1929 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SINGLE_ONLY)) {
1930 1.4 nonaka error = sdmmc_mem_single_write_block(sf, blkno, data, datalen);
1931 1.4 nonaka goto out;
1932 1.4 nonaka }
1933 1.4 nonaka
1934 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1935 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sc->sc_dmap, blkno, data,
1936 1.34 nonaka datalen);
1937 1.1 nonaka goto out;
1938 1.1 nonaka }
1939 1.1 nonaka
1940 1.1 nonaka /* DMA transfer */
1941 1.1 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, data, datalen, NULL,
1942 1.4 nonaka BUS_DMA_NOWAIT|BUS_DMA_WRITE);
1943 1.1 nonaka if (error)
1944 1.1 nonaka goto out;
1945 1.1 nonaka
1946 1.4 nonaka #ifdef SDMMC_DEBUG
1947 1.34 nonaka aprint_normal_dev(sc->sc_dev, "%s: data=%p, datalen=%zu\n",
1948 1.34 nonaka __func__, data, datalen);
1949 1.4 nonaka for (int i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1950 1.34 nonaka aprint_normal_dev(sc->sc_dev,
1951 1.34 nonaka "%s: seg#%d: addr=%#lx, size=%#lx\n", __func__, i,
1952 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_addr,
1953 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_len);
1954 1.4 nonaka }
1955 1.4 nonaka #endif
1956 1.4 nonaka
1957 1.34 nonaka if (sc->sc_dmap->dm_nsegs > 1
1958 1.34 nonaka && !ISSET(sc->sc_caps, SMC_CAPS_MULTI_SEG_DMA)) {
1959 1.34 nonaka error = sdmmc_mem_single_segment_dma_write_block(sf, blkno,
1960 1.34 nonaka data, datalen);
1961 1.34 nonaka goto unload;
1962 1.34 nonaka }
1963 1.34 nonaka
1964 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1965 1.1 nonaka BUS_DMASYNC_PREWRITE);
1966 1.1 nonaka
1967 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sc->sc_dmap, blkno, data,
1968 1.34 nonaka datalen);
1969 1.1 nonaka if (error)
1970 1.1 nonaka goto unload;
1971 1.1 nonaka
1972 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1973 1.1 nonaka BUS_DMASYNC_POSTWRITE);
1974 1.1 nonaka unload:
1975 1.1 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1976 1.1 nonaka
1977 1.1 nonaka out:
1978 1.38 mlelstv mutex_exit(&sc->sc_mtx);
1979 1.1 nonaka SDMMC_UNLOCK(sc);
1980 1.1 nonaka
1981 1.1 nonaka return error;
1982 1.1 nonaka }
1983