sdmmc_mem.c revision 1.67 1 1.67 jmcneill /* $NetBSD: sdmmc_mem.c,v 1.67 2019/05/28 00:25:27 jmcneill Exp $ */
2 1.1 nonaka /* $OpenBSD: sdmmc_mem.c,v 1.10 2009/01/09 10:55:22 jsg Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka /*-
21 1.18 nonaka * Copyright (C) 2007, 2008, 2009, 2010 NONAKA Kimihiro <nonaka (at) netbsd.org>
22 1.1 nonaka * All rights reserved.
23 1.1 nonaka *
24 1.1 nonaka * Redistribution and use in source and binary forms, with or without
25 1.1 nonaka * modification, are permitted provided that the following conditions
26 1.1 nonaka * are met:
27 1.1 nonaka * 1. Redistributions of source code must retain the above copyright
28 1.1 nonaka * notice, this list of conditions and the following disclaimer.
29 1.1 nonaka * 2. Redistributions in binary form must reproduce the above copyright
30 1.1 nonaka * notice, this list of conditions and the following disclaimer in the
31 1.1 nonaka * documentation and/or other materials provided with the distribution.
32 1.1 nonaka *
33 1.18 nonaka * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
34 1.18 nonaka * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
35 1.18 nonaka * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
36 1.18 nonaka * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
37 1.18 nonaka * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
38 1.18 nonaka * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
39 1.18 nonaka * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
40 1.18 nonaka * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
41 1.18 nonaka * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
42 1.18 nonaka * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
43 1.1 nonaka */
44 1.1 nonaka
45 1.1 nonaka /* Routines for SD/MMC memory cards. */
46 1.1 nonaka
47 1.1 nonaka #include <sys/cdefs.h>
48 1.67 jmcneill __KERNEL_RCSID(0, "$NetBSD: sdmmc_mem.c,v 1.67 2019/05/28 00:25:27 jmcneill Exp $");
49 1.20 matt
50 1.20 matt #ifdef _KERNEL_OPT
51 1.20 matt #include "opt_sdmmc.h"
52 1.20 matt #endif
53 1.1 nonaka
54 1.1 nonaka #include <sys/param.h>
55 1.1 nonaka #include <sys/kernel.h>
56 1.1 nonaka #include <sys/malloc.h>
57 1.1 nonaka #include <sys/systm.h>
58 1.1 nonaka #include <sys/device.h>
59 1.49 jmcneill #include <sys/bitops.h>
60 1.49 jmcneill #include <sys/evcnt.h>
61 1.1 nonaka
62 1.1 nonaka #include <dev/sdmmc/sdmmcchip.h>
63 1.1 nonaka #include <dev/sdmmc/sdmmcreg.h>
64 1.1 nonaka #include <dev/sdmmc/sdmmcvar.h>
65 1.1 nonaka
66 1.1 nonaka #ifdef SDMMC_DEBUG
67 1.1 nonaka #define DPRINTF(s) do { printf s; } while (/*CONSTCOND*/0)
68 1.1 nonaka #else
69 1.1 nonaka #define DPRINTF(s) do {} while (/*CONSTCOND*/0)
70 1.1 nonaka #endif
71 1.1 nonaka
72 1.26 jakllsch typedef struct { uint32_t _bits[512/32]; } __packed __aligned(4) sdmmc_bitfield512_t;
73 1.26 jakllsch
74 1.13 kiyohara static int sdmmc_mem_sd_init(struct sdmmc_softc *, struct sdmmc_function *);
75 1.13 kiyohara static int sdmmc_mem_mmc_init(struct sdmmc_softc *, struct sdmmc_function *);
76 1.4 nonaka static int sdmmc_mem_send_cid(struct sdmmc_softc *, sdmmc_response *);
77 1.4 nonaka static int sdmmc_mem_send_csd(struct sdmmc_softc *, struct sdmmc_function *,
78 1.4 nonaka sdmmc_response *);
79 1.4 nonaka static int sdmmc_mem_send_scr(struct sdmmc_softc *, struct sdmmc_function *,
80 1.31 nonaka uint32_t *scr);
81 1.4 nonaka static int sdmmc_mem_decode_scr(struct sdmmc_softc *, struct sdmmc_function *);
82 1.59 jmcneill static int sdmmc_mem_send_ssr(struct sdmmc_softc *, struct sdmmc_function *,
83 1.59 jmcneill sdmmc_bitfield512_t *);
84 1.59 jmcneill static int sdmmc_mem_decode_ssr(struct sdmmc_softc *, struct sdmmc_function *,
85 1.59 jmcneill sdmmc_bitfield512_t *);
86 1.4 nonaka static int sdmmc_mem_send_cxd_data(struct sdmmc_softc *, int, void *, size_t);
87 1.4 nonaka static int sdmmc_set_bus_width(struct sdmmc_function *, int);
88 1.26 jakllsch static int sdmmc_mem_sd_switch(struct sdmmc_function *, int, int, int, sdmmc_bitfield512_t *);
89 1.4 nonaka static int sdmmc_mem_mmc_switch(struct sdmmc_function *, uint8_t, uint8_t,
90 1.61 jmcneill uint8_t, bool);
91 1.44 jmcneill static int sdmmc_mem_signal_voltage(struct sdmmc_softc *, int);
92 1.4 nonaka static int sdmmc_mem_spi_read_ocr(struct sdmmc_softc *, uint32_t, uint32_t *);
93 1.4 nonaka static int sdmmc_mem_single_read_block(struct sdmmc_function *, uint32_t,
94 1.4 nonaka u_char *, size_t);
95 1.4 nonaka static int sdmmc_mem_single_write_block(struct sdmmc_function *, uint32_t,
96 1.4 nonaka u_char *, size_t);
97 1.34 nonaka static int sdmmc_mem_single_segment_dma_read_block(struct sdmmc_function *,
98 1.34 nonaka uint32_t, u_char *, size_t);
99 1.34 nonaka static int sdmmc_mem_single_segment_dma_write_block(struct sdmmc_function *,
100 1.34 nonaka uint32_t, u_char *, size_t);
101 1.34 nonaka static int sdmmc_mem_read_block_subr(struct sdmmc_function *, bus_dmamap_t,
102 1.34 nonaka uint32_t, u_char *, size_t);
103 1.34 nonaka static int sdmmc_mem_write_block_subr(struct sdmmc_function *, bus_dmamap_t,
104 1.34 nonaka uint32_t, u_char *, size_t);
105 1.1 nonaka
106 1.39 jmcneill static const struct {
107 1.39 jmcneill const char *name;
108 1.39 jmcneill int v;
109 1.39 jmcneill int freq;
110 1.39 jmcneill } switch_group0_functions[] = {
111 1.39 jmcneill /* Default/SDR12 */
112 1.39 jmcneill { "Default/SDR12", 0, 25000 },
113 1.39 jmcneill
114 1.39 jmcneill /* High-Speed/SDR25 */
115 1.39 jmcneill { "High-Speed/SDR25", SMC_CAPS_SD_HIGHSPEED, 50000 },
116 1.39 jmcneill
117 1.39 jmcneill /* SDR50 */
118 1.39 jmcneill { "SDR50", SMC_CAPS_UHS_SDR50, 100000 },
119 1.39 jmcneill
120 1.39 jmcneill /* SDR104 */
121 1.39 jmcneill { "SDR104", SMC_CAPS_UHS_SDR104, 208000 },
122 1.39 jmcneill
123 1.39 jmcneill /* DDR50 */
124 1.39 jmcneill { "DDR50", SMC_CAPS_UHS_DDR50, 50000 },
125 1.39 jmcneill };
126 1.39 jmcneill
127 1.1 nonaka /*
128 1.1 nonaka * Initialize SD/MMC memory cards and memory in SDIO "combo" cards.
129 1.1 nonaka */
130 1.1 nonaka int
131 1.1 nonaka sdmmc_mem_enable(struct sdmmc_softc *sc)
132 1.1 nonaka {
133 1.1 nonaka uint32_t host_ocr;
134 1.1 nonaka uint32_t card_ocr;
135 1.35 jmcneill uint32_t new_ocr;
136 1.4 nonaka uint32_t ocr = 0;
137 1.1 nonaka int error;
138 1.1 nonaka
139 1.1 nonaka SDMMC_LOCK(sc);
140 1.1 nonaka
141 1.1 nonaka /* Set host mode to SD "combo" card or SD memory-only. */
142 1.41 jmcneill CLR(sc->sc_flags, SMF_UHS_MODE);
143 1.1 nonaka SET(sc->sc_flags, SMF_SD_MODE|SMF_MEM_MODE);
144 1.1 nonaka
145 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
146 1.4 nonaka sdmmc_spi_chip_initialize(sc->sc_spi_sct, sc->sc_sch);
147 1.4 nonaka
148 1.44 jmcneill /* Reset memory (*must* do that before CMD55 or CMD1). */
149 1.44 jmcneill sdmmc_go_idle_state(sc);
150 1.44 jmcneill
151 1.31 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
152 1.31 nonaka /* Check SD Ver.2 */
153 1.31 nonaka error = sdmmc_mem_send_if_cond(sc, 0x1aa, &card_ocr);
154 1.31 nonaka if (error == 0 && card_ocr == 0x1aa)
155 1.31 nonaka SET(ocr, MMC_OCR_HCS);
156 1.31 nonaka }
157 1.4 nonaka
158 1.1 nonaka /*
159 1.1 nonaka * Read the SD/MMC memory OCR value by issuing CMD55 followed
160 1.1 nonaka * by ACMD41 to read the OCR value from memory-only SD cards.
161 1.1 nonaka * MMC cards will not respond to CMD55 or ACMD41 and this is
162 1.1 nonaka * how we distinguish them from SD cards.
163 1.1 nonaka */
164 1.1 nonaka mmc_mode:
165 1.4 nonaka error = sdmmc_mem_send_op_cond(sc,
166 1.31 nonaka ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE) ? ocr : 0, &card_ocr);
167 1.1 nonaka if (error) {
168 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE) &&
169 1.1 nonaka !ISSET(sc->sc_flags, SMF_IO_MODE)) {
170 1.1 nonaka /* Not a SD card, switch to MMC mode. */
171 1.1 nonaka DPRINTF(("%s: switch to MMC mode\n", SDMMCDEVNAME(sc)));
172 1.1 nonaka CLR(sc->sc_flags, SMF_SD_MODE);
173 1.1 nonaka goto mmc_mode;
174 1.1 nonaka }
175 1.1 nonaka if (!ISSET(sc->sc_flags, SMF_SD_MODE)) {
176 1.1 nonaka DPRINTF(("%s: couldn't read memory OCR\n",
177 1.1 nonaka SDMMCDEVNAME(sc)));
178 1.1 nonaka goto out;
179 1.1 nonaka } else {
180 1.1 nonaka /* Not a "combo" card. */
181 1.1 nonaka CLR(sc->sc_flags, SMF_MEM_MODE);
182 1.1 nonaka error = 0;
183 1.1 nonaka goto out;
184 1.1 nonaka }
185 1.1 nonaka }
186 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
187 1.4 nonaka /* get card OCR */
188 1.4 nonaka error = sdmmc_mem_spi_read_ocr(sc, ocr, &card_ocr);
189 1.4 nonaka if (error) {
190 1.4 nonaka DPRINTF(("%s: couldn't read SPI memory OCR\n",
191 1.4 nonaka SDMMCDEVNAME(sc)));
192 1.4 nonaka goto out;
193 1.4 nonaka }
194 1.4 nonaka }
195 1.1 nonaka
196 1.1 nonaka /* Set the lowest voltage supported by the card and host. */
197 1.1 nonaka host_ocr = sdmmc_chip_host_ocr(sc->sc_sct, sc->sc_sch);
198 1.1 nonaka error = sdmmc_set_bus_power(sc, host_ocr, card_ocr);
199 1.1 nonaka if (error) {
200 1.1 nonaka DPRINTF(("%s: couldn't supply voltage requested by card\n",
201 1.1 nonaka SDMMCDEVNAME(sc)));
202 1.1 nonaka goto out;
203 1.1 nonaka }
204 1.31 nonaka
205 1.32 jmcneill DPRINTF(("%s: host_ocr 0x%08x\n", SDMMCDEVNAME(sc), host_ocr));
206 1.32 jmcneill DPRINTF(("%s: card_ocr 0x%08x\n", SDMMCDEVNAME(sc), card_ocr));
207 1.32 jmcneill
208 1.31 nonaka host_ocr &= card_ocr; /* only allow the common voltages */
209 1.31 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
210 1.46 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
211 1.51 tsutsui /* Tell the card(s) to enter the idle state (again). */
212 1.51 tsutsui sdmmc_go_idle_state(sc);
213 1.46 jmcneill /* Check SD Ver.2 */
214 1.46 jmcneill error = sdmmc_mem_send_if_cond(sc, 0x1aa, &card_ocr);
215 1.46 jmcneill if (error == 0 && card_ocr == 0x1aa)
216 1.46 jmcneill SET(ocr, MMC_OCR_HCS);
217 1.35 jmcneill
218 1.46 jmcneill if (sdmmc_chip_host_ocr(sc->sc_sct, sc->sc_sch) & MMC_OCR_S18A)
219 1.46 jmcneill SET(ocr, MMC_OCR_S18A);
220 1.46 jmcneill } else {
221 1.46 jmcneill SET(ocr, MMC_OCR_ACCESS_MODE_SECTOR);
222 1.46 jmcneill }
223 1.31 nonaka }
224 1.4 nonaka host_ocr |= ocr;
225 1.1 nonaka
226 1.1 nonaka /* Send the new OCR value until all cards are ready. */
227 1.35 jmcneill error = sdmmc_mem_send_op_cond(sc, host_ocr, &new_ocr);
228 1.1 nonaka if (error) {
229 1.1 nonaka DPRINTF(("%s: couldn't send memory OCR\n", SDMMCDEVNAME(sc)));
230 1.1 nonaka goto out;
231 1.1 nonaka }
232 1.1 nonaka
233 1.46 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE) && ISSET(new_ocr, MMC_OCR_S18A)) {
234 1.35 jmcneill /*
235 1.35 jmcneill * Card and host support low voltage mode, begin switch
236 1.35 jmcneill * sequence.
237 1.35 jmcneill */
238 1.35 jmcneill struct sdmmc_command cmd;
239 1.35 jmcneill memset(&cmd, 0, sizeof(cmd));
240 1.35 jmcneill cmd.c_arg = 0;
241 1.35 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1;
242 1.35 jmcneill cmd.c_opcode = SD_VOLTAGE_SWITCH;
243 1.43 jmcneill DPRINTF(("%s: switching card to 1.8V\n", SDMMCDEVNAME(sc)));
244 1.35 jmcneill error = sdmmc_mmc_command(sc, &cmd);
245 1.35 jmcneill if (error) {
246 1.35 jmcneill DPRINTF(("%s: voltage switch command failed\n",
247 1.35 jmcneill SDMMCDEVNAME(sc)));
248 1.35 jmcneill goto out;
249 1.35 jmcneill }
250 1.35 jmcneill
251 1.44 jmcneill error = sdmmc_mem_signal_voltage(sc, SDMMC_SIGNAL_VOLTAGE_180);
252 1.35 jmcneill if (error)
253 1.35 jmcneill goto out;
254 1.35 jmcneill
255 1.35 jmcneill SET(sc->sc_flags, SMF_UHS_MODE);
256 1.35 jmcneill }
257 1.35 jmcneill
258 1.1 nonaka out:
259 1.1 nonaka SDMMC_UNLOCK(sc);
260 1.1 nonaka
261 1.35 jmcneill if (error)
262 1.35 jmcneill printf("%s: %s failed with error %d\n", SDMMCDEVNAME(sc),
263 1.35 jmcneill __func__, error);
264 1.35 jmcneill
265 1.1 nonaka return error;
266 1.1 nonaka }
267 1.1 nonaka
268 1.44 jmcneill static int
269 1.44 jmcneill sdmmc_mem_signal_voltage(struct sdmmc_softc *sc, int signal_voltage)
270 1.44 jmcneill {
271 1.44 jmcneill int error;
272 1.44 jmcneill
273 1.44 jmcneill /*
274 1.44 jmcneill * Stop the clock
275 1.44 jmcneill */
276 1.44 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
277 1.44 jmcneill SDMMC_SDCLK_OFF, false);
278 1.44 jmcneill if (error)
279 1.44 jmcneill goto out;
280 1.44 jmcneill
281 1.44 jmcneill delay(1000);
282 1.44 jmcneill
283 1.44 jmcneill /*
284 1.44 jmcneill * Card switch command was successful, update host controller
285 1.44 jmcneill * signal voltage setting.
286 1.44 jmcneill */
287 1.44 jmcneill DPRINTF(("%s: switching host to %s\n", SDMMCDEVNAME(sc),
288 1.44 jmcneill signal_voltage == SDMMC_SIGNAL_VOLTAGE_180 ? "1.8V" : "3.3V"));
289 1.44 jmcneill error = sdmmc_chip_signal_voltage(sc->sc_sct,
290 1.44 jmcneill sc->sc_sch, signal_voltage);
291 1.44 jmcneill if (error)
292 1.44 jmcneill goto out;
293 1.44 jmcneill
294 1.44 jmcneill delay(5000);
295 1.44 jmcneill
296 1.44 jmcneill /*
297 1.44 jmcneill * Switch to SDR12 timing
298 1.44 jmcneill */
299 1.44 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, 25000,
300 1.44 jmcneill false);
301 1.44 jmcneill if (error)
302 1.44 jmcneill goto out;
303 1.44 jmcneill
304 1.44 jmcneill delay(1000);
305 1.44 jmcneill
306 1.44 jmcneill out:
307 1.44 jmcneill return error;
308 1.44 jmcneill }
309 1.44 jmcneill
310 1.1 nonaka /*
311 1.1 nonaka * Read the CSD and CID from all cards and assign each card a unique
312 1.1 nonaka * relative card address (RCA). CMD2 is ignored by SDIO-only cards.
313 1.1 nonaka */
314 1.1 nonaka void
315 1.1 nonaka sdmmc_mem_scan(struct sdmmc_softc *sc)
316 1.1 nonaka {
317 1.4 nonaka sdmmc_response resp;
318 1.1 nonaka struct sdmmc_function *sf;
319 1.1 nonaka uint16_t next_rca;
320 1.1 nonaka int error;
321 1.1 nonaka int retry;
322 1.1 nonaka
323 1.1 nonaka SDMMC_LOCK(sc);
324 1.1 nonaka
325 1.1 nonaka /*
326 1.1 nonaka * CMD2 is a broadcast command understood by SD cards and MMC
327 1.1 nonaka * cards. All cards begin to respond to the command, but back
328 1.1 nonaka * off if another card drives the CMD line to a different level.
329 1.1 nonaka * Only one card will get its entire response through. That
330 1.1 nonaka * card remains silent once it has been assigned a RCA.
331 1.1 nonaka */
332 1.1 nonaka for (retry = 0; retry < 100; retry++) {
333 1.4 nonaka error = sdmmc_mem_send_cid(sc, &resp);
334 1.4 nonaka if (error) {
335 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE) &&
336 1.4 nonaka error == ETIMEDOUT) {
337 1.4 nonaka /* No more cards there. */
338 1.4 nonaka break;
339 1.4 nonaka }
340 1.1 nonaka DPRINTF(("%s: couldn't read CID\n", SDMMCDEVNAME(sc)));
341 1.1 nonaka break;
342 1.1 nonaka }
343 1.1 nonaka
344 1.1 nonaka /* In MMC mode, find the next available RCA. */
345 1.1 nonaka next_rca = 1;
346 1.1 nonaka if (!ISSET(sc->sc_flags, SMF_SD_MODE)) {
347 1.1 nonaka SIMPLEQ_FOREACH(sf, &sc->sf_head, sf_list)
348 1.1 nonaka next_rca++;
349 1.1 nonaka }
350 1.1 nonaka
351 1.1 nonaka /* Allocate a sdmmc_function structure. */
352 1.1 nonaka sf = sdmmc_function_alloc(sc);
353 1.1 nonaka sf->rca = next_rca;
354 1.1 nonaka
355 1.1 nonaka /*
356 1.1 nonaka * Remember the CID returned in the CMD2 response for
357 1.1 nonaka * later decoding.
358 1.1 nonaka */
359 1.4 nonaka memcpy(sf->raw_cid, resp, sizeof(sf->raw_cid));
360 1.1 nonaka
361 1.1 nonaka /*
362 1.1 nonaka * Silence the card by assigning it a unique RCA, or
363 1.1 nonaka * querying it for its RCA in the case of SD.
364 1.1 nonaka */
365 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
366 1.4 nonaka if (sdmmc_set_relative_addr(sc, sf) != 0) {
367 1.4 nonaka aprint_error_dev(sc->sc_dev,
368 1.4 nonaka "couldn't set mem RCA\n");
369 1.4 nonaka sdmmc_function_free(sf);
370 1.4 nonaka break;
371 1.4 nonaka }
372 1.1 nonaka }
373 1.1 nonaka
374 1.1 nonaka /*
375 1.1 nonaka * If this is a memory-only card, the card responding
376 1.1 nonaka * first becomes an alias for SDIO function 0.
377 1.1 nonaka */
378 1.1 nonaka if (sc->sc_fn0 == NULL)
379 1.1 nonaka sc->sc_fn0 = sf;
380 1.1 nonaka
381 1.1 nonaka SIMPLEQ_INSERT_TAIL(&sc->sf_head, sf, sf_list);
382 1.4 nonaka
383 1.4 nonaka /* only one function in SPI mode */
384 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
385 1.4 nonaka break;
386 1.1 nonaka }
387 1.1 nonaka
388 1.13 kiyohara if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
389 1.13 kiyohara /* Go to Data Transfer Mode, if possible. */
390 1.13 kiyohara sdmmc_chip_bus_rod(sc->sc_sct, sc->sc_sch, 0);
391 1.13 kiyohara
392 1.1 nonaka /*
393 1.1 nonaka * All cards are either inactive or awaiting further commands.
394 1.1 nonaka * Read the CSDs and decode the raw CID for each card.
395 1.1 nonaka */
396 1.1 nonaka SIMPLEQ_FOREACH(sf, &sc->sf_head, sf_list) {
397 1.4 nonaka error = sdmmc_mem_send_csd(sc, sf, &resp);
398 1.4 nonaka if (error) {
399 1.1 nonaka SET(sf->flags, SFF_ERROR);
400 1.1 nonaka continue;
401 1.1 nonaka }
402 1.1 nonaka
403 1.4 nonaka if (sdmmc_decode_csd(sc, resp, sf) != 0 ||
404 1.1 nonaka sdmmc_decode_cid(sc, sf->raw_cid, sf) != 0) {
405 1.1 nonaka SET(sf->flags, SFF_ERROR);
406 1.1 nonaka continue;
407 1.1 nonaka }
408 1.1 nonaka
409 1.1 nonaka #ifdef SDMMC_DEBUG
410 1.1 nonaka printf("%s: CID: ", SDMMCDEVNAME(sc));
411 1.1 nonaka sdmmc_print_cid(&sf->cid);
412 1.1 nonaka #endif
413 1.1 nonaka }
414 1.1 nonaka
415 1.1 nonaka SDMMC_UNLOCK(sc);
416 1.1 nonaka }
417 1.1 nonaka
418 1.1 nonaka int
419 1.1 nonaka sdmmc_decode_csd(struct sdmmc_softc *sc, sdmmc_response resp,
420 1.1 nonaka struct sdmmc_function *sf)
421 1.1 nonaka {
422 1.1 nonaka /* TRAN_SPEED(2:0): transfer rate exponent */
423 1.1 nonaka static const int speed_exponent[8] = {
424 1.1 nonaka 100 * 1, /* 100 Kbits/s */
425 1.1 nonaka 1 * 1000, /* 1 Mbits/s */
426 1.1 nonaka 10 * 1000, /* 10 Mbits/s */
427 1.1 nonaka 100 * 1000, /* 100 Mbits/s */
428 1.1 nonaka 0,
429 1.1 nonaka 0,
430 1.1 nonaka 0,
431 1.1 nonaka 0,
432 1.1 nonaka };
433 1.1 nonaka /* TRAN_SPEED(6:3): time mantissa */
434 1.1 nonaka static const int speed_mantissa[16] = {
435 1.1 nonaka 0, 10, 12, 13, 15, 20, 25, 30, 35, 40, 45, 50, 55, 60, 70, 80,
436 1.1 nonaka };
437 1.1 nonaka struct sdmmc_csd *csd = &sf->csd;
438 1.1 nonaka int e, m;
439 1.1 nonaka
440 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
441 1.1 nonaka /*
442 1.1 nonaka * CSD version 1.0 corresponds to SD system
443 1.1 nonaka * specification version 1.0 - 1.10. (SanDisk, 3.5.3)
444 1.1 nonaka */
445 1.1 nonaka csd->csdver = SD_CSD_CSDVER(resp);
446 1.1 nonaka switch (csd->csdver) {
447 1.1 nonaka case SD_CSD_CSDVER_2_0:
448 1.1 nonaka DPRINTF(("%s: SD Ver.2.0\n", SDMMCDEVNAME(sc)));
449 1.2 nonaka SET(sf->flags, SFF_SDHC);
450 1.1 nonaka csd->capacity = SD_CSD_V2_CAPACITY(resp);
451 1.1 nonaka csd->read_bl_len = SD_CSD_V2_BL_LEN;
452 1.1 nonaka break;
453 1.1 nonaka
454 1.1 nonaka case SD_CSD_CSDVER_1_0:
455 1.1 nonaka DPRINTF(("%s: SD Ver.1.0\n", SDMMCDEVNAME(sc)));
456 1.1 nonaka csd->capacity = SD_CSD_CAPACITY(resp);
457 1.1 nonaka csd->read_bl_len = SD_CSD_READ_BL_LEN(resp);
458 1.1 nonaka break;
459 1.1 nonaka
460 1.1 nonaka default:
461 1.1 nonaka aprint_error_dev(sc->sc_dev,
462 1.1 nonaka "unknown SD CSD structure version 0x%x\n",
463 1.1 nonaka csd->csdver);
464 1.1 nonaka return 1;
465 1.1 nonaka }
466 1.1 nonaka
467 1.1 nonaka csd->mmcver = SD_CSD_MMCVER(resp);
468 1.1 nonaka csd->write_bl_len = SD_CSD_WRITE_BL_LEN(resp);
469 1.1 nonaka csd->r2w_factor = SD_CSD_R2W_FACTOR(resp);
470 1.1 nonaka e = SD_CSD_SPEED_EXP(resp);
471 1.1 nonaka m = SD_CSD_SPEED_MANT(resp);
472 1.1 nonaka csd->tran_speed = speed_exponent[e] * speed_mantissa[m] / 10;
473 1.25 jakllsch csd->ccc = SD_CSD_CCC(resp);
474 1.1 nonaka } else {
475 1.1 nonaka csd->csdver = MMC_CSD_CSDVER(resp);
476 1.16 nonaka if (csd->csdver == MMC_CSD_CSDVER_1_0) {
477 1.1 nonaka aprint_error_dev(sc->sc_dev,
478 1.1 nonaka "unknown MMC CSD structure version 0x%x\n",
479 1.1 nonaka csd->csdver);
480 1.1 nonaka return 1;
481 1.1 nonaka }
482 1.1 nonaka
483 1.1 nonaka csd->mmcver = MMC_CSD_MMCVER(resp);
484 1.1 nonaka csd->capacity = MMC_CSD_CAPACITY(resp);
485 1.1 nonaka csd->read_bl_len = MMC_CSD_READ_BL_LEN(resp);
486 1.1 nonaka csd->write_bl_len = MMC_CSD_WRITE_BL_LEN(resp);
487 1.1 nonaka csd->r2w_factor = MMC_CSD_R2W_FACTOR(resp);
488 1.1 nonaka e = MMC_CSD_TRAN_SPEED_EXP(resp);
489 1.1 nonaka m = MMC_CSD_TRAN_SPEED_MANT(resp);
490 1.1 nonaka csd->tran_speed = speed_exponent[e] * speed_mantissa[m] / 10;
491 1.1 nonaka }
492 1.3 nonaka if ((1 << csd->read_bl_len) > SDMMC_SECTOR_SIZE)
493 1.3 nonaka csd->capacity *= (1 << csd->read_bl_len) / SDMMC_SECTOR_SIZE;
494 1.1 nonaka
495 1.1 nonaka #ifdef SDMMC_DUMP_CSD
496 1.1 nonaka sdmmc_print_csd(resp, csd);
497 1.1 nonaka #endif
498 1.1 nonaka
499 1.1 nonaka return 0;
500 1.1 nonaka }
501 1.1 nonaka
502 1.1 nonaka int
503 1.1 nonaka sdmmc_decode_cid(struct sdmmc_softc *sc, sdmmc_response resp,
504 1.1 nonaka struct sdmmc_function *sf)
505 1.1 nonaka {
506 1.1 nonaka struct sdmmc_cid *cid = &sf->cid;
507 1.1 nonaka
508 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
509 1.1 nonaka cid->mid = SD_CID_MID(resp);
510 1.1 nonaka cid->oid = SD_CID_OID(resp);
511 1.1 nonaka SD_CID_PNM_CPY(resp, cid->pnm);
512 1.1 nonaka cid->rev = SD_CID_REV(resp);
513 1.1 nonaka cid->psn = SD_CID_PSN(resp);
514 1.1 nonaka cid->mdt = SD_CID_MDT(resp);
515 1.1 nonaka } else {
516 1.1 nonaka switch(sf->csd.mmcver) {
517 1.1 nonaka case MMC_CSD_MMCVER_1_0:
518 1.1 nonaka case MMC_CSD_MMCVER_1_4:
519 1.1 nonaka cid->mid = MMC_CID_MID_V1(resp);
520 1.1 nonaka MMC_CID_PNM_V1_CPY(resp, cid->pnm);
521 1.1 nonaka cid->rev = MMC_CID_REV_V1(resp);
522 1.1 nonaka cid->psn = MMC_CID_PSN_V1(resp);
523 1.1 nonaka cid->mdt = MMC_CID_MDT_V1(resp);
524 1.1 nonaka break;
525 1.1 nonaka case MMC_CSD_MMCVER_2_0:
526 1.1 nonaka case MMC_CSD_MMCVER_3_1:
527 1.1 nonaka case MMC_CSD_MMCVER_4_0:
528 1.1 nonaka cid->mid = MMC_CID_MID_V2(resp);
529 1.1 nonaka cid->oid = MMC_CID_OID_V2(resp);
530 1.1 nonaka MMC_CID_PNM_V2_CPY(resp, cid->pnm);
531 1.1 nonaka cid->psn = MMC_CID_PSN_V2(resp);
532 1.1 nonaka break;
533 1.1 nonaka default:
534 1.1 nonaka aprint_error_dev(sc->sc_dev, "unknown MMC version %d\n",
535 1.1 nonaka sf->csd.mmcver);
536 1.1 nonaka return 1;
537 1.1 nonaka }
538 1.1 nonaka }
539 1.1 nonaka return 0;
540 1.1 nonaka }
541 1.1 nonaka
542 1.1 nonaka void
543 1.1 nonaka sdmmc_print_cid(struct sdmmc_cid *cid)
544 1.1 nonaka {
545 1.1 nonaka
546 1.1 nonaka printf("mid=0x%02x oid=0x%04x pnm=\"%s\" rev=0x%02x psn=0x%08x"
547 1.1 nonaka " mdt=%03x\n", cid->mid, cid->oid, cid->pnm, cid->rev, cid->psn,
548 1.1 nonaka cid->mdt);
549 1.1 nonaka }
550 1.1 nonaka
551 1.1 nonaka #ifdef SDMMC_DUMP_CSD
552 1.4 nonaka void
553 1.1 nonaka sdmmc_print_csd(sdmmc_response resp, struct sdmmc_csd *csd)
554 1.1 nonaka {
555 1.1 nonaka
556 1.1 nonaka printf("csdver = %d\n", csd->csdver);
557 1.1 nonaka printf("mmcver = %d\n", csd->mmcver);
558 1.15 nonaka printf("capacity = 0x%08x\n", csd->capacity);
559 1.1 nonaka printf("read_bl_len = %d\n", csd->read_bl_len);
560 1.24 kiyohara printf("write_bl_len = %d\n", csd->write_bl_len);
561 1.1 nonaka printf("r2w_factor = %d\n", csd->r2w_factor);
562 1.1 nonaka printf("tran_speed = %d\n", csd->tran_speed);
563 1.15 nonaka printf("ccc = 0x%x\n", csd->ccc);
564 1.1 nonaka }
565 1.1 nonaka #endif
566 1.1 nonaka
567 1.1 nonaka /*
568 1.1 nonaka * Initialize a SD/MMC memory card.
569 1.1 nonaka */
570 1.1 nonaka int
571 1.1 nonaka sdmmc_mem_init(struct sdmmc_softc *sc, struct sdmmc_function *sf)
572 1.1 nonaka {
573 1.13 kiyohara int error = 0;
574 1.1 nonaka
575 1.1 nonaka SDMMC_LOCK(sc);
576 1.1 nonaka
577 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
578 1.4 nonaka error = sdmmc_select_card(sc, sf);
579 1.4 nonaka if (error)
580 1.4 nonaka goto out;
581 1.4 nonaka }
582 1.1 nonaka
583 1.31 nonaka error = sdmmc_mem_set_blocklen(sc, sf, SDMMC_SECTOR_SIZE);
584 1.31 nonaka if (error)
585 1.31 nonaka goto out;
586 1.1 nonaka
587 1.13 kiyohara if (ISSET(sc->sc_flags, SMF_SD_MODE))
588 1.13 kiyohara error = sdmmc_mem_sd_init(sc, sf);
589 1.13 kiyohara else
590 1.13 kiyohara error = sdmmc_mem_mmc_init(sc, sf);
591 1.4 nonaka
592 1.67 jmcneill if (error != 0)
593 1.67 jmcneill SET(sf->flags, SFF_ERROR);
594 1.67 jmcneill
595 1.1 nonaka out:
596 1.1 nonaka SDMMC_UNLOCK(sc);
597 1.1 nonaka
598 1.1 nonaka return error;
599 1.1 nonaka }
600 1.1 nonaka
601 1.1 nonaka /*
602 1.1 nonaka * Get or set the card's memory OCR value (SD or MMC).
603 1.1 nonaka */
604 1.4 nonaka int
605 1.1 nonaka sdmmc_mem_send_op_cond(struct sdmmc_softc *sc, uint32_t ocr, uint32_t *ocrp)
606 1.1 nonaka {
607 1.1 nonaka struct sdmmc_command cmd;
608 1.1 nonaka int error;
609 1.1 nonaka int retry;
610 1.1 nonaka
611 1.1 nonaka /* Don't lock */
612 1.1 nonaka
613 1.32 jmcneill DPRINTF(("%s: sdmmc_mem_send_op_cond: ocr=%#x\n",
614 1.32 jmcneill SDMMCDEVNAME(sc), ocr));
615 1.32 jmcneill
616 1.1 nonaka /*
617 1.1 nonaka * If we change the OCR value, retry the command until the OCR
618 1.1 nonaka * we receive in response has the "CARD BUSY" bit set, meaning
619 1.1 nonaka * that all cards are ready for identification.
620 1.1 nonaka */
621 1.1 nonaka for (retry = 0; retry < 100; retry++) {
622 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
623 1.4 nonaka cmd.c_arg = !ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE) ?
624 1.4 nonaka ocr : (ocr & MMC_OCR_HCS);
625 1.50 mlelstv cmd.c_flags = SCF_CMD_BCR | SCF_RSP_R3 | SCF_RSP_SPI_R1
626 1.50 mlelstv | SCF_TOUT_OK;
627 1.1 nonaka
628 1.1 nonaka if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
629 1.1 nonaka cmd.c_opcode = SD_APP_OP_COND;
630 1.4 nonaka error = sdmmc_app_command(sc, NULL, &cmd);
631 1.1 nonaka } else {
632 1.1 nonaka cmd.c_opcode = MMC_SEND_OP_COND;
633 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
634 1.1 nonaka }
635 1.1 nonaka if (error)
636 1.1 nonaka break;
637 1.4 nonaka
638 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
639 1.4 nonaka if (!ISSET(MMC_SPI_R1(cmd.c_resp), R1_SPI_IDLE))
640 1.4 nonaka break;
641 1.4 nonaka } else {
642 1.4 nonaka if (ISSET(MMC_R3(cmd.c_resp), MMC_OCR_MEM_READY) ||
643 1.4 nonaka ocr == 0)
644 1.4 nonaka break;
645 1.4 nonaka }
646 1.1 nonaka
647 1.1 nonaka error = ETIMEDOUT;
648 1.1 nonaka sdmmc_delay(10000);
649 1.1 nonaka }
650 1.64 bouyer if (ocrp != NULL) {
651 1.64 bouyer if (error == 0 &&
652 1.64 bouyer !ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
653 1.64 bouyer *ocrp = MMC_R3(cmd.c_resp);
654 1.64 bouyer } else {
655 1.64 bouyer *ocrp = ocr;
656 1.64 bouyer }
657 1.64 bouyer }
658 1.4 nonaka DPRINTF(("%s: sdmmc_mem_send_op_cond: error=%d, ocr=%#x\n",
659 1.4 nonaka SDMMCDEVNAME(sc), error, MMC_R3(cmd.c_resp)));
660 1.1 nonaka return error;
661 1.1 nonaka }
662 1.1 nonaka
663 1.4 nonaka int
664 1.1 nonaka sdmmc_mem_send_if_cond(struct sdmmc_softc *sc, uint32_t ocr, uint32_t *ocrp)
665 1.1 nonaka {
666 1.1 nonaka struct sdmmc_command cmd;
667 1.1 nonaka int error;
668 1.1 nonaka
669 1.1 nonaka /* Don't lock */
670 1.1 nonaka
671 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
672 1.1 nonaka cmd.c_arg = ocr;
673 1.4 nonaka cmd.c_flags = SCF_CMD_BCR | SCF_RSP_R7 | SCF_RSP_SPI_R7;
674 1.1 nonaka cmd.c_opcode = SD_SEND_IF_COND;
675 1.1 nonaka
676 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
677 1.4 nonaka if (error == 0 && ocrp != NULL) {
678 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
679 1.4 nonaka *ocrp = MMC_SPI_R7(cmd.c_resp);
680 1.4 nonaka } else {
681 1.4 nonaka *ocrp = MMC_R7(cmd.c_resp);
682 1.4 nonaka }
683 1.4 nonaka DPRINTF(("%s: sdmmc_mem_send_if_cond: error=%d, ocr=%#x\n",
684 1.4 nonaka SDMMCDEVNAME(sc), error, *ocrp));
685 1.4 nonaka }
686 1.1 nonaka return error;
687 1.1 nonaka }
688 1.1 nonaka
689 1.1 nonaka /*
690 1.1 nonaka * Set the read block length appropriately for this card, according to
691 1.1 nonaka * the card CSD register value.
692 1.1 nonaka */
693 1.4 nonaka int
694 1.31 nonaka sdmmc_mem_set_blocklen(struct sdmmc_softc *sc, struct sdmmc_function *sf,
695 1.31 nonaka int block_len)
696 1.1 nonaka {
697 1.1 nonaka struct sdmmc_command cmd;
698 1.1 nonaka int error;
699 1.1 nonaka
700 1.1 nonaka /* Don't lock */
701 1.1 nonaka
702 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
703 1.1 nonaka cmd.c_opcode = MMC_SET_BLOCKLEN;
704 1.31 nonaka cmd.c_arg = block_len;
705 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R1;
706 1.1 nonaka
707 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
708 1.1 nonaka
709 1.1 nonaka DPRINTF(("%s: sdmmc_mem_set_blocklen: read_bl_len=%d sector_size=%d\n",
710 1.31 nonaka SDMMCDEVNAME(sc), 1 << sf->csd.read_bl_len, block_len));
711 1.1 nonaka
712 1.1 nonaka return error;
713 1.1 nonaka }
714 1.1 nonaka
715 1.26 jakllsch /* make 512-bit BE quantity __bitfield()-compatible */
716 1.26 jakllsch static void
717 1.26 jakllsch sdmmc_be512_to_bitfield512(sdmmc_bitfield512_t *buf) {
718 1.26 jakllsch size_t i;
719 1.26 jakllsch uint32_t tmp0, tmp1;
720 1.26 jakllsch const size_t bitswords = __arraycount(buf->_bits);
721 1.26 jakllsch for (i = 0; i < bitswords/2; i++) {
722 1.26 jakllsch tmp0 = buf->_bits[i];
723 1.26 jakllsch tmp1 = buf->_bits[bitswords - 1 - i];
724 1.26 jakllsch buf->_bits[i] = be32toh(tmp1);
725 1.26 jakllsch buf->_bits[bitswords - 1 - i] = be32toh(tmp0);
726 1.26 jakllsch }
727 1.26 jakllsch }
728 1.26 jakllsch
729 1.1 nonaka static int
730 1.39 jmcneill sdmmc_mem_select_transfer_mode(struct sdmmc_softc *sc, int support_func)
731 1.39 jmcneill {
732 1.39 jmcneill if (ISSET(sc->sc_flags, SMF_UHS_MODE)) {
733 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_UHS_SDR104) &&
734 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_SDR104)) {
735 1.39 jmcneill return SD_ACCESS_MODE_SDR104;
736 1.39 jmcneill }
737 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_UHS_DDR50) &&
738 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_DDR50)) {
739 1.39 jmcneill return SD_ACCESS_MODE_DDR50;
740 1.39 jmcneill }
741 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_UHS_SDR50) &&
742 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_SDR50)) {
743 1.39 jmcneill return SD_ACCESS_MODE_SDR50;
744 1.39 jmcneill }
745 1.39 jmcneill }
746 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_SD_HIGHSPEED) &&
747 1.42 jmcneill ISSET(support_func, 1 << SD_ACCESS_MODE_SDR25)) {
748 1.39 jmcneill return SD_ACCESS_MODE_SDR25;
749 1.39 jmcneill }
750 1.39 jmcneill return SD_ACCESS_MODE_SDR12;
751 1.39 jmcneill }
752 1.39 jmcneill
753 1.39 jmcneill static int
754 1.45 jmcneill sdmmc_mem_execute_tuning(struct sdmmc_softc *sc, struct sdmmc_function *sf)
755 1.45 jmcneill {
756 1.45 jmcneill int timing = -1;
757 1.45 jmcneill
758 1.45 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE)) {
759 1.45 jmcneill if (!ISSET(sc->sc_flags, SMF_UHS_MODE))
760 1.45 jmcneill return 0;
761 1.45 jmcneill
762 1.45 jmcneill switch (sf->csd.tran_speed) {
763 1.45 jmcneill case 100000:
764 1.45 jmcneill timing = SDMMC_TIMING_UHS_SDR50;
765 1.45 jmcneill break;
766 1.45 jmcneill case 208000:
767 1.45 jmcneill timing = SDMMC_TIMING_UHS_SDR104;
768 1.45 jmcneill break;
769 1.45 jmcneill default:
770 1.45 jmcneill return 0;
771 1.45 jmcneill }
772 1.45 jmcneill } else {
773 1.45 jmcneill switch (sf->csd.tran_speed) {
774 1.45 jmcneill case 200000:
775 1.45 jmcneill timing = SDMMC_TIMING_MMC_HS200;
776 1.45 jmcneill break;
777 1.45 jmcneill default:
778 1.45 jmcneill return 0;
779 1.45 jmcneill }
780 1.45 jmcneill }
781 1.45 jmcneill
782 1.45 jmcneill DPRINTF(("%s: execute tuning for timing %d\n", SDMMCDEVNAME(sc),
783 1.45 jmcneill timing));
784 1.45 jmcneill
785 1.45 jmcneill return sdmmc_chip_execute_tuning(sc->sc_sct, sc->sc_sch, timing);
786 1.45 jmcneill }
787 1.45 jmcneill
788 1.45 jmcneill static int
789 1.13 kiyohara sdmmc_mem_sd_init(struct sdmmc_softc *sc, struct sdmmc_function *sf)
790 1.13 kiyohara {
791 1.39 jmcneill int support_func, best_func, bus_clock, error, i;
792 1.59 jmcneill sdmmc_bitfield512_t status;
793 1.39 jmcneill bool ddr = false;
794 1.13 kiyohara
795 1.31 nonaka /* change bus clock */
796 1.65 riastrad bus_clock = uimin(sc->sc_busclk, sf->csd.tran_speed);
797 1.39 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, bus_clock, false);
798 1.31 nonaka if (error) {
799 1.31 nonaka aprint_error_dev(sc->sc_dev, "can't change bus clock\n");
800 1.31 nonaka return error;
801 1.31 nonaka }
802 1.31 nonaka
803 1.13 kiyohara error = sdmmc_mem_send_scr(sc, sf, sf->raw_scr);
804 1.13 kiyohara if (error) {
805 1.13 kiyohara aprint_error_dev(sc->sc_dev, "SD_SEND_SCR send failed.\n");
806 1.13 kiyohara return error;
807 1.13 kiyohara }
808 1.13 kiyohara error = sdmmc_mem_decode_scr(sc, sf);
809 1.13 kiyohara if (error)
810 1.13 kiyohara return error;
811 1.13 kiyohara
812 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_4BIT_MODE) &&
813 1.13 kiyohara ISSET(sf->scr.bus_width, SCR_SD_BUS_WIDTHS_4BIT)) {
814 1.15 nonaka DPRINTF(("%s: change bus width\n", SDMMCDEVNAME(sc)));
815 1.13 kiyohara error = sdmmc_set_bus_width(sf, 4);
816 1.13 kiyohara if (error) {
817 1.13 kiyohara aprint_error_dev(sc->sc_dev,
818 1.13 kiyohara "can't change bus width (%d bit)\n", 4);
819 1.13 kiyohara return error;
820 1.13 kiyohara }
821 1.13 kiyohara sf->width = 4;
822 1.15 nonaka }
823 1.13 kiyohara
824 1.39 jmcneill best_func = 0;
825 1.13 kiyohara if (sf->scr.sd_spec >= SCR_SD_SPEC_VER_1_10 &&
826 1.13 kiyohara ISSET(sf->csd.ccc, SD_CSD_CCC_SWITCH)) {
827 1.15 nonaka DPRINTF(("%s: switch func mode 0\n", SDMMCDEVNAME(sc)));
828 1.26 jakllsch error = sdmmc_mem_sd_switch(sf, 0, 1, 0, &status);
829 1.13 kiyohara if (error) {
830 1.13 kiyohara aprint_error_dev(sc->sc_dev,
831 1.13 kiyohara "switch func mode 0 failed\n");
832 1.13 kiyohara return error;
833 1.13 kiyohara }
834 1.13 kiyohara
835 1.26 jakllsch support_func = SFUNC_STATUS_GROUP(&status, 1);
836 1.39 jmcneill
837 1.44 jmcneill if (!ISSET(sc->sc_flags, SMF_UHS_MODE) && support_func & 0x1c) {
838 1.44 jmcneill /* XXX UHS-I card started in 1.8V mode, switch now */
839 1.44 jmcneill error = sdmmc_mem_signal_voltage(sc,
840 1.44 jmcneill SDMMC_SIGNAL_VOLTAGE_180);
841 1.44 jmcneill if (error) {
842 1.44 jmcneill aprint_error_dev(sc->sc_dev,
843 1.44 jmcneill "failed to recover UHS card\n");
844 1.44 jmcneill return error;
845 1.44 jmcneill }
846 1.44 jmcneill SET(sc->sc_flags, SMF_UHS_MODE);
847 1.44 jmcneill }
848 1.44 jmcneill
849 1.39 jmcneill for (i = 0; i < __arraycount(switch_group0_functions); i++) {
850 1.39 jmcneill if (!(support_func & (1 << i)))
851 1.13 kiyohara continue;
852 1.39 jmcneill DPRINTF(("%s: card supports mode %s\n",
853 1.39 jmcneill SDMMCDEVNAME(sc),
854 1.39 jmcneill switch_group0_functions[i].name));
855 1.13 kiyohara }
856 1.39 jmcneill
857 1.39 jmcneill best_func = sdmmc_mem_select_transfer_mode(sc, support_func);
858 1.39 jmcneill
859 1.39 jmcneill DPRINTF(("%s: using mode %s\n", SDMMCDEVNAME(sc),
860 1.39 jmcneill switch_group0_functions[best_func].name));
861 1.39 jmcneill
862 1.39 jmcneill if (best_func != 0) {
863 1.15 nonaka DPRINTF(("%s: switch func mode 1(func=%d)\n",
864 1.15 nonaka SDMMCDEVNAME(sc), best_func));
865 1.13 kiyohara error =
866 1.26 jakllsch sdmmc_mem_sd_switch(sf, 1, 1, best_func, &status);
867 1.13 kiyohara if (error) {
868 1.13 kiyohara aprint_error_dev(sc->sc_dev,
869 1.13 kiyohara "switch func mode 1 failed:"
870 1.13 kiyohara " group 1 function %d(0x%2x)\n",
871 1.13 kiyohara best_func, support_func);
872 1.13 kiyohara return error;
873 1.13 kiyohara }
874 1.13 kiyohara sf->csd.tran_speed =
875 1.13 kiyohara switch_group0_functions[best_func].freq;
876 1.13 kiyohara
877 1.39 jmcneill if (best_func == SD_ACCESS_MODE_DDR50)
878 1.39 jmcneill ddr = true;
879 1.39 jmcneill
880 1.23 matt /* Wait 400KHz x 8 clock (2.5us * 8 + slop) */
881 1.23 matt delay(25);
882 1.15 nonaka }
883 1.15 nonaka }
884 1.13 kiyohara
885 1.31 nonaka /* update bus clock */
886 1.15 nonaka if (sc->sc_busclk > sf->csd.tran_speed)
887 1.15 nonaka sc->sc_busclk = sf->csd.tran_speed;
888 1.39 jmcneill if (sc->sc_busclk == bus_clock && sc->sc_busddr == ddr)
889 1.31 nonaka return 0;
890 1.31 nonaka
891 1.31 nonaka /* change bus clock */
892 1.39 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, sc->sc_busclk,
893 1.39 jmcneill ddr);
894 1.15 nonaka if (error) {
895 1.15 nonaka aprint_error_dev(sc->sc_dev, "can't change bus clock\n");
896 1.15 nonaka return error;
897 1.13 kiyohara }
898 1.13 kiyohara
899 1.39 jmcneill sc->sc_transfer_mode = switch_group0_functions[best_func].name;
900 1.39 jmcneill sc->sc_busddr = ddr;
901 1.39 jmcneill
902 1.59 jmcneill /* get card status */
903 1.59 jmcneill error = sdmmc_mem_send_ssr(sc, sf, &status);
904 1.59 jmcneill if (error) {
905 1.59 jmcneill aprint_error_dev(sc->sc_dev, "can't get SD status: %d\n",
906 1.59 jmcneill error);
907 1.59 jmcneill return error;
908 1.59 jmcneill }
909 1.59 jmcneill sdmmc_mem_decode_ssr(sc, sf, &status);
910 1.59 jmcneill
911 1.45 jmcneill /* execute tuning (UHS) */
912 1.45 jmcneill error = sdmmc_mem_execute_tuning(sc, sf);
913 1.45 jmcneill if (error) {
914 1.45 jmcneill aprint_error_dev(sc->sc_dev, "can't execute SD tuning\n");
915 1.45 jmcneill return error;
916 1.45 jmcneill }
917 1.45 jmcneill
918 1.13 kiyohara return 0;
919 1.13 kiyohara }
920 1.13 kiyohara
921 1.13 kiyohara static int
922 1.13 kiyohara sdmmc_mem_mmc_init(struct sdmmc_softc *sc, struct sdmmc_function *sf)
923 1.13 kiyohara {
924 1.31 nonaka int width, value, hs_timing, bus_clock, error;
925 1.52 nonaka uint8_t ext_csd[512];
926 1.32 jmcneill uint32_t sectors = 0;
927 1.54 nonaka bool ddr = false;
928 1.39 jmcneill
929 1.39 jmcneill sc->sc_transfer_mode = NULL;
930 1.13 kiyohara
931 1.31 nonaka /* change bus clock */
932 1.65 riastrad bus_clock = uimin(sc->sc_busclk, sf->csd.tran_speed);
933 1.39 jmcneill error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch, bus_clock, false);
934 1.31 nonaka if (error) {
935 1.31 nonaka aprint_error_dev(sc->sc_dev, "can't change bus clock\n");
936 1.31 nonaka return error;
937 1.31 nonaka }
938 1.31 nonaka
939 1.13 kiyohara if (sf->csd.mmcver >= MMC_CSD_MMCVER_4_0) {
940 1.13 kiyohara error = sdmmc_mem_send_cxd_data(sc,
941 1.13 kiyohara MMC_SEND_EXT_CSD, ext_csd, sizeof(ext_csd));
942 1.13 kiyohara if (error) {
943 1.31 nonaka aprint_error_dev(sc->sc_dev,
944 1.31 nonaka "can't read EXT_CSD (error=%d)\n", error);
945 1.13 kiyohara return error;
946 1.13 kiyohara }
947 1.17 nonaka if ((sf->csd.csdver == MMC_CSD_CSDVER_EXT_CSD) &&
948 1.16 nonaka (ext_csd[EXT_CSD_STRUCTURE] > EXT_CSD_STRUCTURE_VER_1_2)) {
949 1.13 kiyohara aprint_error_dev(sc->sc_dev,
950 1.16 nonaka "unrecognised future version (%d)\n",
951 1.16 nonaka ext_csd[EXT_CSD_STRUCTURE]);
952 1.33 christos return ENOTSUP;
953 1.13 kiyohara }
954 1.55 nonaka sf->ext_csd.rev = ext_csd[EXT_CSD_REV];
955 1.13 kiyohara
956 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_MMC_HS200) &&
957 1.36 jmcneill ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_HS200_1_8V) {
958 1.36 jmcneill sf->csd.tran_speed = 200000; /* 200MHz SDR */
959 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_HS200;
960 1.54 nonaka } else if (ISSET(sc->sc_caps, SMC_CAPS_MMC_DDR52) &&
961 1.54 nonaka ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_DDR52_1_8V) {
962 1.54 nonaka sf->csd.tran_speed = 52000; /* 52MHz */
963 1.54 nonaka hs_timing = EXT_CSD_HS_TIMING_HIGHSPEED;
964 1.54 nonaka ddr = true;
965 1.36 jmcneill } else if (ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_52M) {
966 1.13 kiyohara sf->csd.tran_speed = 52000; /* 52MHz */
967 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_HIGHSPEED;
968 1.32 jmcneill } else if (ext_csd[EXT_CSD_CARD_TYPE] & EXT_CSD_CARD_TYPE_F_26M) {
969 1.32 jmcneill sf->csd.tran_speed = 26000; /* 26MHz */
970 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_LEGACY;
971 1.32 jmcneill } else {
972 1.16 nonaka aprint_error_dev(sc->sc_dev,
973 1.28 matt "unknown CARD_TYPE: 0x%x\n",
974 1.16 nonaka ext_csd[EXT_CSD_CARD_TYPE]);
975 1.33 christos return ENOTSUP;
976 1.16 nonaka }
977 1.16 nonaka
978 1.39 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_8BIT_MODE)) {
979 1.39 jmcneill width = 8;
980 1.39 jmcneill value = EXT_CSD_BUS_WIDTH_8;
981 1.39 jmcneill } else if (ISSET(sc->sc_caps, SMC_CAPS_4BIT_MODE)) {
982 1.39 jmcneill width = 4;
983 1.39 jmcneill value = EXT_CSD_BUS_WIDTH_4;
984 1.39 jmcneill } else {
985 1.39 jmcneill width = 1;
986 1.39 jmcneill value = EXT_CSD_BUS_WIDTH_1;
987 1.39 jmcneill }
988 1.39 jmcneill
989 1.39 jmcneill if (width != 1) {
990 1.39 jmcneill error = sdmmc_mem_mmc_switch(sf, EXT_CSD_CMD_SET_NORMAL,
991 1.61 jmcneill EXT_CSD_BUS_WIDTH, value, false);
992 1.39 jmcneill if (error == 0)
993 1.39 jmcneill error = sdmmc_chip_bus_width(sc->sc_sct,
994 1.39 jmcneill sc->sc_sch, width);
995 1.39 jmcneill else {
996 1.39 jmcneill DPRINTF(("%s: can't change bus width"
997 1.39 jmcneill " (%d bit)\n", SDMMCDEVNAME(sc), width));
998 1.39 jmcneill return error;
999 1.39 jmcneill }
1000 1.39 jmcneill
1001 1.39 jmcneill /* XXXX: need bus test? (using by CMD14 & CMD19) */
1002 1.46 jmcneill delay(10000);
1003 1.39 jmcneill }
1004 1.39 jmcneill sf->width = width;
1005 1.39 jmcneill
1006 1.53 nonaka if (hs_timing == EXT_CSD_HS_TIMING_HIGHSPEED &&
1007 1.39 jmcneill !ISSET(sc->sc_caps, SMC_CAPS_MMC_HIGHSPEED)) {
1008 1.53 nonaka hs_timing = EXT_CSD_HS_TIMING_LEGACY;
1009 1.16 nonaka }
1010 1.53 nonaka if (hs_timing != EXT_CSD_HS_TIMING_LEGACY) {
1011 1.13 kiyohara error = sdmmc_mem_mmc_switch(sf, EXT_CSD_CMD_SET_NORMAL,
1012 1.61 jmcneill EXT_CSD_HS_TIMING, hs_timing, false);
1013 1.13 kiyohara if (error) {
1014 1.13 kiyohara aprint_error_dev(sc->sc_dev,
1015 1.46 jmcneill "can't change high speed %d, error %d\n",
1016 1.46 jmcneill hs_timing, error);
1017 1.13 kiyohara return error;
1018 1.13 kiyohara }
1019 1.16 nonaka }
1020 1.13 kiyohara
1021 1.13 kiyohara if (sc->sc_busclk > sf->csd.tran_speed)
1022 1.13 kiyohara sc->sc_busclk = sf->csd.tran_speed;
1023 1.31 nonaka if (sc->sc_busclk != bus_clock) {
1024 1.31 nonaka error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
1025 1.39 jmcneill sc->sc_busclk, false);
1026 1.31 nonaka if (error) {
1027 1.31 nonaka aprint_error_dev(sc->sc_dev,
1028 1.31 nonaka "can't change bus clock\n");
1029 1.31 nonaka return error;
1030 1.31 nonaka }
1031 1.13 kiyohara }
1032 1.16 nonaka
1033 1.53 nonaka if (hs_timing != EXT_CSD_HS_TIMING_LEGACY) {
1034 1.13 kiyohara error = sdmmc_mem_send_cxd_data(sc,
1035 1.13 kiyohara MMC_SEND_EXT_CSD, ext_csd, sizeof(ext_csd));
1036 1.13 kiyohara if (error) {
1037 1.13 kiyohara aprint_error_dev(sc->sc_dev,
1038 1.13 kiyohara "can't re-read EXT_CSD\n");
1039 1.13 kiyohara return error;
1040 1.13 kiyohara }
1041 1.13 kiyohara if (ext_csd[EXT_CSD_HS_TIMING] != hs_timing) {
1042 1.13 kiyohara aprint_error_dev(sc->sc_dev,
1043 1.13 kiyohara "HS_TIMING set failed\n");
1044 1.13 kiyohara return EINVAL;
1045 1.13 kiyohara }
1046 1.13 kiyohara }
1047 1.13 kiyohara
1048 1.54 nonaka /*
1049 1.54 nonaka * HS_TIMING must be set to 0x1 before setting BUS_WIDTH
1050 1.54 nonaka * for dual data rate operation
1051 1.54 nonaka */
1052 1.54 nonaka if (ddr &&
1053 1.54 nonaka hs_timing == EXT_CSD_HS_TIMING_HIGHSPEED &&
1054 1.54 nonaka width > 1) {
1055 1.54 nonaka error = sdmmc_mem_mmc_switch(sf,
1056 1.54 nonaka EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1057 1.54 nonaka (width == 8) ? EXT_CSD_BUS_WIDTH_8_DDR :
1058 1.61 jmcneill EXT_CSD_BUS_WIDTH_4_DDR, false);
1059 1.54 nonaka if (error) {
1060 1.54 nonaka DPRINTF(("%s: can't switch to DDR"
1061 1.54 nonaka " (%d bit)\n", SDMMCDEVNAME(sc), width));
1062 1.54 nonaka return error;
1063 1.54 nonaka }
1064 1.54 nonaka
1065 1.54 nonaka delay(10000);
1066 1.54 nonaka
1067 1.54 nonaka error = sdmmc_mem_signal_voltage(sc,
1068 1.54 nonaka SDMMC_SIGNAL_VOLTAGE_180);
1069 1.54 nonaka if (error) {
1070 1.54 nonaka aprint_error_dev(sc->sc_dev,
1071 1.54 nonaka "can't switch signaling voltage\n");
1072 1.54 nonaka return error;
1073 1.54 nonaka }
1074 1.54 nonaka
1075 1.54 nonaka error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
1076 1.54 nonaka sc->sc_busclk, ddr);
1077 1.54 nonaka if (error) {
1078 1.54 nonaka aprint_error_dev(sc->sc_dev,
1079 1.54 nonaka "can't change bus clock\n");
1080 1.54 nonaka return error;
1081 1.54 nonaka }
1082 1.54 nonaka
1083 1.54 nonaka delay(10000);
1084 1.54 nonaka
1085 1.54 nonaka sc->sc_transfer_mode = "DDR52";
1086 1.54 nonaka sc->sc_busddr = ddr;
1087 1.54 nonaka }
1088 1.54 nonaka
1089 1.32 jmcneill sectors = ext_csd[EXT_CSD_SEC_COUNT + 0] << 0 |
1090 1.32 jmcneill ext_csd[EXT_CSD_SEC_COUNT + 1] << 8 |
1091 1.32 jmcneill ext_csd[EXT_CSD_SEC_COUNT + 2] << 16 |
1092 1.32 jmcneill ext_csd[EXT_CSD_SEC_COUNT + 3] << 24;
1093 1.32 jmcneill if (sectors > (2u * 1024 * 1024 * 1024) / 512) {
1094 1.32 jmcneill SET(sf->flags, SFF_SDHC);
1095 1.32 jmcneill sf->csd.capacity = sectors;
1096 1.32 jmcneill }
1097 1.32 jmcneill
1098 1.53 nonaka if (hs_timing == EXT_CSD_HS_TIMING_HS200) {
1099 1.39 jmcneill sc->sc_transfer_mode = "HS200";
1100 1.45 jmcneill
1101 1.45 jmcneill /* execute tuning (HS200) */
1102 1.45 jmcneill error = sdmmc_mem_execute_tuning(sc, sf);
1103 1.45 jmcneill if (error) {
1104 1.45 jmcneill aprint_error_dev(sc->sc_dev,
1105 1.45 jmcneill "can't execute MMC tuning\n");
1106 1.45 jmcneill return error;
1107 1.45 jmcneill }
1108 1.13 kiyohara }
1109 1.55 nonaka
1110 1.55 nonaka if (sf->ext_csd.rev >= 5) {
1111 1.55 nonaka sf->ext_csd.rst_n_function =
1112 1.55 nonaka ext_csd[EXT_CSD_RST_N_FUNCTION];
1113 1.55 nonaka }
1114 1.61 jmcneill
1115 1.61 jmcneill if (sf->ext_csd.rev >= 6) {
1116 1.61 jmcneill sf->ext_csd.cache_size =
1117 1.61 jmcneill le32dec(&ext_csd[EXT_CSD_CACHE_SIZE]) * 1024;
1118 1.61 jmcneill }
1119 1.61 jmcneill if (sf->ext_csd.cache_size > 0) {
1120 1.61 jmcneill /* eMMC cache present, enable it */
1121 1.61 jmcneill error = sdmmc_mem_mmc_switch(sf,
1122 1.61 jmcneill EXT_CSD_CMD_SET_NORMAL, EXT_CSD_CACHE_CTRL,
1123 1.61 jmcneill EXT_CSD_CACHE_CTRL_CACHE_EN, false);
1124 1.61 jmcneill if (error) {
1125 1.61 jmcneill aprint_error_dev(sc->sc_dev,
1126 1.61 jmcneill "can't enable cache: %d\n", error);
1127 1.61 jmcneill } else {
1128 1.61 jmcneill SET(sf->flags, SFF_CACHE_ENABLED);
1129 1.61 jmcneill }
1130 1.61 jmcneill }
1131 1.13 kiyohara } else {
1132 1.13 kiyohara if (sc->sc_busclk > sf->csd.tran_speed)
1133 1.13 kiyohara sc->sc_busclk = sf->csd.tran_speed;
1134 1.31 nonaka if (sc->sc_busclk != bus_clock) {
1135 1.31 nonaka error = sdmmc_chip_bus_clock(sc->sc_sct, sc->sc_sch,
1136 1.39 jmcneill sc->sc_busclk, false);
1137 1.31 nonaka if (error) {
1138 1.31 nonaka aprint_error_dev(sc->sc_dev,
1139 1.31 nonaka "can't change bus clock\n");
1140 1.31 nonaka return error;
1141 1.31 nonaka }
1142 1.13 kiyohara }
1143 1.13 kiyohara }
1144 1.13 kiyohara
1145 1.13 kiyohara return 0;
1146 1.13 kiyohara }
1147 1.13 kiyohara
1148 1.13 kiyohara static int
1149 1.4 nonaka sdmmc_mem_send_cid(struct sdmmc_softc *sc, sdmmc_response *resp)
1150 1.4 nonaka {
1151 1.4 nonaka struct sdmmc_command cmd;
1152 1.4 nonaka int error;
1153 1.4 nonaka
1154 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1155 1.4 nonaka memset(&cmd, 0, sizeof cmd);
1156 1.4 nonaka cmd.c_opcode = MMC_ALL_SEND_CID;
1157 1.47 mlelstv cmd.c_flags = SCF_CMD_BCR | SCF_RSP_R2 | SCF_TOUT_OK;
1158 1.4 nonaka
1159 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1160 1.4 nonaka } else {
1161 1.4 nonaka error = sdmmc_mem_send_cxd_data(sc, MMC_SEND_CID, &cmd.c_resp,
1162 1.4 nonaka sizeof(cmd.c_resp));
1163 1.4 nonaka }
1164 1.4 nonaka
1165 1.4 nonaka #ifdef SDMMC_DEBUG
1166 1.31 nonaka if (error == 0)
1167 1.31 nonaka sdmmc_dump_data("CID", cmd.c_resp, sizeof(cmd.c_resp));
1168 1.4 nonaka #endif
1169 1.4 nonaka if (error == 0 && resp != NULL)
1170 1.4 nonaka memcpy(resp, &cmd.c_resp, sizeof(*resp));
1171 1.4 nonaka return error;
1172 1.4 nonaka }
1173 1.4 nonaka
1174 1.4 nonaka static int
1175 1.4 nonaka sdmmc_mem_send_csd(struct sdmmc_softc *sc, struct sdmmc_function *sf,
1176 1.4 nonaka sdmmc_response *resp)
1177 1.4 nonaka {
1178 1.4 nonaka struct sdmmc_command cmd;
1179 1.4 nonaka int error;
1180 1.4 nonaka
1181 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1182 1.4 nonaka memset(&cmd, 0, sizeof cmd);
1183 1.4 nonaka cmd.c_opcode = MMC_SEND_CSD;
1184 1.4 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1185 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R2;
1186 1.4 nonaka
1187 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1188 1.4 nonaka } else {
1189 1.4 nonaka error = sdmmc_mem_send_cxd_data(sc, MMC_SEND_CSD, &cmd.c_resp,
1190 1.4 nonaka sizeof(cmd.c_resp));
1191 1.4 nonaka }
1192 1.4 nonaka
1193 1.4 nonaka #ifdef SDMMC_DEBUG
1194 1.31 nonaka if (error == 0)
1195 1.31 nonaka sdmmc_dump_data("CSD", cmd.c_resp, sizeof(cmd.c_resp));
1196 1.4 nonaka #endif
1197 1.4 nonaka if (error == 0 && resp != NULL)
1198 1.4 nonaka memcpy(resp, &cmd.c_resp, sizeof(*resp));
1199 1.4 nonaka return error;
1200 1.4 nonaka }
1201 1.4 nonaka
1202 1.4 nonaka static int
1203 1.4 nonaka sdmmc_mem_send_scr(struct sdmmc_softc *sc, struct sdmmc_function *sf,
1204 1.31 nonaka uint32_t *scr)
1205 1.4 nonaka {
1206 1.4 nonaka struct sdmmc_command cmd;
1207 1.4 nonaka bus_dma_segment_t ds[1];
1208 1.4 nonaka void *ptr = NULL;
1209 1.4 nonaka int datalen = 8;
1210 1.4 nonaka int rseg;
1211 1.4 nonaka int error = 0;
1212 1.4 nonaka
1213 1.4 nonaka /* Don't lock */
1214 1.4 nonaka
1215 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1216 1.4 nonaka error = bus_dmamem_alloc(sc->sc_dmat, datalen, PAGE_SIZE, 0,
1217 1.4 nonaka ds, 1, &rseg, BUS_DMA_NOWAIT);
1218 1.4 nonaka if (error)
1219 1.4 nonaka goto out;
1220 1.4 nonaka error = bus_dmamem_map(sc->sc_dmat, ds, 1, datalen, &ptr,
1221 1.4 nonaka BUS_DMA_NOWAIT);
1222 1.4 nonaka if (error)
1223 1.4 nonaka goto dmamem_free;
1224 1.4 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, datalen,
1225 1.4 nonaka NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1226 1.4 nonaka if (error)
1227 1.4 nonaka goto dmamem_unmap;
1228 1.4 nonaka
1229 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1230 1.4 nonaka BUS_DMASYNC_PREREAD);
1231 1.4 nonaka } else {
1232 1.4 nonaka ptr = malloc(datalen, M_DEVBUF, M_NOWAIT | M_ZERO);
1233 1.4 nonaka if (ptr == NULL)
1234 1.4 nonaka goto out;
1235 1.4 nonaka }
1236 1.4 nonaka
1237 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1238 1.4 nonaka cmd.c_data = ptr;
1239 1.4 nonaka cmd.c_datalen = datalen;
1240 1.4 nonaka cmd.c_blklen = datalen;
1241 1.4 nonaka cmd.c_arg = 0;
1242 1.4 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1243 1.4 nonaka cmd.c_opcode = SD_APP_SEND_SCR;
1244 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1245 1.4 nonaka cmd.c_dmamap = sc->sc_dmap;
1246 1.4 nonaka
1247 1.4 nonaka error = sdmmc_app_command(sc, sf, &cmd);
1248 1.4 nonaka if (error == 0) {
1249 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1250 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1251 1.4 nonaka BUS_DMASYNC_POSTREAD);
1252 1.4 nonaka }
1253 1.6 kiyohara memcpy(scr, ptr, datalen);
1254 1.4 nonaka }
1255 1.4 nonaka
1256 1.4 nonaka out:
1257 1.4 nonaka if (ptr != NULL) {
1258 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1259 1.4 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1260 1.4 nonaka dmamem_unmap:
1261 1.4 nonaka bus_dmamem_unmap(sc->sc_dmat, ptr, datalen);
1262 1.4 nonaka dmamem_free:
1263 1.4 nonaka bus_dmamem_free(sc->sc_dmat, ds, rseg);
1264 1.4 nonaka } else {
1265 1.4 nonaka free(ptr, M_DEVBUF);
1266 1.4 nonaka }
1267 1.4 nonaka }
1268 1.4 nonaka DPRINTF(("%s: sdmem_mem_send_scr: error = %d\n", SDMMCDEVNAME(sc),
1269 1.4 nonaka error));
1270 1.9 kiyohara
1271 1.4 nonaka #ifdef SDMMC_DEBUG
1272 1.9 kiyohara if (error == 0)
1273 1.31 nonaka sdmmc_dump_data("SCR", scr, datalen);
1274 1.4 nonaka #endif
1275 1.4 nonaka return error;
1276 1.4 nonaka }
1277 1.4 nonaka
1278 1.4 nonaka static int
1279 1.4 nonaka sdmmc_mem_decode_scr(struct sdmmc_softc *sc, struct sdmmc_function *sf)
1280 1.4 nonaka {
1281 1.4 nonaka sdmmc_response resp;
1282 1.4 nonaka int ver;
1283 1.4 nonaka
1284 1.4 nonaka memset(resp, 0, sizeof(resp));
1285 1.8 kiyohara /*
1286 1.8 kiyohara * Change the raw-scr received from the DMA stream to resp.
1287 1.8 kiyohara */
1288 1.19 matt resp[0] = be32toh(sf->raw_scr[1]) >> 8; // LSW
1289 1.19 matt resp[1] = be32toh(sf->raw_scr[0]); // MSW
1290 1.19 matt resp[0] |= (resp[1] & 0xff) << 24;
1291 1.19 matt resp[1] >>= 8;
1292 1.4 nonaka
1293 1.4 nonaka ver = SCR_STRUCTURE(resp);
1294 1.4 nonaka sf->scr.sd_spec = SCR_SD_SPEC(resp);
1295 1.4 nonaka sf->scr.bus_width = SCR_SD_BUS_WIDTHS(resp);
1296 1.4 nonaka
1297 1.40 jmcneill DPRINTF(("%s: sdmmc_mem_decode_scr: %08x%08x ver=%d, spec=%d, bus width=%d\n",
1298 1.19 matt SDMMCDEVNAME(sc), resp[1], resp[0],
1299 1.40 jmcneill ver, sf->scr.sd_spec, sf->scr.bus_width));
1300 1.4 nonaka
1301 1.39 jmcneill if (ver != 0 && ver != 1) {
1302 1.4 nonaka DPRINTF(("%s: unknown structure version: %d\n",
1303 1.4 nonaka SDMMCDEVNAME(sc), ver));
1304 1.4 nonaka return EINVAL;
1305 1.4 nonaka }
1306 1.4 nonaka return 0;
1307 1.4 nonaka }
1308 1.4 nonaka
1309 1.4 nonaka static int
1310 1.59 jmcneill sdmmc_mem_send_ssr(struct sdmmc_softc *sc, struct sdmmc_function *sf,
1311 1.59 jmcneill sdmmc_bitfield512_t *ssr)
1312 1.59 jmcneill {
1313 1.59 jmcneill struct sdmmc_command cmd;
1314 1.59 jmcneill bus_dma_segment_t ds[1];
1315 1.59 jmcneill void *ptr = NULL;
1316 1.59 jmcneill int datalen = 64;
1317 1.59 jmcneill int rseg;
1318 1.59 jmcneill int error = 0;
1319 1.59 jmcneill
1320 1.59 jmcneill /* Don't lock */
1321 1.59 jmcneill
1322 1.59 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1323 1.59 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, datalen, PAGE_SIZE, 0,
1324 1.59 jmcneill ds, 1, &rseg, BUS_DMA_NOWAIT);
1325 1.59 jmcneill if (error)
1326 1.59 jmcneill goto out;
1327 1.59 jmcneill error = bus_dmamem_map(sc->sc_dmat, ds, 1, datalen, &ptr,
1328 1.59 jmcneill BUS_DMA_NOWAIT);
1329 1.59 jmcneill if (error)
1330 1.59 jmcneill goto dmamem_free;
1331 1.59 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, datalen,
1332 1.59 jmcneill NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1333 1.59 jmcneill if (error)
1334 1.59 jmcneill goto dmamem_unmap;
1335 1.59 jmcneill
1336 1.59 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1337 1.59 jmcneill BUS_DMASYNC_PREREAD);
1338 1.59 jmcneill } else {
1339 1.59 jmcneill ptr = malloc(datalen, M_DEVBUF, M_NOWAIT | M_ZERO);
1340 1.59 jmcneill if (ptr == NULL)
1341 1.59 jmcneill goto out;
1342 1.59 jmcneill }
1343 1.59 jmcneill
1344 1.59 jmcneill memset(&cmd, 0, sizeof(cmd));
1345 1.59 jmcneill cmd.c_data = ptr;
1346 1.59 jmcneill cmd.c_datalen = datalen;
1347 1.59 jmcneill cmd.c_blklen = datalen;
1348 1.59 jmcneill cmd.c_arg = 0;
1349 1.59 jmcneill cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1350 1.59 jmcneill cmd.c_opcode = SD_APP_SD_STATUS;
1351 1.59 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1352 1.59 jmcneill cmd.c_dmamap = sc->sc_dmap;
1353 1.59 jmcneill
1354 1.59 jmcneill error = sdmmc_app_command(sc, sf, &cmd);
1355 1.59 jmcneill if (error == 0) {
1356 1.59 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1357 1.59 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1358 1.59 jmcneill BUS_DMASYNC_POSTREAD);
1359 1.59 jmcneill }
1360 1.59 jmcneill memcpy(ssr, ptr, datalen);
1361 1.59 jmcneill }
1362 1.59 jmcneill
1363 1.59 jmcneill out:
1364 1.59 jmcneill if (ptr != NULL) {
1365 1.59 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1366 1.59 jmcneill bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1367 1.59 jmcneill dmamem_unmap:
1368 1.59 jmcneill bus_dmamem_unmap(sc->sc_dmat, ptr, datalen);
1369 1.59 jmcneill dmamem_free:
1370 1.59 jmcneill bus_dmamem_free(sc->sc_dmat, ds, rseg);
1371 1.59 jmcneill } else {
1372 1.59 jmcneill free(ptr, M_DEVBUF);
1373 1.59 jmcneill }
1374 1.59 jmcneill }
1375 1.59 jmcneill DPRINTF(("%s: sdmem_mem_send_ssr: error = %d\n", SDMMCDEVNAME(sc),
1376 1.59 jmcneill error));
1377 1.59 jmcneill
1378 1.59 jmcneill if (error == 0)
1379 1.59 jmcneill sdmmc_be512_to_bitfield512(ssr);
1380 1.59 jmcneill
1381 1.59 jmcneill #ifdef SDMMC_DEBUG
1382 1.59 jmcneill if (error == 0)
1383 1.59 jmcneill sdmmc_dump_data("SSR", ssr, datalen);
1384 1.59 jmcneill #endif
1385 1.59 jmcneill return error;
1386 1.59 jmcneill }
1387 1.59 jmcneill
1388 1.59 jmcneill static int
1389 1.59 jmcneill sdmmc_mem_decode_ssr(struct sdmmc_softc *sc, struct sdmmc_function *sf,
1390 1.59 jmcneill sdmmc_bitfield512_t *ssr_bitfield)
1391 1.59 jmcneill {
1392 1.59 jmcneill uint32_t *ssr = (uint32_t *)ssr_bitfield;
1393 1.59 jmcneill int speed_class_val, bus_width_val;
1394 1.59 jmcneill
1395 1.59 jmcneill const int bus_width = SSR_DAT_BUS_WIDTH(ssr);
1396 1.59 jmcneill const int speed_class = SSR_SPEED_CLASS(ssr);
1397 1.59 jmcneill const int uhs_speed_grade = SSR_UHS_SPEED_GRADE(ssr);
1398 1.59 jmcneill const int video_speed_class = SSR_VIDEO_SPEED_CLASS(ssr);
1399 1.59 jmcneill const int app_perf_class = SSR_APP_PERF_CLASS(ssr);
1400 1.59 jmcneill
1401 1.59 jmcneill switch (speed_class) {
1402 1.59 jmcneill case SSR_SPEED_CLASS_0: speed_class_val = 0; break;
1403 1.59 jmcneill case SSR_SPEED_CLASS_2: speed_class_val = 2; break;
1404 1.59 jmcneill case SSR_SPEED_CLASS_4: speed_class_val = 4; break;
1405 1.59 jmcneill case SSR_SPEED_CLASS_6: speed_class_val = 6; break;
1406 1.59 jmcneill case SSR_SPEED_CLASS_10: speed_class_val = 10; break;
1407 1.59 jmcneill default: speed_class_val = -1; break;
1408 1.59 jmcneill }
1409 1.59 jmcneill
1410 1.59 jmcneill switch (bus_width) {
1411 1.59 jmcneill case SSR_DAT_BUS_WIDTH_1: bus_width_val = 1; break;
1412 1.59 jmcneill case SSR_DAT_BUS_WIDTH_4: bus_width_val = 4; break;
1413 1.59 jmcneill default: bus_width_val = -1;
1414 1.59 jmcneill }
1415 1.59 jmcneill
1416 1.59 jmcneill /*
1417 1.59 jmcneill * Log card status
1418 1.59 jmcneill */
1419 1.59 jmcneill device_printf(sc->sc_dev, "SD card status:");
1420 1.59 jmcneill if (bus_width_val != -1)
1421 1.59 jmcneill printf(" %d-bit", bus_width_val);
1422 1.59 jmcneill else
1423 1.59 jmcneill printf(" unknown bus width");
1424 1.59 jmcneill if (speed_class_val != -1)
1425 1.59 jmcneill printf(", C%d", speed_class_val);
1426 1.59 jmcneill if (uhs_speed_grade)
1427 1.59 jmcneill printf(", U%d", uhs_speed_grade);
1428 1.59 jmcneill if (video_speed_class)
1429 1.59 jmcneill printf(", V%d", video_speed_class);
1430 1.59 jmcneill if (app_perf_class)
1431 1.59 jmcneill printf(", A%d", app_perf_class);
1432 1.59 jmcneill printf("\n");
1433 1.59 jmcneill
1434 1.59 jmcneill return 0;
1435 1.59 jmcneill }
1436 1.59 jmcneill
1437 1.59 jmcneill static int
1438 1.4 nonaka sdmmc_mem_send_cxd_data(struct sdmmc_softc *sc, int opcode, void *data,
1439 1.4 nonaka size_t datalen)
1440 1.4 nonaka {
1441 1.4 nonaka struct sdmmc_command cmd;
1442 1.4 nonaka bus_dma_segment_t ds[1];
1443 1.4 nonaka void *ptr = NULL;
1444 1.4 nonaka int rseg;
1445 1.4 nonaka int error = 0;
1446 1.4 nonaka
1447 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1448 1.4 nonaka error = bus_dmamem_alloc(sc->sc_dmat, datalen, PAGE_SIZE, 0, ds,
1449 1.4 nonaka 1, &rseg, BUS_DMA_NOWAIT);
1450 1.4 nonaka if (error)
1451 1.4 nonaka goto out;
1452 1.4 nonaka error = bus_dmamem_map(sc->sc_dmat, ds, 1, datalen, &ptr,
1453 1.4 nonaka BUS_DMA_NOWAIT);
1454 1.4 nonaka if (error)
1455 1.4 nonaka goto dmamem_free;
1456 1.4 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, datalen,
1457 1.4 nonaka NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1458 1.4 nonaka if (error)
1459 1.4 nonaka goto dmamem_unmap;
1460 1.4 nonaka
1461 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1462 1.4 nonaka BUS_DMASYNC_PREREAD);
1463 1.4 nonaka } else {
1464 1.4 nonaka ptr = malloc(datalen, M_DEVBUF, M_NOWAIT | M_ZERO);
1465 1.4 nonaka if (ptr == NULL)
1466 1.4 nonaka goto out;
1467 1.4 nonaka }
1468 1.4 nonaka
1469 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1470 1.4 nonaka cmd.c_data = ptr;
1471 1.4 nonaka cmd.c_datalen = datalen;
1472 1.4 nonaka cmd.c_blklen = datalen;
1473 1.4 nonaka cmd.c_opcode = opcode;
1474 1.4 nonaka cmd.c_arg = 0;
1475 1.4 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_SPI_R1;
1476 1.4 nonaka if (opcode == MMC_SEND_EXT_CSD)
1477 1.4 nonaka SET(cmd.c_flags, SCF_RSP_R1);
1478 1.4 nonaka else
1479 1.4 nonaka SET(cmd.c_flags, SCF_RSP_R2);
1480 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1481 1.4 nonaka cmd.c_dmamap = sc->sc_dmap;
1482 1.4 nonaka
1483 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1484 1.4 nonaka if (error == 0) {
1485 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1486 1.4 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1487 1.4 nonaka BUS_DMASYNC_POSTREAD);
1488 1.4 nonaka }
1489 1.6 kiyohara memcpy(data, ptr, datalen);
1490 1.16 nonaka #ifdef SDMMC_DEBUG
1491 1.16 nonaka sdmmc_dump_data("CXD", data, datalen);
1492 1.16 nonaka #endif
1493 1.4 nonaka }
1494 1.4 nonaka
1495 1.4 nonaka out:
1496 1.4 nonaka if (ptr != NULL) {
1497 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1498 1.4 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1499 1.4 nonaka dmamem_unmap:
1500 1.4 nonaka bus_dmamem_unmap(sc->sc_dmat, ptr, datalen);
1501 1.4 nonaka dmamem_free:
1502 1.4 nonaka bus_dmamem_free(sc->sc_dmat, ds, rseg);
1503 1.4 nonaka } else {
1504 1.4 nonaka free(ptr, M_DEVBUF);
1505 1.4 nonaka }
1506 1.4 nonaka }
1507 1.4 nonaka return error;
1508 1.4 nonaka }
1509 1.4 nonaka
1510 1.4 nonaka static int
1511 1.4 nonaka sdmmc_set_bus_width(struct sdmmc_function *sf, int width)
1512 1.4 nonaka {
1513 1.4 nonaka struct sdmmc_softc *sc = sf->sc;
1514 1.4 nonaka struct sdmmc_command cmd;
1515 1.4 nonaka int error;
1516 1.4 nonaka
1517 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1518 1.4 nonaka return ENODEV;
1519 1.4 nonaka
1520 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1521 1.4 nonaka cmd.c_opcode = SD_APP_SET_BUS_WIDTH;
1522 1.4 nonaka cmd.c_flags = SCF_RSP_R1 | SCF_CMD_AC;
1523 1.4 nonaka
1524 1.4 nonaka switch (width) {
1525 1.4 nonaka case 1:
1526 1.4 nonaka cmd.c_arg = SD_ARG_BUS_WIDTH_1;
1527 1.4 nonaka break;
1528 1.4 nonaka
1529 1.4 nonaka case 4:
1530 1.4 nonaka cmd.c_arg = SD_ARG_BUS_WIDTH_4;
1531 1.4 nonaka break;
1532 1.4 nonaka
1533 1.4 nonaka default:
1534 1.4 nonaka return EINVAL;
1535 1.4 nonaka }
1536 1.4 nonaka
1537 1.4 nonaka error = sdmmc_app_command(sc, sf, &cmd);
1538 1.4 nonaka if (error == 0)
1539 1.4 nonaka error = sdmmc_chip_bus_width(sc->sc_sct, sc->sc_sch, width);
1540 1.4 nonaka return error;
1541 1.4 nonaka }
1542 1.4 nonaka
1543 1.4 nonaka static int
1544 1.13 kiyohara sdmmc_mem_sd_switch(struct sdmmc_function *sf, int mode, int group,
1545 1.26 jakllsch int function, sdmmc_bitfield512_t *status)
1546 1.13 kiyohara {
1547 1.13 kiyohara struct sdmmc_softc *sc = sf->sc;
1548 1.13 kiyohara struct sdmmc_command cmd;
1549 1.13 kiyohara bus_dma_segment_t ds[1];
1550 1.13 kiyohara void *ptr = NULL;
1551 1.13 kiyohara int gsft, rseg, error = 0;
1552 1.13 kiyohara const int statlen = 64;
1553 1.13 kiyohara
1554 1.13 kiyohara if (sf->scr.sd_spec >= SCR_SD_SPEC_VER_1_10 &&
1555 1.13 kiyohara !ISSET(sf->csd.ccc, SD_CSD_CCC_SWITCH))
1556 1.13 kiyohara return EINVAL;
1557 1.13 kiyohara
1558 1.13 kiyohara if (group <= 0 || group > 6 ||
1559 1.27 jakllsch function < 0 || function > 15)
1560 1.13 kiyohara return EINVAL;
1561 1.13 kiyohara
1562 1.13 kiyohara gsft = (group - 1) << 2;
1563 1.13 kiyohara
1564 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1565 1.13 kiyohara error = bus_dmamem_alloc(sc->sc_dmat, statlen, PAGE_SIZE, 0, ds,
1566 1.13 kiyohara 1, &rseg, BUS_DMA_NOWAIT);
1567 1.13 kiyohara if (error)
1568 1.13 kiyohara goto out;
1569 1.13 kiyohara error = bus_dmamem_map(sc->sc_dmat, ds, 1, statlen, &ptr,
1570 1.13 kiyohara BUS_DMA_NOWAIT);
1571 1.13 kiyohara if (error)
1572 1.13 kiyohara goto dmamem_free;
1573 1.13 kiyohara error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, ptr, statlen,
1574 1.13 kiyohara NULL, BUS_DMA_NOWAIT|BUS_DMA_STREAMING|BUS_DMA_READ);
1575 1.13 kiyohara if (error)
1576 1.13 kiyohara goto dmamem_unmap;
1577 1.13 kiyohara
1578 1.13 kiyohara bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, statlen,
1579 1.13 kiyohara BUS_DMASYNC_PREREAD);
1580 1.13 kiyohara } else {
1581 1.13 kiyohara ptr = malloc(statlen, M_DEVBUF, M_NOWAIT | M_ZERO);
1582 1.13 kiyohara if (ptr == NULL)
1583 1.13 kiyohara goto out;
1584 1.13 kiyohara }
1585 1.13 kiyohara
1586 1.13 kiyohara memset(&cmd, 0, sizeof(cmd));
1587 1.13 kiyohara cmd.c_data = ptr;
1588 1.13 kiyohara cmd.c_datalen = statlen;
1589 1.13 kiyohara cmd.c_blklen = statlen;
1590 1.13 kiyohara cmd.c_opcode = SD_SEND_SWITCH_FUNC;
1591 1.13 kiyohara cmd.c_arg =
1592 1.13 kiyohara (!!mode << 31) | (function << gsft) | (0x00ffffff & ~(0xf << gsft));
1593 1.13 kiyohara cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1594 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1595 1.13 kiyohara cmd.c_dmamap = sc->sc_dmap;
1596 1.13 kiyohara
1597 1.13 kiyohara error = sdmmc_mmc_command(sc, &cmd);
1598 1.13 kiyohara if (error == 0) {
1599 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1600 1.13 kiyohara bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, statlen,
1601 1.13 kiyohara BUS_DMASYNC_POSTREAD);
1602 1.13 kiyohara }
1603 1.13 kiyohara memcpy(status, ptr, statlen);
1604 1.13 kiyohara }
1605 1.13 kiyohara
1606 1.13 kiyohara out:
1607 1.13 kiyohara if (ptr != NULL) {
1608 1.13 kiyohara if (ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1609 1.13 kiyohara bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1610 1.13 kiyohara dmamem_unmap:
1611 1.13 kiyohara bus_dmamem_unmap(sc->sc_dmat, ptr, statlen);
1612 1.13 kiyohara dmamem_free:
1613 1.13 kiyohara bus_dmamem_free(sc->sc_dmat, ds, rseg);
1614 1.13 kiyohara } else {
1615 1.13 kiyohara free(ptr, M_DEVBUF);
1616 1.13 kiyohara }
1617 1.13 kiyohara }
1618 1.26 jakllsch
1619 1.26 jakllsch if (error == 0)
1620 1.26 jakllsch sdmmc_be512_to_bitfield512(status);
1621 1.26 jakllsch
1622 1.13 kiyohara return error;
1623 1.13 kiyohara }
1624 1.13 kiyohara
1625 1.13 kiyohara static int
1626 1.4 nonaka sdmmc_mem_mmc_switch(struct sdmmc_function *sf, uint8_t set, uint8_t index,
1627 1.61 jmcneill uint8_t value, bool poll)
1628 1.4 nonaka {
1629 1.4 nonaka struct sdmmc_softc *sc = sf->sc;
1630 1.4 nonaka struct sdmmc_command cmd;
1631 1.48 jmcneill int error;
1632 1.4 nonaka
1633 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1634 1.4 nonaka cmd.c_opcode = MMC_SWITCH;
1635 1.4 nonaka cmd.c_arg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
1636 1.4 nonaka (index << 16) | (value << 8) | set;
1637 1.4 nonaka cmd.c_flags = SCF_RSP_SPI_R1B | SCF_RSP_R1B | SCF_CMD_AC;
1638 1.4 nonaka
1639 1.61 jmcneill if (poll)
1640 1.61 jmcneill cmd.c_flags |= SCF_POLL;
1641 1.61 jmcneill
1642 1.48 jmcneill error = sdmmc_mmc_command(sc, &cmd);
1643 1.48 jmcneill if (error)
1644 1.48 jmcneill return error;
1645 1.48 jmcneill
1646 1.66 jmcneill if (index == EXT_CSD_FLUSH_CACHE || (index == EXT_CSD_HS_TIMING && value >= 2)) {
1647 1.48 jmcneill do {
1648 1.48 jmcneill memset(&cmd, 0, sizeof(cmd));
1649 1.48 jmcneill cmd.c_opcode = MMC_SEND_STATUS;
1650 1.48 jmcneill if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1651 1.48 jmcneill cmd.c_arg = MMC_ARG_RCA(sf->rca);
1652 1.48 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R2;
1653 1.61 jmcneill if (poll)
1654 1.61 jmcneill cmd.c_flags |= SCF_POLL;
1655 1.48 jmcneill error = sdmmc_mmc_command(sc, &cmd);
1656 1.48 jmcneill if (error)
1657 1.48 jmcneill break;
1658 1.48 jmcneill if (ISSET(MMC_R1(cmd.c_resp), MMC_R1_SWITCH_ERROR)) {
1659 1.48 jmcneill aprint_error_dev(sc->sc_dev, "switch error\n");
1660 1.48 jmcneill return EINVAL;
1661 1.48 jmcneill }
1662 1.48 jmcneill /* XXX time out */
1663 1.48 jmcneill } while (!ISSET(MMC_R1(cmd.c_resp), MMC_R1_READY_FOR_DATA));
1664 1.48 jmcneill
1665 1.48 jmcneill if (error) {
1666 1.48 jmcneill aprint_error_dev(sc->sc_dev,
1667 1.66 jmcneill "error waiting for data ready after switch command: %d\n",
1668 1.48 jmcneill error);
1669 1.48 jmcneill return error;
1670 1.48 jmcneill }
1671 1.48 jmcneill }
1672 1.48 jmcneill
1673 1.48 jmcneill return 0;
1674 1.4 nonaka }
1675 1.4 nonaka
1676 1.4 nonaka /*
1677 1.4 nonaka * SPI mode function
1678 1.4 nonaka */
1679 1.4 nonaka static int
1680 1.4 nonaka sdmmc_mem_spi_read_ocr(struct sdmmc_softc *sc, uint32_t hcs, uint32_t *card_ocr)
1681 1.4 nonaka {
1682 1.4 nonaka struct sdmmc_command cmd;
1683 1.4 nonaka int error;
1684 1.4 nonaka
1685 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1686 1.4 nonaka cmd.c_opcode = MMC_READ_OCR;
1687 1.4 nonaka cmd.c_arg = hcs ? MMC_OCR_HCS : 0;
1688 1.4 nonaka cmd.c_flags = SCF_RSP_SPI_R3;
1689 1.4 nonaka
1690 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1691 1.4 nonaka if (error == 0 && card_ocr != NULL)
1692 1.4 nonaka *card_ocr = cmd.c_resp[1];
1693 1.4 nonaka DPRINTF(("%s: sdmmc_mem_spi_read_ocr: error=%d, ocr=%#x\n",
1694 1.4 nonaka SDMMCDEVNAME(sc), error, cmd.c_resp[1]));
1695 1.4 nonaka return error;
1696 1.4 nonaka }
1697 1.4 nonaka
1698 1.4 nonaka /*
1699 1.4 nonaka * read/write function
1700 1.4 nonaka */
1701 1.4 nonaka /* read */
1702 1.4 nonaka static int
1703 1.4 nonaka sdmmc_mem_single_read_block(struct sdmmc_function *sf, uint32_t blkno,
1704 1.4 nonaka u_char *data, size_t datalen)
1705 1.4 nonaka {
1706 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1707 1.4 nonaka int error = 0;
1708 1.4 nonaka int i;
1709 1.4 nonaka
1710 1.4 nonaka KASSERT((datalen % SDMMC_SECTOR_SIZE) == 0);
1711 1.12 kiyohara KASSERT(!ISSET(sc->sc_caps, SMC_CAPS_DMA));
1712 1.4 nonaka
1713 1.4 nonaka for (i = 0; i < datalen / SDMMC_SECTOR_SIZE; i++) {
1714 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sc->sc_dmap, blkno + i,
1715 1.4 nonaka data + i * SDMMC_SECTOR_SIZE, SDMMC_SECTOR_SIZE);
1716 1.4 nonaka if (error)
1717 1.4 nonaka break;
1718 1.4 nonaka }
1719 1.4 nonaka return error;
1720 1.4 nonaka }
1721 1.4 nonaka
1722 1.34 nonaka /*
1723 1.34 nonaka * Simulate multi-segment dma transfer.
1724 1.34 nonaka */
1725 1.4 nonaka static int
1726 1.34 nonaka sdmmc_mem_single_segment_dma_read_block(struct sdmmc_function *sf,
1727 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1728 1.34 nonaka {
1729 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1730 1.34 nonaka bool use_bbuf = false;
1731 1.34 nonaka int error = 0;
1732 1.34 nonaka int i;
1733 1.34 nonaka
1734 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1735 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1736 1.34 nonaka if ((len % SDMMC_SECTOR_SIZE) != 0) {
1737 1.34 nonaka use_bbuf = true;
1738 1.34 nonaka break;
1739 1.34 nonaka }
1740 1.34 nonaka }
1741 1.34 nonaka if (use_bbuf) {
1742 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1743 1.34 nonaka BUS_DMASYNC_PREREAD);
1744 1.34 nonaka
1745 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sf->bbuf_dmap,
1746 1.34 nonaka blkno, data, datalen);
1747 1.34 nonaka if (error) {
1748 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->bbuf_dmap);
1749 1.34 nonaka return error;
1750 1.34 nonaka }
1751 1.34 nonaka
1752 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1753 1.34 nonaka BUS_DMASYNC_POSTREAD);
1754 1.34 nonaka
1755 1.34 nonaka /* Copy from bounce buffer */
1756 1.34 nonaka memcpy(data, sf->bbuf, datalen);
1757 1.34 nonaka
1758 1.34 nonaka return 0;
1759 1.34 nonaka }
1760 1.34 nonaka
1761 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1762 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1763 1.34 nonaka
1764 1.34 nonaka error = bus_dmamap_load(sc->sc_dmat, sf->sseg_dmap,
1765 1.34 nonaka data, len, NULL, BUS_DMA_NOWAIT|BUS_DMA_READ);
1766 1.34 nonaka if (error)
1767 1.34 nonaka return error;
1768 1.34 nonaka
1769 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1770 1.34 nonaka BUS_DMASYNC_PREREAD);
1771 1.34 nonaka
1772 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sf->sseg_dmap,
1773 1.34 nonaka blkno, data, len);
1774 1.34 nonaka if (error) {
1775 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
1776 1.34 nonaka return error;
1777 1.34 nonaka }
1778 1.34 nonaka
1779 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1780 1.34 nonaka BUS_DMASYNC_POSTREAD);
1781 1.34 nonaka
1782 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
1783 1.34 nonaka
1784 1.34 nonaka blkno += len / SDMMC_SECTOR_SIZE;
1785 1.34 nonaka data += len;
1786 1.34 nonaka }
1787 1.34 nonaka return 0;
1788 1.34 nonaka }
1789 1.34 nonaka
1790 1.34 nonaka static int
1791 1.34 nonaka sdmmc_mem_read_block_subr(struct sdmmc_function *sf, bus_dmamap_t dmap,
1792 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1793 1.1 nonaka {
1794 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
1795 1.1 nonaka struct sdmmc_command cmd;
1796 1.34 nonaka int error;
1797 1.1 nonaka
1798 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1799 1.4 nonaka error = sdmmc_select_card(sc, sf);
1800 1.4 nonaka if (error)
1801 1.4 nonaka goto out;
1802 1.4 nonaka }
1803 1.1 nonaka
1804 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
1805 1.1 nonaka cmd.c_data = data;
1806 1.1 nonaka cmd.c_datalen = datalen;
1807 1.3 nonaka cmd.c_blklen = SDMMC_SECTOR_SIZE;
1808 1.1 nonaka cmd.c_opcode = (cmd.c_datalen / cmd.c_blklen) > 1 ?
1809 1.1 nonaka MMC_READ_BLOCK_MULTIPLE : MMC_READ_BLOCK_SINGLE;
1810 1.1 nonaka cmd.c_arg = blkno;
1811 1.1 nonaka if (!ISSET(sf->flags, SFF_SDHC))
1812 1.3 nonaka cmd.c_arg <<= SDMMC_SECTOR_SIZE_SB;
1813 1.4 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_CMD_READ | SCF_RSP_R1 | SCF_RSP_SPI_R1;
1814 1.57 jmcneill if (ISSET(sf->flags, SFF_SDHC))
1815 1.57 jmcneill cmd.c_flags |= SCF_XFER_SDHC;
1816 1.34 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
1817 1.34 nonaka cmd.c_dmamap = dmap;
1818 1.1 nonaka
1819 1.49 jmcneill sc->sc_ev_xfer.ev_count++;
1820 1.49 jmcneill
1821 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
1822 1.49 jmcneill if (error) {
1823 1.49 jmcneill sc->sc_ev_xfer_error.ev_count++;
1824 1.1 nonaka goto out;
1825 1.49 jmcneill }
1826 1.49 jmcneill
1827 1.49 jmcneill const u_int counter = __builtin_ctz(cmd.c_datalen);
1828 1.49 jmcneill if (counter >= 9 && counter <= 16) {
1829 1.49 jmcneill sc->sc_ev_xfer_aligned[counter - 9].ev_count++;
1830 1.49 jmcneill } else {
1831 1.49 jmcneill sc->sc_ev_xfer_unaligned.ev_count++;
1832 1.49 jmcneill }
1833 1.1 nonaka
1834 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_AUTO_STOP)) {
1835 1.1 nonaka if (cmd.c_opcode == MMC_READ_BLOCK_MULTIPLE) {
1836 1.1 nonaka memset(&cmd, 0, sizeof cmd);
1837 1.1 nonaka cmd.c_opcode = MMC_STOP_TRANSMISSION;
1838 1.1 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1839 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1B | SCF_RSP_SPI_R1B;
1840 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
1841 1.1 nonaka if (error)
1842 1.1 nonaka goto out;
1843 1.1 nonaka }
1844 1.1 nonaka }
1845 1.1 nonaka
1846 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
1847 1.4 nonaka do {
1848 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
1849 1.4 nonaka cmd.c_opcode = MMC_SEND_STATUS;
1850 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
1851 1.4 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
1852 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R2;
1853 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
1854 1.4 nonaka if (error)
1855 1.4 nonaka break;
1856 1.4 nonaka /* XXX time out */
1857 1.4 nonaka } while (!ISSET(MMC_R1(cmd.c_resp), MMC_R1_READY_FOR_DATA));
1858 1.4 nonaka }
1859 1.1 nonaka
1860 1.1 nonaka out:
1861 1.1 nonaka return error;
1862 1.1 nonaka }
1863 1.1 nonaka
1864 1.1 nonaka int
1865 1.1 nonaka sdmmc_mem_read_block(struct sdmmc_function *sf, uint32_t blkno, u_char *data,
1866 1.1 nonaka size_t datalen)
1867 1.1 nonaka {
1868 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
1869 1.1 nonaka int error;
1870 1.1 nonaka
1871 1.1 nonaka SDMMC_LOCK(sc);
1872 1.38 mlelstv mutex_enter(&sc->sc_mtx);
1873 1.1 nonaka
1874 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SINGLE_ONLY)) {
1875 1.4 nonaka error = sdmmc_mem_single_read_block(sf, blkno, data, datalen);
1876 1.4 nonaka goto out;
1877 1.4 nonaka }
1878 1.4 nonaka
1879 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
1880 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sc->sc_dmap, blkno, data,
1881 1.34 nonaka datalen);
1882 1.1 nonaka goto out;
1883 1.1 nonaka }
1884 1.1 nonaka
1885 1.1 nonaka /* DMA transfer */
1886 1.1 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, data, datalen, NULL,
1887 1.4 nonaka BUS_DMA_NOWAIT|BUS_DMA_READ);
1888 1.1 nonaka if (error)
1889 1.1 nonaka goto out;
1890 1.1 nonaka
1891 1.4 nonaka #ifdef SDMMC_DEBUG
1892 1.34 nonaka printf("data=%p, datalen=%zu\n", data, datalen);
1893 1.4 nonaka for (int i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1894 1.4 nonaka printf("seg#%d: addr=%#lx, size=%#lx\n", i,
1895 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_addr,
1896 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_len);
1897 1.4 nonaka }
1898 1.4 nonaka #endif
1899 1.4 nonaka
1900 1.34 nonaka if (sc->sc_dmap->dm_nsegs > 1
1901 1.34 nonaka && !ISSET(sc->sc_caps, SMC_CAPS_MULTI_SEG_DMA)) {
1902 1.34 nonaka error = sdmmc_mem_single_segment_dma_read_block(sf, blkno,
1903 1.34 nonaka data, datalen);
1904 1.34 nonaka goto unload;
1905 1.34 nonaka }
1906 1.34 nonaka
1907 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1908 1.1 nonaka BUS_DMASYNC_PREREAD);
1909 1.1 nonaka
1910 1.34 nonaka error = sdmmc_mem_read_block_subr(sf, sc->sc_dmap, blkno, data,
1911 1.34 nonaka datalen);
1912 1.1 nonaka if (error)
1913 1.1 nonaka goto unload;
1914 1.1 nonaka
1915 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
1916 1.1 nonaka BUS_DMASYNC_POSTREAD);
1917 1.1 nonaka unload:
1918 1.1 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
1919 1.1 nonaka
1920 1.1 nonaka out:
1921 1.38 mlelstv mutex_exit(&sc->sc_mtx);
1922 1.1 nonaka SDMMC_UNLOCK(sc);
1923 1.1 nonaka
1924 1.1 nonaka return error;
1925 1.1 nonaka }
1926 1.1 nonaka
1927 1.4 nonaka /* write */
1928 1.4 nonaka static int
1929 1.4 nonaka sdmmc_mem_single_write_block(struct sdmmc_function *sf, uint32_t blkno,
1930 1.4 nonaka u_char *data, size_t datalen)
1931 1.4 nonaka {
1932 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1933 1.4 nonaka int error = 0;
1934 1.4 nonaka int i;
1935 1.4 nonaka
1936 1.4 nonaka KASSERT((datalen % SDMMC_SECTOR_SIZE) == 0);
1937 1.12 kiyohara KASSERT(!ISSET(sc->sc_caps, SMC_CAPS_DMA));
1938 1.4 nonaka
1939 1.4 nonaka for (i = 0; i < datalen / SDMMC_SECTOR_SIZE; i++) {
1940 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sc->sc_dmap, blkno + i,
1941 1.4 nonaka data + i * SDMMC_SECTOR_SIZE, SDMMC_SECTOR_SIZE);
1942 1.4 nonaka if (error)
1943 1.4 nonaka break;
1944 1.4 nonaka }
1945 1.4 nonaka return error;
1946 1.4 nonaka }
1947 1.4 nonaka
1948 1.34 nonaka /*
1949 1.34 nonaka * Simulate multi-segment dma transfer.
1950 1.34 nonaka */
1951 1.34 nonaka static int
1952 1.34 nonaka sdmmc_mem_single_segment_dma_write_block(struct sdmmc_function *sf,
1953 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
1954 1.34 nonaka {
1955 1.34 nonaka struct sdmmc_softc *sc = sf->sc;
1956 1.34 nonaka bool use_bbuf = false;
1957 1.34 nonaka int error = 0;
1958 1.34 nonaka int i;
1959 1.34 nonaka
1960 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1961 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1962 1.34 nonaka if ((len % SDMMC_SECTOR_SIZE) != 0) {
1963 1.34 nonaka use_bbuf = true;
1964 1.34 nonaka break;
1965 1.34 nonaka }
1966 1.34 nonaka }
1967 1.34 nonaka if (use_bbuf) {
1968 1.34 nonaka /* Copy to bounce buffer */
1969 1.34 nonaka memcpy(sf->bbuf, data, datalen);
1970 1.34 nonaka
1971 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1972 1.34 nonaka BUS_DMASYNC_PREWRITE);
1973 1.34 nonaka
1974 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sf->bbuf_dmap,
1975 1.34 nonaka blkno, data, datalen);
1976 1.34 nonaka if (error) {
1977 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->bbuf_dmap);
1978 1.34 nonaka return error;
1979 1.34 nonaka }
1980 1.34 nonaka
1981 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->bbuf_dmap, 0, datalen,
1982 1.34 nonaka BUS_DMASYNC_POSTWRITE);
1983 1.34 nonaka
1984 1.34 nonaka return 0;
1985 1.34 nonaka }
1986 1.34 nonaka
1987 1.34 nonaka for (i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
1988 1.34 nonaka size_t len = sc->sc_dmap->dm_segs[i].ds_len;
1989 1.34 nonaka
1990 1.34 nonaka error = bus_dmamap_load(sc->sc_dmat, sf->sseg_dmap,
1991 1.34 nonaka data, len, NULL, BUS_DMA_NOWAIT|BUS_DMA_WRITE);
1992 1.34 nonaka if (error)
1993 1.34 nonaka return error;
1994 1.34 nonaka
1995 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
1996 1.34 nonaka BUS_DMASYNC_PREWRITE);
1997 1.34 nonaka
1998 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sf->sseg_dmap,
1999 1.34 nonaka blkno, data, len);
2000 1.34 nonaka if (error) {
2001 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
2002 1.34 nonaka return error;
2003 1.34 nonaka }
2004 1.34 nonaka
2005 1.34 nonaka bus_dmamap_sync(sc->sc_dmat, sf->sseg_dmap, 0, len,
2006 1.34 nonaka BUS_DMASYNC_POSTWRITE);
2007 1.34 nonaka
2008 1.34 nonaka bus_dmamap_unload(sc->sc_dmat, sf->sseg_dmap);
2009 1.34 nonaka
2010 1.34 nonaka blkno += len / SDMMC_SECTOR_SIZE;
2011 1.34 nonaka data += len;
2012 1.34 nonaka }
2013 1.34 nonaka
2014 1.34 nonaka return error;
2015 1.34 nonaka }
2016 1.34 nonaka
2017 1.1 nonaka static int
2018 1.34 nonaka sdmmc_mem_write_block_subr(struct sdmmc_function *sf, bus_dmamap_t dmap,
2019 1.34 nonaka uint32_t blkno, u_char *data, size_t datalen)
2020 1.1 nonaka {
2021 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
2022 1.1 nonaka struct sdmmc_command cmd;
2023 1.34 nonaka int error;
2024 1.1 nonaka
2025 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
2026 1.4 nonaka error = sdmmc_select_card(sc, sf);
2027 1.4 nonaka if (error)
2028 1.4 nonaka goto out;
2029 1.4 nonaka }
2030 1.1 nonaka
2031 1.63 jmcneill const int nblk = howmany(datalen, SDMMC_SECTOR_SIZE);
2032 1.63 jmcneill if (ISSET(sc->sc_flags, SMF_SD_MODE) && nblk > 1) {
2033 1.63 jmcneill /* Set the number of write blocks to be pre-erased */
2034 1.63 jmcneill memset(&cmd, 0, sizeof(cmd));
2035 1.63 jmcneill cmd.c_opcode = SD_APP_SET_WR_BLK_ERASE_COUNT;
2036 1.63 jmcneill cmd.c_flags = SCF_RSP_R1 | SCF_RSP_SPI_R1 | SCF_CMD_AC;
2037 1.63 jmcneill cmd.c_arg = nblk;
2038 1.63 jmcneill error = sdmmc_app_command(sc, sf, &cmd);
2039 1.63 jmcneill if (error)
2040 1.63 jmcneill goto out;
2041 1.63 jmcneill }
2042 1.63 jmcneill
2043 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
2044 1.1 nonaka cmd.c_data = data;
2045 1.1 nonaka cmd.c_datalen = datalen;
2046 1.3 nonaka cmd.c_blklen = SDMMC_SECTOR_SIZE;
2047 1.1 nonaka cmd.c_opcode = (cmd.c_datalen / cmd.c_blklen) > 1 ?
2048 1.1 nonaka MMC_WRITE_BLOCK_MULTIPLE : MMC_WRITE_BLOCK_SINGLE;
2049 1.1 nonaka cmd.c_arg = blkno;
2050 1.1 nonaka if (!ISSET(sf->flags, SFF_SDHC))
2051 1.3 nonaka cmd.c_arg <<= SDMMC_SECTOR_SIZE_SB;
2052 1.1 nonaka cmd.c_flags = SCF_CMD_ADTC | SCF_RSP_R1;
2053 1.57 jmcneill if (ISSET(sf->flags, SFF_SDHC))
2054 1.57 jmcneill cmd.c_flags |= SCF_XFER_SDHC;
2055 1.34 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_DMA))
2056 1.34 nonaka cmd.c_dmamap = dmap;
2057 1.1 nonaka
2058 1.49 jmcneill sc->sc_ev_xfer.ev_count++;
2059 1.49 jmcneill
2060 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
2061 1.49 jmcneill if (error) {
2062 1.49 jmcneill sc->sc_ev_xfer_error.ev_count++;
2063 1.1 nonaka goto out;
2064 1.49 jmcneill }
2065 1.49 jmcneill
2066 1.49 jmcneill const u_int counter = __builtin_ctz(cmd.c_datalen);
2067 1.49 jmcneill if (counter >= 9 && counter <= 16) {
2068 1.49 jmcneill sc->sc_ev_xfer_aligned[counter - 9].ev_count++;
2069 1.49 jmcneill } else {
2070 1.49 jmcneill sc->sc_ev_xfer_unaligned.ev_count++;
2071 1.49 jmcneill }
2072 1.1 nonaka
2073 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_AUTO_STOP)) {
2074 1.1 nonaka if (cmd.c_opcode == MMC_WRITE_BLOCK_MULTIPLE) {
2075 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
2076 1.1 nonaka cmd.c_opcode = MMC_STOP_TRANSMISSION;
2077 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1B | SCF_RSP_SPI_R1B;
2078 1.1 nonaka error = sdmmc_mmc_command(sc, &cmd);
2079 1.1 nonaka if (error)
2080 1.1 nonaka goto out;
2081 1.1 nonaka }
2082 1.1 nonaka }
2083 1.1 nonaka
2084 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE)) {
2085 1.4 nonaka do {
2086 1.4 nonaka memset(&cmd, 0, sizeof(cmd));
2087 1.4 nonaka cmd.c_opcode = MMC_SEND_STATUS;
2088 1.4 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
2089 1.4 nonaka cmd.c_arg = MMC_ARG_RCA(sf->rca);
2090 1.4 nonaka cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1 | SCF_RSP_SPI_R2;
2091 1.4 nonaka error = sdmmc_mmc_command(sc, &cmd);
2092 1.4 nonaka if (error)
2093 1.4 nonaka break;
2094 1.4 nonaka /* XXX time out */
2095 1.4 nonaka } while (!ISSET(MMC_R1(cmd.c_resp), MMC_R1_READY_FOR_DATA));
2096 1.4 nonaka }
2097 1.1 nonaka
2098 1.1 nonaka out:
2099 1.1 nonaka return error;
2100 1.1 nonaka }
2101 1.1 nonaka
2102 1.1 nonaka int
2103 1.1 nonaka sdmmc_mem_write_block(struct sdmmc_function *sf, uint32_t blkno, u_char *data,
2104 1.1 nonaka size_t datalen)
2105 1.1 nonaka {
2106 1.1 nonaka struct sdmmc_softc *sc = sf->sc;
2107 1.1 nonaka int error;
2108 1.1 nonaka
2109 1.1 nonaka SDMMC_LOCK(sc);
2110 1.38 mlelstv mutex_enter(&sc->sc_mtx);
2111 1.1 nonaka
2112 1.1 nonaka if (sdmmc_chip_write_protect(sc->sc_sct, sc->sc_sch)) {
2113 1.1 nonaka aprint_normal_dev(sc->sc_dev, "write-protected\n");
2114 1.1 nonaka error = EIO;
2115 1.1 nonaka goto out;
2116 1.1 nonaka }
2117 1.1 nonaka
2118 1.4 nonaka if (ISSET(sc->sc_caps, SMC_CAPS_SINGLE_ONLY)) {
2119 1.4 nonaka error = sdmmc_mem_single_write_block(sf, blkno, data, datalen);
2120 1.4 nonaka goto out;
2121 1.4 nonaka }
2122 1.4 nonaka
2123 1.1 nonaka if (!ISSET(sc->sc_caps, SMC_CAPS_DMA)) {
2124 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sc->sc_dmap, blkno, data,
2125 1.34 nonaka datalen);
2126 1.1 nonaka goto out;
2127 1.1 nonaka }
2128 1.1 nonaka
2129 1.1 nonaka /* DMA transfer */
2130 1.1 nonaka error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, data, datalen, NULL,
2131 1.4 nonaka BUS_DMA_NOWAIT|BUS_DMA_WRITE);
2132 1.1 nonaka if (error)
2133 1.1 nonaka goto out;
2134 1.1 nonaka
2135 1.4 nonaka #ifdef SDMMC_DEBUG
2136 1.34 nonaka aprint_normal_dev(sc->sc_dev, "%s: data=%p, datalen=%zu\n",
2137 1.34 nonaka __func__, data, datalen);
2138 1.4 nonaka for (int i = 0; i < sc->sc_dmap->dm_nsegs; i++) {
2139 1.34 nonaka aprint_normal_dev(sc->sc_dev,
2140 1.34 nonaka "%s: seg#%d: addr=%#lx, size=%#lx\n", __func__, i,
2141 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_addr,
2142 1.4 nonaka (u_long)sc->sc_dmap->dm_segs[i].ds_len);
2143 1.4 nonaka }
2144 1.4 nonaka #endif
2145 1.4 nonaka
2146 1.34 nonaka if (sc->sc_dmap->dm_nsegs > 1
2147 1.34 nonaka && !ISSET(sc->sc_caps, SMC_CAPS_MULTI_SEG_DMA)) {
2148 1.34 nonaka error = sdmmc_mem_single_segment_dma_write_block(sf, blkno,
2149 1.34 nonaka data, datalen);
2150 1.34 nonaka goto unload;
2151 1.34 nonaka }
2152 1.34 nonaka
2153 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
2154 1.1 nonaka BUS_DMASYNC_PREWRITE);
2155 1.1 nonaka
2156 1.34 nonaka error = sdmmc_mem_write_block_subr(sf, sc->sc_dmap, blkno, data,
2157 1.34 nonaka datalen);
2158 1.1 nonaka if (error)
2159 1.1 nonaka goto unload;
2160 1.1 nonaka
2161 1.1 nonaka bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, datalen,
2162 1.1 nonaka BUS_DMASYNC_POSTWRITE);
2163 1.1 nonaka unload:
2164 1.1 nonaka bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
2165 1.1 nonaka
2166 1.1 nonaka out:
2167 1.38 mlelstv mutex_exit(&sc->sc_mtx);
2168 1.1 nonaka SDMMC_UNLOCK(sc);
2169 1.1 nonaka
2170 1.1 nonaka return error;
2171 1.1 nonaka }
2172 1.58 jmcneill
2173 1.58 jmcneill int
2174 1.62 mlelstv sdmmc_mem_discard(struct sdmmc_function *sf, uint32_t sblkno, uint32_t eblkno)
2175 1.58 jmcneill {
2176 1.58 jmcneill struct sdmmc_softc *sc = sf->sc;
2177 1.58 jmcneill struct sdmmc_command cmd;
2178 1.58 jmcneill int error;
2179 1.58 jmcneill
2180 1.58 jmcneill if (ISSET(sc->sc_caps, SMC_CAPS_SPI_MODE))
2181 1.58 jmcneill return ENODEV; /* XXX not tested */
2182 1.58 jmcneill
2183 1.62 mlelstv if (eblkno < sblkno)
2184 1.58 jmcneill return EINVAL;
2185 1.58 jmcneill
2186 1.58 jmcneill SDMMC_LOCK(sc);
2187 1.58 jmcneill mutex_enter(&sc->sc_mtx);
2188 1.58 jmcneill
2189 1.58 jmcneill /* Set the address of the first write block to be erased */
2190 1.58 jmcneill memset(&cmd, 0, sizeof(cmd));
2191 1.58 jmcneill cmd.c_opcode = ISSET(sc->sc_flags, SMF_SD_MODE) ?
2192 1.58 jmcneill SD_ERASE_WR_BLK_START : MMC_TAG_ERASE_GROUP_START;
2193 1.58 jmcneill cmd.c_arg = sblkno;
2194 1.58 jmcneill if (!ISSET(sf->flags, SFF_SDHC))
2195 1.58 jmcneill cmd.c_arg <<= SDMMC_SECTOR_SIZE_SB;
2196 1.58 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1;
2197 1.58 jmcneill error = sdmmc_mmc_command(sc, &cmd);
2198 1.58 jmcneill if (error)
2199 1.58 jmcneill goto out;
2200 1.58 jmcneill
2201 1.58 jmcneill /* Set the address of the last write block to be erased */
2202 1.58 jmcneill memset(&cmd, 0, sizeof(cmd));
2203 1.58 jmcneill cmd.c_opcode = ISSET(sc->sc_flags, SMF_SD_MODE) ?
2204 1.58 jmcneill SD_ERASE_WR_BLK_END : MMC_TAG_ERASE_GROUP_END;
2205 1.58 jmcneill cmd.c_arg = eblkno;
2206 1.58 jmcneill if (!ISSET(sf->flags, SFF_SDHC))
2207 1.58 jmcneill cmd.c_arg <<= SDMMC_SECTOR_SIZE_SB;
2208 1.58 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1;
2209 1.58 jmcneill error = sdmmc_mmc_command(sc, &cmd);
2210 1.58 jmcneill if (error)
2211 1.58 jmcneill goto out;
2212 1.58 jmcneill
2213 1.58 jmcneill /* Start the erase operation */
2214 1.58 jmcneill memset(&cmd, 0, sizeof(cmd));
2215 1.58 jmcneill cmd.c_opcode = MMC_ERASE;
2216 1.58 jmcneill cmd.c_flags = SCF_CMD_AC | SCF_RSP_R1B;
2217 1.58 jmcneill error = sdmmc_mmc_command(sc, &cmd);
2218 1.58 jmcneill if (error)
2219 1.58 jmcneill goto out;
2220 1.58 jmcneill
2221 1.58 jmcneill out:
2222 1.58 jmcneill mutex_exit(&sc->sc_mtx);
2223 1.58 jmcneill SDMMC_UNLOCK(sc);
2224 1.58 jmcneill
2225 1.58 jmcneill #ifdef SDMMC_DEBUG
2226 1.58 jmcneill device_printf(sc->sc_dev, "discard blk %u-%u error %d\n",
2227 1.58 jmcneill sblkno, eblkno, error);
2228 1.58 jmcneill #endif
2229 1.58 jmcneill
2230 1.58 jmcneill return error;
2231 1.58 jmcneill }
2232 1.61 jmcneill
2233 1.61 jmcneill int
2234 1.61 jmcneill sdmmc_mem_flush_cache(struct sdmmc_function *sf, bool poll)
2235 1.61 jmcneill {
2236 1.61 jmcneill struct sdmmc_softc *sc = sf->sc;
2237 1.61 jmcneill int error;
2238 1.61 jmcneill
2239 1.61 jmcneill if (!ISSET(sf->flags, SFF_CACHE_ENABLED))
2240 1.61 jmcneill return 0;
2241 1.61 jmcneill
2242 1.61 jmcneill SDMMC_LOCK(sc);
2243 1.61 jmcneill mutex_enter(&sc->sc_mtx);
2244 1.61 jmcneill
2245 1.61 jmcneill error = sdmmc_mem_mmc_switch(sf,
2246 1.61 jmcneill EXT_CSD_CMD_SET_NORMAL, EXT_CSD_FLUSH_CACHE,
2247 1.61 jmcneill EXT_CSD_FLUSH_CACHE_FLUSH, poll);
2248 1.61 jmcneill
2249 1.61 jmcneill mutex_exit(&sc->sc_mtx);
2250 1.61 jmcneill SDMMC_UNLOCK(sc);
2251 1.61 jmcneill
2252 1.61 jmcneill #ifdef SDMMC_DEBUG
2253 1.61 jmcneill device_printf(sc->sc_dev, "mmc flush cache error %d\n", error);
2254 1.61 jmcneill #endif
2255 1.61 jmcneill
2256 1.61 jmcneill return error;
2257 1.61 jmcneill }
2258