ssdfb_spi.c revision 1.10 1 1.10 tnn /* $NetBSD: ssdfb_spi.c,v 1.10 2021/08/19 11:04:21 tnn Exp $ */
2 1.1 tnn
3 1.1 tnn /*
4 1.1 tnn * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.1 tnn * All rights reserved.
6 1.1 tnn *
7 1.1 tnn * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tnn * by Tobias Nygren.
9 1.1 tnn *
10 1.1 tnn * Redistribution and use in source and binary forms, with or without
11 1.1 tnn * modification, are permitted provided that the following conditions
12 1.1 tnn * are met:
13 1.1 tnn * 1. Redistributions of source code must retain the above copyright
14 1.1 tnn * notice, this list of conditions and the following disclaimer.
15 1.1 tnn * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tnn * notice, this list of conditions and the following disclaimer in the
17 1.1 tnn * documentation and/or other materials provided with the distribution.
18 1.1 tnn *
19 1.1 tnn * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 tnn * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 tnn * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 tnn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 tnn * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 tnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 tnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 tnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 tnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 tnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 tnn * POSSIBILITY OF SUCH DAMAGE.
30 1.1 tnn */
31 1.1 tnn
32 1.1 tnn #include <sys/cdefs.h>
33 1.10 tnn __KERNEL_RCSID(0, "$NetBSD: ssdfb_spi.c,v 1.10 2021/08/19 11:04:21 tnn Exp $");
34 1.1 tnn
35 1.1 tnn #include <sys/param.h>
36 1.1 tnn #include <sys/device.h>
37 1.1 tnn #include <sys/kernel.h>
38 1.1 tnn #include <dev/wscons/wsdisplayvar.h>
39 1.1 tnn #include <dev/rasops/rasops.h>
40 1.1 tnn #include <dev/spi/spivar.h>
41 1.1 tnn #include <dev/ic/ssdfbvar.h>
42 1.6 tnn #include "opt_fdt.h"
43 1.6 tnn #ifdef FDT
44 1.6 tnn #include <dev/fdt/fdtvar.h>
45 1.6 tnn #endif
46 1.1 tnn
47 1.1 tnn struct bs_state {
48 1.1 tnn uint8_t *base;
49 1.1 tnn uint8_t *cur;
50 1.1 tnn uint8_t mask;
51 1.1 tnn };
52 1.1 tnn
53 1.1 tnn struct ssdfb_spi_softc {
54 1.1 tnn struct ssdfb_softc sc;
55 1.1 tnn struct spi_handle *sc_sh;
56 1.6 tnn #ifdef FDT
57 1.6 tnn struct fdtbus_gpio_pin *sc_gpio_dc;
58 1.7 tnn struct fdtbus_gpio_pin *sc_gpio_res;
59 1.6 tnn #endif
60 1.1 tnn bool sc_3wiremode;
61 1.10 tnn bool sc_late_dc_deassert;
62 1.10 tnn uint8_t sc_padding_cmd;
63 1.1 tnn };
64 1.1 tnn
65 1.1 tnn static int ssdfb_spi_match(device_t, cfdata_t, void *);
66 1.1 tnn static void ssdfb_spi_attach(device_t, device_t, void *);
67 1.1 tnn
68 1.1 tnn static int ssdfb_spi_cmd_3wire(void *, uint8_t *, size_t, bool);
69 1.1 tnn static int ssdfb_spi_xfer_rect_3wire_ssd1322(void *, uint8_t, uint8_t,
70 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
71 1.1 tnn
72 1.1 tnn static int ssdfb_spi_cmd_4wire(void *, uint8_t *, size_t, bool);
73 1.1 tnn static int ssdfb_spi_xfer_rect_4wire_ssd1322(void *, uint8_t, uint8_t,
74 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
75 1.8 tnn static int ssdfb_spi_xfer_rect_4wire_ssd1353(void *, uint8_t, uint8_t,
76 1.8 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
77 1.1 tnn
78 1.1 tnn static void ssdfb_bitstream_init(struct bs_state *, uint8_t *);
79 1.1 tnn static void ssdfb_bitstream_append(struct bs_state *, uint8_t, uint8_t);
80 1.1 tnn static void ssdfb_bitstream_append_cmd(struct bs_state *, uint8_t);
81 1.1 tnn static void ssdfb_bitstream_append_data(struct bs_state *, uint8_t *,
82 1.1 tnn size_t);
83 1.10 tnn static void ssdfb_bitstream_final(struct bs_state *, uint8_t);
84 1.1 tnn
85 1.1 tnn CFATTACH_DECL_NEW(ssdfb_spi, sizeof(struct ssdfb_spi_softc),
86 1.1 tnn ssdfb_spi_match, ssdfb_spi_attach, NULL, NULL);
87 1.1 tnn
88 1.3 tnn static const struct device_compatible_entry compat_data[] = {
89 1.6 tnn { .compat = "solomon,ssd1306", .value = SSDFB_PRODUCT_SSD1306_GENERIC },
90 1.6 tnn { .compat = "solomon,ssd1322", .value = SSDFB_PRODUCT_SSD1322_GENERIC },
91 1.8 tnn { .compat = "solomon,ssd1353", .value = SSDFB_PRODUCT_SSD1353_GENERIC },
92 1.8 tnn { .compat = "dep160128a", .value = SSDFB_PRODUCT_DEP_160128A_RGB },
93 1.5 thorpej DEVICE_COMPAT_EOL
94 1.3 tnn };
95 1.3 tnn
96 1.1 tnn static int
97 1.1 tnn ssdfb_spi_match(device_t parent, cfdata_t match, void *aux)
98 1.1 tnn {
99 1.1 tnn struct spi_attach_args *sa = aux;
100 1.3 tnn int res;
101 1.3 tnn
102 1.3 tnn res = spi_compatible_match(sa, match, compat_data);
103 1.3 tnn if (!res)
104 1.3 tnn return res;
105 1.1 tnn
106 1.1 tnn /*
107 1.1 tnn * SSD1306 and SSD1322 data sheets specify 100ns cycle time.
108 1.1 tnn */
109 1.1 tnn if (spi_configure(sa->sa_handle, SPI_MODE_0, 10000000))
110 1.3 tnn res = 0;
111 1.1 tnn
112 1.3 tnn return res;
113 1.1 tnn }
114 1.1 tnn
115 1.1 tnn static void
116 1.1 tnn ssdfb_spi_attach(device_t parent, device_t self, void *aux)
117 1.1 tnn {
118 1.1 tnn struct ssdfb_spi_softc *sc = device_private(self);
119 1.1 tnn struct cfdata *cf = device_cfdata(self);
120 1.1 tnn struct spi_attach_args *sa = aux;
121 1.1 tnn int flags = cf->cf_flags;
122 1.1 tnn
123 1.1 tnn sc->sc.sc_dev = self;
124 1.1 tnn sc->sc_sh = sa->sa_handle;
125 1.1 tnn sc->sc.sc_cookie = (void *)sc;
126 1.6 tnn if ((flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) == SSDFB_PRODUCT_UNKNOWN) {
127 1.6 tnn const struct device_compatible_entry *dce =
128 1.6 tnn device_compatible_lookup(sa->sa_compat, sa->sa_ncompat, compat_data);
129 1.6 tnn if (dce)
130 1.6 tnn flags |= (int)dce->value;
131 1.6 tnn else
132 1.6 tnn flags |= SSDFB_PRODUCT_SSD1322_GENERIC;
133 1.6 tnn }
134 1.1 tnn /*
135 1.1 tnn * Note on interface modes.
136 1.1 tnn *
137 1.1 tnn * 3 wire mode sends 9 bit sequences over the MOSI, MSB contains
138 1.1 tnn * the bit that determines if the lower 8 bits are command or data.
139 1.1 tnn *
140 1.1 tnn * 4 wire mode sends 8 bit sequences and requires an auxiliary GPIO
141 1.6 tnn * pin for the command/data bit.
142 1.1 tnn */
143 1.6 tnn #ifdef FDT
144 1.6 tnn const int phandle = sa->sa_cookie;
145 1.7 tnn sc->sc_gpio_dc =
146 1.7 tnn fdtbus_gpio_acquire(phandle, "dc-gpio", GPIO_PIN_OUTPUT);
147 1.6 tnn if (!sc->sc_gpio_dc)
148 1.7 tnn sc->sc_gpio_dc =
149 1.7 tnn fdtbus_gpio_acquire(phandle, "cd-gpio", GPIO_PIN_OUTPUT);
150 1.6 tnn sc->sc_3wiremode = (sc->sc_gpio_dc == NULL);
151 1.7 tnn sc->sc_gpio_res =
152 1.7 tnn fdtbus_gpio_acquire(phandle, "res-gpio", GPIO_PIN_OUTPUT);
153 1.7 tnn if (sc->sc_gpio_res) {
154 1.7 tnn fdtbus_gpio_write_raw(sc->sc_gpio_res, 0);
155 1.7 tnn DELAY(100);
156 1.7 tnn fdtbus_gpio_write_raw(sc->sc_gpio_res, 1);
157 1.7 tnn DELAY(100);
158 1.7 tnn }
159 1.6 tnn #else
160 1.6 tnn sc->sc_3wiremode = true;
161 1.6 tnn #endif
162 1.1 tnn
163 1.8 tnn sc->sc.sc_cmd = sc->sc_3wiremode
164 1.8 tnn ? ssdfb_spi_cmd_3wire
165 1.8 tnn : ssdfb_spi_cmd_4wire;
166 1.8 tnn
167 1.1 tnn switch (flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) {
168 1.1 tnn case SSDFB_PRODUCT_SSD1322_GENERIC:
169 1.8 tnn sc->sc.sc_transfer_rect = sc->sc_3wiremode
170 1.8 tnn ? ssdfb_spi_xfer_rect_3wire_ssd1322
171 1.8 tnn : ssdfb_spi_xfer_rect_4wire_ssd1322;
172 1.10 tnn sc->sc_padding_cmd = SSD1322_CMD_WRITE_RAM;
173 1.8 tnn break;
174 1.8 tnn case SSDFB_PRODUCT_SSD1353_GENERIC:
175 1.8 tnn case SSDFB_PRODUCT_DEP_160128A_RGB:
176 1.8 tnn sc->sc.sc_transfer_rect = sc->sc_3wiremode
177 1.8 tnn ? NULL /* not supported here */
178 1.8 tnn : ssdfb_spi_xfer_rect_4wire_ssd1353;
179 1.1 tnn break;
180 1.1 tnn }
181 1.8 tnn
182 1.8 tnn if (!sc->sc.sc_transfer_rect) {
183 1.8 tnn aprint_error(": sc_transfer_rect not implemented\n");
184 1.8 tnn return;
185 1.1 tnn }
186 1.6 tnn
187 1.1 tnn ssdfb_attach(&sc->sc, flags);
188 1.1 tnn
189 1.8 tnn aprint_normal_dev(self, "%d-wire SPI interface\n",
190 1.1 tnn sc->sc_3wiremode == true ? 3 : 4);
191 1.1 tnn }
192 1.1 tnn
193 1.1 tnn static int
194 1.1 tnn ssdfb_spi_cmd_3wire(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
195 1.1 tnn {
196 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
197 1.1 tnn uint8_t bitstream[16 * 9 / 8];
198 1.1 tnn struct bs_state s;
199 1.1 tnn
200 1.1 tnn KASSERT(len > 0 && len <= 16);
201 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
202 1.1 tnn ssdfb_bitstream_append_cmd(&s, *cmd);
203 1.1 tnn cmd++;
204 1.1 tnn len--;
205 1.1 tnn ssdfb_bitstream_append_data(&s, cmd, len);
206 1.10 tnn ssdfb_bitstream_final(&s, sc->sc_padding_cmd);
207 1.1 tnn
208 1.1 tnn return spi_send(sc->sc_sh, s.cur - s.base, bitstream);
209 1.1 tnn }
210 1.1 tnn
211 1.1 tnn static int
212 1.1 tnn ssdfb_spi_xfer_rect_3wire_ssd1322(void *cookie, uint8_t fromcol, uint8_t tocol,
213 1.1 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
214 1.1 tnn {
215 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
216 1.1 tnn uint8_t bitstream[128 * 9 / 8];
217 1.1 tnn struct bs_state s;
218 1.1 tnn uint8_t row;
219 1.1 tnn size_t rlen = (tocol + 1 - fromcol) * 2;
220 1.1 tnn int error;
221 1.1 tnn
222 1.1 tnn /*
223 1.1 tnn * Unlike iic(4), there is no way to force spi(4) to use polling.
224 1.1 tnn */
225 1.2 tnn if (usepoll && !cold)
226 1.1 tnn return 0;
227 1.1 tnn
228 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
229 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_SET_ROW_ADDRESS);
230 1.1 tnn ssdfb_bitstream_append_data(&s, &fromrow, 1);
231 1.1 tnn ssdfb_bitstream_append_data(&s, &torow, 1);
232 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_SET_COLUMN_ADDRESS);
233 1.1 tnn ssdfb_bitstream_append_data(&s, &fromcol, 1);
234 1.1 tnn ssdfb_bitstream_append_data(&s, &tocol, 1);
235 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_WRITE_RAM);
236 1.10 tnn ssdfb_bitstream_final(&s, sc->sc_padding_cmd);
237 1.1 tnn error = spi_send(sc->sc_sh, s.cur - s.base, bitstream);
238 1.1 tnn if (error)
239 1.1 tnn return error;
240 1.1 tnn
241 1.1 tnn KASSERT(rlen <= 128);
242 1.1 tnn for (row = fromrow; row <= torow; row++) {
243 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
244 1.1 tnn ssdfb_bitstream_append_data(&s, p, rlen);
245 1.10 tnn ssdfb_bitstream_final(&s, sc->sc_padding_cmd);
246 1.1 tnn error = spi_send(sc->sc_sh, s.cur - s.base, bitstream);
247 1.1 tnn if (error)
248 1.1 tnn return error;
249 1.1 tnn p += stride;
250 1.1 tnn }
251 1.1 tnn
252 1.1 tnn return 0;
253 1.1 tnn }
254 1.1 tnn
255 1.1 tnn static void
256 1.1 tnn ssdfb_bitstream_init(struct bs_state *s, uint8_t *dst)
257 1.1 tnn {
258 1.1 tnn s->base = s->cur = dst;
259 1.1 tnn s->mask = 0x80;
260 1.1 tnn }
261 1.1 tnn
262 1.1 tnn static void
263 1.1 tnn ssdfb_bitstream_append(struct bs_state *s, uint8_t b, uint8_t srcmask)
264 1.1 tnn {
265 1.1 tnn while(srcmask) {
266 1.1 tnn if (b & srcmask)
267 1.1 tnn *s->cur |= s->mask;
268 1.1 tnn else
269 1.1 tnn *s->cur &= ~s->mask;
270 1.1 tnn srcmask >>= 1;
271 1.1 tnn s->mask >>= 1;
272 1.1 tnn if (!s->mask) {
273 1.1 tnn s->mask = 0x80;
274 1.1 tnn s->cur++;
275 1.1 tnn }
276 1.1 tnn }
277 1.1 tnn }
278 1.1 tnn
279 1.1 tnn static void
280 1.1 tnn ssdfb_bitstream_append_cmd(struct bs_state *s, uint8_t cmd)
281 1.1 tnn {
282 1.1 tnn ssdfb_bitstream_append(s, 0, 1);
283 1.1 tnn ssdfb_bitstream_append(s, cmd, 0x80);
284 1.1 tnn }
285 1.1 tnn
286 1.1 tnn static void
287 1.1 tnn ssdfb_bitstream_append_data(struct bs_state *s, uint8_t *data, size_t len)
288 1.1 tnn {
289 1.1 tnn while(len--) {
290 1.1 tnn ssdfb_bitstream_append(s, 1, 1);
291 1.1 tnn ssdfb_bitstream_append(s, *data++, 0x80);
292 1.1 tnn }
293 1.1 tnn }
294 1.1 tnn
295 1.1 tnn static void
296 1.10 tnn ssdfb_bitstream_final(struct bs_state *s, uint8_t padding_cmd)
297 1.1 tnn {
298 1.1 tnn while (s->mask != 0x80) {
299 1.1 tnn ssdfb_bitstream_append_cmd(s, padding_cmd);
300 1.1 tnn }
301 1.1 tnn }
302 1.1 tnn
303 1.1 tnn static void
304 1.1 tnn ssdfb_spi_4wire_set_dc(struct ssdfb_spi_softc *sc, int value)
305 1.1 tnn {
306 1.6 tnn #ifdef FDT
307 1.6 tnn fdtbus_gpio_write_raw(sc->sc_gpio_dc, value);
308 1.6 tnn #else
309 1.1 tnn panic("ssdfb_spi_4wire_set_dc");
310 1.6 tnn #endif
311 1.1 tnn }
312 1.1 tnn
313 1.1 tnn static int
314 1.1 tnn ssdfb_spi_cmd_4wire(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
315 1.1 tnn {
316 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
317 1.1 tnn int error;
318 1.1 tnn
319 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
320 1.1 tnn error = spi_send(sc->sc_sh, 1, cmd);
321 1.1 tnn if (error)
322 1.1 tnn return error;
323 1.1 tnn if (len > 1) {
324 1.10 tnn if (!sc->sc_late_dc_deassert)
325 1.10 tnn ssdfb_spi_4wire_set_dc(sc, 1);
326 1.1 tnn len--;
327 1.1 tnn cmd++;
328 1.1 tnn error = spi_send(sc->sc_sh, len, cmd);
329 1.1 tnn if (error)
330 1.1 tnn return error;
331 1.1 tnn }
332 1.1 tnn
333 1.1 tnn return 0;
334 1.1 tnn }
335 1.1 tnn
336 1.1 tnn static int
337 1.1 tnn ssdfb_spi_xfer_rect_4wire_ssd1322(void *cookie, uint8_t fromcol, uint8_t tocol,
338 1.1 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
339 1.1 tnn {
340 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
341 1.1 tnn uint8_t row;
342 1.1 tnn size_t rlen = (tocol + 1 - fromcol) * 2;
343 1.1 tnn int error;
344 1.1 tnn uint8_t cmd;
345 1.1 tnn uint8_t data[2];
346 1.1 tnn
347 1.1 tnn /*
348 1.1 tnn * Unlike iic(4), there is no way to force spi(4) to use polling.
349 1.1 tnn */
350 1.2 tnn if (usepoll && !cold)
351 1.1 tnn return 0;
352 1.1 tnn
353 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
354 1.1 tnn cmd = SSD1322_CMD_SET_ROW_ADDRESS;
355 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
356 1.1 tnn if (error)
357 1.1 tnn return error;
358 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
359 1.1 tnn data[0] = fromrow;
360 1.1 tnn data[1] = torow;
361 1.1 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
362 1.1 tnn if (error)
363 1.1 tnn return error;
364 1.1 tnn
365 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
366 1.1 tnn cmd = SSD1322_CMD_SET_COLUMN_ADDRESS;
367 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
368 1.1 tnn if (error)
369 1.1 tnn return error;
370 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
371 1.1 tnn data[0] = fromcol;
372 1.1 tnn data[1] = tocol;
373 1.1 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
374 1.1 tnn if (error)
375 1.1 tnn return error;
376 1.1 tnn
377 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
378 1.1 tnn cmd = SSD1322_CMD_WRITE_RAM;
379 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
380 1.1 tnn if (error)
381 1.1 tnn return error;
382 1.1 tnn
383 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
384 1.1 tnn for (row = fromrow; row <= torow; row++) {
385 1.1 tnn error = spi_send(sc->sc_sh, rlen, p);
386 1.1 tnn if (error)
387 1.1 tnn return error;
388 1.1 tnn p += stride;
389 1.1 tnn }
390 1.1 tnn
391 1.1 tnn return 0;
392 1.1 tnn }
393 1.8 tnn
394 1.8 tnn static int
395 1.8 tnn ssdfb_spi_xfer_rect_4wire_ssd1353(void *cookie, uint8_t fromcol, uint8_t tocol,
396 1.8 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
397 1.8 tnn {
398 1.8 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
399 1.8 tnn uint8_t row;
400 1.8 tnn size_t rlen = (tocol + 1 - fromcol) * 3;
401 1.8 tnn uint8_t bitstream[160 * 3];
402 1.8 tnn uint8_t *dstp, *srcp, *endp;
403 1.8 tnn int error;
404 1.8 tnn uint8_t cmd;
405 1.8 tnn uint8_t data[2];
406 1.8 tnn
407 1.8 tnn /*
408 1.8 tnn * Unlike iic(4), there is no way to force spi(4) to use polling.
409 1.8 tnn */
410 1.8 tnn if (usepoll && !cold)
411 1.8 tnn return 0;
412 1.8 tnn
413 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 0);
414 1.9 tnn cmd = SSD1353_CMD_SET_ROW_ADDRESS;
415 1.8 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
416 1.8 tnn if (error)
417 1.8 tnn return error;
418 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 1);
419 1.8 tnn data[0] = fromrow;
420 1.8 tnn data[1] = torow;
421 1.8 tnn if (sc->sc.sc_upsidedown) {
422 1.8 tnn /* fix picture outside frame on 160x128 panel */
423 1.8 tnn data[0] += 132 - sc->sc.sc_p->p_height;
424 1.8 tnn data[1] += 132 - sc->sc.sc_p->p_height;
425 1.8 tnn }
426 1.8 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
427 1.8 tnn if (error)
428 1.8 tnn return error;
429 1.8 tnn
430 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 0);
431 1.9 tnn cmd = SSD1353_CMD_SET_COLUMN_ADDRESS;
432 1.8 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
433 1.8 tnn if (error)
434 1.8 tnn return error;
435 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 1);
436 1.8 tnn data[0] = fromcol;
437 1.8 tnn data[1] = tocol;
438 1.8 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
439 1.8 tnn if (error)
440 1.8 tnn return error;
441 1.8 tnn
442 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 0);
443 1.9 tnn cmd = SSD1353_CMD_WRITE_RAM;
444 1.8 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
445 1.8 tnn if (error)
446 1.8 tnn return error;
447 1.8 tnn
448 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 1);
449 1.8 tnn KASSERT(rlen <= sizeof(bitstream));
450 1.8 tnn for (row = fromrow; row <= torow; row++) {
451 1.8 tnn /* downconvert each row from 32bpp rgba to 18bpp panel format */
452 1.8 tnn dstp = bitstream;
453 1.8 tnn endp = dstp + rlen;
454 1.8 tnn srcp = p;
455 1.8 tnn while (dstp < endp) {
456 1.8 tnn *dstp++ = (*srcp++) >> 2;
457 1.8 tnn *dstp++ = (*srcp++) >> 2;
458 1.8 tnn *dstp++ = (*srcp++) >> 2;
459 1.8 tnn srcp++;
460 1.8 tnn }
461 1.8 tnn error = spi_send(sc->sc_sh, rlen, bitstream);
462 1.8 tnn if (error)
463 1.8 tnn return error;
464 1.8 tnn p += stride;
465 1.8 tnn }
466 1.8 tnn
467 1.8 tnn return 0;
468 1.8 tnn }
469