ssdfb_spi.c revision 1.14 1 1.14 thorpej /* $NetBSD: ssdfb_spi.c,v 1.14 2022/01/19 13:33:49 thorpej Exp $ */
2 1.1 tnn
3 1.1 tnn /*
4 1.1 tnn * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.1 tnn * All rights reserved.
6 1.1 tnn *
7 1.1 tnn * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tnn * by Tobias Nygren.
9 1.1 tnn *
10 1.1 tnn * Redistribution and use in source and binary forms, with or without
11 1.1 tnn * modification, are permitted provided that the following conditions
12 1.1 tnn * are met:
13 1.1 tnn * 1. Redistributions of source code must retain the above copyright
14 1.1 tnn * notice, this list of conditions and the following disclaimer.
15 1.1 tnn * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tnn * notice, this list of conditions and the following disclaimer in the
17 1.1 tnn * documentation and/or other materials provided with the distribution.
18 1.1 tnn *
19 1.1 tnn * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 tnn * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 tnn * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 tnn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 tnn * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 tnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 tnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 tnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 tnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 tnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 tnn * POSSIBILITY OF SUCH DAMAGE.
30 1.1 tnn */
31 1.1 tnn
32 1.1 tnn #include <sys/cdefs.h>
33 1.14 thorpej __KERNEL_RCSID(0, "$NetBSD: ssdfb_spi.c,v 1.14 2022/01/19 13:33:49 thorpej Exp $");
34 1.1 tnn
35 1.1 tnn #include <sys/param.h>
36 1.1 tnn #include <sys/device.h>
37 1.1 tnn #include <sys/kernel.h>
38 1.1 tnn #include <dev/wscons/wsdisplayvar.h>
39 1.1 tnn #include <dev/rasops/rasops.h>
40 1.1 tnn #include <dev/spi/spivar.h>
41 1.1 tnn #include <dev/ic/ssdfbvar.h>
42 1.6 tnn #include "opt_fdt.h"
43 1.6 tnn #ifdef FDT
44 1.6 tnn #include <dev/fdt/fdtvar.h>
45 1.6 tnn #endif
46 1.1 tnn
47 1.1 tnn struct bs_state {
48 1.1 tnn uint8_t *base;
49 1.1 tnn uint8_t *cur;
50 1.1 tnn uint8_t mask;
51 1.1 tnn };
52 1.1 tnn
53 1.1 tnn struct ssdfb_spi_softc {
54 1.1 tnn struct ssdfb_softc sc;
55 1.1 tnn struct spi_handle *sc_sh;
56 1.6 tnn #ifdef FDT
57 1.6 tnn struct fdtbus_gpio_pin *sc_gpio_dc;
58 1.7 tnn struct fdtbus_gpio_pin *sc_gpio_res;
59 1.6 tnn #endif
60 1.1 tnn bool sc_3wiremode;
61 1.10 tnn bool sc_late_dc_deassert;
62 1.10 tnn uint8_t sc_padding_cmd;
63 1.1 tnn };
64 1.1 tnn
65 1.1 tnn static int ssdfb_spi_match(device_t, cfdata_t, void *);
66 1.1 tnn static void ssdfb_spi_attach(device_t, device_t, void *);
67 1.1 tnn
68 1.1 tnn static int ssdfb_spi_cmd_3wire(void *, uint8_t *, size_t, bool);
69 1.1 tnn static int ssdfb_spi_xfer_rect_3wire_ssd1322(void *, uint8_t, uint8_t,
70 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
71 1.1 tnn
72 1.1 tnn static int ssdfb_spi_cmd_4wire(void *, uint8_t *, size_t, bool);
73 1.11 tnn static int ssdfb_spi_xfer_rect_4wire_sh1106(void *, uint8_t, uint8_t,
74 1.11 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
75 1.11 tnn static int ssdfb_spi_xfer_rect_4wire_ssd1306(void *, uint8_t, uint8_t,
76 1.11 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
77 1.1 tnn static int ssdfb_spi_xfer_rect_4wire_ssd1322(void *, uint8_t, uint8_t,
78 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
79 1.8 tnn static int ssdfb_spi_xfer_rect_4wire_ssd1353(void *, uint8_t, uint8_t,
80 1.8 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
81 1.1 tnn
82 1.1 tnn static void ssdfb_bitstream_init(struct bs_state *, uint8_t *);
83 1.1 tnn static void ssdfb_bitstream_append(struct bs_state *, uint8_t, uint8_t);
84 1.1 tnn static void ssdfb_bitstream_append_cmd(struct bs_state *, uint8_t);
85 1.1 tnn static void ssdfb_bitstream_append_data(struct bs_state *, uint8_t *,
86 1.1 tnn size_t);
87 1.10 tnn static void ssdfb_bitstream_final(struct bs_state *, uint8_t);
88 1.1 tnn
89 1.1 tnn CFATTACH_DECL_NEW(ssdfb_spi, sizeof(struct ssdfb_spi_softc),
90 1.1 tnn ssdfb_spi_match, ssdfb_spi_attach, NULL, NULL);
91 1.1 tnn
92 1.3 tnn static const struct device_compatible_entry compat_data[] = {
93 1.6 tnn { .compat = "solomon,ssd1306", .value = SSDFB_PRODUCT_SSD1306_GENERIC },
94 1.11 tnn { .compat = "sino,sh1106", .value = SSDFB_PRODUCT_SH1106_GENERIC },
95 1.6 tnn { .compat = "solomon,ssd1322", .value = SSDFB_PRODUCT_SSD1322_GENERIC },
96 1.8 tnn { .compat = "solomon,ssd1353", .value = SSDFB_PRODUCT_SSD1353_GENERIC },
97 1.8 tnn { .compat = "dep160128a", .value = SSDFB_PRODUCT_DEP_160128A_RGB },
98 1.5 thorpej DEVICE_COMPAT_EOL
99 1.3 tnn };
100 1.3 tnn
101 1.1 tnn static int
102 1.1 tnn ssdfb_spi_match(device_t parent, cfdata_t match, void *aux)
103 1.1 tnn {
104 1.1 tnn struct spi_attach_args *sa = aux;
105 1.3 tnn
106 1.12 thorpej return spi_compatible_match(sa, match, compat_data);
107 1.1 tnn }
108 1.1 tnn
109 1.1 tnn static void
110 1.1 tnn ssdfb_spi_attach(device_t parent, device_t self, void *aux)
111 1.1 tnn {
112 1.1 tnn struct ssdfb_spi_softc *sc = device_private(self);
113 1.1 tnn struct cfdata *cf = device_cfdata(self);
114 1.1 tnn struct spi_attach_args *sa = aux;
115 1.1 tnn int flags = cf->cf_flags;
116 1.12 thorpej int error;
117 1.1 tnn
118 1.1 tnn sc->sc.sc_dev = self;
119 1.1 tnn sc->sc_sh = sa->sa_handle;
120 1.1 tnn sc->sc.sc_cookie = (void *)sc;
121 1.6 tnn if ((flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) == SSDFB_PRODUCT_UNKNOWN) {
122 1.6 tnn const struct device_compatible_entry *dce =
123 1.14 thorpej spi_compatible_lookup(sa, compat_data);
124 1.6 tnn if (dce)
125 1.6 tnn flags |= (int)dce->value;
126 1.6 tnn else
127 1.6 tnn flags |= SSDFB_PRODUCT_SSD1322_GENERIC;
128 1.6 tnn }
129 1.12 thorpej
130 1.12 thorpej /*
131 1.12 thorpej * SSD1306 and SSD1322 data sheets specify 100ns cycle time.
132 1.12 thorpej */
133 1.13 thorpej error = spi_configure(self, sa->sa_handle, SPI_MODE_0, 10000000);
134 1.12 thorpej if (error) {
135 1.12 thorpej return;
136 1.12 thorpej }
137 1.12 thorpej
138 1.1 tnn /*
139 1.1 tnn * Note on interface modes.
140 1.1 tnn *
141 1.1 tnn * 3 wire mode sends 9 bit sequences over the MOSI, MSB contains
142 1.1 tnn * the bit that determines if the lower 8 bits are command or data.
143 1.1 tnn *
144 1.1 tnn * 4 wire mode sends 8 bit sequences and requires an auxiliary GPIO
145 1.6 tnn * pin for the command/data bit.
146 1.1 tnn */
147 1.6 tnn #ifdef FDT
148 1.6 tnn const int phandle = sa->sa_cookie;
149 1.7 tnn sc->sc_gpio_dc =
150 1.7 tnn fdtbus_gpio_acquire(phandle, "dc-gpio", GPIO_PIN_OUTPUT);
151 1.6 tnn if (!sc->sc_gpio_dc)
152 1.7 tnn sc->sc_gpio_dc =
153 1.7 tnn fdtbus_gpio_acquire(phandle, "cd-gpio", GPIO_PIN_OUTPUT);
154 1.6 tnn sc->sc_3wiremode = (sc->sc_gpio_dc == NULL);
155 1.7 tnn sc->sc_gpio_res =
156 1.7 tnn fdtbus_gpio_acquire(phandle, "res-gpio", GPIO_PIN_OUTPUT);
157 1.7 tnn if (sc->sc_gpio_res) {
158 1.7 tnn fdtbus_gpio_write_raw(sc->sc_gpio_res, 0);
159 1.7 tnn DELAY(100);
160 1.7 tnn fdtbus_gpio_write_raw(sc->sc_gpio_res, 1);
161 1.7 tnn DELAY(100);
162 1.7 tnn }
163 1.6 tnn #else
164 1.6 tnn sc->sc_3wiremode = true;
165 1.6 tnn #endif
166 1.1 tnn
167 1.8 tnn sc->sc.sc_cmd = sc->sc_3wiremode
168 1.8 tnn ? ssdfb_spi_cmd_3wire
169 1.8 tnn : ssdfb_spi_cmd_4wire;
170 1.8 tnn
171 1.1 tnn switch (flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) {
172 1.11 tnn case SSDFB_PRODUCT_SH1106_GENERIC:
173 1.11 tnn sc->sc.sc_transfer_rect = sc->sc_3wiremode
174 1.11 tnn ? NULL
175 1.11 tnn : ssdfb_spi_xfer_rect_4wire_sh1106;
176 1.11 tnn sc->sc_padding_cmd = SSDFB_CMD_NOP;
177 1.11 tnn sc->sc_late_dc_deassert = true;
178 1.11 tnn break;
179 1.11 tnn case SSDFB_PRODUCT_SSD1306_GENERIC:
180 1.11 tnn sc->sc.sc_transfer_rect = sc->sc_3wiremode
181 1.11 tnn ? NULL
182 1.11 tnn : ssdfb_spi_xfer_rect_4wire_ssd1306;
183 1.11 tnn sc->sc_padding_cmd = SSDFB_CMD_NOP;
184 1.11 tnn sc->sc_late_dc_deassert = true;
185 1.11 tnn break;
186 1.1 tnn case SSDFB_PRODUCT_SSD1322_GENERIC:
187 1.8 tnn sc->sc.sc_transfer_rect = sc->sc_3wiremode
188 1.8 tnn ? ssdfb_spi_xfer_rect_3wire_ssd1322
189 1.8 tnn : ssdfb_spi_xfer_rect_4wire_ssd1322;
190 1.10 tnn sc->sc_padding_cmd = SSD1322_CMD_WRITE_RAM;
191 1.8 tnn break;
192 1.8 tnn case SSDFB_PRODUCT_SSD1353_GENERIC:
193 1.8 tnn case SSDFB_PRODUCT_DEP_160128A_RGB:
194 1.8 tnn sc->sc.sc_transfer_rect = sc->sc_3wiremode
195 1.8 tnn ? NULL /* not supported here */
196 1.8 tnn : ssdfb_spi_xfer_rect_4wire_ssd1353;
197 1.1 tnn break;
198 1.1 tnn }
199 1.8 tnn
200 1.8 tnn if (!sc->sc.sc_transfer_rect) {
201 1.8 tnn aprint_error(": sc_transfer_rect not implemented\n");
202 1.8 tnn return;
203 1.1 tnn }
204 1.6 tnn
205 1.1 tnn ssdfb_attach(&sc->sc, flags);
206 1.1 tnn
207 1.8 tnn aprint_normal_dev(self, "%d-wire SPI interface\n",
208 1.1 tnn sc->sc_3wiremode == true ? 3 : 4);
209 1.1 tnn }
210 1.1 tnn
211 1.1 tnn static int
212 1.1 tnn ssdfb_spi_cmd_3wire(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
213 1.1 tnn {
214 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
215 1.1 tnn uint8_t bitstream[16 * 9 / 8];
216 1.1 tnn struct bs_state s;
217 1.1 tnn
218 1.1 tnn KASSERT(len > 0 && len <= 16);
219 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
220 1.1 tnn ssdfb_bitstream_append_cmd(&s, *cmd);
221 1.1 tnn cmd++;
222 1.1 tnn len--;
223 1.1 tnn ssdfb_bitstream_append_data(&s, cmd, len);
224 1.10 tnn ssdfb_bitstream_final(&s, sc->sc_padding_cmd);
225 1.1 tnn
226 1.1 tnn return spi_send(sc->sc_sh, s.cur - s.base, bitstream);
227 1.1 tnn }
228 1.1 tnn
229 1.1 tnn static int
230 1.1 tnn ssdfb_spi_xfer_rect_3wire_ssd1322(void *cookie, uint8_t fromcol, uint8_t tocol,
231 1.1 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
232 1.1 tnn {
233 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
234 1.1 tnn uint8_t bitstream[128 * 9 / 8];
235 1.1 tnn struct bs_state s;
236 1.1 tnn size_t rlen = (tocol + 1 - fromcol) * 2;
237 1.1 tnn int error;
238 1.1 tnn
239 1.1 tnn /*
240 1.1 tnn * Unlike iic(4), there is no way to force spi(4) to use polling.
241 1.1 tnn */
242 1.2 tnn if (usepoll && !cold)
243 1.1 tnn return 0;
244 1.1 tnn
245 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
246 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_SET_ROW_ADDRESS);
247 1.1 tnn ssdfb_bitstream_append_data(&s, &fromrow, 1);
248 1.1 tnn ssdfb_bitstream_append_data(&s, &torow, 1);
249 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_SET_COLUMN_ADDRESS);
250 1.1 tnn ssdfb_bitstream_append_data(&s, &fromcol, 1);
251 1.1 tnn ssdfb_bitstream_append_data(&s, &tocol, 1);
252 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_WRITE_RAM);
253 1.10 tnn ssdfb_bitstream_final(&s, sc->sc_padding_cmd);
254 1.1 tnn error = spi_send(sc->sc_sh, s.cur - s.base, bitstream);
255 1.1 tnn if (error)
256 1.1 tnn return error;
257 1.1 tnn
258 1.1 tnn KASSERT(rlen <= 128);
259 1.11 tnn while (fromrow <= torow) {
260 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
261 1.1 tnn ssdfb_bitstream_append_data(&s, p, rlen);
262 1.10 tnn ssdfb_bitstream_final(&s, sc->sc_padding_cmd);
263 1.1 tnn error = spi_send(sc->sc_sh, s.cur - s.base, bitstream);
264 1.1 tnn if (error)
265 1.1 tnn return error;
266 1.11 tnn fromrow++;
267 1.1 tnn p += stride;
268 1.1 tnn }
269 1.1 tnn
270 1.1 tnn return 0;
271 1.1 tnn }
272 1.1 tnn
273 1.1 tnn static void
274 1.1 tnn ssdfb_bitstream_init(struct bs_state *s, uint8_t *dst)
275 1.1 tnn {
276 1.1 tnn s->base = s->cur = dst;
277 1.1 tnn s->mask = 0x80;
278 1.1 tnn }
279 1.1 tnn
280 1.1 tnn static void
281 1.1 tnn ssdfb_bitstream_append(struct bs_state *s, uint8_t b, uint8_t srcmask)
282 1.1 tnn {
283 1.1 tnn while(srcmask) {
284 1.1 tnn if (b & srcmask)
285 1.1 tnn *s->cur |= s->mask;
286 1.1 tnn else
287 1.1 tnn *s->cur &= ~s->mask;
288 1.1 tnn srcmask >>= 1;
289 1.1 tnn s->mask >>= 1;
290 1.1 tnn if (!s->mask) {
291 1.1 tnn s->mask = 0x80;
292 1.1 tnn s->cur++;
293 1.1 tnn }
294 1.1 tnn }
295 1.1 tnn }
296 1.1 tnn
297 1.1 tnn static void
298 1.1 tnn ssdfb_bitstream_append_cmd(struct bs_state *s, uint8_t cmd)
299 1.1 tnn {
300 1.1 tnn ssdfb_bitstream_append(s, 0, 1);
301 1.1 tnn ssdfb_bitstream_append(s, cmd, 0x80);
302 1.1 tnn }
303 1.1 tnn
304 1.1 tnn static void
305 1.1 tnn ssdfb_bitstream_append_data(struct bs_state *s, uint8_t *data, size_t len)
306 1.1 tnn {
307 1.1 tnn while(len--) {
308 1.1 tnn ssdfb_bitstream_append(s, 1, 1);
309 1.1 tnn ssdfb_bitstream_append(s, *data++, 0x80);
310 1.1 tnn }
311 1.1 tnn }
312 1.1 tnn
313 1.1 tnn static void
314 1.10 tnn ssdfb_bitstream_final(struct bs_state *s, uint8_t padding_cmd)
315 1.1 tnn {
316 1.1 tnn while (s->mask != 0x80) {
317 1.1 tnn ssdfb_bitstream_append_cmd(s, padding_cmd);
318 1.1 tnn }
319 1.1 tnn }
320 1.1 tnn
321 1.1 tnn static void
322 1.1 tnn ssdfb_spi_4wire_set_dc(struct ssdfb_spi_softc *sc, int value)
323 1.1 tnn {
324 1.6 tnn #ifdef FDT
325 1.6 tnn fdtbus_gpio_write_raw(sc->sc_gpio_dc, value);
326 1.6 tnn #else
327 1.1 tnn panic("ssdfb_spi_4wire_set_dc");
328 1.6 tnn #endif
329 1.1 tnn }
330 1.1 tnn
331 1.1 tnn static int
332 1.1 tnn ssdfb_spi_cmd_4wire(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
333 1.1 tnn {
334 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
335 1.1 tnn int error;
336 1.1 tnn
337 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
338 1.1 tnn error = spi_send(sc->sc_sh, 1, cmd);
339 1.1 tnn if (error)
340 1.1 tnn return error;
341 1.1 tnn if (len > 1) {
342 1.10 tnn if (!sc->sc_late_dc_deassert)
343 1.10 tnn ssdfb_spi_4wire_set_dc(sc, 1);
344 1.1 tnn len--;
345 1.1 tnn cmd++;
346 1.1 tnn error = spi_send(sc->sc_sh, len, cmd);
347 1.1 tnn if (error)
348 1.1 tnn return error;
349 1.1 tnn }
350 1.1 tnn
351 1.1 tnn return 0;
352 1.1 tnn }
353 1.1 tnn
354 1.1 tnn static int
355 1.11 tnn ssdfb_spi_xfer_rect_4wire_sh1106(void *cookie, uint8_t fromcol, uint8_t tocol,
356 1.11 tnn uint8_t frompage, uint8_t topage, uint8_t *p, size_t stride, bool usepoll)
357 1.11 tnn {
358 1.11 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
359 1.11 tnn size_t rlen = tocol + 1 - fromcol;
360 1.11 tnn int error;
361 1.11 tnn uint8_t cmd[] = {
362 1.11 tnn SSDFB_CMD_SET_PAGE_START_ADDRESS_BASE + frompage,
363 1.11 tnn SSDFB_CMD_SET_HIGHER_COLUMN_START_ADDRESS_BASE + (fromcol >> 4),
364 1.11 tnn SSDFB_CMD_SET_LOWER_COLUMN_START_ADDRESS_BASE + (fromcol & 0xf)
365 1.11 tnn };
366 1.11 tnn
367 1.11 tnn if (usepoll && !cold)
368 1.11 tnn return 0;
369 1.11 tnn
370 1.11 tnn while (frompage <= topage) {
371 1.11 tnn cmd[0] = SSDFB_CMD_SET_PAGE_START_ADDRESS_BASE + frompage;
372 1.11 tnn ssdfb_spi_4wire_set_dc(sc, 0);
373 1.11 tnn error = spi_send(sc->sc_sh, sizeof(cmd), cmd);
374 1.11 tnn if (error)
375 1.11 tnn return error;
376 1.11 tnn ssdfb_spi_4wire_set_dc(sc, 1);
377 1.11 tnn error = spi_send(sc->sc_sh, rlen, p);
378 1.11 tnn if (error)
379 1.11 tnn return error;
380 1.11 tnn frompage++;
381 1.11 tnn p += stride;
382 1.11 tnn }
383 1.11 tnn
384 1.11 tnn return 0;
385 1.11 tnn }
386 1.11 tnn
387 1.11 tnn static int
388 1.11 tnn ssdfb_spi_xfer_rect_4wire_ssd1306(void *cookie, uint8_t fromcol, uint8_t tocol,
389 1.11 tnn uint8_t frompage, uint8_t topage, uint8_t *p, size_t stride, bool usepoll)
390 1.11 tnn {
391 1.11 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
392 1.11 tnn size_t rlen = tocol + 1 - fromcol;
393 1.11 tnn int error;
394 1.11 tnn uint8_t cmd[] = {
395 1.11 tnn SSD1306_CMD_SET_MEMORY_ADDRESSING_MODE,
396 1.11 tnn SSD1306_MEMORY_ADDRESSING_MODE_HORIZONTAL,
397 1.11 tnn SSD1306_CMD_SET_COLUMN_ADDRESS,
398 1.11 tnn fromcol,
399 1.11 tnn tocol,
400 1.11 tnn SSD1306_CMD_SET_PAGE_ADDRESS,
401 1.11 tnn frompage,
402 1.11 tnn topage
403 1.11 tnn };
404 1.11 tnn
405 1.11 tnn if (usepoll && !cold)
406 1.11 tnn return 0;
407 1.11 tnn
408 1.11 tnn ssdfb_spi_4wire_set_dc(sc, 0);
409 1.11 tnn error = spi_send(sc->sc_sh, sizeof(cmd), cmd);
410 1.11 tnn if (error)
411 1.11 tnn return error;
412 1.11 tnn ssdfb_spi_4wire_set_dc(sc, 1);
413 1.11 tnn
414 1.11 tnn while (frompage <= topage) {
415 1.11 tnn error = spi_send(sc->sc_sh, rlen, p);
416 1.11 tnn if (error)
417 1.11 tnn return error;
418 1.11 tnn frompage++;
419 1.11 tnn p += stride;
420 1.11 tnn }
421 1.11 tnn
422 1.11 tnn return 0;
423 1.11 tnn }
424 1.11 tnn
425 1.11 tnn static int
426 1.1 tnn ssdfb_spi_xfer_rect_4wire_ssd1322(void *cookie, uint8_t fromcol, uint8_t tocol,
427 1.1 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
428 1.1 tnn {
429 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
430 1.1 tnn size_t rlen = (tocol + 1 - fromcol) * 2;
431 1.1 tnn int error;
432 1.1 tnn uint8_t cmd;
433 1.1 tnn uint8_t data[2];
434 1.1 tnn
435 1.2 tnn if (usepoll && !cold)
436 1.1 tnn return 0;
437 1.1 tnn
438 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
439 1.1 tnn cmd = SSD1322_CMD_SET_ROW_ADDRESS;
440 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
441 1.1 tnn if (error)
442 1.1 tnn return error;
443 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
444 1.1 tnn data[0] = fromrow;
445 1.1 tnn data[1] = torow;
446 1.1 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
447 1.1 tnn if (error)
448 1.1 tnn return error;
449 1.1 tnn
450 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
451 1.1 tnn cmd = SSD1322_CMD_SET_COLUMN_ADDRESS;
452 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
453 1.1 tnn if (error)
454 1.1 tnn return error;
455 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
456 1.1 tnn data[0] = fromcol;
457 1.1 tnn data[1] = tocol;
458 1.1 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
459 1.1 tnn if (error)
460 1.1 tnn return error;
461 1.1 tnn
462 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
463 1.1 tnn cmd = SSD1322_CMD_WRITE_RAM;
464 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
465 1.1 tnn if (error)
466 1.1 tnn return error;
467 1.1 tnn
468 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
469 1.11 tnn while (fromrow <= torow) {
470 1.1 tnn error = spi_send(sc->sc_sh, rlen, p);
471 1.1 tnn if (error)
472 1.1 tnn return error;
473 1.11 tnn fromrow++;
474 1.1 tnn p += stride;
475 1.1 tnn }
476 1.1 tnn
477 1.1 tnn return 0;
478 1.1 tnn }
479 1.8 tnn
480 1.8 tnn static int
481 1.8 tnn ssdfb_spi_xfer_rect_4wire_ssd1353(void *cookie, uint8_t fromcol, uint8_t tocol,
482 1.8 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
483 1.8 tnn {
484 1.8 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
485 1.8 tnn size_t rlen = (tocol + 1 - fromcol) * 3;
486 1.8 tnn uint8_t bitstream[160 * 3];
487 1.8 tnn uint8_t *dstp, *srcp, *endp;
488 1.8 tnn int error;
489 1.8 tnn uint8_t cmd;
490 1.8 tnn uint8_t data[2];
491 1.8 tnn
492 1.8 tnn if (usepoll && !cold)
493 1.8 tnn return 0;
494 1.8 tnn
495 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 0);
496 1.9 tnn cmd = SSD1353_CMD_SET_ROW_ADDRESS;
497 1.8 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
498 1.8 tnn if (error)
499 1.8 tnn return error;
500 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 1);
501 1.8 tnn data[0] = fromrow;
502 1.8 tnn data[1] = torow;
503 1.8 tnn if (sc->sc.sc_upsidedown) {
504 1.8 tnn /* fix picture outside frame on 160x128 panel */
505 1.8 tnn data[0] += 132 - sc->sc.sc_p->p_height;
506 1.8 tnn data[1] += 132 - sc->sc.sc_p->p_height;
507 1.8 tnn }
508 1.8 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
509 1.8 tnn if (error)
510 1.8 tnn return error;
511 1.8 tnn
512 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 0);
513 1.9 tnn cmd = SSD1353_CMD_SET_COLUMN_ADDRESS;
514 1.8 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
515 1.8 tnn if (error)
516 1.8 tnn return error;
517 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 1);
518 1.8 tnn data[0] = fromcol;
519 1.8 tnn data[1] = tocol;
520 1.8 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
521 1.8 tnn if (error)
522 1.8 tnn return error;
523 1.8 tnn
524 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 0);
525 1.9 tnn cmd = SSD1353_CMD_WRITE_RAM;
526 1.8 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
527 1.8 tnn if (error)
528 1.8 tnn return error;
529 1.8 tnn
530 1.8 tnn ssdfb_spi_4wire_set_dc(sc, 1);
531 1.8 tnn KASSERT(rlen <= sizeof(bitstream));
532 1.11 tnn while (fromrow <= torow) {
533 1.8 tnn /* downconvert each row from 32bpp rgba to 18bpp panel format */
534 1.8 tnn dstp = bitstream;
535 1.8 tnn endp = dstp + rlen;
536 1.8 tnn srcp = p;
537 1.8 tnn while (dstp < endp) {
538 1.8 tnn *dstp++ = (*srcp++) >> 2;
539 1.8 tnn *dstp++ = (*srcp++) >> 2;
540 1.8 tnn *dstp++ = (*srcp++) >> 2;
541 1.8 tnn srcp++;
542 1.8 tnn }
543 1.8 tnn error = spi_send(sc->sc_sh, rlen, bitstream);
544 1.8 tnn if (error)
545 1.8 tnn return error;
546 1.11 tnn fromrow++;
547 1.8 tnn p += stride;
548 1.8 tnn }
549 1.8 tnn
550 1.8 tnn return 0;
551 1.8 tnn }
552