ssdfb_spi.c revision 1.6 1 1.6 tnn /* $NetBSD: ssdfb_spi.c,v 1.6 2021/08/01 14:56:18 tnn Exp $ */
2 1.1 tnn
3 1.1 tnn /*
4 1.1 tnn * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.1 tnn * All rights reserved.
6 1.1 tnn *
7 1.1 tnn * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tnn * by Tobias Nygren.
9 1.1 tnn *
10 1.1 tnn * Redistribution and use in source and binary forms, with or without
11 1.1 tnn * modification, are permitted provided that the following conditions
12 1.1 tnn * are met:
13 1.1 tnn * 1. Redistributions of source code must retain the above copyright
14 1.1 tnn * notice, this list of conditions and the following disclaimer.
15 1.1 tnn * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tnn * notice, this list of conditions and the following disclaimer in the
17 1.1 tnn * documentation and/or other materials provided with the distribution.
18 1.1 tnn *
19 1.1 tnn * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 tnn * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 tnn * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 tnn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 tnn * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 tnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 tnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 tnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 tnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 tnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 tnn * POSSIBILITY OF SUCH DAMAGE.
30 1.1 tnn */
31 1.1 tnn
32 1.1 tnn #include <sys/cdefs.h>
33 1.6 tnn __KERNEL_RCSID(0, "$NetBSD: ssdfb_spi.c,v 1.6 2021/08/01 14:56:18 tnn Exp $");
34 1.1 tnn
35 1.1 tnn #include <sys/param.h>
36 1.1 tnn #include <sys/device.h>
37 1.1 tnn #include <sys/kernel.h>
38 1.1 tnn #include <dev/wscons/wsdisplayvar.h>
39 1.1 tnn #include <dev/rasops/rasops.h>
40 1.1 tnn #include <dev/spi/spivar.h>
41 1.1 tnn #include <dev/ic/ssdfbvar.h>
42 1.6 tnn #include "opt_fdt.h"
43 1.6 tnn #ifdef FDT
44 1.6 tnn #include <dev/fdt/fdtvar.h>
45 1.6 tnn #endif
46 1.1 tnn
47 1.1 tnn struct bs_state {
48 1.1 tnn uint8_t *base;
49 1.1 tnn uint8_t *cur;
50 1.1 tnn uint8_t mask;
51 1.1 tnn };
52 1.1 tnn
53 1.1 tnn struct ssdfb_spi_softc {
54 1.1 tnn struct ssdfb_softc sc;
55 1.1 tnn struct spi_handle *sc_sh;
56 1.6 tnn #ifdef FDT
57 1.6 tnn struct fdtbus_gpio_pin *sc_gpio_dc;
58 1.6 tnn #endif
59 1.1 tnn bool sc_3wiremode;
60 1.1 tnn };
61 1.1 tnn
62 1.1 tnn static int ssdfb_spi_match(device_t, cfdata_t, void *);
63 1.1 tnn static void ssdfb_spi_attach(device_t, device_t, void *);
64 1.1 tnn
65 1.1 tnn static int ssdfb_spi_cmd_3wire(void *, uint8_t *, size_t, bool);
66 1.1 tnn static int ssdfb_spi_xfer_rect_3wire_ssd1322(void *, uint8_t, uint8_t,
67 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
68 1.1 tnn
69 1.1 tnn static int ssdfb_spi_cmd_4wire(void *, uint8_t *, size_t, bool);
70 1.1 tnn static int ssdfb_spi_xfer_rect_4wire_ssd1322(void *, uint8_t, uint8_t,
71 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
72 1.1 tnn
73 1.1 tnn static void ssdfb_bitstream_init(struct bs_state *, uint8_t *);
74 1.1 tnn static void ssdfb_bitstream_append(struct bs_state *, uint8_t, uint8_t);
75 1.1 tnn static void ssdfb_bitstream_append_cmd(struct bs_state *, uint8_t);
76 1.1 tnn static void ssdfb_bitstream_append_data(struct bs_state *, uint8_t *,
77 1.1 tnn size_t);
78 1.1 tnn static void ssdfb_bitstream_final(struct bs_state *);
79 1.1 tnn
80 1.1 tnn CFATTACH_DECL_NEW(ssdfb_spi, sizeof(struct ssdfb_spi_softc),
81 1.1 tnn ssdfb_spi_match, ssdfb_spi_attach, NULL, NULL);
82 1.1 tnn
83 1.3 tnn static const struct device_compatible_entry compat_data[] = {
84 1.6 tnn { .compat = "solomon,ssd1306", .value = SSDFB_PRODUCT_SSD1306_GENERIC },
85 1.6 tnn { .compat = "solomon,ssd1322", .value = SSDFB_PRODUCT_SSD1322_GENERIC },
86 1.5 thorpej DEVICE_COMPAT_EOL
87 1.3 tnn };
88 1.3 tnn
89 1.1 tnn static int
90 1.1 tnn ssdfb_spi_match(device_t parent, cfdata_t match, void *aux)
91 1.1 tnn {
92 1.1 tnn struct spi_attach_args *sa = aux;
93 1.3 tnn int res;
94 1.3 tnn
95 1.3 tnn res = spi_compatible_match(sa, match, compat_data);
96 1.3 tnn if (!res)
97 1.3 tnn return res;
98 1.1 tnn
99 1.1 tnn /*
100 1.1 tnn * SSD1306 and SSD1322 data sheets specify 100ns cycle time.
101 1.1 tnn */
102 1.1 tnn if (spi_configure(sa->sa_handle, SPI_MODE_0, 10000000))
103 1.3 tnn res = 0;
104 1.1 tnn
105 1.3 tnn return res;
106 1.1 tnn }
107 1.1 tnn
108 1.1 tnn static void
109 1.1 tnn ssdfb_spi_attach(device_t parent, device_t self, void *aux)
110 1.1 tnn {
111 1.1 tnn struct ssdfb_spi_softc *sc = device_private(self);
112 1.1 tnn struct cfdata *cf = device_cfdata(self);
113 1.1 tnn struct spi_attach_args *sa = aux;
114 1.1 tnn int flags = cf->cf_flags;
115 1.1 tnn
116 1.1 tnn sc->sc.sc_dev = self;
117 1.1 tnn sc->sc_sh = sa->sa_handle;
118 1.1 tnn sc->sc.sc_cookie = (void *)sc;
119 1.6 tnn if ((flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) == SSDFB_PRODUCT_UNKNOWN) {
120 1.6 tnn const struct device_compatible_entry *dce =
121 1.6 tnn device_compatible_lookup(sa->sa_compat, sa->sa_ncompat, compat_data);
122 1.6 tnn if (dce)
123 1.6 tnn flags |= (int)dce->value;
124 1.6 tnn else
125 1.6 tnn flags |= SSDFB_PRODUCT_SSD1322_GENERIC;
126 1.6 tnn }
127 1.1 tnn /*
128 1.1 tnn * Note on interface modes.
129 1.1 tnn *
130 1.1 tnn * 3 wire mode sends 9 bit sequences over the MOSI, MSB contains
131 1.1 tnn * the bit that determines if the lower 8 bits are command or data.
132 1.1 tnn *
133 1.1 tnn * 4 wire mode sends 8 bit sequences and requires an auxiliary GPIO
134 1.6 tnn * pin for the command/data bit.
135 1.1 tnn */
136 1.1 tnn sc->sc_3wiremode = true;
137 1.6 tnn #ifdef FDT
138 1.6 tnn const int phandle = sa->sa_cookie;
139 1.6 tnn sc->sc_gpio_dc = fdtbus_gpio_acquire(phandle, "dc-gpio", GPIO_PIN_OUTPUT);
140 1.6 tnn if (!sc->sc_gpio_dc)
141 1.6 tnn sc->sc_gpio_dc = fdtbus_gpio_acquire(phandle, "cd-gpio", GPIO_PIN_OUTPUT);
142 1.6 tnn sc->sc_3wiremode = (sc->sc_gpio_dc == NULL);
143 1.6 tnn #else
144 1.6 tnn sc->sc_3wiremode = true;
145 1.6 tnn #endif
146 1.1 tnn
147 1.1 tnn switch (flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) {
148 1.1 tnn case SSDFB_PRODUCT_SSD1322_GENERIC:
149 1.1 tnn if (sc->sc_3wiremode) {
150 1.1 tnn sc->sc.sc_transfer_rect =
151 1.1 tnn ssdfb_spi_xfer_rect_3wire_ssd1322;
152 1.1 tnn } else {
153 1.1 tnn sc->sc.sc_transfer_rect =
154 1.1 tnn ssdfb_spi_xfer_rect_4wire_ssd1322;
155 1.1 tnn }
156 1.1 tnn break;
157 1.1 tnn default:
158 1.1 tnn panic("ssdfb_spi_attach: product not implemented");
159 1.1 tnn }
160 1.1 tnn if (sc->sc_3wiremode) {
161 1.1 tnn sc->sc.sc_cmd = ssdfb_spi_cmd_3wire;
162 1.1 tnn } else {
163 1.1 tnn sc->sc.sc_cmd = ssdfb_spi_cmd_4wire;
164 1.1 tnn }
165 1.6 tnn
166 1.1 tnn ssdfb_attach(&sc->sc, flags);
167 1.1 tnn
168 1.1 tnn device_printf(sc->sc.sc_dev, "%d-wire SPI interface\n",
169 1.1 tnn sc->sc_3wiremode == true ? 3 : 4);
170 1.1 tnn }
171 1.1 tnn
172 1.1 tnn static int
173 1.1 tnn ssdfb_spi_cmd_3wire(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
174 1.1 tnn {
175 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
176 1.1 tnn uint8_t bitstream[16 * 9 / 8];
177 1.1 tnn struct bs_state s;
178 1.1 tnn
179 1.1 tnn KASSERT(len > 0 && len <= 16);
180 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
181 1.1 tnn ssdfb_bitstream_append_cmd(&s, *cmd);
182 1.1 tnn cmd++;
183 1.1 tnn len--;
184 1.1 tnn ssdfb_bitstream_append_data(&s, cmd, len);
185 1.1 tnn ssdfb_bitstream_final(&s);
186 1.1 tnn
187 1.1 tnn return spi_send(sc->sc_sh, s.cur - s.base, bitstream);
188 1.1 tnn }
189 1.1 tnn
190 1.1 tnn static int
191 1.1 tnn ssdfb_spi_xfer_rect_3wire_ssd1322(void *cookie, uint8_t fromcol, uint8_t tocol,
192 1.1 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
193 1.1 tnn {
194 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
195 1.1 tnn uint8_t bitstream[128 * 9 / 8];
196 1.1 tnn struct bs_state s;
197 1.1 tnn uint8_t row;
198 1.1 tnn size_t rlen = (tocol + 1 - fromcol) * 2;
199 1.1 tnn int error;
200 1.1 tnn
201 1.1 tnn /*
202 1.1 tnn * Unlike iic(4), there is no way to force spi(4) to use polling.
203 1.1 tnn */
204 1.2 tnn if (usepoll && !cold)
205 1.1 tnn return 0;
206 1.1 tnn
207 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
208 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_SET_ROW_ADDRESS);
209 1.1 tnn ssdfb_bitstream_append_data(&s, &fromrow, 1);
210 1.1 tnn ssdfb_bitstream_append_data(&s, &torow, 1);
211 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_SET_COLUMN_ADDRESS);
212 1.1 tnn ssdfb_bitstream_append_data(&s, &fromcol, 1);
213 1.1 tnn ssdfb_bitstream_append_data(&s, &tocol, 1);
214 1.1 tnn ssdfb_bitstream_append_cmd(&s, SSD1322_CMD_WRITE_RAM);
215 1.1 tnn ssdfb_bitstream_final(&s);
216 1.1 tnn error = spi_send(sc->sc_sh, s.cur - s.base, bitstream);
217 1.1 tnn if (error)
218 1.1 tnn return error;
219 1.1 tnn
220 1.1 tnn KASSERT(rlen <= 128);
221 1.1 tnn for (row = fromrow; row <= torow; row++) {
222 1.1 tnn ssdfb_bitstream_init(&s, bitstream);
223 1.1 tnn ssdfb_bitstream_append_data(&s, p, rlen);
224 1.1 tnn ssdfb_bitstream_final(&s);
225 1.1 tnn error = spi_send(sc->sc_sh, s.cur - s.base, bitstream);
226 1.1 tnn if (error)
227 1.1 tnn return error;
228 1.1 tnn p += stride;
229 1.1 tnn }
230 1.1 tnn
231 1.1 tnn return 0;
232 1.1 tnn }
233 1.1 tnn
234 1.1 tnn static void
235 1.1 tnn ssdfb_bitstream_init(struct bs_state *s, uint8_t *dst)
236 1.1 tnn {
237 1.1 tnn s->base = s->cur = dst;
238 1.1 tnn s->mask = 0x80;
239 1.1 tnn }
240 1.1 tnn
241 1.1 tnn static void
242 1.1 tnn ssdfb_bitstream_append(struct bs_state *s, uint8_t b, uint8_t srcmask)
243 1.1 tnn {
244 1.1 tnn while(srcmask) {
245 1.1 tnn if (b & srcmask)
246 1.1 tnn *s->cur |= s->mask;
247 1.1 tnn else
248 1.1 tnn *s->cur &= ~s->mask;
249 1.1 tnn srcmask >>= 1;
250 1.1 tnn s->mask >>= 1;
251 1.1 tnn if (!s->mask) {
252 1.1 tnn s->mask = 0x80;
253 1.1 tnn s->cur++;
254 1.1 tnn }
255 1.1 tnn }
256 1.1 tnn }
257 1.1 tnn
258 1.1 tnn static void
259 1.1 tnn ssdfb_bitstream_append_cmd(struct bs_state *s, uint8_t cmd)
260 1.1 tnn {
261 1.1 tnn ssdfb_bitstream_append(s, 0, 1);
262 1.1 tnn ssdfb_bitstream_append(s, cmd, 0x80);
263 1.1 tnn }
264 1.1 tnn
265 1.1 tnn static void
266 1.1 tnn ssdfb_bitstream_append_data(struct bs_state *s, uint8_t *data, size_t len)
267 1.1 tnn {
268 1.1 tnn while(len--) {
269 1.1 tnn ssdfb_bitstream_append(s, 1, 1);
270 1.1 tnn ssdfb_bitstream_append(s, *data++, 0x80);
271 1.1 tnn }
272 1.1 tnn }
273 1.1 tnn
274 1.1 tnn static void
275 1.1 tnn ssdfb_bitstream_final(struct bs_state *s)
276 1.1 tnn {
277 1.1 tnn uint8_t padding_cmd = SSD1322_CMD_WRITE_RAM;
278 1.1 tnn /* padding_cmd = SSDFB_NOP_CMD; */
279 1.1 tnn
280 1.1 tnn while (s->mask != 0x80) {
281 1.1 tnn ssdfb_bitstream_append_cmd(s, padding_cmd);
282 1.1 tnn }
283 1.1 tnn }
284 1.1 tnn
285 1.1 tnn static void
286 1.1 tnn ssdfb_spi_4wire_set_dc(struct ssdfb_spi_softc *sc, int value)
287 1.1 tnn {
288 1.6 tnn #ifdef FDT
289 1.6 tnn fdtbus_gpio_write_raw(sc->sc_gpio_dc, value);
290 1.6 tnn #else
291 1.1 tnn panic("ssdfb_spi_4wire_set_dc");
292 1.6 tnn #endif
293 1.1 tnn }
294 1.1 tnn
295 1.1 tnn static int
296 1.1 tnn ssdfb_spi_cmd_4wire(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
297 1.1 tnn {
298 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
299 1.1 tnn int error;
300 1.1 tnn
301 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
302 1.1 tnn error = spi_send(sc->sc_sh, 1, cmd);
303 1.1 tnn if (error)
304 1.1 tnn return error;
305 1.1 tnn if (len > 1) {
306 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
307 1.1 tnn len--;
308 1.1 tnn cmd++;
309 1.1 tnn error = spi_send(sc->sc_sh, len, cmd);
310 1.1 tnn if (error)
311 1.1 tnn return error;
312 1.1 tnn }
313 1.1 tnn
314 1.1 tnn return 0;
315 1.1 tnn }
316 1.1 tnn
317 1.1 tnn static int
318 1.1 tnn ssdfb_spi_xfer_rect_4wire_ssd1322(void *cookie, uint8_t fromcol, uint8_t tocol,
319 1.1 tnn uint8_t fromrow, uint8_t torow, uint8_t *p, size_t stride, bool usepoll)
320 1.1 tnn {
321 1.1 tnn struct ssdfb_spi_softc *sc = (struct ssdfb_spi_softc *)cookie;
322 1.1 tnn uint8_t row;
323 1.1 tnn size_t rlen = (tocol + 1 - fromcol) * 2;
324 1.1 tnn int error;
325 1.1 tnn uint8_t cmd;
326 1.1 tnn uint8_t data[2];
327 1.1 tnn
328 1.1 tnn /*
329 1.1 tnn * Unlike iic(4), there is no way to force spi(4) to use polling.
330 1.1 tnn */
331 1.2 tnn if (usepoll && !cold)
332 1.1 tnn return 0;
333 1.1 tnn
334 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
335 1.1 tnn cmd = SSD1322_CMD_SET_ROW_ADDRESS;
336 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
337 1.1 tnn if (error)
338 1.1 tnn return error;
339 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
340 1.1 tnn data[0] = fromrow;
341 1.1 tnn data[1] = torow;
342 1.1 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
343 1.1 tnn if (error)
344 1.1 tnn return error;
345 1.1 tnn
346 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
347 1.1 tnn cmd = SSD1322_CMD_SET_COLUMN_ADDRESS;
348 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
349 1.1 tnn if (error)
350 1.1 tnn return error;
351 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
352 1.1 tnn data[0] = fromcol;
353 1.1 tnn data[1] = tocol;
354 1.1 tnn error = spi_send(sc->sc_sh, sizeof(data), data);
355 1.1 tnn if (error)
356 1.1 tnn return error;
357 1.1 tnn
358 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 0);
359 1.1 tnn cmd = SSD1322_CMD_WRITE_RAM;
360 1.1 tnn error = spi_send(sc->sc_sh, sizeof(cmd), &cmd);
361 1.1 tnn if (error)
362 1.1 tnn return error;
363 1.1 tnn
364 1.1 tnn ssdfb_spi_4wire_set_dc(sc, 1);
365 1.1 tnn for (row = fromrow; row <= torow; row++) {
366 1.1 tnn error = spi_send(sc->sc_sh, rlen, p);
367 1.1 tnn if (error)
368 1.1 tnn return error;
369 1.1 tnn p += stride;
370 1.1 tnn }
371 1.1 tnn
372 1.1 tnn return 0;
373 1.1 tnn }
374