1 1.25 uebayasi /* $NetBSD: asc_tcds.c,v 1.26 2018/09/03 16:29:33 riastradh Exp $ */ 2 1.1 nisimura 3 1.1 nisimura /*- 4 1.1 nisimura * Copyright (c) 1998 The NetBSD Foundation, Inc. 5 1.1 nisimura * All rights reserved. 6 1.1 nisimura * 7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation 8 1.1 nisimura * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 9 1.1 nisimura * NASA Ames Research Center. 10 1.1 nisimura * 11 1.1 nisimura * Redistribution and use in source and binary forms, with or without 12 1.1 nisimura * modification, are permitted provided that the following conditions 13 1.1 nisimura * are met: 14 1.1 nisimura * 1. Redistributions of source code must retain the above copyright 15 1.1 nisimura * notice, this list of conditions and the following disclaimer. 16 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 nisimura * notice, this list of conditions and the following disclaimer in the 18 1.1 nisimura * documentation and/or other materials provided with the distribution. 19 1.1 nisimura * 20 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE. 31 1.1 nisimura */ 32 1.1 nisimura 33 1.1 nisimura /* 34 1.1 nisimura * Copyright (c) 1994 Peter Galbavy. All rights reserved. 35 1.1 nisimura * 36 1.1 nisimura * Redistribution and use in source and binary forms, with or without 37 1.1 nisimura * modification, are permitted provided that the following conditions 38 1.1 nisimura * are met: 39 1.1 nisimura * 1. Redistributions of source code must retain the above copyright 40 1.1 nisimura * notice, this list of conditions and the following disclaimer. 41 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright 42 1.1 nisimura * notice, this list of conditions and the following disclaimer in the 43 1.1 nisimura * documentation and/or other materials provided with the distribution. 44 1.1 nisimura * 3. All advertising materials mentioning features or use of this software 45 1.1 nisimura * must display the following acknowledgement: 46 1.1 nisimura * This product includes software developed by Peter Galbavy. 47 1.1 nisimura * 4. The name of the author may not be used to endorse or promote products 48 1.1 nisimura * derived from this software without specific prior written permission. 49 1.1 nisimura * 50 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 51 1.1 nisimura * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 52 1.1 nisimura * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 53 1.1 nisimura * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 54 1.1 nisimura * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 55 1.1 nisimura * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 56 1.1 nisimura * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 57 1.1 nisimura * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 58 1.1 nisimura * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 59 1.1 nisimura * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 60 1.1 nisimura */ 61 1.1 nisimura 62 1.4 lukem #include <sys/cdefs.h> 63 1.25 uebayasi __KERNEL_RCSID(0, "$NetBSD: asc_tcds.c,v 1.26 2018/09/03 16:29:33 riastradh Exp $"); 64 1.1 nisimura 65 1.1 nisimura #include <sys/param.h> 66 1.1 nisimura #include <sys/systm.h> 67 1.1 nisimura #include <sys/device.h> 68 1.2 bouyer #include <sys/buf.h> 69 1.1 nisimura 70 1.1 nisimura #include <dev/scsipi/scsi_all.h> 71 1.1 nisimura #include <dev/scsipi/scsipi_all.h> 72 1.1 nisimura #include <dev/scsipi/scsiconf.h> 73 1.1 nisimura 74 1.1 nisimura #include <dev/ic/ncr53c9xreg.h> 75 1.1 nisimura #include <dev/ic/ncr53c9xvar.h> 76 1.1 nisimura 77 1.20 ad #include <sys/bus.h> 78 1.1 nisimura 79 1.1 nisimura #include <dev/tc/tcvar.h> 80 1.1 nisimura #include <dev/tc/tcdsreg.h> 81 1.1 nisimura #include <dev/tc/tcdsvar.h> 82 1.1 nisimura 83 1.1 nisimura struct asc_softc { 84 1.1 nisimura struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */ 85 1.1 nisimura bus_space_tag_t sc_bst; /* bus space tag */ 86 1.1 nisimura bus_space_handle_t sc_scsi_bsh; /* ASC register handle */ 87 1.11 wiz bus_dma_tag_t sc_dmat; /* bus DMA tag */ 88 1.1 nisimura bus_dmamap_t sc_dmamap; /* bus dmamap */ 89 1.23 tsutsui uint8_t **sc_dmaaddr; 90 1.1 nisimura size_t *sc_dmalen; 91 1.1 nisimura size_t sc_dmasize; 92 1.1 nisimura unsigned sc_flags; 93 1.1 nisimura #define ASC_ISPULLUP 0x01 94 1.1 nisimura #define ASC_DMAACTIVE 0x02 95 1.1 nisimura #define ASC_MAPLOADED 0x04 96 1.1 nisimura struct tcds_slotconfig *sc_tcds; /* DMA/slot info lives here */ 97 1.1 nisimura }; 98 1.1 nisimura 99 1.23 tsutsui static int asc_tcds_match(device_t, cfdata_t, void *); 100 1.23 tsutsui static void asc_tcds_attach(device_t, device_t, void *); 101 1.1 nisimura 102 1.23 tsutsui CFATTACH_DECL_NEW(asc_tcds, sizeof(struct asc_softc), 103 1.8 thorpej asc_tcds_match, asc_tcds_attach, NULL, NULL); 104 1.1 nisimura 105 1.1 nisimura /* 106 1.1 nisimura * Functions and the switch for the MI code. 107 1.1 nisimura */ 108 1.23 tsutsui static uint8_t asc_read_reg(struct ncr53c9x_softc *, int); 109 1.23 tsutsui static void asc_write_reg(struct ncr53c9x_softc *, int, uint8_t); 110 1.12 perry static int tcds_dma_isintr(struct ncr53c9x_softc *); 111 1.12 perry static void tcds_dma_reset(struct ncr53c9x_softc *); 112 1.12 perry static int tcds_dma_intr(struct ncr53c9x_softc *); 113 1.23 tsutsui static int tcds_dma_setup(struct ncr53c9x_softc *, uint8_t **, 114 1.23 tsutsui size_t *, int, size_t *); 115 1.12 perry static void tcds_dma_go(struct ncr53c9x_softc *); 116 1.12 perry static void tcds_dma_stop(struct ncr53c9x_softc *); 117 1.12 perry static int tcds_dma_isactive(struct ncr53c9x_softc *); 118 1.12 perry static void tcds_clear_latched_intr(struct ncr53c9x_softc *); 119 1.1 nisimura 120 1.1 nisimura static struct ncr53c9x_glue asc_tcds_glue = { 121 1.1 nisimura asc_read_reg, 122 1.1 nisimura asc_write_reg, 123 1.1 nisimura tcds_dma_isintr, 124 1.1 nisimura tcds_dma_reset, 125 1.1 nisimura tcds_dma_intr, 126 1.1 nisimura tcds_dma_setup, 127 1.1 nisimura tcds_dma_go, 128 1.1 nisimura tcds_dma_stop, 129 1.1 nisimura tcds_dma_isactive, 130 1.1 nisimura tcds_clear_latched_intr, 131 1.1 nisimura }; 132 1.1 nisimura 133 1.1 nisimura static int 134 1.23 tsutsui asc_tcds_match(device_t parent, cfdata_t cf, void *aux) 135 1.1 nisimura { 136 1.1 nisimura 137 1.1 nisimura /* We always exist. */ 138 1.1 nisimura return 1; 139 1.1 nisimura } 140 1.1 nisimura 141 1.10 thorpej #define DMAMAX(a) (PAGE_SIZE - ((a) & (PAGE_SIZE - 1))) 142 1.1 nisimura 143 1.1 nisimura /* 144 1.1 nisimura * Attach this instance, and then all the sub-devices 145 1.1 nisimura */ 146 1.1 nisimura static void 147 1.23 tsutsui asc_tcds_attach(device_t parent, device_t self, void *aux) 148 1.1 nisimura { 149 1.15 thorpej struct asc_softc *asc = device_private(self); 150 1.1 nisimura struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x; 151 1.23 tsutsui struct tcdsdev_attach_args *tcdsdev = aux; 152 1.1 nisimura int error; 153 1.1 nisimura 154 1.1 nisimura /* 155 1.1 nisimura * Set up glue for MI code early; we use some of it here. 156 1.1 nisimura */ 157 1.23 tsutsui sc->sc_dev = self; 158 1.1 nisimura sc->sc_glue = &asc_tcds_glue; 159 1.1 nisimura 160 1.1 nisimura asc->sc_bst = tcdsdev->tcdsda_bst; 161 1.1 nisimura asc->sc_scsi_bsh = tcdsdev->tcdsda_bsh; 162 1.1 nisimura asc->sc_tcds = tcdsdev->tcdsda_sc; 163 1.1 nisimura 164 1.1 nisimura /* 165 1.1 nisimura * The TCDS ASIC cannot DMA across 8k boundaries, and this 166 1.1 nisimura * driver is written such that each DMA segment gets a new 167 1.1 nisimura * call to tcds_dma_setup(). Thus, the DMA map only needs 168 1.1 nisimura * to support 8k transfers. 169 1.1 nisimura */ 170 1.1 nisimura asc->sc_dmat = tcdsdev->tcdsda_dmat; 171 1.10 thorpej if ((error = bus_dmamap_create(asc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE, 172 1.10 thorpej PAGE_SIZE, BUS_DMA_NOWAIT, &asc->sc_dmamap)) < 0) { 173 1.23 tsutsui aprint_error(": failed to create DMA map, error = %d\n", error); 174 1.23 tsutsui return; 175 1.1 nisimura } 176 1.1 nisimura 177 1.1 nisimura sc->sc_id = tcdsdev->tcdsda_id; 178 1.1 nisimura sc->sc_freq = tcdsdev->tcdsda_freq; 179 1.1 nisimura 180 1.9 tsutsui /* gimme MHz */ 181 1.1 nisimura sc->sc_freq /= 1000000; 182 1.1 nisimura 183 1.1 nisimura tcds_intr_establish(parent, tcdsdev->tcdsda_chip, ncr53c9x_intr, sc); 184 1.1 nisimura 185 1.1 nisimura /* 186 1.1 nisimura * XXX More of this should be in ncr53c9x_attach(), but 187 1.1 nisimura * XXX should we really poke around the chip that much in 188 1.1 nisimura * XXX the MI code? Think about this more... 189 1.1 nisimura */ 190 1.1 nisimura 191 1.1 nisimura /* 192 1.1 nisimura * Set up static configuration info. 193 1.1 nisimura */ 194 1.1 nisimura sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB; 195 1.1 nisimura sc->sc_cfg2 = NCRCFG2_SCSI2; 196 1.1 nisimura sc->sc_cfg3 = NCRCFG3_CDB; 197 1.1 nisimura if (sc->sc_freq > 25) 198 1.1 nisimura sc->sc_cfg3 |= NCRF9XCFG3_FCLK; 199 1.1 nisimura sc->sc_rev = tcdsdev->tcdsda_variant; 200 1.1 nisimura if (tcdsdev->tcdsda_fast) { 201 1.1 nisimura sc->sc_features |= NCR_F_FASTSCSI; 202 1.1 nisimura sc->sc_cfg3_fscsi = NCRF9XCFG3_FSCSI; 203 1.1 nisimura } 204 1.1 nisimura 205 1.1 nisimura /* 206 1.1 nisimura * XXX minsync and maxxfer _should_ be set up in MI code, 207 1.1 nisimura * XXX but it appears to have some dependency on what sort 208 1.1 nisimura * XXX of DMA we're hooked up to, etc. 209 1.1 nisimura */ 210 1.1 nisimura 211 1.1 nisimura /* 212 1.1 nisimura * This is the value used to start sync negotiations 213 1.1 nisimura * Note that the NCR register "SYNCTP" is programmed 214 1.1 nisimura * in "clocks per byte", and has a minimum value of 4. 215 1.1 nisimura * The SCSI period used in negotiation is one-fourth 216 1.1 nisimura * of the time (in nanoseconds) needed to transfer one byte. 217 1.1 nisimura * Since the chip's clock is given in MHz, we have the following 218 1.1 nisimura * formula: 4 * period = (1000 / freq) * 4 219 1.1 nisimura */ 220 1.1 nisimura sc->sc_minsync = (1000 / sc->sc_freq) * tcdsdev->tcdsda_period / 4; 221 1.1 nisimura 222 1.1 nisimura sc->sc_maxxfer = 64 * 1024; 223 1.1 nisimura 224 1.1 nisimura /* Do the common parts of attachment. */ 225 1.2 bouyer sc->sc_adapter.adapt_minphys = minphys; 226 1.2 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request; 227 1.2 bouyer ncr53c9x_attach(sc); 228 1.1 nisimura } 229 1.1 nisimura 230 1.1 nisimura static void 231 1.16 thorpej tcds_dma_reset(struct ncr53c9x_softc *sc) 232 1.1 nisimura { 233 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 234 1.1 nisimura 235 1.1 nisimura /* TCDS SCSI disable/reset/enable. */ 236 1.1 nisimura tcds_scsi_reset(asc->sc_tcds); /* XXX */ 237 1.1 nisimura 238 1.1 nisimura if (asc->sc_flags & ASC_MAPLOADED) 239 1.1 nisimura bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap); 240 1.1 nisimura asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED); 241 1.1 nisimura } 242 1.1 nisimura 243 1.1 nisimura /* 244 1.11 wiz * start a DMA transfer or keep it going 245 1.1 nisimura */ 246 1.1 nisimura int 247 1.23 tsutsui tcds_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len, 248 1.16 thorpej int ispullup, size_t *dmasize) 249 1.1 nisimura { 250 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 251 1.1 nisimura struct tcds_slotconfig *tcds = asc->sc_tcds; 252 1.1 nisimura size_t size; 253 1.23 tsutsui uint32_t dic; 254 1.1 nisimura 255 1.1 nisimura NCR_DMA(("tcds_dma %d: start %d@%p,%s\n", tcds->sc_slot, 256 1.23 tsutsui (int)*asc->sc_dmalen, *asc->sc_dmaaddr, 257 1.23 tsutsui (ispullup) ? "IN" : "OUT")); 258 1.1 nisimura 259 1.1 nisimura /* 260 1.1 nisimura * the rules say we cannot transfer more than the limit 261 1.1 nisimura * of this DMA chip (64k) and we cannot cross a 8k boundary. 262 1.1 nisimura */ 263 1.26 riastrad size = uimin(*dmasize, DMAMAX((size_t)*addr)); 264 1.23 tsutsui asc->sc_dmaaddr = addr; 265 1.1 nisimura asc->sc_dmalen = len; 266 1.1 nisimura asc->sc_flags = (ispullup) ? ASC_ISPULLUP : 0; 267 1.1 nisimura *dmasize = asc->sc_dmasize = size; 268 1.1 nisimura 269 1.1 nisimura NCR_DMA(("dma_start: dmasize = %d\n", (int)size)); 270 1.1 nisimura 271 1.1 nisimura if (size == 0) 272 1.1 nisimura return 0; 273 1.1 nisimura 274 1.1 nisimura if (bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, *addr, size, 275 1.3 thorpej NULL, BUS_DMA_NOWAIT | (ispullup ? BUS_DMA_READ : BUS_DMA_WRITE))) { 276 1.1 nisimura /* 277 1.1 nisimura * XXX Should return an error, here, but the upper-layer 278 1.1 nisimura * XXX doesn't check the return value! 279 1.1 nisimura */ 280 1.23 tsutsui panic("%s: dmamap load failed", __func__); 281 1.1 nisimura } 282 1.1 nisimura 283 1.1 nisimura /* synchronize dmamap contents with memory image */ 284 1.1 nisimura bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap, 0, size, 285 1.23 tsutsui (ispullup) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 286 1.1 nisimura 287 1.1 nisimura /* load address, set/clear unaligned transfer and read/write bits. */ 288 1.1 nisimura bus_space_write_4(tcds->sc_bst, tcds->sc_bsh, tcds->sc_sda, 289 1.1 nisimura asc->sc_dmamap->dm_segs[0].ds_addr >> 2); 290 1.1 nisimura dic = bus_space_read_4(tcds->sc_bst, tcds->sc_bsh, tcds->sc_dic); 291 1.1 nisimura dic &= ~TCDS_DIC_ADDRMASK; 292 1.1 nisimura dic |= asc->sc_dmamap->dm_segs[0].ds_addr & TCDS_DIC_ADDRMASK; 293 1.1 nisimura if (ispullup) 294 1.1 nisimura dic |= TCDS_DIC_WRITE; 295 1.1 nisimura else 296 1.1 nisimura dic &= ~TCDS_DIC_WRITE; 297 1.1 nisimura bus_space_write_4(tcds->sc_bst, tcds->sc_bsh, tcds->sc_dic, dic); 298 1.1 nisimura 299 1.1 nisimura asc->sc_flags |= ASC_MAPLOADED; 300 1.1 nisimura return 0; 301 1.1 nisimura } 302 1.1 nisimura 303 1.1 nisimura static void 304 1.16 thorpej tcds_dma_go(struct ncr53c9x_softc *sc) 305 1.1 nisimura { 306 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 307 1.1 nisimura 308 1.1 nisimura /* mark unit as DMA-active */ 309 1.1 nisimura asc->sc_flags |= ASC_DMAACTIVE; 310 1.1 nisimura 311 1.1 nisimura /* start DMA */ 312 1.1 nisimura tcds_dma_enable(asc->sc_tcds, 1); 313 1.1 nisimura } 314 1.1 nisimura 315 1.1 nisimura static void 316 1.16 thorpej tcds_dma_stop(struct ncr53c9x_softc *sc) 317 1.1 nisimura { 318 1.1 nisimura #if 0 319 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 320 1.1 nisimura #endif 321 1.1 nisimura 322 1.1 nisimura /* 323 1.1 nisimura * XXX STOP DMA HERE! 324 1.1 nisimura */ 325 1.1 nisimura } 326 1.1 nisimura 327 1.1 nisimura /* 328 1.1 nisimura * Pseudo (chained) interrupt from the asc driver to kick the 329 1.1 nisimura * current running DMA transfer. Called from ncr53c9x_intr() 330 1.1 nisimura * for now. 331 1.1 nisimura * 332 1.1 nisimura * return 1 if it was a DMA continue. 333 1.1 nisimura */ 334 1.1 nisimura static int 335 1.16 thorpej tcds_dma_intr(struct ncr53c9x_softc *sc) 336 1.1 nisimura { 337 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 338 1.1 nisimura struct tcds_slotconfig *tcds = asc->sc_tcds; 339 1.1 nisimura int trans, resid; 340 1.23 tsutsui uint32_t tcl, tcm; 341 1.23 tsutsui uint32_t dud, dudmask, *addr; 342 1.1 nisimura bus_addr_t pa; 343 1.1 nisimura 344 1.1 nisimura NCR_DMA(("tcds_dma %d: intr", tcds->sc_slot)); 345 1.1 nisimura 346 1.1 nisimura if (tcds_scsi_iserr(tcds)) 347 1.1 nisimura return 0; 348 1.1 nisimura 349 1.1 nisimura /* This is an "assertion" :) */ 350 1.1 nisimura if ((asc->sc_flags & ASC_DMAACTIVE) == 0) 351 1.23 tsutsui panic("%s: DMA wasn't active", __func__); 352 1.1 nisimura 353 1.1 nisimura /* DMA has stopped */ 354 1.1 nisimura tcds_dma_enable(tcds, 0); 355 1.1 nisimura asc->sc_flags &= ~ASC_DMAACTIVE; 356 1.1 nisimura 357 1.1 nisimura if (asc->sc_dmasize == 0) { 358 1.1 nisimura /* A "Transfer Pad" operation completed */ 359 1.1 nisimura tcl = NCR_READ_REG(sc, NCR_TCL); 360 1.1 nisimura tcm = NCR_READ_REG(sc, NCR_TCM); 361 1.1 nisimura NCR_DMA(("dma_intr: discarded %d bytes (tcl=%d, tcm=%d)\n", 362 1.1 nisimura tcl | (tcm << 8), tcl, tcm)); 363 1.1 nisimura return 0; 364 1.1 nisimura } 365 1.1 nisimura 366 1.1 nisimura resid = 0; 367 1.1 nisimura if ((asc->sc_flags & ASC_ISPULLUP) == 0 && 368 1.1 nisimura (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) { 369 1.1 nisimura NCR_DMA(("dma_intr: empty esp FIFO of %d ", resid)); 370 1.1 nisimura DELAY(1); 371 1.1 nisimura } 372 1.1 nisimura 373 1.1 nisimura resid += (tcl = NCR_READ_REG(sc, NCR_TCL)); 374 1.1 nisimura resid += (tcm = NCR_READ_REG(sc, NCR_TCM)) << 8; 375 1.1 nisimura 376 1.1 nisimura trans = asc->sc_dmasize - resid; 377 1.1 nisimura if (trans < 0) { /* transferred < 0 ? */ 378 1.1 nisimura printf("tcds_dma %d: xfer (%d) > req (%d)\n", 379 1.1 nisimura tcds->sc_slot, trans, (int)asc->sc_dmasize); 380 1.1 nisimura trans = asc->sc_dmasize; 381 1.1 nisimura } 382 1.1 nisimura 383 1.1 nisimura NCR_DMA(("dma_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n", 384 1.1 nisimura tcl, tcm, trans, resid)); 385 1.1 nisimura 386 1.1 nisimura *asc->sc_dmalen -= trans; 387 1.1 nisimura *asc->sc_dmaaddr += trans; 388 1.1 nisimura 389 1.1 nisimura bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap, 390 1.23 tsutsui 0, asc->sc_dmamap->dm_mapsize, 391 1.23 tsutsui (sc->sc_flags & ASC_ISPULLUP) ? 392 1.23 tsutsui BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 393 1.1 nisimura 394 1.1 nisimura /* 395 1.1 nisimura * Clean up unaligned DMAs into main memory. 396 1.1 nisimura */ 397 1.1 nisimura if (asc->sc_flags & ASC_ISPULLUP) { 398 1.1 nisimura /* Handle unaligned starting address, length. */ 399 1.1 nisimura dud = bus_space_read_4(tcds->sc_bst, 400 1.1 nisimura tcds->sc_bsh, tcds->sc_dud0); 401 1.1 nisimura if ((dud & TCDS_DUD0_VALIDBITS) != 0) { 402 1.23 tsutsui addr = (uint32_t *)((paddr_t)*asc->sc_dmaaddr & ~0x3); 403 1.1 nisimura dudmask = 0; 404 1.1 nisimura if (dud & TCDS_DUD0_VALID00) 405 1.23 tsutsui panic("%s: dud0 byte 0 valid", __func__); 406 1.1 nisimura if (dud & TCDS_DUD0_VALID01) 407 1.1 nisimura dudmask |= TCDS_DUD_BYTE01; 408 1.1 nisimura if (dud & TCDS_DUD0_VALID10) 409 1.1 nisimura dudmask |= TCDS_DUD_BYTE10; 410 1.1 nisimura #ifdef DIAGNOSTIC 411 1.1 nisimura if (dud & TCDS_DUD0_VALID11) 412 1.1 nisimura dudmask |= TCDS_DUD_BYTE11; 413 1.1 nisimura #endif 414 1.13 christos NCR_DMA(("dud0 at %p dudmask 0x%x\n", 415 1.1 nisimura addr, dudmask)); 416 1.1 nisimura *addr = (*addr & ~dudmask) | (dud & dudmask); 417 1.1 nisimura } 418 1.1 nisimura dud = bus_space_read_4(tcds->sc_bst, 419 1.1 nisimura tcds->sc_bsh, tcds->sc_dud1); 420 1.1 nisimura if ((dud & TCDS_DUD1_VALIDBITS) != 0) { 421 1.1 nisimura pa = bus_space_read_4(tcds->sc_bst, tcds->sc_bsh, 422 1.1 nisimura tcds->sc_sda) << 2; 423 1.1 nisimura dudmask = 0; 424 1.1 nisimura if (dud & TCDS_DUD1_VALID00) 425 1.1 nisimura dudmask |= TCDS_DUD_BYTE00; 426 1.1 nisimura if (dud & TCDS_DUD1_VALID01) 427 1.1 nisimura dudmask |= TCDS_DUD_BYTE01; 428 1.1 nisimura if (dud & TCDS_DUD1_VALID10) 429 1.1 nisimura dudmask |= TCDS_DUD_BYTE10; 430 1.1 nisimura #ifdef DIAGNOSTIC 431 1.1 nisimura if (dud & TCDS_DUD1_VALID11) 432 1.23 tsutsui panic("%s: dud1 byte 3 valid", __func__); 433 1.1 nisimura #endif 434 1.1 nisimura NCR_DMA(("dud1 at 0x%lx dudmask 0x%x\n", 435 1.1 nisimura pa, dudmask)); 436 1.1 nisimura /* XXX Fix TC_PHYS_TO_UNCACHED() */ 437 1.1 nisimura #if defined(__alpha__) 438 1.23 tsutsui addr = (uint32_t *)ALPHA_PHYS_TO_K0SEG(pa); 439 1.1 nisimura #elif defined(__mips__) 440 1.23 tsutsui addr = (uint32_t *)MIPS_PHYS_TO_KSEG1(pa); 441 1.21 matt #elif defined(__vax__) 442 1.22 matt addr = (uint32_t *)VAX_PHYS_TO_S0(pa); 443 1.1 nisimura #else 444 1.1 nisimura #error TURBOchannel only exists on DECs, folks... 445 1.1 nisimura #endif 446 1.1 nisimura *addr = (*addr & ~dudmask) | (dud & dudmask); 447 1.1 nisimura } 448 1.1 nisimura /* XXX deal with saved residual byte? */ 449 1.1 nisimura } 450 1.1 nisimura 451 1.1 nisimura bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap); 452 1.1 nisimura asc->sc_flags &= ~ASC_MAPLOADED; 453 1.1 nisimura 454 1.1 nisimura return 0; 455 1.1 nisimura } 456 1.1 nisimura 457 1.1 nisimura /* 458 1.1 nisimura * Glue functions. 459 1.1 nisimura */ 460 1.23 tsutsui static uint8_t 461 1.16 thorpej asc_read_reg(struct ncr53c9x_softc *sc, int reg) 462 1.1 nisimura { 463 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 464 1.23 tsutsui uint32_t v; 465 1.1 nisimura 466 1.1 nisimura v = bus_space_read_4(asc->sc_bst, asc->sc_scsi_bsh, 467 1.23 tsutsui reg * sizeof(uint32_t)); 468 1.1 nisimura 469 1.1 nisimura return v & 0xff; 470 1.1 nisimura } 471 1.1 nisimura 472 1.1 nisimura static void 473 1.16 thorpej asc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val) 474 1.1 nisimura { 475 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 476 1.1 nisimura 477 1.1 nisimura bus_space_write_4(asc->sc_bst, asc->sc_scsi_bsh, 478 1.23 tsutsui reg * sizeof(uint32_t), val); 479 1.1 nisimura } 480 1.1 nisimura 481 1.1 nisimura static int 482 1.16 thorpej tcds_dma_isintr(struct ncr53c9x_softc *sc) 483 1.1 nisimura { 484 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 485 1.1 nisimura int x; 486 1.1 nisimura 487 1.1 nisimura x = tcds_scsi_isintr(asc->sc_tcds, 1); 488 1.1 nisimura 489 1.1 nisimura /* XXX */ 490 1.1 nisimura return x; 491 1.1 nisimura } 492 1.1 nisimura 493 1.1 nisimura static int 494 1.16 thorpej tcds_dma_isactive(struct ncr53c9x_softc *sc) 495 1.1 nisimura { 496 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 497 1.1 nisimura 498 1.23 tsutsui return (asc->sc_flags & ASC_DMAACTIVE) != 0; 499 1.1 nisimura } 500 1.1 nisimura 501 1.1 nisimura static void 502 1.16 thorpej tcds_clear_latched_intr(struct ncr53c9x_softc *sc) 503 1.1 nisimura { 504 1.1 nisimura struct asc_softc *asc = (struct asc_softc *)sc; 505 1.1 nisimura 506 1.1 nisimura /* Clear the TCDS interrupt bit. */ 507 1.1 nisimura (void)tcds_scsi_isintr(asc->sc_tcds, 1); 508 1.1 nisimura } 509