Home | History | Annotate | Line # | Download | only in tc
asc_tcds.c revision 1.11.2.1
      1  1.11.2.1     skrll /* $NetBSD: asc_tcds.c,v 1.11.2.1 2005/02/04 11:47:34 skrll Exp $ */
      2       1.1  nisimura 
      3       1.1  nisimura /*-
      4       1.1  nisimura  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1  nisimura  * All rights reserved.
      6       1.1  nisimura  *
      7       1.1  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1  nisimura  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.1  nisimura  * NASA Ames Research Center.
     10       1.1  nisimura  *
     11       1.1  nisimura  * Redistribution and use in source and binary forms, with or without
     12       1.1  nisimura  * modification, are permitted provided that the following conditions
     13       1.1  nisimura  * are met:
     14       1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     15       1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     16       1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     18       1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     19       1.1  nisimura  * 3. All advertising materials mentioning features or use of this software
     20       1.1  nisimura  *    must display the following acknowledgement:
     21       1.1  nisimura  *	This product includes software developed by the NetBSD
     22       1.1  nisimura  *	Foundation, Inc. and its contributors.
     23       1.1  nisimura  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1  nisimura  *    contributors may be used to endorse or promote products derived
     25       1.1  nisimura  *    from this software without specific prior written permission.
     26       1.1  nisimura  *
     27       1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1  nisimura  */
     39       1.1  nisimura 
     40       1.1  nisimura /*
     41       1.1  nisimura  * Copyright (c) 1994 Peter Galbavy.  All rights reserved.
     42       1.1  nisimura  *
     43       1.1  nisimura  * Redistribution and use in source and binary forms, with or without
     44       1.1  nisimura  * modification, are permitted provided that the following conditions
     45       1.1  nisimura  * are met:
     46       1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     47       1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     48       1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     50       1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     51       1.1  nisimura  * 3. All advertising materials mentioning features or use of this software
     52       1.1  nisimura  *    must display the following acknowledgement:
     53       1.1  nisimura  *	This product includes software developed by Peter Galbavy.
     54       1.1  nisimura  * 4. The name of the author may not be used to endorse or promote products
     55       1.1  nisimura  *    derived from this software without specific prior written permission.
     56       1.1  nisimura  *
     57       1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     58       1.1  nisimura  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     59       1.1  nisimura  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     60       1.1  nisimura  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     61       1.1  nisimura  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     62       1.1  nisimura  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     63       1.1  nisimura  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     64       1.1  nisimura  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     65       1.1  nisimura  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     66       1.1  nisimura  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     67       1.1  nisimura  */
     68       1.1  nisimura 
     69       1.4     lukem #include <sys/cdefs.h>
     70  1.11.2.1     skrll __KERNEL_RCSID(0, "$NetBSD: asc_tcds.c,v 1.11.2.1 2005/02/04 11:47:34 skrll Exp $");
     71       1.1  nisimura 
     72       1.1  nisimura #include <sys/param.h>
     73       1.1  nisimura #include <sys/systm.h>
     74       1.1  nisimura #include <sys/device.h>
     75       1.2    bouyer #include <sys/buf.h>
     76       1.1  nisimura 
     77      1.10   thorpej #include <uvm/uvm_extern.h>
     78      1.10   thorpej 
     79       1.1  nisimura #include <dev/scsipi/scsi_all.h>
     80       1.1  nisimura #include <dev/scsipi/scsipi_all.h>
     81       1.1  nisimura #include <dev/scsipi/scsiconf.h>
     82       1.1  nisimura 
     83       1.1  nisimura #include <dev/ic/ncr53c9xreg.h>
     84       1.1  nisimura #include <dev/ic/ncr53c9xvar.h>
     85       1.1  nisimura 
     86       1.1  nisimura #include <machine/bus.h>
     87       1.1  nisimura 
     88       1.1  nisimura #include <dev/tc/tcvar.h>
     89       1.1  nisimura #include <dev/tc/tcdsreg.h>
     90       1.1  nisimura #include <dev/tc/tcdsvar.h>
     91       1.1  nisimura 
     92       1.1  nisimura struct asc_softc {
     93       1.1  nisimura 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     94       1.1  nisimura 	bus_space_tag_t sc_bst;			/* bus space tag */
     95       1.1  nisimura 	bus_space_handle_t sc_scsi_bsh;		/* ASC register handle */
     96      1.11       wiz 	bus_dma_tag_t sc_dmat;			/* bus DMA tag */
     97       1.1  nisimura 	bus_dmamap_t sc_dmamap;			/* bus dmamap */
     98       1.1  nisimura 	caddr_t *sc_dmaaddr;
     99       1.1  nisimura 	size_t *sc_dmalen;
    100       1.1  nisimura 	size_t sc_dmasize;
    101       1.1  nisimura 	unsigned sc_flags;
    102       1.1  nisimura #define	ASC_ISPULLUP		0x01
    103       1.1  nisimura #define	ASC_DMAACTIVE		0x02
    104       1.1  nisimura #define	ASC_MAPLOADED		0x04
    105       1.1  nisimura 	struct tcds_slotconfig *sc_tcds;	/* DMA/slot info lives here */
    106       1.1  nisimura };
    107       1.1  nisimura 
    108  1.11.2.1     skrll static int  asc_tcds_match (struct device *, struct cfdata *, void *);
    109  1.11.2.1     skrll static void asc_tcds_attach(struct device *, struct device *, void *);
    110       1.1  nisimura 
    111       1.7   thorpej CFATTACH_DECL(asc_tcds, sizeof(struct asc_softc),
    112       1.8   thorpej     asc_tcds_match, asc_tcds_attach, NULL, NULL);
    113       1.1  nisimura 
    114       1.1  nisimura /*
    115       1.1  nisimura  * Functions and the switch for the MI code.
    116       1.1  nisimura  */
    117  1.11.2.1     skrll static u_char	asc_read_reg(struct ncr53c9x_softc *, int);
    118  1.11.2.1     skrll static void	asc_write_reg(struct ncr53c9x_softc *, int, u_char);
    119  1.11.2.1     skrll static int	tcds_dma_isintr(struct ncr53c9x_softc *);
    120  1.11.2.1     skrll static void	tcds_dma_reset(struct ncr53c9x_softc *);
    121  1.11.2.1     skrll static int	tcds_dma_intr(struct ncr53c9x_softc *);
    122  1.11.2.1     skrll static int	tcds_dma_setup(struct ncr53c9x_softc *, caddr_t *,
    123  1.11.2.1     skrll 	    size_t *, int, size_t *);
    124  1.11.2.1     skrll static void	tcds_dma_go(struct ncr53c9x_softc *);
    125  1.11.2.1     skrll static void	tcds_dma_stop(struct ncr53c9x_softc *);
    126  1.11.2.1     skrll static int	tcds_dma_isactive(struct ncr53c9x_softc *);
    127  1.11.2.1     skrll static void	tcds_clear_latched_intr(struct ncr53c9x_softc *);
    128       1.1  nisimura 
    129       1.1  nisimura static struct ncr53c9x_glue asc_tcds_glue = {
    130       1.1  nisimura 	asc_read_reg,
    131       1.1  nisimura 	asc_write_reg,
    132       1.1  nisimura 	tcds_dma_isintr,
    133       1.1  nisimura 	tcds_dma_reset,
    134       1.1  nisimura 	tcds_dma_intr,
    135       1.1  nisimura 	tcds_dma_setup,
    136       1.1  nisimura 	tcds_dma_go,
    137       1.1  nisimura 	tcds_dma_stop,
    138       1.1  nisimura 	tcds_dma_isactive,
    139       1.1  nisimura 	tcds_clear_latched_intr,
    140       1.1  nisimura };
    141       1.1  nisimura 
    142       1.1  nisimura static int
    143       1.1  nisimura asc_tcds_match(parent, cf, aux)
    144       1.1  nisimura 	struct device *parent;
    145       1.1  nisimura 	struct cfdata *cf;
    146       1.1  nisimura 	void *aux;
    147       1.1  nisimura {
    148       1.1  nisimura 
    149       1.1  nisimura 	/* We always exist. */
    150       1.1  nisimura 	return 1;
    151       1.1  nisimura }
    152       1.1  nisimura 
    153      1.10   thorpej #define DMAMAX(a)	(PAGE_SIZE - ((a) & (PAGE_SIZE - 1)))
    154       1.1  nisimura 
    155       1.1  nisimura /*
    156       1.1  nisimura  * Attach this instance, and then all the sub-devices
    157       1.1  nisimura  */
    158       1.1  nisimura static void
    159       1.1  nisimura asc_tcds_attach(parent, self, aux)
    160       1.1  nisimura 	struct device *parent, *self;
    161       1.1  nisimura 	void *aux;
    162       1.1  nisimura {
    163       1.1  nisimura 	struct tcdsdev_attach_args *tcdsdev = aux;
    164       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)self;
    165       1.1  nisimura 	struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x;
    166       1.1  nisimura 	int error;
    167       1.1  nisimura 
    168       1.1  nisimura 	/*
    169       1.1  nisimura 	 * Set up glue for MI code early; we use some of it here.
    170       1.1  nisimura 	 */
    171       1.1  nisimura 	sc->sc_glue = &asc_tcds_glue;
    172       1.1  nisimura 
    173       1.1  nisimura 	asc->sc_bst = tcdsdev->tcdsda_bst;
    174       1.1  nisimura 	asc->sc_scsi_bsh = tcdsdev->tcdsda_bsh;
    175       1.1  nisimura 	asc->sc_tcds = tcdsdev->tcdsda_sc;
    176       1.1  nisimura 
    177       1.1  nisimura 	/*
    178       1.1  nisimura 	 * The TCDS ASIC cannot DMA across 8k boundaries, and this
    179       1.1  nisimura 	 * driver is written such that each DMA segment gets a new
    180       1.1  nisimura 	 * call to tcds_dma_setup().  Thus, the DMA map only needs
    181       1.1  nisimura 	 * to support 8k transfers.
    182       1.1  nisimura 	 */
    183       1.1  nisimura 	asc->sc_dmat = tcdsdev->tcdsda_dmat;
    184      1.10   thorpej 	if ((error = bus_dmamap_create(asc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
    185      1.10   thorpej 	    PAGE_SIZE, BUS_DMA_NOWAIT, &asc->sc_dmamap)) < 0) {
    186      1.11       wiz 		printf("failed to create DMA map, error = %d\n", error);
    187       1.1  nisimura 	}
    188       1.1  nisimura 
    189       1.1  nisimura 	sc->sc_id = tcdsdev->tcdsda_id;
    190       1.1  nisimura 	sc->sc_freq = tcdsdev->tcdsda_freq;
    191       1.1  nisimura 
    192       1.9   tsutsui 	/* gimme MHz */
    193       1.1  nisimura 	sc->sc_freq /= 1000000;
    194       1.1  nisimura 
    195       1.1  nisimura 	tcds_intr_establish(parent, tcdsdev->tcdsda_chip, ncr53c9x_intr, sc);
    196       1.1  nisimura 
    197       1.1  nisimura 	/*
    198       1.1  nisimura 	 * XXX More of this should be in ncr53c9x_attach(), but
    199       1.1  nisimura 	 * XXX should we really poke around the chip that much in
    200       1.1  nisimura 	 * XXX the MI code?  Think about this more...
    201       1.1  nisimura 	 */
    202       1.1  nisimura 
    203       1.1  nisimura 	/*
    204       1.1  nisimura 	 * Set up static configuration info.
    205       1.1  nisimura 	 */
    206       1.1  nisimura 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    207       1.1  nisimura 	sc->sc_cfg2 = NCRCFG2_SCSI2;
    208       1.1  nisimura 	sc->sc_cfg3 = NCRCFG3_CDB;
    209       1.1  nisimura 	if (sc->sc_freq > 25)
    210       1.1  nisimura 		sc->sc_cfg3 |= NCRF9XCFG3_FCLK;
    211       1.1  nisimura 	sc->sc_rev = tcdsdev->tcdsda_variant;
    212       1.1  nisimura 	if (tcdsdev->tcdsda_fast) {
    213       1.1  nisimura 		sc->sc_features |= NCR_F_FASTSCSI;
    214       1.1  nisimura 		sc->sc_cfg3_fscsi = NCRF9XCFG3_FSCSI;
    215       1.1  nisimura 	}
    216       1.1  nisimura 
    217       1.1  nisimura 	/*
    218       1.1  nisimura 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    219       1.1  nisimura 	 * XXX but it appears to have some dependency on what sort
    220       1.1  nisimura 	 * XXX of DMA we're hooked up to, etc.
    221       1.1  nisimura 	 */
    222       1.1  nisimura 
    223       1.1  nisimura 	/*
    224       1.1  nisimura 	 * This is the value used to start sync negotiations
    225       1.1  nisimura 	 * Note that the NCR register "SYNCTP" is programmed
    226       1.1  nisimura 	 * in "clocks per byte", and has a minimum value of 4.
    227       1.1  nisimura 	 * The SCSI period used in negotiation is one-fourth
    228       1.1  nisimura 	 * of the time (in nanoseconds) needed to transfer one byte.
    229       1.1  nisimura 	 * Since the chip's clock is given in MHz, we have the following
    230       1.1  nisimura 	 * formula: 4 * period = (1000 / freq) * 4
    231       1.1  nisimura 	 */
    232       1.1  nisimura 	sc->sc_minsync = (1000 / sc->sc_freq) * tcdsdev->tcdsda_period / 4;
    233       1.1  nisimura 
    234       1.1  nisimura 	sc->sc_maxxfer = 64 * 1024;
    235       1.1  nisimura 
    236       1.1  nisimura 	/* Do the common parts of attachment. */
    237       1.2    bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    238       1.2    bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    239       1.2    bouyer 	ncr53c9x_attach(sc);
    240       1.1  nisimura }
    241       1.1  nisimura 
    242       1.1  nisimura static void
    243       1.1  nisimura tcds_dma_reset(sc)
    244       1.1  nisimura 	struct ncr53c9x_softc *sc;
    245       1.1  nisimura {
    246       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    247       1.1  nisimura 
    248       1.1  nisimura 	/* TCDS SCSI disable/reset/enable. */
    249       1.1  nisimura 	tcds_scsi_reset(asc->sc_tcds);			/* XXX */
    250       1.1  nisimura 
    251       1.1  nisimura 	if (asc->sc_flags & ASC_MAPLOADED)
    252       1.1  nisimura 		bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    253       1.1  nisimura 	asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
    254       1.1  nisimura }
    255       1.1  nisimura 
    256       1.1  nisimura /*
    257      1.11       wiz  * start a DMA transfer or keep it going
    258       1.1  nisimura  */
    259       1.1  nisimura int
    260       1.1  nisimura tcds_dma_setup(sc, addr, len, ispullup, dmasize)
    261       1.1  nisimura 	struct ncr53c9x_softc *sc;
    262       1.1  nisimura 	caddr_t *addr;
    263       1.1  nisimura 	size_t *len, *dmasize;
    264       1.1  nisimura 	int ispullup;				/* DMA into main memory */
    265       1.1  nisimura {
    266       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    267       1.1  nisimura 	struct tcds_slotconfig *tcds = asc->sc_tcds;
    268       1.1  nisimura 	size_t size;
    269       1.1  nisimura 	u_int32_t dic;
    270       1.1  nisimura 
    271       1.1  nisimura 	NCR_DMA(("tcds_dma %d: start %d@%p,%s\n", tcds->sc_slot,
    272       1.1  nisimura 		(int)*asc->sc_dmalen, *asc->sc_dmaaddr,
    273       1.1  nisimura 		(ispullup) ? "IN" : "OUT"));
    274       1.1  nisimura 
    275       1.1  nisimura 	/*
    276       1.1  nisimura 	 * the rules say we cannot transfer more than the limit
    277       1.1  nisimura 	 * of this DMA chip (64k) and we cannot cross a 8k boundary.
    278       1.1  nisimura 	 */
    279       1.1  nisimura 	size = min(*dmasize, DMAMAX((size_t)*addr));
    280       1.1  nisimura 	asc->sc_dmaaddr = addr;
    281       1.1  nisimura 	asc->sc_dmalen = len;
    282       1.1  nisimura 	asc->sc_flags = (ispullup) ? ASC_ISPULLUP : 0;
    283       1.1  nisimura 	*dmasize = asc->sc_dmasize = size;
    284       1.1  nisimura 
    285       1.1  nisimura 	NCR_DMA(("dma_start: dmasize = %d\n", (int)size));
    286       1.1  nisimura 
    287       1.1  nisimura 	if (size == 0)
    288       1.1  nisimura 		return 0;
    289       1.1  nisimura 
    290       1.1  nisimura 	if (bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, *addr, size,
    291       1.3   thorpej 	    NULL, BUS_DMA_NOWAIT | (ispullup ? BUS_DMA_READ : BUS_DMA_WRITE))) {
    292       1.1  nisimura 		/*
    293       1.1  nisimura 		 * XXX Should return an error, here, but the upper-layer
    294       1.1  nisimura 		 * XXX doesn't check the return value!
    295       1.1  nisimura 		 */
    296       1.1  nisimura 		panic("tcds_dma_setup: dmamap load failed");
    297       1.1  nisimura 	}
    298       1.1  nisimura 
    299       1.1  nisimura 	/* synchronize dmamap contents with memory image */
    300       1.1  nisimura 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap, 0, size,
    301       1.1  nisimura 		(ispullup) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    302       1.1  nisimura 
    303       1.1  nisimura 	/* load address, set/clear unaligned transfer and read/write bits. */
    304       1.1  nisimura 	bus_space_write_4(tcds->sc_bst, tcds->sc_bsh, tcds->sc_sda,
    305       1.1  nisimura 	    asc->sc_dmamap->dm_segs[0].ds_addr >> 2);
    306       1.1  nisimura 	dic = bus_space_read_4(tcds->sc_bst, tcds->sc_bsh, tcds->sc_dic);
    307       1.1  nisimura 	dic &= ~TCDS_DIC_ADDRMASK;
    308       1.1  nisimura 	dic |= asc->sc_dmamap->dm_segs[0].ds_addr & TCDS_DIC_ADDRMASK;
    309       1.1  nisimura 	if (ispullup)
    310       1.1  nisimura 		dic |= TCDS_DIC_WRITE;
    311       1.1  nisimura 	else
    312       1.1  nisimura 		dic &= ~TCDS_DIC_WRITE;
    313       1.1  nisimura 	bus_space_write_4(tcds->sc_bst, tcds->sc_bsh, tcds->sc_dic, dic);
    314       1.1  nisimura 
    315       1.1  nisimura 	asc->sc_flags |= ASC_MAPLOADED;
    316       1.1  nisimura 	return 0;
    317       1.1  nisimura }
    318       1.1  nisimura 
    319       1.1  nisimura static void
    320       1.1  nisimura tcds_dma_go(sc)
    321       1.1  nisimura 	struct ncr53c9x_softc *sc;
    322       1.1  nisimura {
    323       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    324       1.1  nisimura 
    325       1.1  nisimura 	/* mark unit as DMA-active */
    326       1.1  nisimura 	asc->sc_flags |= ASC_DMAACTIVE;
    327       1.1  nisimura 
    328       1.1  nisimura 	/* start DMA */
    329       1.1  nisimura 	tcds_dma_enable(asc->sc_tcds, 1);
    330       1.1  nisimura }
    331       1.1  nisimura 
    332       1.1  nisimura static void
    333       1.1  nisimura tcds_dma_stop(sc)
    334       1.1  nisimura 	struct ncr53c9x_softc *sc;
    335       1.1  nisimura {
    336       1.1  nisimura #if 0
    337       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    338       1.1  nisimura #endif
    339       1.1  nisimura 
    340       1.1  nisimura 	/*
    341       1.1  nisimura 	 * XXX STOP DMA HERE!
    342       1.1  nisimura 	 */
    343       1.1  nisimura }
    344       1.1  nisimura 
    345       1.1  nisimura /*
    346       1.1  nisimura  * Pseudo (chained) interrupt from the asc driver to kick the
    347       1.1  nisimura  * current running DMA transfer. Called from ncr53c9x_intr()
    348       1.1  nisimura  * for now.
    349       1.1  nisimura  *
    350       1.1  nisimura  * return 1 if it was a DMA continue.
    351       1.1  nisimura  */
    352       1.1  nisimura static int
    353       1.1  nisimura tcds_dma_intr(sc)
    354       1.1  nisimura 	struct ncr53c9x_softc *sc;
    355       1.1  nisimura {
    356       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    357       1.1  nisimura 	struct tcds_slotconfig *tcds = asc->sc_tcds;
    358       1.1  nisimura 	int trans, resid;
    359       1.1  nisimura 	u_int32_t tcl, tcm;
    360       1.1  nisimura 	u_int32_t dud, dudmask, *addr;
    361       1.1  nisimura 	bus_addr_t pa;
    362       1.1  nisimura 
    363       1.1  nisimura 	NCR_DMA(("tcds_dma %d: intr", tcds->sc_slot));
    364       1.1  nisimura 
    365       1.1  nisimura 	if (tcds_scsi_iserr(tcds))
    366       1.1  nisimura 		return 0;
    367       1.1  nisimura 
    368       1.1  nisimura 	/* This is an "assertion" :) */
    369       1.1  nisimura 	if ((asc->sc_flags & ASC_DMAACTIVE) == 0)
    370       1.1  nisimura 		panic("tcds_dma_intr: DMA wasn't active");
    371       1.1  nisimura 
    372       1.1  nisimura 	/* DMA has stopped */
    373       1.1  nisimura 	tcds_dma_enable(tcds, 0);
    374       1.1  nisimura 	asc->sc_flags &= ~ASC_DMAACTIVE;
    375       1.1  nisimura 
    376       1.1  nisimura 	if (asc->sc_dmasize == 0) {
    377       1.1  nisimura 		/* A "Transfer Pad" operation completed */
    378       1.1  nisimura 		tcl = NCR_READ_REG(sc, NCR_TCL);
    379       1.1  nisimura 		tcm = NCR_READ_REG(sc, NCR_TCM);
    380       1.1  nisimura 		NCR_DMA(("dma_intr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    381       1.1  nisimura 		    tcl | (tcm << 8), tcl, tcm));
    382       1.1  nisimura 		return 0;
    383       1.1  nisimura 	}
    384       1.1  nisimura 
    385       1.1  nisimura 	resid = 0;
    386       1.1  nisimura 	if ((asc->sc_flags & ASC_ISPULLUP) == 0 &&
    387       1.1  nisimura 	    (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    388       1.1  nisimura 		NCR_DMA(("dma_intr: empty esp FIFO of %d ", resid));
    389       1.1  nisimura 		DELAY(1);
    390       1.1  nisimura 	}
    391       1.1  nisimura 
    392       1.1  nisimura 	resid += (tcl = NCR_READ_REG(sc, NCR_TCL));
    393       1.1  nisimura 	resid += (tcm = NCR_READ_REG(sc, NCR_TCM)) << 8;
    394       1.1  nisimura 
    395       1.1  nisimura 	trans = asc->sc_dmasize - resid;
    396       1.1  nisimura 	if (trans < 0) {			/* transferred < 0 ? */
    397       1.1  nisimura 		printf("tcds_dma %d: xfer (%d) > req (%d)\n",
    398       1.1  nisimura 		    tcds->sc_slot, trans, (int)asc->sc_dmasize);
    399       1.1  nisimura 		trans = asc->sc_dmasize;
    400       1.1  nisimura 	}
    401       1.1  nisimura 
    402       1.1  nisimura 	NCR_DMA(("dma_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n",
    403       1.1  nisimura 	    tcl, tcm, trans, resid));
    404       1.1  nisimura 
    405       1.1  nisimura 	*asc->sc_dmalen -= trans;
    406       1.1  nisimura 	*asc->sc_dmaaddr += trans;
    407       1.1  nisimura 
    408       1.1  nisimura 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    409       1.1  nisimura 			0, asc->sc_dmamap->dm_mapsize,
    410       1.1  nisimura 			(sc->sc_flags & ASC_ISPULLUP)
    411       1.1  nisimura 				? BUS_DMASYNC_POSTREAD
    412       1.1  nisimura 				: BUS_DMASYNC_POSTWRITE);
    413       1.1  nisimura 
    414       1.1  nisimura 	/*
    415       1.1  nisimura 	 * Clean up unaligned DMAs into main memory.
    416       1.1  nisimura 	 */
    417       1.1  nisimura 	if (asc->sc_flags & ASC_ISPULLUP) {
    418       1.1  nisimura 		/* Handle unaligned starting address, length. */
    419       1.1  nisimura 		dud = bus_space_read_4(tcds->sc_bst,
    420       1.1  nisimura 		    tcds->sc_bsh, tcds->sc_dud0);
    421       1.1  nisimura 		if ((dud & TCDS_DUD0_VALIDBITS) != 0) {
    422       1.1  nisimura 			addr = (u_int32_t *)
    423       1.1  nisimura 			    ((paddr_t)*asc->sc_dmaaddr & ~0x3);
    424       1.1  nisimura 			dudmask = 0;
    425       1.1  nisimura 			if (dud & TCDS_DUD0_VALID00)
    426       1.1  nisimura 				panic("tcds_dma: dud0 byte 0 valid");
    427       1.1  nisimura 			if (dud & TCDS_DUD0_VALID01)
    428       1.1  nisimura 				dudmask |= TCDS_DUD_BYTE01;
    429       1.1  nisimura 			if (dud & TCDS_DUD0_VALID10)
    430       1.1  nisimura 				dudmask |= TCDS_DUD_BYTE10;
    431       1.1  nisimura #ifdef DIAGNOSTIC
    432       1.1  nisimura 			if (dud & TCDS_DUD0_VALID11)
    433       1.1  nisimura 				dudmask |= TCDS_DUD_BYTE11;
    434       1.1  nisimura #endif
    435       1.1  nisimura 			NCR_DMA(("dud0 at 0x%p dudmask 0x%x\n",
    436       1.1  nisimura 			    addr, dudmask));
    437       1.1  nisimura 			*addr = (*addr & ~dudmask) | (dud & dudmask);
    438       1.1  nisimura 		}
    439       1.1  nisimura 		dud = bus_space_read_4(tcds->sc_bst,
    440       1.1  nisimura 		    tcds->sc_bsh, tcds->sc_dud1);
    441       1.1  nisimura 		if ((dud & TCDS_DUD1_VALIDBITS) != 0) {
    442       1.1  nisimura 			pa = bus_space_read_4(tcds->sc_bst, tcds->sc_bsh,
    443       1.1  nisimura 			    tcds->sc_sda) << 2;
    444       1.1  nisimura 			dudmask = 0;
    445       1.1  nisimura 			if (dud & TCDS_DUD1_VALID00)
    446       1.1  nisimura 				dudmask |= TCDS_DUD_BYTE00;
    447       1.1  nisimura 			if (dud & TCDS_DUD1_VALID01)
    448       1.1  nisimura 				dudmask |= TCDS_DUD_BYTE01;
    449       1.1  nisimura 			if (dud & TCDS_DUD1_VALID10)
    450       1.1  nisimura 				dudmask |= TCDS_DUD_BYTE10;
    451       1.1  nisimura #ifdef DIAGNOSTIC
    452       1.1  nisimura 			if (dud & TCDS_DUD1_VALID11)
    453       1.1  nisimura 				panic("tcds_dma: dud1 byte 3 valid");
    454       1.1  nisimura #endif
    455       1.1  nisimura 			NCR_DMA(("dud1 at 0x%lx dudmask 0x%x\n",
    456       1.1  nisimura 			    pa, dudmask));
    457       1.1  nisimura 			/* XXX Fix TC_PHYS_TO_UNCACHED() */
    458       1.1  nisimura #if defined(__alpha__)
    459       1.1  nisimura 			addr = (u_int32_t *)ALPHA_PHYS_TO_K0SEG(pa);
    460       1.1  nisimura #elif defined(__mips__)
    461       1.1  nisimura 			addr = (u_int32_t *)MIPS_PHYS_TO_KSEG1(pa);
    462       1.1  nisimura #else
    463       1.1  nisimura #error TURBOchannel only exists on DECs, folks...
    464       1.1  nisimura #endif
    465       1.1  nisimura 			*addr = (*addr & ~dudmask) | (dud & dudmask);
    466       1.1  nisimura 		}
    467       1.1  nisimura 		/* XXX deal with saved residual byte? */
    468       1.1  nisimura 	}
    469       1.1  nisimura 
    470       1.1  nisimura 	bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    471       1.1  nisimura 	asc->sc_flags &= ~ASC_MAPLOADED;
    472       1.1  nisimura 
    473       1.1  nisimura 	return 0;
    474       1.1  nisimura }
    475       1.1  nisimura 
    476       1.1  nisimura /*
    477       1.1  nisimura  * Glue functions.
    478       1.1  nisimura  */
    479       1.1  nisimura static u_char
    480       1.1  nisimura asc_read_reg(sc, reg)
    481       1.1  nisimura 	struct ncr53c9x_softc *sc;
    482       1.1  nisimura 	int reg;
    483       1.1  nisimura {
    484       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    485       1.1  nisimura 	u_int32_t v;
    486       1.1  nisimura 
    487       1.1  nisimura 	v = bus_space_read_4(asc->sc_bst, asc->sc_scsi_bsh,
    488       1.1  nisimura 	    reg * sizeof(u_int32_t));
    489       1.1  nisimura 
    490       1.1  nisimura 	return v & 0xff;
    491       1.1  nisimura }
    492       1.1  nisimura 
    493       1.1  nisimura static void
    494       1.1  nisimura asc_write_reg(sc, reg, val)
    495       1.1  nisimura 	struct ncr53c9x_softc *sc;
    496       1.1  nisimura 	int reg;
    497       1.1  nisimura 	u_char val;
    498       1.1  nisimura {
    499       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    500       1.1  nisimura 
    501       1.1  nisimura 	bus_space_write_4(asc->sc_bst, asc->sc_scsi_bsh,
    502       1.1  nisimura 	    reg * sizeof(u_int32_t), val);
    503       1.1  nisimura }
    504       1.1  nisimura 
    505       1.1  nisimura static int
    506       1.1  nisimura tcds_dma_isintr(sc)
    507       1.1  nisimura 	struct ncr53c9x_softc *sc;
    508       1.1  nisimura {
    509       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    510       1.1  nisimura 	int x;
    511       1.1  nisimura 
    512       1.1  nisimura 	x = tcds_scsi_isintr(asc->sc_tcds, 1);
    513       1.1  nisimura 
    514       1.1  nisimura 	/* XXX */
    515       1.1  nisimura 	return x;
    516       1.1  nisimura }
    517       1.1  nisimura 
    518       1.1  nisimura static int
    519       1.1  nisimura tcds_dma_isactive(sc)
    520       1.1  nisimura 	struct ncr53c9x_softc *sc;
    521       1.1  nisimura {
    522       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    523       1.1  nisimura 
    524       1.1  nisimura 	return !!(asc->sc_flags & ASC_DMAACTIVE);
    525       1.1  nisimura }
    526       1.1  nisimura 
    527       1.1  nisimura static void
    528       1.1  nisimura tcds_clear_latched_intr(sc)
    529       1.1  nisimura 	struct ncr53c9x_softc *sc;
    530       1.1  nisimura {
    531       1.1  nisimura 	struct asc_softc *asc = (struct asc_softc *)sc;
    532       1.1  nisimura 
    533       1.1  nisimura 	/* Clear the TCDS interrupt bit. */
    534       1.1  nisimura 	(void)tcds_scsi_isintr(asc->sc_tcds, 1);
    535       1.1  nisimura }
    536