bba.c revision 1.14 1 1.14 augustss /* $NetBSD: bba.c,v 1.14 2001/10/03 00:04:53 augustss Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.1 augustss * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * Redistribution and use in source and binary forms, with or without
8 1.1 augustss * modification, are permitted provided that the following conditions
9 1.1 augustss * are met:
10 1.1 augustss * 1. Redistributions of source code must retain the above copyright
11 1.1 augustss * notice, this list of conditions and the following disclaimer.
12 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 augustss * notice, this list of conditions and the following disclaimer in the
14 1.1 augustss * documentation and/or other materials provided with the distribution.
15 1.1 augustss * 3. All advertising materials mentioning features or use of this software
16 1.1 augustss * must display the following acknowledgement:
17 1.1 augustss * This product includes software developed by the NetBSD
18 1.1 augustss * Foundation, Inc. and its contributors.
19 1.1 augustss * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.1 augustss * contributors may be used to endorse or promote products derived
21 1.1 augustss * from this software without specific prior written permission.
22 1.1 augustss *
23 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.1 augustss * POSSIBILITY OF SUCH DAMAGE.
34 1.1 augustss */
35 1.1 augustss
36 1.1 augustss /* maxine/alpha baseboard audio (bba) */
37 1.1 augustss
38 1.1 augustss #include <sys/param.h>
39 1.1 augustss #include <sys/systm.h>
40 1.1 augustss #include <sys/kernel.h>
41 1.1 augustss #include <sys/device.h>
42 1.1 augustss #include <sys/malloc.h>
43 1.1 augustss
44 1.1 augustss #include <machine/bus.h>
45 1.1 augustss #include <machine/autoconf.h>
46 1.1 augustss #include <machine/cpu.h>
47 1.1 augustss
48 1.1 augustss #include <sys/audioio.h>
49 1.1 augustss #include <dev/audio_if.h>
50 1.1 augustss
51 1.1 augustss #include <dev/ic/am7930reg.h>
52 1.1 augustss #include <dev/ic/am7930var.h>
53 1.1 augustss
54 1.1 augustss #include <dev/tc/tcvar.h>
55 1.1 augustss #include <dev/tc/ioasicreg.h>
56 1.1 augustss #include <dev/tc/ioasicvar.h>
57 1.1 augustss
58 1.1 augustss #ifdef AUDIO_DEBUG
59 1.1 augustss #define DPRINTF(x) if (am7930debug) printf x
60 1.1 augustss #else
61 1.1 augustss #define DPRINTF(x)
62 1.1 augustss #endif /* AUDIO_DEBUG */
63 1.1 augustss
64 1.1 augustss #define BBA_MAX_DMA_SEGMENTS 16
65 1.9 thorpej #define BBA_DMABUF_SIZE (BBA_MAX_DMA_SEGMENTS*IOASIC_DMA_BLOCKSIZE)
66 1.9 thorpej #define BBA_DMABUF_ALIGN IOASIC_DMA_BLOCKSIZE
67 1.6 gmcgarry #define BBA_DMABUF_BOUNDARY 0
68 1.1 augustss
69 1.1 augustss struct bba_mem {
70 1.6 gmcgarry struct bba_mem *next;
71 1.1 augustss bus_addr_t addr;
72 1.1 augustss bus_size_t size;
73 1.1 augustss caddr_t kva;
74 1.1 augustss };
75 1.1 augustss
76 1.1 augustss struct bba_dma_state {
77 1.1 augustss bus_dmamap_t dmam; /* dma map */
78 1.1 augustss int active;
79 1.1 augustss int curseg; /* current segment in dma buffer */
80 1.1 augustss void (*intr)__P((void *)); /* higher-level audio handler */
81 1.1 augustss void *intr_arg;
82 1.1 augustss };
83 1.1 augustss
84 1.1 augustss struct bba_softc {
85 1.1 augustss struct am7930_softc sc_am7930; /* glue to MI code */
86 1.1 augustss
87 1.1 augustss bus_space_tag_t sc_bst; /* IOASIC bus tag/handle */
88 1.1 augustss bus_space_handle_t sc_bsh;
89 1.1 augustss bus_dma_tag_t sc_dmat;
90 1.1 augustss bus_space_handle_t sc_codec_bsh; /* codec bus space handle */
91 1.1 augustss
92 1.1 augustss struct bba_mem *sc_mem_head; /* list of buffers */
93 1.1 augustss
94 1.1 augustss struct bba_dma_state sc_tx_dma_state;
95 1.1 augustss struct bba_dma_state sc_rx_dma_state;
96 1.1 augustss };
97 1.1 augustss
98 1.1 augustss int bba_match __P((struct device *, struct cfdata *, void *));
99 1.1 augustss void bba_attach __P((struct device *, struct device *, void *));
100 1.1 augustss
101 1.1 augustss struct cfattach bba_ca = {
102 1.1 augustss sizeof(struct bba_softc), bba_match, bba_attach
103 1.1 augustss };
104 1.1 augustss
105 1.1 augustss /*
106 1.1 augustss * Define our interface into the am7930 MI driver.
107 1.1 augustss */
108 1.1 augustss
109 1.1 augustss u_int8_t bba_codec_iread __P((struct am7930_softc *, int));
110 1.1 augustss u_int16_t bba_codec_iread16 __P((struct am7930_softc *, int));
111 1.1 augustss void bba_codec_iwrite __P((struct am7930_softc *, int, u_int8_t));
112 1.1 augustss void bba_codec_iwrite16 __P((struct am7930_softc *, int, u_int16_t));
113 1.1 augustss void bba_onopen __P((struct am7930_softc *sc));
114 1.1 augustss void bba_onclose __P((struct am7930_softc *sc));
115 1.1 augustss void bba_output_conv __P((void *, u_int8_t *, int));
116 1.1 augustss void bba_input_conv __P((void *, u_int8_t *, int));
117 1.1 augustss
118 1.1 augustss struct am7930_glue bba_glue = {
119 1.1 augustss bba_codec_iread,
120 1.1 augustss bba_codec_iwrite,
121 1.1 augustss bba_codec_iread16,
122 1.1 augustss bba_codec_iwrite16,
123 1.1 augustss bba_onopen,
124 1.1 augustss bba_onclose,
125 1.1 augustss 4,
126 1.1 augustss bba_input_conv,
127 1.1 augustss bba_output_conv,
128 1.1 augustss };
129 1.1 augustss
130 1.1 augustss /*
131 1.1 augustss * Define our interface to the higher level audio driver.
132 1.1 augustss */
133 1.1 augustss
134 1.1 augustss int bba_round_blocksize __P((void *, int));
135 1.1 augustss int bba_halt_output __P((void *));
136 1.1 augustss int bba_halt_input __P((void *));
137 1.1 augustss int bba_getdev __P((void *, struct audio_device *));
138 1.1 augustss void *bba_allocm __P((void *, int, size_t, int, int));
139 1.1 augustss void bba_freem __P((void *, void *, int));
140 1.1 augustss size_t bba_round_buffersize __P((void *, int, size_t));
141 1.6 gmcgarry int bba_get_props __P((void *));
142 1.7 simonb paddr_t bba_mappage __P((void *, void *, off_t, int));
143 1.1 augustss int bba_trigger_output __P((void *, void *, void *, int,
144 1.6 gmcgarry void (*)(void *), void *, struct audio_params *));
145 1.1 augustss int bba_trigger_input __P((void *, void *, void *, int,
146 1.6 gmcgarry void (*)(void *), void *, struct audio_params *));
147 1.1 augustss
148 1.1 augustss struct audio_hw_if sa_hw_if = {
149 1.1 augustss am7930_open,
150 1.1 augustss am7930_close,
151 1.1 augustss 0,
152 1.1 augustss am7930_query_encoding,
153 1.1 augustss am7930_set_params,
154 1.1 augustss bba_round_blocksize, /* md */
155 1.1 augustss am7930_commit_settings,
156 1.1 augustss 0,
157 1.1 augustss 0,
158 1.1 augustss 0,
159 1.1 augustss 0,
160 1.1 augustss bba_halt_output, /* md */
161 1.1 augustss bba_halt_input, /* md */
162 1.1 augustss 0,
163 1.1 augustss bba_getdev,
164 1.1 augustss 0,
165 1.1 augustss am7930_set_port,
166 1.1 augustss am7930_get_port,
167 1.1 augustss am7930_query_devinfo,
168 1.1 augustss bba_allocm, /* md */
169 1.1 augustss bba_freem, /* md */
170 1.1 augustss bba_round_buffersize, /* md */
171 1.6 gmcgarry bba_mappage,
172 1.6 gmcgarry bba_get_props,
173 1.1 augustss bba_trigger_output, /* md */
174 1.14 augustss bba_trigger_input, /* md */
175 1.14 augustss 0,
176 1.1 augustss };
177 1.1 augustss
178 1.1 augustss struct audio_device bba_device = {
179 1.1 augustss "am7930",
180 1.1 augustss "x",
181 1.1 augustss "bba"
182 1.1 augustss };
183 1.1 augustss
184 1.1 augustss int bba_intr __P((void *));
185 1.1 augustss void bba_reset __P((struct bba_softc *, int));
186 1.1 augustss void bba_codec_dwrite __P((struct am7930_softc *, int, u_int8_t));
187 1.1 augustss u_int8_t bba_codec_dread __P((struct am7930_softc *, int));
188 1.1 augustss
189 1.1 augustss int bba_match(parent, cf, aux)
190 1.1 augustss struct device *parent;
191 1.1 augustss struct cfdata *cf;
192 1.1 augustss void *aux;
193 1.1 augustss {
194 1.1 augustss struct ioasicdev_attach_args *ia = aux;
195 1.1 augustss
196 1.6 gmcgarry if (strcmp(ia->iada_modname, "isdn") != 0 &&
197 1.6 gmcgarry strcmp(ia->iada_modname, "AMD79c30") != 0)
198 1.6 gmcgarry return 0;
199 1.1 augustss
200 1.1 augustss return 1;
201 1.1 augustss }
202 1.1 augustss
203 1.1 augustss
204 1.1 augustss void
205 1.1 augustss bba_attach(parent, self, aux)
206 1.1 augustss struct device *parent;
207 1.1 augustss struct device *self;
208 1.1 augustss void *aux;
209 1.1 augustss {
210 1.1 augustss struct ioasicdev_attach_args *ia = aux;
211 1.1 augustss struct bba_softc *sc = (struct bba_softc *)self;
212 1.1 augustss struct am7930_softc *asc = &sc->sc_am7930;
213 1.1 augustss
214 1.1 augustss sc->sc_bst = ((struct ioasic_softc *)parent)->sc_bst;
215 1.1 augustss sc->sc_bsh = ((struct ioasic_softc *)parent)->sc_bsh;
216 1.1 augustss sc->sc_dmat = ((struct ioasic_softc *)parent)->sc_dmat;
217 1.1 augustss
218 1.1 augustss /* get the bus space handle for codec */
219 1.1 augustss if (bus_space_subregion(sc->sc_bst, sc->sc_bsh,
220 1.6 gmcgarry ia->iada_offset, 0, &sc->sc_codec_bsh)) {
221 1.1 augustss printf("%s: unable to map device\n", asc->sc_dev.dv_xname);
222 1.1 augustss return;
223 1.1 augustss }
224 1.1 augustss
225 1.1 augustss printf("\n");
226 1.1 augustss
227 1.1 augustss bba_reset(sc,1);
228 1.1 augustss
229 1.1 augustss /*
230 1.1 augustss * Set up glue for MI code early; we use some of it here.
231 1.1 augustss */
232 1.1 augustss asc->sc_glue = &bba_glue;
233 1.1 augustss
234 1.1 augustss /*
235 1.1 augustss * MI initialisation. We will be doing DMA.
236 1.1 augustss */
237 1.1 augustss am7930_init(asc, AUDIOAMD_DMA_MODE);
238 1.1 augustss
239 1.1 augustss ioasic_intr_establish(parent, ia->iada_cookie, TC_IPL_NONE,
240 1.6 gmcgarry bba_intr, sc);
241 1.1 augustss
242 1.1 augustss audio_attach_mi(&sa_hw_if, asc, &asc->sc_dev);
243 1.1 augustss }
244 1.1 augustss
245 1.1 augustss
246 1.1 augustss void
247 1.1 augustss bba_onopen(sc)
248 1.1 augustss struct am7930_softc *sc;
249 1.1 augustss {
250 1.1 augustss bba_reset((struct bba_softc *)sc, 0);
251 1.1 augustss }
252 1.1 augustss
253 1.1 augustss
254 1.1 augustss void
255 1.1 augustss bba_onclose(sc)
256 1.1 augustss struct am7930_softc *sc;
257 1.1 augustss {
258 1.1 augustss bba_halt_input((struct bba_softc *)sc);
259 1.1 augustss bba_halt_output((struct bba_softc *)sc);
260 1.1 augustss }
261 1.1 augustss
262 1.1 augustss
263 1.1 augustss void
264 1.1 augustss bba_reset(sc, reset)
265 1.1 augustss struct bba_softc *sc;
266 1.1 augustss int reset;
267 1.1 augustss {
268 1.1 augustss u_int32_t ssr;
269 1.1 augustss
270 1.1 augustss /* disable any DMA and reset the codec */
271 1.1 augustss ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
272 1.1 augustss ssr &= ~(IOASIC_CSR_DMAEN_ISDN_T | IOASIC_CSR_DMAEN_ISDN_R);
273 1.1 augustss if (reset)
274 1.1 augustss ssr &= ~IOASIC_CSR_ISDN_ENABLE;
275 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
276 1.1 augustss DELAY(10); /* 400ns required for codec to reset */
277 1.1 augustss
278 1.1 augustss /* initialise DMA pointers */
279 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR, -1);
280 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR, -1);
281 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR, -1);
282 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR, -1);
283 1.1 augustss
284 1.1 augustss /* take out of reset state */
285 1.1 augustss if (reset) {
286 1.1 augustss ssr |= IOASIC_CSR_ISDN_ENABLE;
287 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
288 1.1 augustss }
289 1.1 augustss
290 1.1 augustss }
291 1.1 augustss
292 1.1 augustss
293 1.1 augustss void *
294 1.1 augustss bba_allocm(addr, direction, size, pool, flags)
295 1.1 augustss void *addr;
296 1.1 augustss int direction;
297 1.1 augustss size_t size;
298 1.1 augustss int pool, flags;
299 1.1 augustss {
300 1.1 augustss struct am7930_softc *asc = addr;
301 1.1 augustss struct bba_softc *sc = addr;
302 1.1 augustss bus_dma_segment_t seg;
303 1.1 augustss int rseg;
304 1.1 augustss caddr_t kva;
305 1.1 augustss struct bba_mem *m;
306 1.6 gmcgarry int w;
307 1.1 augustss int state = 0;
308 1.1 augustss
309 1.1 augustss DPRINTF(("bba_allocm: size = %d\n",size));
310 1.1 augustss
311 1.6 gmcgarry w = (flags & M_NOWAIT) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK;
312 1.6 gmcgarry
313 1.6 gmcgarry if (bus_dmamem_alloc(sc->sc_dmat, size, BBA_DMABUF_ALIGN,
314 1.6 gmcgarry BBA_DMABUF_BOUNDARY, &seg, 1, &rseg, w)) {
315 1.1 augustss printf("%s: can't allocate DMA buffer\n",
316 1.6 gmcgarry asc->sc_dev.dv_xname);
317 1.1 augustss goto bad;
318 1.1 augustss }
319 1.1 augustss state |= 1;
320 1.1 augustss
321 1.1 augustss if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, size,
322 1.6 gmcgarry &kva, w | BUS_DMA_COHERENT)) {
323 1.1 augustss printf("%s: can't map DMA buffer\n", asc->sc_dev.dv_xname);
324 1.1 augustss goto bad;
325 1.1 augustss }
326 1.1 augustss state |= 2;
327 1.1 augustss
328 1.1 augustss m = malloc(sizeof(struct bba_mem), pool, flags);
329 1.1 augustss if (m == NULL)
330 1.1 augustss goto bad;
331 1.1 augustss m->addr = seg.ds_addr;
332 1.1 augustss m->size = seg.ds_len;
333 1.1 augustss m->kva = kva;
334 1.1 augustss m->next = sc->sc_mem_head;
335 1.1 augustss sc->sc_mem_head = m;
336 1.1 augustss
337 1.1 augustss return (void *)kva;
338 1.1 augustss
339 1.1 augustss bad:
340 1.1 augustss if (state & 2)
341 1.1 augustss bus_dmamem_unmap(sc->sc_dmat, kva, size);
342 1.1 augustss if (state & 1)
343 1.1 augustss bus_dmamem_free(sc->sc_dmat, &seg, 1);
344 1.1 augustss return NULL;
345 1.1 augustss }
346 1.1 augustss
347 1.1 augustss
348 1.1 augustss void
349 1.1 augustss bba_freem(addr, ptr, pool)
350 1.1 augustss void *addr;
351 1.1 augustss void *ptr;
352 1.1 augustss int pool;
353 1.1 augustss {
354 1.1 augustss struct bba_softc *sc = addr;
355 1.1 augustss struct bba_mem **mp, *m;
356 1.1 augustss bus_dma_segment_t seg;
357 1.1 augustss caddr_t kva = (caddr_t)addr;
358 1.1 augustss
359 1.1 augustss for (mp = &sc->sc_mem_head; *mp && (*mp)->kva != kva;
360 1.6 gmcgarry mp = &(*mp)->next)
361 1.1 augustss /* nothing */ ;
362 1.1 augustss m = *mp;
363 1.6 gmcgarry if (m == NULL) {
364 1.6 gmcgarry printf("bba_freem: freeing unallocated memory\n");
365 1.1 augustss return;
366 1.1 augustss }
367 1.1 augustss *mp = m->next;
368 1.1 augustss bus_dmamem_unmap(sc->sc_dmat, kva, m->size);
369 1.1 augustss
370 1.1 augustss seg.ds_addr = m->addr;
371 1.1 augustss seg.ds_len = m->size;
372 1.1 augustss bus_dmamem_free(sc->sc_dmat, &seg, 1);
373 1.1 augustss free(m, pool);
374 1.1 augustss }
375 1.1 augustss
376 1.1 augustss
377 1.1 augustss size_t
378 1.1 augustss bba_round_buffersize(addr, direction, size)
379 1.1 augustss void *addr;
380 1.1 augustss int direction;
381 1.1 augustss size_t size;
382 1.1 augustss {
383 1.1 augustss DPRINTF(("bba_round_buffersize: size=%d\n", size));
384 1.1 augustss
385 1.9 thorpej return (size > BBA_DMABUF_SIZE ? BBA_DMABUF_SIZE :
386 1.9 thorpej roundup(size, IOASIC_DMA_BLOCKSIZE));
387 1.1 augustss }
388 1.1 augustss
389 1.1 augustss
390 1.1 augustss int
391 1.1 augustss bba_halt_output(addr)
392 1.1 augustss void *addr;
393 1.1 augustss {
394 1.1 augustss struct bba_softc *sc = addr;
395 1.1 augustss struct bba_dma_state *d = &sc->sc_tx_dma_state;
396 1.1 augustss u_int32_t ssr;
397 1.1 augustss
398 1.1 augustss /* disable any DMA */
399 1.1 augustss ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
400 1.1 augustss ssr &= ~IOASIC_CSR_DMAEN_ISDN_T;
401 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
402 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR, -1);
403 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR, -1);
404 1.1 augustss
405 1.1 augustss if (d->active) {
406 1.1 augustss bus_dmamap_unload(sc->sc_dmat, d->dmam);
407 1.1 augustss bus_dmamap_destroy(sc->sc_dmat, d->dmam);
408 1.1 augustss d->active = 0;
409 1.1 augustss }
410 1.1 augustss
411 1.1 augustss return 0;
412 1.1 augustss }
413 1.1 augustss
414 1.1 augustss
415 1.1 augustss int
416 1.1 augustss bba_halt_input(addr)
417 1.1 augustss void *addr;
418 1.1 augustss {
419 1.1 augustss struct bba_softc *sc = addr;
420 1.1 augustss struct bba_dma_state *d = &sc->sc_rx_dma_state;
421 1.1 augustss u_int32_t ssr;
422 1.1 augustss
423 1.1 augustss /* disable any DMA */
424 1.1 augustss ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
425 1.1 augustss ssr &= ~IOASIC_CSR_DMAEN_ISDN_R;
426 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
427 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR, -1);
428 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR, -1);
429 1.1 augustss
430 1.1 augustss if (d->active) {
431 1.1 augustss bus_dmamap_unload(sc->sc_dmat, d->dmam);
432 1.1 augustss bus_dmamap_destroy(sc->sc_dmat, d->dmam);
433 1.1 augustss d->active = 0;
434 1.1 augustss }
435 1.1 augustss
436 1.1 augustss return 0;
437 1.1 augustss }
438 1.1 augustss
439 1.1 augustss
440 1.1 augustss int
441 1.1 augustss bba_getdev(addr, retp)
442 1.1 augustss void *addr;
443 1.1 augustss struct audio_device *retp;
444 1.1 augustss {
445 1.1 augustss *retp = bba_device;
446 1.1 augustss return 0;
447 1.1 augustss }
448 1.1 augustss
449 1.1 augustss
450 1.1 augustss int
451 1.1 augustss bba_trigger_output(addr, start, end, blksize, intr, arg, param)
452 1.1 augustss void *addr;
453 1.1 augustss void *start, *end;
454 1.1 augustss int blksize;
455 1.1 augustss void (*intr) __P((void *));
456 1.1 augustss void *arg;
457 1.1 augustss struct audio_params *param;
458 1.1 augustss {
459 1.1 augustss struct bba_softc *sc = addr;
460 1.1 augustss struct bba_dma_state *d = &sc->sc_tx_dma_state;
461 1.1 augustss u_int32_t ssr;
462 1.1 augustss tc_addr_t phys, nphys;
463 1.1 augustss int state = 0;
464 1.1 augustss
465 1.1 augustss DPRINTF(("bba_trigger_output: sc=%p start=%p end=%p blksize=%d intr=%p(%p)\n",
466 1.6 gmcgarry addr, start, end, blksize, intr, arg));
467 1.6 gmcgarry
468 1.6 gmcgarry /* disable any DMA */
469 1.6 gmcgarry ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
470 1.6 gmcgarry ssr &= ~IOASIC_CSR_DMAEN_ISDN_T;
471 1.6 gmcgarry bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
472 1.1 augustss
473 1.1 augustss if (bus_dmamap_create(sc->sc_dmat, (char *)end - (char *)start,
474 1.9 thorpej BBA_MAX_DMA_SEGMENTS, IOASIC_DMA_BLOCKSIZE,
475 1.9 thorpej BBA_DMABUF_BOUNDARY, BUS_DMA_NOWAIT, &d->dmam)) {
476 1.1 augustss printf("bba_trigger_output: can't create DMA map\n");
477 1.1 augustss goto bad;
478 1.1 augustss }
479 1.1 augustss state |= 1;
480 1.1 augustss
481 1.1 augustss if (bus_dmamap_load(sc->sc_dmat, d->dmam, start,
482 1.13 thorpej (char *)end - (char *)start, NULL, BUS_DMA_WRITE|BUS_DMA_NOWAIT)) {
483 1.6 gmcgarry printf("bba_trigger_output: can't load DMA map\n");
484 1.1 augustss goto bad;
485 1.1 augustss }
486 1.1 augustss state |= 2;
487 1.1 augustss
488 1.1 augustss d->intr = intr;
489 1.1 augustss d->intr_arg = arg;
490 1.1 augustss d->curseg = 1;
491 1.1 augustss
492 1.1 augustss /* get physical address of buffer start */
493 1.2 gmcgarry phys = (tc_addr_t)d->dmam->dm_segs[0].ds_addr;
494 1.2 gmcgarry nphys = (tc_addr_t)d->dmam->dm_segs[1].ds_addr;
495 1.1 augustss
496 1.1 augustss /* setup DMA pointer */
497 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR,
498 1.6 gmcgarry IOASIC_DMA_ADDR(phys));
499 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR,
500 1.6 gmcgarry IOASIC_DMA_ADDR(nphys));
501 1.1 augustss
502 1.1 augustss /* kick off DMA */
503 1.1 augustss ssr |= IOASIC_CSR_DMAEN_ISDN_T;
504 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
505 1.1 augustss
506 1.1 augustss d->active = 1;
507 1.1 augustss
508 1.1 augustss return 0;
509 1.1 augustss
510 1.1 augustss bad:
511 1.1 augustss if (state & 2)
512 1.1 augustss bus_dmamap_unload(sc->sc_dmat, d->dmam);
513 1.1 augustss if (state & 1)
514 1.1 augustss bus_dmamap_destroy(sc->sc_dmat, d->dmam);
515 1.1 augustss return 1;
516 1.1 augustss }
517 1.1 augustss
518 1.1 augustss
519 1.1 augustss int
520 1.1 augustss bba_trigger_input(addr, start, end, blksize, intr, arg, param)
521 1.1 augustss void *addr;
522 1.1 augustss void *start, *end;
523 1.1 augustss int blksize;
524 1.1 augustss void (*intr) __P((void *));
525 1.1 augustss void *arg;
526 1.1 augustss struct audio_params *param;
527 1.1 augustss {
528 1.1 augustss struct bba_softc *sc = (struct bba_softc *)addr;
529 1.1 augustss struct bba_dma_state *d = &sc->sc_rx_dma_state;
530 1.1 augustss tc_addr_t phys, nphys;
531 1.1 augustss u_int32_t ssr;
532 1.1 augustss int state = 0;
533 1.1 augustss
534 1.1 augustss DPRINTF(("bba_trigger_input: sc=%p start=%p end=%p blksize=%d intr=%p(%p)\n",
535 1.6 gmcgarry addr, start, end, blksize, intr, arg));
536 1.6 gmcgarry
537 1.6 gmcgarry /* disable any DMA */
538 1.6 gmcgarry ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
539 1.6 gmcgarry ssr &= ~IOASIC_CSR_DMAEN_ISDN_R;
540 1.6 gmcgarry bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
541 1.1 augustss
542 1.1 augustss if (bus_dmamap_create(sc->sc_dmat, (char *)end - (char *)start,
543 1.9 thorpej BBA_MAX_DMA_SEGMENTS, IOASIC_DMA_BLOCKSIZE,
544 1.9 thorpej BBA_DMABUF_BOUNDARY, BUS_DMA_NOWAIT, &d->dmam)) {
545 1.1 augustss printf("bba_trigger_input: can't create DMA map\n");
546 1.1 augustss goto bad;
547 1.1 augustss }
548 1.1 augustss state |= 1;
549 1.1 augustss
550 1.1 augustss if (bus_dmamap_load(sc->sc_dmat, d->dmam, start,
551 1.13 thorpej (char *)end - (char *)start, NULL, BUS_DMA_READ|BUS_DMA_NOWAIT)) {
552 1.1 augustss printf("bba_trigger_input: can't load DMA map\n");
553 1.1 augustss goto bad;
554 1.1 augustss }
555 1.1 augustss state |= 2;
556 1.1 augustss
557 1.1 augustss d->intr = intr;
558 1.1 augustss d->intr_arg = arg;
559 1.1 augustss d->curseg = 1;
560 1.1 augustss
561 1.1 augustss /* get physical address of buffer start */
562 1.2 gmcgarry phys = (tc_addr_t)d->dmam->dm_segs[0].ds_addr;
563 1.2 gmcgarry nphys = (tc_addr_t)d->dmam->dm_segs[1].ds_addr;
564 1.1 augustss
565 1.1 augustss /* setup DMA pointer */
566 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR,
567 1.6 gmcgarry IOASIC_DMA_ADDR(phys));
568 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR,
569 1.6 gmcgarry IOASIC_DMA_ADDR(nphys));
570 1.1 augustss
571 1.1 augustss /* kick off DMA */
572 1.1 augustss ssr |= IOASIC_CSR_DMAEN_ISDN_R;
573 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
574 1.1 augustss
575 1.1 augustss d->active = 1;
576 1.1 augustss
577 1.1 augustss return 0;
578 1.1 augustss
579 1.1 augustss bad:
580 1.1 augustss if (state & 2)
581 1.1 augustss bus_dmamap_unload(sc->sc_dmat, d->dmam);
582 1.1 augustss if (state & 1)
583 1.1 augustss bus_dmamap_destroy(sc->sc_dmat, d->dmam);
584 1.1 augustss return 1;
585 1.1 augustss }
586 1.1 augustss
587 1.1 augustss int
588 1.1 augustss bba_intr(addr)
589 1.1 augustss void *addr;
590 1.1 augustss {
591 1.1 augustss struct bba_softc *sc = addr;
592 1.1 augustss struct bba_dma_state *d;
593 1.1 augustss tc_addr_t nphys;
594 1.1 augustss int s, mask;
595 1.1 augustss
596 1.1 augustss s = splaudio();
597 1.1 augustss
598 1.1 augustss mask = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_INTR);
599 1.1 augustss
600 1.1 augustss if (mask & IOASIC_INTR_ISDN_TXLOAD) {
601 1.1 augustss d = &sc->sc_tx_dma_state;
602 1.1 augustss d->curseg = (d->curseg+1) % d->dmam->dm_nsegs;
603 1.1 augustss nphys = (tc_addr_t)d->dmam->dm_segs[d->curseg].ds_addr;
604 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh,
605 1.6 gmcgarry IOASIC_ISDN_X_NEXTPTR, IOASIC_DMA_ADDR(nphys));
606 1.1 augustss if (d->intr != NULL)
607 1.1 augustss (*d->intr)(d->intr_arg);
608 1.1 augustss }
609 1.1 augustss if (mask & IOASIC_INTR_ISDN_RXLOAD) {
610 1.1 augustss d = &sc->sc_rx_dma_state;
611 1.1 augustss d->curseg = (d->curseg+1) % d->dmam->dm_nsegs;
612 1.1 augustss nphys = (tc_addr_t)d->dmam->dm_segs[d->curseg].ds_addr;
613 1.1 augustss bus_space_write_4(sc->sc_bst, sc->sc_bsh,
614 1.6 gmcgarry IOASIC_ISDN_R_NEXTPTR, IOASIC_DMA_ADDR(nphys));
615 1.1 augustss if (d->intr != NULL)
616 1.1 augustss (*d->intr)(d->intr_arg);
617 1.1 augustss }
618 1.1 augustss
619 1.1 augustss splx(s);
620 1.1 augustss
621 1.1 augustss return 0;
622 1.6 gmcgarry }
623 1.6 gmcgarry
624 1.6 gmcgarry int
625 1.6 gmcgarry bba_get_props(addr)
626 1.6 gmcgarry void *addr;
627 1.6 gmcgarry {
628 1.6 gmcgarry return (AUDIO_PROP_MMAP | am7930_get_props(addr));
629 1.6 gmcgarry }
630 1.6 gmcgarry
631 1.7 simonb paddr_t
632 1.6 gmcgarry bba_mappage(addr, mem, offset, prot)
633 1.6 gmcgarry void *addr;
634 1.6 gmcgarry void *mem;
635 1.7 simonb off_t offset;
636 1.6 gmcgarry int prot;
637 1.6 gmcgarry {
638 1.6 gmcgarry struct bba_softc *sc = addr;
639 1.6 gmcgarry struct bba_mem **mp;
640 1.6 gmcgarry bus_dma_segment_t seg;
641 1.6 gmcgarry caddr_t kva = (caddr_t)mem;
642 1.6 gmcgarry
643 1.6 gmcgarry for (mp = &sc->sc_mem_head; *mp && (*mp)->kva != kva;
644 1.6 gmcgarry mp = &(*mp)->next)
645 1.6 gmcgarry /* nothing */ ;
646 1.6 gmcgarry if (*mp == NULL || offset < 0) {
647 1.6 gmcgarry return -1;
648 1.6 gmcgarry }
649 1.6 gmcgarry
650 1.6 gmcgarry seg.ds_addr = (*mp)->addr;
651 1.6 gmcgarry seg.ds_len = (*mp)->size;
652 1.6 gmcgarry
653 1.6 gmcgarry return bus_dmamem_mmap(sc->sc_dmat, &seg, 1, offset,
654 1.6 gmcgarry prot, BUS_DMA_WAITOK);
655 1.1 augustss }
656 1.1 augustss
657 1.1 augustss
658 1.1 augustss void
659 1.1 augustss bba_input_conv(v, p, cc)
660 1.1 augustss void *v;
661 1.1 augustss u_int8_t *p;
662 1.1 augustss int cc;
663 1.1 augustss {
664 1.1 augustss u_int8_t *q = p;
665 1.1 augustss
666 1.1 augustss DPRINTF(("bba_input_conv(): v=%p p=%p cc=%d\n", v, p, cc));
667 1.1 augustss
668 1.1 augustss /*
669 1.1 augustss * p points start of buffer
670 1.1 augustss * cc is the number of bytes in the destination buffer
671 1.1 augustss */
672 1.1 augustss
673 1.1 augustss while (--cc >= 0) {
674 1.1 augustss *p = ((*(u_int32_t *)q)>>16)&0xff;
675 1.1 augustss q += 4;
676 1.1 augustss p++;
677 1.1 augustss }
678 1.1 augustss }
679 1.1 augustss
680 1.1 augustss
681 1.1 augustss void
682 1.1 augustss bba_output_conv(v, p, cc)
683 1.1 augustss void *v;
684 1.1 augustss u_int8_t *p;
685 1.1 augustss int cc;
686 1.1 augustss {
687 1.1 augustss u_int8_t *q = p;
688 1.1 augustss
689 1.1 augustss DPRINTF(("bba_output_conv(): v=%p p=%p cc=%d\n", v, p, cc));
690 1.1 augustss
691 1.1 augustss /*
692 1.1 augustss * p points start of buffer
693 1.1 augustss * cc is the number of bytes in the source buffer
694 1.1 augustss */
695 1.1 augustss
696 1.1 augustss p += cc;
697 1.1 augustss q += cc * 4;
698 1.1 augustss while (--cc >= 0) {
699 1.1 augustss q -= 4;
700 1.1 augustss p -= 1;
701 1.1 augustss *(u_int32_t *)q = (*p<<16);
702 1.1 augustss }
703 1.1 augustss }
704 1.1 augustss
705 1.1 augustss
706 1.1 augustss int
707 1.1 augustss bba_round_blocksize(addr, blk)
708 1.1 augustss void *addr;
709 1.1 augustss int blk;
710 1.1 augustss {
711 1.12 thorpej return (IOASIC_DMA_BLOCKSIZE);
712 1.1 augustss }
713 1.1 augustss
714 1.1 augustss
715 1.1 augustss /* indirect write */
716 1.1 augustss void
717 1.1 augustss bba_codec_iwrite(sc, reg, val)
718 1.1 augustss struct am7930_softc *sc;
719 1.1 augustss int reg;
720 1.1 augustss u_int8_t val;
721 1.1 augustss {
722 1.1 augustss DPRINTF(("bba_codec_iwrite(): sc=%p, reg=%d, val=%d\n",sc,reg,val));
723 1.1 augustss
724 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
725 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_DR, val);
726 1.1 augustss }
727 1.1 augustss
728 1.1 augustss
729 1.1 augustss void
730 1.1 augustss bba_codec_iwrite16(sc, reg, val)
731 1.1 augustss struct am7930_softc *sc;
732 1.1 augustss int reg;
733 1.1 augustss u_int16_t val;
734 1.1 augustss {
735 1.1 augustss DPRINTF(("bba_codec_iwrite16(): sc=%p, reg=%d, val=%d\n",sc,reg,val));
736 1.1 augustss
737 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
738 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_DR, val);
739 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_DR, val>>8);
740 1.1 augustss }
741 1.1 augustss
742 1.1 augustss
743 1.1 augustss u_int16_t
744 1.1 augustss bba_codec_iread16(sc, reg)
745 1.1 augustss struct am7930_softc *sc;
746 1.1 augustss int reg;
747 1.1 augustss {
748 1.1 augustss u_int16_t val;
749 1.1 augustss DPRINTF(("bba_codec_iread16(): sc=%p, reg=%d\n",sc,reg));
750 1.1 augustss
751 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
752 1.1 augustss val = bba_codec_dread(sc, AM7930_DREG_DR) << 8;
753 1.1 augustss val |= bba_codec_dread(sc, AM7930_DREG_DR);
754 1.1 augustss
755 1.1 augustss return val;
756 1.1 augustss }
757 1.1 augustss
758 1.1 augustss
759 1.1 augustss /* indirect read */
760 1.1 augustss u_int8_t
761 1.1 augustss bba_codec_iread(sc, reg)
762 1.1 augustss struct am7930_softc *sc;
763 1.1 augustss int reg;
764 1.1 augustss {
765 1.1 augustss u_int8_t val;
766 1.1 augustss
767 1.1 augustss DPRINTF(("bba_codec_iread(): sc=%p, reg=%d\n",sc,reg));
768 1.1 augustss
769 1.1 augustss bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
770 1.1 augustss val = bba_codec_dread(sc, AM7930_DREG_DR);
771 1.1 augustss
772 1.1 augustss DPRINTF(("read 0x%x (%d)\n", val, val));
773 1.1 augustss
774 1.1 augustss return val;
775 1.1 augustss }
776 1.1 augustss
777 1.1 augustss /* direct write */
778 1.1 augustss void
779 1.1 augustss bba_codec_dwrite(asc, reg, val)
780 1.1 augustss struct am7930_softc *asc;
781 1.1 augustss int reg;
782 1.1 augustss u_int8_t val;
783 1.1 augustss {
784 1.1 augustss struct bba_softc *sc = (struct bba_softc *)asc;
785 1.1 augustss
786 1.1 augustss DPRINTF(("bba_codec_dwrite(): sc=%p, reg=%d, val=%d\n",sc,reg,val));
787 1.1 augustss
788 1.9 thorpej #if defined(__alpha__)
789 1.5 gmcgarry bus_space_write_4(sc->sc_bst, sc->sc_codec_bsh,
790 1.9 thorpej reg << 2, val << 8);
791 1.9 thorpej #else
792 1.9 thorpej bus_space_write_4(sc->sc_bst, sc->sc_codec_bsh,
793 1.9 thorpej reg << 6, val);
794 1.9 thorpej #endif
795 1.1 augustss }
796 1.1 augustss
797 1.1 augustss /* direct read */
798 1.1 augustss u_int8_t
799 1.1 augustss bba_codec_dread(asc, reg)
800 1.1 augustss struct am7930_softc *asc;
801 1.1 augustss int reg;
802 1.1 augustss {
803 1.1 augustss struct bba_softc *sc = (struct bba_softc *)asc;
804 1.1 augustss
805 1.1 augustss DPRINTF(("bba_codec_dread(): sc=%p, reg=%d\n",sc,reg));
806 1.1 augustss
807 1.9 thorpej #if defined(__alpha__)
808 1.9 thorpej return ((bus_space_read_4(sc->sc_bst, sc->sc_codec_bsh,
809 1.9 thorpej reg << 2) >> 8) & 0xff);
810 1.9 thorpej #else
811 1.9 thorpej return (bus_space_read_4(sc->sc_bst, sc->sc_codec_bsh,
812 1.9 thorpej reg << 6) & 0xff);
813 1.9 thorpej #endif
814 1.1 augustss }
815