Home | History | Annotate | Line # | Download | only in tc
bba.c revision 1.6.2.1
      1  1.6.2.1    simonb /* $NetBSD: bba.c,v 1.6.2.1 2000/06/30 16:27:51 simonb Exp $ */
      2      1.1  augustss 
      3      1.1  augustss /*
      4      1.1  augustss  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      5      1.1  augustss  * All rights reserved.
      6      1.1  augustss  *
      7      1.1  augustss  * Redistribution and use in source and binary forms, with or without
      8      1.1  augustss  * modification, are permitted provided that the following conditions
      9      1.1  augustss  * are met:
     10      1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     11      1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     12      1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  augustss  *    documentation and/or other materials provided with the distribution.
     15      1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     16      1.1  augustss  *    must display the following acknowledgement:
     17      1.1  augustss  *        This product includes software developed by the NetBSD
     18      1.1  augustss  *        Foundation, Inc. and its contributors.
     19      1.1  augustss  * 4. Neither the name of The NetBSD Foundation nor the names of its
     20      1.1  augustss  *    contributors may be used to endorse or promote products derived
     21      1.1  augustss  *    from this software without specific prior written permission.
     22      1.1  augustss  *
     23      1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     24      1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25      1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26      1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     27      1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28      1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29      1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30      1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31      1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32      1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33      1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     34      1.1  augustss  */
     35      1.1  augustss 
     36      1.1  augustss /* maxine/alpha baseboard audio (bba) */
     37      1.1  augustss 
     38      1.1  augustss #include <sys/param.h>
     39      1.1  augustss #include <sys/systm.h>
     40      1.1  augustss #include <sys/kernel.h>
     41      1.1  augustss #include <sys/device.h>
     42      1.1  augustss #include <sys/malloc.h>
     43      1.1  augustss 
     44      1.1  augustss #include <machine/bus.h>
     45      1.1  augustss #include <machine/autoconf.h>
     46      1.1  augustss #include <machine/cpu.h>
     47      1.1  augustss 
     48      1.1  augustss #include <vm/vm.h>	/* for PAGE_SIZE */
     49      1.1  augustss 
     50      1.1  augustss #include <sys/audioio.h>
     51      1.1  augustss #include <dev/audio_if.h>
     52      1.1  augustss 
     53      1.1  augustss #include <dev/ic/am7930reg.h>
     54      1.1  augustss #include <dev/ic/am7930var.h>
     55      1.1  augustss 
     56      1.1  augustss #include <dev/tc/tcvar.h>
     57      1.1  augustss #include <dev/tc/ioasicreg.h>
     58      1.1  augustss #include <dev/tc/ioasicvar.h>
     59      1.1  augustss 
     60      1.1  augustss #ifdef AUDIO_DEBUG
     61      1.1  augustss #define DPRINTF(x)	if (am7930debug) printf x
     62      1.1  augustss #else
     63      1.1  augustss #define DPRINTF(x)
     64      1.1  augustss #endif  /* AUDIO_DEBUG */
     65      1.1  augustss 
     66      1.6  gmcgarry #define BBA_REGISTER_SHIFT	6
     67      1.1  augustss #define BBA_MAX_DMA_SEGMENTS	16
     68      1.6  gmcgarry #define BBA_DMABUF_SIZE		(BBA_MAX_DMA_SEGMENTS*PAGE_SIZE)
     69      1.6  gmcgarry #define BBA_DMABUF_ALIGN	PAGE_SIZE
     70      1.6  gmcgarry #define BBA_DMABUF_BOUNDARY	0
     71      1.1  augustss 
     72      1.1  augustss struct bba_mem {
     73      1.6  gmcgarry         struct bba_mem *next;
     74      1.1  augustss 	bus_addr_t addr;
     75      1.1  augustss 	bus_size_t size;
     76      1.1  augustss 	caddr_t kva;
     77      1.1  augustss };
     78      1.1  augustss 
     79      1.1  augustss struct bba_dma_state {
     80      1.1  augustss 	bus_dmamap_t dmam;		/* dma map */
     81      1.1  augustss 	int active;
     82      1.1  augustss 	int curseg;			/* current segment in dma buffer */
     83      1.1  augustss 	void (*intr)__P((void *));	/* higher-level audio handler */
     84      1.1  augustss 	void *intr_arg;
     85      1.1  augustss };
     86      1.1  augustss 
     87      1.1  augustss struct bba_softc {
     88      1.1  augustss 	struct am7930_softc sc_am7930;		/* glue to MI code */
     89      1.1  augustss 
     90      1.1  augustss 	bus_space_tag_t sc_bst;			/* IOASIC bus tag/handle */
     91      1.1  augustss 	bus_space_handle_t sc_bsh;
     92      1.1  augustss 	bus_dma_tag_t sc_dmat;
     93      1.1  augustss 	bus_space_handle_t sc_codec_bsh;	/* codec bus space handle */
     94      1.1  augustss 
     95      1.1  augustss 	struct bba_mem *sc_mem_head;		/* list of buffers */
     96      1.1  augustss 
     97      1.1  augustss 	struct bba_dma_state sc_tx_dma_state;
     98      1.1  augustss 	struct bba_dma_state sc_rx_dma_state;
     99      1.1  augustss };
    100      1.1  augustss 
    101      1.1  augustss int	bba_match __P((struct device *, struct cfdata *, void *));
    102      1.1  augustss void	bba_attach __P((struct device *, struct device *, void *));
    103      1.1  augustss 
    104      1.1  augustss struct cfattach bba_ca = {
    105      1.1  augustss 	sizeof(struct bba_softc), bba_match, bba_attach
    106      1.1  augustss };
    107      1.1  augustss 
    108      1.1  augustss /*
    109      1.1  augustss  * Define our interface into the am7930 MI driver.
    110      1.1  augustss  */
    111      1.1  augustss 
    112      1.1  augustss u_int8_t	bba_codec_iread __P((struct am7930_softc *, int));
    113      1.1  augustss u_int16_t	bba_codec_iread16 __P((struct am7930_softc *, int));
    114      1.1  augustss void	bba_codec_iwrite __P((struct am7930_softc *, int, u_int8_t));
    115      1.1  augustss void	bba_codec_iwrite16 __P((struct am7930_softc *, int, u_int16_t));
    116      1.1  augustss void	bba_onopen __P((struct am7930_softc *sc));
    117      1.1  augustss void	bba_onclose __P((struct am7930_softc *sc));
    118      1.1  augustss void	bba_output_conv __P((void *, u_int8_t *, int));
    119      1.1  augustss void	bba_input_conv __P((void *, u_int8_t *, int));
    120      1.1  augustss 
    121      1.1  augustss struct am7930_glue bba_glue = {
    122      1.1  augustss 	bba_codec_iread,
    123      1.1  augustss 	bba_codec_iwrite,
    124      1.1  augustss 	bba_codec_iread16,
    125      1.1  augustss 	bba_codec_iwrite16,
    126      1.1  augustss 	bba_onopen,
    127      1.1  augustss 	bba_onclose,
    128      1.1  augustss 	4,
    129      1.1  augustss 	bba_input_conv,
    130      1.1  augustss 	bba_output_conv,
    131      1.1  augustss };
    132      1.1  augustss 
    133      1.1  augustss /*
    134      1.1  augustss  * Define our interface to the higher level audio driver.
    135      1.1  augustss  */
    136      1.1  augustss 
    137      1.1  augustss int	bba_round_blocksize __P((void *, int));
    138      1.1  augustss int	bba_halt_output __P((void *));
    139      1.1  augustss int	bba_halt_input __P((void *));
    140      1.1  augustss int	bba_getdev __P((void *, struct audio_device *));
    141      1.1  augustss void	*bba_allocm __P((void *, int, size_t, int, int));
    142      1.1  augustss void	bba_freem __P((void *, void *, int));
    143      1.1  augustss size_t	bba_round_buffersize __P((void *, int, size_t));
    144      1.6  gmcgarry int	bba_get_props __P((void *));
    145  1.6.2.1    simonb paddr_t	bba_mappage __P((void *, void *, off_t, int));
    146      1.1  augustss int	bba_trigger_output __P((void *, void *, void *, int,
    147      1.6  gmcgarry 	    void (*)(void *), void *, struct audio_params *));
    148      1.1  augustss int	bba_trigger_input __P((void *, void *, void *, int,
    149      1.6  gmcgarry 	    void (*)(void *), void *, struct audio_params *));
    150      1.1  augustss 
    151      1.1  augustss struct audio_hw_if sa_hw_if = {
    152      1.1  augustss 	am7930_open,
    153      1.1  augustss 	am7930_close,
    154      1.1  augustss 	0,
    155      1.1  augustss 	am7930_query_encoding,
    156      1.1  augustss 	am7930_set_params,
    157      1.1  augustss 	bba_round_blocksize,		/* md */
    158      1.1  augustss 	am7930_commit_settings,
    159      1.1  augustss 	0,
    160      1.1  augustss 	0,
    161      1.1  augustss 	0,
    162      1.1  augustss 	0,
    163      1.1  augustss 	bba_halt_output,		/* md */
    164      1.1  augustss 	bba_halt_input,			/* md */
    165      1.1  augustss 	0,
    166      1.1  augustss 	bba_getdev,
    167      1.1  augustss 	0,
    168      1.1  augustss 	am7930_set_port,
    169      1.1  augustss 	am7930_get_port,
    170      1.1  augustss 	am7930_query_devinfo,
    171      1.1  augustss 	bba_allocm,			/* md */
    172      1.1  augustss 	bba_freem,			/* md */
    173      1.1  augustss 	bba_round_buffersize,		/* md */
    174      1.6  gmcgarry 	bba_mappage,
    175      1.6  gmcgarry 	bba_get_props,
    176      1.1  augustss 	bba_trigger_output,		/* md */
    177      1.1  augustss 	bba_trigger_input		/* md */
    178      1.1  augustss };
    179      1.1  augustss 
    180      1.1  augustss struct audio_device bba_device = {
    181      1.1  augustss 	"am7930",
    182      1.1  augustss 	"x",
    183      1.1  augustss 	"bba"
    184      1.1  augustss };
    185      1.1  augustss 
    186      1.1  augustss int	bba_intr __P((void *));
    187      1.1  augustss void	bba_reset __P((struct bba_softc *, int));
    188      1.1  augustss void	bba_codec_dwrite __P((struct am7930_softc *, int, u_int8_t));
    189      1.1  augustss u_int8_t	bba_codec_dread __P((struct am7930_softc *, int));
    190      1.1  augustss 
    191      1.1  augustss int bba_match(parent, cf, aux)
    192      1.1  augustss 	struct device *parent;
    193      1.1  augustss 	struct cfdata *cf;
    194      1.1  augustss 	void *aux;
    195      1.1  augustss {
    196      1.1  augustss 	struct ioasicdev_attach_args *ia = aux;
    197      1.1  augustss 
    198      1.6  gmcgarry 	if (strcmp(ia->iada_modname, "isdn") != 0 &&
    199      1.6  gmcgarry 	    strcmp(ia->iada_modname, "AMD79c30") != 0)
    200      1.6  gmcgarry 		return 0;
    201      1.1  augustss 
    202      1.1  augustss 	return 1;
    203      1.1  augustss }
    204      1.1  augustss 
    205      1.1  augustss 
    206      1.1  augustss void
    207      1.1  augustss bba_attach(parent, self, aux)
    208      1.1  augustss 	struct device *parent;
    209      1.1  augustss 	struct device *self;
    210      1.1  augustss 	void *aux;
    211      1.1  augustss {
    212      1.1  augustss 	struct ioasicdev_attach_args *ia = aux;
    213      1.1  augustss 	struct bba_softc *sc = (struct bba_softc *)self;
    214      1.1  augustss 	struct am7930_softc *asc = &sc->sc_am7930;
    215      1.1  augustss 
    216      1.1  augustss 	sc->sc_bst = ((struct ioasic_softc *)parent)->sc_bst;
    217      1.1  augustss 	sc->sc_bsh = ((struct ioasic_softc *)parent)->sc_bsh;
    218      1.1  augustss 	sc->sc_dmat = ((struct ioasic_softc *)parent)->sc_dmat;
    219      1.1  augustss 
    220      1.1  augustss 	/* get the bus space handle for codec */
    221      1.1  augustss 	if (bus_space_subregion(sc->sc_bst, sc->sc_bsh,
    222      1.6  gmcgarry 	    ia->iada_offset, 0, &sc->sc_codec_bsh)) {
    223      1.1  augustss 		printf("%s: unable to map device\n", asc->sc_dev.dv_xname);
    224      1.1  augustss 		return;
    225      1.1  augustss 	}
    226      1.1  augustss 
    227      1.1  augustss 	printf("\n");
    228      1.1  augustss 
    229      1.1  augustss 	bba_reset(sc,1);
    230      1.1  augustss 
    231      1.1  augustss 	/*
    232      1.1  augustss 	 * Set up glue for MI code early; we use some of it here.
    233      1.1  augustss 	 */
    234      1.1  augustss 	asc->sc_glue = &bba_glue;
    235      1.1  augustss 
    236      1.1  augustss 	/*
    237      1.1  augustss 	 *  MI initialisation.  We will be doing DMA.
    238      1.1  augustss 	 */
    239      1.1  augustss 	am7930_init(asc, AUDIOAMD_DMA_MODE);
    240      1.1  augustss 
    241      1.1  augustss 	ioasic_intr_establish(parent, ia->iada_cookie, TC_IPL_NONE,
    242      1.6  gmcgarry 	    bba_intr, sc);
    243      1.1  augustss 
    244      1.1  augustss 	audio_attach_mi(&sa_hw_if, asc, &asc->sc_dev);
    245      1.1  augustss }
    246      1.1  augustss 
    247      1.1  augustss 
    248      1.1  augustss void
    249      1.1  augustss bba_onopen(sc)
    250      1.1  augustss 	struct am7930_softc *sc;
    251      1.1  augustss {
    252      1.1  augustss 	bba_reset((struct bba_softc *)sc, 0);
    253      1.1  augustss }
    254      1.1  augustss 
    255      1.1  augustss 
    256      1.1  augustss void
    257      1.1  augustss bba_onclose(sc)
    258      1.1  augustss 	struct am7930_softc *sc;
    259      1.1  augustss {
    260      1.1  augustss 	bba_halt_input((struct bba_softc *)sc);
    261      1.1  augustss 	bba_halt_output((struct bba_softc *)sc);
    262      1.1  augustss }
    263      1.1  augustss 
    264      1.1  augustss 
    265      1.1  augustss void
    266      1.1  augustss bba_reset(sc, reset)
    267      1.1  augustss 	struct bba_softc *sc;
    268      1.1  augustss 	int reset;
    269      1.1  augustss {
    270      1.1  augustss 	u_int32_t ssr;
    271      1.1  augustss 
    272      1.1  augustss 	/* disable any DMA and reset the codec */
    273      1.1  augustss 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
    274      1.1  augustss 	ssr &= ~(IOASIC_CSR_DMAEN_ISDN_T | IOASIC_CSR_DMAEN_ISDN_R);
    275      1.1  augustss 	if (reset)
    276      1.1  augustss 		ssr &= ~IOASIC_CSR_ISDN_ENABLE;
    277      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    278      1.1  augustss 	DELAY(10);	/* 400ns required for codec to reset */
    279      1.1  augustss 
    280      1.1  augustss 	/* initialise DMA pointers */
    281      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR, -1);
    282      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR, -1);
    283      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR, -1);
    284      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR, -1);
    285      1.1  augustss 
    286      1.1  augustss 	/* take out of reset state */
    287      1.1  augustss 	if (reset) {
    288      1.1  augustss 		ssr |= IOASIC_CSR_ISDN_ENABLE;
    289      1.1  augustss 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    290      1.1  augustss 	}
    291      1.1  augustss 
    292      1.1  augustss }
    293      1.1  augustss 
    294      1.1  augustss 
    295      1.1  augustss void *
    296      1.1  augustss bba_allocm(addr, direction, size, pool, flags)
    297      1.1  augustss 	void *addr;
    298      1.1  augustss 	int direction;
    299      1.1  augustss 	size_t size;
    300      1.1  augustss 	int pool, flags;
    301      1.1  augustss {
    302      1.1  augustss 	struct am7930_softc *asc = addr;
    303      1.1  augustss 	struct bba_softc *sc = addr;
    304      1.1  augustss 	bus_dma_segment_t seg;
    305      1.1  augustss 	int rseg;
    306      1.1  augustss 	caddr_t kva;
    307      1.1  augustss 	struct bba_mem *m;
    308      1.6  gmcgarry 	int w;
    309      1.1  augustss 	int state = 0;
    310      1.1  augustss 
    311      1.1  augustss 	DPRINTF(("bba_allocm: size = %d\n",size));
    312      1.1  augustss 
    313      1.6  gmcgarry 	w = (flags & M_NOWAIT) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK;
    314      1.6  gmcgarry 
    315      1.6  gmcgarry 	if (bus_dmamem_alloc(sc->sc_dmat, size, BBA_DMABUF_ALIGN,
    316      1.6  gmcgarry 	    BBA_DMABUF_BOUNDARY, &seg, 1, &rseg, w)) {
    317      1.1  augustss 		printf("%s: can't allocate DMA buffer\n",
    318      1.6  gmcgarry 		    asc->sc_dev.dv_xname);
    319      1.1  augustss 		goto bad;
    320      1.1  augustss 	}
    321      1.1  augustss 	state |= 1;
    322      1.1  augustss 
    323      1.1  augustss 	if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, size,
    324      1.6  gmcgarry 	    &kva, w | BUS_DMA_COHERENT)) {
    325      1.1  augustss 		printf("%s: can't map DMA buffer\n", asc->sc_dev.dv_xname);
    326      1.1  augustss 		goto bad;
    327      1.1  augustss 	}
    328      1.1  augustss 	state |= 2;
    329      1.1  augustss 
    330      1.1  augustss 	m = malloc(sizeof(struct bba_mem), pool, flags);
    331      1.1  augustss 	if (m == NULL)
    332      1.1  augustss 		goto bad;
    333      1.1  augustss 	m->addr = seg.ds_addr;
    334      1.1  augustss 	m->size = seg.ds_len;
    335      1.1  augustss         m->kva = kva;
    336      1.1  augustss         m->next = sc->sc_mem_head;
    337      1.1  augustss         sc->sc_mem_head = m;
    338      1.1  augustss 
    339      1.1  augustss         return (void *)kva;
    340      1.1  augustss 
    341      1.1  augustss bad:
    342      1.1  augustss 	if (state & 2)
    343      1.1  augustss 		bus_dmamem_unmap(sc->sc_dmat, kva, size);
    344      1.1  augustss 	if (state & 1)
    345      1.1  augustss 		bus_dmamem_free(sc->sc_dmat, &seg, 1);
    346      1.1  augustss 	return NULL;
    347      1.1  augustss }
    348      1.1  augustss 
    349      1.1  augustss 
    350      1.1  augustss void
    351      1.1  augustss bba_freem(addr, ptr, pool)
    352      1.1  augustss 	void *addr;
    353      1.1  augustss 	void *ptr;
    354      1.1  augustss 	int pool;
    355      1.1  augustss {
    356      1.1  augustss 	struct bba_softc *sc = addr;
    357      1.1  augustss         struct bba_mem **mp, *m;
    358      1.1  augustss 	bus_dma_segment_t seg;
    359      1.1  augustss         caddr_t kva = (caddr_t)addr;
    360      1.1  augustss 
    361      1.1  augustss 	for (mp = &sc->sc_mem_head; *mp && (*mp)->kva != kva;
    362      1.6  gmcgarry 	    mp = &(*mp)->next)
    363      1.1  augustss 		/* nothing */ ;
    364      1.1  augustss 	m = *mp;
    365      1.6  gmcgarry 	if (m == NULL) {
    366      1.6  gmcgarry 		printf("bba_freem: freeing unallocated memory\n");
    367      1.1  augustss 		return;
    368      1.1  augustss 	}
    369      1.1  augustss 	*mp = m->next;
    370      1.1  augustss 	bus_dmamem_unmap(sc->sc_dmat, kva, m->size);
    371      1.1  augustss 
    372      1.1  augustss         seg.ds_addr = m->addr;
    373      1.1  augustss         seg.ds_len = m->size;
    374      1.1  augustss 	bus_dmamem_free(sc->sc_dmat, &seg, 1);
    375      1.1  augustss         free(m, pool);
    376      1.1  augustss }
    377      1.1  augustss 
    378      1.1  augustss 
    379      1.1  augustss size_t
    380      1.1  augustss bba_round_buffersize(addr, direction, size)
    381      1.1  augustss 	void *addr;
    382      1.1  augustss 	int direction;
    383      1.1  augustss 	size_t size;
    384      1.1  augustss {
    385      1.1  augustss 	DPRINTF(("bba_round_buffersize: size=%d\n", size));
    386      1.1  augustss 
    387      1.6  gmcgarry 	return  (size > BBA_DMABUF_SIZE ? BBA_DMABUF_SIZE : round_page(size));
    388      1.1  augustss }
    389      1.1  augustss 
    390      1.1  augustss 
    391      1.1  augustss int
    392      1.1  augustss bba_halt_output(addr)
    393      1.1  augustss 	void *addr;
    394      1.1  augustss {
    395      1.1  augustss 	struct bba_softc *sc = addr;
    396      1.1  augustss 	struct bba_dma_state *d = &sc->sc_tx_dma_state;
    397      1.1  augustss 	u_int32_t ssr;
    398      1.1  augustss 
    399      1.1  augustss 	/* disable any DMA */
    400      1.1  augustss 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
    401      1.1  augustss 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_T;
    402      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    403      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR, -1);
    404      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR, -1);
    405      1.1  augustss 
    406      1.1  augustss 	if (d->active) {
    407      1.1  augustss 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
    408      1.1  augustss 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
    409      1.1  augustss 		d->active = 0;
    410      1.1  augustss 	}
    411      1.1  augustss 
    412      1.1  augustss 	return 0;
    413      1.1  augustss }
    414      1.1  augustss 
    415      1.1  augustss 
    416      1.1  augustss int
    417      1.1  augustss bba_halt_input(addr)
    418      1.1  augustss 	void *addr;
    419      1.1  augustss {
    420      1.1  augustss 	struct bba_softc *sc = addr;
    421      1.1  augustss 	struct bba_dma_state *d = &sc->sc_rx_dma_state;
    422      1.1  augustss 	u_int32_t ssr;
    423      1.1  augustss 
    424      1.1  augustss 	/* disable any DMA */
    425      1.1  augustss 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
    426      1.1  augustss 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_R;
    427      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    428      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR, -1);
    429      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR, -1);
    430      1.1  augustss 
    431      1.1  augustss 	if (d->active) {
    432      1.1  augustss 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
    433      1.1  augustss 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
    434      1.1  augustss 		d->active = 0;
    435      1.1  augustss 	}
    436      1.1  augustss 
    437      1.1  augustss 	return 0;
    438      1.1  augustss }
    439      1.1  augustss 
    440      1.1  augustss 
    441      1.1  augustss int
    442      1.1  augustss bba_getdev(addr, retp)
    443      1.1  augustss 	void *addr;
    444      1.1  augustss 	struct audio_device *retp;
    445      1.1  augustss {
    446      1.1  augustss 	*retp = bba_device;
    447      1.1  augustss 	return 0;
    448      1.1  augustss }
    449      1.1  augustss 
    450      1.1  augustss 
    451      1.1  augustss int
    452      1.1  augustss bba_trigger_output(addr, start, end, blksize, intr, arg, param)
    453      1.1  augustss 	void *addr;
    454      1.1  augustss 	void *start, *end;
    455      1.1  augustss 	int blksize;
    456      1.1  augustss 	void (*intr) __P((void *));
    457      1.1  augustss 	void *arg;
    458      1.1  augustss 	struct audio_params *param;
    459      1.1  augustss {
    460      1.1  augustss 	struct bba_softc *sc = addr;
    461      1.1  augustss 	struct bba_dma_state *d = &sc->sc_tx_dma_state;
    462      1.1  augustss 	u_int32_t ssr;
    463      1.1  augustss         tc_addr_t phys, nphys;
    464      1.1  augustss 	int state = 0;
    465      1.1  augustss 
    466      1.1  augustss 	DPRINTF(("bba_trigger_output: sc=%p start=%p end=%p blksize=%d intr=%p(%p)\n",
    467      1.6  gmcgarry 	    addr, start, end, blksize, intr, arg));
    468      1.6  gmcgarry 
    469      1.6  gmcgarry 	/* disable any DMA */
    470      1.6  gmcgarry 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
    471      1.6  gmcgarry 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_T;
    472      1.6  gmcgarry 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    473      1.1  augustss 
    474      1.1  augustss 	if (bus_dmamap_create(sc->sc_dmat, (char *)end - (char *)start,
    475      1.6  gmcgarry 	    BBA_MAX_DMA_SEGMENTS, PAGE_SIZE, BBA_DMABUF_BOUNDARY,
    476      1.6  gmcgarry 	    BUS_DMA_NOWAIT, &d->dmam)) {
    477      1.1  augustss 		printf("bba_trigger_output: can't create DMA map\n");
    478      1.1  augustss 		goto bad;
    479      1.1  augustss 	}
    480      1.1  augustss 	state |= 1;
    481      1.1  augustss 
    482      1.1  augustss 	if (bus_dmamap_load(sc->sc_dmat, d->dmam, start,
    483      1.6  gmcgarry 	    (char *)end - (char *)start, NULL, BUS_DMA_NOWAIT)) {
    484      1.6  gmcgarry 	    printf("bba_trigger_output: can't load DMA map\n");
    485      1.1  augustss 		goto bad;
    486      1.1  augustss 	}
    487      1.1  augustss 	state |= 2;
    488      1.1  augustss 
    489      1.1  augustss 	d->intr = intr;
    490      1.1  augustss 	d->intr_arg = arg;
    491      1.1  augustss 	d->curseg = 1;
    492      1.1  augustss 
    493      1.1  augustss 	/* get physical address of buffer start */
    494      1.2  gmcgarry 	phys = (tc_addr_t)d->dmam->dm_segs[0].ds_addr;
    495      1.2  gmcgarry 	nphys = (tc_addr_t)d->dmam->dm_segs[1].ds_addr;
    496      1.1  augustss 
    497      1.1  augustss 	/* setup DMA pointer */
    498      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR,
    499      1.6  gmcgarry 	    IOASIC_DMA_ADDR(phys));
    500      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR,
    501      1.6  gmcgarry 	    IOASIC_DMA_ADDR(nphys));
    502      1.1  augustss 
    503      1.1  augustss 	/* kick off DMA */
    504      1.1  augustss 	ssr |= IOASIC_CSR_DMAEN_ISDN_T;
    505      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    506      1.1  augustss 
    507      1.1  augustss 	d->active = 1;
    508      1.1  augustss 
    509      1.1  augustss 	return 0;
    510      1.1  augustss 
    511      1.1  augustss bad:
    512      1.1  augustss 	if (state & 2)
    513      1.1  augustss 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
    514      1.1  augustss 	if (state & 1)
    515      1.1  augustss 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
    516      1.1  augustss 	return 1;
    517      1.1  augustss }
    518      1.1  augustss 
    519      1.1  augustss 
    520      1.1  augustss int
    521      1.1  augustss bba_trigger_input(addr, start, end, blksize, intr, arg, param)
    522      1.1  augustss 	void *addr;
    523      1.1  augustss 	void *start, *end;
    524      1.1  augustss 	int blksize;
    525      1.1  augustss 	void (*intr) __P((void *));
    526      1.1  augustss 	void *arg;
    527      1.1  augustss 	struct audio_params *param;
    528      1.1  augustss {
    529      1.1  augustss 	struct bba_softc *sc = (struct bba_softc *)addr;
    530      1.1  augustss 	struct bba_dma_state *d = &sc->sc_rx_dma_state;
    531      1.1  augustss         tc_addr_t phys, nphys;
    532      1.1  augustss 	u_int32_t ssr;
    533      1.1  augustss 	int state = 0;
    534      1.1  augustss 
    535      1.1  augustss 	DPRINTF(("bba_trigger_input: sc=%p start=%p end=%p blksize=%d intr=%p(%p)\n",
    536      1.6  gmcgarry 	    addr, start, end, blksize, intr, arg));
    537      1.6  gmcgarry 
    538      1.6  gmcgarry 	/* disable any DMA */
    539      1.6  gmcgarry 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
    540      1.6  gmcgarry 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_R;
    541      1.6  gmcgarry 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    542      1.1  augustss 
    543      1.1  augustss 	if (bus_dmamap_create(sc->sc_dmat, (char *)end - (char *)start,
    544      1.6  gmcgarry 	    BBA_MAX_DMA_SEGMENTS, PAGE_SIZE, BBA_DMABUF_BOUNDARY,
    545      1.6  gmcgarry 	    BUS_DMA_NOWAIT, &d->dmam)) {
    546      1.1  augustss 		printf("bba_trigger_input: can't create DMA map\n");
    547      1.1  augustss 		goto bad;
    548      1.1  augustss 	}
    549      1.1  augustss 	state |= 1;
    550      1.1  augustss 
    551      1.1  augustss 	if (bus_dmamap_load(sc->sc_dmat, d->dmam, start,
    552      1.6  gmcgarry 	    (char *)end - (char *)start, NULL, BUS_DMA_NOWAIT)) {
    553      1.1  augustss 		printf("bba_trigger_input: can't load DMA map\n");
    554      1.1  augustss 		goto bad;
    555      1.1  augustss 	}
    556      1.1  augustss 	state |= 2;
    557      1.1  augustss 
    558      1.1  augustss 	d->intr = intr;
    559      1.1  augustss 	d->intr_arg = arg;
    560      1.1  augustss 	d->curseg = 1;
    561      1.1  augustss 
    562      1.1  augustss 	/* get physical address of buffer start */
    563      1.2  gmcgarry 	phys = (tc_addr_t)d->dmam->dm_segs[0].ds_addr;
    564      1.2  gmcgarry 	nphys = (tc_addr_t)d->dmam->dm_segs[1].ds_addr;
    565      1.1  augustss 
    566      1.1  augustss 	/* setup DMA pointer */
    567      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR,
    568      1.6  gmcgarry 	    IOASIC_DMA_ADDR(phys));
    569      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR,
    570      1.6  gmcgarry 	    IOASIC_DMA_ADDR(nphys));
    571      1.1  augustss 
    572      1.1  augustss 	/* kick off DMA */
    573      1.1  augustss 	ssr |= IOASIC_CSR_DMAEN_ISDN_R;
    574      1.1  augustss 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    575      1.1  augustss 
    576      1.1  augustss 	d->active = 1;
    577      1.1  augustss 
    578      1.1  augustss 	return 0;
    579      1.1  augustss 
    580      1.1  augustss bad:
    581      1.1  augustss 	if (state & 2)
    582      1.1  augustss 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
    583      1.1  augustss 	if (state & 1)
    584      1.1  augustss 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
    585      1.1  augustss 	return 1;
    586      1.1  augustss }
    587      1.1  augustss 
    588      1.1  augustss int
    589      1.1  augustss bba_intr(addr)
    590      1.1  augustss 	void *addr;
    591      1.1  augustss {
    592      1.1  augustss 	struct bba_softc *sc = addr;
    593      1.1  augustss 	struct bba_dma_state *d;
    594      1.1  augustss 	tc_addr_t nphys;
    595      1.1  augustss 	int s, mask;
    596      1.1  augustss 
    597      1.1  augustss 	s = splaudio();
    598      1.1  augustss 
    599      1.1  augustss 	mask = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_INTR);
    600      1.1  augustss 
    601      1.1  augustss 	if (mask & IOASIC_INTR_ISDN_TXLOAD) {
    602      1.1  augustss 		d = &sc->sc_tx_dma_state;
    603      1.1  augustss 		d->curseg = (d->curseg+1) % d->dmam->dm_nsegs;
    604      1.1  augustss 		nphys = (tc_addr_t)d->dmam->dm_segs[d->curseg].ds_addr;
    605      1.1  augustss 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    606      1.6  gmcgarry 		    IOASIC_ISDN_X_NEXTPTR, IOASIC_DMA_ADDR(nphys));
    607      1.1  augustss 		if (d->intr != NULL)
    608      1.1  augustss 			(*d->intr)(d->intr_arg);
    609      1.1  augustss 	}
    610      1.1  augustss 	if (mask & IOASIC_INTR_ISDN_RXLOAD) {
    611      1.1  augustss 		d = &sc->sc_rx_dma_state;
    612      1.1  augustss 		d->curseg = (d->curseg+1) % d->dmam->dm_nsegs;
    613      1.1  augustss 		nphys = (tc_addr_t)d->dmam->dm_segs[d->curseg].ds_addr;
    614      1.1  augustss 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    615      1.6  gmcgarry 		    IOASIC_ISDN_R_NEXTPTR, IOASIC_DMA_ADDR(nphys));
    616      1.1  augustss 		if (d->intr != NULL)
    617      1.1  augustss 			(*d->intr)(d->intr_arg);
    618      1.1  augustss 	}
    619      1.1  augustss 
    620      1.1  augustss 	splx(s);
    621      1.1  augustss 
    622      1.1  augustss 	return 0;
    623      1.6  gmcgarry }
    624      1.6  gmcgarry 
    625      1.6  gmcgarry int
    626      1.6  gmcgarry bba_get_props(addr)
    627      1.6  gmcgarry         void *addr;
    628      1.6  gmcgarry {
    629      1.6  gmcgarry 	return (AUDIO_PROP_MMAP | am7930_get_props(addr));
    630      1.6  gmcgarry }
    631      1.6  gmcgarry 
    632  1.6.2.1    simonb paddr_t
    633      1.6  gmcgarry bba_mappage(addr, mem, offset, prot)
    634      1.6  gmcgarry 	void *addr;
    635      1.6  gmcgarry 	void *mem;
    636  1.6.2.1    simonb 	off_t offset;
    637      1.6  gmcgarry 	int prot;
    638      1.6  gmcgarry {
    639      1.6  gmcgarry 	struct bba_softc *sc = addr;
    640      1.6  gmcgarry         struct bba_mem **mp;
    641      1.6  gmcgarry 	bus_dma_segment_t seg;
    642      1.6  gmcgarry         caddr_t kva = (caddr_t)mem;
    643      1.6  gmcgarry 
    644      1.6  gmcgarry 	for (mp = &sc->sc_mem_head; *mp && (*mp)->kva != kva;
    645      1.6  gmcgarry 	    mp = &(*mp)->next)
    646      1.6  gmcgarry 		/* nothing */ ;
    647      1.6  gmcgarry 	if (*mp == NULL || offset < 0) {
    648      1.6  gmcgarry 		return -1;
    649      1.6  gmcgarry 	}
    650      1.6  gmcgarry 
    651      1.6  gmcgarry         seg.ds_addr = (*mp)->addr;
    652      1.6  gmcgarry         seg.ds_len = (*mp)->size;
    653      1.6  gmcgarry 
    654      1.6  gmcgarry         return bus_dmamem_mmap(sc->sc_dmat, &seg, 1, offset,
    655      1.6  gmcgarry 	    prot, BUS_DMA_WAITOK);
    656      1.1  augustss }
    657      1.1  augustss 
    658      1.1  augustss 
    659      1.1  augustss void
    660      1.1  augustss bba_input_conv(v, p, cc)
    661      1.1  augustss 	void *v;
    662      1.1  augustss 	u_int8_t *p;
    663      1.1  augustss 	int cc;
    664      1.1  augustss {
    665      1.1  augustss 	u_int8_t *q = p;
    666      1.1  augustss 
    667      1.1  augustss 	DPRINTF(("bba_input_conv(): v=%p p=%p cc=%d\n", v, p, cc));
    668      1.1  augustss 
    669      1.1  augustss 	/*
    670      1.1  augustss 	 * p points start of buffer
    671      1.1  augustss 	 * cc is the number of bytes in the destination buffer
    672      1.1  augustss 	 */
    673      1.1  augustss 
    674      1.1  augustss 	while (--cc >= 0) {
    675      1.1  augustss 		*p = ((*(u_int32_t *)q)>>16)&0xff;
    676      1.1  augustss 		q += 4;
    677      1.1  augustss 		p++;
    678      1.1  augustss 	}
    679      1.1  augustss }
    680      1.1  augustss 
    681      1.1  augustss 
    682      1.1  augustss void
    683      1.1  augustss bba_output_conv(v, p, cc)
    684      1.1  augustss 	void *v;
    685      1.1  augustss 	u_int8_t *p;
    686      1.1  augustss 	int cc;
    687      1.1  augustss {
    688      1.1  augustss 	u_int8_t *q = p;
    689      1.1  augustss 
    690      1.1  augustss 	DPRINTF(("bba_output_conv(): v=%p p=%p cc=%d\n", v, p, cc));
    691      1.1  augustss 
    692      1.1  augustss 	/*
    693      1.1  augustss 	 * p points start of buffer
    694      1.1  augustss 	 * cc is the number of bytes in the source buffer
    695      1.1  augustss 	 */
    696      1.1  augustss 
    697      1.1  augustss 	p += cc;
    698      1.1  augustss 	q += cc * 4;
    699      1.1  augustss 	while (--cc >= 0) {
    700      1.1  augustss 		q -= 4;
    701      1.1  augustss 		p -= 1;
    702      1.1  augustss 		*(u_int32_t *)q = (*p<<16);
    703      1.1  augustss 	}
    704      1.1  augustss }
    705      1.1  augustss 
    706      1.1  augustss 
    707      1.1  augustss int
    708      1.1  augustss bba_round_blocksize(addr, blk)
    709      1.1  augustss 	void *addr;
    710      1.1  augustss 	int blk;
    711      1.1  augustss {
    712      1.1  augustss 	return (PAGE_SIZE);
    713      1.1  augustss }
    714      1.1  augustss 
    715      1.1  augustss 
    716      1.1  augustss /* indirect write */
    717      1.1  augustss void
    718      1.1  augustss bba_codec_iwrite(sc, reg, val)
    719      1.1  augustss 	struct am7930_softc *sc;
    720      1.1  augustss 	int reg;
    721      1.1  augustss 	u_int8_t val;
    722      1.1  augustss {
    723      1.1  augustss 	DPRINTF(("bba_codec_iwrite(): sc=%p, reg=%d, val=%d\n",sc,reg,val));
    724      1.1  augustss 
    725      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
    726      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_DR, val);
    727      1.1  augustss }
    728      1.1  augustss 
    729      1.1  augustss 
    730      1.1  augustss void
    731      1.1  augustss bba_codec_iwrite16(sc, reg, val)
    732      1.1  augustss 	struct am7930_softc *sc;
    733      1.1  augustss 	int reg;
    734      1.1  augustss 	u_int16_t val;
    735      1.1  augustss {
    736      1.1  augustss 	DPRINTF(("bba_codec_iwrite16(): sc=%p, reg=%d, val=%d\n",sc,reg,val));
    737      1.1  augustss 
    738      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
    739      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_DR, val);
    740      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_DR, val>>8);
    741      1.1  augustss }
    742      1.1  augustss 
    743      1.1  augustss 
    744      1.1  augustss u_int16_t
    745      1.1  augustss bba_codec_iread16(sc, reg)
    746      1.1  augustss 	struct am7930_softc *sc;
    747      1.1  augustss 	int reg;
    748      1.1  augustss {
    749      1.1  augustss 	u_int16_t val;
    750      1.1  augustss 	DPRINTF(("bba_codec_iread16(): sc=%p, reg=%d\n",sc,reg));
    751      1.1  augustss 
    752      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
    753      1.1  augustss 	val = bba_codec_dread(sc, AM7930_DREG_DR) << 8;
    754      1.1  augustss 	val |= bba_codec_dread(sc, AM7930_DREG_DR);
    755      1.1  augustss 
    756      1.1  augustss 	return val;
    757      1.1  augustss }
    758      1.1  augustss 
    759      1.1  augustss 
    760      1.1  augustss /* indirect read */
    761      1.1  augustss u_int8_t
    762      1.1  augustss bba_codec_iread(sc, reg)
    763      1.1  augustss 	struct am7930_softc *sc;
    764      1.1  augustss 	int reg;
    765      1.1  augustss {
    766      1.1  augustss 	u_int8_t val;
    767      1.1  augustss 
    768      1.1  augustss 	DPRINTF(("bba_codec_iread(): sc=%p, reg=%d\n",sc,reg));
    769      1.1  augustss 
    770      1.1  augustss 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
    771      1.1  augustss 	val = bba_codec_dread(sc, AM7930_DREG_DR);
    772      1.1  augustss 
    773      1.1  augustss 	DPRINTF(("read 0x%x (%d)\n", val, val));
    774      1.1  augustss 
    775      1.1  augustss 	return val;
    776      1.1  augustss }
    777      1.1  augustss 
    778      1.1  augustss 
    779      1.1  augustss #define TIMETOWASTE	50
    780      1.1  augustss 
    781      1.1  augustss /* direct write */
    782      1.1  augustss void
    783      1.1  augustss bba_codec_dwrite(asc, reg, val)
    784      1.1  augustss 	struct am7930_softc *asc;
    785      1.1  augustss 	int reg;
    786      1.1  augustss 	u_int8_t val;
    787      1.1  augustss {
    788      1.1  augustss 	struct bba_softc *sc = (struct bba_softc *)asc;
    789      1.1  augustss 	int i;
    790      1.1  augustss 
    791      1.1  augustss 	DPRINTF(("bba_codec_dwrite(): sc=%p, reg=%d, val=%d\n",sc,reg,val));
    792      1.1  augustss 
    793      1.5  gmcgarry 	bus_space_write_4(sc->sc_bst, sc->sc_codec_bsh,
    794      1.5  gmcgarry 		(reg<<BBA_REGISTER_SHIFT), val);
    795      1.1  augustss 
    796      1.1  augustss 	for (i=0; i<TIMETOWASTE; i++) {};
    797      1.1  augustss }
    798      1.1  augustss 
    799      1.1  augustss /* direct read */
    800      1.1  augustss u_int8_t
    801      1.1  augustss bba_codec_dread(asc, reg)
    802      1.1  augustss 	struct am7930_softc *asc;
    803      1.1  augustss 	int reg;
    804      1.1  augustss {
    805      1.1  augustss 	struct bba_softc *sc = (struct bba_softc *)asc;
    806      1.1  augustss 	u_int8_t val;
    807      1.1  augustss 	int i;
    808      1.1  augustss 
    809      1.1  augustss 	DPRINTF(("bba_codec_dread(): sc=%p, reg=%d\n",sc,reg));
    810      1.1  augustss 
    811      1.5  gmcgarry 	val = bus_space_read_1(sc->sc_bst, sc->sc_codec_bsh,
    812      1.5  gmcgarry 		(reg<<BBA_REGISTER_SHIFT));
    813      1.1  augustss 
    814      1.1  augustss 	for (i=0; i<TIMETOWASTE; i++) {};
    815      1.1  augustss 
    816      1.1  augustss 	return val;
    817      1.1  augustss }
    818