Home | History | Annotate | Line # | Download | only in tc
if_le_ioasic.c revision 1.17.2.2
      1  1.17.2.2   nathanw /*	$NetBSD: if_le_ioasic.c,v 1.17.2.2 2002/10/18 02:44:25 nathanw Exp $	*/
      2       1.1       cgd 
      3       1.1       cgd /*
      4       1.1       cgd  * Copyright (c) 1996 Carnegie-Mellon University.
      5       1.1       cgd  * All rights reserved.
      6       1.1       cgd  *
      7       1.1       cgd  * Author: Chris G. Demetriou
      8       1.1       cgd  *
      9       1.1       cgd  * Permission to use, copy, modify and distribute this software and
     10       1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     11       1.1       cgd  * notice and this permission notice appear in all copies of the
     12       1.1       cgd  * software, derivative works or modified versions, and any portions
     13       1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     14       1.1       cgd  *
     15       1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16       1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17       1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18       1.1       cgd  *
     19       1.1       cgd  * Carnegie Mellon requests users of this software to return to
     20       1.1       cgd  *
     21       1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22       1.1       cgd  *  School of Computer Science
     23       1.1       cgd  *  Carnegie Mellon University
     24       1.1       cgd  *  Pittsburgh PA 15213-3890
     25       1.1       cgd  *
     26       1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     27       1.1       cgd  * rights to redistribute these changes.
     28       1.1       cgd  */
     29       1.1       cgd 
     30       1.1       cgd /*
     31       1.1       cgd  * LANCE on DEC IOCTL ASIC.
     32       1.1       cgd  */
     33       1.9  jonathan 
     34  1.17.2.1   nathanw #include <sys/cdefs.h>
     35  1.17.2.1   nathanw __KERNEL_RCSID(0, "$NetBSD: if_le_ioasic.c,v 1.17.2.2 2002/10/18 02:44:25 nathanw Exp $");
     36      1.11  jonathan 
     37      1.11  jonathan #include "opt_inet.h"
     38       1.1       cgd 
     39       1.1       cgd #include <sys/param.h>
     40       1.1       cgd #include <sys/systm.h>
     41       1.1       cgd #include <sys/mbuf.h>
     42       1.1       cgd #include <sys/syslog.h>
     43       1.1       cgd #include <sys/socket.h>
     44       1.1       cgd #include <sys/device.h>
     45       1.1       cgd 
     46       1.1       cgd #include <net/if.h>
     47       1.5       cgd #include <net/if_ether.h>
     48       1.6   thorpej #include <net/if_media.h>
     49       1.1       cgd 
     50       1.1       cgd #ifdef INET
     51       1.1       cgd #include <netinet/in.h>
     52       1.4        is #include <netinet/if_inarp.h>
     53       1.1       cgd #endif
     54       1.1       cgd 
     55      1.12  drochner #include <dev/ic/lancereg.h>
     56      1.12  drochner #include <dev/ic/lancevar.h>
     57       1.1       cgd #include <dev/ic/am7990reg.h>
     58       1.1       cgd #include <dev/ic/am7990var.h>
     59       1.1       cgd 
     60       1.2   thorpej #include <dev/tc/if_levar.h>
     61       1.1       cgd #include <dev/tc/tcvar.h>
     62      1.13  nisimura #include <dev/tc/ioasicreg.h>
     63       1.1       cgd #include <dev/tc/ioasicvar.h>
     64       1.1       cgd 
     65      1.16  nisimura struct le_ioasic_softc {
     66      1.16  nisimura 	struct	am7990_softc sc_am7990;	/* glue to MI code */
     67      1.16  nisimura 	struct	lereg1 *sc_r1;		/* LANCE registers */
     68      1.16  nisimura 	/* XXX must match with le_softc of if_levar.h XXX */
     69      1.12  drochner 
     70      1.16  nisimura 	bus_dma_tag_t sc_dmat;		/* bus dma tag */
     71      1.16  nisimura 	bus_dmamap_t sc_dmamap;		/* bus dmamap */
     72      1.16  nisimura };
     73      1.13  nisimura 
     74      1.13  nisimura static int  le_ioasic_match __P((struct device *, struct cfdata *, void *));
     75      1.13  nisimura static void le_ioasic_attach __P((struct device *, struct device *, void *));
     76      1.13  nisimura 
     77  1.17.2.2   nathanw CFATTACH_DECL(le_ioasic, sizeof(struct le_softc),
     78  1.17.2.2   nathanw     le_ioasic_match, le_ioasic_attach, NULL, NULL);
     79      1.13  nisimura 
     80      1.16  nisimura static void le_ioasic_copytobuf_gap2 __P((struct lance_softc *, void *,
     81       1.2   thorpej 	    int, int));
     82      1.16  nisimura static void le_ioasic_copyfrombuf_gap2 __P((struct lance_softc *, void *,
     83       1.2   thorpej 	    int, int));
     84      1.16  nisimura static void le_ioasic_copytobuf_gap16 __P((struct lance_softc *, void *,
     85       1.2   thorpej 	    int, int));
     86      1.16  nisimura static void le_ioasic_copyfrombuf_gap16 __P((struct lance_softc *, void *,
     87       1.2   thorpej 	    int, int));
     88      1.16  nisimura static void le_ioasic_zerobuf_gap16 __P((struct lance_softc *, int, int));
     89       1.2   thorpej 
     90      1.16  nisimura static int
     91       1.1       cgd le_ioasic_match(parent, match, aux)
     92       1.1       cgd 	struct device *parent;
     93       1.3       cgd 	struct cfdata *match;
     94       1.3       cgd 	void *aux;
     95       1.1       cgd {
     96       1.1       cgd 	struct ioasicdev_attach_args *d = aux;
     97       1.1       cgd 
     98      1.16  nisimura 	if (strncmp("PMAD-BA ", d->iada_modname, TC_ROM_LLEN) != 0)
     99      1.16  nisimura 		return 0;
    100       1.1       cgd 
    101      1.16  nisimura 	return 1;
    102       1.1       cgd }
    103       1.1       cgd 
    104      1.16  nisimura /* IOASIC LANCE DMA needs 128KB boundary aligned 128KB chunk */
    105      1.16  nisimura #define	LE_IOASIC_MEMSIZE	(128*1024)
    106      1.16  nisimura #define	LE_IOASIC_MEMALIGN	(128*1024)
    107      1.16  nisimura 
    108      1.16  nisimura static void
    109       1.1       cgd le_ioasic_attach(parent, self, aux)
    110       1.1       cgd 	struct device *parent, *self;
    111       1.1       cgd 	void *aux;
    112       1.1       cgd {
    113      1.16  nisimura 	struct le_ioasic_softc *sc = (void *)self;
    114       1.1       cgd 	struct ioasicdev_attach_args *d = aux;
    115      1.16  nisimura 	struct lance_softc *le = &sc->sc_am7990.lsc;
    116      1.16  nisimura 	bus_space_tag_t ioasic_bst;
    117      1.16  nisimura 	bus_space_handle_t ioasic_bsh;
    118      1.16  nisimura 	bus_dma_tag_t dmat;
    119      1.16  nisimura 	bus_dma_segment_t seg;
    120      1.16  nisimura 	tc_addr_t tca;
    121      1.16  nisimura 	u_int32_t ssr;
    122      1.16  nisimura 	int rseg;
    123      1.16  nisimura 	caddr_t le_iomem;
    124       1.1       cgd 
    125      1.16  nisimura 	ioasic_bst = ((struct ioasic_softc *)parent)->sc_bst;
    126      1.16  nisimura 	ioasic_bsh = ((struct ioasic_softc *)parent)->sc_bsh;
    127      1.16  nisimura 	dmat = sc->sc_dmat = ((struct ioasic_softc *)parent)->sc_dmat;
    128      1.16  nisimura 	/*
    129      1.16  nisimura 	 * Allocate a DMA area for the chip.
    130      1.16  nisimura 	 */
    131      1.16  nisimura 	if (bus_dmamem_alloc(dmat, LE_IOASIC_MEMSIZE, LE_IOASIC_MEMALIGN,
    132      1.16  nisimura 	    0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
    133      1.16  nisimura 		printf("can't allocate DMA area for LANCE\n");
    134      1.16  nisimura 		return;
    135      1.16  nisimura 	}
    136      1.16  nisimura 	if (bus_dmamem_map(dmat, &seg, rseg, LE_IOASIC_MEMSIZE,
    137      1.16  nisimura 	    &le_iomem, BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) {
    138      1.16  nisimura 		printf("can't map DMA area for LANCE\n");
    139      1.16  nisimura 		bus_dmamem_free(dmat, &seg, rseg);
    140      1.13  nisimura 		return;
    141      1.13  nisimura 	}
    142      1.16  nisimura 	/*
    143      1.16  nisimura 	 * Create and load the DMA map for the DMA area.
    144      1.16  nisimura 	 */
    145      1.16  nisimura 	if (bus_dmamap_create(dmat, LE_IOASIC_MEMSIZE, 1,
    146      1.16  nisimura 	    LE_IOASIC_MEMSIZE, 0, BUS_DMA_NOWAIT, &sc->sc_dmamap)) {
    147      1.16  nisimura 		printf("can't create DMA map\n");
    148      1.16  nisimura 		goto bad;
    149      1.16  nisimura 	}
    150      1.16  nisimura 	if (bus_dmamap_load(dmat, sc->sc_dmamap,
    151      1.16  nisimura 	    le_iomem, LE_IOASIC_MEMSIZE, NULL, BUS_DMA_NOWAIT)) {
    152      1.16  nisimura 		printf("can't load DMA map\n");
    153      1.16  nisimura 		goto bad;
    154      1.16  nisimura 	}
    155      1.16  nisimura 	/*
    156      1.16  nisimura 	 * Bind 128KB buffer with IOASIC DMA.
    157      1.16  nisimura 	 */
    158      1.17   thorpej 	tca = IOASIC_DMA_ADDR(sc->sc_dmamap->dm_segs[0].ds_addr);
    159      1.16  nisimura 	bus_space_write_4(ioasic_bst, ioasic_bsh, IOASIC_LANCE_DMAPTR, tca);
    160      1.16  nisimura 	ssr = bus_space_read_4(ioasic_bst, ioasic_bsh, IOASIC_CSR);
    161      1.16  nisimura 	ssr |= IOASIC_CSR_DMAEN_LANCE;
    162      1.16  nisimura 	bus_space_write_4(ioasic_bst, ioasic_bsh, IOASIC_CSR, ssr);
    163      1.13  nisimura 
    164      1.16  nisimura 	sc->sc_r1 = (struct lereg1 *)
    165       1.1       cgd 		TC_DENSE_TO_SPARSE(TC_PHYS_TO_UNCACHED(d->iada_addr));
    166      1.16  nisimura 	le->sc_mem = (void *)TC_PHYS_TO_UNCACHED(le_iomem);
    167      1.16  nisimura 	le->sc_copytodesc = le_ioasic_copytobuf_gap2;
    168      1.16  nisimura 	le->sc_copyfromdesc = le_ioasic_copyfrombuf_gap2;
    169      1.16  nisimura 	le->sc_copytobuf = le_ioasic_copytobuf_gap16;
    170      1.16  nisimura 	le->sc_copyfrombuf = le_ioasic_copyfrombuf_gap16;
    171      1.16  nisimura 	le->sc_zerobuf = le_ioasic_zerobuf_gap16;
    172      1.16  nisimura 
    173      1.16  nisimura 	dec_le_common_attach(&sc->sc_am7990,
    174      1.16  nisimura 	    (u_char *)((struct ioasic_softc *)parent)->sc_base
    175      1.16  nisimura 	        + IOASIC_SLOT_2_START);
    176       1.1       cgd 
    177       1.2   thorpej 	ioasic_intr_establish(parent, d->iada_cookie, TC_IPL_NET,
    178       1.2   thorpej 	    am7990_intr, sc);
    179      1.16  nisimura 	return;
    180      1.16  nisimura 
    181      1.16  nisimura  bad:
    182      1.16  nisimura 	bus_dmamem_unmap(dmat, le_iomem, LE_IOASIC_MEMSIZE);
    183      1.16  nisimura 	bus_dmamem_free(dmat, &seg, rseg);
    184       1.2   thorpej }
    185       1.2   thorpej 
    186       1.2   thorpej /*
    187       1.2   thorpej  * Special memory access functions needed by ioasic-attached LANCE
    188       1.2   thorpej  * chips.
    189       1.2   thorpej  */
    190       1.2   thorpej 
    191       1.2   thorpej /*
    192       1.2   thorpej  * gap2: two bytes of data followed by two bytes of pad.
    193       1.2   thorpej  *
    194       1.2   thorpej  * Buffers must be 4-byte aligned.  The code doesn't worry about
    195       1.2   thorpej  * doing an extra byte.
    196       1.2   thorpej  */
    197       1.2   thorpej 
    198       1.2   thorpej void
    199       1.2   thorpej le_ioasic_copytobuf_gap2(sc, fromv, boff, len)
    200      1.12  drochner 	struct lance_softc *sc;
    201       1.2   thorpej 	void *fromv;
    202       1.2   thorpej 	int boff;
    203      1.15  augustss 	int len;
    204       1.2   thorpej {
    205       1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    206      1.15  augustss 	caddr_t from = fromv;
    207      1.15  augustss 	volatile u_int16_t *bptr;
    208       1.2   thorpej 
    209       1.2   thorpej 	if (boff & 0x1) {
    210       1.2   thorpej 		/* handle unaligned first byte */
    211       1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + (boff - 1);
    212       1.2   thorpej 		*bptr = (*from++ << 8) | (*bptr & 0xff);
    213       1.2   thorpej 		bptr += 2;
    214       1.2   thorpej 		len--;
    215       1.2   thorpej 	} else
    216       1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + boff;
    217       1.2   thorpej 	while (len > 1) {
    218       1.2   thorpej 		*bptr = (from[1] << 8) | (from[0] & 0xff);
    219       1.2   thorpej 		bptr += 2;
    220       1.2   thorpej 		from += 2;
    221       1.2   thorpej 		len -= 2;
    222       1.2   thorpej 	}
    223       1.2   thorpej 	if (len == 1)
    224       1.2   thorpej 		*bptr = (u_int16_t)*from;
    225       1.2   thorpej }
    226       1.2   thorpej 
    227       1.2   thorpej void
    228       1.2   thorpej le_ioasic_copyfrombuf_gap2(sc, tov, boff, len)
    229      1.12  drochner 	struct lance_softc *sc;
    230       1.2   thorpej 	void *tov;
    231       1.2   thorpej 	int boff, len;
    232       1.2   thorpej {
    233       1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    234      1.15  augustss 	caddr_t to = tov;
    235      1.15  augustss 	volatile u_int16_t *bptr;
    236      1.15  augustss 	u_int16_t tmp;
    237       1.2   thorpej 
    238       1.2   thorpej 	if (boff & 0x1) {
    239       1.2   thorpej 		/* handle unaligned first byte */
    240       1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + (boff - 1);
    241       1.2   thorpej 		*to++ = (*bptr >> 8) & 0xff;
    242       1.2   thorpej 		bptr += 2;
    243       1.2   thorpej 		len--;
    244       1.2   thorpej 	} else
    245       1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + boff;
    246       1.2   thorpej 	while (len > 1) {
    247       1.2   thorpej 		tmp = *bptr;
    248       1.2   thorpej 		*to++ = tmp & 0xff;
    249       1.2   thorpej 		*to++ = (tmp >> 8) & 0xff;
    250       1.2   thorpej 		bptr += 2;
    251       1.2   thorpej 		len -= 2;
    252       1.2   thorpej 	}
    253       1.2   thorpej 	if (len == 1)
    254       1.2   thorpej 		*to = *bptr & 0xff;
    255       1.2   thorpej }
    256       1.2   thorpej 
    257       1.2   thorpej /*
    258       1.2   thorpej  * gap16: 16 bytes of data followed by 16 bytes of pad.
    259       1.2   thorpej  *
    260       1.2   thorpej  * Buffers must be 32-byte aligned.
    261       1.2   thorpej  */
    262       1.2   thorpej 
    263       1.2   thorpej void
    264       1.2   thorpej le_ioasic_copytobuf_gap16(sc, fromv, boff, len)
    265      1.12  drochner 	struct lance_softc *sc;
    266       1.2   thorpej 	void *fromv;
    267       1.2   thorpej 	int boff;
    268      1.15  augustss 	int len;
    269       1.2   thorpej {
    270       1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    271      1.15  augustss 	caddr_t from = fromv;
    272      1.15  augustss 	caddr_t bptr;
    273       1.2   thorpej 
    274       1.2   thorpej 	bptr = buf + ((boff << 1) & ~0x1f);
    275       1.2   thorpej 	boff &= 0xf;
    276       1.8  jonathan 
    277       1.8  jonathan 	/*
    278       1.8  jonathan 	 * Dispose of boff so destination of subsequent copies is
    279       1.8  jonathan 	 * 16-byte aligned.
    280       1.8  jonathan 	 */
    281       1.8  jonathan 	if (boff) {
    282      1.15  augustss 		int xfer;
    283       1.8  jonathan 		xfer = min(len, 16 - boff);
    284       1.2   thorpej 		bcopy(from, bptr + boff, xfer);
    285       1.2   thorpej 		from += xfer;
    286       1.2   thorpej 		bptr += 32;
    287       1.2   thorpej 		len -= xfer;
    288       1.2   thorpej 	}
    289       1.8  jonathan 
    290       1.8  jonathan 	/* Destination of  copies is now 16-byte aligned. */
    291       1.8  jonathan 	if (len >= 16)
    292       1.8  jonathan 		switch ((u_long)from & (sizeof(u_int32_t) -1)) {
    293       1.8  jonathan 		case 2:
    294       1.8  jonathan 			/*  Ethernet headers make this the dominant case. */
    295       1.8  jonathan 		do {
    296      1.15  augustss 			u_int32_t *dst = (u_int32_t*)bptr;
    297      1.15  augustss 			u_int16_t t0;
    298      1.15  augustss 			u_int32_t t1,  t2, t3, t4;
    299       1.8  jonathan 
    300       1.8  jonathan 			/* read from odd-16-bit-aligned, cached src */
    301       1.8  jonathan 			t0 = *(u_int16_t*)from;
    302       1.8  jonathan 			t1 = *(u_int32_t*)(from+2);
    303       1.8  jonathan 			t2 = *(u_int32_t*)(from+6);
    304       1.8  jonathan 			t3 = *(u_int32_t*)(from+10);
    305       1.8  jonathan 			t4 = *(u_int16_t*)(from+14);
    306       1.8  jonathan 
    307       1.8  jonathan 			/* DMA buffer is uncached on mips */
    308       1.8  jonathan 			dst[0] =         t0 |  (t1 << 16);
    309       1.8  jonathan 			dst[1] = (t1 >> 16) |  (t2 << 16);
    310       1.8  jonathan 			dst[2] = (t2 >> 16) |  (t3 << 16);
    311       1.8  jonathan 			dst[3] = (t3 >> 16) |  (t4 << 16);
    312       1.8  jonathan 
    313       1.8  jonathan 			from += 16;
    314       1.8  jonathan 			bptr += 32;
    315       1.8  jonathan 			len -= 16;
    316       1.8  jonathan 		} while (len >= 16);
    317       1.8  jonathan 		break;
    318       1.8  jonathan 
    319       1.8  jonathan 		case 0:
    320       1.8  jonathan 		do {
    321      1.15  augustss 			u_int32_t *src = (u_int32_t*)from;
    322      1.15  augustss 			u_int32_t *dst = (u_int32_t*)bptr;
    323      1.15  augustss 			u_int32_t t0, t1, t2, t3;
    324       1.8  jonathan 
    325       1.8  jonathan 			t0 = src[0]; t1 = src[1]; t2 = src[2]; t3 = src[3];
    326       1.8  jonathan 			dst[0] = t0; dst[1] = t1; dst[2] = t2; dst[3] = t3;
    327       1.8  jonathan 
    328       1.8  jonathan 			from += 16;
    329       1.8  jonathan 			bptr += 32;
    330       1.8  jonathan 			len -= 16;
    331       1.8  jonathan 		} while (len >= 16);
    332       1.8  jonathan 		break;
    333       1.8  jonathan 
    334       1.8  jonathan 		default:
    335       1.8  jonathan 		/* Does odd-aligned case ever happen? */
    336       1.8  jonathan 		do {
    337       1.8  jonathan 			bcopy(from, bptr, 16);
    338       1.8  jonathan 			from += 16;
    339       1.8  jonathan 			bptr += 32;
    340       1.8  jonathan 			len -= 16;
    341       1.8  jonathan 		} while (len >= 16);
    342       1.8  jonathan 		break;
    343       1.8  jonathan 	}
    344       1.8  jonathan 	if (len)
    345       1.8  jonathan 		bcopy(from, bptr, len);
    346       1.2   thorpej }
    347       1.2   thorpej 
    348       1.2   thorpej void
    349       1.2   thorpej le_ioasic_copyfrombuf_gap16(sc, tov, boff, len)
    350      1.12  drochner 	struct lance_softc *sc;
    351       1.2   thorpej 	void *tov;
    352       1.2   thorpej 	int boff, len;
    353       1.2   thorpej {
    354       1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    355      1.15  augustss 	caddr_t to = tov;
    356      1.15  augustss 	caddr_t bptr;
    357       1.2   thorpej 
    358       1.2   thorpej 	bptr = buf + ((boff << 1) & ~0x1f);
    359       1.2   thorpej 	boff &= 0xf;
    360       1.8  jonathan 
    361       1.8  jonathan 	/* Dispose of boff. source of copy is subsequently 16-byte aligned. */
    362       1.8  jonathan 	if (boff) {
    363      1.15  augustss 		int xfer;
    364       1.8  jonathan 		xfer = min(len, 16 - boff);
    365       1.8  jonathan 		bcopy(bptr+boff, to, xfer);
    366       1.2   thorpej 		to += xfer;
    367       1.2   thorpej 		bptr += 32;
    368       1.2   thorpej 		len -= xfer;
    369       1.2   thorpej 	}
    370       1.8  jonathan 	if (len >= 16)
    371       1.8  jonathan 	switch ((u_long)to & (sizeof(u_int32_t) -1)) {
    372       1.8  jonathan 	case 2:
    373       1.8  jonathan 		/*
    374       1.8  jonathan 		 * to is aligned to an odd 16-bit boundary.  Ethernet headers
    375       1.8  jonathan 		 * make this the dominant case (98% or more).
    376       1.8  jonathan 		 */
    377       1.8  jonathan 		do {
    378      1.15  augustss 			u_int32_t *src = (u_int32_t*)bptr;
    379      1.15  augustss 			u_int32_t t0, t1, t2, t3;
    380       1.8  jonathan 
    381       1.8  jonathan 			/* read from uncached aligned DMA buf */
    382       1.8  jonathan 			t0 = src[0]; t1 = src[1]; t2 = src[2]; t3 = src[3];
    383       1.8  jonathan 
    384       1.8  jonathan 			/* write to odd-16-bit-word aligned dst */
    385       1.8  jonathan 			*(u_int16_t *) (to+0)  = (u_short)  t0;
    386       1.8  jonathan 			*(u_int32_t *) (to+2)  = (t0 >> 16) |  (t1 << 16);
    387       1.8  jonathan 			*(u_int32_t *) (to+6)  = (t1 >> 16) |  (t2 << 16);
    388       1.8  jonathan 			*(u_int32_t *) (to+10) = (t2 >> 16) |  (t3 << 16);
    389       1.8  jonathan 			*(u_int16_t *) (to+14) = (t3 >> 16);
    390       1.8  jonathan 			bptr += 32;
    391       1.8  jonathan 			to += 16;
    392       1.8  jonathan 			len -= 16;
    393       1.8  jonathan 		} while (len > 16);
    394       1.8  jonathan 		break;
    395       1.8  jonathan 	case 0:
    396       1.8  jonathan 		/* 32-bit aligned aligned copy. Rare. */
    397       1.8  jonathan 		do {
    398      1.15  augustss 			u_int32_t *src = (u_int32_t*)bptr;
    399      1.15  augustss 			u_int32_t *dst = (u_int32_t*)to;
    400      1.15  augustss 			u_int32_t t0, t1, t2, t3;
    401       1.8  jonathan 
    402       1.8  jonathan 			t0 = src[0]; t1 = src[1]; t2 = src[2]; t3 = src[3];
    403       1.8  jonathan 			dst[0] = t0; dst[1] = t1; dst[2] = t2; dst[3] = t3;
    404       1.8  jonathan 			to += 16;
    405       1.8  jonathan 			bptr += 32;
    406       1.8  jonathan 			len -= 16;
    407       1.8  jonathan 		} while (len  > 16);
    408       1.8  jonathan 		break;
    409       1.8  jonathan 
    410       1.8  jonathan 	/* XXX Does odd-byte-aligned case ever happen? */
    411       1.8  jonathan 	default:
    412       1.8  jonathan 		do {
    413       1.8  jonathan 			bcopy(bptr, to, 16);
    414       1.8  jonathan 			to += 16;
    415       1.8  jonathan 			bptr += 32;
    416       1.8  jonathan 			len -= 16;
    417       1.8  jonathan 		} while (len  > 16);
    418       1.8  jonathan 		break;
    419       1.8  jonathan 	}
    420       1.8  jonathan 	if (len)
    421       1.8  jonathan 		bcopy(bptr, to, len);
    422       1.2   thorpej }
    423       1.2   thorpej 
    424       1.2   thorpej void
    425       1.2   thorpej le_ioasic_zerobuf_gap16(sc, boff, len)
    426      1.12  drochner 	struct lance_softc *sc;
    427       1.2   thorpej 	int boff, len;
    428       1.2   thorpej {
    429       1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    430      1.15  augustss 	caddr_t bptr;
    431      1.15  augustss 	int xfer;
    432       1.2   thorpej 
    433       1.2   thorpej 	bptr = buf + ((boff << 1) & ~0x1f);
    434       1.2   thorpej 	boff &= 0xf;
    435       1.2   thorpej 	xfer = min(len, 16 - boff);
    436       1.2   thorpej 	while (len > 0) {
    437       1.2   thorpej 		bzero(bptr + boff, xfer);
    438       1.2   thorpej 		bptr += 32;
    439       1.2   thorpej 		boff = 0;
    440       1.2   thorpej 		len -= xfer;
    441       1.2   thorpej 		xfer = min(len, 16);
    442       1.2   thorpej 	}
    443       1.1       cgd }
    444