Home | History | Annotate | Line # | Download | only in tc
if_le_ioasic.c revision 1.21.14.1
      1  1.21.14.1      kent /*	$NetBSD: if_le_ioasic.c,v 1.21.14.1 2005/04/29 11:29:17 kent Exp $	*/
      2        1.1       cgd 
      3        1.1       cgd /*
      4        1.1       cgd  * Copyright (c) 1996 Carnegie-Mellon University.
      5        1.1       cgd  * All rights reserved.
      6        1.1       cgd  *
      7        1.1       cgd  * Author: Chris G. Demetriou
      8        1.1       cgd  *
      9        1.1       cgd  * Permission to use, copy, modify and distribute this software and
     10        1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     11        1.1       cgd  * notice and this permission notice appear in all copies of the
     12        1.1       cgd  * software, derivative works or modified versions, and any portions
     13        1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     14        1.1       cgd  *
     15        1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16        1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17        1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18        1.1       cgd  *
     19        1.1       cgd  * Carnegie Mellon requests users of this software to return to
     20        1.1       cgd  *
     21        1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22        1.1       cgd  *  School of Computer Science
     23        1.1       cgd  *  Carnegie Mellon University
     24        1.1       cgd  *  Pittsburgh PA 15213-3890
     25        1.1       cgd  *
     26        1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     27        1.1       cgd  * rights to redistribute these changes.
     28        1.1       cgd  */
     29        1.1       cgd 
     30        1.1       cgd /*
     31        1.1       cgd  * LANCE on DEC IOCTL ASIC.
     32        1.1       cgd  */
     33        1.9  jonathan 
     34       1.18     lukem #include <sys/cdefs.h>
     35  1.21.14.1      kent __KERNEL_RCSID(0, "$NetBSD: if_le_ioasic.c,v 1.21.14.1 2005/04/29 11:29:17 kent Exp $");
     36       1.11  jonathan 
     37       1.11  jonathan #include "opt_inet.h"
     38        1.1       cgd 
     39        1.1       cgd #include <sys/param.h>
     40        1.1       cgd #include <sys/systm.h>
     41        1.1       cgd #include <sys/mbuf.h>
     42        1.1       cgd #include <sys/syslog.h>
     43        1.1       cgd #include <sys/socket.h>
     44        1.1       cgd #include <sys/device.h>
     45        1.1       cgd 
     46        1.1       cgd #include <net/if.h>
     47        1.5       cgd #include <net/if_ether.h>
     48        1.6   thorpej #include <net/if_media.h>
     49        1.1       cgd 
     50        1.1       cgd #ifdef INET
     51        1.1       cgd #include <netinet/in.h>
     52        1.4        is #include <netinet/if_inarp.h>
     53        1.1       cgd #endif
     54        1.1       cgd 
     55       1.12  drochner #include <dev/ic/lancereg.h>
     56       1.12  drochner #include <dev/ic/lancevar.h>
     57        1.1       cgd #include <dev/ic/am7990reg.h>
     58        1.1       cgd #include <dev/ic/am7990var.h>
     59        1.1       cgd 
     60        1.2   thorpej #include <dev/tc/if_levar.h>
     61        1.1       cgd #include <dev/tc/tcvar.h>
     62       1.13  nisimura #include <dev/tc/ioasicreg.h>
     63        1.1       cgd #include <dev/tc/ioasicvar.h>
     64        1.1       cgd 
     65       1.16  nisimura struct le_ioasic_softc {
     66       1.16  nisimura 	struct	am7990_softc sc_am7990;	/* glue to MI code */
     67       1.16  nisimura 	struct	lereg1 *sc_r1;		/* LANCE registers */
     68       1.16  nisimura 	/* XXX must match with le_softc of if_levar.h XXX */
     69       1.12  drochner 
     70       1.16  nisimura 	bus_dma_tag_t sc_dmat;		/* bus dma tag */
     71       1.16  nisimura 	bus_dmamap_t sc_dmamap;		/* bus dmamap */
     72       1.16  nisimura };
     73       1.13  nisimura 
     74  1.21.14.1      kent static int  le_ioasic_match(struct device *, struct cfdata *, void *);
     75  1.21.14.1      kent static void le_ioasic_attach(struct device *, struct device *, void *);
     76       1.13  nisimura 
     77       1.20   thorpej CFATTACH_DECL(le_ioasic, sizeof(struct le_softc),
     78       1.21   thorpej     le_ioasic_match, le_ioasic_attach, NULL, NULL);
     79       1.13  nisimura 
     80  1.21.14.1      kent static void le_ioasic_copytobuf_gap2(struct lance_softc *, void *, int, int);
     81  1.21.14.1      kent static void le_ioasic_copyfrombuf_gap2(struct lance_softc *, void *, int, int);
     82  1.21.14.1      kent static void le_ioasic_copytobuf_gap16(struct lance_softc *, void *, int, int);
     83  1.21.14.1      kent static void le_ioasic_copyfrombuf_gap16(struct lance_softc *, void *,
     84  1.21.14.1      kent 	    int, int);
     85  1.21.14.1      kent static void le_ioasic_zerobuf_gap16(struct lance_softc *, int, int);
     86        1.2   thorpej 
     87       1.16  nisimura static int
     88        1.1       cgd le_ioasic_match(parent, match, aux)
     89        1.1       cgd 	struct device *parent;
     90        1.3       cgd 	struct cfdata *match;
     91        1.3       cgd 	void *aux;
     92        1.1       cgd {
     93        1.1       cgd 	struct ioasicdev_attach_args *d = aux;
     94        1.1       cgd 
     95       1.16  nisimura 	if (strncmp("PMAD-BA ", d->iada_modname, TC_ROM_LLEN) != 0)
     96       1.16  nisimura 		return 0;
     97        1.1       cgd 
     98       1.16  nisimura 	return 1;
     99        1.1       cgd }
    100        1.1       cgd 
    101       1.16  nisimura /* IOASIC LANCE DMA needs 128KB boundary aligned 128KB chunk */
    102       1.16  nisimura #define	LE_IOASIC_MEMSIZE	(128*1024)
    103       1.16  nisimura #define	LE_IOASIC_MEMALIGN	(128*1024)
    104       1.16  nisimura 
    105       1.16  nisimura static void
    106        1.1       cgd le_ioasic_attach(parent, self, aux)
    107        1.1       cgd 	struct device *parent, *self;
    108        1.1       cgd 	void *aux;
    109        1.1       cgd {
    110       1.16  nisimura 	struct le_ioasic_softc *sc = (void *)self;
    111        1.1       cgd 	struct ioasicdev_attach_args *d = aux;
    112       1.16  nisimura 	struct lance_softc *le = &sc->sc_am7990.lsc;
    113       1.16  nisimura 	bus_space_tag_t ioasic_bst;
    114       1.16  nisimura 	bus_space_handle_t ioasic_bsh;
    115       1.16  nisimura 	bus_dma_tag_t dmat;
    116       1.16  nisimura 	bus_dma_segment_t seg;
    117       1.16  nisimura 	tc_addr_t tca;
    118       1.16  nisimura 	u_int32_t ssr;
    119       1.16  nisimura 	int rseg;
    120       1.16  nisimura 	caddr_t le_iomem;
    121        1.1       cgd 
    122       1.16  nisimura 	ioasic_bst = ((struct ioasic_softc *)parent)->sc_bst;
    123       1.16  nisimura 	ioasic_bsh = ((struct ioasic_softc *)parent)->sc_bsh;
    124       1.16  nisimura 	dmat = sc->sc_dmat = ((struct ioasic_softc *)parent)->sc_dmat;
    125       1.16  nisimura 	/*
    126       1.16  nisimura 	 * Allocate a DMA area for the chip.
    127       1.16  nisimura 	 */
    128       1.16  nisimura 	if (bus_dmamem_alloc(dmat, LE_IOASIC_MEMSIZE, LE_IOASIC_MEMALIGN,
    129       1.16  nisimura 	    0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
    130       1.16  nisimura 		printf("can't allocate DMA area for LANCE\n");
    131       1.16  nisimura 		return;
    132       1.16  nisimura 	}
    133       1.16  nisimura 	if (bus_dmamem_map(dmat, &seg, rseg, LE_IOASIC_MEMSIZE,
    134       1.16  nisimura 	    &le_iomem, BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) {
    135       1.16  nisimura 		printf("can't map DMA area for LANCE\n");
    136       1.16  nisimura 		bus_dmamem_free(dmat, &seg, rseg);
    137       1.13  nisimura 		return;
    138       1.13  nisimura 	}
    139       1.16  nisimura 	/*
    140       1.16  nisimura 	 * Create and load the DMA map for the DMA area.
    141       1.16  nisimura 	 */
    142       1.16  nisimura 	if (bus_dmamap_create(dmat, LE_IOASIC_MEMSIZE, 1,
    143       1.16  nisimura 	    LE_IOASIC_MEMSIZE, 0, BUS_DMA_NOWAIT, &sc->sc_dmamap)) {
    144       1.16  nisimura 		printf("can't create DMA map\n");
    145       1.16  nisimura 		goto bad;
    146       1.16  nisimura 	}
    147       1.16  nisimura 	if (bus_dmamap_load(dmat, sc->sc_dmamap,
    148       1.16  nisimura 	    le_iomem, LE_IOASIC_MEMSIZE, NULL, BUS_DMA_NOWAIT)) {
    149       1.16  nisimura 		printf("can't load DMA map\n");
    150       1.16  nisimura 		goto bad;
    151       1.16  nisimura 	}
    152       1.16  nisimura 	/*
    153       1.16  nisimura 	 * Bind 128KB buffer with IOASIC DMA.
    154       1.16  nisimura 	 */
    155       1.17   thorpej 	tca = IOASIC_DMA_ADDR(sc->sc_dmamap->dm_segs[0].ds_addr);
    156       1.16  nisimura 	bus_space_write_4(ioasic_bst, ioasic_bsh, IOASIC_LANCE_DMAPTR, tca);
    157       1.16  nisimura 	ssr = bus_space_read_4(ioasic_bst, ioasic_bsh, IOASIC_CSR);
    158       1.16  nisimura 	ssr |= IOASIC_CSR_DMAEN_LANCE;
    159       1.16  nisimura 	bus_space_write_4(ioasic_bst, ioasic_bsh, IOASIC_CSR, ssr);
    160       1.13  nisimura 
    161       1.16  nisimura 	sc->sc_r1 = (struct lereg1 *)
    162        1.1       cgd 		TC_DENSE_TO_SPARSE(TC_PHYS_TO_UNCACHED(d->iada_addr));
    163       1.16  nisimura 	le->sc_mem = (void *)TC_PHYS_TO_UNCACHED(le_iomem);
    164       1.16  nisimura 	le->sc_copytodesc = le_ioasic_copytobuf_gap2;
    165       1.16  nisimura 	le->sc_copyfromdesc = le_ioasic_copyfrombuf_gap2;
    166       1.16  nisimura 	le->sc_copytobuf = le_ioasic_copytobuf_gap16;
    167       1.16  nisimura 	le->sc_copyfrombuf = le_ioasic_copyfrombuf_gap16;
    168       1.16  nisimura 	le->sc_zerobuf = le_ioasic_zerobuf_gap16;
    169       1.16  nisimura 
    170       1.16  nisimura 	dec_le_common_attach(&sc->sc_am7990,
    171       1.16  nisimura 	    (u_char *)((struct ioasic_softc *)parent)->sc_base
    172       1.16  nisimura 	        + IOASIC_SLOT_2_START);
    173        1.1       cgd 
    174        1.2   thorpej 	ioasic_intr_establish(parent, d->iada_cookie, TC_IPL_NET,
    175        1.2   thorpej 	    am7990_intr, sc);
    176       1.16  nisimura 	return;
    177       1.16  nisimura 
    178       1.16  nisimura  bad:
    179       1.16  nisimura 	bus_dmamem_unmap(dmat, le_iomem, LE_IOASIC_MEMSIZE);
    180       1.16  nisimura 	bus_dmamem_free(dmat, &seg, rseg);
    181        1.2   thorpej }
    182        1.2   thorpej 
    183        1.2   thorpej /*
    184        1.2   thorpej  * Special memory access functions needed by ioasic-attached LANCE
    185        1.2   thorpej  * chips.
    186        1.2   thorpej  */
    187        1.2   thorpej 
    188        1.2   thorpej /*
    189        1.2   thorpej  * gap2: two bytes of data followed by two bytes of pad.
    190        1.2   thorpej  *
    191        1.2   thorpej  * Buffers must be 4-byte aligned.  The code doesn't worry about
    192        1.2   thorpej  * doing an extra byte.
    193        1.2   thorpej  */
    194        1.2   thorpej 
    195        1.2   thorpej void
    196        1.2   thorpej le_ioasic_copytobuf_gap2(sc, fromv, boff, len)
    197  1.21.14.1      kent 	struct lance_softc *sc;
    198        1.2   thorpej 	void *fromv;
    199        1.2   thorpej 	int boff;
    200       1.15  augustss 	int len;
    201        1.2   thorpej {
    202        1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    203       1.15  augustss 	caddr_t from = fromv;
    204  1.21.14.1      kent 	volatile u_int16_t *bptr;
    205        1.2   thorpej 
    206        1.2   thorpej 	if (boff & 0x1) {
    207        1.2   thorpej 		/* handle unaligned first byte */
    208        1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + (boff - 1);
    209        1.2   thorpej 		*bptr = (*from++ << 8) | (*bptr & 0xff);
    210  1.21.14.1      kent 		bptr += 2;
    211        1.2   thorpej 		len--;
    212        1.2   thorpej 	} else
    213        1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + boff;
    214        1.2   thorpej 	while (len > 1) {
    215        1.2   thorpej 		*bptr = (from[1] << 8) | (from[0] & 0xff);
    216        1.2   thorpej 		bptr += 2;
    217        1.2   thorpej 		from += 2;
    218        1.2   thorpej 		len -= 2;
    219        1.2   thorpej 	}
    220        1.2   thorpej 	if (len == 1)
    221        1.2   thorpej 		*bptr = (u_int16_t)*from;
    222        1.2   thorpej }
    223        1.2   thorpej 
    224        1.2   thorpej void
    225        1.2   thorpej le_ioasic_copyfrombuf_gap2(sc, tov, boff, len)
    226       1.12  drochner 	struct lance_softc *sc;
    227        1.2   thorpej 	void *tov;
    228        1.2   thorpej 	int boff, len;
    229        1.2   thorpej {
    230        1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    231       1.15  augustss 	caddr_t to = tov;
    232       1.15  augustss 	volatile u_int16_t *bptr;
    233       1.15  augustss 	u_int16_t tmp;
    234        1.2   thorpej 
    235        1.2   thorpej 	if (boff & 0x1) {
    236        1.2   thorpej 		/* handle unaligned first byte */
    237        1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + (boff - 1);
    238        1.2   thorpej 		*to++ = (*bptr >> 8) & 0xff;
    239        1.2   thorpej 		bptr += 2;
    240        1.2   thorpej 		len--;
    241        1.2   thorpej 	} else
    242        1.2   thorpej 		bptr = ((volatile u_int16_t *)buf) + boff;
    243        1.2   thorpej 	while (len > 1) {
    244        1.2   thorpej 		tmp = *bptr;
    245        1.2   thorpej 		*to++ = tmp & 0xff;
    246        1.2   thorpej 		*to++ = (tmp >> 8) & 0xff;
    247        1.2   thorpej 		bptr += 2;
    248        1.2   thorpej 		len -= 2;
    249        1.2   thorpej 	}
    250        1.2   thorpej 	if (len == 1)
    251        1.2   thorpej 		*to = *bptr & 0xff;
    252        1.2   thorpej }
    253        1.2   thorpej 
    254        1.2   thorpej /*
    255        1.2   thorpej  * gap16: 16 bytes of data followed by 16 bytes of pad.
    256        1.2   thorpej  *
    257        1.2   thorpej  * Buffers must be 32-byte aligned.
    258        1.2   thorpej  */
    259        1.2   thorpej 
    260        1.2   thorpej void
    261        1.2   thorpej le_ioasic_copytobuf_gap16(sc, fromv, boff, len)
    262       1.12  drochner 	struct lance_softc *sc;
    263        1.2   thorpej 	void *fromv;
    264        1.2   thorpej 	int boff;
    265       1.15  augustss 	int len;
    266        1.2   thorpej {
    267        1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    268       1.15  augustss 	caddr_t from = fromv;
    269       1.15  augustss 	caddr_t bptr;
    270        1.2   thorpej 
    271        1.2   thorpej 	bptr = buf + ((boff << 1) & ~0x1f);
    272        1.2   thorpej 	boff &= 0xf;
    273        1.8  jonathan 
    274        1.8  jonathan 	/*
    275        1.8  jonathan 	 * Dispose of boff so destination of subsequent copies is
    276        1.8  jonathan 	 * 16-byte aligned.
    277        1.8  jonathan 	 */
    278        1.8  jonathan 	if (boff) {
    279       1.15  augustss 		int xfer;
    280        1.8  jonathan 		xfer = min(len, 16 - boff);
    281        1.2   thorpej 		bcopy(from, bptr + boff, xfer);
    282        1.2   thorpej 		from += xfer;
    283        1.2   thorpej 		bptr += 32;
    284        1.2   thorpej 		len -= xfer;
    285        1.2   thorpej 	}
    286        1.8  jonathan 
    287        1.8  jonathan 	/* Destination of  copies is now 16-byte aligned. */
    288        1.8  jonathan 	if (len >= 16)
    289        1.8  jonathan 		switch ((u_long)from & (sizeof(u_int32_t) -1)) {
    290        1.8  jonathan 		case 2:
    291        1.8  jonathan 			/*  Ethernet headers make this the dominant case. */
    292        1.8  jonathan 		do {
    293       1.15  augustss 			u_int32_t *dst = (u_int32_t*)bptr;
    294       1.15  augustss 			u_int16_t t0;
    295       1.15  augustss 			u_int32_t t1,  t2, t3, t4;
    296        1.8  jonathan 
    297        1.8  jonathan 			/* read from odd-16-bit-aligned, cached src */
    298        1.8  jonathan 			t0 = *(u_int16_t*)from;
    299        1.8  jonathan 			t1 = *(u_int32_t*)(from+2);
    300        1.8  jonathan 			t2 = *(u_int32_t*)(from+6);
    301        1.8  jonathan 			t3 = *(u_int32_t*)(from+10);
    302        1.8  jonathan 			t4 = *(u_int16_t*)(from+14);
    303        1.8  jonathan 
    304        1.8  jonathan 			/* DMA buffer is uncached on mips */
    305        1.8  jonathan 			dst[0] =         t0 |  (t1 << 16);
    306        1.8  jonathan 			dst[1] = (t1 >> 16) |  (t2 << 16);
    307        1.8  jonathan 			dst[2] = (t2 >> 16) |  (t3 << 16);
    308        1.8  jonathan 			dst[3] = (t3 >> 16) |  (t4 << 16);
    309        1.8  jonathan 
    310        1.8  jonathan 			from += 16;
    311        1.8  jonathan 			bptr += 32;
    312        1.8  jonathan 			len -= 16;
    313        1.8  jonathan 		} while (len >= 16);
    314        1.8  jonathan 		break;
    315        1.8  jonathan 
    316        1.8  jonathan 		case 0:
    317        1.8  jonathan 		do {
    318       1.15  augustss 			u_int32_t *src = (u_int32_t*)from;
    319       1.15  augustss 			u_int32_t *dst = (u_int32_t*)bptr;
    320       1.15  augustss 			u_int32_t t0, t1, t2, t3;
    321        1.8  jonathan 
    322        1.8  jonathan 			t0 = src[0]; t1 = src[1]; t2 = src[2]; t3 = src[3];
    323        1.8  jonathan 			dst[0] = t0; dst[1] = t1; dst[2] = t2; dst[3] = t3;
    324        1.8  jonathan 
    325        1.8  jonathan 			from += 16;
    326        1.8  jonathan 			bptr += 32;
    327        1.8  jonathan 			len -= 16;
    328        1.8  jonathan 		} while (len >= 16);
    329        1.8  jonathan 		break;
    330        1.8  jonathan 
    331  1.21.14.1      kent 		default:
    332        1.8  jonathan 		/* Does odd-aligned case ever happen? */
    333        1.8  jonathan 		do {
    334        1.8  jonathan 			bcopy(from, bptr, 16);
    335        1.8  jonathan 			from += 16;
    336        1.8  jonathan 			bptr += 32;
    337        1.8  jonathan 			len -= 16;
    338        1.8  jonathan 		} while (len >= 16);
    339        1.8  jonathan 		break;
    340        1.8  jonathan 	}
    341        1.8  jonathan 	if (len)
    342        1.8  jonathan 		bcopy(from, bptr, len);
    343        1.2   thorpej }
    344        1.2   thorpej 
    345        1.2   thorpej void
    346        1.2   thorpej le_ioasic_copyfrombuf_gap16(sc, tov, boff, len)
    347       1.12  drochner 	struct lance_softc *sc;
    348        1.2   thorpej 	void *tov;
    349        1.2   thorpej 	int boff, len;
    350        1.2   thorpej {
    351        1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    352       1.15  augustss 	caddr_t to = tov;
    353       1.15  augustss 	caddr_t bptr;
    354        1.2   thorpej 
    355        1.2   thorpej 	bptr = buf + ((boff << 1) & ~0x1f);
    356        1.2   thorpej 	boff &= 0xf;
    357        1.8  jonathan 
    358        1.8  jonathan 	/* Dispose of boff. source of copy is subsequently 16-byte aligned. */
    359        1.8  jonathan 	if (boff) {
    360       1.15  augustss 		int xfer;
    361        1.8  jonathan 		xfer = min(len, 16 - boff);
    362        1.8  jonathan 		bcopy(bptr+boff, to, xfer);
    363        1.2   thorpej 		to += xfer;
    364        1.2   thorpej 		bptr += 32;
    365        1.2   thorpej 		len -= xfer;
    366        1.2   thorpej 	}
    367        1.8  jonathan 	if (len >= 16)
    368        1.8  jonathan 	switch ((u_long)to & (sizeof(u_int32_t) -1)) {
    369        1.8  jonathan 	case 2:
    370        1.8  jonathan 		/*
    371        1.8  jonathan 		 * to is aligned to an odd 16-bit boundary.  Ethernet headers
    372        1.8  jonathan 		 * make this the dominant case (98% or more).
    373        1.8  jonathan 		 */
    374        1.8  jonathan 		do {
    375       1.15  augustss 			u_int32_t *src = (u_int32_t*)bptr;
    376       1.15  augustss 			u_int32_t t0, t1, t2, t3;
    377        1.8  jonathan 
    378        1.8  jonathan 			/* read from uncached aligned DMA buf */
    379        1.8  jonathan 			t0 = src[0]; t1 = src[1]; t2 = src[2]; t3 = src[3];
    380        1.8  jonathan 
    381        1.8  jonathan 			/* write to odd-16-bit-word aligned dst */
    382        1.8  jonathan 			*(u_int16_t *) (to+0)  = (u_short)  t0;
    383        1.8  jonathan 			*(u_int32_t *) (to+2)  = (t0 >> 16) |  (t1 << 16);
    384        1.8  jonathan 			*(u_int32_t *) (to+6)  = (t1 >> 16) |  (t2 << 16);
    385        1.8  jonathan 			*(u_int32_t *) (to+10) = (t2 >> 16) |  (t3 << 16);
    386        1.8  jonathan 			*(u_int16_t *) (to+14) = (t3 >> 16);
    387        1.8  jonathan 			bptr += 32;
    388        1.8  jonathan 			to += 16;
    389        1.8  jonathan 			len -= 16;
    390        1.8  jonathan 		} while (len > 16);
    391        1.8  jonathan 		break;
    392        1.8  jonathan 	case 0:
    393        1.8  jonathan 		/* 32-bit aligned aligned copy. Rare. */
    394        1.8  jonathan 		do {
    395       1.15  augustss 			u_int32_t *src = (u_int32_t*)bptr;
    396       1.15  augustss 			u_int32_t *dst = (u_int32_t*)to;
    397       1.15  augustss 			u_int32_t t0, t1, t2, t3;
    398        1.8  jonathan 
    399        1.8  jonathan 			t0 = src[0]; t1 = src[1]; t2 = src[2]; t3 = src[3];
    400        1.8  jonathan 			dst[0] = t0; dst[1] = t1; dst[2] = t2; dst[3] = t3;
    401        1.8  jonathan 			to += 16;
    402        1.8  jonathan 			bptr += 32;
    403        1.8  jonathan 			len -= 16;
    404        1.8  jonathan 		} while (len  > 16);
    405        1.8  jonathan 		break;
    406        1.8  jonathan 
    407        1.8  jonathan 	/* XXX Does odd-byte-aligned case ever happen? */
    408        1.8  jonathan 	default:
    409        1.8  jonathan 		do {
    410        1.8  jonathan 			bcopy(bptr, to, 16);
    411        1.8  jonathan 			to += 16;
    412        1.8  jonathan 			bptr += 32;
    413        1.8  jonathan 			len -= 16;
    414        1.8  jonathan 		} while (len  > 16);
    415        1.8  jonathan 		break;
    416        1.8  jonathan 	}
    417        1.8  jonathan 	if (len)
    418        1.8  jonathan 		bcopy(bptr, to, len);
    419        1.2   thorpej }
    420        1.2   thorpej 
    421        1.2   thorpej void
    422        1.2   thorpej le_ioasic_zerobuf_gap16(sc, boff, len)
    423       1.12  drochner 	struct lance_softc *sc;
    424        1.2   thorpej 	int boff, len;
    425        1.2   thorpej {
    426        1.2   thorpej 	volatile caddr_t buf = sc->sc_mem;
    427       1.15  augustss 	caddr_t bptr;
    428       1.15  augustss 	int xfer;
    429        1.2   thorpej 
    430        1.2   thorpej 	bptr = buf + ((boff << 1) & ~0x1f);
    431        1.2   thorpej 	boff &= 0xf;
    432        1.2   thorpej 	xfer = min(len, 16 - boff);
    433        1.2   thorpej 	while (len > 0) {
    434        1.2   thorpej 		bzero(bptr + boff, xfer);
    435        1.2   thorpej 		bptr += 32;
    436        1.2   thorpej 		boff = 0;
    437        1.2   thorpej 		len -= xfer;
    438        1.2   thorpej 		xfer = min(len, 16);
    439        1.2   thorpej 	}
    440        1.1       cgd }
    441