Home | History | Annotate | Line # | Download | only in tc
zs_ioasic.c revision 1.21.2.1
      1  1.21.2.1     skrll /* $NetBSD: zs_ioasic.c,v 1.21.2.1 2004/09/03 12:45:39 skrll Exp $ */
      2       1.1  nisimura 
      3       1.1  nisimura /*-
      4       1.1  nisimura  * Copyright (c) 1996, 1998 The NetBSD Foundation, Inc.
      5       1.1  nisimura  * All rights reserved.
      6       1.1  nisimura  *
      7       1.1  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1  nisimura  * by Gordon W. Ross, Ken Hornstein, and by Jason R. Thorpe of the
      9       1.1  nisimura  * Numerical Aerospace Simulation Facility, NASA Ames Research Center.
     10       1.1  nisimura  *
     11       1.1  nisimura  * Redistribution and use in source and binary forms, with or without
     12       1.1  nisimura  * modification, are permitted provided that the following conditions
     13       1.1  nisimura  * are met:
     14       1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     15       1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     16       1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     18       1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     19       1.1  nisimura  * 3. All advertising materials mentioning features or use of this software
     20       1.1  nisimura  *    must display the following acknowledgement:
     21       1.1  nisimura  *        This product includes software developed by the NetBSD
     22       1.1  nisimura  *        Foundation, Inc. and its contributors.
     23       1.1  nisimura  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1  nisimura  *    contributors may be used to endorse or promote products derived
     25       1.1  nisimura  *    from this software without specific prior written permission.
     26       1.1  nisimura  *
     27       1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1  nisimura  */
     39       1.1  nisimura 
     40       1.1  nisimura /*
     41       1.1  nisimura  * Zilog Z8530 Dual UART driver (machine-dependent part).  This driver
     42       1.4  nisimura  * handles Z8530 chips attached to the DECstation/Alpha IOASIC.  Modified
     43       1.4  nisimura  * for NetBSD/alpha by Ken Hornstein and Jason R. Thorpe.  NetBSD/pmax
     44       1.4  nisimura  * adaption by Mattias Drochner.  Merge work by Tohru Nishimura.
     45       1.1  nisimura  *
     46       1.1  nisimura  * Runs two serial lines per chip using slave drivers.
     47       1.1  nisimura  * Plain tty/async lines use the zstty slave.
     48       1.1  nisimura  */
     49       1.9     lukem 
     50       1.9     lukem #include <sys/cdefs.h>
     51  1.21.2.1     skrll __KERNEL_RCSID(0, "$NetBSD: zs_ioasic.c,v 1.21.2.1 2004/09/03 12:45:39 skrll Exp $");
     52       1.1  nisimura 
     53       1.1  nisimura #include "opt_ddb.h"
     54       1.7     lukem #include "opt_kgdb.h"
     55       1.1  nisimura #include "zskbd.h"
     56       1.1  nisimura 
     57       1.1  nisimura #include <sys/param.h>
     58       1.1  nisimura #include <sys/systm.h>
     59       1.1  nisimura #include <sys/conf.h>
     60       1.1  nisimura #include <sys/device.h>
     61       1.4  nisimura #include <sys/malloc.h>
     62       1.1  nisimura #include <sys/file.h>
     63       1.1  nisimura #include <sys/ioctl.h>
     64       1.1  nisimura #include <sys/kernel.h>
     65       1.1  nisimura #include <sys/proc.h>
     66       1.1  nisimura #include <sys/tty.h>
     67       1.1  nisimura #include <sys/time.h>
     68       1.1  nisimura #include <sys/syslog.h>
     69       1.1  nisimura 
     70       1.1  nisimura #include <machine/autoconf.h>
     71       1.1  nisimura #include <machine/intr.h>
     72       1.1  nisimura #include <machine/z8530var.h>
     73       1.1  nisimura 
     74       1.1  nisimura #include <dev/cons.h>
     75       1.1  nisimura #include <dev/ic/z8530reg.h>
     76       1.1  nisimura 
     77       1.1  nisimura #include <dev/tc/tcvar.h>
     78       1.1  nisimura #include <dev/tc/ioasicreg.h>
     79       1.1  nisimura #include <dev/tc/ioasicvar.h>
     80       1.1  nisimura 
     81       1.1  nisimura #include <dev/tc/zs_ioasicvar.h>
     82       1.1  nisimura 
     83       1.5  nisimura #if defined(__alpha__) || defined(alpha)
     84       1.4  nisimura #include <machine/rpb.h>
     85       1.4  nisimura #endif
     86       1.5  nisimura #if defined(pmax)
     87       1.4  nisimura #include <pmax/pmax/pmaxtype.h>
     88       1.1  nisimura #endif
     89       1.1  nisimura 
     90       1.1  nisimura /*
     91       1.1  nisimura  * Helpers for console support.
     92       1.1  nisimura  */
     93       1.4  nisimura void	zs_ioasic_cninit __P((tc_addr_t, tc_offset_t, int));
     94       1.1  nisimura int	zs_ioasic_cngetc __P((dev_t));
     95       1.1  nisimura void	zs_ioasic_cnputc __P((dev_t, int));
     96       1.1  nisimura void	zs_ioasic_cnpollc __P((dev_t, int));
     97       1.1  nisimura 
     98       1.1  nisimura struct consdev zs_ioasic_cons = {
     99       1.1  nisimura 	NULL, NULL, zs_ioasic_cngetc, zs_ioasic_cnputc,
    100      1.21      matt 	zs_ioasic_cnpollc, NULL, NULL, NULL, NODEV, CN_NORMAL,
    101       1.1  nisimura };
    102       1.1  nisimura 
    103       1.1  nisimura tc_offset_t zs_ioasic_console_offset;
    104       1.1  nisimura int zs_ioasic_console_channel;
    105       1.1  nisimura int zs_ioasic_console;
    106       1.4  nisimura struct zs_chanstate zs_ioasic_conschanstate_store;
    107       1.1  nisimura 
    108       1.1  nisimura int	zs_ioasic_isconsole __P((tc_offset_t, int));
    109       1.1  nisimura int	zs_getc __P((struct zs_chanstate *));
    110       1.1  nisimura void	zs_putc __P((struct zs_chanstate *, int));
    111       1.1  nisimura 
    112       1.1  nisimura /*
    113       1.1  nisimura  * Some warts needed by z8530tty.c
    114       1.1  nisimura  */
    115       1.1  nisimura int zs_def_cflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
    116       1.1  nisimura 
    117       1.1  nisimura /*
    118       1.2  nisimura  * ZS chips are feeded a 7.372 MHz clock.
    119       1.1  nisimura  */
    120       1.1  nisimura #define	PCLK	(9600 * 768)	/* PCLK pin input clock rate */
    121       1.1  nisimura 
    122       1.1  nisimura /* The layout of this is hardware-dependent (padding, order). */
    123       1.1  nisimura struct zshan {
    124       1.5  nisimura #if defined(__alpha__) || defined(alpha)
    125       1.1  nisimura 	volatile u_int	zc_csr;		/* ctrl,status, and indirect access */
    126       1.1  nisimura 	u_int		zc_pad0;
    127       1.1  nisimura 	volatile u_int	zc_data;	/* data */
    128       1.1  nisimura 	u_int		sc_pad1;
    129       1.1  nisimura #endif
    130       1.5  nisimura #if defined(pmax)
    131       1.4  nisimura 	volatile u_int16_t zc_csr;	/* ctrl,status, and indirect access */
    132       1.4  nisimura 	unsigned : 16;
    133       1.4  nisimura 	volatile u_int16_t zc_data;	/* data */
    134       1.4  nisimura 	unsigned : 16;
    135       1.4  nisimura #endif
    136       1.1  nisimura };
    137       1.1  nisimura 
    138       1.1  nisimura struct zsdevice {
    139       1.1  nisimura 	/* Yes, they are backwards. */
    140       1.1  nisimura 	struct	zshan zs_chan_b;
    141       1.1  nisimura 	struct	zshan zs_chan_a;
    142       1.1  nisimura };
    143       1.1  nisimura 
    144       1.1  nisimura static u_char zs_ioasic_init_reg[16] = {
    145       1.1  nisimura 	0,	/* 0: CMD (reset, etc.) */
    146       1.1  nisimura 	0,	/* 1: No interrupts yet. */
    147       1.1  nisimura 	0xf0,	/* 2: IVECT */
    148       1.1  nisimura 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    149       1.1  nisimura 	ZSWR4_CLK_X16 | ZSWR4_ONESB,
    150       1.1  nisimura 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    151       1.1  nisimura 	0,	/* 6: TXSYNC/SYNCLO */
    152       1.1  nisimura 	0,	/* 7: RXSYNC/SYNCHI */
    153       1.1  nisimura 	0,	/* 8: alias for data port */
    154       1.1  nisimura 	ZSWR9_MASTER_IE | ZSWR9_VECTOR_INCL_STAT,
    155       1.1  nisimura 	0,	/*10: Misc. TX/RX control bits */
    156       1.1  nisimura 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    157       1.1  nisimura 	22,	/*12: BAUDLO (default=9600) */
    158       1.1  nisimura 	0,	/*13: BAUDHI (default=9600) */
    159       1.1  nisimura 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    160       1.1  nisimura 	ZSWR15_BREAK_IE,
    161       1.1  nisimura };
    162       1.1  nisimura 
    163       1.1  nisimura struct zshan *zs_ioasic_get_chan_addr __P((tc_addr_t, int));
    164       1.1  nisimura 
    165       1.1  nisimura struct zshan *
    166       1.1  nisimura zs_ioasic_get_chan_addr(zsaddr, channel)
    167       1.1  nisimura 	tc_addr_t zsaddr;
    168       1.1  nisimura 	int channel;
    169       1.1  nisimura {
    170       1.1  nisimura 	struct zsdevice *addr;
    171       1.1  nisimura 	struct zshan *zc;
    172       1.1  nisimura 
    173       1.5  nisimura #if defined(__alpha__) || defined(alpha)
    174       1.4  nisimura 	addr = (struct zsdevice *)TC_DENSE_TO_SPARSE(zsaddr);
    175       1.4  nisimura #endif
    176       1.5  nisimura #if defined(pmax)
    177       1.4  nisimura 	addr = (struct zsdevice *)MIPS_PHYS_TO_KSEG1(zsaddr);
    178       1.1  nisimura #endif
    179       1.1  nisimura 
    180       1.1  nisimura 	if (channel == 0)
    181       1.1  nisimura 		zc = &addr->zs_chan_a;
    182       1.1  nisimura 	else
    183       1.1  nisimura 		zc = &addr->zs_chan_b;
    184       1.1  nisimura 
    185       1.1  nisimura 	return (zc);
    186       1.1  nisimura }
    187       1.1  nisimura 
    188       1.1  nisimura 
    189       1.1  nisimura /****************************************************************
    190       1.1  nisimura  * Autoconfig
    191       1.1  nisimura  ****************************************************************/
    192       1.1  nisimura 
    193       1.1  nisimura /* Definition of the driver for autoconfig. */
    194       1.1  nisimura int	zs_ioasic_match __P((struct device *, struct cfdata *, void *));
    195       1.1  nisimura void	zs_ioasic_attach __P((struct device *, struct device *, void *));
    196       1.1  nisimura int	zs_ioasic_print __P((void *, const char *name));
    197       1.4  nisimura int	zs_ioasic_submatch __P((struct device *, struct cfdata *, void *));
    198       1.1  nisimura 
    199      1.18   thorpej CFATTACH_DECL(zsc_ioasic, sizeof(struct zsc_softc),
    200      1.19   thorpej     zs_ioasic_match, zs_ioasic_attach, NULL, NULL);
    201       1.1  nisimura 
    202       1.1  nisimura /* Interrupt handlers. */
    203       1.1  nisimura int	zs_ioasic_hardintr __P((void *));
    204       1.1  nisimura void	zs_ioasic_softintr __P((void *));
    205       1.1  nisimura 
    206       1.1  nisimura /*
    207       1.1  nisimura  * Is the zs chip present?
    208       1.1  nisimura  */
    209       1.1  nisimura int
    210       1.1  nisimura zs_ioasic_match(parent, cf, aux)
    211       1.1  nisimura 	struct device *parent;
    212       1.1  nisimura 	struct cfdata *cf;
    213       1.1  nisimura 	void *aux;
    214       1.1  nisimura {
    215       1.1  nisimura 	struct ioasicdev_attach_args *d = aux;
    216       1.6  nisimura 	tc_addr_t zs_addr;
    217       1.1  nisimura 
    218       1.1  nisimura 	/*
    219       1.1  nisimura 	 * Make sure that we're looking for the right kind of device.
    220       1.1  nisimura 	 */
    221       1.1  nisimura 	if (strncmp(d->iada_modname, "z8530   ", TC_ROM_LLEN) != 0 &&
    222       1.1  nisimura 	    strncmp(d->iada_modname, "scc", TC_ROM_LLEN) != 0)
    223       1.1  nisimura 		return (0);
    224       1.1  nisimura 
    225       1.1  nisimura 	/*
    226       1.1  nisimura 	 * Find out the device address, and check it for validity.
    227       1.1  nisimura 	 */
    228       1.6  nisimura 	zs_addr = TC_DENSE_TO_SPARSE((tc_addr_t)d->iada_addr);
    229       1.1  nisimura 	if (tc_badaddr(zs_addr))
    230       1.1  nisimura 		return (0);
    231       1.1  nisimura 
    232       1.1  nisimura 	return (1);
    233       1.1  nisimura }
    234       1.1  nisimura 
    235       1.1  nisimura /*
    236       1.1  nisimura  * Attach a found zs.
    237       1.1  nisimura  */
    238       1.1  nisimura void
    239       1.1  nisimura zs_ioasic_attach(parent, self, aux)
    240       1.1  nisimura 	struct device *parent;
    241       1.1  nisimura 	struct device *self;
    242       1.1  nisimura 	void *aux;
    243       1.1  nisimura {
    244       1.1  nisimura 	struct zsc_softc *zs = (void *) self;
    245       1.1  nisimura 	struct zsc_attach_args zs_args;
    246       1.1  nisimura 	struct zs_chanstate *cs;
    247       1.1  nisimura 	struct ioasicdev_attach_args *d = aux;
    248       1.4  nisimura 	struct zshan *zc;
    249       1.1  nisimura 	int s, channel;
    250      1.12        ad 	u_long zflg;
    251       1.1  nisimura 
    252       1.1  nisimura 	printf("\n");
    253       1.1  nisimura 
    254       1.1  nisimura 	/*
    255       1.1  nisimura 	 * Initialize software state for each channel.
    256       1.1  nisimura 	 */
    257       1.1  nisimura 	for (channel = 0; channel < 2; channel++) {
    258       1.1  nisimura 		zs_args.channel = channel;
    259       1.1  nisimura 		zs_args.hwflags = 0;
    260       1.1  nisimura 
    261       1.1  nisimura 		if (zs_ioasic_isconsole(d->iada_offset, channel)) {
    262       1.4  nisimura 			cs = &zs_ioasic_conschanstate_store;
    263       1.1  nisimura 			zs_args.hwflags |= ZS_HWFLAG_CONSOLE;
    264       1.1  nisimura 		} else {
    265       1.4  nisimura 			cs = malloc(sizeof(struct zs_chanstate),
    266      1.10   tsutsui 					M_DEVBUF, M_NOWAIT|M_ZERO);
    267       1.4  nisimura 			zc = zs_ioasic_get_chan_addr(d->iada_addr, channel);
    268       1.4  nisimura 			cs->cs_reg_csr = (void *)&zc->zc_csr;
    269       1.1  nisimura 
    270       1.1  nisimura 			bcopy(zs_ioasic_init_reg, cs->cs_creg, 16);
    271       1.1  nisimura 			bcopy(zs_ioasic_init_reg, cs->cs_preg, 16);
    272       1.1  nisimura 
    273       1.1  nisimura 			cs->cs_defcflag = zs_def_cflag;
    274       1.1  nisimura 			cs->cs_defspeed = 9600;		/* XXX */
    275       1.1  nisimura 			(void) zs_set_modes(cs, cs->cs_defcflag);
    276       1.1  nisimura 		}
    277       1.1  nisimura 
    278       1.4  nisimura 		zs->zsc_cs[channel] = cs;
    279       1.4  nisimura 		zs->zsc_addroffset = d->iada_offset; /* cookie only */
    280       1.1  nisimura 		cs->cs_channel = channel;
    281       1.1  nisimura 		cs->cs_ops = &zsops_null;
    282       1.1  nisimura 		cs->cs_brg_clk = PCLK / 16;
    283       1.1  nisimura 
    284       1.1  nisimura 		/*
    285       1.1  nisimura 		 * DCD and CTS interrupts are only meaningful on
    286      1.12        ad 		 * SCC 0/B, and RTS and DTR only on B of SCC 0 & 1.
    287       1.1  nisimura 		 *
    288       1.1  nisimura 		 * XXX This is sorta gross.
    289       1.1  nisimura 		 */
    290       1.4  nisimura 		if (d->iada_offset == 0x00100000 && channel == 1) {
    291       1.4  nisimura 			cs->cs_creg[15] |= ZSWR15_DCD_IE;
    292       1.4  nisimura 			cs->cs_preg[15] |= ZSWR15_DCD_IE;
    293      1.12        ad 			zflg = ZIP_FLAGS_DCDCTS;
    294      1.12        ad 		} else
    295      1.12        ad 			zflg = 0;
    296      1.12        ad 		if (channel == 1)
    297      1.12        ad 			zflg |= ZIP_FLAGS_DTRRTS;
    298      1.12        ad 		(u_long)cs->cs_private = zflg;
    299       1.1  nisimura 
    300       1.1  nisimura 		/*
    301       1.1  nisimura 		 * Clear the master interrupt enable.
    302       1.1  nisimura 		 * The INTENA is common to both channels,
    303       1.1  nisimura 		 * so just do it on the A channel.
    304       1.1  nisimura 		 */
    305       1.1  nisimura 		if (channel == 0) {
    306       1.1  nisimura 			zs_write_reg(cs, 9, 0);
    307       1.1  nisimura 		}
    308       1.1  nisimura 
    309       1.1  nisimura 		/*
    310       1.1  nisimura 		 * Set up the flow/modem control channel pointer to
    311       1.1  nisimura 		 * deal with the weird wiring on the TC Alpha and
    312       1.1  nisimura 		 * DECstation.
    313       1.1  nisimura 		 */
    314       1.1  nisimura 		if (channel == 1)
    315       1.1  nisimura 			cs->cs_ctl_chan = zs->zsc_cs[0];
    316       1.1  nisimura 		else
    317       1.1  nisimura 			cs->cs_ctl_chan = NULL;
    318       1.1  nisimura 
    319       1.1  nisimura 		/*
    320       1.1  nisimura 		 * Look for a child driver for this channel.
    321       1.1  nisimura 		 * The child attach will setup the hardware.
    322       1.1  nisimura 		 */
    323       1.4  nisimura 		if (config_found_sm(self, (void *)&zs_args,
    324       1.4  nisimura 				zs_ioasic_print, zs_ioasic_submatch) == NULL) {
    325       1.1  nisimura 			/* No sub-driver.  Just reset it. */
    326       1.1  nisimura 			u_char reset = (channel == 0) ?
    327       1.1  nisimura 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    328       1.1  nisimura 			s = splhigh();
    329       1.1  nisimura 			zs_write_reg(cs, 9, reset);
    330       1.1  nisimura 			splx(s);
    331       1.1  nisimura 		}
    332       1.1  nisimura 	}
    333       1.1  nisimura 
    334       1.1  nisimura 	/*
    335       1.1  nisimura 	 * Set up the ioasic interrupt handler.
    336       1.1  nisimura 	 */
    337       1.1  nisimura 	ioasic_intr_establish(parent, d->iada_cookie, TC_IPL_TTY,
    338       1.1  nisimura 	    zs_ioasic_hardintr, zs);
    339       1.1  nisimura 	zs->zsc_sih = softintr_establish(IPL_SOFTSERIAL,
    340       1.1  nisimura 	    zs_ioasic_softintr, zs);
    341       1.1  nisimura 	if (zs->zsc_sih == NULL)
    342       1.1  nisimura 		panic("zs_ioasic_attach: unable to register softintr");
    343       1.1  nisimura 
    344       1.1  nisimura 	/*
    345       1.1  nisimura 	 * Set the master interrupt enable and interrupt vector.  The
    346       1.1  nisimura 	 * Sun does this only on one channel.  The old Alpha SCC driver
    347       1.1  nisimura 	 * did it on both.  We'll do it on both.
    348       1.1  nisimura 	 */
    349       1.1  nisimura 	s = splhigh();
    350       1.1  nisimura 	/* interrupt vector */
    351       1.1  nisimura 	zs_write_reg(zs->zsc_cs[0], 2, zs_ioasic_init_reg[2]);
    352       1.1  nisimura 	zs_write_reg(zs->zsc_cs[1], 2, zs_ioasic_init_reg[2]);
    353       1.1  nisimura 
    354       1.1  nisimura 	/* master interrupt control (enable) */
    355       1.1  nisimura 	zs_write_reg(zs->zsc_cs[0], 9, zs_ioasic_init_reg[9]);
    356       1.1  nisimura 	zs_write_reg(zs->zsc_cs[1], 9, zs_ioasic_init_reg[9]);
    357       1.5  nisimura #if defined(__alpha__) || defined(alpha)
    358       1.1  nisimura 	/* ioasic interrupt enable */
    359       1.2  nisimura 	*(volatile u_int *)(ioasic_base + IOASIC_IMSK) |=
    360       1.2  nisimura 		    IOASIC_INTR_SCC_1 | IOASIC_INTR_SCC_0;
    361       1.2  nisimura 	tc_mb();
    362       1.4  nisimura #endif
    363       1.1  nisimura 	splx(s);
    364       1.1  nisimura }
    365       1.1  nisimura 
    366       1.1  nisimura int
    367       1.1  nisimura zs_ioasic_print(aux, name)
    368       1.1  nisimura 	void *aux;
    369       1.1  nisimura 	const char *name;
    370       1.1  nisimura {
    371       1.1  nisimura 	struct zsc_attach_args *args = aux;
    372       1.1  nisimura 
    373       1.1  nisimura 	if (name != NULL)
    374      1.20   thorpej 		aprint_normal("%s:", name);
    375       1.1  nisimura 
    376       1.1  nisimura 	if (args->channel != -1)
    377      1.20   thorpej 		aprint_normal(" channel %d", args->channel);
    378       1.1  nisimura 
    379       1.1  nisimura 	return (UNCONF);
    380       1.1  nisimura }
    381       1.1  nisimura 
    382       1.4  nisimura int
    383       1.4  nisimura zs_ioasic_submatch(parent, cf, aux)
    384       1.4  nisimura 	struct device *parent;
    385       1.4  nisimura 	struct cfdata *cf;
    386       1.4  nisimura 	void *aux;
    387       1.4  nisimura {
    388       1.4  nisimura 	struct zsc_softc *zs = (void *)parent;
    389       1.4  nisimura 	struct zsc_attach_args *pa = aux;
    390       1.4  nisimura 	char *defname = "";
    391       1.4  nisimura 
    392       1.4  nisimura 	if (cf->cf_loc[ZSCCF_CHANNEL] != ZSCCF_CHANNEL_DEFAULT &&
    393       1.4  nisimura 	    cf->cf_loc[ZSCCF_CHANNEL] != pa->channel)
    394       1.4  nisimura 		return (0);
    395       1.4  nisimura 	if (cf->cf_loc[ZSCCF_CHANNEL] == ZSCCF_CHANNEL_DEFAULT) {
    396       1.4  nisimura 		if (pa->channel == 0) {
    397       1.5  nisimura #if defined(pmax)
    398       1.4  nisimura 			if (systype == DS_MAXINE)
    399       1.4  nisimura 				return (0);
    400       1.4  nisimura #endif
    401       1.4  nisimura 			if (zs->zsc_addroffset == 0x100000)
    402       1.4  nisimura 				defname = "vsms";
    403       1.4  nisimura 			else
    404       1.4  nisimura 				defname = "lkkbd";
    405       1.4  nisimura 		}
    406       1.4  nisimura 		else if (zs->zsc_addroffset == 0x100000)
    407       1.4  nisimura 			defname = "zstty";
    408       1.5  nisimura #if defined(pmax)
    409       1.4  nisimura 		else if (systype == DS_MAXINE)
    410       1.4  nisimura 			return (0);
    411       1.4  nisimura #endif
    412       1.5  nisimura #if defined(__alpha__) || defined(alpha)
    413       1.4  nisimura 		else if (cputype == ST_DEC_3000_300)
    414       1.4  nisimura 			return (0);
    415       1.4  nisimura #endif
    416       1.4  nisimura 		else
    417       1.4  nisimura 			defname = "zstty"; /* 3min/3max+, DEC3000/500 */
    418       1.4  nisimura 
    419      1.15   thorpej 		if (strcmp(cf->cf_name, defname))
    420       1.4  nisimura 			return (0);
    421       1.4  nisimura 	}
    422      1.16   thorpej 	return (config_match(parent, cf, aux));
    423       1.4  nisimura }
    424       1.1  nisimura 
    425       1.1  nisimura /*
    426       1.1  nisimura  * Hardware interrupt handler.
    427       1.1  nisimura  */
    428       1.1  nisimura int
    429       1.1  nisimura zs_ioasic_hardintr(arg)
    430       1.1  nisimura 	void *arg;
    431       1.1  nisimura {
    432       1.1  nisimura 	struct zsc_softc *zsc = arg;
    433       1.1  nisimura 
    434       1.1  nisimura 	/*
    435       1.1  nisimura 	 * Call the upper-level MI hardware interrupt handler.
    436       1.1  nisimura 	 */
    437       1.1  nisimura 	zsc_intr_hard(zsc);
    438       1.1  nisimura 
    439       1.1  nisimura 	/*
    440       1.1  nisimura 	 * Check to see if we need to schedule any software-level
    441       1.1  nisimura 	 * processing interrupts.
    442       1.1  nisimura 	 */
    443       1.1  nisimura 	if (zsc->zsc_cs[0]->cs_softreq | zsc->zsc_cs[1]->cs_softreq)
    444       1.1  nisimura 		softintr_schedule(zsc->zsc_sih);
    445       1.1  nisimura 
    446       1.1  nisimura 	return (1);
    447       1.1  nisimura }
    448       1.1  nisimura 
    449       1.1  nisimura /*
    450       1.1  nisimura  * Software-level interrupt (character processing, lower priority).
    451       1.1  nisimura  */
    452       1.1  nisimura void
    453       1.1  nisimura zs_ioasic_softintr(arg)
    454       1.1  nisimura 	void *arg;
    455       1.1  nisimura {
    456       1.1  nisimura 	struct zsc_softc *zsc = arg;
    457       1.1  nisimura 	int s;
    458       1.1  nisimura 
    459       1.1  nisimura 	s = spltty();
    460       1.1  nisimura 	(void) zsc_intr_soft(zsc);
    461       1.1  nisimura 	splx(s);
    462       1.1  nisimura }
    463       1.1  nisimura 
    464       1.1  nisimura /*
    465       1.1  nisimura  * MD functions for setting the baud rate and control modes.
    466       1.1  nisimura  */
    467       1.1  nisimura int
    468       1.1  nisimura zs_set_speed(cs, bps)
    469       1.1  nisimura 	struct zs_chanstate *cs;
    470       1.1  nisimura 	int bps;	/* bits per second */
    471       1.1  nisimura {
    472       1.1  nisimura 	int tconst, real_bps;
    473       1.1  nisimura 
    474       1.1  nisimura 	if (bps == 0)
    475       1.1  nisimura 		return (0);
    476       1.1  nisimura 
    477       1.1  nisimura #ifdef DIAGNOSTIC
    478       1.1  nisimura 	if (cs->cs_brg_clk == 0)
    479       1.1  nisimura 		panic("zs_set_speed");
    480       1.1  nisimura #endif
    481       1.1  nisimura 
    482       1.1  nisimura 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    483       1.1  nisimura 	if (tconst < 0)
    484       1.1  nisimura 		return (EINVAL);
    485       1.1  nisimura 
    486       1.1  nisimura 	/* Convert back to make sure we can do it. */
    487       1.1  nisimura 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    488       1.1  nisimura 
    489       1.1  nisimura 	/* XXX - Allow some tolerance here? */
    490       1.1  nisimura 	if (real_bps != bps)
    491       1.1  nisimura 		return (EINVAL);
    492       1.1  nisimura 
    493       1.1  nisimura 	cs->cs_preg[12] = tconst;
    494       1.1  nisimura 	cs->cs_preg[13] = tconst >> 8;
    495       1.1  nisimura 
    496       1.1  nisimura 	/* Caller will stuff the pending registers. */
    497       1.1  nisimura 	return (0);
    498       1.1  nisimura }
    499       1.1  nisimura 
    500       1.1  nisimura int
    501       1.1  nisimura zs_set_modes(cs, cflag)
    502       1.1  nisimura 	struct zs_chanstate *cs;
    503       1.1  nisimura 	int cflag;	/* bits per second */
    504       1.1  nisimura {
    505       1.1  nisimura 	u_long privflags = (u_long)cs->cs_private;
    506       1.1  nisimura 	int s;
    507       1.1  nisimura 
    508       1.1  nisimura 	/*
    509       1.1  nisimura 	 * Output hardware flow control on the chip is horrendous:
    510       1.1  nisimura 	 * if carrier detect drops, the receiver is disabled, and if
    511       1.1  nisimura 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    512       1.1  nisimura 	 * Therefore, NEVER set the HFC bit, and instead use the
    513       1.1  nisimura 	 * status interrupt to detect CTS changes.
    514       1.1  nisimura 	 */
    515       1.1  nisimura 	s = splzs();
    516       1.1  nisimura 	if ((cflag & (CLOCAL | MDMBUF)) != 0)
    517       1.1  nisimura 		cs->cs_rr0_dcd = 0;
    518       1.1  nisimura 	else
    519       1.1  nisimura 		cs->cs_rr0_dcd = ZSRR0_DCD;
    520       1.1  nisimura 	if ((cflag & CRTSCTS) != 0) {
    521       1.1  nisimura 		cs->cs_wr5_dtr = ZSWR5_DTR;
    522       1.1  nisimura 		cs->cs_wr5_rts = ZSWR5_RTS;
    523       1.1  nisimura 		cs->cs_rr0_cts = ZSRR0_CTS;
    524       1.1  nisimura 	} else if ((cflag & CDTRCTS) != 0) {
    525       1.1  nisimura 		cs->cs_wr5_dtr = 0;
    526       1.1  nisimura 		cs->cs_wr5_rts = ZSWR5_DTR;
    527       1.1  nisimura 		cs->cs_rr0_cts = ZSRR0_CTS;
    528       1.1  nisimura 	} else if ((cflag & MDMBUF) != 0) {
    529       1.1  nisimura 		cs->cs_wr5_dtr = 0;
    530       1.1  nisimura 		cs->cs_wr5_rts = ZSWR5_DTR;
    531       1.1  nisimura 		cs->cs_rr0_cts = ZSRR0_DCD;
    532       1.1  nisimura 	} else {
    533       1.1  nisimura 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    534       1.1  nisimura 		cs->cs_wr5_rts = 0;
    535       1.1  nisimura 		cs->cs_rr0_cts = 0;
    536       1.1  nisimura 	}
    537       1.1  nisimura 
    538       1.1  nisimura 	if ((privflags & ZIP_FLAGS_DCDCTS) == 0) {
    539       1.1  nisimura 		cs->cs_rr0_dcd &= ~(ZSRR0_CTS|ZSRR0_DCD);
    540       1.1  nisimura 		cs->cs_rr0_cts &= ~(ZSRR0_CTS|ZSRR0_DCD);
    541       1.1  nisimura 	}
    542      1.12        ad 	if ((privflags & ZIP_FLAGS_DTRRTS) == 0) {
    543      1.12        ad 		cs->cs_wr5_dtr &= ~(ZSWR5_RTS|ZSWR5_DTR);
    544      1.12        ad 		cs->cs_wr5_rts &= ~(ZSWR5_RTS|ZSWR5_DTR);
    545      1.12        ad 	}
    546       1.1  nisimura 	splx(s);
    547       1.1  nisimura 
    548       1.1  nisimura 	/* Caller will stuff the pending registers. */
    549       1.1  nisimura 	return (0);
    550       1.1  nisimura }
    551       1.1  nisimura 
    552       1.1  nisimura /*
    553       1.4  nisimura  * Functions to read and write individual registers in a channel.
    554       1.4  nisimura  * The ZS chip requires a 1.6 uSec. recovery time between accesses,
    555       1.4  nisimura  * and the Alpha TC hardware does NOT take care of this for you.
    556       1.4  nisimura  * The delay is now handled inside the chip access functions.
    557       1.4  nisimura  * These could be inlines, but with the delay, speed is moot.
    558       1.4  nisimura  */
    559       1.5  nisimura #if defined(pmax)
    560       1.4  nisimura #undef	DELAY
    561       1.4  nisimura #define	DELAY(x)
    562       1.4  nisimura #endif
    563       1.4  nisimura 
    564       1.3  nisimura u_int
    565       1.1  nisimura zs_read_reg(cs, reg)
    566       1.1  nisimura 	struct zs_chanstate *cs;
    567       1.3  nisimura 	u_int reg;
    568       1.1  nisimura {
    569       1.4  nisimura 	struct zshan *zc = (void *)cs->cs_reg_csr;
    570       1.2  nisimura 	unsigned val;
    571       1.4  nisimura 
    572       1.4  nisimura 	zc->zc_csr = reg << 8;
    573       1.4  nisimura 	tc_wmb();
    574       1.1  nisimura 	DELAY(5);
    575       1.2  nisimura 	val = (zc->zc_csr >> 8) & 0xff;
    576       1.4  nisimura 	/* tc_mb(); */
    577       1.1  nisimura 	DELAY(5);
    578       1.1  nisimura 	return (val);
    579       1.1  nisimura }
    580       1.1  nisimura 
    581       1.1  nisimura void
    582       1.1  nisimura zs_write_reg(cs, reg, val)
    583       1.1  nisimura 	struct zs_chanstate *cs;
    584       1.3  nisimura 	u_int reg, val;
    585       1.1  nisimura {
    586       1.4  nisimura 	struct zshan *zc = (void *)cs->cs_reg_csr;
    587       1.2  nisimura 
    588       1.4  nisimura 	zc->zc_csr = reg << 8;
    589       1.4  nisimura 	tc_wmb();
    590       1.1  nisimura 	DELAY(5);
    591       1.4  nisimura 	zc->zc_csr = val << 8;
    592       1.4  nisimura 	tc_wmb();
    593       1.1  nisimura 	DELAY(5);
    594       1.1  nisimura }
    595       1.1  nisimura 
    596       1.3  nisimura u_int
    597       1.1  nisimura zs_read_csr(cs)
    598       1.1  nisimura 	struct zs_chanstate *cs;
    599       1.1  nisimura {
    600       1.2  nisimura 	struct zshan *zc = (void *)cs->cs_reg_csr;
    601       1.2  nisimura 	unsigned val;
    602       1.1  nisimura 
    603       1.2  nisimura 	val = (zc->zc_csr >> 8) & 0xff;
    604       1.4  nisimura 	/* tc_mb(); */
    605       1.1  nisimura 	DELAY(5);
    606       1.1  nisimura 	return (val);
    607       1.1  nisimura }
    608       1.1  nisimura 
    609       1.1  nisimura void
    610       1.1  nisimura zs_write_csr(cs, val)
    611       1.1  nisimura 	struct zs_chanstate *cs;
    612       1.3  nisimura 	u_int val;
    613       1.1  nisimura {
    614       1.2  nisimura 	struct zshan *zc = (void *)cs->cs_reg_csr;
    615       1.2  nisimura 
    616       1.2  nisimura 	zc->zc_csr = val << 8;
    617       1.4  nisimura 	tc_wmb();
    618       1.1  nisimura 	DELAY(5);
    619       1.1  nisimura }
    620       1.1  nisimura 
    621       1.3  nisimura u_int
    622       1.1  nisimura zs_read_data(cs)
    623       1.1  nisimura 	struct zs_chanstate *cs;
    624       1.1  nisimura {
    625       1.2  nisimura 	struct zshan *zc = (void *)cs->cs_reg_csr;
    626       1.2  nisimura 	unsigned val;
    627       1.1  nisimura 
    628       1.2  nisimura 	val = (zc->zc_data) >> 8 & 0xff;
    629       1.4  nisimura 	/* tc_mb(); */
    630       1.1  nisimura 	DELAY(5);
    631       1.1  nisimura 	return (val);
    632       1.1  nisimura }
    633       1.1  nisimura 
    634       1.1  nisimura void
    635       1.1  nisimura zs_write_data(cs, val)
    636       1.1  nisimura 	struct zs_chanstate *cs;
    637       1.3  nisimura 	u_int val;
    638       1.1  nisimura {
    639       1.2  nisimura 	struct zshan *zc = (void *)cs->cs_reg_csr;
    640       1.2  nisimura 
    641       1.2  nisimura 	zc->zc_data = val << 8;
    642       1.4  nisimura 	tc_wmb();
    643       1.1  nisimura 	DELAY(5);
    644       1.1  nisimura }
    645       1.1  nisimura 
    646       1.1  nisimura /****************************************************************
    647       1.6  nisimura  * Console support functions
    648       1.1  nisimura  ****************************************************************/
    649       1.1  nisimura 
    650       1.1  nisimura /*
    651       1.1  nisimura  * Handle user request to enter kernel debugger.
    652       1.1  nisimura  */
    653       1.1  nisimura void
    654       1.1  nisimura zs_abort(cs)
    655       1.1  nisimura 	struct zs_chanstate *cs;
    656       1.1  nisimura {
    657       1.1  nisimura 	int rr0;
    658       1.1  nisimura 
    659       1.1  nisimura 	/* Wait for end of break. */
    660       1.1  nisimura 	/* XXX - Limit the wait? */
    661       1.1  nisimura 	do {
    662       1.1  nisimura 		rr0 = zs_read_csr(cs);
    663       1.1  nisimura 	} while (rr0 & ZSRR0_BREAK);
    664       1.1  nisimura 
    665       1.1  nisimura #if defined(KGDB)
    666       1.1  nisimura 	zskgdb(cs);
    667       1.1  nisimura #elif defined(DDB)
    668       1.1  nisimura 	Debugger();
    669       1.1  nisimura #else
    670       1.1  nisimura 	printf("zs_abort: ignoring break on console\n");
    671       1.1  nisimura #endif
    672       1.1  nisimura }
    673       1.1  nisimura 
    674       1.1  nisimura /*
    675       1.1  nisimura  * Polled input char.
    676       1.1  nisimura  */
    677       1.1  nisimura int
    678       1.1  nisimura zs_getc(cs)
    679       1.1  nisimura 	struct zs_chanstate *cs;
    680       1.1  nisimura {
    681       1.1  nisimura 	int s, c, rr0;
    682       1.1  nisimura 
    683       1.1  nisimura 	s = splhigh();
    684       1.1  nisimura 	/* Wait for a character to arrive. */
    685       1.1  nisimura 	do {
    686       1.1  nisimura 		rr0 = zs_read_csr(cs);
    687       1.1  nisimura 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    688       1.1  nisimura 
    689       1.1  nisimura 	c = zs_read_data(cs);
    690       1.1  nisimura 	splx(s);
    691       1.1  nisimura 
    692       1.1  nisimura 	/*
    693       1.1  nisimura 	 * This is used by the kd driver to read scan codes,
    694       1.1  nisimura 	 * so don't translate '\r' ==> '\n' here...
    695       1.1  nisimura 	 */
    696       1.1  nisimura 	return (c);
    697       1.1  nisimura }
    698       1.1  nisimura 
    699       1.1  nisimura /*
    700       1.1  nisimura  * Polled output char.
    701       1.1  nisimura  */
    702       1.1  nisimura void
    703       1.1  nisimura zs_putc(cs, c)
    704       1.1  nisimura 	struct zs_chanstate *cs;
    705       1.1  nisimura 	int c;
    706       1.1  nisimura {
    707       1.1  nisimura 	register int s, rr0;
    708       1.1  nisimura 
    709       1.1  nisimura 	s = splhigh();
    710       1.1  nisimura 	/* Wait for transmitter to become ready. */
    711       1.1  nisimura 	do {
    712       1.1  nisimura 		rr0 = zs_read_csr(cs);
    713       1.1  nisimura 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    714       1.1  nisimura 
    715       1.1  nisimura 	zs_write_data(cs, c);
    716       1.1  nisimura 
    717       1.1  nisimura 	/* Wait for the character to be transmitted. */
    718       1.1  nisimura 	do {
    719       1.1  nisimura 		rr0 = zs_read_csr(cs);
    720       1.1  nisimura 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    721       1.1  nisimura 	splx(s);
    722       1.1  nisimura }
    723       1.1  nisimura 
    724       1.1  nisimura /*****************************************************************/
    725       1.1  nisimura 
    726       1.1  nisimura /*
    727       1.1  nisimura  * zs_ioasic_cninit --
    728       1.6  nisimura  *	Initialize the serial channel for either a keyboard or
    729       1.6  nisimura  *	a serial console.
    730       1.1  nisimura  */
    731       1.1  nisimura void
    732       1.1  nisimura zs_ioasic_cninit(ioasic_addr, zs_offset, channel)
    733       1.1  nisimura 	tc_addr_t ioasic_addr;
    734       1.1  nisimura 	tc_offset_t zs_offset;
    735       1.1  nisimura 	int channel;
    736       1.1  nisimura {
    737       1.1  nisimura 	struct zs_chanstate *cs;
    738       1.1  nisimura 	tc_addr_t zs_addr;
    739       1.1  nisimura 	struct zshan *zc;
    740      1.12        ad 	u_long zflg;
    741       1.1  nisimura 
    742       1.1  nisimura 	/*
    743       1.1  nisimura 	 * Initialize the console finder helpers.
    744       1.1  nisimura 	 */
    745       1.1  nisimura 	zs_ioasic_console_offset = zs_offset;
    746       1.1  nisimura 	zs_ioasic_console_channel = channel;
    747       1.1  nisimura 	zs_ioasic_console = 1;
    748       1.1  nisimura 
    749       1.1  nisimura 	/*
    750       1.4  nisimura 	 * Pointer to channel state.
    751       1.1  nisimura 	 */
    752       1.4  nisimura 	cs = &zs_ioasic_conschanstate_store;
    753       1.1  nisimura 
    754       1.1  nisimura 	/*
    755       1.1  nisimura 	 * Compute the physical address of the chip, "map" it via
    756       1.1  nisimura 	 * K0SEG, and then get the address of the actual channel.
    757       1.1  nisimura 	 */
    758       1.5  nisimura #if defined(__alpha__) || defined(alpha)
    759       1.1  nisimura 	zs_addr = ALPHA_PHYS_TO_K0SEG(ioasic_addr + zs_offset);
    760       1.4  nisimura #endif
    761       1.5  nisimura #if defined(pmax)
    762       1.4  nisimura 	zs_addr = MIPS_PHYS_TO_KSEG1(ioasic_addr + zs_offset);
    763       1.4  nisimura #endif
    764       1.1  nisimura 	zc = zs_ioasic_get_chan_addr(zs_addr, channel);
    765       1.1  nisimura 
    766       1.1  nisimura 	/* Setup temporary chanstate. */
    767       1.4  nisimura 	cs->cs_reg_csr = (void *)&zc->zc_csr;
    768       1.1  nisimura 
    769       1.6  nisimura 	cs->cs_channel = channel;
    770       1.6  nisimura 	cs->cs_ops = &zsops_null;
    771       1.6  nisimura 	cs->cs_brg_clk = PCLK / 16;
    772       1.6  nisimura 
    773       1.1  nisimura 	/* Initialize the pending registers. */
    774       1.1  nisimura 	bcopy(zs_ioasic_init_reg, cs->cs_preg, 16);
    775      1.12        ad 	/* cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS); */
    776       1.1  nisimura 
    777       1.1  nisimura 	/*
    778       1.1  nisimura 	 * DCD and CTS interrupts are only meaningful on
    779      1.12        ad 	 * SCC 0/B, and RTS and DTR only on B of SCC 0 & 1.
    780       1.1  nisimura 	 *
    781       1.1  nisimura 	 * XXX This is sorta gross.
    782       1.1  nisimura 	 */
    783       1.1  nisimura 	if (zs_offset == 0x00100000 && channel == 1)
    784      1.12        ad 		zflg = ZIP_FLAGS_DCDCTS;
    785       1.1  nisimura 	else
    786      1.12        ad 		zflg = 0;
    787      1.12        ad 	if (channel == 1)
    788      1.12        ad 		zflg |= ZIP_FLAGS_DTRRTS;
    789      1.12        ad 	(u_long)cs->cs_private = zflg;
    790       1.1  nisimura 
    791       1.1  nisimura 	/* Clear the master interrupt enable. */
    792       1.1  nisimura 	zs_write_reg(cs, 9, 0);
    793       1.1  nisimura 
    794       1.1  nisimura 	/* Reset the whole SCC chip. */
    795       1.1  nisimura 	zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
    796       1.1  nisimura 
    797       1.1  nisimura 	/* Copy "pending" to "current" and H/W. */
    798       1.1  nisimura 	zs_loadchannelregs(cs);
    799       1.1  nisimura }
    800       1.1  nisimura 
    801       1.1  nisimura /*
    802       1.1  nisimura  * zs_ioasic_cnattach --
    803       1.1  nisimura  *	Initialize and attach a serial console.
    804       1.1  nisimura  */
    805       1.4  nisimura void
    806       1.4  nisimura zs_ioasic_cnattach(ioasic_addr, zs_offset, channel)
    807       1.1  nisimura 	tc_addr_t ioasic_addr;
    808       1.1  nisimura 	tc_offset_t zs_offset;
    809       1.6  nisimura 	int channel;
    810       1.1  nisimura {
    811       1.4  nisimura 	struct zs_chanstate *cs = &zs_ioasic_conschanstate_store;
    812      1.11   gehenna 	extern const struct cdevsw zstty_cdevsw;
    813       1.4  nisimura 
    814       1.1  nisimura 	zs_ioasic_cninit(ioasic_addr, zs_offset, channel);
    815       1.4  nisimura 	cs->cs_defspeed = 9600;
    816       1.4  nisimura 	cs->cs_defcflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
    817       1.1  nisimura 
    818       1.1  nisimura 	/* Point the console at the SCC. */
    819       1.1  nisimura 	cn_tab = &zs_ioasic_cons;
    820       1.4  nisimura 	cn_tab->cn_pri = CN_REMOTE;
    821      1.11   gehenna 	cn_tab->cn_dev = makedev(cdevsw_lookup_major(&zstty_cdevsw),
    822      1.11   gehenna 				 (zs_offset == 0x100000) ? 0 : 1);
    823       1.1  nisimura }
    824       1.1  nisimura 
    825       1.1  nisimura /*
    826       1.1  nisimura  * zs_ioasic_lk201_cnattach --
    827       1.6  nisimura  *	Initialize and attach a keyboard.
    828       1.1  nisimura  */
    829       1.1  nisimura int
    830       1.1  nisimura zs_ioasic_lk201_cnattach(ioasic_addr, zs_offset, channel)
    831       1.1  nisimura 	tc_addr_t ioasic_addr;
    832       1.1  nisimura 	tc_offset_t zs_offset;
    833       1.1  nisimura 	int channel;
    834       1.1  nisimura {
    835       1.1  nisimura #if (NZSKBD > 0)
    836       1.4  nisimura 	struct zs_chanstate *cs = &zs_ioasic_conschanstate_store;
    837       1.4  nisimura 
    838       1.1  nisimura 	zs_ioasic_cninit(ioasic_addr, zs_offset, channel);
    839       1.4  nisimura 	cs->cs_defspeed = 4800;
    840       1.4  nisimura 	cs->cs_defcflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
    841       1.4  nisimura 	return (zskbd_cnattach(cs));
    842       1.1  nisimura #else
    843       1.1  nisimura 	return (ENXIO);
    844       1.1  nisimura #endif
    845       1.1  nisimura }
    846       1.1  nisimura 
    847       1.1  nisimura int
    848       1.1  nisimura zs_ioasic_isconsole(offset, channel)
    849       1.1  nisimura 	tc_offset_t offset;
    850       1.1  nisimura 	int channel;
    851       1.1  nisimura {
    852       1.1  nisimura 
    853       1.1  nisimura 	if (zs_ioasic_console &&
    854       1.1  nisimura 	    offset == zs_ioasic_console_offset &&
    855       1.1  nisimura 	    channel == zs_ioasic_console_channel)
    856       1.1  nisimura 		return (1);
    857       1.1  nisimura 
    858       1.1  nisimura 	return (0);
    859       1.1  nisimura }
    860       1.1  nisimura 
    861       1.1  nisimura /*
    862       1.1  nisimura  * Polled console input putchar.
    863       1.1  nisimura  */
    864       1.1  nisimura int
    865       1.1  nisimura zs_ioasic_cngetc(dev)
    866       1.1  nisimura 	dev_t dev;
    867       1.1  nisimura {
    868       1.1  nisimura 
    869       1.4  nisimura 	return (zs_getc(&zs_ioasic_conschanstate_store));
    870       1.1  nisimura }
    871       1.1  nisimura 
    872       1.1  nisimura /*
    873       1.1  nisimura  * Polled console output putchar.
    874       1.1  nisimura  */
    875       1.1  nisimura void
    876       1.1  nisimura zs_ioasic_cnputc(dev, c)
    877       1.1  nisimura 	dev_t dev;
    878       1.1  nisimura 	int c;
    879       1.1  nisimura {
    880       1.1  nisimura 
    881       1.4  nisimura 	zs_putc(&zs_ioasic_conschanstate_store, c);
    882       1.1  nisimura }
    883       1.1  nisimura 
    884       1.1  nisimura /*
    885       1.1  nisimura  * Set polling/no polling on console.
    886       1.1  nisimura  */
    887       1.1  nisimura void
    888       1.1  nisimura zs_ioasic_cnpollc(dev, onoff)
    889       1.1  nisimura 	dev_t dev;
    890       1.1  nisimura 	int onoff;
    891       1.1  nisimura {
    892       1.1  nisimura 
    893       1.1  nisimura 	/* XXX ??? */
    894       1.1  nisimura }
    895