zs_ioasic.c revision 1.26 1 1.26 drochner /* $NetBSD: zs_ioasic.c,v 1.26 2005/06/02 13:11:39 drochner Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 1996, 1998 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Gordon W. Ross, Ken Hornstein, and by Jason R. Thorpe of the
9 1.1 nisimura * Numerical Aerospace Simulation Facility, NASA Ames Research Center.
10 1.1 nisimura *
11 1.1 nisimura * Redistribution and use in source and binary forms, with or without
12 1.1 nisimura * modification, are permitted provided that the following conditions
13 1.1 nisimura * are met:
14 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
15 1.1 nisimura * notice, this list of conditions and the following disclaimer.
16 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
18 1.1 nisimura * documentation and/or other materials provided with the distribution.
19 1.1 nisimura * 3. All advertising materials mentioning features or use of this software
20 1.1 nisimura * must display the following acknowledgement:
21 1.1 nisimura * This product includes software developed by the NetBSD
22 1.1 nisimura * Foundation, Inc. and its contributors.
23 1.1 nisimura * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 nisimura * contributors may be used to endorse or promote products derived
25 1.1 nisimura * from this software without specific prior written permission.
26 1.1 nisimura *
27 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
38 1.1 nisimura */
39 1.1 nisimura
40 1.1 nisimura /*
41 1.1 nisimura * Zilog Z8530 Dual UART driver (machine-dependent part). This driver
42 1.4 nisimura * handles Z8530 chips attached to the DECstation/Alpha IOASIC. Modified
43 1.4 nisimura * for NetBSD/alpha by Ken Hornstein and Jason R. Thorpe. NetBSD/pmax
44 1.4 nisimura * adaption by Mattias Drochner. Merge work by Tohru Nishimura.
45 1.1 nisimura *
46 1.1 nisimura * Runs two serial lines per chip using slave drivers.
47 1.1 nisimura * Plain tty/async lines use the zstty slave.
48 1.1 nisimura */
49 1.9 lukem
50 1.9 lukem #include <sys/cdefs.h>
51 1.26 drochner __KERNEL_RCSID(0, "$NetBSD: zs_ioasic.c,v 1.26 2005/06/02 13:11:39 drochner Exp $");
52 1.1 nisimura
53 1.1 nisimura #include "opt_ddb.h"
54 1.7 lukem #include "opt_kgdb.h"
55 1.1 nisimura #include "zskbd.h"
56 1.1 nisimura
57 1.1 nisimura #include <sys/param.h>
58 1.1 nisimura #include <sys/systm.h>
59 1.1 nisimura #include <sys/conf.h>
60 1.1 nisimura #include <sys/device.h>
61 1.4 nisimura #include <sys/malloc.h>
62 1.1 nisimura #include <sys/file.h>
63 1.1 nisimura #include <sys/ioctl.h>
64 1.1 nisimura #include <sys/kernel.h>
65 1.1 nisimura #include <sys/proc.h>
66 1.1 nisimura #include <sys/tty.h>
67 1.1 nisimura #include <sys/time.h>
68 1.1 nisimura #include <sys/syslog.h>
69 1.1 nisimura
70 1.1 nisimura #include <machine/autoconf.h>
71 1.1 nisimura #include <machine/intr.h>
72 1.1 nisimura #include <machine/z8530var.h>
73 1.1 nisimura
74 1.1 nisimura #include <dev/cons.h>
75 1.1 nisimura #include <dev/ic/z8530reg.h>
76 1.1 nisimura
77 1.1 nisimura #include <dev/tc/tcvar.h>
78 1.1 nisimura #include <dev/tc/ioasicreg.h>
79 1.1 nisimura #include <dev/tc/ioasicvar.h>
80 1.1 nisimura
81 1.1 nisimura #include <dev/tc/zs_ioasicvar.h>
82 1.1 nisimura
83 1.5 nisimura #if defined(__alpha__) || defined(alpha)
84 1.4 nisimura #include <machine/rpb.h>
85 1.4 nisimura #endif
86 1.5 nisimura #if defined(pmax)
87 1.4 nisimura #include <pmax/pmax/pmaxtype.h>
88 1.1 nisimura #endif
89 1.1 nisimura
90 1.1 nisimura /*
91 1.1 nisimura * Helpers for console support.
92 1.1 nisimura */
93 1.24 perry void zs_ioasic_cninit(tc_addr_t, tc_offset_t, int);
94 1.24 perry int zs_ioasic_cngetc(dev_t);
95 1.24 perry void zs_ioasic_cnputc(dev_t, int);
96 1.24 perry void zs_ioasic_cnpollc(dev_t, int);
97 1.1 nisimura
98 1.1 nisimura struct consdev zs_ioasic_cons = {
99 1.1 nisimura NULL, NULL, zs_ioasic_cngetc, zs_ioasic_cnputc,
100 1.21 matt zs_ioasic_cnpollc, NULL, NULL, NULL, NODEV, CN_NORMAL,
101 1.1 nisimura };
102 1.1 nisimura
103 1.1 nisimura tc_offset_t zs_ioasic_console_offset;
104 1.1 nisimura int zs_ioasic_console_channel;
105 1.1 nisimura int zs_ioasic_console;
106 1.4 nisimura struct zs_chanstate zs_ioasic_conschanstate_store;
107 1.1 nisimura
108 1.24 perry int zs_ioasic_isconsole(tc_offset_t, int);
109 1.24 perry int zs_getc(struct zs_chanstate *);
110 1.24 perry void zs_putc(struct zs_chanstate *, int);
111 1.1 nisimura
112 1.1 nisimura /*
113 1.1 nisimura * Some warts needed by z8530tty.c
114 1.1 nisimura */
115 1.1 nisimura int zs_def_cflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
116 1.1 nisimura
117 1.1 nisimura /*
118 1.2 nisimura * ZS chips are feeded a 7.372 MHz clock.
119 1.1 nisimura */
120 1.1 nisimura #define PCLK (9600 * 768) /* PCLK pin input clock rate */
121 1.1 nisimura
122 1.1 nisimura /* The layout of this is hardware-dependent (padding, order). */
123 1.1 nisimura struct zshan {
124 1.5 nisimura #if defined(__alpha__) || defined(alpha)
125 1.1 nisimura volatile u_int zc_csr; /* ctrl,status, and indirect access */
126 1.1 nisimura u_int zc_pad0;
127 1.1 nisimura volatile u_int zc_data; /* data */
128 1.1 nisimura u_int sc_pad1;
129 1.1 nisimura #endif
130 1.5 nisimura #if defined(pmax)
131 1.4 nisimura volatile u_int16_t zc_csr; /* ctrl,status, and indirect access */
132 1.4 nisimura unsigned : 16;
133 1.4 nisimura volatile u_int16_t zc_data; /* data */
134 1.4 nisimura unsigned : 16;
135 1.4 nisimura #endif
136 1.1 nisimura };
137 1.1 nisimura
138 1.1 nisimura struct zsdevice {
139 1.1 nisimura /* Yes, they are backwards. */
140 1.1 nisimura struct zshan zs_chan_b;
141 1.1 nisimura struct zshan zs_chan_a;
142 1.1 nisimura };
143 1.1 nisimura
144 1.1 nisimura static u_char zs_ioasic_init_reg[16] = {
145 1.1 nisimura 0, /* 0: CMD (reset, etc.) */
146 1.1 nisimura 0, /* 1: No interrupts yet. */
147 1.1 nisimura 0xf0, /* 2: IVECT */
148 1.1 nisimura ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
149 1.1 nisimura ZSWR4_CLK_X16 | ZSWR4_ONESB,
150 1.1 nisimura ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
151 1.1 nisimura 0, /* 6: TXSYNC/SYNCLO */
152 1.1 nisimura 0, /* 7: RXSYNC/SYNCHI */
153 1.1 nisimura 0, /* 8: alias for data port */
154 1.1 nisimura ZSWR9_MASTER_IE | ZSWR9_VECTOR_INCL_STAT,
155 1.1 nisimura 0, /*10: Misc. TX/RX control bits */
156 1.1 nisimura ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
157 1.1 nisimura 22, /*12: BAUDLO (default=9600) */
158 1.1 nisimura 0, /*13: BAUDHI (default=9600) */
159 1.1 nisimura ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
160 1.1 nisimura ZSWR15_BREAK_IE,
161 1.1 nisimura };
162 1.1 nisimura
163 1.24 perry struct zshan *zs_ioasic_get_chan_addr(tc_addr_t, int);
164 1.1 nisimura
165 1.1 nisimura struct zshan *
166 1.1 nisimura zs_ioasic_get_chan_addr(zsaddr, channel)
167 1.1 nisimura tc_addr_t zsaddr;
168 1.1 nisimura int channel;
169 1.1 nisimura {
170 1.1 nisimura struct zsdevice *addr;
171 1.1 nisimura struct zshan *zc;
172 1.1 nisimura
173 1.5 nisimura #if defined(__alpha__) || defined(alpha)
174 1.4 nisimura addr = (struct zsdevice *)TC_DENSE_TO_SPARSE(zsaddr);
175 1.4 nisimura #endif
176 1.5 nisimura #if defined(pmax)
177 1.4 nisimura addr = (struct zsdevice *)MIPS_PHYS_TO_KSEG1(zsaddr);
178 1.1 nisimura #endif
179 1.1 nisimura
180 1.1 nisimura if (channel == 0)
181 1.1 nisimura zc = &addr->zs_chan_a;
182 1.1 nisimura else
183 1.1 nisimura zc = &addr->zs_chan_b;
184 1.1 nisimura
185 1.1 nisimura return (zc);
186 1.1 nisimura }
187 1.1 nisimura
188 1.1 nisimura
189 1.1 nisimura /****************************************************************
190 1.1 nisimura * Autoconfig
191 1.1 nisimura ****************************************************************/
192 1.1 nisimura
193 1.1 nisimura /* Definition of the driver for autoconfig. */
194 1.24 perry int zs_ioasic_match(struct device *, struct cfdata *, void *);
195 1.24 perry void zs_ioasic_attach(struct device *, struct device *, void *);
196 1.24 perry int zs_ioasic_print(void *, const char *name);
197 1.24 perry int zs_ioasic_submatch(struct device *, struct cfdata *,
198 1.24 perry const locdesc_t *, void *);
199 1.1 nisimura
200 1.18 thorpej CFATTACH_DECL(zsc_ioasic, sizeof(struct zsc_softc),
201 1.19 thorpej zs_ioasic_match, zs_ioasic_attach, NULL, NULL);
202 1.1 nisimura
203 1.1 nisimura /* Interrupt handlers. */
204 1.24 perry int zs_ioasic_hardintr(void *);
205 1.24 perry void zs_ioasic_softintr(void *);
206 1.1 nisimura
207 1.1 nisimura /*
208 1.1 nisimura * Is the zs chip present?
209 1.1 nisimura */
210 1.1 nisimura int
211 1.1 nisimura zs_ioasic_match(parent, cf, aux)
212 1.1 nisimura struct device *parent;
213 1.1 nisimura struct cfdata *cf;
214 1.1 nisimura void *aux;
215 1.1 nisimura {
216 1.1 nisimura struct ioasicdev_attach_args *d = aux;
217 1.6 nisimura tc_addr_t zs_addr;
218 1.1 nisimura
219 1.1 nisimura /*
220 1.1 nisimura * Make sure that we're looking for the right kind of device.
221 1.1 nisimura */
222 1.1 nisimura if (strncmp(d->iada_modname, "z8530 ", TC_ROM_LLEN) != 0 &&
223 1.1 nisimura strncmp(d->iada_modname, "scc", TC_ROM_LLEN) != 0)
224 1.1 nisimura return (0);
225 1.1 nisimura
226 1.1 nisimura /*
227 1.1 nisimura * Find out the device address, and check it for validity.
228 1.1 nisimura */
229 1.6 nisimura zs_addr = TC_DENSE_TO_SPARSE((tc_addr_t)d->iada_addr);
230 1.1 nisimura if (tc_badaddr(zs_addr))
231 1.1 nisimura return (0);
232 1.1 nisimura
233 1.1 nisimura return (1);
234 1.1 nisimura }
235 1.1 nisimura
236 1.1 nisimura /*
237 1.1 nisimura * Attach a found zs.
238 1.1 nisimura */
239 1.1 nisimura void
240 1.1 nisimura zs_ioasic_attach(parent, self, aux)
241 1.1 nisimura struct device *parent;
242 1.1 nisimura struct device *self;
243 1.1 nisimura void *aux;
244 1.1 nisimura {
245 1.1 nisimura struct zsc_softc *zs = (void *) self;
246 1.1 nisimura struct zsc_attach_args zs_args;
247 1.1 nisimura struct zs_chanstate *cs;
248 1.1 nisimura struct ioasicdev_attach_args *d = aux;
249 1.4 nisimura struct zshan *zc;
250 1.1 nisimura int s, channel;
251 1.12 ad u_long zflg;
252 1.23 drochner int help[2];
253 1.23 drochner locdesc_t *ldesc = (void *)help; /* XXX */
254 1.1 nisimura
255 1.1 nisimura printf("\n");
256 1.1 nisimura
257 1.1 nisimura /*
258 1.1 nisimura * Initialize software state for each channel.
259 1.1 nisimura */
260 1.1 nisimura for (channel = 0; channel < 2; channel++) {
261 1.1 nisimura zs_args.channel = channel;
262 1.1 nisimura zs_args.hwflags = 0;
263 1.1 nisimura
264 1.1 nisimura if (zs_ioasic_isconsole(d->iada_offset, channel)) {
265 1.4 nisimura cs = &zs_ioasic_conschanstate_store;
266 1.1 nisimura zs_args.hwflags |= ZS_HWFLAG_CONSOLE;
267 1.1 nisimura } else {
268 1.4 nisimura cs = malloc(sizeof(struct zs_chanstate),
269 1.10 tsutsui M_DEVBUF, M_NOWAIT|M_ZERO);
270 1.4 nisimura zc = zs_ioasic_get_chan_addr(d->iada_addr, channel);
271 1.26 drochner cs->cs_reg_csr = (volatile void *)&zc->zc_csr;
272 1.1 nisimura
273 1.1 nisimura bcopy(zs_ioasic_init_reg, cs->cs_creg, 16);
274 1.1 nisimura bcopy(zs_ioasic_init_reg, cs->cs_preg, 16);
275 1.1 nisimura
276 1.1 nisimura cs->cs_defcflag = zs_def_cflag;
277 1.1 nisimura cs->cs_defspeed = 9600; /* XXX */
278 1.1 nisimura (void) zs_set_modes(cs, cs->cs_defcflag);
279 1.1 nisimura }
280 1.1 nisimura
281 1.4 nisimura zs->zsc_cs[channel] = cs;
282 1.4 nisimura zs->zsc_addroffset = d->iada_offset; /* cookie only */
283 1.1 nisimura cs->cs_channel = channel;
284 1.1 nisimura cs->cs_ops = &zsops_null;
285 1.1 nisimura cs->cs_brg_clk = PCLK / 16;
286 1.1 nisimura
287 1.1 nisimura /*
288 1.1 nisimura * DCD and CTS interrupts are only meaningful on
289 1.12 ad * SCC 0/B, and RTS and DTR only on B of SCC 0 & 1.
290 1.1 nisimura *
291 1.1 nisimura * XXX This is sorta gross.
292 1.1 nisimura */
293 1.4 nisimura if (d->iada_offset == 0x00100000 && channel == 1) {
294 1.4 nisimura cs->cs_creg[15] |= ZSWR15_DCD_IE;
295 1.4 nisimura cs->cs_preg[15] |= ZSWR15_DCD_IE;
296 1.12 ad zflg = ZIP_FLAGS_DCDCTS;
297 1.12 ad } else
298 1.12 ad zflg = 0;
299 1.12 ad if (channel == 1)
300 1.12 ad zflg |= ZIP_FLAGS_DTRRTS;
301 1.12 ad (u_long)cs->cs_private = zflg;
302 1.1 nisimura
303 1.1 nisimura /*
304 1.1 nisimura * Clear the master interrupt enable.
305 1.1 nisimura * The INTENA is common to both channels,
306 1.1 nisimura * so just do it on the A channel.
307 1.1 nisimura */
308 1.1 nisimura if (channel == 0) {
309 1.1 nisimura zs_write_reg(cs, 9, 0);
310 1.1 nisimura }
311 1.1 nisimura
312 1.1 nisimura /*
313 1.1 nisimura * Set up the flow/modem control channel pointer to
314 1.1 nisimura * deal with the weird wiring on the TC Alpha and
315 1.1 nisimura * DECstation.
316 1.1 nisimura */
317 1.1 nisimura if (channel == 1)
318 1.1 nisimura cs->cs_ctl_chan = zs->zsc_cs[0];
319 1.1 nisimura else
320 1.1 nisimura cs->cs_ctl_chan = NULL;
321 1.1 nisimura
322 1.23 drochner ldesc->len = 1;
323 1.23 drochner ldesc->locs[ZSCCF_CHANNEL] = channel;
324 1.23 drochner
325 1.1 nisimura /*
326 1.1 nisimura * Look for a child driver for this channel.
327 1.1 nisimura * The child attach will setup the hardware.
328 1.1 nisimura */
329 1.23 drochner if (config_found_sm_loc(self, "zsc", ldesc, (void *)&zs_args,
330 1.4 nisimura zs_ioasic_print, zs_ioasic_submatch) == NULL) {
331 1.1 nisimura /* No sub-driver. Just reset it. */
332 1.1 nisimura u_char reset = (channel == 0) ?
333 1.1 nisimura ZSWR9_A_RESET : ZSWR9_B_RESET;
334 1.1 nisimura s = splhigh();
335 1.1 nisimura zs_write_reg(cs, 9, reset);
336 1.1 nisimura splx(s);
337 1.1 nisimura }
338 1.1 nisimura }
339 1.1 nisimura
340 1.1 nisimura /*
341 1.1 nisimura * Set up the ioasic interrupt handler.
342 1.1 nisimura */
343 1.1 nisimura ioasic_intr_establish(parent, d->iada_cookie, TC_IPL_TTY,
344 1.1 nisimura zs_ioasic_hardintr, zs);
345 1.1 nisimura zs->zsc_sih = softintr_establish(IPL_SOFTSERIAL,
346 1.1 nisimura zs_ioasic_softintr, zs);
347 1.1 nisimura if (zs->zsc_sih == NULL)
348 1.1 nisimura panic("zs_ioasic_attach: unable to register softintr");
349 1.1 nisimura
350 1.1 nisimura /*
351 1.1 nisimura * Set the master interrupt enable and interrupt vector. The
352 1.1 nisimura * Sun does this only on one channel. The old Alpha SCC driver
353 1.1 nisimura * did it on both. We'll do it on both.
354 1.1 nisimura */
355 1.1 nisimura s = splhigh();
356 1.1 nisimura /* interrupt vector */
357 1.1 nisimura zs_write_reg(zs->zsc_cs[0], 2, zs_ioasic_init_reg[2]);
358 1.1 nisimura zs_write_reg(zs->zsc_cs[1], 2, zs_ioasic_init_reg[2]);
359 1.1 nisimura
360 1.1 nisimura /* master interrupt control (enable) */
361 1.1 nisimura zs_write_reg(zs->zsc_cs[0], 9, zs_ioasic_init_reg[9]);
362 1.1 nisimura zs_write_reg(zs->zsc_cs[1], 9, zs_ioasic_init_reg[9]);
363 1.5 nisimura #if defined(__alpha__) || defined(alpha)
364 1.1 nisimura /* ioasic interrupt enable */
365 1.2 nisimura *(volatile u_int *)(ioasic_base + IOASIC_IMSK) |=
366 1.2 nisimura IOASIC_INTR_SCC_1 | IOASIC_INTR_SCC_0;
367 1.2 nisimura tc_mb();
368 1.4 nisimura #endif
369 1.1 nisimura splx(s);
370 1.1 nisimura }
371 1.1 nisimura
372 1.1 nisimura int
373 1.1 nisimura zs_ioasic_print(aux, name)
374 1.1 nisimura void *aux;
375 1.1 nisimura const char *name;
376 1.1 nisimura {
377 1.1 nisimura struct zsc_attach_args *args = aux;
378 1.1 nisimura
379 1.1 nisimura if (name != NULL)
380 1.20 thorpej aprint_normal("%s:", name);
381 1.1 nisimura
382 1.1 nisimura if (args->channel != -1)
383 1.20 thorpej aprint_normal(" channel %d", args->channel);
384 1.1 nisimura
385 1.1 nisimura return (UNCONF);
386 1.1 nisimura }
387 1.1 nisimura
388 1.4 nisimura int
389 1.23 drochner zs_ioasic_submatch(parent, cf, ldesc, aux)
390 1.4 nisimura struct device *parent;
391 1.4 nisimura struct cfdata *cf;
392 1.23 drochner const locdesc_t *ldesc;
393 1.4 nisimura void *aux;
394 1.4 nisimura {
395 1.4 nisimura struct zsc_softc *zs = (void *)parent;
396 1.4 nisimura struct zsc_attach_args *pa = aux;
397 1.26 drochner const char *defname = "";
398 1.4 nisimura
399 1.4 nisimura if (cf->cf_loc[ZSCCF_CHANNEL] != ZSCCF_CHANNEL_DEFAULT &&
400 1.23 drochner cf->cf_loc[ZSCCF_CHANNEL] != ldesc->locs[ZSCCF_CHANNEL])
401 1.4 nisimura return (0);
402 1.23 drochner
403 1.4 nisimura if (cf->cf_loc[ZSCCF_CHANNEL] == ZSCCF_CHANNEL_DEFAULT) {
404 1.4 nisimura if (pa->channel == 0) {
405 1.5 nisimura #if defined(pmax)
406 1.4 nisimura if (systype == DS_MAXINE)
407 1.4 nisimura return (0);
408 1.4 nisimura #endif
409 1.4 nisimura if (zs->zsc_addroffset == 0x100000)
410 1.4 nisimura defname = "vsms";
411 1.4 nisimura else
412 1.4 nisimura defname = "lkkbd";
413 1.4 nisimura }
414 1.4 nisimura else if (zs->zsc_addroffset == 0x100000)
415 1.4 nisimura defname = "zstty";
416 1.5 nisimura #if defined(pmax)
417 1.4 nisimura else if (systype == DS_MAXINE)
418 1.4 nisimura return (0);
419 1.4 nisimura #endif
420 1.5 nisimura #if defined(__alpha__) || defined(alpha)
421 1.4 nisimura else if (cputype == ST_DEC_3000_300)
422 1.4 nisimura return (0);
423 1.4 nisimura #endif
424 1.4 nisimura else
425 1.4 nisimura defname = "zstty"; /* 3min/3max+, DEC3000/500 */
426 1.4 nisimura
427 1.15 thorpej if (strcmp(cf->cf_name, defname))
428 1.4 nisimura return (0);
429 1.4 nisimura }
430 1.16 thorpej return (config_match(parent, cf, aux));
431 1.4 nisimura }
432 1.1 nisimura
433 1.1 nisimura /*
434 1.1 nisimura * Hardware interrupt handler.
435 1.1 nisimura */
436 1.1 nisimura int
437 1.1 nisimura zs_ioasic_hardintr(arg)
438 1.1 nisimura void *arg;
439 1.1 nisimura {
440 1.1 nisimura struct zsc_softc *zsc = arg;
441 1.1 nisimura
442 1.1 nisimura /*
443 1.1 nisimura * Call the upper-level MI hardware interrupt handler.
444 1.1 nisimura */
445 1.1 nisimura zsc_intr_hard(zsc);
446 1.1 nisimura
447 1.1 nisimura /*
448 1.1 nisimura * Check to see if we need to schedule any software-level
449 1.1 nisimura * processing interrupts.
450 1.1 nisimura */
451 1.1 nisimura if (zsc->zsc_cs[0]->cs_softreq | zsc->zsc_cs[1]->cs_softreq)
452 1.1 nisimura softintr_schedule(zsc->zsc_sih);
453 1.1 nisimura
454 1.1 nisimura return (1);
455 1.1 nisimura }
456 1.1 nisimura
457 1.1 nisimura /*
458 1.1 nisimura * Software-level interrupt (character processing, lower priority).
459 1.1 nisimura */
460 1.1 nisimura void
461 1.1 nisimura zs_ioasic_softintr(arg)
462 1.1 nisimura void *arg;
463 1.1 nisimura {
464 1.1 nisimura struct zsc_softc *zsc = arg;
465 1.1 nisimura int s;
466 1.1 nisimura
467 1.1 nisimura s = spltty();
468 1.1 nisimura (void) zsc_intr_soft(zsc);
469 1.1 nisimura splx(s);
470 1.1 nisimura }
471 1.1 nisimura
472 1.1 nisimura /*
473 1.1 nisimura * MD functions for setting the baud rate and control modes.
474 1.1 nisimura */
475 1.1 nisimura int
476 1.1 nisimura zs_set_speed(cs, bps)
477 1.1 nisimura struct zs_chanstate *cs;
478 1.1 nisimura int bps; /* bits per second */
479 1.1 nisimura {
480 1.1 nisimura int tconst, real_bps;
481 1.1 nisimura
482 1.1 nisimura if (bps == 0)
483 1.1 nisimura return (0);
484 1.1 nisimura
485 1.1 nisimura #ifdef DIAGNOSTIC
486 1.1 nisimura if (cs->cs_brg_clk == 0)
487 1.1 nisimura panic("zs_set_speed");
488 1.1 nisimura #endif
489 1.1 nisimura
490 1.1 nisimura tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
491 1.1 nisimura if (tconst < 0)
492 1.1 nisimura return (EINVAL);
493 1.1 nisimura
494 1.1 nisimura /* Convert back to make sure we can do it. */
495 1.1 nisimura real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
496 1.1 nisimura
497 1.1 nisimura /* XXX - Allow some tolerance here? */
498 1.1 nisimura if (real_bps != bps)
499 1.1 nisimura return (EINVAL);
500 1.1 nisimura
501 1.1 nisimura cs->cs_preg[12] = tconst;
502 1.1 nisimura cs->cs_preg[13] = tconst >> 8;
503 1.1 nisimura
504 1.1 nisimura /* Caller will stuff the pending registers. */
505 1.1 nisimura return (0);
506 1.1 nisimura }
507 1.1 nisimura
508 1.1 nisimura int
509 1.1 nisimura zs_set_modes(cs, cflag)
510 1.1 nisimura struct zs_chanstate *cs;
511 1.1 nisimura int cflag; /* bits per second */
512 1.1 nisimura {
513 1.1 nisimura u_long privflags = (u_long)cs->cs_private;
514 1.1 nisimura int s;
515 1.1 nisimura
516 1.1 nisimura /*
517 1.1 nisimura * Output hardware flow control on the chip is horrendous:
518 1.1 nisimura * if carrier detect drops, the receiver is disabled, and if
519 1.1 nisimura * CTS drops, the transmitter is stoped IN MID CHARACTER!
520 1.1 nisimura * Therefore, NEVER set the HFC bit, and instead use the
521 1.1 nisimura * status interrupt to detect CTS changes.
522 1.1 nisimura */
523 1.1 nisimura s = splzs();
524 1.1 nisimura if ((cflag & (CLOCAL | MDMBUF)) != 0)
525 1.1 nisimura cs->cs_rr0_dcd = 0;
526 1.1 nisimura else
527 1.1 nisimura cs->cs_rr0_dcd = ZSRR0_DCD;
528 1.1 nisimura if ((cflag & CRTSCTS) != 0) {
529 1.1 nisimura cs->cs_wr5_dtr = ZSWR5_DTR;
530 1.1 nisimura cs->cs_wr5_rts = ZSWR5_RTS;
531 1.1 nisimura cs->cs_rr0_cts = ZSRR0_CTS;
532 1.1 nisimura } else if ((cflag & CDTRCTS) != 0) {
533 1.1 nisimura cs->cs_wr5_dtr = 0;
534 1.1 nisimura cs->cs_wr5_rts = ZSWR5_DTR;
535 1.1 nisimura cs->cs_rr0_cts = ZSRR0_CTS;
536 1.1 nisimura } else if ((cflag & MDMBUF) != 0) {
537 1.1 nisimura cs->cs_wr5_dtr = 0;
538 1.1 nisimura cs->cs_wr5_rts = ZSWR5_DTR;
539 1.1 nisimura cs->cs_rr0_cts = ZSRR0_DCD;
540 1.1 nisimura } else {
541 1.1 nisimura cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
542 1.1 nisimura cs->cs_wr5_rts = 0;
543 1.1 nisimura cs->cs_rr0_cts = 0;
544 1.1 nisimura }
545 1.1 nisimura
546 1.1 nisimura if ((privflags & ZIP_FLAGS_DCDCTS) == 0) {
547 1.1 nisimura cs->cs_rr0_dcd &= ~(ZSRR0_CTS|ZSRR0_DCD);
548 1.1 nisimura cs->cs_rr0_cts &= ~(ZSRR0_CTS|ZSRR0_DCD);
549 1.1 nisimura }
550 1.12 ad if ((privflags & ZIP_FLAGS_DTRRTS) == 0) {
551 1.12 ad cs->cs_wr5_dtr &= ~(ZSWR5_RTS|ZSWR5_DTR);
552 1.12 ad cs->cs_wr5_rts &= ~(ZSWR5_RTS|ZSWR5_DTR);
553 1.12 ad }
554 1.1 nisimura splx(s);
555 1.1 nisimura
556 1.1 nisimura /* Caller will stuff the pending registers. */
557 1.1 nisimura return (0);
558 1.1 nisimura }
559 1.1 nisimura
560 1.1 nisimura /*
561 1.4 nisimura * Functions to read and write individual registers in a channel.
562 1.4 nisimura * The ZS chip requires a 1.6 uSec. recovery time between accesses,
563 1.4 nisimura * and the Alpha TC hardware does NOT take care of this for you.
564 1.4 nisimura * The delay is now handled inside the chip access functions.
565 1.4 nisimura * These could be inlines, but with the delay, speed is moot.
566 1.4 nisimura */
567 1.5 nisimura #if defined(pmax)
568 1.4 nisimura #undef DELAY
569 1.4 nisimura #define DELAY(x)
570 1.4 nisimura #endif
571 1.4 nisimura
572 1.3 nisimura u_int
573 1.1 nisimura zs_read_reg(cs, reg)
574 1.1 nisimura struct zs_chanstate *cs;
575 1.3 nisimura u_int reg;
576 1.1 nisimura {
577 1.26 drochner volatile struct zshan *zc = (volatile void *)cs->cs_reg_csr;
578 1.2 nisimura unsigned val;
579 1.4 nisimura
580 1.4 nisimura zc->zc_csr = reg << 8;
581 1.4 nisimura tc_wmb();
582 1.1 nisimura DELAY(5);
583 1.2 nisimura val = (zc->zc_csr >> 8) & 0xff;
584 1.4 nisimura /* tc_mb(); */
585 1.1 nisimura DELAY(5);
586 1.1 nisimura return (val);
587 1.1 nisimura }
588 1.1 nisimura
589 1.1 nisimura void
590 1.1 nisimura zs_write_reg(cs, reg, val)
591 1.1 nisimura struct zs_chanstate *cs;
592 1.3 nisimura u_int reg, val;
593 1.1 nisimura {
594 1.26 drochner volatile struct zshan *zc = (volatile void *)cs->cs_reg_csr;
595 1.25 perry
596 1.4 nisimura zc->zc_csr = reg << 8;
597 1.4 nisimura tc_wmb();
598 1.1 nisimura DELAY(5);
599 1.4 nisimura zc->zc_csr = val << 8;
600 1.4 nisimura tc_wmb();
601 1.1 nisimura DELAY(5);
602 1.1 nisimura }
603 1.1 nisimura
604 1.3 nisimura u_int
605 1.1 nisimura zs_read_csr(cs)
606 1.1 nisimura struct zs_chanstate *cs;
607 1.1 nisimura {
608 1.26 drochner volatile struct zshan *zc = (volatile void *)cs->cs_reg_csr;
609 1.2 nisimura unsigned val;
610 1.1 nisimura
611 1.2 nisimura val = (zc->zc_csr >> 8) & 0xff;
612 1.4 nisimura /* tc_mb(); */
613 1.1 nisimura DELAY(5);
614 1.1 nisimura return (val);
615 1.1 nisimura }
616 1.1 nisimura
617 1.1 nisimura void
618 1.1 nisimura zs_write_csr(cs, val)
619 1.1 nisimura struct zs_chanstate *cs;
620 1.3 nisimura u_int val;
621 1.1 nisimura {
622 1.26 drochner volatile struct zshan *zc = (volatile void *)cs->cs_reg_csr;
623 1.2 nisimura
624 1.2 nisimura zc->zc_csr = val << 8;
625 1.4 nisimura tc_wmb();
626 1.1 nisimura DELAY(5);
627 1.1 nisimura }
628 1.1 nisimura
629 1.3 nisimura u_int
630 1.1 nisimura zs_read_data(cs)
631 1.1 nisimura struct zs_chanstate *cs;
632 1.1 nisimura {
633 1.26 drochner volatile struct zshan *zc = (volatile void *)cs->cs_reg_csr;
634 1.2 nisimura unsigned val;
635 1.1 nisimura
636 1.2 nisimura val = (zc->zc_data) >> 8 & 0xff;
637 1.4 nisimura /* tc_mb(); */
638 1.1 nisimura DELAY(5);
639 1.1 nisimura return (val);
640 1.1 nisimura }
641 1.1 nisimura
642 1.1 nisimura void
643 1.1 nisimura zs_write_data(cs, val)
644 1.1 nisimura struct zs_chanstate *cs;
645 1.3 nisimura u_int val;
646 1.1 nisimura {
647 1.26 drochner volatile struct zshan *zc = (volatile void *)cs->cs_reg_csr;
648 1.2 nisimura
649 1.2 nisimura zc->zc_data = val << 8;
650 1.4 nisimura tc_wmb();
651 1.1 nisimura DELAY(5);
652 1.1 nisimura }
653 1.1 nisimura
654 1.1 nisimura /****************************************************************
655 1.6 nisimura * Console support functions
656 1.1 nisimura ****************************************************************/
657 1.1 nisimura
658 1.1 nisimura /*
659 1.1 nisimura * Handle user request to enter kernel debugger.
660 1.1 nisimura */
661 1.1 nisimura void
662 1.1 nisimura zs_abort(cs)
663 1.1 nisimura struct zs_chanstate *cs;
664 1.1 nisimura {
665 1.1 nisimura int rr0;
666 1.1 nisimura
667 1.1 nisimura /* Wait for end of break. */
668 1.1 nisimura /* XXX - Limit the wait? */
669 1.1 nisimura do {
670 1.1 nisimura rr0 = zs_read_csr(cs);
671 1.1 nisimura } while (rr0 & ZSRR0_BREAK);
672 1.1 nisimura
673 1.1 nisimura #if defined(KGDB)
674 1.1 nisimura zskgdb(cs);
675 1.1 nisimura #elif defined(DDB)
676 1.1 nisimura Debugger();
677 1.1 nisimura #else
678 1.1 nisimura printf("zs_abort: ignoring break on console\n");
679 1.1 nisimura #endif
680 1.1 nisimura }
681 1.1 nisimura
682 1.1 nisimura /*
683 1.1 nisimura * Polled input char.
684 1.1 nisimura */
685 1.1 nisimura int
686 1.1 nisimura zs_getc(cs)
687 1.1 nisimura struct zs_chanstate *cs;
688 1.1 nisimura {
689 1.1 nisimura int s, c, rr0;
690 1.1 nisimura
691 1.1 nisimura s = splhigh();
692 1.1 nisimura /* Wait for a character to arrive. */
693 1.1 nisimura do {
694 1.1 nisimura rr0 = zs_read_csr(cs);
695 1.1 nisimura } while ((rr0 & ZSRR0_RX_READY) == 0);
696 1.1 nisimura
697 1.1 nisimura c = zs_read_data(cs);
698 1.1 nisimura splx(s);
699 1.1 nisimura
700 1.1 nisimura /*
701 1.1 nisimura * This is used by the kd driver to read scan codes,
702 1.1 nisimura * so don't translate '\r' ==> '\n' here...
703 1.1 nisimura */
704 1.1 nisimura return (c);
705 1.1 nisimura }
706 1.1 nisimura
707 1.1 nisimura /*
708 1.1 nisimura * Polled output char.
709 1.1 nisimura */
710 1.1 nisimura void
711 1.1 nisimura zs_putc(cs, c)
712 1.1 nisimura struct zs_chanstate *cs;
713 1.1 nisimura int c;
714 1.1 nisimura {
715 1.1 nisimura register int s, rr0;
716 1.1 nisimura
717 1.1 nisimura s = splhigh();
718 1.1 nisimura /* Wait for transmitter to become ready. */
719 1.1 nisimura do {
720 1.1 nisimura rr0 = zs_read_csr(cs);
721 1.1 nisimura } while ((rr0 & ZSRR0_TX_READY) == 0);
722 1.1 nisimura
723 1.1 nisimura zs_write_data(cs, c);
724 1.1 nisimura
725 1.1 nisimura /* Wait for the character to be transmitted. */
726 1.1 nisimura do {
727 1.1 nisimura rr0 = zs_read_csr(cs);
728 1.1 nisimura } while ((rr0 & ZSRR0_TX_READY) == 0);
729 1.1 nisimura splx(s);
730 1.1 nisimura }
731 1.1 nisimura
732 1.1 nisimura /*****************************************************************/
733 1.1 nisimura
734 1.1 nisimura /*
735 1.1 nisimura * zs_ioasic_cninit --
736 1.6 nisimura * Initialize the serial channel for either a keyboard or
737 1.6 nisimura * a serial console.
738 1.1 nisimura */
739 1.1 nisimura void
740 1.1 nisimura zs_ioasic_cninit(ioasic_addr, zs_offset, channel)
741 1.1 nisimura tc_addr_t ioasic_addr;
742 1.1 nisimura tc_offset_t zs_offset;
743 1.1 nisimura int channel;
744 1.1 nisimura {
745 1.1 nisimura struct zs_chanstate *cs;
746 1.1 nisimura tc_addr_t zs_addr;
747 1.1 nisimura struct zshan *zc;
748 1.12 ad u_long zflg;
749 1.1 nisimura
750 1.1 nisimura /*
751 1.1 nisimura * Initialize the console finder helpers.
752 1.1 nisimura */
753 1.1 nisimura zs_ioasic_console_offset = zs_offset;
754 1.1 nisimura zs_ioasic_console_channel = channel;
755 1.1 nisimura zs_ioasic_console = 1;
756 1.1 nisimura
757 1.1 nisimura /*
758 1.4 nisimura * Pointer to channel state.
759 1.1 nisimura */
760 1.4 nisimura cs = &zs_ioasic_conschanstate_store;
761 1.1 nisimura
762 1.1 nisimura /*
763 1.1 nisimura * Compute the physical address of the chip, "map" it via
764 1.1 nisimura * K0SEG, and then get the address of the actual channel.
765 1.1 nisimura */
766 1.5 nisimura #if defined(__alpha__) || defined(alpha)
767 1.1 nisimura zs_addr = ALPHA_PHYS_TO_K0SEG(ioasic_addr + zs_offset);
768 1.4 nisimura #endif
769 1.5 nisimura #if defined(pmax)
770 1.4 nisimura zs_addr = MIPS_PHYS_TO_KSEG1(ioasic_addr + zs_offset);
771 1.4 nisimura #endif
772 1.1 nisimura zc = zs_ioasic_get_chan_addr(zs_addr, channel);
773 1.1 nisimura
774 1.1 nisimura /* Setup temporary chanstate. */
775 1.26 drochner cs->cs_reg_csr = (volatile void *)&zc->zc_csr;
776 1.1 nisimura
777 1.6 nisimura cs->cs_channel = channel;
778 1.6 nisimura cs->cs_ops = &zsops_null;
779 1.6 nisimura cs->cs_brg_clk = PCLK / 16;
780 1.6 nisimura
781 1.1 nisimura /* Initialize the pending registers. */
782 1.1 nisimura bcopy(zs_ioasic_init_reg, cs->cs_preg, 16);
783 1.12 ad /* cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS); */
784 1.1 nisimura
785 1.1 nisimura /*
786 1.1 nisimura * DCD and CTS interrupts are only meaningful on
787 1.12 ad * SCC 0/B, and RTS and DTR only on B of SCC 0 & 1.
788 1.1 nisimura *
789 1.1 nisimura * XXX This is sorta gross.
790 1.1 nisimura */
791 1.1 nisimura if (zs_offset == 0x00100000 && channel == 1)
792 1.12 ad zflg = ZIP_FLAGS_DCDCTS;
793 1.1 nisimura else
794 1.12 ad zflg = 0;
795 1.12 ad if (channel == 1)
796 1.12 ad zflg |= ZIP_FLAGS_DTRRTS;
797 1.12 ad (u_long)cs->cs_private = zflg;
798 1.1 nisimura
799 1.1 nisimura /* Clear the master interrupt enable. */
800 1.1 nisimura zs_write_reg(cs, 9, 0);
801 1.1 nisimura
802 1.1 nisimura /* Reset the whole SCC chip. */
803 1.1 nisimura zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
804 1.1 nisimura
805 1.1 nisimura /* Copy "pending" to "current" and H/W. */
806 1.1 nisimura zs_loadchannelregs(cs);
807 1.1 nisimura }
808 1.1 nisimura
809 1.1 nisimura /*
810 1.1 nisimura * zs_ioasic_cnattach --
811 1.1 nisimura * Initialize and attach a serial console.
812 1.1 nisimura */
813 1.4 nisimura void
814 1.4 nisimura zs_ioasic_cnattach(ioasic_addr, zs_offset, channel)
815 1.1 nisimura tc_addr_t ioasic_addr;
816 1.1 nisimura tc_offset_t zs_offset;
817 1.6 nisimura int channel;
818 1.1 nisimura {
819 1.4 nisimura struct zs_chanstate *cs = &zs_ioasic_conschanstate_store;
820 1.11 gehenna extern const struct cdevsw zstty_cdevsw;
821 1.4 nisimura
822 1.1 nisimura zs_ioasic_cninit(ioasic_addr, zs_offset, channel);
823 1.4 nisimura cs->cs_defspeed = 9600;
824 1.4 nisimura cs->cs_defcflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
825 1.1 nisimura
826 1.1 nisimura /* Point the console at the SCC. */
827 1.1 nisimura cn_tab = &zs_ioasic_cons;
828 1.4 nisimura cn_tab->cn_pri = CN_REMOTE;
829 1.11 gehenna cn_tab->cn_dev = makedev(cdevsw_lookup_major(&zstty_cdevsw),
830 1.11 gehenna (zs_offset == 0x100000) ? 0 : 1);
831 1.1 nisimura }
832 1.1 nisimura
833 1.1 nisimura /*
834 1.1 nisimura * zs_ioasic_lk201_cnattach --
835 1.6 nisimura * Initialize and attach a keyboard.
836 1.1 nisimura */
837 1.1 nisimura int
838 1.1 nisimura zs_ioasic_lk201_cnattach(ioasic_addr, zs_offset, channel)
839 1.1 nisimura tc_addr_t ioasic_addr;
840 1.1 nisimura tc_offset_t zs_offset;
841 1.1 nisimura int channel;
842 1.1 nisimura {
843 1.1 nisimura #if (NZSKBD > 0)
844 1.4 nisimura struct zs_chanstate *cs = &zs_ioasic_conschanstate_store;
845 1.4 nisimura
846 1.1 nisimura zs_ioasic_cninit(ioasic_addr, zs_offset, channel);
847 1.4 nisimura cs->cs_defspeed = 4800;
848 1.4 nisimura cs->cs_defcflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
849 1.4 nisimura return (zskbd_cnattach(cs));
850 1.1 nisimura #else
851 1.1 nisimura return (ENXIO);
852 1.1 nisimura #endif
853 1.1 nisimura }
854 1.1 nisimura
855 1.1 nisimura int
856 1.1 nisimura zs_ioasic_isconsole(offset, channel)
857 1.1 nisimura tc_offset_t offset;
858 1.1 nisimura int channel;
859 1.1 nisimura {
860 1.1 nisimura
861 1.1 nisimura if (zs_ioasic_console &&
862 1.1 nisimura offset == zs_ioasic_console_offset &&
863 1.1 nisimura channel == zs_ioasic_console_channel)
864 1.1 nisimura return (1);
865 1.1 nisimura
866 1.1 nisimura return (0);
867 1.1 nisimura }
868 1.1 nisimura
869 1.1 nisimura /*
870 1.1 nisimura * Polled console input putchar.
871 1.1 nisimura */
872 1.1 nisimura int
873 1.1 nisimura zs_ioasic_cngetc(dev)
874 1.1 nisimura dev_t dev;
875 1.1 nisimura {
876 1.1 nisimura
877 1.4 nisimura return (zs_getc(&zs_ioasic_conschanstate_store));
878 1.1 nisimura }
879 1.1 nisimura
880 1.1 nisimura /*
881 1.1 nisimura * Polled console output putchar.
882 1.1 nisimura */
883 1.1 nisimura void
884 1.1 nisimura zs_ioasic_cnputc(dev, c)
885 1.1 nisimura dev_t dev;
886 1.1 nisimura int c;
887 1.1 nisimura {
888 1.1 nisimura
889 1.4 nisimura zs_putc(&zs_ioasic_conschanstate_store, c);
890 1.1 nisimura }
891 1.1 nisimura
892 1.1 nisimura /*
893 1.1 nisimura * Set polling/no polling on console.
894 1.1 nisimura */
895 1.1 nisimura void
896 1.1 nisimura zs_ioasic_cnpollc(dev, onoff)
897 1.1 nisimura dev_t dev;
898 1.1 nisimura int onoff;
899 1.1 nisimura {
900 1.1 nisimura
901 1.1 nisimura /* XXX ??? */
902 1.1 nisimura }
903