Home | History | Annotate | Line # | Download | only in tc
zs_ioasic.c revision 1.6.2.5
      1 /* $NetBSD: zs_ioasic.c,v 1.6.2.5 2002/09/17 21:21:30 nathanw Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 1996, 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Gordon W. Ross, Ken Hornstein, and by Jason R. Thorpe of the
      9  * Numerical Aerospace Simulation Facility, NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *        This product includes software developed by the NetBSD
     22  *        Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * Zilog Z8530 Dual UART driver (machine-dependent part).  This driver
     42  * handles Z8530 chips attached to the DECstation/Alpha IOASIC.  Modified
     43  * for NetBSD/alpha by Ken Hornstein and Jason R. Thorpe.  NetBSD/pmax
     44  * adaption by Mattias Drochner.  Merge work by Tohru Nishimura.
     45  *
     46  * Runs two serial lines per chip using slave drivers.
     47  * Plain tty/async lines use the zstty slave.
     48  */
     49 
     50 #include <sys/cdefs.h>
     51 __KERNEL_RCSID(0, "$NetBSD: zs_ioasic.c,v 1.6.2.5 2002/09/17 21:21:30 nathanw Exp $");
     52 
     53 #include "opt_ddb.h"
     54 #include "opt_kgdb.h"
     55 #include "zskbd.h"
     56 
     57 #include <sys/param.h>
     58 #include <sys/systm.h>
     59 #include <sys/conf.h>
     60 #include <sys/device.h>
     61 #include <sys/malloc.h>
     62 #include <sys/file.h>
     63 #include <sys/ioctl.h>
     64 #include <sys/kernel.h>
     65 #include <sys/proc.h>
     66 #include <sys/tty.h>
     67 #include <sys/time.h>
     68 #include <sys/syslog.h>
     69 
     70 #include <machine/autoconf.h>
     71 #include <machine/intr.h>
     72 #include <machine/z8530var.h>
     73 
     74 #include <dev/cons.h>
     75 #include <dev/ic/z8530reg.h>
     76 
     77 #include <dev/tc/tcvar.h>
     78 #include <dev/tc/ioasicreg.h>
     79 #include <dev/tc/ioasicvar.h>
     80 
     81 #include <dev/tc/zs_ioasicvar.h>
     82 
     83 #if defined(__alpha__) || defined(alpha)
     84 #include <machine/rpb.h>
     85 #endif
     86 #if defined(pmax)
     87 #include <pmax/pmax/pmaxtype.h>
     88 #endif
     89 
     90 /*
     91  * Helpers for console support.
     92  */
     93 void	zs_ioasic_cninit __P((tc_addr_t, tc_offset_t, int));
     94 int	zs_ioasic_cngetc __P((dev_t));
     95 void	zs_ioasic_cnputc __P((dev_t, int));
     96 void	zs_ioasic_cnpollc __P((dev_t, int));
     97 
     98 struct consdev zs_ioasic_cons = {
     99 	NULL, NULL, zs_ioasic_cngetc, zs_ioasic_cnputc,
    100 	zs_ioasic_cnpollc, NULL, NODEV, CN_NORMAL,
    101 };
    102 
    103 tc_offset_t zs_ioasic_console_offset;
    104 int zs_ioasic_console_channel;
    105 int zs_ioasic_console;
    106 struct zs_chanstate zs_ioasic_conschanstate_store;
    107 
    108 int	zs_ioasic_isconsole __P((tc_offset_t, int));
    109 int	zs_getc __P((struct zs_chanstate *));
    110 void	zs_putc __P((struct zs_chanstate *, int));
    111 
    112 /*
    113  * Some warts needed by z8530tty.c
    114  */
    115 int zs_def_cflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
    116 
    117 /*
    118  * ZS chips are feeded a 7.372 MHz clock.
    119  */
    120 #define	PCLK	(9600 * 768)	/* PCLK pin input clock rate */
    121 
    122 /* The layout of this is hardware-dependent (padding, order). */
    123 struct zshan {
    124 #if defined(__alpha__) || defined(alpha)
    125 	volatile u_int	zc_csr;		/* ctrl,status, and indirect access */
    126 	u_int		zc_pad0;
    127 	volatile u_int	zc_data;	/* data */
    128 	u_int		sc_pad1;
    129 #endif
    130 #if defined(pmax)
    131 	volatile u_int16_t zc_csr;	/* ctrl,status, and indirect access */
    132 	unsigned : 16;
    133 	volatile u_int16_t zc_data;	/* data */
    134 	unsigned : 16;
    135 #endif
    136 };
    137 
    138 struct zsdevice {
    139 	/* Yes, they are backwards. */
    140 	struct	zshan zs_chan_b;
    141 	struct	zshan zs_chan_a;
    142 };
    143 
    144 static u_char zs_ioasic_init_reg[16] = {
    145 	0,	/* 0: CMD (reset, etc.) */
    146 	0,	/* 1: No interrupts yet. */
    147 	0xf0,	/* 2: IVECT */
    148 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    149 	ZSWR4_CLK_X16 | ZSWR4_ONESB,
    150 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    151 	0,	/* 6: TXSYNC/SYNCLO */
    152 	0,	/* 7: RXSYNC/SYNCHI */
    153 	0,	/* 8: alias for data port */
    154 	ZSWR9_MASTER_IE | ZSWR9_VECTOR_INCL_STAT,
    155 	0,	/*10: Misc. TX/RX control bits */
    156 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    157 	22,	/*12: BAUDLO (default=9600) */
    158 	0,	/*13: BAUDHI (default=9600) */
    159 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    160 	ZSWR15_BREAK_IE,
    161 };
    162 
    163 struct zshan *zs_ioasic_get_chan_addr __P((tc_addr_t, int));
    164 
    165 struct zshan *
    166 zs_ioasic_get_chan_addr(zsaddr, channel)
    167 	tc_addr_t zsaddr;
    168 	int channel;
    169 {
    170 	struct zsdevice *addr;
    171 	struct zshan *zc;
    172 
    173 #if defined(__alpha__) || defined(alpha)
    174 	addr = (struct zsdevice *)TC_DENSE_TO_SPARSE(zsaddr);
    175 #endif
    176 #if defined(pmax)
    177 	addr = (struct zsdevice *)MIPS_PHYS_TO_KSEG1(zsaddr);
    178 #endif
    179 
    180 	if (channel == 0)
    181 		zc = &addr->zs_chan_a;
    182 	else
    183 		zc = &addr->zs_chan_b;
    184 
    185 	return (zc);
    186 }
    187 
    188 
    189 /****************************************************************
    190  * Autoconfig
    191  ****************************************************************/
    192 
    193 /* Definition of the driver for autoconfig. */
    194 int	zs_ioasic_match __P((struct device *, struct cfdata *, void *));
    195 void	zs_ioasic_attach __P((struct device *, struct device *, void *));
    196 int	zs_ioasic_print __P((void *, const char *name));
    197 int	zs_ioasic_submatch __P((struct device *, struct cfdata *, void *));
    198 
    199 struct cfattach zsc_ioasic_ca = {
    200 	sizeof(struct zsc_softc), zs_ioasic_match, zs_ioasic_attach
    201 };
    202 
    203 /* Interrupt handlers. */
    204 int	zs_ioasic_hardintr __P((void *));
    205 void	zs_ioasic_softintr __P((void *));
    206 
    207 extern struct cfdriver ioasic_cd;
    208 
    209 /*
    210  * Is the zs chip present?
    211  */
    212 int
    213 zs_ioasic_match(parent, cf, aux)
    214 	struct device *parent;
    215 	struct cfdata *cf;
    216 	void *aux;
    217 {
    218 	struct ioasicdev_attach_args *d = aux;
    219 	tc_addr_t zs_addr;
    220 
    221 	if (parent->dv_cfdata->cf_driver != &ioasic_cd)
    222 		return (0);
    223 
    224 	/*
    225 	 * Make sure that we're looking for the right kind of device.
    226 	 */
    227 	if (strncmp(d->iada_modname, "z8530   ", TC_ROM_LLEN) != 0 &&
    228 	    strncmp(d->iada_modname, "scc", TC_ROM_LLEN) != 0)
    229 		return (0);
    230 
    231 	/*
    232 	 * Check user-specified offset against the ioasic offset.
    233 	 * Allow it to be wildcarded.
    234 	 */
    235 	if (cf->cf_loc[IOASICCF_OFFSET] != IOASICCF_OFFSET_DEFAULT &&
    236 	    cf->cf_loc[IOASICCF_OFFSET] != d->iada_offset)
    237 		return (0);
    238 
    239 	/*
    240 	 * Find out the device address, and check it for validity.
    241 	 */
    242 	zs_addr = TC_DENSE_TO_SPARSE((tc_addr_t)d->iada_addr);
    243 	if (tc_badaddr(zs_addr))
    244 		return (0);
    245 
    246 	return (1);
    247 }
    248 
    249 /*
    250  * Attach a found zs.
    251  */
    252 void
    253 zs_ioasic_attach(parent, self, aux)
    254 	struct device *parent;
    255 	struct device *self;
    256 	void *aux;
    257 {
    258 	struct zsc_softc *zs = (void *) self;
    259 	struct zsc_attach_args zs_args;
    260 	struct zs_chanstate *cs;
    261 	struct ioasicdev_attach_args *d = aux;
    262 	struct zshan *zc;
    263 	int s, channel;
    264 
    265 	printf("\n");
    266 
    267 	/*
    268 	 * Initialize software state for each channel.
    269 	 */
    270 	for (channel = 0; channel < 2; channel++) {
    271 		zs_args.channel = channel;
    272 		zs_args.hwflags = 0;
    273 
    274 		if (zs_ioasic_isconsole(d->iada_offset, channel)) {
    275 			cs = &zs_ioasic_conschanstate_store;
    276 			zs_args.hwflags |= ZS_HWFLAG_CONSOLE;
    277 		} else {
    278 			cs = malloc(sizeof(struct zs_chanstate),
    279 					M_DEVBUF, M_NOWAIT|M_ZERO);
    280 			zc = zs_ioasic_get_chan_addr(d->iada_addr, channel);
    281 			cs->cs_reg_csr = (void *)&zc->zc_csr;
    282 
    283 			bcopy(zs_ioasic_init_reg, cs->cs_creg, 16);
    284 			bcopy(zs_ioasic_init_reg, cs->cs_preg, 16);
    285 
    286 			cs->cs_defcflag = zs_def_cflag;
    287 			cs->cs_defspeed = 9600;		/* XXX */
    288 			(void) zs_set_modes(cs, cs->cs_defcflag);
    289 		}
    290 
    291 		zs->zsc_cs[channel] = cs;
    292 		zs->zsc_addroffset = d->iada_offset; /* cookie only */
    293 		cs->cs_channel = channel;
    294 		cs->cs_ops = &zsops_null;
    295 		cs->cs_brg_clk = PCLK / 16;
    296 
    297 		/*
    298 		 * DCD and CTS interrupts are only meaningful on
    299 		 * SCC 0/B.
    300 		 *
    301 		 * XXX This is sorta gross.
    302 		 */
    303 		if (d->iada_offset == 0x00100000 && channel == 1) {
    304 			cs->cs_creg[15] |= ZSWR15_DCD_IE;
    305 			cs->cs_preg[15] |= ZSWR15_DCD_IE;
    306 			(u_long)cs->cs_private = ZIP_FLAGS_DCDCTS;
    307 		}
    308 		else
    309 			cs->cs_private = NULL;
    310 
    311 		/*
    312 		 * Clear the master interrupt enable.
    313 		 * The INTENA is common to both channels,
    314 		 * so just do it on the A channel.
    315 		 */
    316 		if (channel == 0) {
    317 			zs_write_reg(cs, 9, 0);
    318 		}
    319 
    320 #ifdef notyet /* XXX thorpej */
    321 		/*
    322 		 * Set up the flow/modem control channel pointer to
    323 		 * deal with the weird wiring on the TC Alpha and
    324 		 * DECstation.
    325 		 */
    326 		if (channel == 1)
    327 			cs->cs_ctl_chan = zs->zsc_cs[0];
    328 		else
    329 			cs->cs_ctl_chan = NULL;
    330 #endif
    331 
    332 		/*
    333 		 * Look for a child driver for this channel.
    334 		 * The child attach will setup the hardware.
    335 		 */
    336 		if (config_found_sm(self, (void *)&zs_args,
    337 				zs_ioasic_print, zs_ioasic_submatch) == NULL) {
    338 			/* No sub-driver.  Just reset it. */
    339 			u_char reset = (channel == 0) ?
    340 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    341 			s = splhigh();
    342 			zs_write_reg(cs, 9, reset);
    343 			splx(s);
    344 		}
    345 	}
    346 
    347 	/*
    348 	 * Set up the ioasic interrupt handler.
    349 	 */
    350 	ioasic_intr_establish(parent, d->iada_cookie, TC_IPL_TTY,
    351 	    zs_ioasic_hardintr, zs);
    352 	zs->zsc_sih = softintr_establish(IPL_SOFTSERIAL,
    353 	    zs_ioasic_softintr, zs);
    354 	if (zs->zsc_sih == NULL)
    355 		panic("zs_ioasic_attach: unable to register softintr");
    356 
    357 	/*
    358 	 * Set the master interrupt enable and interrupt vector.  The
    359 	 * Sun does this only on one channel.  The old Alpha SCC driver
    360 	 * did it on both.  We'll do it on both.
    361 	 */
    362 	s = splhigh();
    363 	/* interrupt vector */
    364 	zs_write_reg(zs->zsc_cs[0], 2, zs_ioasic_init_reg[2]);
    365 	zs_write_reg(zs->zsc_cs[1], 2, zs_ioasic_init_reg[2]);
    366 
    367 	/* master interrupt control (enable) */
    368 	zs_write_reg(zs->zsc_cs[0], 9, zs_ioasic_init_reg[9]);
    369 	zs_write_reg(zs->zsc_cs[1], 9, zs_ioasic_init_reg[9]);
    370 #if defined(__alpha__) || defined(alpha)
    371 	/* ioasic interrupt enable */
    372 	*(volatile u_int *)(ioasic_base + IOASIC_IMSK) |=
    373 		    IOASIC_INTR_SCC_1 | IOASIC_INTR_SCC_0;
    374 	tc_mb();
    375 #endif
    376 	splx(s);
    377 }
    378 
    379 int
    380 zs_ioasic_print(aux, name)
    381 	void *aux;
    382 	const char *name;
    383 {
    384 	struct zsc_attach_args *args = aux;
    385 
    386 	if (name != NULL)
    387 		printf("%s:", name);
    388 
    389 	if (args->channel != -1)
    390 		printf(" channel %d", args->channel);
    391 
    392 	return (UNCONF);
    393 }
    394 
    395 int
    396 zs_ioasic_submatch(parent, cf, aux)
    397 	struct device *parent;
    398 	struct cfdata *cf;
    399 	void *aux;
    400 {
    401 	struct zsc_softc *zs = (void *)parent;
    402 	struct zsc_attach_args *pa = aux;
    403 	char *defname = "";
    404 
    405 	if (cf->cf_loc[ZSCCF_CHANNEL] != ZSCCF_CHANNEL_DEFAULT &&
    406 	    cf->cf_loc[ZSCCF_CHANNEL] != pa->channel)
    407 		return (0);
    408 	if (cf->cf_loc[ZSCCF_CHANNEL] == ZSCCF_CHANNEL_DEFAULT) {
    409 		if (pa->channel == 0) {
    410 #if defined(pmax)
    411 			if (systype == DS_MAXINE)
    412 				return (0);
    413 #endif
    414 			if (zs->zsc_addroffset == 0x100000)
    415 				defname = "vsms";
    416 			else
    417 				defname = "lkkbd";
    418 		}
    419 		else if (zs->zsc_addroffset == 0x100000)
    420 			defname = "zstty";
    421 #if defined(pmax)
    422 		else if (systype == DS_MAXINE)
    423 			return (0);
    424 #endif
    425 #if defined(__alpha__) || defined(alpha)
    426 		else if (cputype == ST_DEC_3000_300)
    427 			return (0);
    428 #endif
    429 		else
    430 			defname = "zstty"; /* 3min/3max+, DEC3000/500 */
    431 
    432 		if (strcmp(cf->cf_driver->cd_name, defname))
    433 			return (0);
    434 	}
    435 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    436 }
    437 
    438 /*
    439  * Hardware interrupt handler.
    440  */
    441 int
    442 zs_ioasic_hardintr(arg)
    443 	void *arg;
    444 {
    445 	struct zsc_softc *zsc = arg;
    446 
    447 	/*
    448 	 * Call the upper-level MI hardware interrupt handler.
    449 	 */
    450 	zsc_intr_hard(zsc);
    451 
    452 	/*
    453 	 * Check to see if we need to schedule any software-level
    454 	 * processing interrupts.
    455 	 */
    456 	if (zsc->zsc_cs[0]->cs_softreq | zsc->zsc_cs[1]->cs_softreq)
    457 		softintr_schedule(zsc->zsc_sih);
    458 
    459 	return (1);
    460 }
    461 
    462 /*
    463  * Software-level interrupt (character processing, lower priority).
    464  */
    465 void
    466 zs_ioasic_softintr(arg)
    467 	void *arg;
    468 {
    469 	struct zsc_softc *zsc = arg;
    470 	int s;
    471 
    472 	s = spltty();
    473 	(void) zsc_intr_soft(zsc);
    474 	splx(s);
    475 }
    476 
    477 /*
    478  * MD functions for setting the baud rate and control modes.
    479  */
    480 int
    481 zs_set_speed(cs, bps)
    482 	struct zs_chanstate *cs;
    483 	int bps;	/* bits per second */
    484 {
    485 	int tconst, real_bps;
    486 
    487 	if (bps == 0)
    488 		return (0);
    489 
    490 #ifdef DIAGNOSTIC
    491 	if (cs->cs_brg_clk == 0)
    492 		panic("zs_set_speed");
    493 #endif
    494 
    495 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    496 	if (tconst < 0)
    497 		return (EINVAL);
    498 
    499 	/* Convert back to make sure we can do it. */
    500 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    501 
    502 	/* XXX - Allow some tolerance here? */
    503 	if (real_bps != bps)
    504 		return (EINVAL);
    505 
    506 	cs->cs_preg[12] = tconst;
    507 	cs->cs_preg[13] = tconst >> 8;
    508 
    509 	/* Caller will stuff the pending registers. */
    510 	return (0);
    511 }
    512 
    513 int
    514 zs_set_modes(cs, cflag)
    515 	struct zs_chanstate *cs;
    516 	int cflag;	/* bits per second */
    517 {
    518 	u_long privflags = (u_long)cs->cs_private;
    519 	int s;
    520 
    521 	/*
    522 	 * Output hardware flow control on the chip is horrendous:
    523 	 * if carrier detect drops, the receiver is disabled, and if
    524 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    525 	 * Therefore, NEVER set the HFC bit, and instead use the
    526 	 * status interrupt to detect CTS changes.
    527 	 */
    528 	s = splzs();
    529 	if ((cflag & (CLOCAL | MDMBUF)) != 0)
    530 		cs->cs_rr0_dcd = 0;
    531 	else
    532 		cs->cs_rr0_dcd = ZSRR0_DCD;
    533 	if ((cflag & CRTSCTS) != 0) {
    534 		cs->cs_wr5_dtr = ZSWR5_DTR;
    535 		cs->cs_wr5_rts = ZSWR5_RTS;
    536 		cs->cs_rr0_cts = ZSRR0_CTS;
    537 	} else if ((cflag & CDTRCTS) != 0) {
    538 		cs->cs_wr5_dtr = 0;
    539 		cs->cs_wr5_rts = ZSWR5_DTR;
    540 		cs->cs_rr0_cts = ZSRR0_CTS;
    541 	} else if ((cflag & MDMBUF) != 0) {
    542 		cs->cs_wr5_dtr = 0;
    543 		cs->cs_wr5_rts = ZSWR5_DTR;
    544 		cs->cs_rr0_cts = ZSRR0_DCD;
    545 	} else {
    546 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    547 		cs->cs_wr5_rts = 0;
    548 		cs->cs_rr0_cts = 0;
    549 	}
    550 
    551 	if ((privflags & ZIP_FLAGS_DCDCTS) == 0) {
    552 		cs->cs_rr0_dcd &= ~(ZSRR0_CTS|ZSRR0_DCD);
    553 		cs->cs_rr0_cts &= ~(ZSRR0_CTS|ZSRR0_DCD);
    554 	}
    555 	splx(s);
    556 
    557 	/* Caller will stuff the pending registers. */
    558 	return (0);
    559 }
    560 
    561 /*
    562  * Functions to read and write individual registers in a channel.
    563  * The ZS chip requires a 1.6 uSec. recovery time between accesses,
    564  * and the Alpha TC hardware does NOT take care of this for you.
    565  * The delay is now handled inside the chip access functions.
    566  * These could be inlines, but with the delay, speed is moot.
    567  */
    568 #if defined(pmax)
    569 #undef	DELAY
    570 #define	DELAY(x)
    571 #endif
    572 
    573 u_int
    574 zs_read_reg(cs, reg)
    575 	struct zs_chanstate *cs;
    576 	u_int reg;
    577 {
    578 	struct zshan *zc = (void *)cs->cs_reg_csr;
    579 	unsigned val;
    580 
    581 	zc->zc_csr = reg << 8;
    582 	tc_wmb();
    583 	DELAY(5);
    584 	val = (zc->zc_csr >> 8) & 0xff;
    585 	/* tc_mb(); */
    586 	DELAY(5);
    587 	return (val);
    588 }
    589 
    590 void
    591 zs_write_reg(cs, reg, val)
    592 	struct zs_chanstate *cs;
    593 	u_int reg, val;
    594 {
    595 	struct zshan *zc = (void *)cs->cs_reg_csr;
    596 
    597 	zc->zc_csr = reg << 8;
    598 	tc_wmb();
    599 	DELAY(5);
    600 	zc->zc_csr = val << 8;
    601 	tc_wmb();
    602 	DELAY(5);
    603 }
    604 
    605 u_int
    606 zs_read_csr(cs)
    607 	struct zs_chanstate *cs;
    608 {
    609 	struct zshan *zc = (void *)cs->cs_reg_csr;
    610 	unsigned val;
    611 
    612 	val = (zc->zc_csr >> 8) & 0xff;
    613 	/* tc_mb(); */
    614 	DELAY(5);
    615 	return (val);
    616 }
    617 
    618 void
    619 zs_write_csr(cs, val)
    620 	struct zs_chanstate *cs;
    621 	u_int val;
    622 {
    623 	struct zshan *zc = (void *)cs->cs_reg_csr;
    624 
    625 	zc->zc_csr = val << 8;
    626 	tc_wmb();
    627 	DELAY(5);
    628 }
    629 
    630 u_int
    631 zs_read_data(cs)
    632 	struct zs_chanstate *cs;
    633 {
    634 	struct zshan *zc = (void *)cs->cs_reg_csr;
    635 	unsigned val;
    636 
    637 	val = (zc->zc_data) >> 8 & 0xff;
    638 	/* tc_mb(); */
    639 	DELAY(5);
    640 	return (val);
    641 }
    642 
    643 void
    644 zs_write_data(cs, val)
    645 	struct zs_chanstate *cs;
    646 	u_int val;
    647 {
    648 	struct zshan *zc = (void *)cs->cs_reg_csr;
    649 
    650 	zc->zc_data = val << 8;
    651 	tc_wmb();
    652 	DELAY(5);
    653 }
    654 
    655 /****************************************************************
    656  * Console support functions
    657  ****************************************************************/
    658 
    659 /*
    660  * Handle user request to enter kernel debugger.
    661  */
    662 void
    663 zs_abort(cs)
    664 	struct zs_chanstate *cs;
    665 {
    666 	int rr0;
    667 
    668 	/* Wait for end of break. */
    669 	/* XXX - Limit the wait? */
    670 	do {
    671 		rr0 = zs_read_csr(cs);
    672 	} while (rr0 & ZSRR0_BREAK);
    673 
    674 #if defined(KGDB)
    675 	zskgdb(cs);
    676 #elif defined(DDB)
    677 	Debugger();
    678 #else
    679 	printf("zs_abort: ignoring break on console\n");
    680 #endif
    681 }
    682 
    683 /*
    684  * Polled input char.
    685  */
    686 int
    687 zs_getc(cs)
    688 	struct zs_chanstate *cs;
    689 {
    690 	int s, c, rr0;
    691 
    692 	s = splhigh();
    693 	/* Wait for a character to arrive. */
    694 	do {
    695 		rr0 = zs_read_csr(cs);
    696 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    697 
    698 	c = zs_read_data(cs);
    699 	splx(s);
    700 
    701 	/*
    702 	 * This is used by the kd driver to read scan codes,
    703 	 * so don't translate '\r' ==> '\n' here...
    704 	 */
    705 	return (c);
    706 }
    707 
    708 /*
    709  * Polled output char.
    710  */
    711 void
    712 zs_putc(cs, c)
    713 	struct zs_chanstate *cs;
    714 	int c;
    715 {
    716 	register int s, rr0;
    717 
    718 	s = splhigh();
    719 	/* Wait for transmitter to become ready. */
    720 	do {
    721 		rr0 = zs_read_csr(cs);
    722 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    723 
    724 	zs_write_data(cs, c);
    725 
    726 	/* Wait for the character to be transmitted. */
    727 	do {
    728 		rr0 = zs_read_csr(cs);
    729 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    730 	splx(s);
    731 }
    732 
    733 /*****************************************************************/
    734 
    735 /*
    736  * zs_ioasic_cninit --
    737  *	Initialize the serial channel for either a keyboard or
    738  *	a serial console.
    739  */
    740 void
    741 zs_ioasic_cninit(ioasic_addr, zs_offset, channel)
    742 	tc_addr_t ioasic_addr;
    743 	tc_offset_t zs_offset;
    744 	int channel;
    745 {
    746 	struct zs_chanstate *cs;
    747 	tc_addr_t zs_addr;
    748 	struct zshan *zc;
    749 
    750 	/*
    751 	 * Initialize the console finder helpers.
    752 	 */
    753 	zs_ioasic_console_offset = zs_offset;
    754 	zs_ioasic_console_channel = channel;
    755 	zs_ioasic_console = 1;
    756 
    757 	/*
    758 	 * Pointer to channel state.
    759 	 */
    760 	cs = &zs_ioasic_conschanstate_store;
    761 
    762 	/*
    763 	 * Compute the physical address of the chip, "map" it via
    764 	 * K0SEG, and then get the address of the actual channel.
    765 	 */
    766 #if defined(__alpha__) || defined(alpha)
    767 	zs_addr = ALPHA_PHYS_TO_K0SEG(ioasic_addr + zs_offset);
    768 #endif
    769 #if defined(pmax)
    770 	zs_addr = MIPS_PHYS_TO_KSEG1(ioasic_addr + zs_offset);
    771 #endif
    772 	zc = zs_ioasic_get_chan_addr(zs_addr, channel);
    773 
    774 	/* Setup temporary chanstate. */
    775 	cs->cs_reg_csr = (void *)&zc->zc_csr;
    776 
    777 	cs->cs_channel = channel;
    778 	cs->cs_ops = &zsops_null;
    779 	cs->cs_brg_clk = PCLK / 16;
    780 
    781 	/* Initialize the pending registers. */
    782 	bcopy(zs_ioasic_init_reg, cs->cs_preg, 16);
    783 	cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS);
    784 
    785 	/*
    786 	 * DCD and CTS interrupts are only meaningful on
    787 	 * SCC 0/B.
    788 	 *
    789 	 * XXX This is sorta gross.
    790 	 */
    791 	if (zs_offset == 0x00100000 && channel == 1)
    792 		(u_long)cs->cs_private = ZIP_FLAGS_DCDCTS;
    793 	else
    794 		cs->cs_private = NULL;
    795 
    796 	/* Clear the master interrupt enable. */
    797 	zs_write_reg(cs, 9, 0);
    798 
    799 	/* Reset the whole SCC chip. */
    800 	zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
    801 
    802 	/* Copy "pending" to "current" and H/W. */
    803 	zs_loadchannelregs(cs);
    804 }
    805 
    806 /*
    807  * zs_ioasic_cnattach --
    808  *	Initialize and attach a serial console.
    809  */
    810 void
    811 zs_ioasic_cnattach(ioasic_addr, zs_offset, channel)
    812 	tc_addr_t ioasic_addr;
    813 	tc_offset_t zs_offset;
    814 	int channel;
    815 {
    816 	struct zs_chanstate *cs = &zs_ioasic_conschanstate_store;
    817 	extern const struct cdevsw zstty_cdevsw;
    818 
    819 	zs_ioasic_cninit(ioasic_addr, zs_offset, channel);
    820 	cs->cs_defspeed = 9600;
    821 	cs->cs_defcflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
    822 
    823 	/* Point the console at the SCC. */
    824 	cn_tab = &zs_ioasic_cons;
    825 	cn_tab->cn_pri = CN_REMOTE;
    826 	cn_tab->cn_dev = makedev(cdevsw_lookup_major(&zstty_cdevsw),
    827 				 (zs_offset == 0x100000) ? 0 : 1);
    828 }
    829 
    830 /*
    831  * zs_ioasic_lk201_cnattach --
    832  *	Initialize and attach a keyboard.
    833  */
    834 int
    835 zs_ioasic_lk201_cnattach(ioasic_addr, zs_offset, channel)
    836 	tc_addr_t ioasic_addr;
    837 	tc_offset_t zs_offset;
    838 	int channel;
    839 {
    840 #if (NZSKBD > 0)
    841 	struct zs_chanstate *cs = &zs_ioasic_conschanstate_store;
    842 
    843 	zs_ioasic_cninit(ioasic_addr, zs_offset, channel);
    844 	cs->cs_defspeed = 4800;
    845 	cs->cs_defcflag = (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8;
    846 	return (zskbd_cnattach(cs));
    847 #else
    848 	return (ENXIO);
    849 #endif
    850 }
    851 
    852 int
    853 zs_ioasic_isconsole(offset, channel)
    854 	tc_offset_t offset;
    855 	int channel;
    856 {
    857 
    858 	if (zs_ioasic_console &&
    859 	    offset == zs_ioasic_console_offset &&
    860 	    channel == zs_ioasic_console_channel)
    861 		return (1);
    862 
    863 	return (0);
    864 }
    865 
    866 /*
    867  * Polled console input putchar.
    868  */
    869 int
    870 zs_ioasic_cngetc(dev)
    871 	dev_t dev;
    872 {
    873 
    874 	return (zs_getc(&zs_ioasic_conschanstate_store));
    875 }
    876 
    877 /*
    878  * Polled console output putchar.
    879  */
    880 void
    881 zs_ioasic_cnputc(dev, c)
    882 	dev_t dev;
    883 	int c;
    884 {
    885 
    886 	zs_putc(&zs_ioasic_conschanstate_store, c);
    887 }
    888 
    889 /*
    890  * Set polling/no polling on console.
    891  */
    892 void
    893 zs_ioasic_cnpollc(dev, onoff)
    894 	dev_t dev;
    895 	int onoff;
    896 {
    897 
    898 	/* XXX ??? */
    899 }
    900