1 1.332 skrll /* $NetBSD: ehci.c,v 1.332 2025/04/26 07:05:56 skrll Exp $ */ 2 1.1 augustss 3 1.1 augustss /* 4 1.281 skrll * Copyright (c) 2004-2012,2016,2020 The NetBSD Foundation, Inc. 5 1.1 augustss * All rights reserved. 6 1.1 augustss * 7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation 8 1.190 mrg * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum, 9 1.190 mrg * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill 10 1.320 mrg * (jmcneill (at) invisible.ca). Matthew R. Green (mrg (at) eterna23.net), and 11 1.281 skrll * Nick Hudson . 12 1.1 augustss * 13 1.1 augustss * Redistribution and use in source and binary forms, with or without 14 1.1 augustss * modification, are permitted provided that the following conditions 15 1.1 augustss * are met: 16 1.1 augustss * 1. Redistributions of source code must retain the above copyright 17 1.1 augustss * notice, this list of conditions and the following disclaimer. 18 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright 19 1.1 augustss * notice, this list of conditions and the following disclaimer in the 20 1.1 augustss * documentation and/or other materials provided with the distribution. 21 1.1 augustss * 22 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 23 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 24 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 25 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 26 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 32 1.1 augustss * POSSIBILITY OF SUCH DAMAGE. 33 1.1 augustss */ 34 1.1 augustss 35 1.1 augustss /* 36 1.3 augustss * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller. 37 1.1 augustss * 38 1.35 enami * The EHCI 1.0 spec can be found at 39 1.160 uebayasi * http://www.intel.com/technology/usb/spec.htm 40 1.7 augustss * and the USB 2.0 spec at 41 1.160 uebayasi * http://www.usb.org/developers/docs/ 42 1.1 augustss * 43 1.1 augustss */ 44 1.4 lukem 45 1.52 jdolecek /* 46 1.52 jdolecek * TODO: 47 1.52 jdolecek * 1) hold off explorations by companion controllers until ehci has started. 48 1.52 jdolecek * 49 1.148 cegger * 2) The hub driver needs to handle and schedule the transaction translator, 50 1.100 augustss * to assign place in frame where different devices get to go. See chapter 51 1.91 perry * on hubs in USB 2.0 for details. 52 1.52 jdolecek * 53 1.164 uebayasi * 3) Command failures are not recovered correctly. 54 1.148 cegger */ 55 1.52 jdolecek 56 1.4 lukem #include <sys/cdefs.h> 57 1.332 skrll __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.332 2025/04/26 07:05:56 skrll Exp $"); 58 1.47 augustss 59 1.47 augustss #include "ohci.h" 60 1.47 augustss #include "uhci.h" 61 1.244 pooka 62 1.244 pooka #ifdef _KERNEL_OPT 63 1.229 skrll #include "opt_usb.h" 64 1.244 pooka #endif 65 1.1 augustss 66 1.1 augustss #include <sys/param.h> 67 1.229 skrll 68 1.229 skrll #include <sys/bus.h> 69 1.229 skrll #include <sys/cpu.h> 70 1.229 skrll #include <sys/device.h> 71 1.1 augustss #include <sys/kernel.h> 72 1.190 mrg #include <sys/kmem.h> 73 1.229 skrll #include <sys/mutex.h> 74 1.1 augustss #include <sys/proc.h> 75 1.1 augustss #include <sys/queue.h> 76 1.229 skrll #include <sys/select.h> 77 1.229 skrll #include <sys/sysctl.h> 78 1.229 skrll #include <sys/systm.h> 79 1.265 mrg #include <sys/reboot.h> 80 1.1 augustss 81 1.1 augustss #include <machine/endian.h> 82 1.1 augustss 83 1.1 augustss #include <dev/usb/usb.h> 84 1.1 augustss #include <dev/usb/usbdi.h> 85 1.1 augustss #include <dev/usb/usbdivar.h> 86 1.229 skrll #include <dev/usb/usbhist.h> 87 1.1 augustss #include <dev/usb/usb_mem.h> 88 1.1 augustss #include <dev/usb/usb_quirks.h> 89 1.1 augustss 90 1.1 augustss #include <dev/usb/ehcireg.h> 91 1.1 augustss #include <dev/usb/ehcivar.h> 92 1.249 skrll #include <dev/usb/usbroothub.h> 93 1.1 augustss 94 1.230 skrll #ifdef USB_DEBUG 95 1.230 skrll #ifndef EHCI_DEBUG 96 1.230 skrll #define ehcidebug 0 97 1.230 skrll #else 98 1.316 mrg 99 1.316 mrg #ifndef EHCI_DEBUG_DEFAULT 100 1.316 mrg #define EHCI_DEBUG_DEFAULT 0 101 1.316 mrg #endif 102 1.316 mrg 103 1.316 mrg static int ehcidebug = EHCI_DEBUG_DEFAULT; 104 1.229 skrll 105 1.229 skrll SYSCTL_SETUP(sysctl_hw_ehci_setup, "sysctl hw.ehci setup") 106 1.190 mrg { 107 1.229 skrll int err; 108 1.229 skrll const struct sysctlnode *rnode; 109 1.229 skrll const struct sysctlnode *cnode; 110 1.229 skrll 111 1.229 skrll err = sysctl_createv(clog, 0, NULL, &rnode, 112 1.229 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "ehci", 113 1.229 skrll SYSCTL_DESCR("ehci global controls"), 114 1.229 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL); 115 1.229 skrll 116 1.229 skrll if (err) 117 1.229 skrll goto fail; 118 1.190 mrg 119 1.229 skrll /* control debugging printfs */ 120 1.229 skrll err = sysctl_createv(clog, 0, &rnode, &cnode, 121 1.229 skrll CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT, 122 1.229 skrll "debug", SYSCTL_DESCR("Enable debugging output"), 123 1.229 skrll NULL, 0, &ehcidebug, sizeof(ehcidebug), CTL_CREATE, CTL_EOL); 124 1.229 skrll if (err) 125 1.229 skrll goto fail; 126 1.229 skrll 127 1.229 skrll return; 128 1.229 skrll fail: 129 1.229 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err); 130 1.190 mrg } 131 1.190 mrg 132 1.229 skrll #endif /* EHCI_DEBUG */ 133 1.230 skrll #endif /* USB_DEBUG */ 134 1.1 augustss 135 1.249 skrll #define DPRINTF(FMT,A,B,C,D) USBHIST_LOG(ehcidebug,FMT,A,B,C,D) 136 1.249 skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(ehcidebug,N,FMT,A,B,C,D) 137 1.249 skrll #define EHCIHIST_FUNC() USBHIST_FUNC() 138 1.249 skrll #define EHCIHIST_CALLED() USBHIST_CALLED(ehcidebug) 139 1.249 skrll 140 1.5 augustss struct ehci_pipe { 141 1.5 augustss struct usbd_pipe pipe; 142 1.55 mycroft int nexttoggle; 143 1.55 mycroft 144 1.10 augustss ehci_soft_qh_t *sqh; 145 1.10 augustss union { 146 1.10 augustss /* Control pipe */ 147 1.10 augustss struct { 148 1.10 augustss usb_dma_t reqdma; 149 1.249 skrll } ctrl; 150 1.10 augustss /* Interrupt pipe */ 151 1.78 augustss struct { 152 1.78 augustss u_int length; 153 1.78 augustss } intr; 154 1.10 augustss /* Iso pipe */ 155 1.139 jmcneill struct { 156 1.139 jmcneill u_int next_frame; 157 1.139 jmcneill u_int cur_xfers; 158 1.139 jmcneill } isoc; 159 1.249 skrll }; 160 1.5 augustss }; 161 1.5 augustss 162 1.249 skrll typedef TAILQ_HEAD(ex_completeq, ehci_xfer) ex_completeq_t; 163 1.249 skrll 164 1.249 skrll Static usbd_status ehci_open(struct usbd_pipe *); 165 1.5 augustss Static void ehci_poll(struct usbd_bus *); 166 1.5 augustss Static void ehci_softintr(void *); 167 1.11 augustss Static int ehci_intr1(ehci_softc_t *); 168 1.249 skrll Static void ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *, 169 1.249 skrll ex_completeq_t *); 170 1.249 skrll Static void ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *, 171 1.249 skrll ex_completeq_t *); 172 1.249 skrll Static void ehci_check_sitd_intr(ehci_softc_t *, struct ehci_xfer *, 173 1.249 skrll ex_completeq_t *); 174 1.249 skrll Static void ehci_idone(struct ehci_xfer *, ex_completeq_t *); 175 1.108 xtraeme Static void ehci_intrlist_timeout(void *); 176 1.190 mrg Static void ehci_doorbell(void *); 177 1.190 mrg Static void ehci_pcd(void *); 178 1.5 augustss 179 1.249 skrll Static struct usbd_xfer * 180 1.249 skrll ehci_allocx(struct usbd_bus *, unsigned int); 181 1.249 skrll Static void ehci_freex(struct usbd_bus *, struct usbd_xfer *); 182 1.5 augustss 183 1.190 mrg Static void ehci_get_lock(struct usbd_bus *, kmutex_t **); 184 1.271 riastrad Static bool ehci_dying(struct usbd_bus *); 185 1.249 skrll Static int ehci_roothub_ctrl(struct usbd_bus *, 186 1.249 skrll usb_device_request_t *, void *, int); 187 1.5 augustss 188 1.249 skrll Static usbd_status ehci_root_intr_transfer(struct usbd_xfer *); 189 1.249 skrll Static usbd_status ehci_root_intr_start(struct usbd_xfer *); 190 1.249 skrll Static void ehci_root_intr_abort(struct usbd_xfer *); 191 1.249 skrll Static void ehci_root_intr_close(struct usbd_pipe *); 192 1.249 skrll Static void ehci_root_intr_done(struct usbd_xfer *); 193 1.249 skrll 194 1.249 skrll Static int ehci_device_ctrl_init(struct usbd_xfer *); 195 1.249 skrll Static void ehci_device_ctrl_fini(struct usbd_xfer *); 196 1.249 skrll Static usbd_status ehci_device_ctrl_transfer(struct usbd_xfer *); 197 1.249 skrll Static usbd_status ehci_device_ctrl_start(struct usbd_xfer *); 198 1.249 skrll Static void ehci_device_ctrl_abort(struct usbd_xfer *); 199 1.249 skrll Static void ehci_device_ctrl_close(struct usbd_pipe *); 200 1.249 skrll Static void ehci_device_ctrl_done(struct usbd_xfer *); 201 1.249 skrll 202 1.249 skrll Static int ehci_device_bulk_init(struct usbd_xfer *); 203 1.249 skrll Static void ehci_device_bulk_fini(struct usbd_xfer *); 204 1.249 skrll Static usbd_status ehci_device_bulk_transfer(struct usbd_xfer *); 205 1.249 skrll Static usbd_status ehci_device_bulk_start(struct usbd_xfer *); 206 1.249 skrll Static void ehci_device_bulk_abort(struct usbd_xfer *); 207 1.249 skrll Static void ehci_device_bulk_close(struct usbd_pipe *); 208 1.249 skrll Static void ehci_device_bulk_done(struct usbd_xfer *); 209 1.249 skrll 210 1.249 skrll Static int ehci_device_intr_init(struct usbd_xfer *); 211 1.249 skrll Static void ehci_device_intr_fini(struct usbd_xfer *); 212 1.249 skrll Static usbd_status ehci_device_intr_transfer(struct usbd_xfer *); 213 1.249 skrll Static usbd_status ehci_device_intr_start(struct usbd_xfer *); 214 1.249 skrll Static void ehci_device_intr_abort(struct usbd_xfer *); 215 1.249 skrll Static void ehci_device_intr_close(struct usbd_pipe *); 216 1.249 skrll Static void ehci_device_intr_done(struct usbd_xfer *); 217 1.249 skrll 218 1.249 skrll Static int ehci_device_isoc_init(struct usbd_xfer *); 219 1.249 skrll Static void ehci_device_isoc_fini(struct usbd_xfer *); 220 1.249 skrll Static usbd_status ehci_device_isoc_transfer(struct usbd_xfer *); 221 1.249 skrll Static void ehci_device_isoc_abort(struct usbd_xfer *); 222 1.249 skrll Static void ehci_device_isoc_close(struct usbd_pipe *); 223 1.249 skrll Static void ehci_device_isoc_done(struct usbd_xfer *); 224 1.249 skrll 225 1.249 skrll Static int ehci_device_fs_isoc_init(struct usbd_xfer *); 226 1.249 skrll Static void ehci_device_fs_isoc_fini(struct usbd_xfer *); 227 1.249 skrll Static usbd_status ehci_device_fs_isoc_transfer(struct usbd_xfer *); 228 1.249 skrll Static void ehci_device_fs_isoc_abort(struct usbd_xfer *); 229 1.249 skrll Static void ehci_device_fs_isoc_close(struct usbd_pipe *); 230 1.249 skrll Static void ehci_device_fs_isoc_done(struct usbd_xfer *); 231 1.5 augustss 232 1.249 skrll Static void ehci_device_clear_toggle(struct usbd_pipe *); 233 1.249 skrll Static void ehci_noop(struct usbd_pipe *); 234 1.5 augustss 235 1.6 augustss Static void ehci_disown(ehci_softc_t *, int, int); 236 1.5 augustss 237 1.249 skrll Static ehci_soft_qh_t * ehci_alloc_sqh(ehci_softc_t *); 238 1.9 augustss Static void ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *); 239 1.9 augustss 240 1.249 skrll Static ehci_soft_qtd_t *ehci_alloc_sqtd(ehci_softc_t *); 241 1.9 augustss Static void ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *); 242 1.249 skrll Static int ehci_alloc_sqtd_chain(ehci_softc_t *, 243 1.249 skrll struct usbd_xfer *, int, int, ehci_soft_qtd_t **); 244 1.249 skrll Static void ehci_free_sqtds(ehci_softc_t *, struct ehci_xfer *); 245 1.249 skrll 246 1.249 skrll Static void ehci_reset_sqtd_chain(ehci_softc_t *, struct usbd_xfer *, 247 1.249 skrll int, int, int *, ehci_soft_qtd_t **); 248 1.249 skrll Static void ehci_append_sqtd(ehci_soft_qtd_t *, ehci_soft_qtd_t *); 249 1.249 skrll 250 1.249 skrll Static ehci_soft_itd_t *ehci_alloc_itd(ehci_softc_t *); 251 1.249 skrll Static ehci_soft_sitd_t * 252 1.249 skrll ehci_alloc_sitd(ehci_softc_t *); 253 1.249 skrll 254 1.249 skrll Static void ehci_remove_itd_chain(ehci_softc_t *, ehci_soft_itd_t *); 255 1.249 skrll Static void ehci_remove_sitd_chain(ehci_softc_t *, ehci_soft_sitd_t *); 256 1.249 skrll Static void ehci_free_itd_chain(ehci_softc_t *, ehci_soft_itd_t *); 257 1.249 skrll Static void ehci_free_sitd_chain(ehci_softc_t *, ehci_soft_sitd_t *); 258 1.249 skrll 259 1.249 skrll static inline void 260 1.249 skrll ehci_free_itd_locked(ehci_softc_t *sc, ehci_soft_itd_t *itd) 261 1.249 skrll { 262 1.249 skrll 263 1.249 skrll LIST_INSERT_HEAD(&sc->sc_freeitds, itd, free_list); 264 1.249 skrll } 265 1.249 skrll 266 1.249 skrll static inline void 267 1.249 skrll ehci_free_sitd_locked(ehci_softc_t *sc, ehci_soft_sitd_t *sitd) 268 1.249 skrll { 269 1.249 skrll 270 1.249 skrll LIST_INSERT_HEAD(&sc->sc_freesitds, sitd, free_list); 271 1.249 skrll } 272 1.139 jmcneill 273 1.249 skrll Static void ehci_abort_isoc_xfer(struct usbd_xfer *, usbd_status); 274 1.9 augustss 275 1.78 augustss Static usbd_status ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *, 276 1.249 skrll int); 277 1.78 augustss 278 1.190 mrg Static void ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *, 279 1.190 mrg ehci_soft_qh_t *); 280 1.10 augustss Static void ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *, 281 1.10 augustss ehci_soft_qh_t *); 282 1.23 augustss Static void ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *); 283 1.11 augustss Static void ehci_sync_hc(ehci_softc_t *); 284 1.10 augustss 285 1.249 skrll Static void ehci_close_pipe(struct usbd_pipe *, ehci_soft_qh_t *); 286 1.271 riastrad Static void ehci_abortx(struct usbd_xfer *); 287 1.9 augustss 288 1.5 augustss #ifdef EHCI_DEBUG 289 1.229 skrll Static ehci_softc_t *theehci; 290 1.229 skrll void ehci_dump(void); 291 1.229 skrll #endif 292 1.229 skrll 293 1.229 skrll #ifdef EHCI_DEBUG 294 1.18 augustss Static void ehci_dump_regs(ehci_softc_t *); 295 1.15 augustss Static void ehci_dump_sqtds(ehci_soft_qtd_t *); 296 1.9 augustss Static void ehci_dump_sqtd(ehci_soft_qtd_t *); 297 1.9 augustss Static void ehci_dump_qtd(ehci_qtd_t *); 298 1.9 augustss Static void ehci_dump_sqh(ehci_soft_qh_t *); 299 1.249 skrll Static void ehci_dump_sitd(struct ehci_soft_itd *); 300 1.249 skrll Static void ehci_dump_itds(ehci_soft_itd_t *); 301 1.139 jmcneill Static void ehci_dump_itd(struct ehci_soft_itd *); 302 1.141 cegger Static void ehci_dump_exfer(struct ehci_xfer *); 303 1.5 augustss #endif 304 1.5 augustss 305 1.11 augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE) 306 1.11 augustss 307 1.249 skrll static inline void 308 1.249 skrll ehci_add_intr_list(ehci_softc_t *sc, struct ehci_xfer *ex) 309 1.249 skrll { 310 1.249 skrll 311 1.249 skrll TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, ex_next); 312 1.249 skrll } 313 1.249 skrll 314 1.249 skrll static inline void 315 1.249 skrll ehci_del_intr_list(ehci_softc_t *sc, struct ehci_xfer *ex) 316 1.249 skrll { 317 1.5 augustss 318 1.249 skrll TAILQ_REMOVE(&sc->sc_intrhead, ex, ex_next); 319 1.249 skrll } 320 1.18 augustss 321 1.123 drochner Static const struct usbd_bus_methods ehci_bus_methods = { 322 1.249 skrll .ubm_open = ehci_open, 323 1.249 skrll .ubm_softint = ehci_softintr, 324 1.249 skrll .ubm_dopoll = ehci_poll, 325 1.249 skrll .ubm_allocx = ehci_allocx, 326 1.249 skrll .ubm_freex = ehci_freex, 327 1.271 riastrad .ubm_abortx = ehci_abortx, 328 1.271 riastrad .ubm_dying = ehci_dying, 329 1.249 skrll .ubm_getlock = ehci_get_lock, 330 1.249 skrll .ubm_rhctrl = ehci_roothub_ctrl, 331 1.5 augustss }; 332 1.5 augustss 333 1.123 drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = { 334 1.249 skrll .upm_transfer = ehci_root_intr_transfer, 335 1.249 skrll .upm_start = ehci_root_intr_start, 336 1.249 skrll .upm_abort = ehci_root_intr_abort, 337 1.249 skrll .upm_close = ehci_root_intr_close, 338 1.249 skrll .upm_cleartoggle = ehci_noop, 339 1.249 skrll .upm_done = ehci_root_intr_done, 340 1.5 augustss }; 341 1.5 augustss 342 1.123 drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = { 343 1.249 skrll .upm_init = ehci_device_ctrl_init, 344 1.249 skrll .upm_fini = ehci_device_ctrl_fini, 345 1.249 skrll .upm_transfer = ehci_device_ctrl_transfer, 346 1.249 skrll .upm_start = ehci_device_ctrl_start, 347 1.249 skrll .upm_abort = ehci_device_ctrl_abort, 348 1.249 skrll .upm_close = ehci_device_ctrl_close, 349 1.249 skrll .upm_cleartoggle = ehci_noop, 350 1.249 skrll .upm_done = ehci_device_ctrl_done, 351 1.5 augustss }; 352 1.5 augustss 353 1.123 drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = { 354 1.249 skrll .upm_init = ehci_device_intr_init, 355 1.249 skrll .upm_fini = ehci_device_intr_fini, 356 1.249 skrll .upm_transfer = ehci_device_intr_transfer, 357 1.249 skrll .upm_start = ehci_device_intr_start, 358 1.249 skrll .upm_abort = ehci_device_intr_abort, 359 1.249 skrll .upm_close = ehci_device_intr_close, 360 1.249 skrll .upm_cleartoggle = ehci_device_clear_toggle, 361 1.249 skrll .upm_done = ehci_device_intr_done, 362 1.5 augustss }; 363 1.5 augustss 364 1.123 drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = { 365 1.249 skrll .upm_init = ehci_device_bulk_init, 366 1.249 skrll .upm_fini = ehci_device_bulk_fini, 367 1.249 skrll .upm_transfer = ehci_device_bulk_transfer, 368 1.249 skrll .upm_start = ehci_device_bulk_start, 369 1.249 skrll .upm_abort = ehci_device_bulk_abort, 370 1.249 skrll .upm_close = ehci_device_bulk_close, 371 1.249 skrll .upm_cleartoggle = ehci_device_clear_toggle, 372 1.249 skrll .upm_done = ehci_device_bulk_done, 373 1.5 augustss }; 374 1.5 augustss 375 1.123 drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = { 376 1.249 skrll .upm_init = ehci_device_isoc_init, 377 1.249 skrll .upm_fini = ehci_device_isoc_fini, 378 1.249 skrll .upm_transfer = ehci_device_isoc_transfer, 379 1.249 skrll .upm_abort = ehci_device_isoc_abort, 380 1.249 skrll .upm_close = ehci_device_isoc_close, 381 1.249 skrll .upm_cleartoggle = ehci_noop, 382 1.249 skrll .upm_done = ehci_device_isoc_done, 383 1.249 skrll }; 384 1.249 skrll 385 1.249 skrll Static const struct usbd_pipe_methods ehci_device_fs_isoc_methods = { 386 1.249 skrll .upm_init = ehci_device_fs_isoc_init, 387 1.249 skrll .upm_fini = ehci_device_fs_isoc_fini, 388 1.249 skrll .upm_transfer = ehci_device_fs_isoc_transfer, 389 1.249 skrll .upm_abort = ehci_device_fs_isoc_abort, 390 1.249 skrll .upm_close = ehci_device_fs_isoc_close, 391 1.249 skrll .upm_cleartoggle = ehci_noop, 392 1.249 skrll .upm_done = ehci_device_fs_isoc_done, 393 1.5 augustss }; 394 1.5 augustss 395 1.123 drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = { 396 1.95 augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78, 397 1.95 augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c, 398 1.95 augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a, 399 1.95 augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e, 400 1.95 augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79, 401 1.95 augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d, 402 1.95 augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b, 403 1.95 augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f, 404 1.94 augustss }; 405 1.94 augustss 406 1.249 skrll int 407 1.1 augustss ehci_init(ehci_softc_t *sc) 408 1.1 augustss { 409 1.290 skrll uint32_t vers, hcr; 410 1.3 augustss u_int i; 411 1.289 skrll int err; 412 1.11 augustss ehci_soft_qh_t *sqh; 413 1.89 augustss u_int ncomp; 414 1.3 augustss 415 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 416 1.6 augustss #ifdef EHCI_DEBUG 417 1.6 augustss theehci = sc; 418 1.6 augustss #endif 419 1.3 augustss 420 1.309 riastrad mutex_init(&sc->sc_rhlock, MUTEX_DEFAULT, IPL_NONE); 421 1.190 mrg mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB); 422 1.243 skrll mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB); 423 1.260 mrg cv_init(&sc->sc_doorbell, "ehcidb"); 424 1.190 mrg 425 1.204 christos sc->sc_xferpool = pool_cache_init(sizeof(struct ehci_xfer), 0, 0, 0, 426 1.204 christos "ehcixfer", NULL, IPL_USB, NULL, NULL, NULL); 427 1.204 christos 428 1.253 skrll sc->sc_doorbell_si = softint_establish(SOFTINT_USB | SOFTINT_MPSAFE, 429 1.190 mrg ehci_doorbell, sc); 430 1.211 matt KASSERT(sc->sc_doorbell_si != NULL); 431 1.253 skrll sc->sc_pcd_si = softint_establish(SOFTINT_USB | SOFTINT_MPSAFE, 432 1.190 mrg ehci_pcd, sc); 433 1.211 matt KASSERT(sc->sc_pcd_si != NULL); 434 1.190 mrg 435 1.3 augustss sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH); 436 1.3 augustss 437 1.104 christos vers = EREAD2(sc, EHCI_HCIVERSION); 438 1.134 drochner aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev), 439 1.249 skrll vers >> 8, vers & 0xff); 440 1.3 augustss 441 1.290 skrll const uint32_t hcsparams = EREAD4(sc, EHCI_HCSPARAMS); 442 1.290 skrll DPRINTF("hcsparams=%#jx", hcsparams, 0, 0, 0); 443 1.290 skrll sc->sc_npcomp = EHCI_HCS_N_PCC(hcsparams); 444 1.290 skrll ncomp = EHCI_HCS_N_CC(hcsparams); 445 1.89 augustss if (ncomp != sc->sc_ncomp) { 446 1.121 ad aprint_verbose("%s: wrong number of companions (%d != %d)\n", 447 1.267 maxv device_xname(sc->sc_dev), ncomp, sc->sc_ncomp); 448 1.47 augustss #if NOHCI == 0 || NUHCI == 0 449 1.47 augustss aprint_error("%s: ohci or uhci probably not configured\n", 450 1.267 maxv device_xname(sc->sc_dev)); 451 1.47 augustss #endif 452 1.89 augustss if (ncomp < sc->sc_ncomp) 453 1.89 augustss sc->sc_ncomp = ncomp; 454 1.3 augustss } 455 1.3 augustss if (sc->sc_ncomp > 0) { 456 1.172 matt KASSERT(!(sc->sc_flags & EHCIF_ETTF)); 457 1.265 mrg aprint_normal_dev(sc->sc_dev, 458 1.265 mrg "%d companion controller%s, %d port%s%s", 459 1.265 mrg sc->sc_ncomp, 460 1.255 jmcneill sc->sc_ncomp!=1 ? "s" : "", 461 1.290 skrll EHCI_HCS_N_PCC(hcsparams), 462 1.290 skrll EHCI_HCS_N_PCC(hcsparams)!=1 ? "s" : "", 463 1.255 jmcneill sc->sc_ncomp!=1 ? " each" : ""); 464 1.255 jmcneill if (sc->sc_comps[0]) { 465 1.255 jmcneill aprint_normal(":"); 466 1.255 jmcneill for (i = 0; i < sc->sc_ncomp; i++) 467 1.255 jmcneill aprint_normal(" %s", 468 1.255 jmcneill device_xname(sc->sc_comps[i])); 469 1.255 jmcneill } 470 1.41 thorpej aprint_normal("\n"); 471 1.265 mrg 472 1.265 mrg mutex_init(&sc->sc_complock, MUTEX_DEFAULT, IPL_USB); 473 1.265 mrg callout_init(&sc->sc_compcallout, CALLOUT_MPSAFE); 474 1.265 mrg cv_init(&sc->sc_compcv, "ehciccv"); 475 1.265 mrg sc->sc_comp_state = CO_EARLY; 476 1.3 augustss } 477 1.290 skrll sc->sc_noport = EHCI_HCS_N_PORTS(hcsparams); 478 1.290 skrll sc->sc_hasppc = EHCI_HCS_PPC(hcsparams); 479 1.249 skrll 480 1.290 skrll const uint32_t hccparams = EREAD4(sc, EHCI_HCCPARAMS); 481 1.290 skrll DPRINTF("hccparams=%#jx", hccparams, 0, 0, 0); 482 1.36 augustss 483 1.290 skrll if (EHCI_HCC_64BIT(hccparams)) { 484 1.36 augustss /* MUST clear segment register if 64 bit capable. */ 485 1.242 msaitoh EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0); 486 1.36 augustss } 487 1.33 augustss 488 1.290 skrll if (hccparams & EHCI_HCC_IST_FULLFRAME) { 489 1.249 skrll sc->sc_istthreshold = 0; 490 1.249 skrll } else { 491 1.290 skrll sc->sc_istthreshold = EHCI_HCC_GET_IST_THRESHOLD(hccparams); 492 1.249 skrll } 493 1.3 augustss 494 1.249 skrll sc->sc_bus.ub_revision = USBREV_2_0; 495 1.249 skrll sc->sc_bus.ub_usedma = true; 496 1.249 skrll sc->sc_bus.ub_dmaflags = USBMALLOC_MULTISEG; 497 1.90 fvdl 498 1.297 skrll /* 499 1.297 skrll * The bus attachment code will possibly provide a 64bit DMA 500 1.297 skrll * tag which we now limit to the bottom 4G range as 501 1.297 skrll * 502 1.297 skrll * - that's as much as ehci can address in its QH, TD, iTD, and siTD 503 1.297 skrll * structures; and 504 1.297 skrll * - the driver doesn't currently set EHCI_CTRLDSSEGMENT to anything 505 1.297 skrll * other than 0. 506 1.297 skrll */ 507 1.302 macallan bus_dma_tag_t ntag = sc->sc_bus.ub_dmatag; 508 1.297 skrll sc->sc_dmatag = sc->sc_bus.ub_dmatag; 509 1.297 skrll err = bus_dmatag_subregion(sc->sc_bus.ub_dmatag, 0, UINT32_MAX, 510 1.297 skrll &ntag, 0); 511 1.297 skrll if (err == 0) { 512 1.297 skrll sc->sc_dmatag = ntag; 513 1.297 skrll aprint_normal_dev(sc->sc_dev, "Using DMA subregion for control" 514 1.297 skrll " data structures\n"); 515 1.297 skrll } 516 1.297 skrll 517 1.3 augustss /* Reset the controller */ 518 1.249 skrll DPRINTF("resetting", 0, 0, 0, 0); 519 1.3 augustss EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */ 520 1.3 augustss usb_delay_ms(&sc->sc_bus, 1); 521 1.3 augustss EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET); 522 1.3 augustss for (i = 0; i < 100; i++) { 523 1.34 augustss usb_delay_ms(&sc->sc_bus, 1); 524 1.3 augustss hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET; 525 1.3 augustss if (!hcr) 526 1.3 augustss break; 527 1.3 augustss } 528 1.3 augustss if (hcr) { 529 1.297 skrll aprint_error_dev(sc->sc_dev, "reset timeout\n"); 530 1.297 skrll err = EIO; 531 1.297 skrll goto fail1; 532 1.3 augustss } 533 1.170 kiyohara if (sc->sc_vendor_init) 534 1.170 kiyohara sc->sc_vendor_init(sc); 535 1.3 augustss 536 1.78 augustss /* XXX need proper intr scheduling */ 537 1.78 augustss sc->sc_rand = 96; 538 1.78 augustss 539 1.3 augustss /* frame list size at default, read back what we got and use that */ 540 1.3 augustss switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) { 541 1.78 augustss case 0: sc->sc_flsize = 1024; break; 542 1.78 augustss case 1: sc->sc_flsize = 512; break; 543 1.78 augustss case 2: sc->sc_flsize = 256; break; 544 1.297 skrll case 3: 545 1.297 skrll err = EIO; 546 1.297 skrll goto fail1; 547 1.3 augustss } 548 1.298 skrll err = usb_allocmem(sc->sc_dmatag, 549 1.293 skrll sc->sc_flsize * sizeof(ehci_link_t), 550 1.278 skrll EHCI_FLALIGN_ALIGN, USBMALLOC_COHERENT, &sc->sc_fldma); 551 1.297 skrll if (err) { 552 1.297 skrll aprint_error_dev(sc->sc_dev, "failed to allocate frame list\n"); 553 1.297 skrll goto fail1; 554 1.297 skrll } 555 1.256 pgoyette DPRINTF("flsize=%jd", sc->sc_flsize, 0, 0, 0); 556 1.78 augustss sc->sc_flist = KERNADDR(&sc->sc_fldma, 0); 557 1.139 jmcneill 558 1.139 jmcneill for (i = 0; i < sc->sc_flsize; i++) { 559 1.139 jmcneill sc->sc_flist[i] = EHCI_NULL; 560 1.139 jmcneill } 561 1.139 jmcneill 562 1.298 skrll const bus_addr_t flba = DMAADDR(&sc->sc_fldma, 0); 563 1.298 skrll const uint32_t hi32 = BUS_ADDR_HI32(flba); 564 1.298 skrll if (hi32 != 0) { 565 1.298 skrll aprint_error_dev(sc->sc_dev, "DMA memory segment error (%08x)\n", 566 1.298 skrll hi32); 567 1.298 skrll goto fail2; 568 1.298 skrll } 569 1.297 skrll 570 1.298 skrll const uint32_t lo32 = BUS_ADDR_LO32(flba); 571 1.297 skrll EOWRITE4(sc, EHCI_PERIODICLISTBASE, lo32); 572 1.3 augustss 573 1.190 mrg sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *), 574 1.267 maxv KM_SLEEP); 575 1.139 jmcneill LIST_INIT(&sc->sc_freeitds); 576 1.249 skrll LIST_INIT(&sc->sc_freesitds); 577 1.153 jmcneill TAILQ_INIT(&sc->sc_intrhead); 578 1.139 jmcneill 579 1.5 augustss /* Set up the bus struct. */ 580 1.249 skrll sc->sc_bus.ub_methods = &ehci_bus_methods; 581 1.267 maxv sc->sc_bus.ub_pipesize = sizeof(struct ehci_pipe); 582 1.5 augustss 583 1.6 augustss sc->sc_eintrs = EHCI_NORMAL_INTRS; 584 1.6 augustss 585 1.78 augustss /* 586 1.78 augustss * Allocate the interrupt dummy QHs. These are arranged to give poll 587 1.78 augustss * intervals that are powers of 2 times 1ms. 588 1.78 augustss */ 589 1.297 skrll memset(sc->sc_islots, 0, sizeof(sc->sc_islots)); 590 1.78 augustss for (i = 0; i < EHCI_INTRQHS; i++) { 591 1.78 augustss sqh = ehci_alloc_sqh(sc); 592 1.78 augustss if (sqh == NULL) { 593 1.249 skrll err = ENOMEM; 594 1.298 skrll goto fail3; 595 1.78 augustss } 596 1.78 augustss sc->sc_islots[i].sqh = sqh; 597 1.78 augustss } 598 1.78 augustss for (i = 0; i < EHCI_INTRQHS; i++) { 599 1.78 augustss sqh = sc->sc_islots[i].sqh; 600 1.78 augustss if (i == 0) { 601 1.78 augustss /* The last (1ms) QH terminates. */ 602 1.326 skrll sqh->qh->qh_link = EHCI_NULL; 603 1.78 augustss sqh->next = NULL; 604 1.78 augustss } else { 605 1.78 augustss /* Otherwise the next QH has half the poll interval */ 606 1.78 augustss sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh; 607 1.326 skrll sqh->qh->qh_link = htole32(sqh->next->physaddr | 608 1.78 augustss EHCI_LINK_QH); 609 1.78 augustss } 610 1.326 skrll sqh->qh->qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH)); 611 1.326 skrll sqh->qh->qh_endphub = htole32(EHCI_QH_SET_MULT(1)); 612 1.326 skrll sqh->qh->qh_curqtd = EHCI_NULL; 613 1.326 skrll 614 1.326 skrll sqh->qh->qh_qtd.qtd_next = EHCI_NULL; 615 1.326 skrll sqh->qh->qh_qtd.qtd_altnext = EHCI_NULL; 616 1.326 skrll sqh->qh->qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED); 617 1.327 skrll 618 1.327 skrll ehci_qtd_t *qh_qtd = &sqh->qh->qh_qtd; 619 1.327 skrll for (unsigned n = 0; n < EHCI_QTD_NBUFFERS; n++) { 620 1.327 skrll qh_qtd->qtd_buffer[n] = 0; 621 1.327 skrll qh_qtd->qtd_buffer_hi[n] = 0; 622 1.327 skrll } 623 1.327 skrll 624 1.78 augustss sqh->sqtd = NULL; 625 1.326 skrll usb_syncmem(&sqh->dma, sqh->offs, sizeof(*sqh->qh), 626 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 627 1.78 augustss } 628 1.78 augustss /* Point the frame list at the last level (128ms). */ 629 1.78 augustss for (i = 0; i < sc->sc_flsize; i++) { 630 1.94 augustss int j; 631 1.94 augustss 632 1.94 augustss j = (i & ~(EHCI_MAX_POLLRATE-1)) | 633 1.94 augustss revbits[i & (EHCI_MAX_POLLRATE-1)]; 634 1.94 augustss sc->sc_flist[j] = htole32(EHCI_LINK_QH | 635 1.78 augustss sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1, 636 1.78 augustss i)].sqh->physaddr); 637 1.78 augustss } 638 1.138 bouyer usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t), 639 1.138 bouyer BUS_DMASYNC_PREWRITE); 640 1.78 augustss 641 1.11 augustss /* Allocate dummy QH that starts the async list. */ 642 1.11 augustss sqh = ehci_alloc_sqh(sc); 643 1.11 augustss if (sqh == NULL) { 644 1.249 skrll err = ENOMEM; 645 1.298 skrll goto fail3; 646 1.9 augustss } 647 1.11 augustss /* Fill the QH */ 648 1.326 skrll sqh->qh->qh_endp = 649 1.11 augustss htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL); 650 1.326 skrll sqh->qh->qh_link = 651 1.11 augustss htole32(sqh->physaddr | EHCI_LINK_QH); 652 1.326 skrll sqh->qh->qh_curqtd = EHCI_NULL; 653 1.11 augustss sqh->next = NULL; 654 1.11 augustss /* Fill the overlay qTD */ 655 1.326 skrll sqh->qh->qh_qtd.qtd_next = EHCI_NULL; 656 1.326 skrll sqh->qh->qh_qtd.qtd_altnext = EHCI_NULL; 657 1.326 skrll sqh->qh->qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED); 658 1.327 skrll 659 1.327 skrll ehci_qtd_t *qh_qtd = &sqh->qh->qh_qtd; 660 1.327 skrll for (unsigned n = 0; n < EHCI_QTD_NBUFFERS; n++) { 661 1.327 skrll qh_qtd->qtd_buffer[n] = 0; 662 1.327 skrll qh_qtd->qtd_buffer_hi[n] = 0; 663 1.327 skrll } 664 1.327 skrll 665 1.11 augustss sqh->sqtd = NULL; 666 1.326 skrll usb_syncmem(&sqh->dma, sqh->offs, sizeof(*sqh->qh), 667 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 668 1.9 augustss #ifdef EHCI_DEBUG 669 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 670 1.229 skrll ehci_dump_sqh(sqh); 671 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 672 1.9 augustss #endif 673 1.9 augustss 674 1.9 augustss /* Point to async list */ 675 1.11 augustss sc->sc_async_head = sqh; 676 1.11 augustss EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH); 677 1.9 augustss 678 1.190 mrg callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE); 679 1.10 augustss 680 1.6 augustss /* Turn on controller */ 681 1.6 augustss EOWRITE4(sc, EHCI_USBCMD, 682 1.88 augustss EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */ 683 1.6 augustss (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) | 684 1.10 augustss EHCI_CMD_ASE | 685 1.78 augustss EHCI_CMD_PSE | 686 1.6 augustss EHCI_CMD_RS); 687 1.6 augustss 688 1.6 augustss /* Take over port ownership */ 689 1.6 augustss EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF); 690 1.6 augustss 691 1.8 augustss for (i = 0; i < 100; i++) { 692 1.34 augustss usb_delay_ms(&sc->sc_bus, 1); 693 1.8 augustss hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH; 694 1.8 augustss if (!hcr) 695 1.8 augustss break; 696 1.8 augustss } 697 1.8 augustss if (hcr) { 698 1.134 drochner aprint_error("%s: run timeout\n", device_xname(sc->sc_dev)); 699 1.297 skrll err = EIO; 700 1.298 skrll goto fail4; 701 1.8 augustss } 702 1.8 augustss 703 1.105 augustss /* Enable interrupts */ 704 1.263 skrll DPRINTF("enabling interrupts", 0, 0, 0, 0); 705 1.105 augustss EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs); 706 1.105 augustss 707 1.249 skrll return 0; 708 1.9 augustss 709 1.298 skrll fail4: 710 1.15 augustss ehci_free_sqh(sc, sc->sc_async_head); 711 1.297 skrll 712 1.298 skrll fail3: 713 1.297 skrll for (i = 0; i < EHCI_INTRQHS; i++) { 714 1.297 skrll sqh = sc->sc_islots[i].sqh; 715 1.297 skrll if (sqh) 716 1.297 skrll ehci_free_sqh(sc, sqh); 717 1.297 skrll } 718 1.297 skrll 719 1.297 skrll kmem_free(sc->sc_softitds, sc->sc_flsize * sizeof(ehci_soft_itd_t *)); 720 1.298 skrll 721 1.298 skrll fail2: 722 1.293 skrll usb_freemem(&sc->sc_fldma); 723 1.297 skrll 724 1.297 skrll fail1: 725 1.297 skrll softint_disestablish(sc->sc_doorbell_si); 726 1.297 skrll softint_disestablish(sc->sc_pcd_si); 727 1.309 riastrad mutex_destroy(&sc->sc_rhlock); 728 1.297 skrll mutex_destroy(&sc->sc_lock); 729 1.297 skrll mutex_destroy(&sc->sc_intr_lock); 730 1.297 skrll 731 1.249 skrll return err; 732 1.1 augustss } 733 1.1 augustss 734 1.1 augustss int 735 1.1 augustss ehci_intr(void *v) 736 1.1 augustss { 737 1.6 augustss ehci_softc_t *sc = v; 738 1.190 mrg int ret = 0; 739 1.6 augustss 740 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 741 1.229 skrll 742 1.190 mrg if (sc == NULL) 743 1.190 mrg return 0; 744 1.190 mrg 745 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock); 746 1.190 mrg 747 1.190 mrg if (sc->sc_dying || !device_has_power(sc->sc_dev)) 748 1.190 mrg goto done; 749 1.15 augustss 750 1.6 augustss /* If we get an interrupt while polling, then just ignore it. */ 751 1.249 skrll if (sc->sc_bus.ub_usepolling) { 752 1.249 skrll uint32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)); 753 1.78 augustss 754 1.78 augustss if (intrs) 755 1.78 augustss EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */ 756 1.249 skrll DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0); 757 1.190 mrg goto done; 758 1.6 augustss } 759 1.6 augustss 760 1.190 mrg ret = ehci_intr1(sc); 761 1.190 mrg 762 1.190 mrg done: 763 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock); 764 1.190 mrg return ret; 765 1.6 augustss } 766 1.6 augustss 767 1.6 augustss Static int 768 1.6 augustss ehci_intr1(ehci_softc_t *sc) 769 1.6 augustss { 770 1.249 skrll uint32_t intrs, eintrs; 771 1.6 augustss 772 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 773 1.6 augustss 774 1.6 augustss /* In case the interrupt occurs before initialization has completed. */ 775 1.6 augustss if (sc == NULL) { 776 1.6 augustss #ifdef DIAGNOSTIC 777 1.72 augustss printf("ehci_intr1: sc == NULL\n"); 778 1.6 augustss #endif 779 1.249 skrll return 0; 780 1.6 augustss } 781 1.6 augustss 782 1.190 mrg KASSERT(mutex_owned(&sc->sc_intr_lock)); 783 1.190 mrg 784 1.6 augustss intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)); 785 1.6 augustss if (!intrs) 786 1.249 skrll return 0; 787 1.6 augustss 788 1.6 augustss eintrs = intrs & sc->sc_eintrs; 789 1.256 pgoyette DPRINTF("sc=%#jx intrs=%#jx(%#jx) eintrs=%#jx", (uintptr_t)sc, intrs, 790 1.249 skrll EOREAD4(sc, EHCI_USBSTS), eintrs); 791 1.6 augustss if (!eintrs) 792 1.249 skrll return 0; 793 1.6 augustss 794 1.68 mycroft EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */ 795 1.10 augustss if (eintrs & EHCI_STS_IAA) { 796 1.249 skrll DPRINTF("door bell", 0, 0, 0, 0); 797 1.190 mrg kpreempt_disable(); 798 1.211 matt KASSERT(sc->sc_doorbell_si != NULL); 799 1.190 mrg softint_schedule(sc->sc_doorbell_si); 800 1.190 mrg kpreempt_enable(); 801 1.20 augustss eintrs &= ~EHCI_STS_IAA; 802 1.10 augustss } 803 1.18 augustss if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) { 804 1.256 pgoyette DPRINTF("INT=%jd ERRINT=%jd", 805 1.229 skrll eintrs & EHCI_STS_INT ? 1 : 0, 806 1.229 skrll eintrs & EHCI_STS_ERRINT ? 1 : 0, 0, 0); 807 1.18 augustss usb_schedsoftintr(&sc->sc_bus); 808 1.21 augustss eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT); 809 1.6 augustss } 810 1.6 augustss if (eintrs & EHCI_STS_HSE) { 811 1.6 augustss printf("%s: unrecoverable error, controller halted\n", 812 1.134 drochner device_xname(sc->sc_dev)); 813 1.6 augustss /* XXX what else */ 814 1.6 augustss } 815 1.6 augustss if (eintrs & EHCI_STS_PCD) { 816 1.190 mrg kpreempt_disable(); 817 1.211 matt KASSERT(sc->sc_pcd_si != NULL); 818 1.190 mrg softint_schedule(sc->sc_pcd_si); 819 1.190 mrg kpreempt_enable(); 820 1.6 augustss eintrs &= ~EHCI_STS_PCD; 821 1.6 augustss } 822 1.6 augustss 823 1.6 augustss if (eintrs != 0) { 824 1.6 augustss /* Block unprocessed interrupts. */ 825 1.6 augustss sc->sc_eintrs &= ~eintrs; 826 1.6 augustss EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs); 827 1.276 christos printf("%s: blocking intrs %#x\n", 828 1.134 drochner device_xname(sc->sc_dev), eintrs); 829 1.6 augustss } 830 1.6 augustss 831 1.249 skrll return 1; 832 1.6 augustss } 833 1.6 augustss 834 1.190 mrg Static void 835 1.190 mrg ehci_doorbell(void *addr) 836 1.190 mrg { 837 1.190 mrg ehci_softc_t *sc = addr; 838 1.260 mrg EHCIHIST_FUNC(); EHCIHIST_CALLED(); 839 1.190 mrg 840 1.190 mrg mutex_enter(&sc->sc_lock); 841 1.308 riastrad if (sc->sc_doorbelllwp == NULL) 842 1.308 riastrad DPRINTF("spurious doorbell interrupt", 0, 0, 0, 0); 843 1.308 riastrad sc->sc_doorbelllwp = NULL; 844 1.319 riastrad cv_broadcast(&sc->sc_doorbell); 845 1.190 mrg mutex_exit(&sc->sc_lock); 846 1.190 mrg } 847 1.6 augustss 848 1.164 uebayasi Static void 849 1.190 mrg ehci_pcd(void *addr) 850 1.6 augustss { 851 1.190 mrg ehci_softc_t *sc = addr; 852 1.249 skrll struct usbd_xfer *xfer; 853 1.6 augustss u_char *p; 854 1.6 augustss int i, m; 855 1.6 augustss 856 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 857 1.229 skrll 858 1.190 mrg mutex_enter(&sc->sc_lock); 859 1.190 mrg xfer = sc->sc_intrxfer; 860 1.190 mrg 861 1.6 augustss if (xfer == NULL) { 862 1.6 augustss /* Just ignore the change. */ 863 1.190 mrg goto done; 864 1.6 augustss } 865 1.273 riastrad KASSERT(xfer->ux_status == USBD_IN_PROGRESS); 866 1.6 augustss 867 1.249 skrll p = xfer->ux_buf; 868 1.262 riastrad m = uimin(sc->sc_noport, xfer->ux_length * 8 - 1); 869 1.249 skrll memset(p, 0, xfer->ux_length); 870 1.6 augustss for (i = 1; i <= m; i++) { 871 1.6 augustss /* Pick out CHANGE bits from the status reg. */ 872 1.6 augustss if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR) 873 1.6 augustss p[i/8] |= 1 << (i%8); 874 1.229 skrll if (i % 8 == 7) 875 1.277 christos DPRINTF("change(%jd)=0x%02jx", i / 8, p[i/8], 0, 0); 876 1.6 augustss } 877 1.249 skrll xfer->ux_actlen = xfer->ux_length; 878 1.249 skrll xfer->ux_status = USBD_NORMAL_COMPLETION; 879 1.6 augustss 880 1.6 augustss usb_transfer_complete(xfer); 881 1.190 mrg 882 1.190 mrg done: 883 1.190 mrg mutex_exit(&sc->sc_lock); 884 1.1 augustss } 885 1.1 augustss 886 1.164 uebayasi Static void 887 1.5 augustss ehci_softintr(void *v) 888 1.5 augustss { 889 1.134 drochner struct usbd_bus *bus = v; 890 1.249 skrll ehci_softc_t *sc = EHCI_BUS2SC(bus); 891 1.53 chs struct ehci_xfer *ex, *nextex; 892 1.18 augustss 893 1.249 skrll KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 894 1.190 mrg 895 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 896 1.249 skrll 897 1.249 skrll ex_completeq_t cq; 898 1.249 skrll TAILQ_INIT(&cq); 899 1.18 augustss 900 1.18 augustss /* 901 1.18 augustss * The only explanation I can think of for why EHCI is as brain dead 902 1.18 augustss * as UHCI interrupt-wise is that Intel was involved in both. 903 1.18 augustss * An interrupt just tells us that something is done, we have no 904 1.18 augustss * clue what, so we need to scan through all active transfers. :-( 905 1.18 augustss */ 906 1.249 skrll 907 1.249 skrll /* 908 1.249 skrll * ehci_idone will remove transfer from sc->sc_intrhead if it's 909 1.249 skrll * complete and add to our cq list 910 1.249 skrll * 911 1.249 skrll */ 912 1.249 skrll TAILQ_FOREACH_SAFE(ex, &sc->sc_intrhead, ex_next, nextex) { 913 1.249 skrll switch (ex->ex_type) { 914 1.249 skrll case EX_CTRL: 915 1.249 skrll case EX_BULK: 916 1.249 skrll case EX_INTR: 917 1.249 skrll ehci_check_qh_intr(sc, ex, &cq); 918 1.249 skrll break; 919 1.249 skrll case EX_ISOC: 920 1.249 skrll ehci_check_itd_intr(sc, ex, &cq); 921 1.249 skrll break; 922 1.249 skrll case EX_FS_ISOC: 923 1.249 skrll ehci_check_sitd_intr(sc, ex, &cq); 924 1.249 skrll break; 925 1.249 skrll default: 926 1.249 skrll KASSERT(false); 927 1.249 skrll } 928 1.249 skrll 929 1.249 skrll } 930 1.249 skrll 931 1.249 skrll /* 932 1.249 skrll * We abuse ex_next for the interrupt and complete lists and 933 1.249 skrll * interrupt transfers will get re-added here so use 934 1.249 skrll * the _SAFE version of TAILQ_FOREACH. 935 1.249 skrll */ 936 1.249 skrll TAILQ_FOREACH_SAFE(ex, &cq, ex_next, nextex) { 937 1.249 skrll usb_transfer_complete(&ex->ex_xfer); 938 1.53 chs } 939 1.18 augustss 940 1.108 xtraeme /* Schedule a callout to catch any dropped transactions. */ 941 1.108 xtraeme if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) && 942 1.153 jmcneill !TAILQ_EMPTY(&sc->sc_intrhead)) 943 1.190 mrg callout_reset(&sc->sc_tmo_intrlist, 944 1.190 mrg hz, ehci_intrlist_timeout, sc); 945 1.18 augustss } 946 1.18 augustss 947 1.164 uebayasi Static void 948 1.249 skrll ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq) 949 1.18 augustss { 950 1.249 skrll ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd; 951 1.249 skrll uint32_t status; 952 1.18 augustss 953 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 954 1.18 augustss 955 1.249 skrll KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 956 1.190 mrg 957 1.249 skrll if (ex->ex_type == EX_CTRL) { 958 1.249 skrll fsqtd = ex->ex_setup; 959 1.249 skrll lsqtd = ex->ex_status; 960 1.249 skrll } else { 961 1.249 skrll fsqtd = ex->ex_sqtdstart; 962 1.249 skrll lsqtd = ex->ex_sqtdend; 963 1.18 augustss } 964 1.249 skrll KASSERTMSG(fsqtd != NULL && lsqtd != NULL, 965 1.249 skrll "xfer %p xt %d fsqtd %p lsqtd %p", ex, ex->ex_type, fsqtd, lsqtd); 966 1.139 jmcneill 967 1.33 augustss /* 968 1.18 augustss * If the last TD is still active we need to check whether there 969 1.210 skrll * is an error somewhere in the middle, or whether there was a 970 1.18 augustss * short packet (SPD and not ACTIVE). 971 1.18 augustss */ 972 1.138 bouyer usb_syncmem(&lsqtd->dma, 973 1.138 bouyer lsqtd->offs + offsetof(ehci_qtd_t, qtd_status), 974 1.326 skrll sizeof(lsqtd->qtd->qtd_status), 975 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 976 1.326 skrll status = le32toh(lsqtd->qtd->qtd_status); 977 1.205 tsutsui usb_syncmem(&lsqtd->dma, 978 1.205 tsutsui lsqtd->offs + offsetof(ehci_qtd_t, qtd_status), 979 1.326 skrll sizeof(lsqtd->qtd->qtd_status), BUS_DMASYNC_PREREAD); 980 1.205 tsutsui if (status & EHCI_QTD_ACTIVE) { 981 1.256 pgoyette DPRINTFN(10, "active ex=%#jx", (uintptr_t)ex, 0, 0, 0); 982 1.249 skrll 983 1.249 skrll /* last qTD has already been checked */ 984 1.249 skrll for (sqtd = fsqtd; sqtd != lsqtd; sqtd = sqtd->nextqtd) { 985 1.138 bouyer usb_syncmem(&sqtd->dma, 986 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status), 987 1.326 skrll sizeof(sqtd->qtd->qtd_status), 988 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 989 1.326 skrll status = le32toh(sqtd->qtd->qtd_status); 990 1.138 bouyer usb_syncmem(&sqtd->dma, 991 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status), 992 1.326 skrll sizeof(sqtd->qtd->qtd_status), BUS_DMASYNC_PREREAD); 993 1.18 augustss /* If there's an active QTD the xfer isn't done. */ 994 1.18 augustss if (status & EHCI_QTD_ACTIVE) 995 1.18 augustss break; 996 1.18 augustss /* Any kind of error makes the xfer done. */ 997 1.18 augustss if (status & EHCI_QTD_HALTED) 998 1.18 augustss goto done; 999 1.221 skrll /* Handle short packets */ 1000 1.221 skrll if (EHCI_QTD_GET_BYTES(status) != 0) { 1001 1.221 skrll /* 1002 1.221 skrll * If we get here for a control transfer then 1003 1.221 skrll * we need to let the hardware complete the 1004 1.221 skrll * status phase. That is, we're not done 1005 1.221 skrll * quite yet. 1006 1.221 skrll * 1007 1.221 skrll * Otherwise, we're done. 1008 1.221 skrll */ 1009 1.249 skrll if (ex->ex_type == EX_CTRL) { 1010 1.221 skrll break; 1011 1.221 skrll } 1012 1.18 augustss goto done; 1013 1.221 skrll } 1014 1.18 augustss } 1015 1.256 pgoyette DPRINTFN(10, "ex=%#jx std=%#jx still active", 1016 1.256 pgoyette (uintptr_t)ex, (uintptr_t)ex->ex_sqtdstart, 0, 0); 1017 1.237 skrll #ifdef EHCI_DEBUG 1018 1.249 skrll DPRINTFN(5, "--- still active start ---", 0, 0, 0, 0); 1019 1.249 skrll ehci_dump_sqtds(ex->ex_sqtdstart); 1020 1.249 skrll DPRINTFN(5, "--- still active end ---", 0, 0, 0, 0); 1021 1.237 skrll #endif 1022 1.18 augustss return; 1023 1.18 augustss } 1024 1.18 augustss done: 1025 1.256 pgoyette DPRINTFN(10, "ex=%#jx done", (uintptr_t)ex, 0, 0, 0); 1026 1.249 skrll ehci_idone(ex, cq); 1027 1.18 augustss } 1028 1.18 augustss 1029 1.164 uebayasi Static void 1030 1.249 skrll ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq) 1031 1.190 mrg { 1032 1.139 jmcneill ehci_soft_itd_t *itd; 1033 1.139 jmcneill int i; 1034 1.139 jmcneill 1035 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1036 1.229 skrll 1037 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 1038 1.190 mrg 1039 1.249 skrll if (&ex->ex_xfer != SIMPLEQ_FIRST(&ex->ex_xfer.ux_pipe->up_queue)) 1040 1.153 jmcneill return; 1041 1.153 jmcneill 1042 1.249 skrll KASSERTMSG(ex->ex_itdstart != NULL && ex->ex_itdend != NULL, 1043 1.249 skrll "xfer %p fitd %p litd %p", ex, ex->ex_itdstart, ex->ex_itdend); 1044 1.139 jmcneill 1045 1.249 skrll itd = ex->ex_itdend; 1046 1.139 jmcneill 1047 1.139 jmcneill /* 1048 1.153 jmcneill * check no active transfers in last itd, meaning we're finished 1049 1.139 jmcneill */ 1050 1.139 jmcneill 1051 1.139 jmcneill usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl), 1052 1.326 skrll sizeof(itd->itd->itd_ctl), 1053 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1054 1.139 jmcneill 1055 1.168 jakllsch for (i = 0; i < EHCI_ITD_NUFRAMES; i++) { 1056 1.326 skrll if (le32toh(itd->itd->itd_ctl[i]) & EHCI_ITD_ACTIVE) 1057 1.152 jmcneill break; 1058 1.139 jmcneill } 1059 1.139 jmcneill 1060 1.168 jakllsch if (i == EHCI_ITD_NUFRAMES) { 1061 1.139 jmcneill goto done; /* All 8 descriptors inactive, it's done */ 1062 1.139 jmcneill } 1063 1.139 jmcneill 1064 1.249 skrll usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl), 1065 1.326 skrll sizeof(itd->itd->itd_ctl), BUS_DMASYNC_PREREAD); 1066 1.249 skrll 1067 1.256 pgoyette DPRINTFN(10, "ex %#jx itd %#jx still active", 1068 1.256 pgoyette (uintptr_t)ex, (uintptr_t)ex->ex_itdstart, 0, 0); 1069 1.139 jmcneill return; 1070 1.139 jmcneill done: 1071 1.256 pgoyette DPRINTF("ex %#jx done", (uintptr_t)ex, 0, 0, 0); 1072 1.249 skrll ehci_idone(ex, cq); 1073 1.249 skrll } 1074 1.249 skrll 1075 1.249 skrll void 1076 1.249 skrll ehci_check_sitd_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq) 1077 1.249 skrll { 1078 1.249 skrll ehci_soft_sitd_t *sitd; 1079 1.249 skrll 1080 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1081 1.249 skrll 1082 1.249 skrll KASSERT(mutex_owned(&sc->sc_lock)); 1083 1.249 skrll 1084 1.249 skrll if (&ex->ex_xfer != SIMPLEQ_FIRST(&ex->ex_xfer.ux_pipe->up_queue)) 1085 1.249 skrll return; 1086 1.249 skrll 1087 1.249 skrll KASSERTMSG(ex->ex_sitdstart != NULL && ex->ex_sitdend != NULL, 1088 1.249 skrll "xfer %p fsitd %p lsitd %p", ex, ex->ex_sitdstart, ex->ex_sitdend); 1089 1.249 skrll 1090 1.249 skrll sitd = ex->ex_sitdend; 1091 1.249 skrll 1092 1.249 skrll /* 1093 1.249 skrll * check no active transfers in last sitd, meaning we're finished 1094 1.249 skrll */ 1095 1.249 skrll 1096 1.249 skrll usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans), 1097 1.326 skrll sizeof(sitd->sitd->sitd_trans), 1098 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1099 1.249 skrll 1100 1.326 skrll bool active = ((le32toh(sitd->sitd->sitd_trans) & EHCI_SITD_ACTIVE) != 0); 1101 1.249 skrll 1102 1.249 skrll usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans), 1103 1.326 skrll sizeof(sitd->sitd->sitd_trans), BUS_DMASYNC_PREREAD); 1104 1.249 skrll 1105 1.249 skrll if (active) 1106 1.249 skrll return; 1107 1.249 skrll 1108 1.256 pgoyette DPRINTFN(10, "ex=%#jx done", (uintptr_t)ex, 0, 0, 0); 1109 1.249 skrll ehci_idone(ex, cq); 1110 1.139 jmcneill } 1111 1.139 jmcneill 1112 1.164 uebayasi Static void 1113 1.249 skrll ehci_idone(struct ehci_xfer *ex, ex_completeq_t *cq) 1114 1.18 augustss { 1115 1.260 mrg EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1116 1.249 skrll struct usbd_xfer *xfer = &ex->ex_xfer; 1117 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 1118 1.249 skrll struct ehci_softc *sc = EHCI_XFER2SC(xfer); 1119 1.249 skrll ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd; 1120 1.249 skrll uint32_t status = 0, nstatus = 0; 1121 1.249 skrll int actlen = 0; 1122 1.249 skrll 1123 1.261 jakllsch KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 1124 1.229 skrll 1125 1.256 pgoyette DPRINTF("ex=%#jx", (uintptr_t)ex, 0, 0, 0); 1126 1.190 mrg 1127 1.260 mrg /* 1128 1.271 riastrad * Try to claim this xfer for completion. If it has already 1129 1.271 riastrad * completed or aborted, drop it on the floor. 1130 1.260 mrg */ 1131 1.271 riastrad if (!usbd_xfer_trycomplete(xfer)) 1132 1.249 skrll return; 1133 1.260 mrg 1134 1.18 augustss #ifdef DIAGNOSTIC 1135 1.18 augustss #ifdef EHCI_DEBUG 1136 1.249 skrll if (ex->ex_isdone) { 1137 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 1138 1.216 skrll ehci_dump_exfer(ex); 1139 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 1140 1.249 skrll } 1141 1.18 augustss #endif 1142 1.249 skrll KASSERTMSG(!ex->ex_isdone, "xfer %p type %d status %d", xfer, 1143 1.249 skrll ex->ex_type, xfer->ux_status); 1144 1.249 skrll ex->ex_isdone = true; 1145 1.18 augustss #endif 1146 1.217 skrll 1147 1.256 pgoyette DPRINTF("xfer=%#jx, pipe=%#jx ready", (uintptr_t)xfer, 1148 1.256 pgoyette (uintptr_t)epipe, 0, 0); 1149 1.18 augustss 1150 1.18 augustss /* The transfer is done, compute actual length and status. */ 1151 1.249 skrll if (ex->ex_type == EX_ISOC) { 1152 1.249 skrll /* HS isoc transfer */ 1153 1.139 jmcneill 1154 1.139 jmcneill struct ehci_soft_itd *itd; 1155 1.139 jmcneill int i, nframes, len, uframes; 1156 1.139 jmcneill 1157 1.139 jmcneill nframes = 0; 1158 1.139 jmcneill 1159 1.249 skrll #ifdef EHCI_DEBUG 1160 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 1161 1.249 skrll ehci_dump_itds(ex->ex_itdstart); 1162 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 1163 1.249 skrll #endif 1164 1.249 skrll 1165 1.249 skrll i = xfer->ux_pipe->up_endpoint->ue_edesc->bInterval; 1166 1.262 riastrad uframes = uimin(1 << (i - 1), USB_UFRAMES_PER_FRAME); 1167 1.139 jmcneill 1168 1.249 skrll for (itd = ex->ex_itdstart; itd != NULL; itd = itd->xfer_next) { 1169 1.249 skrll usb_syncmem(&itd->dma, 1170 1.249 skrll itd->offs + offsetof(ehci_itd_t,itd_ctl), 1171 1.326 skrll sizeof(itd->itd->itd_ctl), 1172 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1173 1.139 jmcneill 1174 1.168 jakllsch for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) { 1175 1.249 skrll /* 1176 1.249 skrll * XXX - driver didn't fill in the frame full 1177 1.139 jmcneill * of uframes. This leads to scheduling 1178 1.139 jmcneill * inefficiencies, but working around 1179 1.139 jmcneill * this doubles complexity of tracking 1180 1.139 jmcneill * an xfer. 1181 1.139 jmcneill */ 1182 1.249 skrll if (nframes >= xfer->ux_nframes) 1183 1.139 jmcneill break; 1184 1.139 jmcneill 1185 1.326 skrll status = le32toh(itd->itd->itd_ctl[i]); 1186 1.139 jmcneill len = EHCI_ITD_GET_LEN(status); 1187 1.155 jmorse if (EHCI_ITD_GET_STATUS(status) != 0) 1188 1.155 jmorse len = 0; /*No valid data on error*/ 1189 1.155 jmorse 1190 1.249 skrll xfer->ux_frlengths[nframes++] = len; 1191 1.139 jmcneill actlen += len; 1192 1.139 jmcneill } 1193 1.249 skrll usb_syncmem(&itd->dma, 1194 1.249 skrll itd->offs + offsetof(ehci_itd_t,itd_ctl), 1195 1.326 skrll sizeof(itd->itd->itd_ctl), BUS_DMASYNC_PREREAD); 1196 1.249 skrll 1197 1.249 skrll if (nframes >= xfer->ux_nframes) 1198 1.249 skrll break; 1199 1.249 skrll } 1200 1.249 skrll 1201 1.249 skrll xfer->ux_actlen = actlen; 1202 1.249 skrll xfer->ux_status = USBD_NORMAL_COMPLETION; 1203 1.249 skrll goto end; 1204 1.249 skrll } else if (ex->ex_type == EX_FS_ISOC) { 1205 1.249 skrll /* FS isoc transfer */ 1206 1.249 skrll struct ehci_soft_sitd *sitd; 1207 1.249 skrll int nframes, len; 1208 1.249 skrll 1209 1.249 skrll nframes = 0; 1210 1.249 skrll 1211 1.249 skrll for (sitd = ex->ex_sitdstart; sitd != NULL; 1212 1.249 skrll sitd = sitd->xfer_next) { 1213 1.249 skrll usb_syncmem(&sitd->dma, 1214 1.249 skrll sitd->offs + offsetof(ehci_sitd_t, sitd_trans), 1215 1.326 skrll sizeof(sitd->sitd->sitd_trans), 1216 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1217 1.249 skrll 1218 1.249 skrll /* 1219 1.249 skrll * XXX - driver didn't fill in the frame full 1220 1.249 skrll * of uframes. This leads to scheduling 1221 1.249 skrll * inefficiencies, but working around 1222 1.249 skrll * this doubles complexity of tracking 1223 1.249 skrll * an xfer. 1224 1.249 skrll */ 1225 1.249 skrll if (nframes >= xfer->ux_nframes) 1226 1.249 skrll break; 1227 1.249 skrll 1228 1.326 skrll status = le32toh(sitd->sitd->sitd_trans); 1229 1.249 skrll usb_syncmem(&sitd->dma, 1230 1.249 skrll sitd->offs + offsetof(ehci_sitd_t, sitd_trans), 1231 1.326 skrll sizeof(sitd->sitd->sitd_trans), BUS_DMASYNC_PREREAD); 1232 1.249 skrll 1233 1.249 skrll len = EHCI_SITD_GET_LEN(status); 1234 1.249 skrll if (status & (EHCI_SITD_ERR|EHCI_SITD_BUFERR| 1235 1.249 skrll EHCI_SITD_BABBLE|EHCI_SITD_XACTERR|EHCI_SITD_MISS)) { 1236 1.249 skrll /* No valid data on error */ 1237 1.249 skrll len = xfer->ux_frlengths[nframes]; 1238 1.249 skrll } 1239 1.139 jmcneill 1240 1.249 skrll /* 1241 1.249 skrll * frlengths[i]: # of bytes to send 1242 1.249 skrll * len: # of bytes host didn't send 1243 1.249 skrll */ 1244 1.249 skrll xfer->ux_frlengths[nframes] -= len; 1245 1.249 skrll /* frlengths[i]: # of bytes host sent */ 1246 1.249 skrll actlen += xfer->ux_frlengths[nframes++]; 1247 1.249 skrll 1248 1.249 skrll if (nframes >= xfer->ux_nframes) 1249 1.139 jmcneill break; 1250 1.183 jakllsch } 1251 1.139 jmcneill 1252 1.249 skrll xfer->ux_actlen = actlen; 1253 1.249 skrll xfer->ux_status = USBD_NORMAL_COMPLETION; 1254 1.139 jmcneill goto end; 1255 1.139 jmcneill } 1256 1.249 skrll KASSERT(ex->ex_type == EX_CTRL || ex->ex_type == EX_INTR || 1257 1.249 skrll ex->ex_type == EX_BULK); 1258 1.139 jmcneill 1259 1.139 jmcneill /* Continue processing xfers using queue heads */ 1260 1.249 skrll if (ex->ex_type == EX_CTRL) { 1261 1.249 skrll fsqtd = ex->ex_setup; 1262 1.249 skrll lsqtd = ex->ex_status; 1263 1.249 skrll } else { 1264 1.249 skrll fsqtd = ex->ex_sqtdstart; 1265 1.249 skrll lsqtd = ex->ex_sqtdend; 1266 1.249 skrll } 1267 1.249 skrll #ifdef EHCI_DEBUG 1268 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 1269 1.249 skrll ehci_dump_sqtds(fsqtd); 1270 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 1271 1.249 skrll #endif 1272 1.139 jmcneill 1273 1.249 skrll for (sqtd = fsqtd; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) { 1274 1.326 skrll usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(*sqtd->qtd), 1275 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1276 1.326 skrll nstatus = le32toh(sqtd->qtd->qtd_status); 1277 1.326 skrll usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(*sqtd->qtd), 1278 1.249 skrll BUS_DMASYNC_PREREAD); 1279 1.18 augustss if (nstatus & EHCI_QTD_ACTIVE) 1280 1.18 augustss break; 1281 1.18 augustss 1282 1.18 augustss status = nstatus; 1283 1.139 jmcneill if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP) 1284 1.18 augustss actlen += sqtd->len - EHCI_QTD_GET_BYTES(status); 1285 1.18 augustss } 1286 1.22 augustss 1287 1.91 perry /* 1288 1.86 augustss * If there are left over TDs we need to update the toggle. 1289 1.86 augustss * The default pipe doesn't need it since control transfers 1290 1.86 augustss * start the toggle at 0 every time. 1291 1.117 drochner * For a short transfer we need to update the toggle for the missing 1292 1.117 drochner * packets within the qTD. 1293 1.86 augustss */ 1294 1.117 drochner if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) && 1295 1.249 skrll xfer->ux_pipe->up_dev->ud_pipe0 != xfer->ux_pipe) { 1296 1.277 christos DPRINTF("toggle update status=0x%08jx nstatus=0x%08jx", 1297 1.229 skrll status, nstatus, 0, 0); 1298 1.58 mycroft #if 0 1299 1.58 mycroft ehci_dump_sqh(epipe->sqh); 1300 1.249 skrll ehci_dump_sqtds(ex->ex_sqtdstart); 1301 1.58 mycroft #endif 1302 1.58 mycroft epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus); 1303 1.22 augustss } 1304 1.18 augustss 1305 1.277 christos DPRINTF("len=%jd actlen=%jd status=0x%08jx", xfer->ux_length, actlen, 1306 1.249 skrll status, 0); 1307 1.249 skrll xfer->ux_actlen = actlen; 1308 1.98 augustss if (status & EHCI_QTD_HALTED) { 1309 1.18 augustss #ifdef EHCI_DEBUG 1310 1.277 christos DPRINTF("halted addr=%jd endpt=0x%02jx", 1311 1.249 skrll xfer->ux_pipe->up_dev->ud_addr, 1312 1.249 skrll xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress, 1313 1.249 skrll 0, 0); 1314 1.256 pgoyette DPRINTF("cerr=%jd pid=%jd", 1315 1.236 skrll EHCI_QTD_GET_CERR(status), EHCI_QTD_GET_PID(status), 1316 1.249 skrll 0, 0); 1317 1.256 pgoyette DPRINTF("active =%jd halted=%jd buferr=%jd babble=%jd", 1318 1.229 skrll status & EHCI_QTD_ACTIVE ? 1 : 0, 1319 1.229 skrll status & EHCI_QTD_HALTED ? 1 : 0, 1320 1.229 skrll status & EHCI_QTD_BUFERR ? 1 : 0, 1321 1.229 skrll status & EHCI_QTD_BABBLE ? 1 : 0); 1322 1.229 skrll 1323 1.256 pgoyette DPRINTF("xacterr=%jd missed=%jd split =%jd ping =%jd", 1324 1.229 skrll status & EHCI_QTD_XACTERR ? 1 : 0, 1325 1.229 skrll status & EHCI_QTD_MISSEDMICRO ? 1 : 0, 1326 1.229 skrll status & EHCI_QTD_SPLITXSTATE ? 1 : 0, 1327 1.229 skrll status & EHCI_QTD_PINGSTATE ? 1 : 0); 1328 1.218 skrll 1329 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 1330 1.229 skrll ehci_dump_sqh(epipe->sqh); 1331 1.249 skrll ehci_dump_sqtds(ex->ex_sqtdstart); 1332 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 1333 1.18 augustss #endif 1334 1.98 augustss /* low&full speed has an extra error flag */ 1335 1.326 skrll if (EHCI_QH_GET_EPS(epipe->sqh->qh->qh_endp) != 1336 1.98 augustss EHCI_QH_SPEED_HIGH) 1337 1.98 augustss status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE; 1338 1.98 augustss else 1339 1.98 augustss status &= EHCI_QTD_STATERRS; 1340 1.139 jmcneill if (status == 0) /* no other errors means a stall */ { 1341 1.249 skrll xfer->ux_status = USBD_STALLED; 1342 1.139 jmcneill } else { 1343 1.249 skrll xfer->ux_status = USBD_IOERROR; /* more info XXX */ 1344 1.139 jmcneill } 1345 1.98 augustss /* XXX need to reset TT on missed microframe */ 1346 1.98 augustss if (status & EHCI_QTD_MISSEDMICRO) { 1347 1.98 augustss printf("%s: missed microframe, TT reset not " 1348 1.98 augustss "implemented, hub might be inoperational\n", 1349 1.134 drochner device_xname(sc->sc_dev)); 1350 1.98 augustss } 1351 1.18 augustss } else { 1352 1.249 skrll xfer->ux_status = USBD_NORMAL_COMPLETION; 1353 1.18 augustss } 1354 1.18 augustss 1355 1.139 jmcneill end: 1356 1.249 skrll 1357 1.249 skrll ehci_del_intr_list(sc, ex); 1358 1.249 skrll TAILQ_INSERT_TAIL(cq, ex, ex_next); 1359 1.249 skrll 1360 1.256 pgoyette DPRINTF("ex=%#jx done", (uintptr_t)ex, 0, 0, 0); 1361 1.5 augustss } 1362 1.5 augustss 1363 1.164 uebayasi Static void 1364 1.5 augustss ehci_poll(struct usbd_bus *bus) 1365 1.5 augustss { 1366 1.249 skrll ehci_softc_t *sc = EHCI_BUS2SC(bus); 1367 1.229 skrll 1368 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1369 1.229 skrll 1370 1.5 augustss #ifdef EHCI_DEBUG 1371 1.5 augustss static int last; 1372 1.5 augustss int new; 1373 1.6 augustss new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)); 1374 1.5 augustss if (new != last) { 1375 1.277 christos DPRINTF("intrs=0x%04jx", new, 0, 0, 0); 1376 1.5 augustss last = new; 1377 1.5 augustss } 1378 1.5 augustss #endif 1379 1.5 augustss 1380 1.190 mrg if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) { 1381 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock); 1382 1.5 augustss ehci_intr1(sc); 1383 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock); 1384 1.190 mrg } 1385 1.5 augustss } 1386 1.5 augustss 1387 1.132 dyoung void 1388 1.132 dyoung ehci_childdet(device_t self, device_t child) 1389 1.132 dyoung { 1390 1.132 dyoung struct ehci_softc *sc = device_private(self); 1391 1.132 dyoung 1392 1.132 dyoung KASSERT(sc->sc_child == child); 1393 1.132 dyoung sc->sc_child = NULL; 1394 1.132 dyoung } 1395 1.132 dyoung 1396 1.1 augustss int 1397 1.1 augustss ehci_detach(struct ehci_softc *sc, int flags) 1398 1.1 augustss { 1399 1.1 augustss int rv = 0; 1400 1.1 augustss 1401 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1402 1.229 skrll 1403 1.267 maxv if (sc->sc_child != NULL) { 1404 1.1 augustss rv = config_detach(sc->sc_child, flags); 1405 1.267 maxv if (rv != 0) 1406 1.267 maxv return rv; 1407 1.267 maxv } 1408 1.1 augustss 1409 1.265 mrg if (sc->sc_ncomp > 0) { 1410 1.265 mrg mutex_enter(&sc->sc_complock); 1411 1.265 mrg /* XXX try to halt callout instead of waiting */ 1412 1.265 mrg while (sc->sc_comp_state == CO_SCHED) 1413 1.265 mrg cv_wait(&sc->sc_compcv, &sc->sc_complock); 1414 1.265 mrg mutex_exit(&sc->sc_complock); 1415 1.265 mrg 1416 1.265 mrg callout_halt(&sc->sc_compcallout, NULL); 1417 1.265 mrg callout_destroy(&sc->sc_compcallout); 1418 1.265 mrg cv_destroy(&sc->sc_compcv); 1419 1.265 mrg mutex_destroy(&sc->sc_complock); 1420 1.265 mrg } 1421 1.265 mrg 1422 1.190 mrg callout_halt(&sc->sc_tmo_intrlist, NULL); 1423 1.190 mrg callout_destroy(&sc->sc_tmo_intrlist); 1424 1.190 mrg 1425 1.267 maxv /* XXX free other data structures */ 1426 1.267 maxv if (sc->sc_softitds) { 1427 1.190 mrg kmem_free(sc->sc_softitds, 1428 1.190 mrg sc->sc_flsize * sizeof(ehci_soft_itd_t *)); 1429 1.267 maxv } 1430 1.190 mrg cv_destroy(&sc->sc_doorbell); 1431 1.190 mrg 1432 1.190 mrg #if 0 1433 1.190 mrg /* XXX destroyed in ehci_pci.c as it controls ehci_intr access */ 1434 1.190 mrg softint_disestablish(sc->sc_doorbell_si); 1435 1.190 mrg softint_disestablish(sc->sc_pcd_si); 1436 1.309 riastrad mutex_destroy(&sc->sc_rhlock); 1437 1.190 mrg mutex_destroy(&sc->sc_lock); 1438 1.190 mrg mutex_destroy(&sc->sc_intr_lock); 1439 1.190 mrg #endif 1440 1.190 mrg 1441 1.204 christos pool_cache_destroy(sc->sc_xferpool); 1442 1.1 augustss 1443 1.128 jmcneill EOWRITE4(sc, EHCI_CONFIGFLAG, 0); 1444 1.128 jmcneill 1445 1.249 skrll return rv; 1446 1.1 augustss } 1447 1.1 augustss 1448 1.1 augustss int 1449 1.132 dyoung ehci_activate(device_t self, enum devact act) 1450 1.1 augustss { 1451 1.132 dyoung struct ehci_softc *sc = device_private(self); 1452 1.1 augustss 1453 1.1 augustss switch (act) { 1454 1.1 augustss case DVACT_DEACTIVATE: 1455 1.124 kiyohara sc->sc_dying = 1; 1456 1.163 dyoung return 0; 1457 1.163 dyoung default: 1458 1.163 dyoung return EOPNOTSUPP; 1459 1.1 augustss } 1460 1.1 augustss } 1461 1.1 augustss 1462 1.5 augustss /* 1463 1.5 augustss * Handle suspend/resume. 1464 1.5 augustss * 1465 1.127 jmcneill * Note that this power handler isn't to be registered directly; the 1466 1.127 jmcneill * bus glue needs to call out to it. 1467 1.5 augustss */ 1468 1.127 jmcneill bool 1469 1.166 dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual) 1470 1.5 augustss { 1471 1.132 dyoung ehci_softc_t *sc = device_private(dv); 1472 1.190 mrg int i; 1473 1.127 jmcneill uint32_t cmd, hcr; 1474 1.127 jmcneill 1475 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1476 1.229 skrll 1477 1.309 riastrad mutex_enter(&sc->sc_rhlock); 1478 1.309 riastrad 1479 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) { 1480 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR; 1481 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE) 1482 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP); 1483 1.127 jmcneill } 1484 1.127 jmcneill 1485 1.127 jmcneill sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD); 1486 1.127 jmcneill 1487 1.127 jmcneill cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE); 1488 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, cmd); 1489 1.127 jmcneill 1490 1.127 jmcneill for (i = 0; i < 100; i++) { 1491 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS); 1492 1.127 jmcneill if (hcr == 0) 1493 1.127 jmcneill break; 1494 1.5 augustss 1495 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1); 1496 1.127 jmcneill } 1497 1.127 jmcneill if (hcr != 0) 1498 1.134 drochner printf("%s: reset timeout\n", device_xname(dv)); 1499 1.5 augustss 1500 1.127 jmcneill cmd &= ~EHCI_CMD_RS; 1501 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, cmd); 1502 1.74 augustss 1503 1.127 jmcneill for (i = 0; i < 100; i++) { 1504 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH; 1505 1.127 jmcneill if (hcr == EHCI_STS_HCH) 1506 1.127 jmcneill break; 1507 1.74 augustss 1508 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1); 1509 1.127 jmcneill } 1510 1.127 jmcneill if (hcr != EHCI_STS_HCH) 1511 1.134 drochner printf("%s: config timeout\n", device_xname(dv)); 1512 1.74 augustss 1513 1.309 riastrad mutex_exit(&sc->sc_rhlock); 1514 1.309 riastrad 1515 1.127 jmcneill return true; 1516 1.127 jmcneill } 1517 1.74 augustss 1518 1.127 jmcneill bool 1519 1.166 dyoung ehci_resume(device_t dv, const pmf_qual_t *qual) 1520 1.127 jmcneill { 1521 1.132 dyoung ehci_softc_t *sc = device_private(dv); 1522 1.132 dyoung int i; 1523 1.127 jmcneill uint32_t cmd, hcr; 1524 1.74 augustss 1525 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1526 1.229 skrll 1527 1.309 riastrad mutex_enter(&sc->sc_rhlock); 1528 1.309 riastrad 1529 1.127 jmcneill /* restore things in case the bios sucks */ 1530 1.127 jmcneill EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0); 1531 1.127 jmcneill EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0)); 1532 1.127 jmcneill EOWRITE4(sc, EHCI_ASYNCLISTADDR, 1533 1.127 jmcneill sc->sc_async_head->physaddr | EHCI_LINK_QH); 1534 1.130 jmcneill 1535 1.130 jmcneill EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE); 1536 1.74 augustss 1537 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd); 1538 1.74 augustss 1539 1.127 jmcneill hcr = 0; 1540 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) { 1541 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR; 1542 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 && 1543 1.127 jmcneill (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) { 1544 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR); 1545 1.127 jmcneill hcr = 1; 1546 1.74 augustss } 1547 1.127 jmcneill } 1548 1.127 jmcneill 1549 1.127 jmcneill if (hcr) { 1550 1.127 jmcneill usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT); 1551 1.127 jmcneill 1552 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) { 1553 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR; 1554 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 && 1555 1.127 jmcneill (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) 1556 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), 1557 1.127 jmcneill cmd & ~EHCI_PS_FPR); 1558 1.74 augustss } 1559 1.127 jmcneill } 1560 1.127 jmcneill 1561 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd); 1562 1.130 jmcneill EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs); 1563 1.74 augustss 1564 1.127 jmcneill for (i = 0; i < 100; i++) { 1565 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH; 1566 1.127 jmcneill if (hcr != EHCI_STS_HCH) 1567 1.127 jmcneill break; 1568 1.74 augustss 1569 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1); 1570 1.5 augustss } 1571 1.127 jmcneill if (hcr == EHCI_STS_HCH) 1572 1.134 drochner printf("%s: config timeout\n", device_xname(dv)); 1573 1.127 jmcneill 1574 1.309 riastrad mutex_exit(&sc->sc_rhlock); 1575 1.309 riastrad 1576 1.127 jmcneill return true; 1577 1.5 augustss } 1578 1.5 augustss 1579 1.5 augustss /* 1580 1.5 augustss * Shut down the controller when the system is going down. 1581 1.5 augustss */ 1582 1.133 dyoung bool 1583 1.133 dyoung ehci_shutdown(device_t self, int flags) 1584 1.5 augustss { 1585 1.133 dyoung ehci_softc_t *sc = device_private(self); 1586 1.5 augustss 1587 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1588 1.229 skrll 1589 1.8 augustss EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */ 1590 1.8 augustss EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET); 1591 1.133 dyoung return true; 1592 1.5 augustss } 1593 1.5 augustss 1594 1.249 skrll Static struct usbd_xfer * 1595 1.249 skrll ehci_allocx(struct usbd_bus *bus, unsigned int nframes) 1596 1.5 augustss { 1597 1.249 skrll struct ehci_softc *sc = EHCI_BUS2SC(bus); 1598 1.249 skrll struct usbd_xfer *xfer; 1599 1.5 augustss 1600 1.257 skrll xfer = pool_cache_get(sc->sc_xferpool, PR_WAITOK); 1601 1.18 augustss if (xfer != NULL) { 1602 1.326 skrll memset(xfer, 0, sizeof(*xfer)); 1603 1.260 mrg 1604 1.18 augustss #ifdef DIAGNOSTIC 1605 1.249 skrll struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer); 1606 1.249 skrll ex->ex_isdone = true; 1607 1.249 skrll xfer->ux_state = XFER_BUSY; 1608 1.18 augustss #endif 1609 1.18 augustss } 1610 1.249 skrll return xfer; 1611 1.5 augustss } 1612 1.5 augustss 1613 1.164 uebayasi Static void 1614 1.249 skrll ehci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer) 1615 1.5 augustss { 1616 1.249 skrll struct ehci_softc *sc = EHCI_BUS2SC(bus); 1617 1.249 skrll struct ehci_xfer *ex __diagused = EHCI_XFER2EXFER(xfer); 1618 1.249 skrll 1619 1.266 rin KASSERTMSG(xfer->ux_state == XFER_BUSY || 1620 1.266 rin xfer->ux_status == USBD_NOT_STARTED, 1621 1.266 rin "xfer %p state %d\n", xfer, xfer->ux_state); 1622 1.266 rin KASSERT(ex->ex_isdone || xfer->ux_status == USBD_NOT_STARTED); 1623 1.5 augustss 1624 1.18 augustss #ifdef DIAGNOSTIC 1625 1.249 skrll xfer->ux_state = XFER_FREE; 1626 1.18 augustss #endif 1627 1.249 skrll 1628 1.204 christos pool_cache_put(sc->sc_xferpool, xfer); 1629 1.5 augustss } 1630 1.5 augustss 1631 1.271 riastrad Static bool 1632 1.271 riastrad ehci_dying(struct usbd_bus *bus) 1633 1.271 riastrad { 1634 1.271 riastrad struct ehci_softc *sc = EHCI_BUS2SC(bus); 1635 1.271 riastrad 1636 1.271 riastrad return sc->sc_dying; 1637 1.271 riastrad } 1638 1.271 riastrad 1639 1.5 augustss Static void 1640 1.190 mrg ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock) 1641 1.190 mrg { 1642 1.249 skrll struct ehci_softc *sc = EHCI_BUS2SC(bus); 1643 1.190 mrg 1644 1.190 mrg *lock = &sc->sc_lock; 1645 1.190 mrg } 1646 1.190 mrg 1647 1.190 mrg Static void 1648 1.249 skrll ehci_device_clear_toggle(struct usbd_pipe *pipe) 1649 1.5 augustss { 1650 1.249 skrll struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe); 1651 1.15 augustss 1652 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1653 1.229 skrll 1654 1.277 christos DPRINTF("epipe=%#jx status=0x%08jx", (uintptr_t)epipe, 1655 1.326 skrll epipe->sqh->qh->qh_qtd.qtd_status, 0, 0); 1656 1.158 sketch #ifdef EHCI_DEBUG 1657 1.22 augustss if (ehcidebug) 1658 1.22 augustss usbd_dump_pipe(pipe); 1659 1.5 augustss #endif 1660 1.55 mycroft epipe->nexttoggle = 0; 1661 1.5 augustss } 1662 1.5 augustss 1663 1.5 augustss Static void 1664 1.249 skrll ehci_noop(struct usbd_pipe *pipe) 1665 1.5 augustss { 1666 1.5 augustss } 1667 1.5 augustss 1668 1.5 augustss #ifdef EHCI_DEBUG 1669 1.40 martin /* 1670 1.40 martin * Unused function - this is meant to be called from a kernel 1671 1.40 martin * debugger. 1672 1.40 martin */ 1673 1.39 martin void 1674 1.157 cegger ehci_dump(void) 1675 1.39 martin { 1676 1.229 skrll ehci_softc_t *sc = theehci; 1677 1.229 skrll int i; 1678 1.277 christos printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n", 1679 1.229 skrll EOREAD4(sc, EHCI_USBCMD), 1680 1.229 skrll EOREAD4(sc, EHCI_USBSTS), 1681 1.229 skrll EOREAD4(sc, EHCI_USBINTR)); 1682 1.277 christos printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n", 1683 1.229 skrll EOREAD4(sc, EHCI_FRINDEX), 1684 1.229 skrll EOREAD4(sc, EHCI_CTRLDSSEGMENT), 1685 1.229 skrll EOREAD4(sc, EHCI_PERIODICLISTBASE), 1686 1.229 skrll EOREAD4(sc, EHCI_ASYNCLISTADDR)); 1687 1.229 skrll for (i = 1; i <= sc->sc_noport; i++) 1688 1.277 christos printf("port %d status=0x%08x\n", i, 1689 1.229 skrll EOREAD4(sc, EHCI_PORTSC(i))); 1690 1.6 augustss } 1691 1.6 augustss 1692 1.164 uebayasi Static void 1693 1.229 skrll ehci_dump_regs(ehci_softc_t *sc) 1694 1.9 augustss { 1695 1.229 skrll int i; 1696 1.229 skrll 1697 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1698 1.229 skrll 1699 1.277 christos DPRINTF("cmd = 0x%08jx sts = 0x%08jx ien = 0x%08jx", 1700 1.229 skrll EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 1701 1.229 skrll EOREAD4(sc, EHCI_USBINTR), 0); 1702 1.277 christos DPRINTF("frindex = 0x%08jx ctrdsegm = 0x%08jx periodic = 0x%08jx " 1703 1.277 christos "async = 0x%08jx", 1704 1.229 skrll EOREAD4(sc, EHCI_FRINDEX), EOREAD4(sc, EHCI_CTRLDSSEGMENT), 1705 1.229 skrll EOREAD4(sc, EHCI_PERIODICLISTBASE), 1706 1.229 skrll EOREAD4(sc, EHCI_ASYNCLISTADDR)); 1707 1.229 skrll for (i = 1; i <= sc->sc_noport; i += 2) { 1708 1.229 skrll if (i == sc->sc_noport) { 1709 1.277 christos DPRINTF("port %jd status = 0x%08jx", i, 1710 1.229 skrll EOREAD4(sc, EHCI_PORTSC(i)), 0, 0); 1711 1.229 skrll } else { 1712 1.277 christos DPRINTF("port %jd status = 0x%08jx port %jd " 1713 1.277 christos "status = 0x%08jx", 1714 1.229 skrll i, EOREAD4(sc, EHCI_PORTSC(i)), 1715 1.229 skrll i+1, EOREAD4(sc, EHCI_PORTSC(i+1))); 1716 1.15 augustss } 1717 1.15 augustss } 1718 1.15 augustss } 1719 1.15 augustss 1720 1.229 skrll #define ehci_dump_link(link, type) do { \ 1721 1.277 christos DPRINTF(" link 0x%08jx (T = %jd):", \ 1722 1.229 skrll link, \ 1723 1.229 skrll link & EHCI_LINK_TERMINATE ? 1 : 0, 0, 0); \ 1724 1.229 skrll if (type) { \ 1725 1.256 pgoyette DPRINTF( \ 1726 1.256 pgoyette " ITD = %jd QH = %jd SITD = %jd FSTN = %jd",\ 1727 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_ITD ? 1 : 0, \ 1728 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_QH ? 1 : 0, \ 1729 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_SITD ? 1 : 0, \ 1730 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_FSTN ? 1 : 0); \ 1731 1.229 skrll } \ 1732 1.229 skrll } while(0) 1733 1.229 skrll 1734 1.164 uebayasi Static void 1735 1.15 augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd) 1736 1.15 augustss { 1737 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1738 1.29 augustss int i; 1739 1.229 skrll uint32_t stop = 0; 1740 1.29 augustss 1741 1.29 augustss for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) { 1742 1.15 augustss ehci_dump_sqtd(sqtd); 1743 1.138 bouyer usb_syncmem(&sqtd->dma, 1744 1.195 christos sqtd->offs + offsetof(ehci_qtd_t, qtd_next), 1745 1.326 skrll sizeof(sqtd->qtd->qtd_next), 1746 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1747 1.326 skrll stop = sqtd->qtd->qtd_next & htole32(EHCI_LINK_TERMINATE); 1748 1.138 bouyer usb_syncmem(&sqtd->dma, 1749 1.195 christos sqtd->offs + offsetof(ehci_qtd_t, qtd_next), 1750 1.326 skrll sizeof(sqtd->qtd->qtd_next), BUS_DMASYNC_PREREAD); 1751 1.29 augustss } 1752 1.237 skrll if (!stop) 1753 1.249 skrll DPRINTF("dump aborted, too many TDs", 0, 0, 0, 0); 1754 1.9 augustss } 1755 1.9 augustss 1756 1.164 uebayasi Static void 1757 1.9 augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd) 1758 1.9 augustss { 1759 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1760 1.229 skrll 1761 1.195 christos usb_syncmem(&sqtd->dma, sqtd->offs, 1762 1.326 skrll sizeof(*sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1763 1.229 skrll 1764 1.277 christos DPRINTFN(10, "QTD(%#jx) at 0x%08jx:", (uintptr_t)sqtd, sqtd->physaddr, 1765 1.256 pgoyette 0, 0); 1766 1.326 skrll ehci_dump_qtd(sqtd->qtd); 1767 1.229 skrll 1768 1.195 christos usb_syncmem(&sqtd->dma, sqtd->offs, 1769 1.326 skrll sizeof(*sqtd->qtd), BUS_DMASYNC_PREREAD); 1770 1.9 augustss } 1771 1.9 augustss 1772 1.322 mrg 1773 1.322 mrg Static void 1774 1.9 augustss ehci_dump_qtd(ehci_qtd_t *qtd) 1775 1.9 augustss { 1776 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1777 1.229 skrll uint32_t s = le32toh(qtd->qtd_status); 1778 1.229 skrll 1779 1.249 skrll DPRINTFN(10, 1780 1.277 christos " next = 0x%08jx altnext = 0x%08jx status = 0x%08jx", 1781 1.231 skrll qtd->qtd_next, qtd->qtd_altnext, s, 0); 1782 1.249 skrll DPRINTFN(10, 1783 1.256 pgoyette " toggle = %jd ioc = %jd bytes = %#jx c_page = %#jx", 1784 1.256 pgoyette EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_IOC(s), 1785 1.229 skrll EHCI_QTD_GET_BYTES(s), EHCI_QTD_GET_C_PAGE(s)); 1786 1.249 skrll DPRINTFN(10, 1787 1.256 pgoyette " cerr = %jd pid = %jd stat = %jx", 1788 1.229 skrll EHCI_QTD_GET_CERR(s), EHCI_QTD_GET_PID(s), EHCI_QTD_GET_STATUS(s), 1789 1.229 skrll 0); 1790 1.249 skrll DPRINTFN(10, 1791 1.256 pgoyette "active =%jd halted=%jd buferr=%jd babble=%jd", 1792 1.229 skrll s & EHCI_QTD_ACTIVE ? 1 : 0, 1793 1.229 skrll s & EHCI_QTD_HALTED ? 1 : 0, 1794 1.229 skrll s & EHCI_QTD_BUFERR ? 1 : 0, 1795 1.229 skrll s & EHCI_QTD_BABBLE ? 1 : 0); 1796 1.249 skrll DPRINTFN(10, 1797 1.256 pgoyette "xacterr=%jd missed=%jd split =%jd ping =%jd", 1798 1.229 skrll s & EHCI_QTD_XACTERR ? 1 : 0, 1799 1.229 skrll s & EHCI_QTD_MISSEDMICRO ? 1 : 0, 1800 1.229 skrll s & EHCI_QTD_SPLITXSTATE ? 1 : 0, 1801 1.229 skrll s & EHCI_QTD_PINGSTATE ? 1 : 0); 1802 1.249 skrll DPRINTFN(10, 1803 1.256 pgoyette "buffer[0] = %#jx buffer[1] = %#jx " 1804 1.256 pgoyette "buffer[2] = %#jx buffer[3] = %#jx", 1805 1.229 skrll le32toh(qtd->qtd_buffer[0]), le32toh(qtd->qtd_buffer[1]), 1806 1.229 skrll le32toh(qtd->qtd_buffer[2]), le32toh(qtd->qtd_buffer[3])); 1807 1.249 skrll DPRINTFN(10, 1808 1.256 pgoyette "buffer[4] = %#jx", le32toh(qtd->qtd_buffer[4]), 0, 0, 0); 1809 1.9 augustss } 1810 1.9 augustss 1811 1.164 uebayasi Static void 1812 1.9 augustss ehci_dump_sqh(ehci_soft_qh_t *sqh) 1813 1.9 augustss { 1814 1.326 skrll ehci_qh_t *qh = sqh->qh; 1815 1.229 skrll ehci_link_t link; 1816 1.249 skrll uint32_t endp, endphub; 1817 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1818 1.9 augustss 1819 1.195 christos usb_syncmem(&sqh->dma, sqh->offs, 1820 1.326 skrll sizeof(*sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1821 1.229 skrll 1822 1.256 pgoyette DPRINTFN(10, "QH(%#jx) at %#jx:", (uintptr_t)sqh, sqh->physaddr, 0, 0); 1823 1.229 skrll link = le32toh(qh->qh_link); 1824 1.229 skrll ehci_dump_link(link, true); 1825 1.229 skrll 1826 1.15 augustss endp = le32toh(qh->qh_endp); 1827 1.256 pgoyette DPRINTFN(10, " endp = %#jx", endp, 0, 0, 0); 1828 1.277 christos DPRINTFN(10, " addr = 0x%02jx inact = %jd endpt = %jd " 1829 1.256 pgoyette "eps = %jd", 1830 1.229 skrll EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp), 1831 1.236 skrll EHCI_QH_GET_ENDPT(endp), EHCI_QH_GET_EPS(endp)); 1832 1.256 pgoyette DPRINTFN(10, " dtc = %jd hrecl = %jd", 1833 1.229 skrll EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp), 0, 0); 1834 1.256 pgoyette DPRINTFN(10, " ctl = %jd nrl = %jd mpl = %#jx(%jd)", 1835 1.229 skrll EHCI_QH_GET_CTL(endp),EHCI_QH_GET_NRL(endp), 1836 1.229 skrll EHCI_QH_GET_MPL(endp), EHCI_QH_GET_MPL(endp)); 1837 1.229 skrll 1838 1.15 augustss endphub = le32toh(qh->qh_endphub); 1839 1.256 pgoyette DPRINTFN(10, " endphub = %#jx", endphub, 0, 0, 0); 1840 1.277 christos DPRINTFN(10, " smask = 0x%02jx cmask = 0x%02jx one %jx", 1841 1.229 skrll EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub), 1, 0); 1842 1.277 christos DPRINTFN(10, " huba = 0x%02jx port = %jd mult = %jd", 1843 1.229 skrll EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub), 1844 1.229 skrll EHCI_QH_GET_MULT(endphub), 0); 1845 1.229 skrll 1846 1.229 skrll link = le32toh(qh->qh_curqtd); 1847 1.229 skrll ehci_dump_link(link, false); 1848 1.249 skrll DPRINTFN(10, "Overlay qTD:", 0, 0, 0, 0); 1849 1.329 skrll ehci_dump_qtd(&qh->qh_qtd); 1850 1.229 skrll 1851 1.326 skrll usb_syncmem(&sqh->dma, sqh->offs, sizeof(*sqh->qh), 1852 1.249 skrll BUS_DMASYNC_PREREAD); 1853 1.249 skrll } 1854 1.249 skrll 1855 1.249 skrll Static void 1856 1.249 skrll ehci_dump_itds(ehci_soft_itd_t *itd) 1857 1.249 skrll { 1858 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1859 1.249 skrll int i; 1860 1.249 skrll uint32_t stop = 0; 1861 1.249 skrll 1862 1.249 skrll for (i = 0; itd && i < 20 && !stop; itd = itd->xfer_next, i++) { 1863 1.249 skrll ehci_dump_itd(itd); 1864 1.249 skrll usb_syncmem(&itd->dma, 1865 1.249 skrll itd->offs + offsetof(ehci_itd_t, itd_next), 1866 1.326 skrll sizeof(itd->itd->itd_next), 1867 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1868 1.326 skrll stop = itd->itd->itd_next & htole32(EHCI_LINK_TERMINATE); 1869 1.249 skrll usb_syncmem(&itd->dma, 1870 1.249 skrll itd->offs + offsetof(ehci_itd_t, itd_next), 1871 1.326 skrll sizeof(itd->itd->itd_next), BUS_DMASYNC_PREREAD); 1872 1.249 skrll } 1873 1.249 skrll if (!stop) 1874 1.249 skrll DPRINTF("dump aborted, too many TDs", 0, 0, 0, 0); 1875 1.9 augustss } 1876 1.9 augustss 1877 1.164 uebayasi Static void 1878 1.139 jmcneill ehci_dump_itd(struct ehci_soft_itd *itd) 1879 1.139 jmcneill { 1880 1.139 jmcneill ehci_isoc_trans_t t; 1881 1.139 jmcneill ehci_isoc_bufr_ptr_t b, b2, b3; 1882 1.139 jmcneill int i; 1883 1.139 jmcneill 1884 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1885 1.229 skrll 1886 1.326 skrll DPRINTF("ITD: next phys = %#jx", itd->itd->itd_next, 0, 0, 0); 1887 1.139 jmcneill 1888 1.168 jakllsch for (i = 0; i < EHCI_ITD_NUFRAMES; i++) { 1889 1.326 skrll t = le32toh(itd->itd->itd_ctl[i]); 1890 1.256 pgoyette DPRINTF("ITDctl %jd: stat = %jx len = %jx", 1891 1.229 skrll i, EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t), 0); 1892 1.256 pgoyette DPRINTF(" ioc = %jx pg = %jx offs = %jx", 1893 1.139 jmcneill EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t), 1894 1.229 skrll EHCI_ITD_GET_OFFS(t), 0); 1895 1.139 jmcneill } 1896 1.249 skrll DPRINTF("ITDbufr: ", 0, 0, 0, 0); 1897 1.168 jakllsch for (i = 0; i < EHCI_ITD_NBUFFERS; i++) 1898 1.256 pgoyette DPRINTF(" %jx", 1899 1.326 skrll EHCI_ITD_GET_BPTR(le32toh(itd->itd->itd_bufr[i])), 0, 0, 0); 1900 1.139 jmcneill 1901 1.326 skrll b = le32toh(itd->itd->itd_bufr[0]); 1902 1.326 skrll b2 = le32toh(itd->itd->itd_bufr[1]); 1903 1.326 skrll b3 = le32toh(itd->itd->itd_bufr[2]); 1904 1.256 pgoyette DPRINTF(" ep = %jx daddr = %jx dir = %jd", 1905 1.229 skrll EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2), 0); 1906 1.256 pgoyette DPRINTF(" maxpkt = %jx multi = %jx", 1907 1.229 skrll EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3), 0, 0); 1908 1.139 jmcneill } 1909 1.139 jmcneill 1910 1.164 uebayasi Static void 1911 1.139 jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd) 1912 1.139 jmcneill { 1913 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1914 1.229 skrll 1915 1.332 skrll DPRINTF("SITD %#jx next = %#jx prev = %#jx", 1916 1.256 pgoyette (uintptr_t)itd, (uintptr_t)itd->frame_list.next, 1917 1.256 pgoyette (uintptr_t)itd->frame_list.prev, 0); 1918 1.332 skrll DPRINTF(" xfernext=%#jx physaddr=%#jx slot=%jd", 1919 1.256 pgoyette (uintptr_t)itd->xfer_next, itd->physaddr, itd->slot, 0); 1920 1.139 jmcneill } 1921 1.139 jmcneill 1922 1.164 uebayasi Static void 1923 1.18 augustss ehci_dump_exfer(struct ehci_xfer *ex) 1924 1.18 augustss { 1925 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1926 1.249 skrll 1927 1.256 pgoyette DPRINTF("ex = %#jx type %jd isdone %jd", (uintptr_t)ex, ex->ex_type, 1928 1.249 skrll ex->ex_isdone, 0); 1929 1.229 skrll 1930 1.249 skrll switch (ex->ex_type) { 1931 1.249 skrll case EX_CTRL: 1932 1.256 pgoyette DPRINTF(" setup = %#jx data = %#jx status = %#jx", 1933 1.256 pgoyette (uintptr_t)ex->ex_setup, (uintptr_t)ex->ex_data, 1934 1.256 pgoyette (uintptr_t)ex->ex_status, 0); 1935 1.249 skrll break; 1936 1.249 skrll case EX_BULK: 1937 1.249 skrll case EX_INTR: 1938 1.256 pgoyette DPRINTF(" qtdstart = %#jx qtdend = %#jx", 1939 1.256 pgoyette (uintptr_t)ex->ex_sqtdstart, (uintptr_t)ex->ex_sqtdend, 1940 1.256 pgoyette 0, 0); 1941 1.249 skrll break; 1942 1.249 skrll case EX_ISOC: 1943 1.256 pgoyette DPRINTF(" itdstart = %#jx itdend = %#jx", 1944 1.256 pgoyette (uintptr_t)ex->ex_itdstart, (uintptr_t)ex->ex_itdend, 0, 0); 1945 1.249 skrll break; 1946 1.249 skrll case EX_FS_ISOC: 1947 1.256 pgoyette DPRINTF(" sitdstart = %#jx sitdend = %#jx", 1948 1.256 pgoyette (uintptr_t)ex->ex_sitdstart, (uintptr_t)ex->ex_sitdend, 1949 1.256 pgoyette 0, 0); 1950 1.249 skrll break; 1951 1.249 skrll default: 1952 1.249 skrll DPRINTF(" unknown type", 0, 0, 0, 0); 1953 1.249 skrll } 1954 1.18 augustss } 1955 1.38 martin #endif 1956 1.5 augustss 1957 1.164 uebayasi Static usbd_status 1958 1.249 skrll ehci_open(struct usbd_pipe *pipe) 1959 1.5 augustss { 1960 1.249 skrll struct usbd_device *dev = pipe->up_dev; 1961 1.249 skrll ehci_softc_t *sc = EHCI_PIPE2SC(pipe); 1962 1.249 skrll usb_endpoint_descriptor_t *ed = pipe->up_endpoint->ue_edesc; 1963 1.249 skrll uint8_t rhaddr = dev->ud_bus->ub_rhaddr; 1964 1.249 skrll uint8_t addr = dev->ud_addr; 1965 1.249 skrll uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes); 1966 1.249 skrll struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe); 1967 1.10 augustss ehci_soft_qh_t *sqh; 1968 1.10 augustss usbd_status err; 1969 1.78 augustss int ival, speed, naks; 1970 1.80 augustss int hshubaddr, hshubport; 1971 1.5 augustss 1972 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 1973 1.229 skrll 1974 1.256 pgoyette DPRINTF("pipe=%#jx, addr=%jd, endpt=%jd (%jd)", (uintptr_t)pipe, addr, 1975 1.249 skrll ed->bEndpointAddress, rhaddr); 1976 1.5 augustss 1977 1.249 skrll if (dev->ud_myhsport) { 1978 1.172 matt /* 1979 1.172 matt * When directly attached FS/LS device while doing embedded 1980 1.172 matt * transaction translations and we are the hub, set the hub 1981 1.191 skrll * address to 0 (us). 1982 1.172 matt */ 1983 1.172 matt if (!(sc->sc_flags & EHCIF_ETTF) 1984 1.249 skrll || (dev->ud_myhsport->up_parent->ud_addr != rhaddr)) { 1985 1.249 skrll hshubaddr = dev->ud_myhsport->up_parent->ud_addr; 1986 1.172 matt } else { 1987 1.172 matt hshubaddr = 0; 1988 1.172 matt } 1989 1.249 skrll hshubport = dev->ud_myhsport->up_portno; 1990 1.80 augustss } else { 1991 1.80 augustss hshubaddr = 0; 1992 1.80 augustss hshubport = 0; 1993 1.80 augustss } 1994 1.80 augustss 1995 1.17 augustss if (sc->sc_dying) 1996 1.249 skrll return USBD_IOERROR; 1997 1.17 augustss 1998 1.175 drochner /* toggle state needed for bulk endpoints */ 1999 1.249 skrll epipe->nexttoggle = pipe->up_endpoint->ue_toggle; 2000 1.55 mycroft 2001 1.249 skrll if (addr == rhaddr) { 2002 1.5 augustss switch (ed->bEndpointAddress) { 2003 1.5 augustss case USB_CONTROL_ENDPOINT: 2004 1.249 skrll pipe->up_methods = &roothub_ctrl_methods; 2005 1.5 augustss break; 2006 1.249 skrll case UE_DIR_IN | USBROOTHUB_INTR_ENDPT: 2007 1.249 skrll pipe->up_methods = &ehci_root_intr_methods; 2008 1.5 augustss break; 2009 1.5 augustss default: 2010 1.277 christos DPRINTF("bad bEndpointAddress 0x%02jx", 2011 1.229 skrll ed->bEndpointAddress, 0, 0, 0); 2012 1.249 skrll return USBD_INVAL; 2013 1.5 augustss } 2014 1.249 skrll return USBD_NORMAL_COMPLETION; 2015 1.10 augustss } 2016 1.10 augustss 2017 1.24 augustss /* XXX All this stuff is only valid for async. */ 2018 1.249 skrll switch (dev->ud_speed) { 2019 1.11 augustss case USB_SPEED_LOW: speed = EHCI_QH_SPEED_LOW; break; 2020 1.11 augustss case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break; 2021 1.11 augustss case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break; 2022 1.249 skrll default: panic("ehci_open: bad device speed %d", dev->ud_speed); 2023 1.11 augustss } 2024 1.249 skrll if (speed == EHCI_QH_SPEED_LOW && xfertype == UE_ISOCHRONOUS) { 2025 1.256 pgoyette DPRINTF("hshubaddr=%jd hshubport=%jd", hshubaddr, hshubport, 0, 2026 1.249 skrll 0); 2027 1.99 augustss return USBD_INVAL; 2028 1.80 augustss } 2029 1.80 augustss 2030 1.169 msaitoh /* 2031 1.169 msaitoh * For interrupt transfer, nak throttling must be disabled, but for 2032 1.169 msaitoh * the other transfer type, nak throttling should be enabled from the 2033 1.191 skrll * viewpoint that avoids the memory thrashing. 2034 1.169 msaitoh */ 2035 1.169 msaitoh naks = (xfertype == UE_INTERRUPT) ? 0 2036 1.169 msaitoh : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0); 2037 1.10 augustss 2038 1.139 jmcneill /* Allocate sqh for everything, save isoc xfers */ 2039 1.139 jmcneill if (xfertype != UE_ISOCHRONOUS) { 2040 1.139 jmcneill sqh = ehci_alloc_sqh(sc); 2041 1.139 jmcneill if (sqh == NULL) 2042 1.249 skrll return USBD_NOMEM; 2043 1.139 jmcneill /* qh_link filled when the QH is added */ 2044 1.326 skrll sqh->qh->qh_endp = htole32( 2045 1.139 jmcneill EHCI_QH_SET_ADDR(addr) | 2046 1.139 jmcneill EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) | 2047 1.139 jmcneill EHCI_QH_SET_EPS(speed) | 2048 1.139 jmcneill EHCI_QH_DTC | 2049 1.139 jmcneill EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) | 2050 1.139 jmcneill (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ? 2051 1.139 jmcneill EHCI_QH_CTL : 0) | 2052 1.139 jmcneill EHCI_QH_SET_NRL(naks) 2053 1.139 jmcneill ); 2054 1.326 skrll sqh->qh->qh_endphub = htole32( 2055 1.139 jmcneill EHCI_QH_SET_MULT(1) | 2056 1.317 skrll (xfertype == UE_INTERRUPT ? 2057 1.317 skrll EHCI_QH_SET_SMASK(__BIT(1)) /* Start Split Y1 */ 2058 1.317 skrll : 0) 2059 1.139 jmcneill ); 2060 1.167 jakllsch if (speed != EHCI_QH_SPEED_HIGH) 2061 1.326 skrll sqh->qh->qh_endphub |= htole32( 2062 1.167 jakllsch EHCI_QH_SET_PORT(hshubport) | 2063 1.167 jakllsch EHCI_QH_SET_HUBA(hshubaddr) | 2064 1.252 skrll (xfertype == UE_INTERRUPT ? 2065 1.317 skrll EHCI_QH_SET_CMASK(__BITS(3,5)) /* CS Y[345] */ 2066 1.317 skrll : 0) 2067 1.167 jakllsch ); 2068 1.326 skrll sqh->qh->qh_curqtd = EHCI_NULL; 2069 1.139 jmcneill /* Fill the overlay qTD */ 2070 1.326 skrll sqh->qh->qh_qtd.qtd_next = EHCI_NULL; 2071 1.326 skrll sqh->qh->qh_qtd.qtd_altnext = EHCI_NULL; 2072 1.326 skrll sqh->qh->qh_qtd.qtd_status = htole32(0); 2073 1.139 jmcneill 2074 1.327 skrll ehci_qtd_t *qh_qtd = &sqh->qh->qh_qtd; 2075 1.327 skrll for (unsigned n = 0; n < EHCI_QTD_NBUFFERS; n++) { 2076 1.327 skrll qh_qtd->qtd_buffer[n] = 0; 2077 1.327 skrll qh_qtd->qtd_buffer_hi[n] = 0; 2078 1.327 skrll } 2079 1.327 skrll 2080 1.326 skrll usb_syncmem(&sqh->dma, sqh->offs, sizeof(*sqh->qh), 2081 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2082 1.139 jmcneill epipe->sqh = sqh; 2083 1.139 jmcneill } else { 2084 1.139 jmcneill sqh = NULL; 2085 1.139 jmcneill } /*xfertype == UE_ISOC*/ 2086 1.5 augustss 2087 1.10 augustss switch (xfertype) { 2088 1.10 augustss case UE_CONTROL: 2089 1.297 skrll /* we can use 64bit DMA for the reqdma buffer */ 2090 1.294 skrll err = usb_allocmem(sc->sc_bus.ub_dmatag, 2091 1.296 skrll sizeof(usb_device_request_t), 0, USBMALLOC_COHERENT, 2092 1.296 skrll &epipe->ctrl.reqdma); 2093 1.25 augustss #ifdef EHCI_DEBUG 2094 1.25 augustss if (err) 2095 1.25 augustss printf("ehci_open: usb_allocmem()=%d\n", err); 2096 1.25 augustss #endif 2097 1.10 augustss if (err) 2098 1.116 drochner goto bad; 2099 1.249 skrll pipe->up_methods = &ehci_device_ctrl_methods; 2100 1.190 mrg mutex_enter(&sc->sc_lock); 2101 1.190 mrg ehci_add_qh(sc, sqh, sc->sc_async_head); 2102 1.190 mrg mutex_exit(&sc->sc_lock); 2103 1.10 augustss break; 2104 1.10 augustss case UE_BULK: 2105 1.249 skrll pipe->up_methods = &ehci_device_bulk_methods; 2106 1.190 mrg mutex_enter(&sc->sc_lock); 2107 1.190 mrg ehci_add_qh(sc, sqh, sc->sc_async_head); 2108 1.190 mrg mutex_exit(&sc->sc_lock); 2109 1.10 augustss break; 2110 1.24 augustss case UE_INTERRUPT: 2111 1.249 skrll pipe->up_methods = &ehci_device_intr_methods; 2112 1.249 skrll ival = pipe->up_interval; 2113 1.116 drochner if (ival == USBD_DEFAULT_INTERVAL) { 2114 1.116 drochner if (speed == EHCI_QH_SPEED_HIGH) { 2115 1.116 drochner if (ed->bInterval > 16) { 2116 1.116 drochner /* 2117 1.116 drochner * illegal with high-speed, but there 2118 1.116 drochner * were documentation bugs in the spec, 2119 1.116 drochner * so be generous 2120 1.116 drochner */ 2121 1.116 drochner ival = 256; 2122 1.116 drochner } else 2123 1.116 drochner ival = (1 << (ed->bInterval - 1)) / 8; 2124 1.116 drochner } else 2125 1.116 drochner ival = ed->bInterval; 2126 1.116 drochner } 2127 1.116 drochner err = ehci_device_setintr(sc, sqh, ival); 2128 1.116 drochner if (err) 2129 1.116 drochner goto bad; 2130 1.116 drochner break; 2131 1.24 augustss case UE_ISOCHRONOUS: 2132 1.249 skrll pipe->up_serialise = false; 2133 1.249 skrll if (speed == EHCI_QH_SPEED_HIGH) 2134 1.249 skrll pipe->up_methods = &ehci_device_isoc_methods; 2135 1.249 skrll else 2136 1.249 skrll pipe->up_methods = &ehci_device_fs_isoc_methods; 2137 1.142 drochner if (ed->bInterval == 0 || ed->bInterval > 16) { 2138 1.139 jmcneill printf("ehci: opening pipe with invalid bInterval\n"); 2139 1.139 jmcneill err = USBD_INVAL; 2140 1.139 jmcneill goto bad; 2141 1.139 jmcneill } 2142 1.139 jmcneill if (UGETW(ed->wMaxPacketSize) == 0) { 2143 1.139 jmcneill printf("ehci: zero length endpoint open request\n"); 2144 1.139 jmcneill err = USBD_INVAL; 2145 1.139 jmcneill goto bad; 2146 1.139 jmcneill } 2147 1.249 skrll epipe->isoc.next_frame = 0; 2148 1.249 skrll epipe->isoc.cur_xfers = 0; 2149 1.139 jmcneill break; 2150 1.10 augustss default: 2151 1.256 pgoyette DPRINTF("bad xfer type %jd", xfertype, 0, 0, 0); 2152 1.116 drochner err = USBD_INVAL; 2153 1.116 drochner goto bad; 2154 1.5 augustss } 2155 1.249 skrll return USBD_NORMAL_COMPLETION; 2156 1.5 augustss 2157 1.116 drochner bad: 2158 1.249 skrll if (sqh != NULL) { 2159 1.249 skrll mutex_enter(&sc->sc_lock); 2160 1.139 jmcneill ehci_free_sqh(sc, sqh); 2161 1.249 skrll mutex_exit(&sc->sc_lock); 2162 1.249 skrll } 2163 1.249 skrll return err; 2164 1.10 augustss } 2165 1.10 augustss 2166 1.10 augustss /* 2167 1.190 mrg * Add an ED to the schedule. Called with USB lock held. 2168 1.10 augustss */ 2169 1.164 uebayasi Static void 2170 1.190 mrg ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head) 2171 1.10 augustss { 2172 1.10 augustss 2173 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 2174 1.190 mrg 2175 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2176 1.229 skrll 2177 1.138 bouyer usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link), 2178 1.326 skrll sizeof(head->qh->qh_link), BUS_DMASYNC_POSTWRITE); 2179 1.229 skrll 2180 1.10 augustss sqh->next = head->next; 2181 1.326 skrll sqh->qh->qh_link = head->qh->qh_link; 2182 1.229 skrll 2183 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link), 2184 1.326 skrll sizeof(sqh->qh->qh_link), BUS_DMASYNC_PREWRITE); 2185 1.229 skrll 2186 1.10 augustss head->next = sqh; 2187 1.326 skrll head->qh->qh_link = htole32(sqh->physaddr | EHCI_LINK_QH); 2188 1.229 skrll 2189 1.138 bouyer usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link), 2190 1.326 skrll sizeof(head->qh->qh_link), BUS_DMASYNC_PREWRITE); 2191 1.10 augustss 2192 1.10 augustss #ifdef EHCI_DEBUG 2193 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 2194 1.229 skrll ehci_dump_sqh(sqh); 2195 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 2196 1.5 augustss #endif 2197 1.5 augustss } 2198 1.5 augustss 2199 1.10 augustss /* 2200 1.190 mrg * Remove an ED from the schedule. Called with USB lock held. 2201 1.10 augustss */ 2202 1.164 uebayasi Static void 2203 1.10 augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head) 2204 1.10 augustss { 2205 1.33 augustss ehci_soft_qh_t *p; 2206 1.10 augustss 2207 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 2208 1.190 mrg 2209 1.10 augustss /* XXX */ 2210 1.42 augustss for (p = head; p != NULL && p->next != sqh; p = p->next) 2211 1.10 augustss ; 2212 1.10 augustss if (p == NULL) 2213 1.37 provos panic("ehci_rem_qh: ED not found"); 2214 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link), 2215 1.326 skrll sizeof(sqh->qh->qh_link), BUS_DMASYNC_POSTWRITE); 2216 1.10 augustss p->next = sqh->next; 2217 1.326 skrll p->qh->qh_link = sqh->qh->qh_link; 2218 1.138 bouyer usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link), 2219 1.326 skrll sizeof(p->qh->qh_link), BUS_DMASYNC_PREWRITE); 2220 1.10 augustss 2221 1.11 augustss ehci_sync_hc(sc); 2222 1.11 augustss } 2223 1.11 augustss 2224 1.164 uebayasi Static void 2225 1.23 augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd) 2226 1.23 augustss { 2227 1.249 skrll uint32_t status; 2228 1.85 augustss 2229 1.87 augustss /* Save toggle bit and ping status. */ 2230 1.326 skrll usb_syncmem(&sqh->dma, sqh->offs, sizeof(*sqh->qh), 2231 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 2232 1.326 skrll status = sqh->qh->qh_qtd.qtd_status & 2233 1.87 augustss htole32(EHCI_QTD_TOGGLE_MASK | 2234 1.87 augustss EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE)); 2235 1.85 augustss /* Set HALTED to make hw leave it alone. */ 2236 1.326 skrll sqh->qh->qh_qtd.qtd_status = 2237 1.85 augustss htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED)); 2238 1.138 bouyer usb_syncmem(&sqh->dma, 2239 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status), 2240 1.326 skrll sizeof(sqh->qh->qh_qtd.qtd_status), 2241 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2242 1.326 skrll sqh->qh->qh_curqtd = 0; 2243 1.326 skrll sqh->qh->qh_qtd.qtd_next = htole32(sqtd->physaddr); 2244 1.326 skrll sqh->qh->qh_qtd.qtd_altnext = EHCI_NULL; 2245 1.327 skrll for (unsigned n = 0; n < EHCI_QTD_NBUFFERS; n++) { 2246 1.327 skrll sqh->qh->qh_qtd.qtd_buffer[n] = 0; 2247 1.327 skrll sqh->qh->qh_qtd.qtd_buffer_hi[n] = 0; 2248 1.327 skrll } 2249 1.327 skrll 2250 1.23 augustss sqh->sqtd = sqtd; 2251 1.326 skrll usb_syncmem(&sqh->dma, sqh->offs, sizeof(*sqh->qh), 2252 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2253 1.87 augustss /* Set !HALTED && !ACTIVE to start execution, preserve some fields */ 2254 1.326 skrll sqh->qh->qh_qtd.qtd_status = status; 2255 1.138 bouyer usb_syncmem(&sqh->dma, 2256 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status), 2257 1.326 skrll sizeof(sqh->qh->qh_qtd.qtd_status), 2258 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2259 1.23 augustss } 2260 1.23 augustss 2261 1.11 augustss /* 2262 1.11 augustss * Ensure that the HC has released all references to the QH. We do this 2263 1.11 augustss * by asking for a Async Advance Doorbell interrupt and then we wait for 2264 1.11 augustss * the interrupt. 2265 1.11 augustss * To make this easier we first obtain exclusive use of the doorbell. 2266 1.308 riastrad * 2267 1.308 riastrad * Releases the bus lock to sleep while waiting for interrupt. 2268 1.11 augustss */ 2269 1.164 uebayasi Static void 2270 1.11 augustss ehci_sync_hc(ehci_softc_t *sc) 2271 1.11 augustss { 2272 1.308 riastrad unsigned delta = hz; 2273 1.308 riastrad unsigned starttime = getticks(); 2274 1.308 riastrad unsigned endtime = starttime + delta; 2275 1.308 riastrad unsigned now; 2276 1.190 mrg 2277 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 2278 1.11 augustss 2279 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2280 1.229 skrll 2281 1.12 augustss if (sc->sc_dying) { 2282 1.249 skrll DPRINTF("dying", 0, 0, 0, 0); 2283 1.12 augustss return; 2284 1.12 augustss } 2285 1.260 mrg 2286 1.308 riastrad /* 2287 1.308 riastrad * Wait until any concurrent ehci_sync_hc has completed so we 2288 1.308 riastrad * have exclusive access to the doorbell. 2289 1.308 riastrad */ 2290 1.308 riastrad while (sc->sc_doorbelllwp) 2291 1.308 riastrad cv_wait(&sc->sc_doorbell, &sc->sc_lock); 2292 1.308 riastrad sc->sc_doorbelllwp = curlwp; 2293 1.308 riastrad 2294 1.10 augustss /* ask for doorbell */ 2295 1.311 mlelstv EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD); 2296 1.277 christos DPRINTF("cmd = 0x%08jx sts = 0x%08jx", 2297 1.249 skrll EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0); 2298 1.229 skrll 2299 1.308 riastrad /* 2300 1.308 riastrad * Wait for the ehci to ring our doorbell. 2301 1.308 riastrad */ 2302 1.308 riastrad while (sc->sc_doorbelllwp == curlwp) { 2303 1.308 riastrad now = getticks(); 2304 1.318 riastrad if (now - starttime >= delta) { 2305 1.308 riastrad sc->sc_doorbelllwp = NULL; 2306 1.319 riastrad cv_broadcast(&sc->sc_doorbell); 2307 1.308 riastrad DPRINTF("doorbell timeout", 0, 0, 0, 0); 2308 1.308 riastrad #ifdef DIAGNOSTIC /* XXX DIAGNOSTIC abuse, do this differently */ 2309 1.308 riastrad printf("ehci_sync_hc: timed out\n"); 2310 1.308 riastrad #endif 2311 1.308 riastrad break; 2312 1.308 riastrad } 2313 1.308 riastrad (void)cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, 2314 1.308 riastrad endtime - now); 2315 1.308 riastrad } 2316 1.229 skrll 2317 1.277 christos DPRINTF("cmd = 0x%08jx sts = 0x%08jx ... done", 2318 1.249 skrll EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0); 2319 1.10 augustss } 2320 1.10 augustss 2321 1.164 uebayasi Static void 2322 1.249 skrll ehci_remove_itd_chain(ehci_softc_t *sc, struct ehci_soft_itd *itd) 2323 1.139 jmcneill { 2324 1.139 jmcneill 2325 1.249 skrll KASSERT(mutex_owned(&sc->sc_lock)); 2326 1.139 jmcneill 2327 1.249 skrll for (; itd != NULL; itd = itd->xfer_next) { 2328 1.249 skrll struct ehci_soft_itd *prev = itd->frame_list.prev; 2329 1.139 jmcneill 2330 1.139 jmcneill /* Unlink itd from hardware chain, or frame array */ 2331 1.139 jmcneill if (prev == NULL) { /* We're at the table head */ 2332 1.249 skrll sc->sc_softitds[itd->slot] = itd->frame_list.next; 2333 1.326 skrll sc->sc_flist[itd->slot] = itd->itd->itd_next; 2334 1.139 jmcneill usb_syncmem(&sc->sc_fldma, 2335 1.139 jmcneill sizeof(ehci_link_t) * itd->slot, 2336 1.249 skrll sizeof(ehci_link_t), 2337 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2338 1.139 jmcneill 2339 1.249 skrll if (itd->frame_list.next != NULL) 2340 1.249 skrll itd->frame_list.next->frame_list.prev = NULL; 2341 1.139 jmcneill } else { 2342 1.139 jmcneill /* XXX this part is untested... */ 2343 1.326 skrll prev->itd->itd_next = itd->itd->itd_next; 2344 1.139 jmcneill usb_syncmem(&itd->dma, 2345 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next), 2346 1.326 skrll sizeof(itd->itd->itd_next), BUS_DMASYNC_PREWRITE); 2347 1.139 jmcneill 2348 1.249 skrll prev->frame_list.next = itd->frame_list.next; 2349 1.249 skrll if (itd->frame_list.next != NULL) 2350 1.249 skrll itd->frame_list.next->frame_list.prev = prev; 2351 1.139 jmcneill } 2352 1.139 jmcneill } 2353 1.249 skrll } 2354 1.139 jmcneill 2355 1.249 skrll Static void 2356 1.249 skrll ehci_free_itd_chain(ehci_softc_t *sc, struct ehci_soft_itd *itd) 2357 1.249 skrll { 2358 1.249 skrll struct ehci_soft_itd *next; 2359 1.249 skrll 2360 1.249 skrll mutex_enter(&sc->sc_lock); 2361 1.249 skrll next = NULL; 2362 1.249 skrll for (; itd != NULL; itd = next) { 2363 1.249 skrll next = itd->xfer_next; 2364 1.249 skrll ehci_free_itd_locked(sc, itd); 2365 1.139 jmcneill } 2366 1.249 skrll mutex_exit(&sc->sc_lock); 2367 1.139 jmcneill } 2368 1.139 jmcneill 2369 1.249 skrll Static void 2370 1.249 skrll ehci_remove_sitd_chain(ehci_softc_t *sc, struct ehci_soft_sitd *sitd) 2371 1.249 skrll { 2372 1.5 augustss 2373 1.249 skrll KASSERT(mutex_owned(&sc->sc_lock)); 2374 1.5 augustss 2375 1.249 skrll for (; sitd != NULL; sitd = sitd->xfer_next) { 2376 1.249 skrll struct ehci_soft_sitd *prev = sitd->frame_list.prev; 2377 1.11 augustss 2378 1.249 skrll /* Unlink sitd from hardware chain, or frame array */ 2379 1.249 skrll if (prev == NULL) { /* We're at the table head */ 2380 1.249 skrll sc->sc_softsitds[sitd->slot] = sitd->frame_list.next; 2381 1.326 skrll sc->sc_flist[sitd->slot] = sitd->sitd->sitd_next; 2382 1.249 skrll usb_syncmem(&sc->sc_fldma, 2383 1.249 skrll sizeof(ehci_link_t) * sitd->slot, 2384 1.249 skrll sizeof(ehci_link_t), 2385 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2386 1.5 augustss 2387 1.249 skrll if (sitd->frame_list.next != NULL) 2388 1.249 skrll sitd->frame_list.next->frame_list.prev = NULL; 2389 1.249 skrll } else { 2390 1.249 skrll /* XXX this part is untested... */ 2391 1.326 skrll prev->sitd->sitd_next = sitd->sitd->sitd_next; 2392 1.249 skrll usb_syncmem(&sitd->dma, 2393 1.249 skrll sitd->offs + offsetof(ehci_sitd_t, sitd_next), 2394 1.326 skrll sizeof(sitd->sitd->sitd_next), BUS_DMASYNC_PREWRITE); 2395 1.5 augustss 2396 1.249 skrll prev->frame_list.next = sitd->frame_list.next; 2397 1.249 skrll if (sitd->frame_list.next != NULL) 2398 1.249 skrll sitd->frame_list.next->frame_list.prev = prev; 2399 1.249 skrll } 2400 1.249 skrll } 2401 1.249 skrll } 2402 1.5 augustss 2403 1.249 skrll Static void 2404 1.249 skrll ehci_free_sitd_chain(ehci_softc_t *sc, struct ehci_soft_sitd *sitd) 2405 1.5 augustss { 2406 1.5 augustss 2407 1.190 mrg mutex_enter(&sc->sc_lock); 2408 1.249 skrll struct ehci_soft_sitd *next = NULL; 2409 1.249 skrll for (; sitd != NULL; sitd = next) { 2410 1.249 skrll next = sitd->xfer_next; 2411 1.249 skrll ehci_free_sitd_locked(sc, sitd); 2412 1.249 skrll } 2413 1.190 mrg mutex_exit(&sc->sc_lock); 2414 1.249 skrll } 2415 1.5 augustss 2416 1.249 skrll /***********/ 2417 1.5 augustss 2418 1.309 riastrad static int 2419 1.309 riastrad ehci_roothub_ctrl_locked(struct usbd_bus *bus, usb_device_request_t *req, 2420 1.249 skrll void *buf, int buflen) 2421 1.5 augustss { 2422 1.249 skrll ehci_softc_t *sc = EHCI_BUS2SC(bus); 2423 1.249 skrll usb_hub_descriptor_t hubd; 2424 1.249 skrll usb_port_status_t ps; 2425 1.249 skrll uint16_t len, value, index; 2426 1.249 skrll int l, totlen = 0; 2427 1.5 augustss int port, i; 2428 1.249 skrll uint32_t v; 2429 1.5 augustss 2430 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2431 1.229 skrll 2432 1.309 riastrad KASSERT(mutex_owned(&sc->sc_rhlock)); 2433 1.305 riastrad 2434 1.5 augustss if (sc->sc_dying) 2435 1.249 skrll return -1; 2436 1.5 augustss 2437 1.277 christos DPRINTF("type=0x%02jx request=%02jx", req->bmRequestType, req->bRequest, 2438 1.249 skrll 0, 0); 2439 1.5 augustss 2440 1.5 augustss len = UGETW(req->wLength); 2441 1.5 augustss value = UGETW(req->wValue); 2442 1.5 augustss index = UGETW(req->wIndex); 2443 1.5 augustss 2444 1.5 augustss #define C(x,y) ((x) | ((y) << 8)) 2445 1.249 skrll switch (C(req->bRequest, req->bmRequestType)) { 2446 1.5 augustss case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE): 2447 1.109 christos if (len == 0) 2448 1.109 christos break; 2449 1.249 skrll switch (value) { 2450 1.249 skrll #define sd ((usb_string_descriptor_t *)buf) 2451 1.249 skrll case C(2, UDESC_STRING): 2452 1.249 skrll /* Product */ 2453 1.249 skrll totlen = usb_makestrdesc(sd, len, "EHCI root hub"); 2454 1.5 augustss break; 2455 1.131 drochner #undef sd 2456 1.5 augustss default: 2457 1.249 skrll /* default from usbroothub */ 2458 1.249 skrll return buflen; 2459 1.5 augustss } 2460 1.5 augustss break; 2461 1.249 skrll 2462 1.5 augustss /* Hub requests */ 2463 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE): 2464 1.5 augustss break; 2465 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER): 2466 1.256 pgoyette DPRINTF("UR_CLEAR_PORT_FEATURE port=%jd feature=%jd", index, 2467 1.249 skrll value, 0, 0); 2468 1.5 augustss if (index < 1 || index > sc->sc_noport) { 2469 1.249 skrll return -1; 2470 1.5 augustss } 2471 1.5 augustss port = EHCI_PORTSC(index); 2472 1.106 augustss v = EOREAD4(sc, port); 2473 1.277 christos DPRINTF("portsc=0x%08jx", v, 0, 0, 0); 2474 1.106 augustss v &= ~EHCI_PS_CLEAR; 2475 1.249 skrll switch (value) { 2476 1.5 augustss case UHF_PORT_ENABLE: 2477 1.5 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PE); 2478 1.5 augustss break; 2479 1.5 augustss case UHF_PORT_SUSPEND: 2480 1.137 drochner if (!(v & EHCI_PS_SUSP)) /* not suspended */ 2481 1.137 drochner break; 2482 1.137 drochner v &= ~EHCI_PS_SUSP; 2483 1.137 drochner EOWRITE4(sc, port, v | EHCI_PS_FPR); 2484 1.137 drochner /* see USB2 spec ch. 7.1.7.7 */ 2485 1.137 drochner usb_delay_ms(&sc->sc_bus, 20); 2486 1.137 drochner EOWRITE4(sc, port, v); 2487 1.137 drochner usb_delay_ms(&sc->sc_bus, 2); 2488 1.137 drochner #ifdef DEBUG 2489 1.137 drochner v = EOREAD4(sc, port); 2490 1.137 drochner if (v & (EHCI_PS_FPR | EHCI_PS_SUSP)) 2491 1.137 drochner printf("ehci: resume failed: %x\n", v); 2492 1.137 drochner #endif 2493 1.5 augustss break; 2494 1.5 augustss case UHF_PORT_POWER: 2495 1.106 augustss if (sc->sc_hasppc) 2496 1.106 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PP); 2497 1.5 augustss break; 2498 1.14 augustss case UHF_PORT_TEST: 2499 1.256 pgoyette DPRINTF("clear port test %jd", index, 0, 0, 0); 2500 1.14 augustss break; 2501 1.14 augustss case UHF_PORT_INDICATOR: 2502 1.256 pgoyette DPRINTF("clear port ind %jd", index, 0, 0, 0); 2503 1.14 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PIC); 2504 1.14 augustss break; 2505 1.5 augustss case UHF_C_PORT_CONNECTION: 2506 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_CSC); 2507 1.5 augustss break; 2508 1.5 augustss case UHF_C_PORT_ENABLE: 2509 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PEC); 2510 1.5 augustss break; 2511 1.5 augustss case UHF_C_PORT_SUSPEND: 2512 1.5 augustss /* how? */ 2513 1.5 augustss break; 2514 1.5 augustss case UHF_C_PORT_OVER_CURRENT: 2515 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_OCC); 2516 1.5 augustss break; 2517 1.5 augustss case UHF_C_PORT_RESET: 2518 1.106 augustss sc->sc_isreset[index] = 0; 2519 1.5 augustss break; 2520 1.5 augustss default: 2521 1.249 skrll return -1; 2522 1.5 augustss } 2523 1.5 augustss #if 0 2524 1.5 augustss switch(value) { 2525 1.5 augustss case UHF_C_PORT_CONNECTION: 2526 1.5 augustss case UHF_C_PORT_ENABLE: 2527 1.5 augustss case UHF_C_PORT_SUSPEND: 2528 1.5 augustss case UHF_C_PORT_OVER_CURRENT: 2529 1.5 augustss case UHF_C_PORT_RESET: 2530 1.5 augustss default: 2531 1.5 augustss break; 2532 1.5 augustss } 2533 1.5 augustss #endif 2534 1.5 augustss break; 2535 1.5 augustss case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE): 2536 1.109 christos if (len == 0) 2537 1.109 christos break; 2538 1.51 toshii if ((value & 0xff) != 0) { 2539 1.249 skrll return -1; 2540 1.5 augustss } 2541 1.262 riastrad totlen = uimin(buflen, sizeof(hubd)); 2542 1.249 skrll memcpy(&hubd, buf, totlen); 2543 1.5 augustss hubd.bNbrPorts = sc->sc_noport; 2544 1.291 skrll v = EREAD4(sc, EHCI_HCSPARAMS); 2545 1.5 augustss USETW(hubd.wHubCharacteristics, 2546 1.291 skrll (EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH) | 2547 1.291 skrll (EHCI_HCS_P_INDICATOR(v) ? UHD_PORT_IND : 0)); 2548 1.5 augustss hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */ 2549 1.33 augustss for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8) 2550 1.5 augustss hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */ 2551 1.5 augustss hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i; 2552 1.262 riastrad totlen = uimin(totlen, hubd.bDescLength); 2553 1.249 skrll memcpy(buf, &hubd, totlen); 2554 1.5 augustss break; 2555 1.5 augustss case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE): 2556 1.5 augustss if (len != 4) { 2557 1.249 skrll return -1; 2558 1.5 augustss } 2559 1.5 augustss memset(buf, 0, len); /* ? XXX */ 2560 1.5 augustss totlen = len; 2561 1.5 augustss break; 2562 1.5 augustss case C(UR_GET_STATUS, UT_READ_CLASS_OTHER): 2563 1.256 pgoyette DPRINTF("get port status i=%jd", index, 0, 0, 0); 2564 1.5 augustss if (index < 1 || index > sc->sc_noport) { 2565 1.249 skrll return -1; 2566 1.5 augustss } 2567 1.5 augustss if (len != 4) { 2568 1.249 skrll return -1; 2569 1.5 augustss } 2570 1.5 augustss v = EOREAD4(sc, EHCI_PORTSC(index)); 2571 1.277 christos DPRINTF("port status=0x%04jx", v, 0, 0, 0); 2572 1.172 matt 2573 1.178 matt i = UPS_HIGH_SPEED; 2574 1.172 matt if (sc->sc_flags & EHCIF_ETTF) { 2575 1.172 matt /* 2576 1.172 matt * If we are doing embedded transaction translation, 2577 1.172 matt * then directly attached LS/FS devices are reset by 2578 1.172 matt * the EHCI controller itself. PSPD is encoded 2579 1.195 christos * the same way as in USBSTATUS. 2580 1.172 matt */ 2581 1.172 matt i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED; 2582 1.172 matt } 2583 1.5 augustss if (v & EHCI_PS_CS) i |= UPS_CURRENT_CONNECT_STATUS; 2584 1.5 augustss if (v & EHCI_PS_PE) i |= UPS_PORT_ENABLED; 2585 1.5 augustss if (v & EHCI_PS_SUSP) i |= UPS_SUSPEND; 2586 1.5 augustss if (v & EHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR; 2587 1.5 augustss if (v & EHCI_PS_PR) i |= UPS_RESET; 2588 1.5 augustss if (v & EHCI_PS_PP) i |= UPS_PORT_POWER; 2589 1.170 kiyohara if (sc->sc_vendor_port_status) 2590 1.170 kiyohara i = sc->sc_vendor_port_status(sc, v, i); 2591 1.5 augustss USETW(ps.wPortStatus, i); 2592 1.5 augustss i = 0; 2593 1.5 augustss if (v & EHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS; 2594 1.5 augustss if (v & EHCI_PS_PEC) i |= UPS_C_PORT_ENABLED; 2595 1.5 augustss if (v & EHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR; 2596 1.106 augustss if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET; 2597 1.5 augustss USETW(ps.wPortChange, i); 2598 1.262 riastrad totlen = uimin(len, sizeof(ps)); 2599 1.249 skrll memcpy(buf, &ps, totlen); 2600 1.5 augustss break; 2601 1.5 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE): 2602 1.249 skrll return -1; 2603 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE): 2604 1.5 augustss break; 2605 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): 2606 1.5 augustss if (index < 1 || index > sc->sc_noport) { 2607 1.249 skrll return -1; 2608 1.5 augustss } 2609 1.5 augustss port = EHCI_PORTSC(index); 2610 1.106 augustss v = EOREAD4(sc, port); 2611 1.277 christos DPRINTF("portsc=0x%08jx", v, 0, 0, 0); 2612 1.106 augustss v &= ~EHCI_PS_CLEAR; 2613 1.5 augustss switch(value) { 2614 1.5 augustss case UHF_PORT_ENABLE: 2615 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PE); 2616 1.5 augustss break; 2617 1.5 augustss case UHF_PORT_SUSPEND: 2618 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_SUSP); 2619 1.5 augustss break; 2620 1.5 augustss case UHF_PORT_RESET: 2621 1.256 pgoyette DPRINTF("reset port %jd", index, 0, 0, 0); 2622 1.172 matt if (EHCI_PS_IS_LOWSPEED(v) 2623 1.172 matt && sc->sc_ncomp > 0 2624 1.172 matt && !(sc->sc_flags & EHCIF_ETTF)) { 2625 1.172 matt /* 2626 1.172 matt * Low speed device on non-ETTF controller or 2627 1.172 matt * unaccompanied controller, give up ownership. 2628 1.172 matt */ 2629 1.6 augustss ehci_disown(sc, index, 1); 2630 1.6 augustss break; 2631 1.6 augustss } 2632 1.8 augustss /* Start reset sequence. */ 2633 1.8 augustss v &= ~ (EHCI_PS_PE | EHCI_PS_PR); 2634 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PR); 2635 1.8 augustss /* Wait for reset to complete. */ 2636 1.13 augustss usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY); 2637 1.17 augustss if (sc->sc_dying) { 2638 1.249 skrll return -1; 2639 1.17 augustss } 2640 1.172 matt /* 2641 1.207 jakllsch * An embedded transaction translator will automatically 2642 1.172 matt * terminate the reset sequence so there's no need to 2643 1.172 matt * it. 2644 1.172 matt */ 2645 1.178 matt v = EOREAD4(sc, port); 2646 1.178 matt if (v & EHCI_PS_PR) { 2647 1.172 matt /* Terminate reset sequence. */ 2648 1.173 jmcneill EOWRITE4(sc, port, v & ~EHCI_PS_PR); 2649 1.172 matt /* Wait for HC to complete reset. */ 2650 1.172 matt usb_delay_ms(&sc->sc_bus, 2651 1.172 matt EHCI_PORT_RESET_COMPLETE); 2652 1.172 matt if (sc->sc_dying) { 2653 1.249 skrll return -1; 2654 1.172 matt } 2655 1.17 augustss } 2656 1.172 matt 2657 1.8 augustss v = EOREAD4(sc, port); 2658 1.277 christos DPRINTF("ehci after reset, status=0x%08jx", v, 0, 0, 0); 2659 1.8 augustss if (v & EHCI_PS_PR) { 2660 1.8 augustss printf("%s: port reset timeout\n", 2661 1.134 drochner device_xname(sc->sc_dev)); 2662 1.249 skrll return USBD_TIMEOUT; 2663 1.5 augustss } 2664 1.8 augustss if (!(v & EHCI_PS_PE)) { 2665 1.6 augustss /* Not a high speed device, give up ownership.*/ 2666 1.6 augustss ehci_disown(sc, index, 0); 2667 1.6 augustss break; 2668 1.6 augustss } 2669 1.106 augustss sc->sc_isreset[index] = 1; 2670 1.277 christos DPRINTF("ehci port %jd reset, status = 0x%08jx", index, 2671 1.249 skrll v, 0, 0); 2672 1.5 augustss break; 2673 1.5 augustss case UHF_PORT_POWER: 2674 1.256 pgoyette DPRINTF("set port power %jd (has PPC = %jd)", index, 2675 1.229 skrll sc->sc_hasppc, 0, 0); 2676 1.106 augustss if (sc->sc_hasppc) 2677 1.106 augustss EOWRITE4(sc, port, v | EHCI_PS_PP); 2678 1.5 augustss break; 2679 1.11 augustss case UHF_PORT_TEST: 2680 1.256 pgoyette DPRINTF("set port test %jd", index, 0, 0, 0); 2681 1.11 augustss break; 2682 1.11 augustss case UHF_PORT_INDICATOR: 2683 1.256 pgoyette DPRINTF("set port ind %jd", index, 0, 0, 0); 2684 1.14 augustss EOWRITE4(sc, port, v | EHCI_PS_PIC); 2685 1.11 augustss break; 2686 1.5 augustss default: 2687 1.249 skrll return -1; 2688 1.5 augustss } 2689 1.5 augustss break; 2690 1.11 augustss case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER): 2691 1.11 augustss case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER): 2692 1.11 augustss case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER): 2693 1.11 augustss case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER): 2694 1.11 augustss break; 2695 1.5 augustss default: 2696 1.249 skrll /* default from usbroothub */ 2697 1.256 pgoyette DPRINTF("returning %jd (usbroothub default)", buflen, 0, 0, 0); 2698 1.249 skrll 2699 1.249 skrll return buflen; 2700 1.5 augustss } 2701 1.249 skrll 2702 1.256 pgoyette DPRINTF("returning %jd", totlen, 0, 0, 0); 2703 1.249 skrll 2704 1.249 skrll return totlen; 2705 1.6 augustss } 2706 1.6 augustss 2707 1.309 riastrad Static int 2708 1.309 riastrad ehci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req, 2709 1.309 riastrad void *buf, int buflen) 2710 1.309 riastrad { 2711 1.309 riastrad struct ehci_softc *sc = EHCI_BUS2SC(bus); 2712 1.309 riastrad int actlen; 2713 1.309 riastrad 2714 1.309 riastrad mutex_enter(&sc->sc_rhlock); 2715 1.309 riastrad actlen = ehci_roothub_ctrl_locked(bus, req, buf, buflen); 2716 1.309 riastrad mutex_exit(&sc->sc_rhlock); 2717 1.309 riastrad 2718 1.309 riastrad return actlen; 2719 1.309 riastrad } 2720 1.309 riastrad 2721 1.265 mrg /* 2722 1.265 mrg * Handle ehci hand-off in early boot vs RB_ASKNAME/RB_SINGLE. 2723 1.265 mrg * 2724 1.265 mrg * This pile of garbage below works around the following problem without 2725 1.265 mrg * holding boots with no hand-over devices present, while penalising 2726 1.265 mrg * boots where the first ehci probe hands off devices with a 5 second 2727 1.265 mrg * delay, if RB_ASKNAME/RB_SINGLE is set. This is typically not a problem 2728 1.265 mrg * for RB_SINGLE, but the same basic issue exists. 2729 1.265 mrg * 2730 1.265 mrg * The way ehci hand-off works, the companion controller does not get the 2731 1.268 skrll * device until after its initial bus explore, so the reference dropped 2732 1.265 mrg * after the first explore is not enough. 5 seconds should be enough, 2733 1.265 mrg * and EHCI_DISOWN_DELAY_SECONDS can be set to another value. 2734 1.265 mrg * 2735 1.265 mrg * There are 3 states. CO_EARLY is set during attach. CO_SCHED is set 2736 1.265 mrg * if the callback is scheduled. CO_DONE is set when the callout has 2737 1.265 mrg * called config_pending_decr(). 2738 1.265 mrg * 2739 1.265 mrg * There's a mutex, a cv and a callout here, and we delay detach if the 2740 1.265 mrg * callout has been set. 2741 1.265 mrg */ 2742 1.265 mrg #ifndef EHCI_DISOWN_DELAY_SECONDS 2743 1.265 mrg #define EHCI_DISOWN_DELAY_SECONDS 5 2744 1.265 mrg #endif 2745 1.265 mrg static int ehci_disown_delay_seconds = EHCI_DISOWN_DELAY_SECONDS; 2746 1.265 mrg 2747 1.265 mrg static void 2748 1.265 mrg ehci_disown_callback(void *arg) 2749 1.265 mrg { 2750 1.265 mrg ehci_softc_t *sc = arg; 2751 1.265 mrg 2752 1.265 mrg config_pending_decr(sc->sc_dev); 2753 1.265 mrg 2754 1.265 mrg mutex_enter(&sc->sc_complock); 2755 1.265 mrg KASSERT(sc->sc_comp_state == CO_SCHED); 2756 1.265 mrg sc->sc_comp_state = CO_DONE; 2757 1.265 mrg cv_signal(&sc->sc_compcv); 2758 1.265 mrg mutex_exit(&sc->sc_complock); 2759 1.265 mrg } 2760 1.265 mrg 2761 1.265 mrg static void 2762 1.265 mrg ehci_disown_sched_callback(ehci_softc_t *sc) 2763 1.265 mrg { 2764 1.265 mrg extern bool root_is_mounted; 2765 1.265 mrg 2766 1.265 mrg mutex_enter(&sc->sc_complock); 2767 1.265 mrg 2768 1.265 mrg if (root_is_mounted || 2769 1.265 mrg (boothowto & (RB_ASKNAME|RB_SINGLE)) == 0 || 2770 1.265 mrg sc->sc_comp_state != CO_EARLY) { 2771 1.265 mrg mutex_exit(&sc->sc_complock); 2772 1.265 mrg return; 2773 1.265 mrg } 2774 1.265 mrg 2775 1.265 mrg callout_reset(&sc->sc_compcallout, ehci_disown_delay_seconds * hz, 2776 1.265 mrg ehci_disown_callback, &sc->sc_dev); 2777 1.265 mrg sc->sc_comp_state = CO_SCHED; 2778 1.265 mrg 2779 1.265 mrg mutex_exit(&sc->sc_complock); 2780 1.265 mrg 2781 1.265 mrg config_pending_incr(sc->sc_dev); 2782 1.300 mrg aprint_normal_dev(sc->sc_dev, 2783 1.300 mrg "delaying %s by %u seconds due to USB owner change.\n", 2784 1.286 mrg (boothowto & RB_ASKNAME) != 0 ? "ask root" : "single user", 2785 1.265 mrg ehci_disown_delay_seconds); 2786 1.265 mrg } 2787 1.265 mrg 2788 1.164 uebayasi Static void 2789 1.115 christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed) 2790 1.6 augustss { 2791 1.24 augustss int port; 2792 1.249 skrll uint32_t v; 2793 1.6 augustss 2794 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2795 1.229 skrll 2796 1.256 pgoyette DPRINTF("index=%jd lowspeed=%jd", index, lowspeed, 0, 0); 2797 1.6 augustss if (sc->sc_npcomp != 0) { 2798 1.24 augustss int i = (index-1) / sc->sc_npcomp; 2799 1.265 mrg if (i < sc->sc_ncomp) { 2800 1.265 mrg ehci_disown_sched_callback(sc); 2801 1.265 mrg #ifdef DIAGNOSTIC 2802 1.6 augustss printf("%s: handing over %s speed device on " 2803 1.6 augustss "port %d to %s\n", 2804 1.134 drochner device_xname(sc->sc_dev), 2805 1.6 augustss lowspeed ? "low" : "full", 2806 1.255 jmcneill index, sc->sc_comps[i] ? 2807 1.255 jmcneill device_xname(sc->sc_comps[i]) : 2808 1.255 jmcneill "companion controller"); 2809 1.265 mrg } else { 2810 1.265 mrg printf("%s: strange port\n", 2811 1.265 mrg device_xname(sc->sc_dev)); 2812 1.265 mrg #endif 2813 1.265 mrg } 2814 1.6 augustss } else { 2815 1.265 mrg #ifdef DIAGNOSTIC 2816 1.134 drochner printf("%s: npcomp == 0\n", device_xname(sc->sc_dev)); 2817 1.265 mrg #endif 2818 1.6 augustss } 2819 1.6 augustss port = EHCI_PORTSC(index); 2820 1.6 augustss v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR; 2821 1.6 augustss EOWRITE4(sc, port, v | EHCI_PS_PO); 2822 1.5 augustss } 2823 1.5 augustss 2824 1.5 augustss Static usbd_status 2825 1.249 skrll ehci_root_intr_transfer(struct usbd_xfer *xfer) 2826 1.5 augustss { 2827 1.5 augustss 2828 1.5 augustss /* Pipe isn't running, start first */ 2829 1.249 skrll return ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)); 2830 1.5 augustss } 2831 1.5 augustss 2832 1.5 augustss Static usbd_status 2833 1.249 skrll ehci_root_intr_start(struct usbd_xfer *xfer) 2834 1.5 augustss { 2835 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 2836 1.305 riastrad 2837 1.305 riastrad KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 2838 1.5 augustss 2839 1.5 augustss if (sc->sc_dying) 2840 1.249 skrll return USBD_IOERROR; 2841 1.5 augustss 2842 1.272 riastrad KASSERT(sc->sc_intrxfer == NULL); 2843 1.5 augustss sc->sc_intrxfer = xfer; 2844 1.273 riastrad xfer->ux_status = USBD_IN_PROGRESS; 2845 1.5 augustss 2846 1.273 riastrad return USBD_IN_PROGRESS; 2847 1.5 augustss } 2848 1.5 augustss 2849 1.5 augustss /* Abort a root interrupt request. */ 2850 1.5 augustss Static void 2851 1.249 skrll ehci_root_intr_abort(struct usbd_xfer *xfer) 2852 1.5 augustss { 2853 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 2854 1.5 augustss 2855 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 2856 1.249 skrll KASSERT(xfer->ux_pipe->up_intrxfer == xfer); 2857 1.227 skrll 2858 1.272 riastrad /* If xfer has already completed, nothing to do here. */ 2859 1.272 riastrad if (sc->sc_intrxfer == NULL) 2860 1.272 riastrad return; 2861 1.227 skrll 2862 1.272 riastrad /* 2863 1.272 riastrad * Otherwise, sc->sc_intrxfer had better be this transfer. 2864 1.272 riastrad * Cancel it. 2865 1.272 riastrad */ 2866 1.272 riastrad KASSERT(sc->sc_intrxfer == xfer); 2867 1.272 riastrad KASSERT(xfer->ux_status == USBD_IN_PROGRESS); 2868 1.249 skrll xfer->ux_status = USBD_CANCELLED; 2869 1.5 augustss usb_transfer_complete(xfer); 2870 1.5 augustss } 2871 1.5 augustss 2872 1.5 augustss /* Close the root pipe. */ 2873 1.5 augustss Static void 2874 1.249 skrll ehci_root_intr_close(struct usbd_pipe *pipe) 2875 1.5 augustss { 2876 1.272 riastrad ehci_softc_t *sc __diagused = EHCI_PIPE2SC(pipe); 2877 1.33 augustss 2878 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2879 1.229 skrll 2880 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 2881 1.190 mrg 2882 1.272 riastrad /* 2883 1.272 riastrad * Caller must guarantee the xfer has completed first, by 2884 1.272 riastrad * closing the pipe only after normal completion or an abort. 2885 1.272 riastrad */ 2886 1.272 riastrad KASSERT(sc->sc_intrxfer == NULL); 2887 1.5 augustss } 2888 1.5 augustss 2889 1.164 uebayasi Static void 2890 1.249 skrll ehci_root_intr_done(struct usbd_xfer *xfer) 2891 1.5 augustss { 2892 1.272 riastrad struct ehci_softc *sc = EHCI_XFER2SC(xfer); 2893 1.272 riastrad 2894 1.272 riastrad KASSERT(mutex_owned(&sc->sc_lock)); 2895 1.272 riastrad 2896 1.272 riastrad /* Claim the xfer so it doesn't get completed again. */ 2897 1.272 riastrad KASSERT(sc->sc_intrxfer == xfer); 2898 1.272 riastrad KASSERT(xfer->ux_status != USBD_IN_PROGRESS); 2899 1.272 riastrad sc->sc_intrxfer = NULL; 2900 1.9 augustss } 2901 1.9 augustss 2902 1.9 augustss /************************/ 2903 1.9 augustss 2904 1.164 uebayasi Static ehci_soft_qh_t * 2905 1.9 augustss ehci_alloc_sqh(ehci_softc_t *sc) 2906 1.9 augustss { 2907 1.9 augustss ehci_soft_qh_t *sqh; 2908 1.9 augustss 2909 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2910 1.229 skrll 2911 1.249 skrll mutex_enter(&sc->sc_lock); 2912 1.9 augustss if (sc->sc_freeqhs == NULL) { 2913 1.249 skrll DPRINTF("allocating chunk", 0, 0, 0, 0); 2914 1.249 skrll mutex_exit(&sc->sc_lock); 2915 1.249 skrll 2916 1.326 skrll /* 2917 1.326 skrll * We can avoid USBMALLOC_COHERENT as the QHs are each on a 2918 1.326 skrll * cacheline. 2919 1.326 skrll */ 2920 1.292 skrll usb_dma_t dma; 2921 1.297 skrll int err = usb_allocmem(sc->sc_dmatag, 2922 1.326 skrll EHCI_QH_SIZE * EHCI_QH_CHUNK, 2923 1.326 skrll EHCI_PAGE_SIZE, 0, &dma); 2924 1.288 skrll 2925 1.288 skrll if (err) { 2926 1.288 skrll DPRINTF("alloc returned %jd", err, 0, 0, 0); 2927 1.249 skrll return NULL; 2928 1.288 skrll } 2929 1.249 skrll 2930 1.326 skrll ehci_soft_qh_t *sqhs = 2931 1.326 skrll kmem_zalloc(sizeof(*sqh) * EHCI_QH_CHUNK, KM_SLEEP); 2932 1.326 skrll 2933 1.249 skrll mutex_enter(&sc->sc_lock); 2934 1.326 skrll for (size_t i = 0; i < EHCI_QH_CHUNK; i++) { 2935 1.326 skrll const int offs = i * EHCI_QH_SIZE; 2936 1.292 skrll const bus_addr_t baddr = DMAADDR(&dma, offs); 2937 1.292 skrll 2938 1.292 skrll KASSERT(BUS_ADDR_HI32(baddr) == 0); 2939 1.292 skrll 2940 1.326 skrll sqh = &sqhs[i]; 2941 1.326 skrll sqh->qh = KERNADDR(&dma, offs); 2942 1.292 skrll sqh->physaddr = BUS_ADDR_LO32(baddr); 2943 1.138 bouyer sqh->dma = dma; 2944 1.138 bouyer sqh->offs = offs; 2945 1.292 skrll 2946 1.9 augustss sqh->next = sc->sc_freeqhs; 2947 1.9 augustss sc->sc_freeqhs = sqh; 2948 1.9 augustss } 2949 1.9 augustss } 2950 1.9 augustss sqh = sc->sc_freeqhs; 2951 1.9 augustss sc->sc_freeqhs = sqh->next; 2952 1.249 skrll mutex_exit(&sc->sc_lock); 2953 1.249 skrll 2954 1.326 skrll memset(sqh->qh, 0, sizeof(*sqh->qh)); 2955 1.11 augustss sqh->next = NULL; 2956 1.327 skrll 2957 1.249 skrll return sqh; 2958 1.9 augustss } 2959 1.9 augustss 2960 1.164 uebayasi Static void 2961 1.9 augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh) 2962 1.9 augustss { 2963 1.249 skrll KASSERT(mutex_owned(&sc->sc_lock)); 2964 1.249 skrll 2965 1.9 augustss sqh->next = sc->sc_freeqhs; 2966 1.9 augustss sc->sc_freeqhs = sqh; 2967 1.9 augustss } 2968 1.9 augustss 2969 1.164 uebayasi Static ehci_soft_qtd_t * 2970 1.9 augustss ehci_alloc_sqtd(ehci_softc_t *sc) 2971 1.9 augustss { 2972 1.190 mrg ehci_soft_qtd_t *sqtd = NULL; 2973 1.9 augustss 2974 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 2975 1.229 skrll 2976 1.249 skrll mutex_enter(&sc->sc_lock); 2977 1.9 augustss if (sc->sc_freeqtds == NULL) { 2978 1.249 skrll DPRINTF("allocating chunk", 0, 0, 0, 0); 2979 1.249 skrll mutex_exit(&sc->sc_lock); 2980 1.190 mrg 2981 1.292 skrll usb_dma_t dma; 2982 1.326 skrll /* 2983 1.326 skrll * We can avoid USBMALLOC_COHERENT as the QTDs are each on a 2984 1.326 skrll * cacheline. 2985 1.326 skrll */ 2986 1.297 skrll int err = usb_allocmem(sc->sc_dmatag, 2987 1.326 skrll EHCI_QTD_SIZE * EHCI_QTD_CHUNK, 2988 1.326 skrll EHCI_PAGE_SIZE, 0, &dma); 2989 1.288 skrll 2990 1.288 skrll if (err) { 2991 1.288 skrll DPRINTF("alloc returned %jd", err, 0, 0, 0); 2992 1.288 skrll return NULL; 2993 1.288 skrll } 2994 1.190 mrg 2995 1.326 skrll ehci_soft_qtd_t *sqtds = 2996 1.326 skrll kmem_zalloc(sizeof(*sqtd) * EHCI_QTD_CHUNK, KM_SLEEP); 2997 1.326 skrll 2998 1.249 skrll mutex_enter(&sc->sc_lock); 2999 1.326 skrll for (size_t i = 0; i < EHCI_QTD_CHUNK; i++) { 3000 1.326 skrll const int offs = i * EHCI_QTD_SIZE; 3001 1.292 skrll const bus_addr_t baddr = DMAADDR(&dma, offs); 3002 1.292 skrll 3003 1.292 skrll KASSERT(BUS_ADDR_HI32(baddr) == 0); 3004 1.292 skrll 3005 1.326 skrll sqtd = &sqtds[i]; 3006 1.326 skrll sqtd->qtd = KERNADDR(&dma, offs); 3007 1.292 skrll sqtd->physaddr = BUS_ADDR_LO32(baddr); 3008 1.138 bouyer sqtd->dma = dma; 3009 1.138 bouyer sqtd->offs = offs; 3010 1.190 mrg 3011 1.9 augustss sqtd->nextqtd = sc->sc_freeqtds; 3012 1.9 augustss sc->sc_freeqtds = sqtd; 3013 1.9 augustss } 3014 1.9 augustss } 3015 1.9 augustss 3016 1.9 augustss sqtd = sc->sc_freeqtds; 3017 1.9 augustss sc->sc_freeqtds = sqtd->nextqtd; 3018 1.249 skrll mutex_exit(&sc->sc_lock); 3019 1.249 skrll 3020 1.326 skrll memset(sqtd->qtd, 0, sizeof(*sqtd->qtd)); 3021 1.9 augustss sqtd->nextqtd = NULL; 3022 1.9 augustss sqtd->xfer = NULL; 3023 1.9 augustss 3024 1.249 skrll return sqtd; 3025 1.9 augustss } 3026 1.9 augustss 3027 1.164 uebayasi Static void 3028 1.9 augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd) 3029 1.9 augustss { 3030 1.9 augustss 3031 1.249 skrll mutex_enter(&sc->sc_lock); 3032 1.9 augustss sqtd->nextqtd = sc->sc_freeqtds; 3033 1.9 augustss sc->sc_freeqtds = sqtd; 3034 1.249 skrll mutex_exit(&sc->sc_lock); 3035 1.249 skrll } 3036 1.249 skrll 3037 1.249 skrll Static int 3038 1.249 skrll ehci_alloc_sqtd_chain(ehci_softc_t *sc, struct usbd_xfer *xfer, 3039 1.249 skrll int alen, int rd, ehci_soft_qtd_t **sp) 3040 1.249 skrll { 3041 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3042 1.249 skrll uint16_t flags = xfer->ux_flags; 3043 1.249 skrll 3044 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3045 1.249 skrll 3046 1.249 skrll ASSERT_SLEEPABLE(); 3047 1.249 skrll KASSERT(sp); 3048 1.249 skrll KASSERT(alen != 0 || (!rd && (flags & USBD_FORCE_SHORT_XFER))); 3049 1.249 skrll 3050 1.249 skrll size_t nsqtd = (!rd && (flags & USBD_FORCE_SHORT_XFER)) ? 1 : 0; 3051 1.275 skrll nsqtd += howmany(alen, EHCI_PAGE_SIZE); 3052 1.249 skrll exfer->ex_sqtds = kmem_zalloc(sizeof(ehci_soft_qtd_t *) * nsqtd, 3053 1.249 skrll KM_SLEEP); 3054 1.249 skrll exfer->ex_nsqtd = nsqtd; 3055 1.249 skrll 3056 1.256 pgoyette DPRINTF("xfer %#jx len %jd nsqtd %jd flags %jx", (uintptr_t)xfer, 3057 1.256 pgoyette alen, nsqtd, flags); 3058 1.249 skrll 3059 1.249 skrll for (size_t j = 0; j < exfer->ex_nsqtd;) { 3060 1.249 skrll ehci_soft_qtd_t *cur = ehci_alloc_sqtd(sc); 3061 1.249 skrll if (cur == NULL) 3062 1.249 skrll goto nomem; 3063 1.249 skrll exfer->ex_sqtds[j++] = cur; 3064 1.249 skrll 3065 1.249 skrll cur->xfer = xfer; 3066 1.249 skrll cur->len = 0; 3067 1.249 skrll 3068 1.249 skrll } 3069 1.249 skrll 3070 1.249 skrll *sp = exfer->ex_sqtds[0]; 3071 1.256 pgoyette DPRINTF("return sqtd=%#jx", (uintptr_t)*sp, 0, 0, 0); 3072 1.249 skrll 3073 1.249 skrll return 0; 3074 1.249 skrll 3075 1.249 skrll nomem: 3076 1.249 skrll ehci_free_sqtds(sc, exfer); 3077 1.249 skrll kmem_free(exfer->ex_sqtds, sizeof(ehci_soft_qtd_t *) * nsqtd); 3078 1.249 skrll DPRINTF("no memory", 0, 0, 0, 0); 3079 1.249 skrll return ENOMEM; 3080 1.249 skrll } 3081 1.249 skrll 3082 1.249 skrll Static void 3083 1.249 skrll ehci_free_sqtds(ehci_softc_t *sc, struct ehci_xfer *exfer) 3084 1.249 skrll { 3085 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3086 1.256 pgoyette DPRINTF("exfer=%#jx", (uintptr_t)exfer, 0, 0, 0); 3087 1.249 skrll 3088 1.249 skrll mutex_enter(&sc->sc_lock); 3089 1.249 skrll for (size_t i = 0; i < exfer->ex_nsqtd; i++) { 3090 1.249 skrll ehci_soft_qtd_t *sqtd = exfer->ex_sqtds[i]; 3091 1.249 skrll 3092 1.249 skrll if (sqtd == NULL) 3093 1.249 skrll break; 3094 1.249 skrll 3095 1.249 skrll sqtd->nextqtd = sc->sc_freeqtds; 3096 1.249 skrll sc->sc_freeqtds = sqtd; 3097 1.249 skrll } 3098 1.249 skrll mutex_exit(&sc->sc_lock); 3099 1.9 augustss } 3100 1.9 augustss 3101 1.249 skrll Static void 3102 1.249 skrll ehci_append_sqtd(ehci_soft_qtd_t *sqtd, ehci_soft_qtd_t *prev) 3103 1.249 skrll { 3104 1.249 skrll if (prev) { 3105 1.249 skrll prev->nextqtd = sqtd; 3106 1.326 skrll prev->qtd->qtd_next = htole32(sqtd->physaddr); 3107 1.326 skrll prev->qtd->qtd_altnext = prev->qtd->qtd_next; 3108 1.326 skrll usb_syncmem(&prev->dma, prev->offs, sizeof(*prev->qtd), 3109 1.321 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3110 1.249 skrll } 3111 1.249 skrll } 3112 1.249 skrll 3113 1.249 skrll Static void 3114 1.249 skrll ehci_reset_sqtd_chain(ehci_softc_t *sc, struct usbd_xfer *xfer, 3115 1.249 skrll int length, int isread, int *toggle, ehci_soft_qtd_t **lsqtd) 3116 1.249 skrll { 3117 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3118 1.249 skrll usb_dma_t *dma = &xfer->ux_dmabuf; 3119 1.249 skrll uint16_t flags = xfer->ux_flags; 3120 1.249 skrll ehci_soft_qtd_t *sqtd, *prev; 3121 1.249 skrll int tog = *toggle; 3122 1.249 skrll int mps = UGETW(xfer->ux_pipe->up_endpoint->ue_edesc->wMaxPacketSize); 3123 1.249 skrll int len = length; 3124 1.249 skrll 3125 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3126 1.256 pgoyette DPRINTF("xfer=%#jx len %jd isread %jd toggle %jd", (uintptr_t)xfer, 3127 1.256 pgoyette len, isread, tog); 3128 1.256 pgoyette DPRINTF(" VA %#jx", (uintptr_t)KERNADDR(&xfer->ux_dmabuf, 0), 3129 1.256 pgoyette 0, 0, 0); 3130 1.249 skrll 3131 1.249 skrll KASSERT(length != 0 || (!isread && (flags & USBD_FORCE_SHORT_XFER))); 3132 1.249 skrll 3133 1.249 skrll const uint32_t qtdstatus = EHCI_QTD_ACTIVE | 3134 1.249 skrll EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) | 3135 1.15 augustss EHCI_QTD_SET_CERR(3) 3136 1.67 mycroft ; 3137 1.197 prlw1 3138 1.249 skrll sqtd = prev = NULL; 3139 1.249 skrll size_t curoffs = 0; 3140 1.249 skrll size_t j = 0; 3141 1.249 skrll for (; len != 0 && j < exfer->ex_nsqtd; prev = sqtd) { 3142 1.249 skrll sqtd = exfer->ex_sqtds[j++]; 3143 1.256 pgoyette DPRINTF("sqtd[%jd]=%#jx prev %#jx", j, (uintptr_t)sqtd, 3144 1.256 pgoyette (uintptr_t)prev, 0); 3145 1.15 augustss 3146 1.102 augustss /* 3147 1.249 skrll * The EHCI hardware can handle at most 5 pages and they do 3148 1.249 skrll * not have to be contiguous 3149 1.102 augustss */ 3150 1.249 skrll vaddr_t va = (vaddr_t)KERNADDR(dma, curoffs); 3151 1.249 skrll vaddr_t va_offs = EHCI_PAGE_OFFSET(va); 3152 1.249 skrll size_t curlen = len; 3153 1.249 skrll if (curlen >= EHCI_QTD_MAXTRANSFER - va_offs) { 3154 1.249 skrll /* must use multiple TDs, fill as much as possible. */ 3155 1.249 skrll curlen = EHCI_QTD_MAXTRANSFER - va_offs; 3156 1.197 prlw1 3157 1.249 skrll /* the length must be a multiple of the max size */ 3158 1.249 skrll curlen -= curlen % mps; 3159 1.15 augustss } 3160 1.249 skrll KASSERT(curlen != 0); 3161 1.256 pgoyette DPRINTF(" len=%jd curlen=%jd curoffs=%ju", len, curlen, 3162 1.249 skrll curoffs, 0); 3163 1.249 skrll 3164 1.249 skrll /* Fill the qTD */ 3165 1.326 skrll sqtd->qtd->qtd_next = sqtd->qtd->qtd_altnext = EHCI_NULL; 3166 1.326 skrll sqtd->qtd->qtd_status = htole32( 3167 1.249 skrll qtdstatus | 3168 1.249 skrll EHCI_QTD_SET_BYTES(curlen) | 3169 1.249 skrll EHCI_QTD_SET_TOGGLE(tog)); 3170 1.15 augustss 3171 1.197 prlw1 /* Find number of pages we'll be using, insert dma addresses */ 3172 1.249 skrll size_t pages = EHCI_NPAGES(curlen); 3173 1.197 prlw1 KASSERT(pages <= EHCI_QTD_NBUFFERS); 3174 1.249 skrll size_t pageoffs = EHCI_PAGE(curoffs); 3175 1.249 skrll for (size_t i = 0; i < pages; i++) { 3176 1.280 skrll paddr_t a = EHCI_PAGE(DMAADDR(dma, 3177 1.280 skrll pageoffs + i * EHCI_PAGE_SIZE)); 3178 1.326 skrll sqtd->qtd->qtd_buffer[i] = htole32(BUS_ADDR_LO32(a)); 3179 1.326 skrll sqtd->qtd->qtd_buffer_hi[i] = htole32(BUS_ADDR_HI32(a)); 3180 1.277 christos DPRINTF(" buffer[%jd/%jd] 0x%08jx 0x%08jx", 3181 1.256 pgoyette i, pages, 3182 1.326 skrll le32toh(sqtd->qtd->qtd_buffer_hi[i]), 3183 1.326 skrll le32toh(sqtd->qtd->qtd_buffer[i])); 3184 1.15 augustss } 3185 1.249 skrll /* First buffer pointer requires a page offset to start at */ 3186 1.326 skrll sqtd->qtd->qtd_buffer[0] |= htole32(va_offs); 3187 1.249 skrll 3188 1.326 skrll usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(*sqtd->qtd), 3189 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3190 1.197 prlw1 3191 1.249 skrll sqtd->len = curlen; 3192 1.197 prlw1 3193 1.256 pgoyette DPRINTF(" va %#jx pa %#jx len %jd", (uintptr_t)va, 3194 1.256 pgoyette (uintptr_t)DMAADDR(&xfer->ux_dmabuf, curoffs), curlen, 0); 3195 1.138 bouyer 3196 1.249 skrll ehci_append_sqtd(sqtd, prev); 3197 1.197 prlw1 3198 1.275 skrll if (howmany(curlen, mps) & 1) { 3199 1.55 mycroft tog ^= 1; 3200 1.55 mycroft } 3201 1.249 skrll 3202 1.249 skrll curoffs += curlen; 3203 1.249 skrll len -= curlen; 3204 1.15 augustss } 3205 1.249 skrll KASSERTMSG(len == 0, "xfer %p olen %d len %d mps %d ex_nsqtd %zu j %zu", 3206 1.249 skrll xfer, length, len, mps, exfer->ex_nsqtd, j); 3207 1.15 augustss 3208 1.249 skrll if (!isread && 3209 1.249 skrll (flags & USBD_FORCE_SHORT_XFER) && 3210 1.249 skrll length % mps == 0) { 3211 1.249 skrll /* Force a 0 length transfer at the end. */ 3212 1.249 skrll 3213 1.249 skrll KASSERTMSG(j < exfer->ex_nsqtd, "j=%zu nsqtd=%zu", j, 3214 1.249 skrll exfer->ex_nsqtd); 3215 1.249 skrll prev = sqtd; 3216 1.249 skrll sqtd = exfer->ex_sqtds[j++]; 3217 1.326 skrll memset(sqtd->qtd, 0, sizeof(*sqtd->qtd)); 3218 1.326 skrll sqtd->qtd->qtd_next = sqtd->qtd->qtd_altnext = EHCI_NULL; 3219 1.326 skrll sqtd->qtd->qtd_status = htole32( 3220 1.249 skrll qtdstatus | 3221 1.249 skrll EHCI_QTD_SET_BYTES(0) | 3222 1.249 skrll EHCI_QTD_SET_TOGGLE(tog)); 3223 1.29 augustss 3224 1.326 skrll usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(*sqtd->qtd), 3225 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3226 1.15 augustss 3227 1.249 skrll ehci_append_sqtd(sqtd, prev); 3228 1.249 skrll tog ^= 1; 3229 1.249 skrll } 3230 1.229 skrll 3231 1.249 skrll *lsqtd = sqtd; 3232 1.249 skrll *toggle = tog; 3233 1.18 augustss } 3234 1.18 augustss 3235 1.164 uebayasi Static ehci_soft_itd_t * 3236 1.139 jmcneill ehci_alloc_itd(ehci_softc_t *sc) 3237 1.139 jmcneill { 3238 1.139 jmcneill struct ehci_soft_itd *itd, *freeitd; 3239 1.139 jmcneill 3240 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3241 1.229 skrll 3242 1.192 mrg mutex_enter(&sc->sc_lock); 3243 1.139 jmcneill 3244 1.249 skrll freeitd = LIST_FIRST(&sc->sc_freeitds); 3245 1.139 jmcneill if (freeitd == NULL) { 3246 1.249 skrll DPRINTF("allocating chunk", 0, 0, 0, 0); 3247 1.249 skrll mutex_exit(&sc->sc_lock); 3248 1.288 skrll 3249 1.292 skrll usb_dma_t dma; 3250 1.326 skrll /* 3251 1.326 skrll * We can avoid USBMALLOC_COHERENT as the ITDs are each on a 3252 1.326 skrll * cacheline. 3253 1.326 skrll */ 3254 1.297 skrll int err = usb_allocmem(sc->sc_dmatag, 3255 1.288 skrll EHCI_ITD_SIZE * EHCI_ITD_CHUNK, 3256 1.326 skrll EHCI_PAGE_SIZE, 0, &dma); 3257 1.139 jmcneill 3258 1.139 jmcneill if (err) { 3259 1.256 pgoyette DPRINTF("alloc returned %jd", err, 0, 0, 0); 3260 1.139 jmcneill return NULL; 3261 1.139 jmcneill } 3262 1.288 skrll 3263 1.326 skrll struct ehci_soft_itd *itds = 3264 1.326 skrll kmem_alloc(sizeof(*itd) * EHCI_ITD_CHUNK, KM_SLEEP); 3265 1.326 skrll 3266 1.249 skrll mutex_enter(&sc->sc_lock); 3267 1.292 skrll for (size_t i = 0; i < EHCI_ITD_CHUNK; i++) { 3268 1.292 skrll const int offs = i * EHCI_ITD_SIZE; 3269 1.292 skrll const bus_addr_t baddr = DMAADDR(&dma, offs); 3270 1.292 skrll 3271 1.292 skrll KASSERT(BUS_ADDR_HI32(baddr) == 0); 3272 1.292 skrll 3273 1.326 skrll itd = &itds[i]; 3274 1.326 skrll itd->itd = KERNADDR(&dma, offs); 3275 1.292 skrll itd->physaddr = BUS_ADDR_LO32(baddr); 3276 1.183 jakllsch itd->dma = dma; 3277 1.139 jmcneill itd->offs = offs; 3278 1.292 skrll 3279 1.249 skrll LIST_INSERT_HEAD(&sc->sc_freeitds, itd, free_list); 3280 1.139 jmcneill } 3281 1.139 jmcneill freeitd = LIST_FIRST(&sc->sc_freeitds); 3282 1.139 jmcneill } 3283 1.139 jmcneill 3284 1.139 jmcneill itd = freeitd; 3285 1.249 skrll LIST_REMOVE(itd, free_list); 3286 1.249 skrll mutex_exit(&sc->sc_lock); 3287 1.327 skrll 3288 1.326 skrll memset(itd->itd, 0, sizeof(*itd->itd)); 3289 1.249 skrll itd->frame_list.next = NULL; 3290 1.249 skrll itd->frame_list.prev = NULL; 3291 1.139 jmcneill itd->xfer_next = NULL; 3292 1.139 jmcneill itd->slot = 0; 3293 1.139 jmcneill 3294 1.139 jmcneill return itd; 3295 1.139 jmcneill } 3296 1.139 jmcneill 3297 1.249 skrll Static ehci_soft_sitd_t * 3298 1.249 skrll ehci_alloc_sitd(ehci_softc_t *sc) 3299 1.139 jmcneill { 3300 1.249 skrll struct ehci_soft_sitd *sitd, *freesitd; 3301 1.249 skrll 3302 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3303 1.249 skrll 3304 1.249 skrll mutex_enter(&sc->sc_lock); 3305 1.249 skrll freesitd = LIST_FIRST(&sc->sc_freesitds); 3306 1.249 skrll if (freesitd == NULL) { 3307 1.249 skrll DPRINTF("allocating chunk", 0, 0, 0, 0); 3308 1.249 skrll mutex_exit(&sc->sc_lock); 3309 1.288 skrll 3310 1.292 skrll usb_dma_t dma; 3311 1.326 skrll 3312 1.326 skrll /* 3313 1.326 skrll * We can avoid USBMALLOC_COHERENT as the SITDs are each on a 3314 1.326 skrll * cacheline. 3315 1.326 skrll */ 3316 1.298 skrll int err = usb_allocmem(sc->sc_dmatag, 3317 1.288 skrll EHCI_SITD_SIZE * EHCI_SITD_CHUNK, 3318 1.278 skrll EHCI_PAGE_SIZE, USBMALLOC_COHERENT, &dma); 3319 1.249 skrll 3320 1.249 skrll if (err) { 3321 1.288 skrll DPRINTF("alloc returned %jd", err, 0, 0, 0); 3322 1.249 skrll return NULL; 3323 1.249 skrll } 3324 1.326 skrll struct ehci_soft_sitd *sitds = 3325 1.326 skrll kmem_alloc(sizeof(*sitd) * EHCI_SITD_CHUNK, KM_SLEEP); 3326 1.249 skrll 3327 1.249 skrll mutex_enter(&sc->sc_lock); 3328 1.292 skrll for (size_t i = 0; i < EHCI_SITD_CHUNK; i++) { 3329 1.292 skrll const int offs = i * EHCI_SITD_SIZE; 3330 1.292 skrll const bus_addr_t baddr = DMAADDR(&dma, offs); 3331 1.292 skrll 3332 1.292 skrll KASSERT(BUS_ADDR_HI32(baddr) == 0); 3333 1.292 skrll 3334 1.326 skrll sitd = &sitds[i]; 3335 1.326 skrll sitd->itd = KERNADDR(&dma, offs); 3336 1.292 skrll sitd->physaddr = BUS_ADDR_LO32(baddr); 3337 1.249 skrll sitd->dma = dma; 3338 1.249 skrll sitd->offs = offs; 3339 1.292 skrll 3340 1.249 skrll LIST_INSERT_HEAD(&sc->sc_freesitds, sitd, free_list); 3341 1.249 skrll } 3342 1.249 skrll freesitd = LIST_FIRST(&sc->sc_freesitds); 3343 1.249 skrll } 3344 1.139 jmcneill 3345 1.249 skrll sitd = freesitd; 3346 1.249 skrll LIST_REMOVE(sitd, free_list); 3347 1.249 skrll mutex_exit(&sc->sc_lock); 3348 1.249 skrll 3349 1.326 skrll memset(sitd->sitd, 0, sizeof(*sitd->sitd)); 3350 1.249 skrll sitd->frame_list.next = NULL; 3351 1.249 skrll sitd->frame_list.prev = NULL; 3352 1.249 skrll sitd->xfer_next = NULL; 3353 1.249 skrll sitd->slot = 0; 3354 1.190 mrg 3355 1.249 skrll return sitd; 3356 1.139 jmcneill } 3357 1.139 jmcneill 3358 1.15 augustss /****************/ 3359 1.15 augustss 3360 1.9 augustss /* 3361 1.323 andvar * Close a regular pipe. 3362 1.10 augustss * Assumes that there are no pending transactions. 3363 1.10 augustss */ 3364 1.164 uebayasi Static void 3365 1.249 skrll ehci_close_pipe(struct usbd_pipe *pipe, ehci_soft_qh_t *head) 3366 1.10 augustss { 3367 1.249 skrll struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe); 3368 1.249 skrll ehci_softc_t *sc = EHCI_PIPE2SC(pipe); 3369 1.10 augustss ehci_soft_qh_t *sqh = epipe->sqh; 3370 1.10 augustss 3371 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 3372 1.190 mrg 3373 1.10 augustss ehci_rem_qh(sc, sqh, head); 3374 1.10 augustss ehci_free_sqh(sc, epipe->sqh); 3375 1.10 augustss } 3376 1.10 augustss 3377 1.33 augustss /* 3378 1.282 gson * Arrange for the hardware to tells us that it is not still 3379 1.260 mrg * processing the TDs by setting the QH halted bit and wait for the ehci 3380 1.260 mrg * door bell 3381 1.10 augustss */ 3382 1.164 uebayasi Static void 3383 1.271 riastrad ehci_abortx(struct usbd_xfer *xfer) 3384 1.10 augustss { 3385 1.260 mrg EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3386 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 3387 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3388 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3389 1.26 augustss ehci_soft_qh_t *sqh = epipe->sqh; 3390 1.249 skrll ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd; 3391 1.26 augustss ehci_physaddr_t cur; 3392 1.249 skrll uint32_t qhstatus; 3393 1.26 augustss int hit; 3394 1.10 augustss 3395 1.256 pgoyette DPRINTF("xfer=%#jx pipe=%#jx", (uintptr_t)xfer, (uintptr_t)epipe, 0, 0); 3396 1.10 augustss 3397 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 3398 1.249 skrll ASSERT_SLEEPABLE(); 3399 1.190 mrg 3400 1.271 riastrad KASSERTMSG((xfer->ux_status == USBD_CANCELLED || 3401 1.271 riastrad xfer->ux_status == USBD_TIMEOUT), 3402 1.271 riastrad "bad abort status: %d", xfer->ux_status); 3403 1.260 mrg 3404 1.260 mrg /* 3405 1.260 mrg * If we're dying, skip the hardware action and just notify the 3406 1.260 mrg * software that we're done. 3407 1.260 mrg */ 3408 1.260 mrg if (sc->sc_dying) { 3409 1.260 mrg goto dying; 3410 1.96 augustss } 3411 1.96 augustss 3412 1.96 augustss /* 3413 1.260 mrg * HC Step 1: Make interrupt routine and hardware ignore xfer. 3414 1.11 augustss */ 3415 1.249 skrll ehci_del_intr_list(sc, exfer); 3416 1.138 bouyer 3417 1.138 bouyer usb_syncmem(&sqh->dma, 3418 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status), 3419 1.326 skrll sizeof(sqh->qh->qh_qtd.qtd_status), 3420 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 3421 1.326 skrll qhstatus = sqh->qh->qh_qtd.qtd_status; 3422 1.326 skrll sqh->qh->qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED); 3423 1.138 bouyer usb_syncmem(&sqh->dma, 3424 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status), 3425 1.326 skrll sizeof(sqh->qh->qh_qtd.qtd_status), 3426 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3427 1.249 skrll 3428 1.249 skrll if (exfer->ex_type == EX_CTRL) { 3429 1.249 skrll fsqtd = exfer->ex_setup; 3430 1.249 skrll lsqtd = exfer->ex_status; 3431 1.249 skrll } else { 3432 1.249 skrll fsqtd = exfer->ex_sqtdstart; 3433 1.249 skrll lsqtd = exfer->ex_sqtdend; 3434 1.249 skrll } 3435 1.249 skrll for (sqtd = fsqtd; ; sqtd = sqtd->nextqtd) { 3436 1.138 bouyer usb_syncmem(&sqtd->dma, 3437 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status), 3438 1.326 skrll sizeof(sqtd->qtd->qtd_status), 3439 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 3440 1.326 skrll sqtd->qtd->qtd_status |= htole32(EHCI_QTD_HALTED); 3441 1.138 bouyer usb_syncmem(&sqtd->dma, 3442 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status), 3443 1.326 skrll sizeof(sqtd->qtd->qtd_status), 3444 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3445 1.249 skrll if (sqtd == lsqtd) 3446 1.26 augustss break; 3447 1.26 augustss } 3448 1.11 augustss 3449 1.33 augustss /* 3450 1.260 mrg * HC Step 2: Wait until we know hardware has finished any possible 3451 1.260 mrg * use of the xfer. 3452 1.11 augustss */ 3453 1.26 augustss ehci_sync_hc(sc); 3454 1.33 augustss 3455 1.33 augustss /* 3456 1.260 mrg * HC Step 3: Remove any vestiges of the xfer from the hardware. 3457 1.11 augustss * The complication here is that the hardware may have executed 3458 1.11 augustss * beyond the xfer we're trying to abort. So as we're scanning 3459 1.11 augustss * the TDs of this xfer we check if the hardware points to 3460 1.11 augustss * any of them. 3461 1.11 augustss */ 3462 1.138 bouyer 3463 1.138 bouyer usb_syncmem(&sqh->dma, 3464 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_curqtd), 3465 1.326 skrll sizeof(sqh->qh->qh_curqtd), 3466 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 3467 1.326 skrll cur = EHCI_LINK_ADDR(le32toh(sqh->qh->qh_curqtd)); 3468 1.26 augustss hit = 0; 3469 1.249 skrll for (sqtd = fsqtd; ; sqtd = sqtd->nextqtd) { 3470 1.26 augustss hit |= cur == sqtd->physaddr; 3471 1.249 skrll if (sqtd == lsqtd) 3472 1.26 augustss break; 3473 1.26 augustss } 3474 1.26 augustss sqtd = sqtd->nextqtd; 3475 1.26 augustss /* Zap curqtd register if hardware pointed inside the xfer. */ 3476 1.26 augustss if (hit && sqtd != NULL) { 3477 1.277 christos DPRINTF("cur=0x%08jx", sqtd->physaddr, 0, 0, 0); 3478 1.326 skrll sqh->qh->qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */ 3479 1.138 bouyer usb_syncmem(&sqh->dma, 3480 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_curqtd), 3481 1.326 skrll sizeof(sqh->qh->qh_curqtd), 3482 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3483 1.326 skrll sqh->qh->qh_qtd.qtd_status = qhstatus; 3484 1.138 bouyer usb_syncmem(&sqh->dma, 3485 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status), 3486 1.326 skrll sizeof(sqh->qh->qh_qtd.qtd_status), 3487 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3488 1.26 augustss } else { 3489 1.249 skrll DPRINTF("no hit", 0, 0, 0, 0); 3490 1.249 skrll usb_syncmem(&sqh->dma, 3491 1.249 skrll sqh->offs + offsetof(ehci_qh_t, qh_curqtd), 3492 1.326 skrll sizeof(sqh->qh->qh_curqtd), 3493 1.249 skrll BUS_DMASYNC_PREREAD); 3494 1.26 augustss } 3495 1.11 augustss 3496 1.260 mrg dying: 3497 1.18 augustss #ifdef DIAGNOSTIC 3498 1.249 skrll exfer->ex_isdone = true; 3499 1.18 augustss #endif 3500 1.260 mrg DPRINTFN(14, "end", 0, 0, 0, 0); 3501 1.11 augustss 3502 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 3503 1.10 augustss } 3504 1.10 augustss 3505 1.164 uebayasi Static void 3506 1.249 skrll ehci_abort_isoc_xfer(struct usbd_xfer *xfer, usbd_status status) 3507 1.139 jmcneill { 3508 1.260 mrg EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3509 1.139 jmcneill ehci_isoc_trans_t trans_status; 3510 1.139 jmcneill struct ehci_xfer *exfer; 3511 1.139 jmcneill ehci_softc_t *sc; 3512 1.139 jmcneill struct ehci_soft_itd *itd; 3513 1.249 skrll struct ehci_soft_sitd *sitd; 3514 1.260 mrg int i; 3515 1.139 jmcneill 3516 1.260 mrg KASSERTMSG(status == USBD_CANCELLED, 3517 1.260 mrg "invalid status for abort: %d", (int)status); 3518 1.229 skrll 3519 1.249 skrll exfer = EHCI_XFER2EXFER(xfer); 3520 1.249 skrll sc = EHCI_XFER2SC(xfer); 3521 1.139 jmcneill 3522 1.256 pgoyette DPRINTF("xfer %#jx pipe %#jx", (uintptr_t)xfer, 3523 1.256 pgoyette (uintptr_t)xfer->ux_pipe, 0, 0); 3524 1.139 jmcneill 3525 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 3526 1.260 mrg ASSERT_SLEEPABLE(); 3527 1.260 mrg 3528 1.260 mrg /* No timeout or task here. */ 3529 1.260 mrg 3530 1.260 mrg /* 3531 1.260 mrg * The xfer cannot have been cancelled already. It is the 3532 1.260 mrg * responsibility of the caller of usbd_abort_pipe not to try 3533 1.260 mrg * to abort a pipe multiple times, whether concurrently or 3534 1.260 mrg * sequentially. 3535 1.260 mrg */ 3536 1.260 mrg KASSERT(xfer->ux_status != USBD_CANCELLED); 3537 1.190 mrg 3538 1.260 mrg /* If anyone else beat us, we're done. */ 3539 1.260 mrg if (xfer->ux_status != USBD_IN_PROGRESS) 3540 1.139 jmcneill return; 3541 1.139 jmcneill 3542 1.260 mrg /* We beat everyone else. Claim the status. */ 3543 1.260 mrg xfer->ux_status = status; 3544 1.139 jmcneill 3545 1.260 mrg /* 3546 1.260 mrg * If we're dying, skip the hardware action and just notify the 3547 1.260 mrg * software that we're done. 3548 1.260 mrg */ 3549 1.260 mrg if (sc->sc_dying) { 3550 1.260 mrg goto dying; 3551 1.139 jmcneill } 3552 1.139 jmcneill 3553 1.260 mrg /* 3554 1.260 mrg * HC Step 1: Make interrupt routine and hardware ignore xfer. 3555 1.260 mrg */ 3556 1.249 skrll ehci_del_intr_list(sc, exfer); 3557 1.249 skrll 3558 1.249 skrll if (xfer->ux_pipe->up_dev->ud_speed == USB_SPEED_HIGH) { 3559 1.249 skrll for (itd = exfer->ex_itdstart; itd != NULL; 3560 1.249 skrll itd = itd->xfer_next) { 3561 1.249 skrll usb_syncmem(&itd->dma, 3562 1.249 skrll itd->offs + offsetof(ehci_itd_t, itd_ctl), 3563 1.326 skrll sizeof(itd->itd->itd_ctl), 3564 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 3565 1.139 jmcneill 3566 1.249 skrll for (i = 0; i < 8; i++) { 3567 1.326 skrll trans_status = le32toh(itd->itd->itd_ctl[i]); 3568 1.249 skrll trans_status &= ~EHCI_ITD_ACTIVE; 3569 1.326 skrll itd->itd->itd_ctl[i] = htole32(trans_status); 3570 1.249 skrll } 3571 1.139 jmcneill 3572 1.249 skrll usb_syncmem(&itd->dma, 3573 1.249 skrll itd->offs + offsetof(ehci_itd_t, itd_ctl), 3574 1.326 skrll sizeof(itd->itd->itd_ctl), 3575 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3576 1.139 jmcneill } 3577 1.249 skrll } else { 3578 1.249 skrll for (sitd = exfer->ex_sitdstart; sitd != NULL; 3579 1.249 skrll sitd = sitd->xfer_next) { 3580 1.249 skrll usb_syncmem(&sitd->dma, 3581 1.249 skrll sitd->offs + offsetof(ehci_sitd_t, sitd_buffer), 3582 1.326 skrll sizeof(sitd->sitd->sitd_buffer), 3583 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 3584 1.139 jmcneill 3585 1.326 skrll trans_status = le32toh(sitd->sitd->sitd_trans); 3586 1.249 skrll trans_status &= ~EHCI_SITD_ACTIVE; 3587 1.326 skrll sitd->sitd->sitd_trans = htole32(trans_status); 3588 1.249 skrll 3589 1.249 skrll usb_syncmem(&sitd->dma, 3590 1.249 skrll sitd->offs + offsetof(ehci_sitd_t, sitd_buffer), 3591 1.326 skrll sizeof(sitd->sitd->sitd_buffer), 3592 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3593 1.249 skrll } 3594 1.139 jmcneill } 3595 1.139 jmcneill 3596 1.260 mrg dying: 3597 1.139 jmcneill #ifdef DIAGNOSTIC 3598 1.249 skrll exfer->ex_isdone = true; 3599 1.139 jmcneill #endif 3600 1.139 jmcneill usb_transfer_complete(xfer); 3601 1.260 mrg DPRINTFN(14, "end", 0, 0, 0, 0); 3602 1.139 jmcneill 3603 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 3604 1.139 jmcneill } 3605 1.139 jmcneill 3606 1.5 augustss /************************/ 3607 1.5 augustss 3608 1.249 skrll Static int 3609 1.249 skrll ehci_device_ctrl_init(struct usbd_xfer *xfer) 3610 1.249 skrll { 3611 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3612 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 3613 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3614 1.249 skrll usb_device_request_t *req = &xfer->ux_request; 3615 1.249 skrll ehci_soft_qtd_t *setup, *status, *next; 3616 1.249 skrll int isread = req->bmRequestType & UT_READ; 3617 1.249 skrll int len = xfer->ux_bufsize; 3618 1.249 skrll int err; 3619 1.249 skrll 3620 1.249 skrll exfer->ex_type = EX_CTRL; 3621 1.249 skrll exfer->ex_status = NULL; 3622 1.249 skrll exfer->ex_data = NULL; 3623 1.249 skrll exfer->ex_setup = ehci_alloc_sqtd(sc); 3624 1.249 skrll if (exfer->ex_setup == NULL) { 3625 1.249 skrll err = ENOMEM; 3626 1.249 skrll goto bad1; 3627 1.249 skrll } 3628 1.249 skrll exfer->ex_status = ehci_alloc_sqtd(sc); 3629 1.249 skrll if (exfer->ex_status == NULL) { 3630 1.249 skrll err = ENOMEM; 3631 1.249 skrll goto bad2; 3632 1.249 skrll } 3633 1.249 skrll setup = exfer->ex_setup; 3634 1.249 skrll status = exfer->ex_status; 3635 1.249 skrll exfer->ex_nsqtd = 0; 3636 1.249 skrll next = status; 3637 1.249 skrll /* Set up data transaction */ 3638 1.249 skrll if (len != 0) { 3639 1.249 skrll err = ehci_alloc_sqtd_chain(sc, xfer, len, isread, 3640 1.249 skrll &exfer->ex_data); 3641 1.249 skrll if (err) 3642 1.249 skrll goto bad3; 3643 1.249 skrll next = exfer->ex_data; 3644 1.249 skrll } 3645 1.249 skrll 3646 1.249 skrll /* Clear toggle */ 3647 1.326 skrll setup->qtd->qtd_status = htole32( 3648 1.249 skrll EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) | 3649 1.249 skrll EHCI_QTD_SET_TOGGLE(0) | 3650 1.249 skrll EHCI_QTD_SET_BYTES(sizeof(*req)) 3651 1.249 skrll ); 3652 1.280 skrll 3653 1.280 skrll const bus_addr_t ba = DMAADDR(&epipe->ctrl.reqdma, 0); 3654 1.326 skrll setup->qtd->qtd_buffer[0] = htole32(BUS_ADDR_LO32(ba)); 3655 1.326 skrll setup->qtd->qtd_buffer_hi[0] = htole32(BUS_ADDR_HI32(ba)); 3656 1.326 skrll setup->qtd->qtd_next = setup->qtd->qtd_altnext = htole32(next->physaddr); 3657 1.249 skrll setup->nextqtd = next; 3658 1.249 skrll setup->xfer = xfer; 3659 1.249 skrll setup->len = sizeof(*req); 3660 1.249 skrll 3661 1.326 skrll status->qtd->qtd_status = htole32( 3662 1.249 skrll EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) | 3663 1.249 skrll EHCI_QTD_SET_TOGGLE(1) | 3664 1.249 skrll EHCI_QTD_IOC 3665 1.249 skrll ); 3666 1.326 skrll status->qtd->qtd_buffer[0] = 0; 3667 1.326 skrll status->qtd->qtd_buffer_hi[0] = 0; 3668 1.326 skrll status->qtd->qtd_next = status->qtd->qtd_altnext = EHCI_NULL; 3669 1.249 skrll status->nextqtd = NULL; 3670 1.249 skrll status->xfer = xfer; 3671 1.249 skrll status->len = 0; 3672 1.249 skrll 3673 1.249 skrll return 0; 3674 1.249 skrll bad3: 3675 1.249 skrll ehci_free_sqtd(sc, exfer->ex_status); 3676 1.249 skrll bad2: 3677 1.249 skrll ehci_free_sqtd(sc, exfer->ex_setup); 3678 1.249 skrll bad1: 3679 1.249 skrll return err; 3680 1.249 skrll } 3681 1.249 skrll 3682 1.249 skrll Static void 3683 1.249 skrll ehci_device_ctrl_fini(struct usbd_xfer *xfer) 3684 1.249 skrll { 3685 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3686 1.249 skrll struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer); 3687 1.249 skrll 3688 1.249 skrll KASSERT(ex->ex_type == EX_CTRL); 3689 1.249 skrll 3690 1.249 skrll ehci_free_sqtd(sc, ex->ex_setup); 3691 1.249 skrll ehci_free_sqtd(sc, ex->ex_status); 3692 1.249 skrll ehci_free_sqtds(sc, ex); 3693 1.249 skrll if (ex->ex_nsqtd) 3694 1.249 skrll kmem_free(ex->ex_sqtds, 3695 1.249 skrll sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd); 3696 1.249 skrll } 3697 1.249 skrll 3698 1.10 augustss Static usbd_status 3699 1.249 skrll ehci_device_ctrl_transfer(struct usbd_xfer *xfer) 3700 1.10 augustss { 3701 1.10 augustss 3702 1.10 augustss /* Pipe isn't running, start first */ 3703 1.249 skrll return ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)); 3704 1.10 augustss } 3705 1.10 augustss 3706 1.12 augustss Static usbd_status 3707 1.249 skrll ehci_device_ctrl_start(struct usbd_xfer *xfer) 3708 1.12 augustss { 3709 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 3710 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3711 1.249 skrll usb_device_request_t *req = &xfer->ux_request; 3712 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3713 1.249 skrll ehci_soft_qtd_t *setup, *status, *next; 3714 1.249 skrll ehci_soft_qh_t *sqh; 3715 1.249 skrll 3716 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3717 1.249 skrll 3718 1.305 riastrad KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 3719 1.249 skrll KASSERT(xfer->ux_rqflags & URQ_REQUEST); 3720 1.15 augustss 3721 1.15 augustss if (sc->sc_dying) 3722 1.249 skrll return USBD_IOERROR; 3723 1.249 skrll 3724 1.249 skrll const int isread = req->bmRequestType & UT_READ; 3725 1.249 skrll const int len = UGETW(req->wLength); 3726 1.249 skrll 3727 1.277 christos DPRINTF("type=0x%02jx, request=0x%02jx, wValue=0x%04jx, wIndex=0x%04jx", 3728 1.249 skrll req->bmRequestType, req->bRequest, UGETW(req->wValue), 3729 1.249 skrll UGETW(req->wIndex)); 3730 1.256 pgoyette DPRINTF("len=%jd, addr=%jd, endpt=%jd", 3731 1.256 pgoyette len, epipe->pipe.up_dev->ud_addr, 3732 1.249 skrll epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress, 0); 3733 1.249 skrll 3734 1.249 skrll sqh = epipe->sqh; 3735 1.15 augustss 3736 1.326 skrll KASSERTMSG(EHCI_QH_GET_ADDR(le32toh(sqh->qh->qh_endp)) == epipe->pipe.up_dev->ud_addr, 3737 1.249 skrll "address QH %" __PRIuBIT " pipe %d\n", 3738 1.326 skrll EHCI_QH_GET_ADDR(le32toh(sqh->qh->qh_endp)), 3739 1.249 skrll epipe->pipe.up_dev->ud_addr); 3740 1.326 skrll KASSERTMSG(EHCI_QH_GET_MPL(le32toh(sqh->qh->qh_endp)) == 3741 1.249 skrll UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize), 3742 1.249 skrll "MPS QH %" __PRIuBIT " pipe %d\n", 3743 1.326 skrll EHCI_QH_GET_MPL(le32toh(sqh->qh->qh_endp)), 3744 1.249 skrll UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize)); 3745 1.15 augustss 3746 1.249 skrll setup = exfer->ex_setup; 3747 1.249 skrll status = exfer->ex_status; 3748 1.15 augustss 3749 1.256 pgoyette DPRINTF("setup %#jx status %#jx data %#jx", 3750 1.256 pgoyette (uintptr_t)setup, (uintptr_t)status, (uintptr_t)exfer->ex_data, 0); 3751 1.249 skrll KASSERTMSG(setup != NULL && status != NULL, 3752 1.249 skrll "Failed memory allocation, setup %p status %p", 3753 1.249 skrll setup, status); 3754 1.190 mrg 3755 1.249 skrll memcpy(KERNADDR(&epipe->ctrl.reqdma, 0), req, sizeof(*req)); 3756 1.249 skrll usb_syncmem(&epipe->ctrl.reqdma, 0, sizeof(*req), BUS_DMASYNC_PREWRITE); 3757 1.10 augustss 3758 1.249 skrll /* Clear toggle */ 3759 1.326 skrll setup->qtd->qtd_status &= ~htole32( 3760 1.249 skrll EHCI_QTD_STATUS_MASK | 3761 1.249 skrll EHCI_QTD_BYTES_MASK | 3762 1.249 skrll EHCI_QTD_TOGGLE_MASK | 3763 1.249 skrll EHCI_QTD_CERR_MASK 3764 1.249 skrll ); 3765 1.326 skrll setup->qtd->qtd_status |= htole32( 3766 1.249 skrll EHCI_QTD_ACTIVE | 3767 1.249 skrll EHCI_QTD_SET_CERR(3) | 3768 1.249 skrll EHCI_QTD_SET_TOGGLE(0) | 3769 1.249 skrll EHCI_QTD_SET_BYTES(sizeof(*req)) 3770 1.249 skrll ); 3771 1.280 skrll 3772 1.280 skrll const bus_addr_t ba = DMAADDR(&epipe->ctrl.reqdma, 0); 3773 1.326 skrll setup->qtd->qtd_buffer[0] = htole32(BUS_ADDR_LO32(ba)); 3774 1.326 skrll setup->qtd->qtd_buffer_hi[0] = htole32(BUS_ADDR_HI32(ba)); 3775 1.18 augustss 3776 1.249 skrll next = status; 3777 1.326 skrll status->qtd->qtd_status &= ~htole32( 3778 1.249 skrll EHCI_QTD_STATUS_MASK | 3779 1.249 skrll EHCI_QTD_PID_MASK | 3780 1.249 skrll EHCI_QTD_BYTES_MASK | 3781 1.249 skrll EHCI_QTD_TOGGLE_MASK | 3782 1.249 skrll EHCI_QTD_CERR_MASK 3783 1.249 skrll ); 3784 1.326 skrll status->qtd->qtd_status |= htole32( 3785 1.249 skrll EHCI_QTD_ACTIVE | 3786 1.249 skrll EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) | 3787 1.249 skrll EHCI_QTD_SET_CERR(3) | 3788 1.249 skrll EHCI_QTD_SET_TOGGLE(1) | 3789 1.249 skrll EHCI_QTD_SET_BYTES(0) | 3790 1.249 skrll EHCI_QTD_IOC 3791 1.249 skrll ); 3792 1.326 skrll KASSERT(status->qtd->qtd_status & htole32(EHCI_QTD_TOGGLE_MASK)); 3793 1.190 mrg 3794 1.249 skrll KASSERT(exfer->ex_isdone); 3795 1.10 augustss #ifdef DIAGNOSTIC 3796 1.249 skrll exfer->ex_isdone = false; 3797 1.10 augustss #endif 3798 1.18 augustss 3799 1.15 augustss /* Set up data transaction */ 3800 1.15 augustss if (len != 0) { 3801 1.15 augustss ehci_soft_qtd_t *end; 3802 1.15 augustss 3803 1.55 mycroft /* Start toggle at 1. */ 3804 1.249 skrll int toggle = 1; 3805 1.249 skrll next = exfer->ex_data; 3806 1.249 skrll KASSERTMSG(next != NULL, "Failed memory allocation"); 3807 1.249 skrll ehci_reset_sqtd_chain(sc, xfer, len, isread, &toggle, &end); 3808 1.249 skrll end->nextqtd = status; 3809 1.326 skrll end->qtd->qtd_next = end->qtd->qtd_altnext = 3810 1.249 skrll htole32(status->physaddr); 3811 1.249 skrll 3812 1.326 skrll usb_syncmem(&end->dma, end->offs, sizeof(*end->qtd), 3813 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3814 1.249 skrll 3815 1.249 skrll usb_syncmem(&xfer->ux_dmabuf, 0, len, 3816 1.249 skrll isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 3817 1.15 augustss } 3818 1.15 augustss 3819 1.15 augustss setup->nextqtd = next; 3820 1.326 skrll setup->qtd->qtd_next = setup->qtd->qtd_altnext = htole32(next->physaddr); 3821 1.249 skrll 3822 1.326 skrll usb_syncmem(&setup->dma, setup->offs, sizeof(*setup->qtd), 3823 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3824 1.15 augustss 3825 1.326 skrll usb_syncmem(&status->dma, status->offs, sizeof(*status->qtd), 3826 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 3827 1.15 augustss 3828 1.326 skrll KASSERT(status->qtd->qtd_status & htole32(EHCI_QTD_TOGGLE_MASK)); 3829 1.249 skrll 3830 1.15 augustss #ifdef EHCI_DEBUG 3831 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 3832 1.229 skrll ehci_dump_sqh(sqh); 3833 1.229 skrll ehci_dump_sqtds(setup); 3834 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 3835 1.15 augustss #endif 3836 1.15 augustss 3837 1.249 skrll /* Insert qTD in QH list - also does usb_syncmem(sqh) */ 3838 1.249 skrll ehci_set_qh_qtd(sqh, setup); 3839 1.18 augustss ehci_add_intr_list(sc, exfer); 3840 1.249 skrll xfer->ux_status = USBD_IN_PROGRESS; 3841 1.325 riastrad usbd_xfer_schedule_timeout(xfer); 3842 1.15 augustss 3843 1.249 skrll #if 0 3844 1.17 augustss #ifdef EHCI_DEBUG 3845 1.256 pgoyette DPRINTFN(10, "status=%jx, dump:", EOREAD4(sc, EHCI_USBSTS), 0, 0, 0); 3846 1.229 skrll // delay(10000); 3847 1.229 skrll ehci_dump_regs(sc); 3848 1.229 skrll ehci_dump_sqh(sc->sc_async_head); 3849 1.229 skrll ehci_dump_sqh(sqh); 3850 1.229 skrll ehci_dump_sqtds(setup); 3851 1.15 augustss #endif 3852 1.249 skrll #endif 3853 1.249 skrll 3854 1.249 skrll return USBD_IN_PROGRESS; 3855 1.249 skrll } 3856 1.249 skrll 3857 1.249 skrll Static void 3858 1.249 skrll ehci_device_ctrl_done(struct usbd_xfer *xfer) 3859 1.249 skrll { 3860 1.249 skrll ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer); 3861 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 3862 1.249 skrll usb_device_request_t *req = &xfer->ux_request; 3863 1.249 skrll int len = UGETW(req->wLength); 3864 1.249 skrll int rd = req->bmRequestType & UT_READ; 3865 1.249 skrll 3866 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3867 1.256 pgoyette DPRINTF("xfer=%#jx", (uintptr_t)xfer, 0, 0, 0); 3868 1.249 skrll 3869 1.249 skrll KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 3870 1.249 skrll KASSERT(xfer->ux_rqflags & URQ_REQUEST); 3871 1.249 skrll 3872 1.249 skrll usb_syncmem(&epipe->ctrl.reqdma, 0, sizeof(*req), 3873 1.249 skrll BUS_DMASYNC_POSTWRITE); 3874 1.249 skrll if (len) 3875 1.249 skrll usb_syncmem(&xfer->ux_dmabuf, 0, len, 3876 1.249 skrll rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 3877 1.15 augustss 3878 1.256 pgoyette DPRINTF("length=%jd", xfer->ux_actlen, 0, 0, 0); 3879 1.249 skrll } 3880 1.249 skrll 3881 1.249 skrll /* Abort a device control request. */ 3882 1.249 skrll Static void 3883 1.249 skrll ehci_device_ctrl_abort(struct usbd_xfer *xfer) 3884 1.249 skrll { 3885 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3886 1.249 skrll 3887 1.256 pgoyette DPRINTF("xfer=%#jx", (uintptr_t)xfer, 0, 0, 0); 3888 1.271 riastrad usbd_xfer_abort(xfer); 3889 1.249 skrll } 3890 1.249 skrll 3891 1.249 skrll /* Close a device control pipe. */ 3892 1.249 skrll Static void 3893 1.249 skrll ehci_device_ctrl_close(struct usbd_pipe *pipe) 3894 1.249 skrll { 3895 1.249 skrll ehci_softc_t *sc = EHCI_PIPE2SC(pipe); 3896 1.274 skrll struct ehci_pipe * const epipe = EHCI_PIPE2EPIPE(pipe); 3897 1.249 skrll 3898 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3899 1.249 skrll 3900 1.249 skrll KASSERT(mutex_owned(&sc->sc_lock)); 3901 1.15 augustss 3902 1.256 pgoyette DPRINTF("pipe=%#jx", (uintptr_t)pipe, 0, 0, 0); 3903 1.249 skrll 3904 1.249 skrll ehci_close_pipe(pipe, sc->sc_async_head); 3905 1.274 skrll 3906 1.293 skrll usb_freemem(&epipe->ctrl.reqdma); 3907 1.10 augustss } 3908 1.10 augustss 3909 1.108 xtraeme /* 3910 1.108 xtraeme * Some EHCI chips from VIA seem to trigger interrupts before writing back the 3911 1.108 xtraeme * qTD status, or miss signalling occasionally under heavy load. If the host 3912 1.283 msaitoh * machine is too fast, we can miss transaction completion - when we scan 3913 1.108 xtraeme * the active list the transaction still seems to be active. This generally 3914 1.108 xtraeme * exhibits itself as a umass stall that never recovers. 3915 1.108 xtraeme * 3916 1.108 xtraeme * We work around this behaviour by setting up this callback after any softintr 3917 1.108 xtraeme * that completes with transactions still pending, giving us another chance to 3918 1.108 xtraeme * check for completion after the writeback has taken place. 3919 1.108 xtraeme */ 3920 1.164 uebayasi Static void 3921 1.108 xtraeme ehci_intrlist_timeout(void *arg) 3922 1.108 xtraeme { 3923 1.108 xtraeme ehci_softc_t *sc = arg; 3924 1.108 xtraeme 3925 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3926 1.229 skrll 3927 1.108 xtraeme usb_schedsoftintr(&sc->sc_bus); 3928 1.108 xtraeme } 3929 1.108 xtraeme 3930 1.10 augustss /************************/ 3931 1.5 augustss 3932 1.249 skrll Static int 3933 1.249 skrll ehci_device_bulk_init(struct usbd_xfer *xfer) 3934 1.249 skrll { 3935 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3936 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3937 1.249 skrll usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc; 3938 1.249 skrll int endpt = ed->bEndpointAddress; 3939 1.249 skrll int isread = UE_GET_DIR(endpt) == UE_DIR_IN; 3940 1.249 skrll int len = xfer->ux_bufsize; 3941 1.249 skrll int err = 0; 3942 1.249 skrll 3943 1.249 skrll exfer->ex_type = EX_BULK; 3944 1.249 skrll exfer->ex_nsqtd = 0; 3945 1.249 skrll err = ehci_alloc_sqtd_chain(sc, xfer, len, isread, 3946 1.249 skrll &exfer->ex_sqtdstart); 3947 1.249 skrll 3948 1.249 skrll return err; 3949 1.249 skrll } 3950 1.249 skrll 3951 1.249 skrll Static void 3952 1.249 skrll ehci_device_bulk_fini(struct usbd_xfer *xfer) 3953 1.249 skrll { 3954 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3955 1.249 skrll struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer); 3956 1.249 skrll 3957 1.249 skrll KASSERT(ex->ex_type == EX_BULK); 3958 1.249 skrll 3959 1.249 skrll ehci_free_sqtds(sc, ex); 3960 1.249 skrll if (ex->ex_nsqtd) 3961 1.249 skrll kmem_free(ex->ex_sqtds, sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd); 3962 1.249 skrll } 3963 1.249 skrll 3964 1.19 augustss Static usbd_status 3965 1.249 skrll ehci_device_bulk_transfer(struct usbd_xfer *xfer) 3966 1.19 augustss { 3967 1.19 augustss 3968 1.19 augustss /* Pipe isn't running, start first */ 3969 1.249 skrll return ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)); 3970 1.19 augustss } 3971 1.19 augustss 3972 1.164 uebayasi Static usbd_status 3973 1.249 skrll ehci_device_bulk_start(struct usbd_xfer *xfer) 3974 1.19 augustss { 3975 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 3976 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 3977 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 3978 1.19 augustss ehci_soft_qh_t *sqh; 3979 1.249 skrll ehci_soft_qtd_t *end; 3980 1.19 augustss int len, isread, endpt; 3981 1.19 augustss 3982 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 3983 1.229 skrll 3984 1.256 pgoyette DPRINTF("xfer=%#jx len=%jd flags=%jd", (uintptr_t)xfer, xfer->ux_length, 3985 1.249 skrll xfer->ux_flags, 0); 3986 1.19 augustss 3987 1.305 riastrad KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 3988 1.305 riastrad 3989 1.19 augustss if (sc->sc_dying) 3990 1.249 skrll return USBD_IOERROR; 3991 1.249 skrll 3992 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 3993 1.249 skrll KASSERT(xfer->ux_length <= xfer->ux_bufsize); 3994 1.19 augustss 3995 1.249 skrll len = xfer->ux_length; 3996 1.249 skrll endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 3997 1.249 skrll isread = UE_GET_DIR(endpt) == UE_DIR_IN; 3998 1.249 skrll sqh = epipe->sqh; 3999 1.249 skrll 4000 1.249 skrll KASSERT(exfer->ex_isdone); 4001 1.19 augustss #ifdef DIAGNOSTIC 4002 1.249 skrll exfer->ex_isdone = false; 4003 1.19 augustss #endif 4004 1.19 augustss 4005 1.249 skrll ehci_reset_sqtd_chain(sc, xfer, len, isread, &epipe->nexttoggle, &end); 4006 1.19 augustss 4007 1.249 skrll exfer->ex_sqtdend = end; 4008 1.326 skrll end->qtd->qtd_status |= htole32(EHCI_QTD_IOC); 4009 1.326 skrll usb_syncmem(&end->dma, end->offs, sizeof(*end->qtd), 4010 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4011 1.19 augustss 4012 1.19 augustss #ifdef EHCI_DEBUG 4013 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 4014 1.229 skrll ehci_dump_sqh(sqh); 4015 1.249 skrll ehci_dump_sqtds(exfer->ex_sqtdstart); 4016 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 4017 1.19 augustss #endif 4018 1.19 augustss 4019 1.269 mrg if (xfer->ux_length) 4020 1.269 mrg usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length, 4021 1.269 mrg isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 4022 1.19 augustss 4023 1.249 skrll /* also does usb_syncmem(sqh) */ 4024 1.249 skrll ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart); 4025 1.19 augustss ehci_add_intr_list(sc, exfer); 4026 1.249 skrll xfer->ux_status = USBD_IN_PROGRESS; 4027 1.325 riastrad usbd_xfer_schedule_timeout(xfer); 4028 1.19 augustss 4029 1.249 skrll #if 0 4030 1.19 augustss #ifdef EHCI_DEBUG 4031 1.249 skrll DPRINTFN(5, "data(2)", 0, 0, 0, 0); 4032 1.229 skrll // delay(10000); 4033 1.249 skrll DPRINTFN(5, "data(3)", 0, 0, 0, 0); 4034 1.229 skrll ehci_dump_regs(sc); 4035 1.29 augustss #if 0 4036 1.229 skrll printf("async_head:\n"); 4037 1.229 skrll ehci_dump_sqh(sc->sc_async_head); 4038 1.29 augustss #endif 4039 1.249 skrll DPRINTF("sqh:", 0, 0, 0, 0); 4040 1.229 skrll ehci_dump_sqh(sqh); 4041 1.249 skrll ehci_dump_sqtds(exfer->ex_sqtdstart); 4042 1.249 skrll #endif 4043 1.19 augustss #endif 4044 1.19 augustss 4045 1.249 skrll return USBD_IN_PROGRESS; 4046 1.19 augustss } 4047 1.19 augustss 4048 1.19 augustss Static void 4049 1.249 skrll ehci_device_bulk_abort(struct usbd_xfer *xfer) 4050 1.19 augustss { 4051 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4052 1.229 skrll 4053 1.256 pgoyette DPRINTF("xfer %#jx", (uintptr_t)xfer, 0, 0, 0); 4054 1.271 riastrad usbd_xfer_abort(xfer); 4055 1.19 augustss } 4056 1.19 augustss 4057 1.33 augustss /* 4058 1.19 augustss * Close a device bulk pipe. 4059 1.19 augustss */ 4060 1.19 augustss Static void 4061 1.249 skrll ehci_device_bulk_close(struct usbd_pipe *pipe) 4062 1.19 augustss { 4063 1.249 skrll ehci_softc_t *sc = EHCI_PIPE2SC(pipe); 4064 1.249 skrll struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe); 4065 1.19 augustss 4066 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4067 1.229 skrll 4068 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 4069 1.190 mrg 4070 1.256 pgoyette DPRINTF("pipe=%#jx", (uintptr_t)pipe, 0, 0, 0); 4071 1.249 skrll pipe->up_endpoint->ue_toggle = epipe->nexttoggle; 4072 1.19 augustss ehci_close_pipe(pipe, sc->sc_async_head); 4073 1.19 augustss } 4074 1.19 augustss 4075 1.164 uebayasi Static void 4076 1.249 skrll ehci_device_bulk_done(struct usbd_xfer *xfer) 4077 1.19 augustss { 4078 1.249 skrll ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer); 4079 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4080 1.249 skrll int endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4081 1.138 bouyer int rd = UE_GET_DIR(endpt) == UE_DIR_IN; 4082 1.19 augustss 4083 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4084 1.229 skrll 4085 1.256 pgoyette DPRINTF("xfer=%#jx, actlen=%jd", (uintptr_t)xfer, xfer->ux_actlen, 0, 0); 4086 1.19 augustss 4087 1.251 skrll KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 4088 1.190 mrg 4089 1.269 mrg if (xfer->ux_length) 4090 1.269 mrg usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length, 4091 1.269 mrg rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 4092 1.19 augustss 4093 1.256 pgoyette DPRINTF("length=%jd", xfer->ux_actlen, 0, 0, 0); 4094 1.19 augustss } 4095 1.5 augustss 4096 1.10 augustss /************************/ 4097 1.10 augustss 4098 1.78 augustss Static usbd_status 4099 1.78 augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival) 4100 1.78 augustss { 4101 1.78 augustss struct ehci_soft_islot *isp; 4102 1.78 augustss int islot, lev; 4103 1.78 augustss 4104 1.78 augustss /* Find a poll rate that is large enough. */ 4105 1.78 augustss for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--) 4106 1.78 augustss if (EHCI_ILEV_IVAL(lev) <= ival) 4107 1.78 augustss break; 4108 1.78 augustss 4109 1.78 augustss /* Pick an interrupt slot at the right level. */ 4110 1.78 augustss /* XXX could do better than picking at random */ 4111 1.78 augustss sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize; 4112 1.78 augustss islot = EHCI_IQHIDX(lev, sc->sc_rand); 4113 1.78 augustss 4114 1.78 augustss sqh->islot = islot; 4115 1.78 augustss isp = &sc->sc_islots[islot]; 4116 1.190 mrg mutex_enter(&sc->sc_lock); 4117 1.190 mrg ehci_add_qh(sc, sqh, isp->sqh); 4118 1.190 mrg mutex_exit(&sc->sc_lock); 4119 1.78 augustss 4120 1.249 skrll return USBD_NORMAL_COMPLETION; 4121 1.249 skrll } 4122 1.249 skrll 4123 1.249 skrll Static int 4124 1.249 skrll ehci_device_intr_init(struct usbd_xfer *xfer) 4125 1.249 skrll { 4126 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4127 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4128 1.249 skrll usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc; 4129 1.249 skrll int endpt = ed->bEndpointAddress; 4130 1.249 skrll int isread = UE_GET_DIR(endpt) == UE_DIR_IN; 4131 1.249 skrll int len = xfer->ux_bufsize; 4132 1.249 skrll int err; 4133 1.249 skrll 4134 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4135 1.249 skrll 4136 1.256 pgoyette DPRINTF("xfer=%#jx len=%jd flags=%jd", (uintptr_t)xfer, xfer->ux_length, 4137 1.249 skrll xfer->ux_flags, 0); 4138 1.249 skrll 4139 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 4140 1.249 skrll KASSERT(len != 0); 4141 1.249 skrll 4142 1.249 skrll exfer->ex_type = EX_INTR; 4143 1.249 skrll exfer->ex_nsqtd = 0; 4144 1.249 skrll err = ehci_alloc_sqtd_chain(sc, xfer, len, isread, 4145 1.249 skrll &exfer->ex_sqtdstart); 4146 1.249 skrll 4147 1.249 skrll return err; 4148 1.249 skrll } 4149 1.249 skrll 4150 1.249 skrll Static void 4151 1.249 skrll ehci_device_intr_fini(struct usbd_xfer *xfer) 4152 1.249 skrll { 4153 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4154 1.249 skrll struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer); 4155 1.249 skrll 4156 1.249 skrll KASSERT(ex->ex_type == EX_INTR); 4157 1.249 skrll 4158 1.249 skrll ehci_free_sqtds(sc, ex); 4159 1.249 skrll if (ex->ex_nsqtd) 4160 1.249 skrll kmem_free(ex->ex_sqtds, sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd); 4161 1.78 augustss } 4162 1.78 augustss 4163 1.78 augustss Static usbd_status 4164 1.249 skrll ehci_device_intr_transfer(struct usbd_xfer *xfer) 4165 1.78 augustss { 4166 1.78 augustss 4167 1.303 riastrad /* Pipe isn't running, so start it first. */ 4168 1.249 skrll return ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)); 4169 1.78 augustss } 4170 1.78 augustss 4171 1.78 augustss Static usbd_status 4172 1.249 skrll ehci_device_intr_start(struct usbd_xfer *xfer) 4173 1.78 augustss { 4174 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4175 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4176 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4177 1.249 skrll ehci_soft_qtd_t *end; 4178 1.78 augustss ehci_soft_qh_t *sqh; 4179 1.78 augustss int len, isread, endpt; 4180 1.78 augustss 4181 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4182 1.229 skrll 4183 1.256 pgoyette DPRINTF("xfer=%#jx len=%jd flags=%jd", (uintptr_t)xfer, xfer->ux_length, 4184 1.249 skrll xfer->ux_flags, 0); 4185 1.78 augustss 4186 1.305 riastrad KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 4187 1.305 riastrad 4188 1.78 augustss if (sc->sc_dying) 4189 1.249 skrll return USBD_IOERROR; 4190 1.78 augustss 4191 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 4192 1.249 skrll KASSERT(xfer->ux_length <= xfer->ux_bufsize); 4193 1.249 skrll 4194 1.249 skrll len = xfer->ux_length; 4195 1.249 skrll endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4196 1.249 skrll isread = UE_GET_DIR(endpt) == UE_DIR_IN; 4197 1.249 skrll sqh = epipe->sqh; 4198 1.249 skrll 4199 1.249 skrll KASSERT(exfer->ex_isdone); 4200 1.78 augustss #ifdef DIAGNOSTIC 4201 1.249 skrll exfer->ex_isdone = false; 4202 1.78 augustss #endif 4203 1.78 augustss 4204 1.249 skrll ehci_reset_sqtd_chain(sc, xfer, len, isread, &epipe->nexttoggle, &end); 4205 1.78 augustss 4206 1.326 skrll end->qtd->qtd_status |= htole32(EHCI_QTD_IOC); 4207 1.326 skrll usb_syncmem(&end->dma, end->offs, sizeof(*end->qtd), 4208 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4209 1.249 skrll exfer->ex_sqtdend = end; 4210 1.78 augustss 4211 1.78 augustss #ifdef EHCI_DEBUG 4212 1.249 skrll DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0); 4213 1.229 skrll ehci_dump_sqh(sqh); 4214 1.249 skrll ehci_dump_sqtds(exfer->ex_sqtdstart); 4215 1.249 skrll DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0); 4216 1.78 augustss #endif 4217 1.78 augustss 4218 1.269 mrg if (xfer->ux_length) 4219 1.269 mrg usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length, 4220 1.269 mrg isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 4221 1.78 augustss 4222 1.249 skrll /* also does usb_syncmem(sqh) */ 4223 1.249 skrll ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart); 4224 1.78 augustss ehci_add_intr_list(sc, exfer); 4225 1.249 skrll xfer->ux_status = USBD_IN_PROGRESS; 4226 1.325 riastrad usbd_xfer_schedule_timeout(xfer); 4227 1.78 augustss 4228 1.249 skrll #if 0 4229 1.78 augustss #ifdef EHCI_DEBUG 4230 1.249 skrll DPRINTFN(5, "data(2)", 0, 0, 0, 0); 4231 1.229 skrll // delay(10000); 4232 1.249 skrll DPRINTFN(5, "data(3)", 0, 0, 0, 0); 4233 1.229 skrll ehci_dump_regs(sc); 4234 1.249 skrll DPRINTFN(5, "sqh:", 0, 0, 0, 0); 4235 1.229 skrll ehci_dump_sqh(sqh); 4236 1.249 skrll ehci_dump_sqtds(exfer->ex_sqtdstart); 4237 1.249 skrll #endif 4238 1.78 augustss #endif 4239 1.78 augustss 4240 1.249 skrll return USBD_IN_PROGRESS; 4241 1.78 augustss } 4242 1.78 augustss 4243 1.78 augustss Static void 4244 1.249 skrll ehci_device_intr_abort(struct usbd_xfer *xfer) 4245 1.78 augustss { 4246 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4247 1.229 skrll 4248 1.256 pgoyette DPRINTF("xfer=%#jx", (uintptr_t)xfer, 0, 0, 0); 4249 1.227 skrll 4250 1.139 jmcneill /* 4251 1.139 jmcneill * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance 4252 1.324 andvar * async doorbell. That's dependent on the async list, whereas 4253 1.139 jmcneill * intr xfers are periodic, should not use this? 4254 1.139 jmcneill */ 4255 1.271 riastrad usbd_xfer_abort(xfer); 4256 1.78 augustss } 4257 1.78 augustss 4258 1.78 augustss Static void 4259 1.249 skrll ehci_device_intr_close(struct usbd_pipe *pipe) 4260 1.78 augustss { 4261 1.249 skrll ehci_softc_t *sc = EHCI_PIPE2SC(pipe); 4262 1.249 skrll struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe); 4263 1.78 augustss struct ehci_soft_islot *isp; 4264 1.78 augustss 4265 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 4266 1.190 mrg 4267 1.78 augustss isp = &sc->sc_islots[epipe->sqh->islot]; 4268 1.78 augustss ehci_close_pipe(pipe, isp->sqh); 4269 1.78 augustss } 4270 1.78 augustss 4271 1.78 augustss Static void 4272 1.249 skrll ehci_device_intr_done(struct usbd_xfer *xfer) 4273 1.78 augustss { 4274 1.249 skrll ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer); 4275 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4276 1.249 skrll 4277 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4278 1.249 skrll 4279 1.256 pgoyette DPRINTF("xfer=%#jx, actlen=%jd", (uintptr_t)xfer, xfer->ux_actlen, 0, 0); 4280 1.249 skrll 4281 1.249 skrll KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 4282 1.249 skrll 4283 1.269 mrg if (xfer->ux_length) { 4284 1.269 mrg int isread, endpt; 4285 1.269 mrg 4286 1.269 mrg endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4287 1.269 mrg isread = UE_GET_DIR(endpt) == UE_DIR_IN; 4288 1.269 mrg usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length, 4289 1.269 mrg isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 4290 1.269 mrg } 4291 1.249 skrll } 4292 1.249 skrll 4293 1.249 skrll /************************/ 4294 1.249 skrll Static int 4295 1.249 skrll ehci_device_fs_isoc_init(struct usbd_xfer *xfer) 4296 1.249 skrll { 4297 1.249 skrll struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(xfer->ux_pipe); 4298 1.249 skrll struct usbd_device *dev = xfer->ux_pipe->up_dev; 4299 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4300 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4301 1.249 skrll ehci_soft_sitd_t *sitd, *prev, *start, *stop; 4302 1.249 skrll int i, k, frames; 4303 1.249 skrll u_int huba, dir; 4304 1.249 skrll int err; 4305 1.249 skrll 4306 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4307 1.249 skrll 4308 1.249 skrll start = NULL; 4309 1.249 skrll sitd = NULL; 4310 1.249 skrll 4311 1.256 pgoyette DPRINTF("xfer %#jx len %jd flags %jd", (uintptr_t)xfer, xfer->ux_length, 4312 1.249 skrll xfer->ux_flags, 0); 4313 1.249 skrll 4314 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 4315 1.249 skrll KASSERT(xfer->ux_nframes != 0); 4316 1.249 skrll KASSERT(exfer->ex_isdone); 4317 1.249 skrll 4318 1.249 skrll exfer->ex_type = EX_FS_ISOC; 4319 1.249 skrll /* 4320 1.249 skrll * Step 1: Allocate and initialize sitds. 4321 1.249 skrll */ 4322 1.249 skrll i = epipe->pipe.up_endpoint->ue_edesc->bInterval; 4323 1.249 skrll if (i > 16 || i == 0) { 4324 1.249 skrll /* Spec page 271 says intervals > 16 are invalid */ 4325 1.256 pgoyette DPRINTF("bInterval %jd invalid", i, 0, 0, 0); 4326 1.249 skrll return EINVAL; 4327 1.249 skrll } 4328 1.229 skrll 4329 1.249 skrll frames = xfer->ux_nframes; 4330 1.249 skrll for (i = 0, prev = NULL; i < frames; i++, prev = sitd) { 4331 1.249 skrll sitd = ehci_alloc_sitd(sc); 4332 1.249 skrll if (sitd == NULL) { 4333 1.249 skrll err = ENOMEM; 4334 1.249 skrll goto fail; 4335 1.249 skrll } 4336 1.78 augustss 4337 1.249 skrll if (prev) 4338 1.249 skrll prev->xfer_next = sitd; 4339 1.249 skrll else 4340 1.249 skrll start = sitd; 4341 1.190 mrg 4342 1.249 skrll huba = dev->ud_myhsport->up_parent->ud_addr; 4343 1.78 augustss 4344 1.249 skrll #if 0 4345 1.249 skrll if (sc->sc_flags & EHCIF_FREESCALE) { 4346 1.249 skrll // Set hub address to 0 if embedded TT is used. 4347 1.249 skrll if (huba == sc->sc_addr) 4348 1.249 skrll huba = 0; 4349 1.78 augustss } 4350 1.249 skrll #endif 4351 1.249 skrll 4352 1.249 skrll k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4353 1.249 skrll dir = UE_GET_DIR(k) ? 1 : 0; 4354 1.326 skrll sitd->sitd->sitd_endp = 4355 1.249 skrll htole32(EHCI_SITD_SET_ENDPT(UE_GET_ADDR(k)) | 4356 1.249 skrll EHCI_SITD_SET_DADDR(dev->ud_addr) | 4357 1.249 skrll EHCI_SITD_SET_PORT(dev->ud_myhsport->up_portno) | 4358 1.249 skrll EHCI_SITD_SET_HUBA(huba) | 4359 1.249 skrll EHCI_SITD_SET_DIR(dir)); 4360 1.249 skrll 4361 1.326 skrll sitd->sitd->sitd_back = htole32(EHCI_LINK_TERMINATE); 4362 1.249 skrll } /* End of frame */ 4363 1.249 skrll 4364 1.326 skrll sitd->sitd->sitd_trans |= htole32(EHCI_SITD_IOC); 4365 1.249 skrll 4366 1.249 skrll stop = sitd; 4367 1.249 skrll stop->xfer_next = NULL; 4368 1.249 skrll exfer->ex_sitdstart = start; 4369 1.249 skrll exfer->ex_sitdend = stop; 4370 1.78 augustss 4371 1.249 skrll return 0; 4372 1.249 skrll 4373 1.249 skrll fail: 4374 1.249 skrll mutex_enter(&sc->sc_lock); 4375 1.249 skrll ehci_soft_sitd_t *next; 4376 1.249 skrll for (sitd = start; sitd; sitd = next) { 4377 1.249 skrll next = sitd->xfer_next; 4378 1.249 skrll ehci_free_sitd_locked(sc, sitd); 4379 1.249 skrll } 4380 1.249 skrll mutex_exit(&sc->sc_lock); 4381 1.249 skrll 4382 1.249 skrll return err; 4383 1.249 skrll } 4384 1.249 skrll 4385 1.249 skrll Static void 4386 1.249 skrll ehci_device_fs_isoc_fini(struct usbd_xfer *xfer) 4387 1.249 skrll { 4388 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4389 1.249 skrll struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer); 4390 1.249 skrll 4391 1.249 skrll KASSERT(ex->ex_type == EX_FS_ISOC); 4392 1.249 skrll 4393 1.249 skrll ehci_free_sitd_chain(sc, ex->ex_sitdstart); 4394 1.249 skrll } 4395 1.249 skrll 4396 1.249 skrll Static usbd_status 4397 1.249 skrll ehci_device_fs_isoc_transfer(struct usbd_xfer *xfer) 4398 1.249 skrll { 4399 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4400 1.330 jakllsch const bool isread = usbd_xfer_isread(xfer); 4401 1.259 maya struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4402 1.259 maya struct usbd_device *dev = xfer->ux_pipe->up_dev; 4403 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4404 1.249 skrll ehci_soft_sitd_t *sitd; 4405 1.249 skrll usb_dma_t *dma_buf; 4406 1.249 skrll int i, j, k, frames; 4407 1.279 skrll int offs; 4408 1.249 skrll int frindex; 4409 1.249 skrll u_int dir; 4410 1.249 skrll 4411 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4412 1.249 skrll 4413 1.249 skrll sitd = NULL; 4414 1.249 skrll 4415 1.256 pgoyette DPRINTF("xfer %#jx len %jd flags %jd", (uintptr_t)xfer, xfer->ux_length, 4416 1.249 skrll xfer->ux_flags, 0); 4417 1.249 skrll 4418 1.305 riastrad KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 4419 1.305 riastrad 4420 1.249 skrll if (sc->sc_dying) 4421 1.249 skrll return USBD_IOERROR; 4422 1.249 skrll 4423 1.249 skrll /* 4424 1.249 skrll * To avoid complication, don't allow a request right now that'll span 4425 1.249 skrll * the entire frame table. To within 4 frames, to allow some leeway 4426 1.249 skrll * on either side of where the hc currently is. 4427 1.249 skrll */ 4428 1.249 skrll if (epipe->pipe.up_endpoint->ue_edesc->bInterval * 4429 1.249 skrll xfer->ux_nframes >= sc->sc_flsize - 4) { 4430 1.249 skrll printf("ehci: isoc descriptor requested that spans the entire" 4431 1.312 jakllsch " frametable, too many frames\n"); 4432 1.249 skrll return USBD_INVAL; 4433 1.249 skrll } 4434 1.249 skrll 4435 1.249 skrll KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths); 4436 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 4437 1.249 skrll KASSERT(exfer->ex_isdone); 4438 1.78 augustss #ifdef DIAGNOSTIC 4439 1.249 skrll exfer->ex_isdone = false; 4440 1.249 skrll #endif 4441 1.249 skrll 4442 1.249 skrll /* 4443 1.249 skrll * Step 1: Initialize sitds. 4444 1.249 skrll */ 4445 1.249 skrll 4446 1.249 skrll frames = xfer->ux_nframes; 4447 1.249 skrll dma_buf = &xfer->ux_dmabuf; 4448 1.249 skrll offs = 0; 4449 1.249 skrll 4450 1.249 skrll for (sitd = exfer->ex_sitdstart, i = 0; i < frames; 4451 1.249 skrll i++, sitd = sitd->xfer_next) { 4452 1.249 skrll KASSERT(sitd != NULL); 4453 1.249 skrll KASSERT(xfer->ux_frlengths[i] <= 0x3ff); 4454 1.249 skrll 4455 1.326 skrll sitd->sitd->sitd_trans = htole32(EHCI_SITD_ACTIVE | 4456 1.249 skrll EHCI_SITD_SET_LEN(xfer->ux_frlengths[i])); 4457 1.249 skrll 4458 1.249 skrll /* Set page0 index and offset - TP and T-offset are set below */ 4459 1.299 nia const bus_addr_t sba = DMAADDR(dma_buf, offs); 4460 1.326 skrll sitd->sitd->sitd_buffer[0] = htole32(BUS_ADDR_LO32(sba)); 4461 1.326 skrll sitd->sitd->sitd_buffer_hi[0] = htole32(BUS_ADDR_HI32(sba)); 4462 1.249 skrll 4463 1.249 skrll offs += xfer->ux_frlengths[i]; 4464 1.249 skrll 4465 1.299 nia const bus_addr_t eba = DMAADDR(dma_buf, offs - 1); 4466 1.326 skrll sitd->sitd->sitd_buffer[1] = 4467 1.299 nia htole32(EHCI_SITD_SET_BPTR(BUS_ADDR_LO32(eba))); 4468 1.326 skrll sitd->sitd->sitd_buffer_hi[1] = htole32(BUS_ADDR_HI32(eba)); 4469 1.249 skrll 4470 1.249 skrll u_int huba __diagused = dev->ud_myhsport->up_parent->ud_addr; 4471 1.249 skrll 4472 1.249 skrll #if 0 4473 1.249 skrll if (sc->sc_flags & EHCIF_FREESCALE) { 4474 1.249 skrll // Set hub address to 0 if embedded TT is used. 4475 1.249 skrll if (huba == sc->sc_addr) 4476 1.249 skrll huba = 0; 4477 1.249 skrll } 4478 1.249 skrll #endif 4479 1.249 skrll 4480 1.249 skrll k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4481 1.249 skrll dir = UE_GET_DIR(k) ? 1 : 0; 4482 1.326 skrll KASSERT(sitd->sitd->sitd_endp == htole32( 4483 1.249 skrll EHCI_SITD_SET_ENDPT(UE_GET_ADDR(k)) | 4484 1.249 skrll EHCI_SITD_SET_DADDR(dev->ud_addr) | 4485 1.249 skrll EHCI_SITD_SET_PORT(dev->ud_myhsport->up_portno) | 4486 1.249 skrll EHCI_SITD_SET_HUBA(huba) | 4487 1.249 skrll EHCI_SITD_SET_DIR(dir))); 4488 1.326 skrll KASSERT(sitd->sitd->sitd_back == htole32(EHCI_LINK_TERMINATE)); 4489 1.249 skrll 4490 1.249 skrll uint8_t sa = 0; 4491 1.249 skrll uint8_t sb = 0; 4492 1.249 skrll u_int temp, tlen; 4493 1.249 skrll 4494 1.249 skrll if (dir == 0) { /* OUT */ 4495 1.249 skrll temp = 0; 4496 1.249 skrll tlen = xfer->ux_frlengths[i]; 4497 1.249 skrll if (tlen <= 188) { 4498 1.249 skrll temp |= 1; /* T-count = 1, TP = ALL */ 4499 1.249 skrll tlen = 1; 4500 1.249 skrll } else { 4501 1.249 skrll tlen += 187; 4502 1.249 skrll tlen /= 188; 4503 1.249 skrll temp |= tlen; /* T-count = [1..6] */ 4504 1.249 skrll temp |= 8; /* TP = Begin */ 4505 1.249 skrll } 4506 1.326 skrll sitd->sitd->sitd_buffer[1] |= htole32(temp); 4507 1.249 skrll 4508 1.249 skrll tlen += sa; 4509 1.249 skrll 4510 1.249 skrll if (tlen >= 8) { 4511 1.249 skrll sb = 0; 4512 1.249 skrll } else { 4513 1.249 skrll sb = (1 << tlen); 4514 1.249 skrll } 4515 1.249 skrll 4516 1.249 skrll sa = (1 << sa); 4517 1.249 skrll sa = (sb - sa) & 0x3F; 4518 1.249 skrll sb = 0; 4519 1.249 skrll } else { 4520 1.249 skrll sb = (-(4 << sa)) & 0xFE; 4521 1.249 skrll sa = (1 << sa) & 0x3F; 4522 1.249 skrll sa = 0x01; 4523 1.249 skrll sb = 0xfc; 4524 1.249 skrll } 4525 1.249 skrll 4526 1.326 skrll sitd->sitd->sitd_sched = htole32( 4527 1.249 skrll EHCI_SITD_SET_SMASK(sa) | 4528 1.249 skrll EHCI_SITD_SET_CMASK(sb) 4529 1.249 skrll ); 4530 1.249 skrll 4531 1.249 skrll usb_syncmem(&sitd->dma, sitd->offs, sizeof(ehci_sitd_t), 4532 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4533 1.249 skrll } /* End of frame */ 4534 1.249 skrll 4535 1.249 skrll sitd = exfer->ex_sitdend; 4536 1.326 skrll sitd->sitd->sitd_trans |= htole32(EHCI_SITD_IOC); 4537 1.249 skrll 4538 1.249 skrll usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans), 4539 1.326 skrll sizeof(sitd->sitd->sitd_trans), 4540 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4541 1.249 skrll 4542 1.279 skrll if (xfer->ux_length) 4543 1.279 skrll usb_syncmem(&exfer->ex_xfer.ux_dmabuf, 0, xfer->ux_length, 4544 1.330 jakllsch isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 4545 1.249 skrll 4546 1.249 skrll /* 4547 1.249 skrll * Part 2: Transfer descriptors have now been set up, now they must 4548 1.249 skrll * be scheduled into the periodic frame list. Erk. Not wanting to 4549 1.249 skrll * complicate matters, transfer is denied if the transfer spans 4550 1.313 jakllsch * more than the periodic frame list. 4551 1.249 skrll */ 4552 1.249 skrll 4553 1.249 skrll /* Start inserting frames */ 4554 1.249 skrll if (epipe->isoc.cur_xfers > 0) { 4555 1.249 skrll frindex = epipe->isoc.next_frame; 4556 1.249 skrll } else { 4557 1.249 skrll frindex = EOREAD4(sc, EHCI_FRINDEX); 4558 1.249 skrll frindex = frindex >> 3; /* Erase microframe index */ 4559 1.249 skrll frindex += 2; 4560 1.78 augustss } 4561 1.249 skrll 4562 1.249 skrll if (frindex >= sc->sc_flsize) 4563 1.249 skrll frindex &= (sc->sc_flsize - 1); 4564 1.249 skrll 4565 1.315 jakllsch /* What's the frame interval? */ 4566 1.249 skrll i = epipe->pipe.up_endpoint->ue_edesc->bInterval; 4567 1.249 skrll 4568 1.249 skrll for (sitd = exfer->ex_sitdstart, j = 0; j < frames; 4569 1.249 skrll j++, sitd = sitd->xfer_next) { 4570 1.249 skrll KASSERT(sitd); 4571 1.249 skrll 4572 1.249 skrll usb_syncmem(&sc->sc_fldma, 4573 1.249 skrll sizeof(ehci_link_t) * frindex, 4574 1.249 skrll sizeof(ehci_link_t), 4575 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 4576 1.249 skrll 4577 1.326 skrll sitd->sitd->sitd_next = sc->sc_flist[frindex]; 4578 1.326 skrll if (sitd->sitd->sitd_next == 0) 4579 1.249 skrll /* 4580 1.249 skrll * FIXME: frindex table gets initialized to NULL 4581 1.249 skrll * or EHCI_NULL? 4582 1.249 skrll */ 4583 1.326 skrll sitd->sitd->sitd_next = EHCI_NULL; 4584 1.249 skrll 4585 1.249 skrll usb_syncmem(&sitd->dma, 4586 1.249 skrll sitd->offs + offsetof(ehci_sitd_t, sitd_next), 4587 1.249 skrll sizeof(ehci_sitd_t), 4588 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4589 1.249 skrll 4590 1.249 skrll sc->sc_flist[frindex] = 4591 1.249 skrll htole32(EHCI_LINK_SITD | sitd->physaddr); 4592 1.249 skrll 4593 1.249 skrll usb_syncmem(&sc->sc_fldma, 4594 1.249 skrll sizeof(ehci_link_t) * frindex, 4595 1.249 skrll sizeof(ehci_link_t), 4596 1.249 skrll BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4597 1.249 skrll 4598 1.249 skrll sitd->frame_list.next = sc->sc_softsitds[frindex]; 4599 1.249 skrll sc->sc_softsitds[frindex] = sitd; 4600 1.249 skrll if (sitd->frame_list.next != NULL) 4601 1.249 skrll sitd->frame_list.next->frame_list.prev = sitd; 4602 1.249 skrll sitd->slot = frindex; 4603 1.249 skrll sitd->frame_list.prev = NULL; 4604 1.249 skrll 4605 1.249 skrll frindex += i; 4606 1.249 skrll if (frindex >= sc->sc_flsize) 4607 1.249 skrll frindex -= sc->sc_flsize; 4608 1.249 skrll } 4609 1.249 skrll 4610 1.249 skrll epipe->isoc.cur_xfers++; 4611 1.249 skrll epipe->isoc.next_frame = frindex; 4612 1.249 skrll 4613 1.249 skrll ehci_add_intr_list(sc, exfer); 4614 1.249 skrll xfer->ux_status = USBD_IN_PROGRESS; 4615 1.249 skrll 4616 1.249 skrll return USBD_IN_PROGRESS; 4617 1.249 skrll } 4618 1.249 skrll 4619 1.249 skrll Static void 4620 1.249 skrll ehci_device_fs_isoc_abort(struct usbd_xfer *xfer) 4621 1.249 skrll { 4622 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4623 1.249 skrll 4624 1.256 pgoyette DPRINTF("xfer = %#jx", (uintptr_t)xfer, 0, 0, 0); 4625 1.249 skrll ehci_abort_isoc_xfer(xfer, USBD_CANCELLED); 4626 1.78 augustss } 4627 1.10 augustss 4628 1.249 skrll Static void 4629 1.249 skrll ehci_device_fs_isoc_close(struct usbd_pipe *pipe) 4630 1.249 skrll { 4631 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4632 1.249 skrll 4633 1.249 skrll DPRINTF("nothing in the pipe to free?", 0, 0, 0, 0); 4634 1.249 skrll } 4635 1.249 skrll 4636 1.249 skrll Static void 4637 1.249 skrll ehci_device_fs_isoc_done(struct usbd_xfer *xfer) 4638 1.249 skrll { 4639 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4640 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4641 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4642 1.330 jakllsch const bool isread = usbd_xfer_isread(xfer); 4643 1.249 skrll 4644 1.249 skrll KASSERT(mutex_owned(&sc->sc_lock)); 4645 1.249 skrll 4646 1.249 skrll epipe->isoc.cur_xfers--; 4647 1.249 skrll ehci_remove_sitd_chain(sc, exfer->ex_itdstart); 4648 1.249 skrll 4649 1.269 mrg if (xfer->ux_length) 4650 1.269 mrg usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length, 4651 1.330 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 4652 1.249 skrll } 4653 1.249 skrll 4654 1.267 maxv /* -------------------------------------------------------------------------- */ 4655 1.249 skrll 4656 1.249 skrll Static int 4657 1.249 skrll ehci_device_isoc_init(struct usbd_xfer *xfer) 4658 1.113 christos { 4659 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4660 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4661 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4662 1.249 skrll ehci_soft_itd_t *itd, *prev, *start, *stop; 4663 1.249 skrll int i, j, k; 4664 1.249 skrll int frames, ufrperframe; 4665 1.249 skrll int err; 4666 1.249 skrll 4667 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4668 1.249 skrll 4669 1.249 skrll start = NULL; 4670 1.249 skrll prev = NULL; 4671 1.249 skrll itd = NULL; 4672 1.249 skrll 4673 1.249 skrll KASSERT(xfer->ux_nframes != 0); 4674 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 4675 1.249 skrll KASSERT(exfer->ex_isdone); 4676 1.249 skrll 4677 1.249 skrll exfer->ex_type = EX_ISOC; 4678 1.249 skrll 4679 1.249 skrll /* 4680 1.249 skrll * Step 1: Allocate and initialize itds, how many do we need? 4681 1.249 skrll * One per transfer if interval >= 8 microframes, less if we use 4682 1.249 skrll * multiple microframes per frame. 4683 1.249 skrll */ 4684 1.249 skrll i = epipe->pipe.up_endpoint->ue_edesc->bInterval; 4685 1.249 skrll if (i > 16 || i == 0) { 4686 1.249 skrll /* Spec page 271 says intervals > 16 are invalid */ 4687 1.256 pgoyette DPRINTF("bInterval %jd invalid", i, 0, 0, 0); 4688 1.314 jakllsch return EINVAL; 4689 1.249 skrll } 4690 1.249 skrll 4691 1.262 riastrad ufrperframe = uimax(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1))); 4692 1.275 skrll frames = howmany(xfer->ux_nframes, ufrperframe); 4693 1.249 skrll 4694 1.249 skrll for (i = 0, prev = NULL; i < frames; i++, prev = itd) { 4695 1.249 skrll itd = ehci_alloc_itd(sc); 4696 1.249 skrll if (itd == NULL) { 4697 1.249 skrll err = ENOMEM; 4698 1.249 skrll goto fail; 4699 1.249 skrll } 4700 1.249 skrll 4701 1.249 skrll if (prev != NULL) { 4702 1.249 skrll /* Maybe not as it's updated by the scheduling? */ 4703 1.326 skrll prev->itd->itd_next = 4704 1.249 skrll htole32(itd->physaddr | EHCI_LINK_ITD); 4705 1.249 skrll 4706 1.249 skrll prev->xfer_next = itd; 4707 1.249 skrll } else { 4708 1.249 skrll start = itd; 4709 1.249 skrll } 4710 1.249 skrll 4711 1.249 skrll /* 4712 1.249 skrll * Other special values 4713 1.249 skrll */ 4714 1.249 skrll k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4715 1.326 skrll itd->itd->itd_bufr[0] = htole32( 4716 1.249 skrll EHCI_ITD_SET_EP(UE_GET_ADDR(k)) | 4717 1.249 skrll EHCI_ITD_SET_DADDR(epipe->pipe.up_dev->ud_addr)); 4718 1.249 skrll 4719 1.249 skrll k = (UE_GET_DIR(epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress)) 4720 1.249 skrll ? 1 : 0; 4721 1.249 skrll j = UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize); 4722 1.326 skrll itd->itd->itd_bufr[1] |= htole32( 4723 1.249 skrll EHCI_ITD_SET_DIR(k) | 4724 1.249 skrll EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j))); 4725 1.249 skrll 4726 1.249 skrll /* FIXME: handle invalid trans - should be done in openpipe */ 4727 1.326 skrll itd->itd->itd_bufr[2] |= 4728 1.249 skrll htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1)); 4729 1.249 skrll } /* End of frame */ 4730 1.249 skrll 4731 1.249 skrll stop = itd; 4732 1.249 skrll stop->xfer_next = NULL; 4733 1.249 skrll 4734 1.249 skrll exfer->ex_itdstart = start; 4735 1.249 skrll exfer->ex_itdend = stop; 4736 1.139 jmcneill 4737 1.249 skrll return 0; 4738 1.249 skrll fail: 4739 1.190 mrg mutex_enter(&sc->sc_lock); 4740 1.249 skrll ehci_soft_itd_t *next; 4741 1.249 skrll for (itd = start; itd; itd = next) { 4742 1.249 skrll next = itd->xfer_next; 4743 1.249 skrll ehci_free_itd_locked(sc, itd); 4744 1.249 skrll } 4745 1.190 mrg mutex_exit(&sc->sc_lock); 4746 1.139 jmcneill 4747 1.249 skrll return err; 4748 1.249 skrll 4749 1.249 skrll } 4750 1.249 skrll 4751 1.249 skrll Static void 4752 1.249 skrll ehci_device_isoc_fini(struct usbd_xfer *xfer) 4753 1.249 skrll { 4754 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4755 1.249 skrll struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer); 4756 1.249 skrll 4757 1.249 skrll KASSERT(ex->ex_type == EX_ISOC); 4758 1.249 skrll 4759 1.249 skrll ehci_free_itd_chain(sc, ex->ex_itdstart); 4760 1.113 christos } 4761 1.139 jmcneill 4762 1.113 christos Static usbd_status 4763 1.249 skrll ehci_device_isoc_transfer(struct usbd_xfer *xfer) 4764 1.113 christos { 4765 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 4766 1.330 jakllsch const bool isread = usbd_xfer_isread(xfer); 4767 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 4768 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 4769 1.249 skrll ehci_soft_itd_t *itd, *prev; 4770 1.139 jmcneill usb_dma_t *dma_buf; 4771 1.249 skrll int i, j; 4772 1.249 skrll int frames, uframes, ufrperframe; 4773 1.279 skrll int trans_count, offs; 4774 1.139 jmcneill int frindex; 4775 1.139 jmcneill 4776 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 4777 1.229 skrll 4778 1.139 jmcneill prev = NULL; 4779 1.139 jmcneill itd = NULL; 4780 1.139 jmcneill trans_count = 0; 4781 1.139 jmcneill 4782 1.256 pgoyette DPRINTF("xfer %#jx flags %jd", (uintptr_t)xfer, xfer->ux_flags, 0, 0); 4783 1.139 jmcneill 4784 1.305 riastrad KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock)); 4785 1.305 riastrad 4786 1.139 jmcneill if (sc->sc_dying) 4787 1.139 jmcneill return USBD_IOERROR; 4788 1.139 jmcneill 4789 1.139 jmcneill /* 4790 1.139 jmcneill * To avoid complication, don't allow a request right now that'll span 4791 1.139 jmcneill * the entire frame table. To within 4 frames, to allow some leeway 4792 1.139 jmcneill * on either side of where the hc currently is. 4793 1.139 jmcneill */ 4794 1.249 skrll if ((1 << (epipe->pipe.up_endpoint->ue_edesc->bInterval)) * 4795 1.249 skrll xfer->ux_nframes >= (sc->sc_flsize - 4) * 8) { 4796 1.249 skrll DPRINTF( 4797 1.229 skrll "isoc descriptor spans entire frametable", 0, 0, 0, 0); 4798 1.331 jakllsch printf("ehci: isoc descriptor requested that spans the entire" 4799 1.331 jakllsch " frametable, too many frames\n"); 4800 1.139 jmcneill return USBD_INVAL; 4801 1.139 jmcneill } 4802 1.139 jmcneill 4803 1.249 skrll KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths); 4804 1.249 skrll KASSERT(!(xfer->ux_rqflags & URQ_REQUEST)); 4805 1.249 skrll KASSERT(exfer->ex_isdone); 4806 1.139 jmcneill #ifdef DIAGNOSTIC 4807 1.249 skrll exfer->ex_isdone = false; 4808 1.139 jmcneill #endif 4809 1.139 jmcneill 4810 1.139 jmcneill /* 4811 1.249 skrll * Step 1: Re-Initialize itds 4812 1.139 jmcneill */ 4813 1.139 jmcneill 4814 1.249 skrll i = epipe->pipe.up_endpoint->ue_edesc->bInterval; 4815 1.139 jmcneill if (i > 16 || i == 0) { 4816 1.139 jmcneill /* Spec page 271 says intervals > 16 are invalid */ 4817 1.256 pgoyette DPRINTF("bInterval %jd invalid", i, 0, 0, 0); 4818 1.139 jmcneill return USBD_INVAL; 4819 1.139 jmcneill } 4820 1.139 jmcneill 4821 1.262 riastrad ufrperframe = uimax(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1))); 4822 1.275 skrll frames = howmany(xfer->ux_nframes, ufrperframe); 4823 1.168 jakllsch uframes = USB_UFRAMES_PER_FRAME / ufrperframe; 4824 1.142 drochner 4825 1.139 jmcneill if (frames == 0) { 4826 1.249 skrll DPRINTF("frames == 0", 0, 0, 0, 0); 4827 1.139 jmcneill return USBD_INVAL; 4828 1.139 jmcneill } 4829 1.139 jmcneill 4830 1.249 skrll dma_buf = &xfer->ux_dmabuf; 4831 1.139 jmcneill offs = 0; 4832 1.139 jmcneill 4833 1.249 skrll itd = exfer->ex_itdstart; 4834 1.249 skrll for (i = 0; i < frames; i++, itd = itd->xfer_next) { 4835 1.139 jmcneill int froffs = offs; 4836 1.139 jmcneill 4837 1.139 jmcneill if (prev != NULL) { 4838 1.326 skrll prev->itd->itd_next = 4839 1.139 jmcneill htole32(itd->physaddr | EHCI_LINK_ITD); 4840 1.249 skrll usb_syncmem(&prev->dma, 4841 1.249 skrll prev->offs + offsetof(ehci_itd_t, itd_next), 4842 1.326 skrll sizeof(prev->itd->itd_next), BUS_DMASYNC_POSTWRITE); 4843 1.139 jmcneill prev->xfer_next = itd; 4844 1.139 jmcneill } 4845 1.139 jmcneill 4846 1.139 jmcneill /* 4847 1.139 jmcneill * Step 1.5, initialize uframes 4848 1.139 jmcneill */ 4849 1.168 jakllsch for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) { 4850 1.139 jmcneill /* Calculate which page in the list this starts in */ 4851 1.139 jmcneill int addr = DMAADDR(dma_buf, froffs); 4852 1.139 jmcneill addr = EHCI_PAGE_OFFSET(addr); 4853 1.139 jmcneill addr += (offs - froffs); 4854 1.139 jmcneill addr = EHCI_PAGE(addr); 4855 1.139 jmcneill addr /= EHCI_PAGE_SIZE; 4856 1.139 jmcneill 4857 1.249 skrll /* 4858 1.249 skrll * This gets the initial offset into the first page, 4859 1.139 jmcneill * looks how far further along the current uframe 4860 1.139 jmcneill * offset is. Works out how many pages that is. 4861 1.139 jmcneill */ 4862 1.139 jmcneill 4863 1.326 skrll itd->itd->itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE | 4864 1.249 skrll EHCI_ITD_SET_LEN(xfer->ux_frlengths[trans_count]) | 4865 1.139 jmcneill EHCI_ITD_SET_PG(addr) | 4866 1.139 jmcneill EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs)))); 4867 1.139 jmcneill 4868 1.249 skrll offs += xfer->ux_frlengths[trans_count]; 4869 1.139 jmcneill trans_count++; 4870 1.139 jmcneill 4871 1.249 skrll if (trans_count >= xfer->ux_nframes) { /*Set IOC*/ 4872 1.326 skrll itd->itd->itd_ctl[j] |= htole32(EHCI_ITD_IOC); 4873 1.145 drochner break; 4874 1.139 jmcneill } 4875 1.195 christos } 4876 1.139 jmcneill 4877 1.249 skrll /* 4878 1.249 skrll * Step 1.75, set buffer pointers. To simplify matters, all 4879 1.139 jmcneill * pointers are filled out for the next 7 hardware pages in 4880 1.139 jmcneill * the dma block, so no need to worry what pages to cover 4881 1.139 jmcneill * and what to not. 4882 1.139 jmcneill */ 4883 1.139 jmcneill 4884 1.168 jakllsch for (j = 0; j < EHCI_ITD_NBUFFERS; j++) { 4885 1.139 jmcneill /* 4886 1.139 jmcneill * Don't try to lookup a page that's past the end 4887 1.139 jmcneill * of buffer 4888 1.139 jmcneill */ 4889 1.139 jmcneill int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j)); 4890 1.249 skrll if (page_offs >= dma_buf->udma_block->size) 4891 1.139 jmcneill break; 4892 1.139 jmcneill 4893 1.249 skrll uint64_t page = DMAADDR(dma_buf, page_offs); 4894 1.139 jmcneill page = EHCI_PAGE(page); 4895 1.326 skrll itd->itd->itd_bufr[j] = htole32(EHCI_ITD_SET_BPTR(page)); 4896 1.326 skrll itd->itd->itd_bufr_hi[j] = htole32(page >> 32); 4897 1.139 jmcneill } 4898 1.139 jmcneill /* 4899 1.139 jmcneill * Other special values 4900 1.139 jmcneill */ 4901 1.139 jmcneill 4902 1.249 skrll int k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress; 4903 1.326 skrll itd->itd->itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) | 4904 1.249 skrll EHCI_ITD_SET_DADDR(epipe->pipe.up_dev->ud_addr)); 4905 1.139 jmcneill 4906 1.249 skrll k = (UE_GET_DIR(epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress)) 4907 1.139 jmcneill ? 1 : 0; 4908 1.249 skrll j = UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize); 4909 1.326 skrll itd->itd->itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) | 4910 1.139 jmcneill EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j))); 4911 1.139 jmcneill 4912 1.139 jmcneill /* FIXME: handle invalid trans */ 4913 1.326 skrll itd->itd->itd_bufr[2] |= 4914 1.139 jmcneill htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1)); 4915 1.139 jmcneill 4916 1.249 skrll usb_syncmem(&itd->dma, itd->offs, sizeof(ehci_itd_t), 4917 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4918 1.139 jmcneill 4919 1.139 jmcneill prev = itd; 4920 1.139 jmcneill } /* End of frame */ 4921 1.139 jmcneill 4922 1.279 skrll if (xfer->ux_length) 4923 1.279 skrll usb_syncmem(&exfer->ex_xfer.ux_dmabuf, 0, xfer->ux_length, 4924 1.330 jakllsch isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 4925 1.155 jmorse 4926 1.139 jmcneill /* 4927 1.139 jmcneill * Part 2: Transfer descriptors have now been set up, now they must 4928 1.313 jakllsch * be scheduled into the periodic frame list. Erk. Not wanting to 4929 1.139 jmcneill * complicate matters, transfer is denied if the transfer spans 4930 1.313 jakllsch * more than the periodic frame list. 4931 1.139 jmcneill */ 4932 1.139 jmcneill 4933 1.139 jmcneill /* Start inserting frames */ 4934 1.249 skrll if (epipe->isoc.cur_xfers > 0) { 4935 1.249 skrll frindex = epipe->isoc.next_frame; 4936 1.139 jmcneill } else { 4937 1.139 jmcneill frindex = EOREAD4(sc, EHCI_FRINDEX); 4938 1.139 jmcneill frindex = frindex >> 3; /* Erase microframe index */ 4939 1.139 jmcneill frindex += 2; 4940 1.139 jmcneill } 4941 1.139 jmcneill 4942 1.139 jmcneill if (frindex >= sc->sc_flsize) 4943 1.139 jmcneill frindex &= (sc->sc_flsize - 1); 4944 1.139 jmcneill 4945 1.168 jakllsch /* What's the frame interval? */ 4946 1.249 skrll i = (1 << (epipe->pipe.up_endpoint->ue_edesc->bInterval - 1)); 4947 1.168 jakllsch if (i / USB_UFRAMES_PER_FRAME == 0) 4948 1.139 jmcneill i = 1; 4949 1.139 jmcneill else 4950 1.168 jakllsch i /= USB_UFRAMES_PER_FRAME; 4951 1.139 jmcneill 4952 1.249 skrll itd = exfer->ex_itdstart; 4953 1.139 jmcneill for (j = 0; j < frames; j++) { 4954 1.249 skrll KASSERTMSG(itd != NULL, "frame %d\n", j); 4955 1.249 skrll 4956 1.249 skrll usb_syncmem(&sc->sc_fldma, 4957 1.249 skrll sizeof(ehci_link_t) * frindex, 4958 1.249 skrll sizeof(ehci_link_t), 4959 1.249 skrll BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 4960 1.139 jmcneill 4961 1.326 skrll itd->itd->itd_next = sc->sc_flist[frindex]; 4962 1.326 skrll if (itd->itd->itd_next == 0) 4963 1.249 skrll /* 4964 1.249 skrll * FIXME: frindex table gets initialized to NULL 4965 1.249 skrll * or EHCI_NULL? 4966 1.249 skrll */ 4967 1.326 skrll itd->itd->itd_next = EHCI_NULL; 4968 1.139 jmcneill 4969 1.139 jmcneill usb_syncmem(&itd->dma, 4970 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next), 4971 1.326 skrll sizeof(itd->itd->itd_next), 4972 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4973 1.139 jmcneill 4974 1.139 jmcneill sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr); 4975 1.139 jmcneill 4976 1.139 jmcneill usb_syncmem(&sc->sc_fldma, 4977 1.139 jmcneill sizeof(ehci_link_t) * frindex, 4978 1.249 skrll sizeof(ehci_link_t), 4979 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 4980 1.139 jmcneill 4981 1.249 skrll itd->frame_list.next = sc->sc_softitds[frindex]; 4982 1.139 jmcneill sc->sc_softitds[frindex] = itd; 4983 1.249 skrll if (itd->frame_list.next != NULL) 4984 1.249 skrll itd->frame_list.next->frame_list.prev = itd; 4985 1.139 jmcneill itd->slot = frindex; 4986 1.249 skrll itd->frame_list.prev = NULL; 4987 1.139 jmcneill 4988 1.139 jmcneill frindex += i; 4989 1.139 jmcneill if (frindex >= sc->sc_flsize) 4990 1.139 jmcneill frindex -= sc->sc_flsize; 4991 1.139 jmcneill 4992 1.139 jmcneill itd = itd->xfer_next; 4993 1.139 jmcneill } 4994 1.139 jmcneill 4995 1.249 skrll epipe->isoc.cur_xfers++; 4996 1.249 skrll epipe->isoc.next_frame = frindex; 4997 1.139 jmcneill 4998 1.249 skrll ehci_add_intr_list(sc, exfer); 4999 1.249 skrll xfer->ux_status = USBD_IN_PROGRESS; 5000 1.139 jmcneill 5001 1.139 jmcneill return USBD_IN_PROGRESS; 5002 1.113 christos } 5003 1.139 jmcneill 5004 1.113 christos Static void 5005 1.249 skrll ehci_device_isoc_abort(struct usbd_xfer *xfer) 5006 1.113 christos { 5007 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 5008 1.229 skrll 5009 1.256 pgoyette DPRINTF("xfer = %#jx", (uintptr_t)xfer, 0, 0, 0); 5010 1.139 jmcneill ehci_abort_isoc_xfer(xfer, USBD_CANCELLED); 5011 1.113 christos } 5012 1.139 jmcneill 5013 1.113 christos Static void 5014 1.249 skrll ehci_device_isoc_close(struct usbd_pipe *pipe) 5015 1.113 christos { 5016 1.249 skrll EHCIHIST_FUNC(); EHCIHIST_CALLED(); 5017 1.229 skrll 5018 1.249 skrll DPRINTF("nothing in the pipe to free?", 0, 0, 0, 0); 5019 1.113 christos } 5020 1.139 jmcneill 5021 1.113 christos Static void 5022 1.249 skrll ehci_device_isoc_done(struct usbd_xfer *xfer) 5023 1.113 christos { 5024 1.249 skrll struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer); 5025 1.249 skrll ehci_softc_t *sc = EHCI_XFER2SC(xfer); 5026 1.249 skrll struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer); 5027 1.330 jakllsch const bool isread = usbd_xfer_isread(xfer); 5028 1.139 jmcneill 5029 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock)); 5030 1.190 mrg 5031 1.249 skrll epipe->isoc.cur_xfers--; 5032 1.249 skrll ehci_remove_itd_chain(sc, exfer->ex_sitdstart); 5033 1.331 jakllsch 5034 1.269 mrg if (xfer->ux_length) 5035 1.269 mrg usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length, 5036 1.330 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 5037 1.113 christos } 5038