Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.118.2.1.2.1
      1  1.118.2.1.2.1     skrll /*	$NetBSD: ehci.c,v 1.118.2.1.2.1 2008/09/04 08:46:45 skrll Exp $ */
      2            1.1  augustss 
      3            1.1  augustss /*
      4          1.100  augustss  * Copyright (c) 2004,2005 The NetBSD Foundation, Inc.
      5            1.1  augustss  * All rights reserved.
      6            1.1  augustss  *
      7            1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8           1.61   mycroft  * by Lennart Augustsson (lennart (at) augustsson.net) and by Charles M. Hannum.
      9            1.1  augustss  *
     10            1.1  augustss  * Redistribution and use in source and binary forms, with or without
     11            1.1  augustss  * modification, are permitted provided that the following conditions
     12            1.1  augustss  * are met:
     13            1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     14            1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     15            1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     16            1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     17            1.1  augustss  *    documentation and/or other materials provided with the distribution.
     18            1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     19            1.1  augustss  *    must display the following acknowledgement:
     20            1.1  augustss  *        This product includes software developed by the NetBSD
     21            1.1  augustss  *        Foundation, Inc. and its contributors.
     22            1.1  augustss  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23            1.1  augustss  *    contributors may be used to endorse or promote products derived
     24            1.1  augustss  *    from this software without specific prior written permission.
     25            1.1  augustss  *
     26            1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27            1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28            1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29            1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30            1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31            1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32            1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33            1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34            1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35            1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36            1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     37            1.1  augustss  */
     38            1.1  augustss 
     39            1.1  augustss /*
     40            1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     41            1.1  augustss  *
     42           1.35     enami  * The EHCI 1.0 spec can be found at
     43           1.34  augustss  * http://developer.intel.com/technology/usb/download/ehci-r10.pdf
     44            1.7  augustss  * and the USB 2.0 spec at
     45           1.43    ichiro  * http://www.usb.org/developers/docs/usb_20.zip
     46            1.1  augustss  *
     47            1.1  augustss  */
     48            1.4     lukem 
     49           1.52  jdolecek /*
     50           1.52  jdolecek  * TODO:
     51           1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     52           1.52  jdolecek  *
     53          1.100  augustss  * 2) The EHCI driver lacks support for isochronous transfers, so
     54           1.52  jdolecek  *    devices using them don't work.
     55           1.52  jdolecek  *
     56          1.101       wiz  * 3) The hub driver needs to handle and schedule the transaction translator,
     57          1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     58           1.91     perry  *    on hubs in USB 2.0 for details.
     59           1.52  jdolecek  *
     60           1.60   mycroft  * 4) command failures are not recovered correctly
     61           1.52  jdolecek */
     62           1.52  jdolecek 
     63            1.4     lukem #include <sys/cdefs.h>
     64  1.118.2.1.2.1     skrll __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.118.2.1.2.1 2008/09/04 08:46:45 skrll Exp $");
     65           1.47  augustss 
     66           1.47  augustss #include "ohci.h"
     67           1.47  augustss #include "uhci.h"
     68            1.1  augustss 
     69            1.1  augustss #include <sys/param.h>
     70            1.1  augustss #include <sys/systm.h>
     71            1.1  augustss #include <sys/kernel.h>
     72            1.1  augustss #include <sys/malloc.h>
     73            1.1  augustss #include <sys/device.h>
     74            1.1  augustss #include <sys/select.h>
     75            1.1  augustss #include <sys/proc.h>
     76            1.1  augustss #include <sys/queue.h>
     77            1.1  augustss 
     78            1.1  augustss #include <machine/bus.h>
     79            1.1  augustss #include <machine/endian.h>
     80            1.1  augustss 
     81            1.1  augustss #include <dev/usb/usb.h>
     82            1.1  augustss #include <dev/usb/usbdi.h>
     83            1.1  augustss #include <dev/usb/usbdivar.h>
     84            1.1  augustss #include <dev/usb/usb_mem.h>
     85            1.1  augustss #include <dev/usb/usb_quirks.h>
     86            1.1  augustss 
     87            1.1  augustss #include <dev/usb/ehcireg.h>
     88            1.1  augustss #include <dev/usb/ehcivar.h>
     89            1.1  augustss 
     90            1.1  augustss #ifdef EHCI_DEBUG
     91           1.73  augustss #define DPRINTF(x)	do { if (ehcidebug) printf x; } while(0)
     92           1.73  augustss #define DPRINTFN(n,x)	do { if (ehcidebug>(n)) printf x; } while (0)
     93            1.6  augustss int ehcidebug = 0;
     94           1.15  augustss #ifndef __NetBSD__
     95            1.1  augustss #define bitmask_snprintf(q,f,b,l) snprintf((b), (l), "%b", (q), (f))
     96           1.15  augustss #endif
     97            1.1  augustss #else
     98            1.1  augustss #define DPRINTF(x)
     99            1.1  augustss #define DPRINTFN(n,x)
    100            1.1  augustss #endif
    101            1.1  augustss 
    102            1.5  augustss struct ehci_pipe {
    103            1.5  augustss 	struct usbd_pipe pipe;
    104           1.55   mycroft 	int nexttoggle;
    105           1.55   mycroft 
    106           1.10  augustss 	ehci_soft_qh_t *sqh;
    107           1.10  augustss 	union {
    108           1.10  augustss 		ehci_soft_qtd_t *qtd;
    109           1.10  augustss 		/* ehci_soft_itd_t *itd; */
    110           1.10  augustss 	} tail;
    111           1.10  augustss 	union {
    112           1.10  augustss 		/* Control pipe */
    113           1.10  augustss 		struct {
    114           1.10  augustss 			usb_dma_t reqdma;
    115           1.10  augustss 			u_int length;
    116           1.10  augustss 		} ctl;
    117           1.10  augustss 		/* Interrupt pipe */
    118           1.78  augustss 		struct {
    119           1.78  augustss 			u_int length;
    120           1.78  augustss 		} intr;
    121           1.10  augustss 		/* Bulk pipe */
    122           1.10  augustss 		struct {
    123           1.10  augustss 			u_int length;
    124           1.10  augustss 		} bulk;
    125           1.10  augustss 		/* Iso pipe */
    126           1.15  augustss 		/* XXX */
    127           1.10  augustss 	} u;
    128            1.5  augustss };
    129            1.5  augustss 
    130            1.5  augustss Static void		ehci_shutdown(void *);
    131            1.5  augustss Static void		ehci_power(int, void *);
    132            1.5  augustss 
    133            1.5  augustss Static usbd_status	ehci_open(usbd_pipe_handle);
    134            1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    135            1.5  augustss Static void		ehci_softintr(void *);
    136           1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    137           1.15  augustss Static void		ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
    138           1.18  augustss Static void		ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
    139           1.18  augustss Static void		ehci_idone(struct ehci_xfer *);
    140           1.15  augustss Static void		ehci_timeout(void *);
    141           1.15  augustss Static void		ehci_timeout_task(void *);
    142          1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    143            1.5  augustss 
    144            1.5  augustss Static usbd_status	ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
    145            1.5  augustss Static void		ehci_freem(struct usbd_bus *, usb_dma_t *);
    146            1.5  augustss 
    147            1.5  augustss Static usbd_xfer_handle	ehci_allocx(struct usbd_bus *);
    148            1.5  augustss Static void		ehci_freex(struct usbd_bus *, usbd_xfer_handle);
    149            1.5  augustss 
    150            1.5  augustss Static usbd_status	ehci_root_ctrl_transfer(usbd_xfer_handle);
    151            1.5  augustss Static usbd_status	ehci_root_ctrl_start(usbd_xfer_handle);
    152            1.5  augustss Static void		ehci_root_ctrl_abort(usbd_xfer_handle);
    153            1.5  augustss Static void		ehci_root_ctrl_close(usbd_pipe_handle);
    154            1.5  augustss Static void		ehci_root_ctrl_done(usbd_xfer_handle);
    155            1.5  augustss 
    156            1.5  augustss Static usbd_status	ehci_root_intr_transfer(usbd_xfer_handle);
    157            1.5  augustss Static usbd_status	ehci_root_intr_start(usbd_xfer_handle);
    158            1.5  augustss Static void		ehci_root_intr_abort(usbd_xfer_handle);
    159            1.5  augustss Static void		ehci_root_intr_close(usbd_pipe_handle);
    160            1.5  augustss Static void		ehci_root_intr_done(usbd_xfer_handle);
    161            1.5  augustss 
    162            1.5  augustss Static usbd_status	ehci_device_ctrl_transfer(usbd_xfer_handle);
    163            1.5  augustss Static usbd_status	ehci_device_ctrl_start(usbd_xfer_handle);
    164            1.5  augustss Static void		ehci_device_ctrl_abort(usbd_xfer_handle);
    165            1.5  augustss Static void		ehci_device_ctrl_close(usbd_pipe_handle);
    166            1.5  augustss Static void		ehci_device_ctrl_done(usbd_xfer_handle);
    167            1.5  augustss 
    168            1.5  augustss Static usbd_status	ehci_device_bulk_transfer(usbd_xfer_handle);
    169            1.5  augustss Static usbd_status	ehci_device_bulk_start(usbd_xfer_handle);
    170            1.5  augustss Static void		ehci_device_bulk_abort(usbd_xfer_handle);
    171            1.5  augustss Static void		ehci_device_bulk_close(usbd_pipe_handle);
    172            1.5  augustss Static void		ehci_device_bulk_done(usbd_xfer_handle);
    173            1.5  augustss 
    174            1.5  augustss Static usbd_status	ehci_device_intr_transfer(usbd_xfer_handle);
    175            1.5  augustss Static usbd_status	ehci_device_intr_start(usbd_xfer_handle);
    176            1.5  augustss Static void		ehci_device_intr_abort(usbd_xfer_handle);
    177            1.5  augustss Static void		ehci_device_intr_close(usbd_pipe_handle);
    178            1.5  augustss Static void		ehci_device_intr_done(usbd_xfer_handle);
    179            1.5  augustss 
    180            1.5  augustss Static usbd_status	ehci_device_isoc_transfer(usbd_xfer_handle);
    181            1.5  augustss Static usbd_status	ehci_device_isoc_start(usbd_xfer_handle);
    182            1.5  augustss Static void		ehci_device_isoc_abort(usbd_xfer_handle);
    183            1.5  augustss Static void		ehci_device_isoc_close(usbd_pipe_handle);
    184            1.5  augustss Static void		ehci_device_isoc_done(usbd_xfer_handle);
    185            1.5  augustss 
    186            1.5  augustss Static void		ehci_device_clear_toggle(usbd_pipe_handle pipe);
    187            1.5  augustss Static void		ehci_noop(usbd_pipe_handle pipe);
    188            1.5  augustss 
    189          1.104  christos Static int		ehci_str(usb_string_descriptor_t *, int, const char *);
    190            1.6  augustss Static void		ehci_pcd(ehci_softc_t *, usbd_xfer_handle);
    191            1.6  augustss Static void		ehci_pcd_able(ehci_softc_t *, int);
    192            1.6  augustss Static void		ehci_pcd_enable(void *);
    193            1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    194            1.5  augustss 
    195            1.9  augustss Static ehci_soft_qh_t  *ehci_alloc_sqh(ehci_softc_t *);
    196            1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    197            1.9  augustss 
    198            1.9  augustss Static ehci_soft_qtd_t  *ehci_alloc_sqtd(ehci_softc_t *);
    199            1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    200           1.25  augustss Static usbd_status	ehci_alloc_sqtd_chain(struct ehci_pipe *,
    201           1.15  augustss 			    ehci_softc_t *, int, int, usbd_xfer_handle,
    202           1.15  augustss 			    ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    203           1.25  augustss Static void		ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
    204           1.18  augustss 					    ehci_soft_qtd_t *);
    205           1.15  augustss 
    206           1.15  augustss Static usbd_status	ehci_device_request(usbd_xfer_handle xfer);
    207            1.9  augustss 
    208           1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    209           1.78  augustss 			    int ival);
    210           1.78  augustss 
    211           1.10  augustss Static void		ehci_add_qh(ehci_soft_qh_t *, ehci_soft_qh_t *);
    212           1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    213           1.10  augustss 				    ehci_soft_qh_t *);
    214           1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    215           1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    216           1.10  augustss 
    217           1.10  augustss Static void		ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
    218           1.10  augustss Static void		ehci_abort_xfer(usbd_xfer_handle, usbd_status);
    219            1.9  augustss 
    220            1.5  augustss #ifdef EHCI_DEBUG
    221           1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    222          1.107  augustss void			ehci_dump(void);
    223            1.6  augustss Static ehci_softc_t 	*theehci;
    224           1.15  augustss Static void		ehci_dump_link(ehci_link_t, int);
    225           1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    226            1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    227            1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    228            1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    229           1.38    martin #ifdef DIAGNOSTIC
    230           1.18  augustss Static void		ehci_dump_exfer(struct ehci_xfer *);
    231            1.5  augustss #endif
    232           1.38    martin #endif
    233            1.5  augustss 
    234           1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    235           1.11  augustss 
    236            1.5  augustss #define EHCI_INTR_ENDPT 1
    237            1.5  augustss 
    238           1.18  augustss #define ehci_add_intr_list(sc, ex) \
    239           1.18  augustss 	LIST_INSERT_HEAD(&(sc)->sc_intrhead, (ex), inext);
    240           1.18  augustss #define ehci_del_intr_list(ex) \
    241           1.44  augustss 	do { \
    242           1.44  augustss 		LIST_REMOVE((ex), inext); \
    243           1.44  augustss 		(ex)->inext.le_prev = NULL; \
    244           1.44  augustss 	} while (0)
    245           1.44  augustss #define ehci_active_intr_list(ex) ((ex)->inext.le_prev != NULL)
    246           1.18  augustss 
    247            1.5  augustss Static struct usbd_bus_methods ehci_bus_methods = {
    248            1.5  augustss 	ehci_open,
    249            1.5  augustss 	ehci_softintr,
    250            1.5  augustss 	ehci_poll,
    251            1.5  augustss 	ehci_allocm,
    252            1.5  augustss 	ehci_freem,
    253            1.5  augustss 	ehci_allocx,
    254            1.5  augustss 	ehci_freex,
    255            1.5  augustss };
    256            1.5  augustss 
    257           1.33  augustss Static struct usbd_pipe_methods ehci_root_ctrl_methods = {
    258            1.5  augustss 	ehci_root_ctrl_transfer,
    259            1.5  augustss 	ehci_root_ctrl_start,
    260            1.5  augustss 	ehci_root_ctrl_abort,
    261            1.5  augustss 	ehci_root_ctrl_close,
    262            1.5  augustss 	ehci_noop,
    263            1.5  augustss 	ehci_root_ctrl_done,
    264            1.5  augustss };
    265            1.5  augustss 
    266           1.33  augustss Static struct usbd_pipe_methods ehci_root_intr_methods = {
    267            1.5  augustss 	ehci_root_intr_transfer,
    268            1.5  augustss 	ehci_root_intr_start,
    269            1.5  augustss 	ehci_root_intr_abort,
    270            1.5  augustss 	ehci_root_intr_close,
    271            1.5  augustss 	ehci_noop,
    272            1.5  augustss 	ehci_root_intr_done,
    273            1.5  augustss };
    274            1.5  augustss 
    275           1.33  augustss Static struct usbd_pipe_methods ehci_device_ctrl_methods = {
    276            1.5  augustss 	ehci_device_ctrl_transfer,
    277            1.5  augustss 	ehci_device_ctrl_start,
    278            1.5  augustss 	ehci_device_ctrl_abort,
    279            1.5  augustss 	ehci_device_ctrl_close,
    280            1.5  augustss 	ehci_noop,
    281            1.5  augustss 	ehci_device_ctrl_done,
    282            1.5  augustss };
    283            1.5  augustss 
    284           1.33  augustss Static struct usbd_pipe_methods ehci_device_intr_methods = {
    285            1.5  augustss 	ehci_device_intr_transfer,
    286            1.5  augustss 	ehci_device_intr_start,
    287            1.5  augustss 	ehci_device_intr_abort,
    288            1.5  augustss 	ehci_device_intr_close,
    289            1.5  augustss 	ehci_device_clear_toggle,
    290            1.5  augustss 	ehci_device_intr_done,
    291            1.5  augustss };
    292            1.5  augustss 
    293           1.33  augustss Static struct usbd_pipe_methods ehci_device_bulk_methods = {
    294            1.5  augustss 	ehci_device_bulk_transfer,
    295            1.5  augustss 	ehci_device_bulk_start,
    296            1.5  augustss 	ehci_device_bulk_abort,
    297            1.5  augustss 	ehci_device_bulk_close,
    298            1.5  augustss 	ehci_device_clear_toggle,
    299            1.5  augustss 	ehci_device_bulk_done,
    300            1.5  augustss };
    301            1.5  augustss 
    302            1.5  augustss Static struct usbd_pipe_methods ehci_device_isoc_methods = {
    303            1.5  augustss 	ehci_device_isoc_transfer,
    304            1.5  augustss 	ehci_device_isoc_start,
    305            1.5  augustss 	ehci_device_isoc_abort,
    306            1.5  augustss 	ehci_device_isoc_close,
    307            1.5  augustss 	ehci_noop,
    308            1.5  augustss 	ehci_device_isoc_done,
    309            1.5  augustss };
    310            1.5  augustss 
    311           1.94  augustss static uint8_t revbits[EHCI_MAX_POLLRATE] = {
    312           1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    313           1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    314           1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    315           1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    316           1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    317           1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    318           1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    319           1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    320           1.94  augustss };
    321           1.94  augustss 
    322            1.1  augustss usbd_status
    323            1.1  augustss ehci_init(ehci_softc_t *sc)
    324            1.1  augustss {
    325          1.104  christos 	u_int32_t vers, sparams, cparams, hcr;
    326            1.3  augustss 	u_int i;
    327            1.3  augustss 	usbd_status err;
    328           1.11  augustss 	ehci_soft_qh_t *sqh;
    329           1.89  augustss 	u_int ncomp;
    330            1.3  augustss 
    331            1.3  augustss 	DPRINTF(("ehci_init: start\n"));
    332            1.6  augustss #ifdef EHCI_DEBUG
    333            1.6  augustss 	theehci = sc;
    334            1.6  augustss #endif
    335            1.3  augustss 
    336            1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    337            1.3  augustss 
    338          1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    339           1.41   thorpej 	aprint_normal("%s: EHCI version %x.%x\n", USBDEVNAME(sc->sc_bus.bdev),
    340          1.104  christos 	       vers >> 8, vers & 0xff);
    341            1.3  augustss 
    342            1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    343            1.3  augustss 	DPRINTF(("ehci_init: sparams=0x%x\n", sparams));
    344            1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    345           1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    346           1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    347           1.41   thorpej 		aprint_error("%s: wrong number of companions (%d != %d)\n",
    348            1.3  augustss 		       USBDEVNAME(sc->sc_bus.bdev),
    349           1.89  augustss 		       ncomp, sc->sc_ncomp);
    350           1.47  augustss #if NOHCI == 0 || NUHCI == 0
    351           1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    352           1.47  augustss 			     USBDEVNAME(sc->sc_bus.bdev));
    353           1.47  augustss #endif
    354           1.89  augustss 		if (ncomp < sc->sc_ncomp)
    355           1.89  augustss 			sc->sc_ncomp = ncomp;
    356            1.3  augustss 	}
    357            1.3  augustss 	if (sc->sc_ncomp > 0) {
    358           1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    359            1.3  augustss 		    USBDEVNAME(sc->sc_bus.bdev), sc->sc_ncomp!=1 ? "s" : "",
    360            1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    361            1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    362            1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    363           1.41   thorpej 			aprint_normal(" %s", USBDEVNAME(sc->sc_comps[i]->bdev));
    364           1.41   thorpej 		aprint_normal("\n");
    365            1.3  augustss 	}
    366            1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    367            1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    368            1.3  augustss 	DPRINTF(("ehci_init: cparams=0x%x\n", cparams));
    369          1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    370           1.36  augustss 
    371           1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    372           1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    373           1.36  augustss 		EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    374           1.36  augustss 	}
    375           1.33  augustss 
    376            1.3  augustss 	sc->sc_bus.usbrev = USBREV_2_0;
    377            1.3  augustss 
    378           1.90      fvdl 	usb_setup_reserve(sc, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    379           1.90      fvdl 	    USB_MEM_RESERVE);
    380           1.90      fvdl 
    381            1.3  augustss 	/* Reset the controller */
    382            1.3  augustss 	DPRINTF(("%s: resetting\n", USBDEVNAME(sc->sc_bus.bdev)));
    383            1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    384            1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    385            1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    386            1.3  augustss 	for (i = 0; i < 100; i++) {
    387           1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    388            1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    389            1.3  augustss 		if (!hcr)
    390            1.3  augustss 			break;
    391            1.3  augustss 	}
    392            1.3  augustss 	if (hcr) {
    393           1.41   thorpej 		aprint_error("%s: reset timeout\n",
    394           1.41   thorpej 		    USBDEVNAME(sc->sc_bus.bdev));
    395            1.3  augustss 		return (USBD_IOERROR);
    396            1.3  augustss 	}
    397            1.3  augustss 
    398           1.78  augustss 	/* XXX need proper intr scheduling */
    399           1.78  augustss 	sc->sc_rand = 96;
    400           1.78  augustss 
    401            1.3  augustss 	/* frame list size at default, read back what we got and use that */
    402            1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    403           1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    404           1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    405           1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    406            1.3  augustss 	case 3: return (USBD_IOERROR);
    407            1.3  augustss 	}
    408           1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    409           1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    410            1.3  augustss 	if (err)
    411            1.3  augustss 		return (err);
    412            1.3  augustss 	DPRINTF(("%s: flsize=%d\n", USBDEVNAME(sc->sc_bus.bdev),sc->sc_flsize));
    413           1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    414           1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    415            1.3  augustss 
    416            1.5  augustss 	/* Set up the bus struct. */
    417            1.5  augustss 	sc->sc_bus.methods = &ehci_bus_methods;
    418            1.5  augustss 	sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
    419            1.5  augustss 
    420          1.112  jmcneill 	sc->sc_powerhook = powerhook_establish(USBDEVNAME(sc->sc_bus.bdev),
    421          1.112  jmcneill 	    ehci_power, sc);
    422            1.5  augustss 	sc->sc_shutdownhook = shutdownhook_establish(ehci_shutdown, sc);
    423            1.5  augustss 
    424            1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    425            1.6  augustss 
    426           1.78  augustss 	/*
    427           1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    428           1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    429           1.78  augustss 	 */
    430           1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    431           1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    432           1.78  augustss 		if (sqh == NULL) {
    433           1.78  augustss 			err = USBD_NOMEM;
    434           1.78  augustss 			goto bad1;
    435           1.78  augustss 		}
    436           1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    437           1.78  augustss 	}
    438           1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    439           1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    440           1.78  augustss 		if (i == 0) {
    441           1.78  augustss 			/* The last (1ms) QH terminates. */
    442           1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    443           1.78  augustss 			sqh->next = NULL;
    444           1.78  augustss 		} else {
    445           1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    446           1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    447           1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    448           1.78  augustss 			    EHCI_LINK_QH);
    449           1.78  augustss 		}
    450           1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    451           1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    452           1.78  augustss 		sqh->next = NULL;
    453           1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    454           1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    455           1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    456           1.78  augustss 		sqh->sqtd = NULL;
    457  1.118.2.1.2.1     skrll 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    458  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    459           1.78  augustss 	}
    460           1.78  augustss 	/* Point the frame list at the last level (128ms). */
    461           1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    462           1.94  augustss 		int j;
    463           1.94  augustss 
    464           1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    465           1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    466           1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    467           1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    468           1.78  augustss 		    i)].sqh->physaddr);
    469           1.78  augustss 	}
    470  1.118.2.1.2.1     skrll 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    471  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE);
    472           1.78  augustss 
    473           1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    474           1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    475           1.11  augustss 	if (sqh == NULL) {
    476            1.9  augustss 		err = USBD_NOMEM;
    477            1.9  augustss 		goto bad1;
    478            1.9  augustss 	}
    479           1.11  augustss 	/* Fill the QH */
    480           1.11  augustss 	sqh->qh.qh_endp =
    481           1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    482           1.11  augustss 	sqh->qh.qh_link =
    483           1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    484           1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    485           1.11  augustss 	sqh->next = NULL;
    486           1.11  augustss 	/* Fill the overlay qTD */
    487           1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    488           1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    489           1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    490           1.11  augustss 	sqh->sqtd = NULL;
    491  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    492  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    493            1.9  augustss #ifdef EHCI_DEBUG
    494            1.9  augustss 	if (ehcidebug) {
    495           1.27     enami 		ehci_dump_sqh(sqh);
    496            1.9  augustss 	}
    497            1.9  augustss #endif
    498            1.9  augustss 
    499            1.9  augustss 	/* Point to async list */
    500           1.11  augustss 	sc->sc_async_head = sqh;
    501           1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    502            1.9  augustss 
    503            1.9  augustss 	usb_callout_init(sc->sc_tmo_pcd);
    504          1.108   xtraeme 	usb_callout_init(sc->sc_tmo_intrlist);
    505            1.9  augustss 
    506           1.10  augustss 	lockinit(&sc->sc_doorbell_lock, PZERO, "ehcidb", 0, 0);
    507           1.10  augustss 
    508            1.6  augustss 	/* Turn on controller */
    509            1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    510           1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    511            1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    512           1.10  augustss 		 EHCI_CMD_ASE |
    513           1.78  augustss 		 EHCI_CMD_PSE |
    514            1.6  augustss 		 EHCI_CMD_RS);
    515            1.6  augustss 
    516            1.6  augustss 	/* Take over port ownership */
    517            1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    518            1.6  augustss 
    519            1.8  augustss 	for (i = 0; i < 100; i++) {
    520           1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    521            1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    522            1.8  augustss 		if (!hcr)
    523            1.8  augustss 			break;
    524            1.8  augustss 	}
    525            1.8  augustss 	if (hcr) {
    526           1.41   thorpej 		aprint_error("%s: run timeout\n", USBDEVNAME(sc->sc_bus.bdev));
    527            1.8  augustss 		return (USBD_IOERROR);
    528            1.8  augustss 	}
    529            1.8  augustss 
    530          1.105  augustss 	/* Enable interrupts */
    531          1.105  augustss 	DPRINTFN(1,("ehci_init: enabling\n"));
    532          1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    533          1.105  augustss 
    534            1.5  augustss 	return (USBD_NORMAL_COMPLETION);
    535            1.9  augustss 
    536            1.9  augustss #if 0
    537           1.11  augustss  bad2:
    538           1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    539            1.9  augustss #endif
    540            1.9  augustss  bad1:
    541            1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    542            1.9  augustss 	return (err);
    543            1.1  augustss }
    544            1.1  augustss 
    545            1.1  augustss int
    546            1.1  augustss ehci_intr(void *v)
    547            1.1  augustss {
    548            1.6  augustss 	ehci_softc_t *sc = v;
    549            1.6  augustss 
    550           1.17  augustss 	if (sc == NULL || sc->sc_dying)
    551           1.15  augustss 		return (0);
    552           1.15  augustss 
    553            1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    554            1.6  augustss 	if (sc->sc_bus.use_polling) {
    555           1.78  augustss 		u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    556           1.78  augustss 
    557           1.78  augustss 		if (intrs)
    558           1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    559            1.6  augustss #ifdef DIAGNOSTIC
    560           1.65   mycroft 		DPRINTFN(16, ("ehci_intr: ignored interrupt while polling\n"));
    561            1.6  augustss #endif
    562            1.6  augustss 		return (0);
    563            1.6  augustss 	}
    564            1.6  augustss 
    565           1.33  augustss 	return (ehci_intr1(sc));
    566            1.6  augustss }
    567            1.6  augustss 
    568            1.6  augustss Static int
    569            1.6  augustss ehci_intr1(ehci_softc_t *sc)
    570            1.6  augustss {
    571            1.6  augustss 	u_int32_t intrs, eintrs;
    572            1.6  augustss 
    573            1.6  augustss 	DPRINTFN(20,("ehci_intr1: enter\n"));
    574            1.6  augustss 
    575            1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    576            1.6  augustss 	if (sc == NULL) {
    577            1.6  augustss #ifdef DIAGNOSTIC
    578           1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    579            1.6  augustss #endif
    580            1.6  augustss 		return (0);
    581            1.6  augustss 	}
    582            1.6  augustss 
    583            1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    584            1.6  augustss 	if (!intrs)
    585            1.6  augustss 		return (0);
    586            1.6  augustss 
    587            1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    588           1.72  augustss 	DPRINTFN(7, ("ehci_intr1: sc=%p intrs=0x%x(0x%x) eintrs=0x%x\n",
    589            1.6  augustss 		     sc, (u_int)intrs, EOREAD4(sc, EHCI_USBSTS),
    590            1.6  augustss 		     (u_int)eintrs));
    591            1.6  augustss 	if (!eintrs)
    592            1.6  augustss 		return (0);
    593            1.6  augustss 
    594           1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    595            1.6  augustss 	sc->sc_bus.intr_context++;
    596            1.6  augustss 	sc->sc_bus.no_intrs++;
    597           1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    598           1.10  augustss 		DPRINTF(("ehci_intr1: door bell\n"));
    599           1.11  augustss 		wakeup(&sc->sc_async_head);
    600           1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    601           1.10  augustss 	}
    602           1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    603           1.46  augustss 		DPRINTFN(5,("ehci_intr1: %s %s\n",
    604           1.46  augustss 			    eintrs & EHCI_STS_INT ? "INT" : "",
    605           1.46  augustss 			    eintrs & EHCI_STS_ERRINT ? "ERRINT" : ""));
    606           1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    607           1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    608            1.6  augustss 	}
    609            1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    610            1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    611            1.6  augustss 		       USBDEVNAME(sc->sc_bus.bdev));
    612            1.6  augustss 		/* XXX what else */
    613            1.6  augustss 	}
    614            1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    615            1.6  augustss 		ehci_pcd(sc, sc->sc_intrxfer);
    616           1.33  augustss 		/*
    617            1.6  augustss 		 * Disable PCD interrupt for now, because it will be
    618            1.6  augustss 		 * on until the port has been reset.
    619            1.6  augustss 		 */
    620            1.6  augustss 		ehci_pcd_able(sc, 0);
    621            1.6  augustss 		/* Do not allow RHSC interrupts > 1 per second */
    622            1.6  augustss                 usb_callout(sc->sc_tmo_pcd, hz, ehci_pcd_enable, sc);
    623            1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    624            1.6  augustss 	}
    625            1.6  augustss 
    626            1.6  augustss 	sc->sc_bus.intr_context--;
    627            1.6  augustss 
    628            1.6  augustss 	if (eintrs != 0) {
    629            1.6  augustss 		/* Block unprocessed interrupts. */
    630            1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    631            1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    632            1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    633            1.6  augustss 		       USBDEVNAME(sc->sc_bus.bdev), eintrs);
    634            1.6  augustss 	}
    635            1.6  augustss 
    636            1.6  augustss 	return (1);
    637            1.6  augustss }
    638            1.6  augustss 
    639            1.6  augustss void
    640            1.6  augustss ehci_pcd_able(ehci_softc_t *sc, int on)
    641            1.6  augustss {
    642            1.6  augustss 	DPRINTFN(4, ("ehci_pcd_able: on=%d\n", on));
    643            1.6  augustss 	if (on)
    644            1.6  augustss 		sc->sc_eintrs |= EHCI_STS_PCD;
    645            1.6  augustss 	else
    646            1.6  augustss 		sc->sc_eintrs &= ~EHCI_STS_PCD;
    647            1.6  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    648            1.6  augustss }
    649            1.6  augustss 
    650            1.6  augustss void
    651            1.6  augustss ehci_pcd_enable(void *v_sc)
    652            1.6  augustss {
    653            1.6  augustss 	ehci_softc_t *sc = v_sc;
    654            1.6  augustss 
    655            1.6  augustss 	ehci_pcd_able(sc, 1);
    656            1.6  augustss }
    657            1.6  augustss 
    658            1.6  augustss void
    659            1.6  augustss ehci_pcd(ehci_softc_t *sc, usbd_xfer_handle xfer)
    660            1.6  augustss {
    661            1.6  augustss 	usbd_pipe_handle pipe;
    662            1.6  augustss 	u_char *p;
    663            1.6  augustss 	int i, m;
    664            1.6  augustss 
    665            1.6  augustss 	if (xfer == NULL) {
    666            1.6  augustss 		/* Just ignore the change. */
    667            1.6  augustss 		return;
    668            1.6  augustss 	}
    669            1.6  augustss 
    670            1.6  augustss 	pipe = xfer->pipe;
    671            1.6  augustss 
    672           1.30  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
    673            1.6  augustss 	m = min(sc->sc_noport, xfer->length * 8 - 1);
    674            1.6  augustss 	memset(p, 0, xfer->length);
    675            1.6  augustss 	for (i = 1; i <= m; i++) {
    676            1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    677            1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    678            1.6  augustss 			p[i/8] |= 1 << (i%8);
    679            1.6  augustss 	}
    680            1.6  augustss 	DPRINTF(("ehci_pcd: change=0x%02x\n", *p));
    681            1.6  augustss 	xfer->actlen = xfer->length;
    682            1.6  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
    683            1.6  augustss 
    684            1.6  augustss 	usb_transfer_complete(xfer);
    685            1.1  augustss }
    686            1.1  augustss 
    687            1.5  augustss void
    688            1.5  augustss ehci_softintr(void *v)
    689            1.5  augustss {
    690           1.18  augustss 	ehci_softc_t *sc = v;
    691           1.53       chs 	struct ehci_xfer *ex, *nextex;
    692           1.18  augustss 
    693           1.18  augustss 	DPRINTFN(10,("%s: ehci_softintr (%d)\n", USBDEVNAME(sc->sc_bus.bdev),
    694           1.18  augustss 		     sc->sc_bus.intr_context));
    695           1.18  augustss 
    696           1.18  augustss 	sc->sc_bus.intr_context++;
    697           1.18  augustss 
    698           1.18  augustss 	/*
    699           1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    700           1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    701           1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    702           1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    703           1.18  augustss 	 */
    704           1.53       chs 	for (ex = LIST_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
    705           1.53       chs 		nextex = LIST_NEXT(ex, inext);
    706           1.18  augustss 		ehci_check_intr(sc, ex);
    707           1.53       chs 	}
    708           1.18  augustss 
    709          1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    710          1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    711          1.108   xtraeme 	    !LIST_EMPTY(&sc->sc_intrhead))
    712          1.108   xtraeme 		usb_callout(sc->sc_tmo_intrlist, hz,
    713          1.108   xtraeme 		    ehci_intrlist_timeout, sc);
    714          1.108   xtraeme 
    715           1.77  augustss #ifdef USB_USE_SOFTINTR
    716           1.29  augustss 	if (sc->sc_softwake) {
    717           1.29  augustss 		sc->sc_softwake = 0;
    718           1.29  augustss 		wakeup(&sc->sc_softwake);
    719           1.29  augustss 	}
    720           1.77  augustss #endif /* USB_USE_SOFTINTR */
    721           1.29  augustss 
    722           1.18  augustss 	sc->sc_bus.intr_context--;
    723           1.18  augustss }
    724           1.18  augustss 
    725           1.18  augustss /* Check for an interrupt. */
    726           1.18  augustss void
    727          1.115  christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    728           1.18  augustss {
    729           1.18  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    730           1.18  augustss 	u_int32_t status;
    731           1.18  augustss 
    732           1.22  augustss 	DPRINTFN(/*15*/2, ("ehci_check_intr: ex=%p\n", ex));
    733           1.18  augustss 
    734           1.18  augustss 	if (ex->sqtdstart == NULL) {
    735           1.18  augustss 		printf("ehci_check_intr: sqtdstart=NULL\n");
    736           1.18  augustss 		return;
    737           1.18  augustss 	}
    738           1.18  augustss 	lsqtd = ex->sqtdend;
    739           1.18  augustss #ifdef DIAGNOSTIC
    740           1.18  augustss 	if (lsqtd == NULL) {
    741           1.84  augustss 		printf("ehci_check_intr: lsqtd==0\n");
    742           1.18  augustss 		return;
    743           1.18  augustss 	}
    744           1.18  augustss #endif
    745           1.33  augustss 	/*
    746           1.18  augustss 	 * If the last TD is still active we need to check whether there
    747           1.18  augustss 	 * is a an error somewhere in the middle, or whether there was a
    748           1.18  augustss 	 * short packet (SPD and not ACTIVE).
    749           1.18  augustss 	 */
    750  1.118.2.1.2.1     skrll 	usb_syncmem(&lsqtd->dma,
    751  1.118.2.1.2.1     skrll 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    752  1.118.2.1.2.1     skrll 	    sizeof(lsqtd->qtd.qtd_status),
    753  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    754           1.18  augustss 	if (le32toh(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) {
    755           1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex));
    756           1.18  augustss 		for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
    757  1.118.2.1.2.1     skrll 			usb_syncmem(&sqtd->dma,
    758  1.118.2.1.2.1     skrll 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    759  1.118.2.1.2.1     skrll 			    sizeof(sqtd->qtd.qtd_status),
    760  1.118.2.1.2.1     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    761           1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    762  1.118.2.1.2.1     skrll 			usb_syncmem(&sqtd->dma,
    763  1.118.2.1.2.1     skrll 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    764  1.118.2.1.2.1     skrll 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    765           1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    766           1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    767           1.18  augustss 				break;
    768           1.18  augustss 			/* Any kind of error makes the xfer done. */
    769           1.18  augustss 			if (status & EHCI_QTD_HALTED)
    770           1.18  augustss 				goto done;
    771           1.18  augustss 			/* We want short packets, and it is short: it's done */
    772           1.58   mycroft 			if (EHCI_QTD_GET_BYTES(status) != 0)
    773           1.18  augustss 				goto done;
    774           1.18  augustss 		}
    775           1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n",
    776           1.18  augustss 			      ex, ex->sqtdstart));
    777  1.118.2.1.2.1     skrll 		usb_syncmem(&lsqtd->dma,
    778  1.118.2.1.2.1     skrll 		    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    779  1.118.2.1.2.1     skrll 		    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    780           1.18  augustss 		return;
    781           1.18  augustss 	}
    782           1.18  augustss  done:
    783           1.18  augustss 	DPRINTFN(12, ("ehci_check_intr: ex=%p done\n", ex));
    784           1.18  augustss 	usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
    785           1.18  augustss 	ehci_idone(ex);
    786           1.18  augustss }
    787           1.18  augustss 
    788           1.18  augustss void
    789           1.18  augustss ehci_idone(struct ehci_xfer *ex)
    790           1.18  augustss {
    791           1.18  augustss 	usbd_xfer_handle xfer = &ex->xfer;
    792           1.18  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
    793           1.82  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    794           1.82  augustss 	u_int32_t status = 0, nstatus = 0;
    795           1.18  augustss 	int actlen;
    796           1.18  augustss 
    797           1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p\n", ex));
    798           1.18  augustss #ifdef DIAGNOSTIC
    799           1.18  augustss 	{
    800           1.18  augustss 		int s = splhigh();
    801           1.18  augustss 		if (ex->isdone) {
    802           1.18  augustss 			splx(s);
    803           1.18  augustss #ifdef EHCI_DEBUG
    804           1.18  augustss 			printf("ehci_idone: ex is done!\n   ");
    805           1.18  augustss 			ehci_dump_exfer(ex);
    806           1.18  augustss #else
    807           1.18  augustss 			printf("ehci_idone: ex=%p is done!\n", ex);
    808           1.18  augustss #endif
    809           1.18  augustss 			return;
    810           1.18  augustss 		}
    811           1.18  augustss 		ex->isdone = 1;
    812           1.18  augustss 		splx(s);
    813           1.18  augustss 	}
    814           1.18  augustss #endif
    815           1.18  augustss 
    816           1.18  augustss 	if (xfer->status == USBD_CANCELLED ||
    817           1.18  augustss 	    xfer->status == USBD_TIMEOUT) {
    818           1.18  augustss 		DPRINTF(("ehci_idone: aborted xfer=%p\n", xfer));
    819           1.18  augustss 		return;
    820           1.18  augustss 	}
    821           1.18  augustss 
    822           1.18  augustss #ifdef EHCI_DEBUG
    823           1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: xfer=%p, pipe=%p ready\n", xfer, epipe));
    824           1.18  augustss 	if (ehcidebug > 10)
    825           1.18  augustss 		ehci_dump_sqtds(ex->sqtdstart);
    826           1.18  augustss #endif
    827           1.18  augustss 
    828           1.18  augustss 	/* The transfer is done, compute actual length and status. */
    829           1.82  augustss 	lsqtd = ex->sqtdend;
    830           1.18  augustss 	actlen = 0;
    831           1.82  augustss 	for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd; sqtd=sqtd->nextqtd) {
    832  1.118.2.1.2.1     skrll 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
    833  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    834           1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
    835           1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
    836           1.18  augustss 			break;
    837           1.18  augustss 
    838           1.18  augustss 		status = nstatus;
    839           1.18  augustss 		if (EHCI_QTD_GET_PID(status) !=	EHCI_QTD_PID_SETUP)
    840           1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
    841           1.18  augustss 	}
    842           1.22  augustss 
    843           1.91     perry 	/*
    844           1.86  augustss 	 * If there are left over TDs we need to update the toggle.
    845           1.86  augustss 	 * The default pipe doesn't need it since control transfers
    846           1.86  augustss 	 * start the toggle at 0 every time.
    847          1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
    848          1.117  drochner 	 * packets within the qTD.
    849           1.86  augustss 	 */
    850          1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
    851           1.82  augustss 	    xfer->pipe->device->default_pipe != xfer->pipe) {
    852          1.117  drochner 		DPRINTFN(2, ("ehci_idone: need toggle update "
    853          1.117  drochner 			     "status=%08x nstatus=%08x\n", status, nstatus));
    854           1.58   mycroft #if 0
    855           1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
    856           1.58   mycroft 		ehci_dump_sqtds(ex->sqtdstart);
    857           1.58   mycroft #endif
    858           1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
    859           1.22  augustss 	}
    860           1.18  augustss 
    861           1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, status=0x%x\n",
    862           1.22  augustss 			   xfer->length, actlen, status));
    863           1.18  augustss 	xfer->actlen = actlen;
    864           1.98  augustss 	if (status & EHCI_QTD_HALTED) {
    865           1.18  augustss #ifdef EHCI_DEBUG
    866           1.18  augustss 		char sbuf[128];
    867           1.18  augustss 
    868           1.18  augustss 		bitmask_snprintf((u_int32_t)status,
    869           1.63   mycroft 				 "\20\7HALTED\6BUFERR\5BABBLE\4XACTERR"
    870           1.98  augustss 				 "\3MISSED\1PINGSTATE", sbuf, sizeof(sbuf));
    871           1.18  augustss 
    872           1.98  augustss 		DPRINTFN(2, ("ehci_idone: error, addr=%d, endpt=0x%02x, "
    873           1.18  augustss 			  "status 0x%s\n",
    874           1.18  augustss 			  xfer->pipe->device->address,
    875           1.18  augustss 			  xfer->pipe->endpoint->edesc->bEndpointAddress,
    876           1.18  augustss 			  sbuf));
    877           1.23  augustss 		if (ehcidebug > 2) {
    878           1.23  augustss 			ehci_dump_sqh(epipe->sqh);
    879           1.23  augustss 			ehci_dump_sqtds(ex->sqtdstart);
    880           1.23  augustss 		}
    881           1.18  augustss #endif
    882           1.98  augustss 		/* low&full speed has an extra error flag */
    883           1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
    884           1.98  augustss 		    EHCI_QH_SPEED_HIGH)
    885           1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
    886           1.98  augustss 		else
    887           1.98  augustss 			status &= EHCI_QTD_STATERRS;
    888           1.98  augustss 		if (status == 0) /* no other errors means a stall */
    889           1.18  augustss 			xfer->status = USBD_STALLED;
    890           1.18  augustss 		else
    891           1.18  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
    892           1.98  augustss 		/* XXX need to reset TT on missed microframe */
    893           1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
    894           1.98  augustss 			ehci_softc_t *sc = (ehci_softc_t *)
    895           1.98  augustss 			    xfer->pipe->device->bus;
    896           1.98  augustss 
    897           1.98  augustss 			printf("%s: missed microframe, TT reset not "
    898           1.98  augustss 			    "implemented, hub might be inoperational\n",
    899           1.98  augustss 			    USBDEVNAME(sc->sc_bus.bdev));
    900           1.98  augustss 		}
    901           1.18  augustss 	} else {
    902           1.18  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
    903           1.18  augustss 	}
    904           1.18  augustss 
    905           1.18  augustss 	usb_transfer_complete(xfer);
    906           1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex));
    907            1.5  augustss }
    908            1.5  augustss 
    909           1.15  augustss /*
    910           1.15  augustss  * Wait here until controller claims to have an interrupt.
    911           1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
    912           1.15  augustss  * too long.
    913           1.15  augustss  */
    914           1.15  augustss void
    915           1.15  augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
    916           1.15  augustss {
    917           1.97  augustss 	int timo;
    918           1.15  augustss 	u_int32_t intrs;
    919           1.15  augustss 
    920           1.15  augustss 	xfer->status = USBD_IN_PROGRESS;
    921           1.97  augustss 	for (timo = xfer->timeout; timo >= 0; timo--) {
    922           1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    923           1.17  augustss 		if (sc->sc_dying)
    924           1.17  augustss 			break;
    925           1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
    926           1.15  augustss 			sc->sc_eintrs;
    927           1.15  augustss 		DPRINTFN(15,("ehci_waitintr: 0x%04x\n", intrs));
    928           1.70      yamt #ifdef EHCI_DEBUG
    929           1.15  augustss 		if (ehcidebug > 15)
    930           1.18  augustss 			ehci_dump_regs(sc);
    931           1.15  augustss #endif
    932           1.15  augustss 		if (intrs) {
    933           1.15  augustss 			ehci_intr1(sc);
    934           1.15  augustss 			if (xfer->status != USBD_IN_PROGRESS)
    935           1.15  augustss 				return;
    936           1.15  augustss 		}
    937           1.15  augustss 	}
    938           1.15  augustss 
    939           1.15  augustss 	/* Timeout */
    940           1.15  augustss 	DPRINTF(("ehci_waitintr: timeout\n"));
    941           1.15  augustss 	xfer->status = USBD_TIMEOUT;
    942           1.15  augustss 	usb_transfer_complete(xfer);
    943           1.15  augustss 	/* XXX should free TD */
    944           1.15  augustss }
    945           1.15  augustss 
    946            1.5  augustss void
    947            1.5  augustss ehci_poll(struct usbd_bus *bus)
    948            1.5  augustss {
    949            1.5  augustss 	ehci_softc_t *sc = (ehci_softc_t *)bus;
    950            1.5  augustss #ifdef EHCI_DEBUG
    951            1.5  augustss 	static int last;
    952            1.5  augustss 	int new;
    953            1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    954            1.5  augustss 	if (new != last) {
    955            1.5  augustss 		DPRINTFN(10,("ehci_poll: intrs=0x%04x\n", new));
    956            1.5  augustss 		last = new;
    957            1.5  augustss 	}
    958            1.5  augustss #endif
    959            1.5  augustss 
    960            1.6  augustss 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs)
    961            1.5  augustss 		ehci_intr1(sc);
    962            1.5  augustss }
    963            1.5  augustss 
    964            1.1  augustss int
    965            1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
    966            1.1  augustss {
    967            1.1  augustss 	int rv = 0;
    968            1.1  augustss 
    969            1.1  augustss 	if (sc->sc_child != NULL)
    970            1.1  augustss 		rv = config_detach(sc->sc_child, flags);
    971           1.33  augustss 
    972            1.1  augustss 	if (rv != 0)
    973            1.1  augustss 		return (rv);
    974            1.1  augustss 
    975          1.108   xtraeme 	usb_uncallout(sc->sc_tmo_intrlist, ehci_intrlist_timeout, sc);
    976            1.6  augustss 	usb_uncallout(sc->sc_tmo_pcd, ehci_pcd_enable, sc);
    977            1.6  augustss 
    978            1.1  augustss 	if (sc->sc_powerhook != NULL)
    979            1.1  augustss 		powerhook_disestablish(sc->sc_powerhook);
    980            1.1  augustss 	if (sc->sc_shutdownhook != NULL)
    981            1.1  augustss 		shutdownhook_disestablish(sc->sc_shutdownhook);
    982            1.1  augustss 
    983           1.17  augustss 	usb_delay_ms(&sc->sc_bus, 300); /* XXX let stray task complete */
    984           1.15  augustss 
    985            1.1  augustss 	/* XXX free other data structures XXX */
    986            1.1  augustss 
    987            1.1  augustss 	return (rv);
    988            1.1  augustss }
    989            1.1  augustss 
    990            1.1  augustss 
    991            1.1  augustss int
    992            1.1  augustss ehci_activate(device_ptr_t self, enum devact act)
    993            1.1  augustss {
    994            1.1  augustss 	struct ehci_softc *sc = (struct ehci_softc *)self;
    995            1.1  augustss 	int rv = 0;
    996            1.1  augustss 
    997            1.1  augustss 	switch (act) {
    998            1.1  augustss 	case DVACT_ACTIVATE:
    999            1.1  augustss 		return (EOPNOTSUPP);
   1000            1.1  augustss 
   1001            1.1  augustss 	case DVACT_DEACTIVATE:
   1002            1.1  augustss 		if (sc->sc_child != NULL)
   1003            1.1  augustss 			rv = config_deactivate(sc->sc_child);
   1004            1.5  augustss 		sc->sc_dying = 1;
   1005            1.1  augustss 		break;
   1006            1.1  augustss 	}
   1007            1.1  augustss 	return (rv);
   1008            1.1  augustss }
   1009            1.1  augustss 
   1010            1.5  augustss /*
   1011            1.5  augustss  * Handle suspend/resume.
   1012            1.5  augustss  *
   1013            1.5  augustss  * We need to switch to polling mode here, because this routine is
   1014           1.73  augustss  * called from an interrupt context.  This is all right since we
   1015            1.5  augustss  * are almost suspended anyway.
   1016            1.5  augustss  */
   1017            1.5  augustss void
   1018            1.5  augustss ehci_power(int why, void *v)
   1019            1.5  augustss {
   1020            1.5  augustss 	ehci_softc_t *sc = v;
   1021           1.74  augustss 	u_int32_t cmd, hcr;
   1022           1.74  augustss 	int s, i;
   1023            1.5  augustss 
   1024            1.5  augustss #ifdef EHCI_DEBUG
   1025            1.5  augustss 	DPRINTF(("ehci_power: sc=%p, why=%d\n", sc, why));
   1026           1.74  augustss 	if (ehcidebug > 0)
   1027           1.74  augustss 		ehci_dump_regs(sc);
   1028            1.5  augustss #endif
   1029            1.5  augustss 
   1030            1.5  augustss 	s = splhardusb();
   1031            1.5  augustss 	switch (why) {
   1032            1.5  augustss 	case PWR_SUSPEND:
   1033            1.5  augustss 	case PWR_STANDBY:
   1034            1.5  augustss 		sc->sc_bus.use_polling++;
   1035           1.74  augustss 
   1036           1.74  augustss 		sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1037           1.74  augustss 
   1038           1.74  augustss 		cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1039           1.74  augustss 		EOWRITE4(sc, EHCI_USBCMD, cmd);
   1040           1.74  augustss 
   1041           1.74  augustss 		for (i = 0; i < 100; i++) {
   1042           1.74  augustss 			hcr = EOREAD4(sc, EHCI_USBSTS) &
   1043           1.74  augustss 			    (EHCI_STS_ASS | EHCI_STS_PSS);
   1044           1.74  augustss 			if (hcr == 0)
   1045           1.74  augustss 				break;
   1046           1.74  augustss 
   1047           1.74  augustss 			usb_delay_ms(&sc->sc_bus, 1);
   1048           1.74  augustss 		}
   1049           1.74  augustss 		if (hcr != 0) {
   1050           1.74  augustss 			printf("%s: reset timeout\n",
   1051           1.74  augustss 			    USBDEVNAME(sc->sc_bus.bdev));
   1052           1.74  augustss 		}
   1053           1.74  augustss 
   1054           1.74  augustss 		cmd &= ~EHCI_CMD_RS;
   1055           1.74  augustss 		EOWRITE4(sc, EHCI_USBCMD, cmd);
   1056           1.74  augustss 
   1057           1.74  augustss 		for (i = 0; i < 100; i++) {
   1058           1.74  augustss 			hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1059           1.74  augustss 			if (hcr == EHCI_STS_HCH)
   1060           1.74  augustss 				break;
   1061           1.74  augustss 
   1062           1.74  augustss 			usb_delay_ms(&sc->sc_bus, 1);
   1063           1.74  augustss 		}
   1064           1.74  augustss 		if (hcr != EHCI_STS_HCH) {
   1065           1.74  augustss 			printf("%s: config timeout\n",
   1066           1.74  augustss 			    USBDEVNAME(sc->sc_bus.bdev));
   1067            1.5  augustss 		}
   1068           1.74  augustss 
   1069            1.5  augustss 		sc->sc_bus.use_polling--;
   1070            1.5  augustss 		break;
   1071           1.74  augustss 
   1072            1.5  augustss 	case PWR_RESUME:
   1073            1.5  augustss 		sc->sc_bus.use_polling++;
   1074           1.74  augustss 
   1075           1.74  augustss 		/* restore things in case the bios sucks */
   1076           1.74  augustss 		EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1077           1.74  augustss 		EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1078           1.74  augustss 		EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1079           1.74  augustss 		    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1080           1.74  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1081           1.74  augustss 
   1082           1.74  augustss 		EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1083           1.74  augustss 
   1084           1.74  augustss 		for (i = 0; i < 100; i++) {
   1085           1.74  augustss 			hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1086           1.74  augustss 			if (hcr != EHCI_STS_HCH)
   1087           1.74  augustss 				break;
   1088           1.74  augustss 
   1089           1.74  augustss 			usb_delay_ms(&sc->sc_bus, 1);
   1090           1.74  augustss 		}
   1091           1.74  augustss 		if (hcr == EHCI_STS_HCH) {
   1092           1.74  augustss 			printf("%s: config timeout\n",
   1093           1.74  augustss 			    USBDEVNAME(sc->sc_bus.bdev));
   1094           1.74  augustss 		}
   1095           1.74  augustss 
   1096           1.74  augustss 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1097           1.74  augustss 
   1098            1.5  augustss 		sc->sc_bus.use_polling--;
   1099            1.5  augustss 		break;
   1100            1.5  augustss 	case PWR_SOFTSUSPEND:
   1101            1.5  augustss 	case PWR_SOFTSTANDBY:
   1102            1.5  augustss 	case PWR_SOFTRESUME:
   1103            1.5  augustss 		break;
   1104            1.5  augustss 	}
   1105            1.5  augustss 	splx(s);
   1106           1.74  augustss 
   1107           1.74  augustss #ifdef EHCI_DEBUG
   1108           1.74  augustss 	DPRINTF(("ehci_power: sc=%p\n", sc));
   1109           1.74  augustss 	if (ehcidebug > 0)
   1110           1.74  augustss 		ehci_dump_regs(sc);
   1111           1.74  augustss #endif
   1112            1.5  augustss }
   1113            1.5  augustss 
   1114            1.5  augustss /*
   1115            1.5  augustss  * Shut down the controller when the system is going down.
   1116            1.5  augustss  */
   1117            1.5  augustss void
   1118            1.5  augustss ehci_shutdown(void *v)
   1119            1.5  augustss {
   1120            1.8  augustss 	ehci_softc_t *sc = v;
   1121            1.5  augustss 
   1122            1.5  augustss 	DPRINTF(("ehci_shutdown: stopping the HC\n"));
   1123            1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1124            1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1125            1.5  augustss }
   1126            1.5  augustss 
   1127            1.5  augustss usbd_status
   1128            1.5  augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
   1129            1.5  augustss {
   1130            1.5  augustss 	struct ehci_softc *sc = (struct ehci_softc *)bus;
   1131           1.25  augustss 	usbd_status err;
   1132            1.5  augustss 
   1133           1.25  augustss 	err = usb_allocmem(&sc->sc_bus, size, 0, dma);
   1134           1.90      fvdl 	if (err == USBD_NOMEM)
   1135           1.90      fvdl 		err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
   1136           1.25  augustss #ifdef EHCI_DEBUG
   1137           1.25  augustss 	if (err)
   1138           1.25  augustss 		printf("ehci_allocm: usb_allocmem()=%d\n", err);
   1139           1.25  augustss #endif
   1140           1.25  augustss 	return (err);
   1141            1.5  augustss }
   1142            1.5  augustss 
   1143            1.5  augustss void
   1144            1.5  augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
   1145            1.5  augustss {
   1146            1.5  augustss 	struct ehci_softc *sc = (struct ehci_softc *)bus;
   1147            1.5  augustss 
   1148           1.90      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
   1149           1.90      fvdl 		usb_reserve_freem(&((struct ehci_softc *)bus)->sc_dma_reserve,
   1150           1.90      fvdl 		    dma);
   1151           1.90      fvdl 		return;
   1152           1.90      fvdl 	}
   1153            1.5  augustss 	usb_freemem(&sc->sc_bus, dma);
   1154            1.5  augustss }
   1155            1.5  augustss 
   1156            1.5  augustss usbd_xfer_handle
   1157            1.5  augustss ehci_allocx(struct usbd_bus *bus)
   1158            1.5  augustss {
   1159            1.5  augustss 	struct ehci_softc *sc = (struct ehci_softc *)bus;
   1160            1.5  augustss 	usbd_xfer_handle xfer;
   1161            1.5  augustss 
   1162            1.5  augustss 	xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
   1163           1.28  augustss 	if (xfer != NULL) {
   1164           1.32     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1165           1.28  augustss #ifdef DIAGNOSTIC
   1166           1.28  augustss 		if (xfer->busy_free != XFER_FREE) {
   1167           1.72  augustss 			printf("ehci_allocx: xfer=%p not free, 0x%08x\n", xfer,
   1168           1.28  augustss 			       xfer->busy_free);
   1169           1.28  augustss 		}
   1170           1.28  augustss #endif
   1171           1.28  augustss 	} else {
   1172           1.15  augustss 		xfer = malloc(sizeof(struct ehci_xfer), M_USB, M_NOWAIT);
   1173           1.28  augustss 	}
   1174           1.18  augustss 	if (xfer != NULL) {
   1175           1.71  augustss 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1176           1.18  augustss #ifdef DIAGNOSTIC
   1177           1.18  augustss 		EXFER(xfer)->isdone = 1;
   1178           1.18  augustss 		xfer->busy_free = XFER_BUSY;
   1179           1.18  augustss #endif
   1180           1.18  augustss 	}
   1181            1.5  augustss 	return (xfer);
   1182            1.5  augustss }
   1183            1.5  augustss 
   1184            1.5  augustss void
   1185            1.5  augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1186            1.5  augustss {
   1187            1.5  augustss 	struct ehci_softc *sc = (struct ehci_softc *)bus;
   1188            1.5  augustss 
   1189           1.18  augustss #ifdef DIAGNOSTIC
   1190           1.18  augustss 	if (xfer->busy_free != XFER_BUSY) {
   1191           1.18  augustss 		printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
   1192           1.18  augustss 		       xfer->busy_free);
   1193           1.18  augustss 	}
   1194           1.18  augustss 	xfer->busy_free = XFER_FREE;
   1195           1.18  augustss 	if (!EXFER(xfer)->isdone) {
   1196           1.18  augustss 		printf("ehci_freex: !isdone\n");
   1197           1.18  augustss 	}
   1198           1.18  augustss #endif
   1199            1.5  augustss 	SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
   1200            1.5  augustss }
   1201            1.5  augustss 
   1202            1.5  augustss Static void
   1203            1.5  augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
   1204            1.5  augustss {
   1205           1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1206           1.15  augustss 
   1207           1.23  augustss 	DPRINTF(("ehci_device_clear_toggle: epipe=%p status=0x%x\n",
   1208           1.23  augustss 		 epipe, epipe->sqh->qh.qh_qtd.qtd_status));
   1209           1.22  augustss #ifdef USB_DEBUG
   1210           1.22  augustss 	if (ehcidebug)
   1211           1.22  augustss 		usbd_dump_pipe(pipe);
   1212            1.5  augustss #endif
   1213           1.55   mycroft 	epipe->nexttoggle = 0;
   1214            1.5  augustss }
   1215            1.5  augustss 
   1216            1.5  augustss Static void
   1217          1.115  christos ehci_noop(usbd_pipe_handle pipe)
   1218            1.5  augustss {
   1219            1.5  augustss }
   1220            1.5  augustss 
   1221            1.5  augustss #ifdef EHCI_DEBUG
   1222            1.5  augustss void
   1223           1.18  augustss ehci_dump_regs(ehci_softc_t *sc)
   1224            1.5  augustss {
   1225            1.6  augustss 	int i;
   1226            1.6  augustss 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1227            1.6  augustss 	       EOREAD4(sc, EHCI_USBCMD),
   1228            1.6  augustss 	       EOREAD4(sc, EHCI_USBSTS),
   1229            1.6  augustss 	       EOREAD4(sc, EHCI_USBINTR));
   1230           1.29  augustss 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1231           1.15  augustss 	       EOREAD4(sc, EHCI_FRINDEX),
   1232           1.15  augustss 	       EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1233           1.15  augustss 	       EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1234           1.15  augustss 	       EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1235            1.6  augustss 	for (i = 1; i <= sc->sc_noport; i++)
   1236           1.33  augustss 		printf("port %d status=0x%08x\n", i,
   1237            1.6  augustss 		       EOREAD4(sc, EHCI_PORTSC(i)));
   1238           1.39    martin }
   1239           1.39    martin 
   1240           1.40    martin /*
   1241           1.40    martin  * Unused function - this is meant to be called from a kernel
   1242           1.40    martin  * debugger.
   1243           1.40    martin  */
   1244           1.39    martin void
   1245           1.39    martin ehci_dump()
   1246           1.39    martin {
   1247           1.39    martin 	ehci_dump_regs(theehci);
   1248            1.6  augustss }
   1249            1.6  augustss 
   1250            1.6  augustss void
   1251           1.15  augustss ehci_dump_link(ehci_link_t link, int type)
   1252            1.9  augustss {
   1253           1.15  augustss 	link = le32toh(link);
   1254           1.15  augustss 	printf("0x%08x", link);
   1255            1.9  augustss 	if (link & EHCI_LINK_TERMINATE)
   1256           1.15  augustss 		printf("<T>");
   1257           1.15  augustss 	else {
   1258           1.15  augustss 		printf("<");
   1259           1.15  augustss 		if (type) {
   1260           1.15  augustss 			switch (EHCI_LINK_TYPE(link)) {
   1261           1.15  augustss 			case EHCI_LINK_ITD: printf("ITD"); break;
   1262           1.15  augustss 			case EHCI_LINK_QH: printf("QH"); break;
   1263           1.15  augustss 			case EHCI_LINK_SITD: printf("SITD"); break;
   1264           1.15  augustss 			case EHCI_LINK_FSTN: printf("FSTN"); break;
   1265           1.16  augustss 			}
   1266           1.15  augustss 		}
   1267            1.9  augustss 		printf(">");
   1268           1.15  augustss 	}
   1269           1.15  augustss }
   1270           1.15  augustss 
   1271           1.15  augustss void
   1272           1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1273           1.15  augustss {
   1274           1.29  augustss 	int i;
   1275           1.29  augustss 	u_int32_t stop;
   1276           1.29  augustss 
   1277           1.29  augustss 	stop = 0;
   1278           1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1279           1.15  augustss 		ehci_dump_sqtd(sqtd);
   1280  1.118.2.1.2.1     skrll 		usb_syncmem(&sqtd->dma,
   1281  1.118.2.1.2.1     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1282  1.118.2.1.2.1     skrll 		    sizeof(sqtd->qtd),
   1283  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1284           1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1285  1.118.2.1.2.1     skrll 		usb_syncmem(&sqtd->dma,
   1286  1.118.2.1.2.1     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1287  1.118.2.1.2.1     skrll 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1288           1.29  augustss 	}
   1289           1.29  augustss 	if (sqtd)
   1290           1.29  augustss 		printf("dump aborted, too many TDs\n");
   1291            1.9  augustss }
   1292            1.9  augustss 
   1293            1.9  augustss void
   1294            1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1295            1.9  augustss {
   1296  1.118.2.1.2.1     skrll 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1297  1.118.2.1.2.1     skrll 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1298            1.9  augustss 	printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr);
   1299            1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1300  1.118.2.1.2.1     skrll 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1301  1.118.2.1.2.1     skrll 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1302            1.9  augustss }
   1303            1.9  augustss 
   1304            1.9  augustss void
   1305            1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1306            1.9  augustss {
   1307            1.9  augustss 	u_int32_t s;
   1308           1.15  augustss 	char sbuf[128];
   1309            1.9  augustss 
   1310           1.15  augustss 	printf("  next="); ehci_dump_link(qtd->qtd_next, 0);
   1311           1.15  augustss 	printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0);
   1312            1.9  augustss 	printf("\n");
   1313           1.15  augustss 	s = le32toh(qtd->qtd_status);
   1314           1.15  augustss 	bitmask_snprintf(EHCI_QTD_GET_STATUS(s),
   1315           1.15  augustss 			 "\20\10ACTIVE\7HALTED\6BUFERR\5BABBLE\4XACTERR"
   1316           1.15  augustss 			 "\3MISSED\2SPLIT\1PING", sbuf, sizeof(sbuf));
   1317            1.9  augustss 	printf("  status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n",
   1318            1.9  augustss 	       s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s),
   1319            1.9  augustss 	       EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s));
   1320           1.15  augustss 	printf("    cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s),
   1321           1.15  augustss 	       EHCI_QTD_GET_PID(s), sbuf);
   1322            1.9  augustss 	for (s = 0; s < 5; s++)
   1323           1.15  augustss 		printf("  buffer[%d]=0x%08x\n", s, le32toh(qtd->qtd_buffer[s]));
   1324            1.9  augustss }
   1325            1.9  augustss 
   1326            1.9  augustss void
   1327            1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1328            1.9  augustss {
   1329            1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1330           1.15  augustss 	u_int32_t endp, endphub;
   1331            1.9  augustss 
   1332  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs,
   1333  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1334            1.9  augustss 	printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr);
   1335           1.15  augustss 	printf("  link="); ehci_dump_link(qh->qh_link, 1); printf("\n");
   1336           1.15  augustss 	endp = le32toh(qh->qh_endp);
   1337           1.15  augustss 	printf("  endp=0x%08x\n", endp);
   1338           1.15  augustss 	printf("    addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n",
   1339           1.15  augustss 	       EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1340           1.15  augustss 	       EHCI_QH_GET_ENDPT(endp),  EHCI_QH_GET_EPS(endp),
   1341           1.15  augustss 	       EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp));
   1342           1.15  augustss 	printf("    mpl=0x%x ctl=%d nrl=%d\n",
   1343           1.15  augustss 	       EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp),
   1344           1.15  augustss 	       EHCI_QH_GET_NRL(endp));
   1345           1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1346           1.15  augustss 	printf("  endphub=0x%08x\n", endphub);
   1347           1.15  augustss 	printf("    smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n",
   1348           1.15  augustss 	       EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub),
   1349           1.15  augustss 	       EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1350           1.15  augustss 	       EHCI_QH_GET_MULT(endphub));
   1351           1.15  augustss 	printf("  curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n");
   1352           1.12  augustss 	printf("Overlay qTD:\n");
   1353            1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1354  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs,
   1355  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
   1356            1.9  augustss }
   1357            1.9  augustss 
   1358           1.38    martin #ifdef DIAGNOSTIC
   1359           1.18  augustss Static void
   1360           1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1361           1.18  augustss {
   1362           1.18  augustss 	printf("ehci_dump_exfer: ex=%p\n", ex);
   1363           1.18  augustss }
   1364           1.38    martin #endif
   1365            1.5  augustss #endif
   1366            1.5  augustss 
   1367            1.5  augustss usbd_status
   1368            1.5  augustss ehci_open(usbd_pipe_handle pipe)
   1369            1.5  augustss {
   1370            1.5  augustss 	usbd_device_handle dev = pipe->device;
   1371            1.5  augustss 	ehci_softc_t *sc = (ehci_softc_t *)dev->bus;
   1372            1.5  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   1373            1.5  augustss 	u_int8_t addr = dev->address;
   1374            1.5  augustss 	u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE;
   1375            1.5  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1376           1.10  augustss 	ehci_soft_qh_t *sqh;
   1377           1.10  augustss 	usbd_status err;
   1378           1.10  augustss 	int s;
   1379           1.78  augustss 	int ival, speed, naks;
   1380           1.80  augustss 	int hshubaddr, hshubport;
   1381            1.5  augustss 
   1382            1.5  augustss 	DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
   1383            1.5  augustss 		     pipe, addr, ed->bEndpointAddress, sc->sc_addr));
   1384            1.5  augustss 
   1385           1.80  augustss 	if (dev->myhsport) {
   1386           1.80  augustss 		hshubaddr = dev->myhsport->parent->address;
   1387           1.80  augustss 		hshubport = dev->myhsport->portno;
   1388           1.80  augustss 	} else {
   1389           1.80  augustss 		hshubaddr = 0;
   1390           1.80  augustss 		hshubport = 0;
   1391           1.80  augustss 	}
   1392           1.80  augustss 
   1393           1.17  augustss 	if (sc->sc_dying)
   1394           1.17  augustss 		return (USBD_IOERROR);
   1395           1.17  augustss 
   1396           1.55   mycroft 	epipe->nexttoggle = 0;
   1397           1.55   mycroft 
   1398            1.5  augustss 	if (addr == sc->sc_addr) {
   1399            1.5  augustss 		switch (ed->bEndpointAddress) {
   1400            1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1401            1.5  augustss 			pipe->methods = &ehci_root_ctrl_methods;
   1402            1.5  augustss 			break;
   1403            1.5  augustss 		case UE_DIR_IN | EHCI_INTR_ENDPT:
   1404            1.5  augustss 			pipe->methods = &ehci_root_intr_methods;
   1405            1.5  augustss 			break;
   1406            1.5  augustss 		default:
   1407            1.5  augustss 			return (USBD_INVAL);
   1408            1.5  augustss 		}
   1409           1.10  augustss 		return (USBD_NORMAL_COMPLETION);
   1410           1.10  augustss 	}
   1411           1.10  augustss 
   1412           1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1413           1.11  augustss 	switch (dev->speed) {
   1414           1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1415           1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1416           1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1417           1.37    provos 	default: panic("ehci_open: bad device speed %d", dev->speed);
   1418           1.11  augustss 	}
   1419           1.99  augustss 	if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
   1420           1.99  augustss 		printf("%s: *** WARNING: opening low/full speed isoc device, "
   1421           1.99  augustss 		       "this does not work yet.\n",
   1422           1.80  augustss 		       USBDEVNAME(sc->sc_bus.bdev));
   1423           1.80  augustss 		DPRINTFN(1,("ehci_open: hshubaddr=%d hshubport=%d\n",
   1424           1.80  augustss 			    hshubaddr, hshubport));
   1425           1.99  augustss 		return USBD_INVAL;
   1426           1.80  augustss 	}
   1427           1.80  augustss 
   1428           1.10  augustss 	naks = 8;		/* XXX */
   1429           1.10  augustss 	sqh = ehci_alloc_sqh(sc);
   1430           1.10  augustss 	if (sqh == NULL)
   1431          1.116  drochner 		return (USBD_NOMEM);
   1432           1.10  augustss 	/* qh_link filled when the QH is added */
   1433           1.10  augustss 	sqh->qh.qh_endp = htole32(
   1434           1.10  augustss 		EHCI_QH_SET_ADDR(addr) |
   1435           1.56   mycroft 		EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1436           1.55   mycroft 		EHCI_QH_SET_EPS(speed) |
   1437           1.55   mycroft 		EHCI_QH_DTC |
   1438           1.10  augustss 		EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1439           1.10  augustss 		(speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1440           1.10  augustss 		 EHCI_QH_CTL : 0) |
   1441           1.10  augustss 		EHCI_QH_SET_NRL(naks)
   1442           1.10  augustss 		);
   1443           1.10  augustss 	sqh->qh.qh_endphub = htole32(
   1444           1.78  augustss 		EHCI_QH_SET_MULT(1) |
   1445           1.80  augustss 		EHCI_QH_SET_HUBA(hshubaddr) |
   1446           1.80  augustss 		EHCI_QH_SET_PORT(hshubport) |
   1447           1.93  augustss 		EHCI_QH_SET_CMASK(0x08) | /* XXX */
   1448           1.93  augustss 		EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1449           1.10  augustss 		);
   1450           1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
   1451           1.11  augustss 	/* Fill the overlay qTD */
   1452           1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1453           1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1454           1.15  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(0);
   1455           1.10  augustss 
   1456  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs,
   1457  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh), BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1458           1.10  augustss 	epipe->sqh = sqh;
   1459            1.5  augustss 
   1460           1.10  augustss 	switch (xfertype) {
   1461           1.10  augustss 	case UE_CONTROL:
   1462           1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1463           1.10  augustss 				   0, &epipe->u.ctl.reqdma);
   1464           1.25  augustss #ifdef EHCI_DEBUG
   1465           1.25  augustss 		if (err)
   1466           1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1467           1.25  augustss #endif
   1468           1.10  augustss 		if (err)
   1469          1.116  drochner 			goto bad;
   1470           1.11  augustss 		pipe->methods = &ehci_device_ctrl_methods;
   1471           1.10  augustss 		s = splusb();
   1472           1.11  augustss 		ehci_add_qh(sqh, sc->sc_async_head);
   1473           1.10  augustss 		splx(s);
   1474           1.10  augustss 		break;
   1475           1.10  augustss 	case UE_BULK:
   1476           1.10  augustss 		pipe->methods = &ehci_device_bulk_methods;
   1477           1.10  augustss 		s = splusb();
   1478           1.11  augustss 		ehci_add_qh(sqh, sc->sc_async_head);
   1479           1.10  augustss 		splx(s);
   1480           1.10  augustss 		break;
   1481           1.24  augustss 	case UE_INTERRUPT:
   1482           1.24  augustss 		pipe->methods = &ehci_device_intr_methods;
   1483           1.78  augustss 		ival = pipe->interval;
   1484          1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   1485          1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   1486          1.116  drochner 				if (ed->bInterval > 16) {
   1487          1.116  drochner 					/*
   1488          1.116  drochner 					 * illegal with high-speed, but there
   1489          1.116  drochner 					 * were documentation bugs in the spec,
   1490          1.116  drochner 					 * so be generous
   1491          1.116  drochner 					 */
   1492          1.116  drochner 					ival = 256;
   1493          1.116  drochner 				} else
   1494          1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   1495          1.116  drochner 			} else
   1496          1.116  drochner 				ival = ed->bInterval;
   1497          1.116  drochner 		}
   1498          1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   1499          1.116  drochner 		if (err)
   1500          1.116  drochner 			goto bad;
   1501          1.116  drochner 		break;
   1502           1.24  augustss 	case UE_ISOCHRONOUS:
   1503           1.24  augustss 		pipe->methods = &ehci_device_isoc_methods;
   1504          1.116  drochner 		/* FALLTHROUGH */
   1505           1.10  augustss 	default:
   1506          1.116  drochner 		err = USBD_INVAL;
   1507          1.116  drochner 		goto bad;
   1508            1.5  augustss 	}
   1509            1.5  augustss 	return (USBD_NORMAL_COMPLETION);
   1510            1.5  augustss 
   1511          1.116  drochner  bad:
   1512           1.11  augustss 	ehci_free_sqh(sc, sqh);
   1513          1.116  drochner 	return (err);
   1514           1.10  augustss }
   1515           1.10  augustss 
   1516           1.10  augustss /*
   1517           1.10  augustss  * Add an ED to the schedule.  Called at splusb().
   1518           1.10  augustss  */
   1519           1.10  augustss void
   1520           1.10  augustss ehci_add_qh(ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1521           1.10  augustss {
   1522           1.10  augustss 	SPLUSBCHECK;
   1523           1.10  augustss 
   1524  1.118.2.1.2.1     skrll 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1525  1.118.2.1.2.1     skrll 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1526           1.10  augustss 	sqh->next = head->next;
   1527           1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   1528  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1529  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1530           1.10  augustss 	head->next = sqh;
   1531           1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   1532  1.118.2.1.2.1     skrll 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1533  1.118.2.1.2.1     skrll 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1534           1.10  augustss 
   1535           1.10  augustss #ifdef EHCI_DEBUG
   1536           1.22  augustss 	if (ehcidebug > 5) {
   1537           1.10  augustss 		printf("ehci_add_qh:\n");
   1538           1.10  augustss 		ehci_dump_sqh(sqh);
   1539           1.10  augustss 	}
   1540            1.5  augustss #endif
   1541            1.5  augustss }
   1542            1.5  augustss 
   1543           1.10  augustss /*
   1544           1.10  augustss  * Remove an ED from the schedule.  Called at splusb().
   1545           1.10  augustss  */
   1546           1.10  augustss void
   1547           1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1548           1.10  augustss {
   1549           1.33  augustss 	ehci_soft_qh_t *p;
   1550           1.10  augustss 
   1551           1.10  augustss 	SPLUSBCHECK;
   1552           1.10  augustss 	/* XXX */
   1553           1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   1554           1.10  augustss 		;
   1555           1.10  augustss 	if (p == NULL)
   1556           1.37    provos 		panic("ehci_rem_qh: ED not found");
   1557  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1558  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1559           1.10  augustss 	p->next = sqh->next;
   1560           1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   1561  1.118.2.1.2.1     skrll 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   1562  1.118.2.1.2.1     skrll 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1563           1.10  augustss 
   1564           1.11  augustss 	ehci_sync_hc(sc);
   1565           1.11  augustss }
   1566           1.11  augustss 
   1567           1.23  augustss void
   1568           1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   1569           1.23  augustss {
   1570           1.85  augustss 	int i;
   1571           1.87  augustss 	u_int32_t status;
   1572           1.85  augustss 
   1573           1.87  augustss 	/* Save toggle bit and ping status. */
   1574  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1575  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1576           1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   1577           1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   1578           1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   1579           1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   1580           1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   1581           1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   1582  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma,
   1583  1.118.2.1.2.1     skrll 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1584  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1585  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1586           1.23  augustss 	sqh->qh.qh_curqtd = 0;
   1587           1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   1588           1.85  augustss 	sqh->qh.qh_qtd.qtd_altnext = 0;
   1589           1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   1590           1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   1591           1.23  augustss 	sqh->sqtd = sqtd;
   1592  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1593  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1594           1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   1595           1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   1596  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma,
   1597  1.118.2.1.2.1     skrll 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1598  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1599  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1600           1.23  augustss }
   1601           1.23  augustss 
   1602           1.11  augustss /*
   1603           1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   1604           1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   1605           1.11  augustss  * the interrupt.
   1606           1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   1607           1.11  augustss  */
   1608           1.11  augustss void
   1609           1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   1610           1.11  augustss {
   1611           1.15  augustss 	int s, error;
   1612           1.11  augustss 
   1613           1.12  augustss 	if (sc->sc_dying) {
   1614           1.12  augustss 		DPRINTFN(2,("ehci_sync_hc: dying\n"));
   1615           1.12  augustss 		return;
   1616           1.12  augustss 	}
   1617           1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: enter\n"));
   1618           1.76  augustss 	usb_lockmgr(&sc->sc_doorbell_lock, LK_EXCLUSIVE, NULL); /* get doorbell */
   1619           1.10  augustss 	s = splhardusb();
   1620           1.10  augustss 	/* ask for doorbell */
   1621           1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   1622           1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1623           1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1624           1.15  augustss 	error = tsleep(&sc->sc_async_head, PZERO, "ehcidi", hz); /* bell wait */
   1625           1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1626           1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1627           1.10  augustss 	splx(s);
   1628           1.76  augustss 	usb_lockmgr(&sc->sc_doorbell_lock, LK_RELEASE, NULL); /* release doorbell */
   1629           1.15  augustss #ifdef DIAGNOSTIC
   1630           1.15  augustss 	if (error)
   1631           1.15  augustss 		printf("ehci_sync_hc: tsleep() = %d\n", error);
   1632           1.15  augustss #endif
   1633           1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: exit\n"));
   1634           1.10  augustss }
   1635           1.10  augustss 
   1636            1.5  augustss /***********/
   1637            1.5  augustss 
   1638            1.5  augustss /*
   1639            1.5  augustss  * Data structures and routines to emulate the root hub.
   1640            1.5  augustss  */
   1641            1.5  augustss Static usb_device_descriptor_t ehci_devd = {
   1642            1.5  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1643            1.5  augustss 	UDESC_DEVICE,		/* type */
   1644            1.5  augustss 	{0x00, 0x02},		/* USB version */
   1645            1.5  augustss 	UDCLASS_HUB,		/* class */
   1646            1.5  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1647           1.11  augustss 	UDPROTO_HSHUBSTT,	/* protocol */
   1648            1.5  augustss 	64,			/* max packet */
   1649            1.5  augustss 	{0},{0},{0x00,0x01},	/* device id */
   1650            1.5  augustss 	1,2,0,			/* string indicies */
   1651            1.5  augustss 	1			/* # of configurations */
   1652            1.5  augustss };
   1653            1.5  augustss 
   1654           1.11  augustss Static usb_device_qualifier_t ehci_odevd = {
   1655           1.11  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1656           1.11  augustss 	UDESC_DEVICE_QUALIFIER,	/* type */
   1657           1.11  augustss 	{0x00, 0x02},		/* USB version */
   1658           1.11  augustss 	UDCLASS_HUB,		/* class */
   1659           1.11  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1660           1.11  augustss 	UDPROTO_FSHUB,		/* protocol */
   1661           1.11  augustss 	64,			/* max packet */
   1662           1.11  augustss 	1,			/* # of configurations */
   1663           1.11  augustss 	0
   1664           1.11  augustss };
   1665           1.11  augustss 
   1666            1.5  augustss Static usb_config_descriptor_t ehci_confd = {
   1667            1.5  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   1668            1.5  augustss 	UDESC_CONFIG,
   1669            1.5  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   1670            1.5  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   1671            1.5  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   1672            1.5  augustss 	1,
   1673            1.5  augustss 	1,
   1674            1.5  augustss 	0,
   1675            1.5  augustss 	UC_SELF_POWERED,
   1676            1.5  augustss 	0			/* max power */
   1677            1.5  augustss };
   1678            1.5  augustss 
   1679            1.5  augustss Static usb_interface_descriptor_t ehci_ifcd = {
   1680            1.5  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   1681            1.5  augustss 	UDESC_INTERFACE,
   1682            1.5  augustss 	0,
   1683            1.5  augustss 	0,
   1684            1.5  augustss 	1,
   1685            1.5  augustss 	UICLASS_HUB,
   1686            1.5  augustss 	UISUBCLASS_HUB,
   1687           1.11  augustss 	UIPROTO_HSHUBSTT,
   1688            1.5  augustss 	0
   1689            1.5  augustss };
   1690            1.5  augustss 
   1691            1.5  augustss Static usb_endpoint_descriptor_t ehci_endpd = {
   1692            1.5  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   1693            1.5  augustss 	UDESC_ENDPOINT,
   1694            1.5  augustss 	UE_DIR_IN | EHCI_INTR_ENDPT,
   1695            1.5  augustss 	UE_INTERRUPT,
   1696            1.5  augustss 	{8, 0},			/* max packet */
   1697          1.118  drochner 	12
   1698            1.5  augustss };
   1699            1.5  augustss 
   1700            1.5  augustss Static usb_hub_descriptor_t ehci_hubd = {
   1701            1.5  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   1702            1.5  augustss 	UDESC_HUB,
   1703            1.5  augustss 	0,
   1704            1.5  augustss 	{0,0},
   1705            1.5  augustss 	0,
   1706            1.5  augustss 	0,
   1707          1.111  christos 	{""},
   1708          1.111  christos 	{""},
   1709            1.5  augustss };
   1710            1.5  augustss 
   1711            1.5  augustss Static int
   1712          1.104  christos ehci_str(usb_string_descriptor_t *p, int l, const char *s)
   1713            1.5  augustss {
   1714            1.5  augustss 	int i;
   1715            1.5  augustss 
   1716            1.5  augustss 	if (l == 0)
   1717            1.5  augustss 		return (0);
   1718            1.5  augustss 	p->bLength = 2 * strlen(s) + 2;
   1719            1.5  augustss 	if (l == 1)
   1720            1.5  augustss 		return (1);
   1721            1.5  augustss 	p->bDescriptorType = UDESC_STRING;
   1722            1.5  augustss 	l -= 2;
   1723            1.5  augustss 	for (i = 0; s[i] && l > 1; i++, l -= 2)
   1724            1.5  augustss 		USETW2(p->bString[i], 0, s[i]);
   1725            1.5  augustss 	return (2*i+2);
   1726            1.5  augustss }
   1727            1.5  augustss 
   1728            1.5  augustss /*
   1729            1.5  augustss  * Simulate a hardware hub by handling all the necessary requests.
   1730            1.5  augustss  */
   1731            1.5  augustss Static usbd_status
   1732            1.5  augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
   1733            1.5  augustss {
   1734            1.5  augustss 	usbd_status err;
   1735            1.5  augustss 
   1736            1.5  augustss 	/* Insert last in queue. */
   1737            1.5  augustss 	err = usb_insert_transfer(xfer);
   1738            1.5  augustss 	if (err)
   1739            1.5  augustss 		return (err);
   1740            1.5  augustss 
   1741            1.5  augustss 	/* Pipe isn't running, start first */
   1742            1.5  augustss 	return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   1743            1.5  augustss }
   1744            1.5  augustss 
   1745            1.5  augustss Static usbd_status
   1746            1.5  augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
   1747            1.5  augustss {
   1748            1.5  augustss 	ehci_softc_t *sc = (ehci_softc_t *)xfer->pipe->device->bus;
   1749            1.5  augustss 	usb_device_request_t *req;
   1750            1.5  augustss 	void *buf = NULL;
   1751            1.5  augustss 	int port, i;
   1752            1.5  augustss 	int s, len, value, index, l, totlen = 0;
   1753            1.5  augustss 	usb_port_status_t ps;
   1754            1.5  augustss 	usb_hub_descriptor_t hubd;
   1755            1.5  augustss 	usbd_status err;
   1756            1.5  augustss 	u_int32_t v;
   1757            1.5  augustss 
   1758            1.5  augustss 	if (sc->sc_dying)
   1759            1.5  augustss 		return (USBD_IOERROR);
   1760            1.5  augustss 
   1761            1.5  augustss #ifdef DIAGNOSTIC
   1762            1.5  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   1763            1.5  augustss 		/* XXX panic */
   1764            1.5  augustss 		return (USBD_INVAL);
   1765            1.5  augustss #endif
   1766            1.5  augustss 	req = &xfer->request;
   1767            1.5  augustss 
   1768           1.72  augustss 	DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n",
   1769            1.5  augustss 		    req->bmRequestType, req->bRequest));
   1770            1.5  augustss 
   1771            1.5  augustss 	len = UGETW(req->wLength);
   1772            1.5  augustss 	value = UGETW(req->wValue);
   1773            1.5  augustss 	index = UGETW(req->wIndex);
   1774            1.5  augustss 
   1775            1.5  augustss 	if (len != 0)
   1776           1.30  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   1777            1.5  augustss 
   1778            1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   1779            1.5  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   1780            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   1781            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   1782            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   1783           1.33  augustss 		/*
   1784            1.5  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   1785            1.5  augustss 		 * for the integrated root hub.
   1786            1.5  augustss 		 */
   1787            1.5  augustss 		break;
   1788            1.5  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   1789            1.5  augustss 		if (len > 0) {
   1790            1.5  augustss 			*(u_int8_t *)buf = sc->sc_conf;
   1791            1.5  augustss 			totlen = 1;
   1792            1.5  augustss 		}
   1793            1.5  augustss 		break;
   1794            1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   1795           1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value));
   1796          1.109  christos 		if (len == 0)
   1797          1.109  christos 			break;
   1798            1.5  augustss 		switch(value >> 8) {
   1799            1.5  augustss 		case UDESC_DEVICE:
   1800            1.5  augustss 			if ((value & 0xff) != 0) {
   1801            1.5  augustss 				err = USBD_IOERROR;
   1802            1.5  augustss 				goto ret;
   1803            1.5  augustss 			}
   1804            1.5  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   1805            1.5  augustss 			USETW(ehci_devd.idVendor, sc->sc_id_vendor);
   1806            1.5  augustss 			memcpy(buf, &ehci_devd, l);
   1807            1.5  augustss 			break;
   1808           1.33  augustss 		/*
   1809           1.11  augustss 		 * We can't really operate at another speed, but the spec says
   1810           1.11  augustss 		 * we need this descriptor.
   1811           1.11  augustss 		 */
   1812           1.11  augustss 		case UDESC_DEVICE_QUALIFIER:
   1813           1.11  augustss 			if ((value & 0xff) != 0) {
   1814           1.11  augustss 				err = USBD_IOERROR;
   1815           1.11  augustss 				goto ret;
   1816           1.11  augustss 			}
   1817           1.11  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   1818           1.11  augustss 			memcpy(buf, &ehci_odevd, l);
   1819           1.11  augustss 			break;
   1820           1.33  augustss 		/*
   1821           1.11  augustss 		 * We can't really operate at another speed, but the spec says
   1822           1.11  augustss 		 * we need this descriptor.
   1823           1.11  augustss 		 */
   1824           1.11  augustss 		case UDESC_OTHER_SPEED_CONFIGURATION:
   1825            1.5  augustss 		case UDESC_CONFIG:
   1826            1.5  augustss 			if ((value & 0xff) != 0) {
   1827            1.5  augustss 				err = USBD_IOERROR;
   1828            1.5  augustss 				goto ret;
   1829            1.5  augustss 			}
   1830            1.5  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   1831            1.5  augustss 			memcpy(buf, &ehci_confd, l);
   1832           1.11  augustss 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   1833           1.11  augustss 				value >> 8;
   1834            1.5  augustss 			buf = (char *)buf + l;
   1835            1.5  augustss 			len -= l;
   1836            1.5  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   1837            1.5  augustss 			totlen += l;
   1838            1.5  augustss 			memcpy(buf, &ehci_ifcd, l);
   1839            1.5  augustss 			buf = (char *)buf + l;
   1840            1.5  augustss 			len -= l;
   1841            1.5  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   1842            1.5  augustss 			totlen += l;
   1843            1.5  augustss 			memcpy(buf, &ehci_endpd, l);
   1844            1.5  augustss 			break;
   1845            1.5  augustss 		case UDESC_STRING:
   1846            1.5  augustss 			*(u_int8_t *)buf = 0;
   1847            1.5  augustss 			totlen = 1;
   1848            1.5  augustss 			switch (value & 0xff) {
   1849           1.88  augustss 			case 0: /* Language table */
   1850           1.88  augustss 				totlen = ehci_str(buf, len, "\001");
   1851           1.88  augustss 				break;
   1852            1.5  augustss 			case 1: /* Vendor */
   1853            1.5  augustss 				totlen = ehci_str(buf, len, sc->sc_vendor);
   1854            1.5  augustss 				break;
   1855            1.5  augustss 			case 2: /* Product */
   1856            1.5  augustss 				totlen = ehci_str(buf, len, "EHCI root hub");
   1857            1.5  augustss 				break;
   1858            1.5  augustss 			}
   1859            1.5  augustss 			break;
   1860            1.5  augustss 		default:
   1861            1.5  augustss 			err = USBD_IOERROR;
   1862            1.5  augustss 			goto ret;
   1863            1.5  augustss 		}
   1864            1.5  augustss 		break;
   1865            1.5  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   1866            1.5  augustss 		if (len > 0) {
   1867            1.5  augustss 			*(u_int8_t *)buf = 0;
   1868            1.5  augustss 			totlen = 1;
   1869            1.5  augustss 		}
   1870            1.5  augustss 		break;
   1871            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   1872            1.5  augustss 		if (len > 1) {
   1873            1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   1874            1.5  augustss 			totlen = 2;
   1875            1.5  augustss 		}
   1876            1.5  augustss 		break;
   1877            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   1878            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   1879            1.5  augustss 		if (len > 1) {
   1880            1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   1881            1.5  augustss 			totlen = 2;
   1882            1.5  augustss 		}
   1883            1.5  augustss 		break;
   1884            1.5  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   1885            1.5  augustss 		if (value >= USB_MAX_DEVICES) {
   1886            1.5  augustss 			err = USBD_IOERROR;
   1887            1.5  augustss 			goto ret;
   1888            1.5  augustss 		}
   1889            1.5  augustss 		sc->sc_addr = value;
   1890            1.5  augustss 		break;
   1891            1.5  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   1892            1.5  augustss 		if (value != 0 && value != 1) {
   1893            1.5  augustss 			err = USBD_IOERROR;
   1894            1.5  augustss 			goto ret;
   1895            1.5  augustss 		}
   1896            1.5  augustss 		sc->sc_conf = value;
   1897            1.5  augustss 		break;
   1898            1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   1899            1.5  augustss 		break;
   1900            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   1901            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   1902            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   1903            1.5  augustss 		err = USBD_IOERROR;
   1904            1.5  augustss 		goto ret;
   1905            1.5  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   1906            1.5  augustss 		break;
   1907            1.5  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   1908            1.5  augustss 		break;
   1909            1.5  augustss 	/* Hub requests */
   1910            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   1911            1.5  augustss 		break;
   1912            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   1913          1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE "
   1914            1.5  augustss 			     "port=%d feature=%d\n",
   1915            1.5  augustss 			     index, value));
   1916            1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   1917            1.5  augustss 			err = USBD_IOERROR;
   1918            1.5  augustss 			goto ret;
   1919            1.5  augustss 		}
   1920            1.5  augustss 		port = EHCI_PORTSC(index);
   1921          1.106  augustss 		v = EOREAD4(sc, port);
   1922          1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   1923          1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   1924            1.5  augustss 		switch(value) {
   1925            1.5  augustss 		case UHF_PORT_ENABLE:
   1926            1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   1927            1.5  augustss 			break;
   1928            1.5  augustss 		case UHF_PORT_SUSPEND:
   1929            1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_SUSP);
   1930            1.5  augustss 			break;
   1931            1.5  augustss 		case UHF_PORT_POWER:
   1932          1.106  augustss 			if (sc->sc_hasppc)
   1933          1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   1934            1.5  augustss 			break;
   1935           1.14  augustss 		case UHF_PORT_TEST:
   1936           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port test "
   1937           1.14  augustss 				    "%d\n", index));
   1938           1.14  augustss 			break;
   1939           1.14  augustss 		case UHF_PORT_INDICATOR:
   1940           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port ind "
   1941           1.14  augustss 				    "%d\n", index));
   1942           1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   1943           1.14  augustss 			break;
   1944            1.5  augustss 		case UHF_C_PORT_CONNECTION:
   1945            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   1946            1.5  augustss 			break;
   1947            1.5  augustss 		case UHF_C_PORT_ENABLE:
   1948            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   1949            1.5  augustss 			break;
   1950            1.5  augustss 		case UHF_C_PORT_SUSPEND:
   1951            1.5  augustss 			/* how? */
   1952            1.5  augustss 			break;
   1953            1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   1954            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   1955            1.5  augustss 			break;
   1956            1.5  augustss 		case UHF_C_PORT_RESET:
   1957          1.106  augustss 			sc->sc_isreset[index] = 0;
   1958            1.5  augustss 			break;
   1959            1.5  augustss 		default:
   1960            1.5  augustss 			err = USBD_IOERROR;
   1961            1.5  augustss 			goto ret;
   1962            1.5  augustss 		}
   1963            1.5  augustss #if 0
   1964            1.5  augustss 		switch(value) {
   1965            1.5  augustss 		case UHF_C_PORT_CONNECTION:
   1966            1.5  augustss 		case UHF_C_PORT_ENABLE:
   1967            1.5  augustss 		case UHF_C_PORT_SUSPEND:
   1968            1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   1969            1.5  augustss 		case UHF_C_PORT_RESET:
   1970            1.5  augustss 			/* Enable RHSC interrupt if condition is cleared. */
   1971            1.5  augustss 			if ((OREAD4(sc, port) >> 16) == 0)
   1972            1.6  augustss 				ehci_pcd_able(sc, 1);
   1973            1.5  augustss 			break;
   1974            1.5  augustss 		default:
   1975            1.5  augustss 			break;
   1976            1.5  augustss 		}
   1977            1.5  augustss #endif
   1978            1.5  augustss 		break;
   1979            1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   1980          1.109  christos 		if (len == 0)
   1981          1.109  christos 			break;
   1982           1.51    toshii 		if ((value & 0xff) != 0) {
   1983            1.5  augustss 			err = USBD_IOERROR;
   1984            1.5  augustss 			goto ret;
   1985            1.5  augustss 		}
   1986            1.5  augustss 		hubd = ehci_hubd;
   1987            1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   1988            1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   1989            1.5  augustss 		USETW(hubd.wHubCharacteristics,
   1990           1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   1991           1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   1992           1.14  augustss 		        ? UHD_PORT_IND : 0);
   1993            1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   1994           1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   1995            1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   1996            1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   1997            1.5  augustss 		l = min(len, hubd.bDescLength);
   1998            1.5  augustss 		totlen = l;
   1999            1.5  augustss 		memcpy(buf, &hubd, l);
   2000            1.5  augustss 		break;
   2001            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2002            1.5  augustss 		if (len != 4) {
   2003            1.5  augustss 			err = USBD_IOERROR;
   2004            1.5  augustss 			goto ret;
   2005            1.5  augustss 		}
   2006            1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2007            1.5  augustss 		totlen = len;
   2008            1.5  augustss 		break;
   2009            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2010           1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n",
   2011            1.5  augustss 			    index));
   2012            1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2013            1.5  augustss 			err = USBD_IOERROR;
   2014            1.5  augustss 			goto ret;
   2015            1.5  augustss 		}
   2016            1.5  augustss 		if (len != 4) {
   2017            1.5  augustss 			err = USBD_IOERROR;
   2018            1.5  augustss 			goto ret;
   2019            1.5  augustss 		}
   2020            1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2021           1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n",
   2022            1.5  augustss 			    v));
   2023           1.11  augustss 		i = UPS_HIGH_SPEED;
   2024            1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2025            1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2026            1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2027            1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2028            1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2029            1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2030            1.5  augustss 		USETW(ps.wPortStatus, i);
   2031            1.5  augustss 		i = 0;
   2032            1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2033            1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2034            1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2035          1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2036            1.5  augustss 		USETW(ps.wPortChange, i);
   2037            1.5  augustss 		l = min(len, sizeof ps);
   2038            1.5  augustss 		memcpy(buf, &ps, l);
   2039            1.5  augustss 		totlen = l;
   2040            1.5  augustss 		break;
   2041            1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2042            1.5  augustss 		err = USBD_IOERROR;
   2043            1.5  augustss 		goto ret;
   2044            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2045            1.5  augustss 		break;
   2046            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2047            1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2048            1.5  augustss 			err = USBD_IOERROR;
   2049            1.5  augustss 			goto ret;
   2050            1.5  augustss 		}
   2051            1.5  augustss 		port = EHCI_PORTSC(index);
   2052          1.106  augustss 		v = EOREAD4(sc, port);
   2053          1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2054          1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2055            1.5  augustss 		switch(value) {
   2056            1.5  augustss 		case UHF_PORT_ENABLE:
   2057            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2058            1.5  augustss 			break;
   2059            1.5  augustss 		case UHF_PORT_SUSPEND:
   2060            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2061            1.5  augustss 			break;
   2062            1.5  augustss 		case UHF_PORT_RESET:
   2063           1.72  augustss 			DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n",
   2064            1.5  augustss 				    index));
   2065            1.6  augustss 			if (EHCI_PS_IS_LOWSPEED(v)) {
   2066            1.6  augustss 				/* Low speed device, give up ownership. */
   2067            1.6  augustss 				ehci_disown(sc, index, 1);
   2068            1.6  augustss 				break;
   2069            1.6  augustss 			}
   2070            1.8  augustss 			/* Start reset sequence. */
   2071            1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2072            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2073            1.8  augustss 			/* Wait for reset to complete. */
   2074           1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2075           1.17  augustss 			if (sc->sc_dying) {
   2076           1.17  augustss 				err = USBD_IOERROR;
   2077           1.17  augustss 				goto ret;
   2078           1.17  augustss 			}
   2079            1.8  augustss 			/* Terminate reset sequence. */
   2080            1.8  augustss 			EOWRITE4(sc, port, v);
   2081            1.8  augustss 			/* Wait for HC to complete reset. */
   2082           1.13  augustss 			usb_delay_ms(&sc->sc_bus, EHCI_PORT_RESET_COMPLETE);
   2083           1.17  augustss 			if (sc->sc_dying) {
   2084           1.17  augustss 				err = USBD_IOERROR;
   2085           1.17  augustss 				goto ret;
   2086           1.17  augustss 			}
   2087            1.8  augustss 			v = EOREAD4(sc, port);
   2088            1.8  augustss 			DPRINTF(("ehci after reset, status=0x%08x\n", v));
   2089            1.8  augustss 			if (v & EHCI_PS_PR) {
   2090            1.8  augustss 				printf("%s: port reset timeout\n",
   2091            1.8  augustss 				       USBDEVNAME(sc->sc_bus.bdev));
   2092            1.8  augustss 				return (USBD_TIMEOUT);
   2093            1.5  augustss 			}
   2094            1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2095            1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2096            1.6  augustss 				ehci_disown(sc, index, 0);
   2097            1.6  augustss 				break;
   2098            1.6  augustss 			}
   2099          1.106  augustss 			sc->sc_isreset[index] = 1;
   2100            1.8  augustss 			DPRINTF(("ehci port %d reset, status = 0x%08x\n",
   2101            1.6  augustss 				 index, v));
   2102            1.5  augustss 			break;
   2103            1.5  augustss 		case UHF_PORT_POWER:
   2104           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port power "
   2105          1.106  augustss 				    "%d (has PPC = %d)\n", index,
   2106          1.106  augustss 				    sc->sc_hasppc));
   2107          1.106  augustss 			if (sc->sc_hasppc)
   2108          1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2109            1.5  augustss 			break;
   2110           1.11  augustss 		case UHF_PORT_TEST:
   2111           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port test "
   2112           1.11  augustss 				    "%d\n", index));
   2113           1.11  augustss 			break;
   2114           1.11  augustss 		case UHF_PORT_INDICATOR:
   2115           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port ind "
   2116           1.11  augustss 				    "%d\n", index));
   2117           1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2118           1.11  augustss 			break;
   2119            1.5  augustss 		default:
   2120            1.5  augustss 			err = USBD_IOERROR;
   2121            1.5  augustss 			goto ret;
   2122            1.5  augustss 		}
   2123            1.5  augustss 		break;
   2124           1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2125           1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2126           1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2127           1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2128           1.11  augustss 		break;
   2129            1.5  augustss 	default:
   2130            1.5  augustss 		err = USBD_IOERROR;
   2131            1.5  augustss 		goto ret;
   2132            1.5  augustss 	}
   2133            1.5  augustss 	xfer->actlen = totlen;
   2134            1.5  augustss 	err = USBD_NORMAL_COMPLETION;
   2135            1.5  augustss  ret:
   2136            1.5  augustss 	xfer->status = err;
   2137            1.5  augustss 	s = splusb();
   2138            1.5  augustss 	usb_transfer_complete(xfer);
   2139            1.5  augustss 	splx(s);
   2140            1.5  augustss 	return (USBD_IN_PROGRESS);
   2141            1.6  augustss }
   2142            1.6  augustss 
   2143            1.6  augustss void
   2144          1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2145            1.6  augustss {
   2146           1.24  augustss 	int port;
   2147            1.6  augustss 	u_int32_t v;
   2148            1.6  augustss 
   2149            1.6  augustss 	DPRINTF(("ehci_disown: index=%d lowspeed=%d\n", index, lowspeed));
   2150            1.6  augustss #ifdef DIAGNOSTIC
   2151            1.6  augustss 	if (sc->sc_npcomp != 0) {
   2152           1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2153            1.6  augustss 		if (i >= sc->sc_ncomp)
   2154            1.6  augustss 			printf("%s: strange port\n",
   2155            1.6  augustss 			       USBDEVNAME(sc->sc_bus.bdev));
   2156            1.6  augustss 		else
   2157            1.6  augustss 			printf("%s: handing over %s speed device on "
   2158            1.6  augustss 			       "port %d to %s\n",
   2159            1.6  augustss 			       USBDEVNAME(sc->sc_bus.bdev),
   2160            1.6  augustss 			       lowspeed ? "low" : "full",
   2161            1.6  augustss 			       index, USBDEVNAME(sc->sc_comps[i]->bdev));
   2162            1.6  augustss 	} else {
   2163            1.6  augustss 		printf("%s: npcomp == 0\n", USBDEVNAME(sc->sc_bus.bdev));
   2164            1.6  augustss 	}
   2165            1.6  augustss #endif
   2166            1.6  augustss 	port = EHCI_PORTSC(index);
   2167            1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2168            1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2169            1.5  augustss }
   2170            1.5  augustss 
   2171            1.5  augustss /* Abort a root control request. */
   2172            1.5  augustss Static void
   2173          1.115  christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
   2174            1.5  augustss {
   2175            1.5  augustss 	/* Nothing to do, all transfers are synchronous. */
   2176            1.5  augustss }
   2177            1.5  augustss 
   2178            1.5  augustss /* Close the root pipe. */
   2179            1.5  augustss Static void
   2180          1.115  christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
   2181            1.5  augustss {
   2182            1.5  augustss 	DPRINTF(("ehci_root_ctrl_close\n"));
   2183            1.5  augustss 	/* Nothing to do. */
   2184            1.5  augustss }
   2185            1.5  augustss 
   2186            1.5  augustss void
   2187            1.5  augustss ehci_root_intr_done(usbd_xfer_handle xfer)
   2188            1.5  augustss {
   2189           1.78  augustss 	xfer->hcpriv = NULL;
   2190            1.5  augustss }
   2191            1.5  augustss 
   2192            1.5  augustss Static usbd_status
   2193            1.5  augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
   2194            1.5  augustss {
   2195            1.5  augustss 	usbd_status err;
   2196            1.5  augustss 
   2197            1.5  augustss 	/* Insert last in queue. */
   2198            1.5  augustss 	err = usb_insert_transfer(xfer);
   2199            1.5  augustss 	if (err)
   2200            1.5  augustss 		return (err);
   2201            1.5  augustss 
   2202            1.5  augustss 	/* Pipe isn't running, start first */
   2203            1.5  augustss 	return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2204            1.5  augustss }
   2205            1.5  augustss 
   2206            1.5  augustss Static usbd_status
   2207            1.5  augustss ehci_root_intr_start(usbd_xfer_handle xfer)
   2208            1.5  augustss {
   2209            1.5  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   2210            1.5  augustss 	ehci_softc_t *sc = (ehci_softc_t *)pipe->device->bus;
   2211            1.5  augustss 
   2212            1.5  augustss 	if (sc->sc_dying)
   2213            1.5  augustss 		return (USBD_IOERROR);
   2214            1.5  augustss 
   2215            1.5  augustss 	sc->sc_intrxfer = xfer;
   2216            1.5  augustss 
   2217            1.5  augustss 	return (USBD_IN_PROGRESS);
   2218            1.5  augustss }
   2219            1.5  augustss 
   2220            1.5  augustss /* Abort a root interrupt request. */
   2221            1.5  augustss Static void
   2222            1.5  augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
   2223            1.5  augustss {
   2224            1.5  augustss 	int s;
   2225            1.5  augustss 
   2226            1.5  augustss 	if (xfer->pipe->intrxfer == xfer) {
   2227            1.5  augustss 		DPRINTF(("ehci_root_intr_abort: remove\n"));
   2228            1.5  augustss 		xfer->pipe->intrxfer = NULL;
   2229            1.5  augustss 	}
   2230            1.5  augustss 	xfer->status = USBD_CANCELLED;
   2231            1.5  augustss 	s = splusb();
   2232            1.5  augustss 	usb_transfer_complete(xfer);
   2233            1.5  augustss 	splx(s);
   2234            1.5  augustss }
   2235            1.5  augustss 
   2236            1.5  augustss /* Close the root pipe. */
   2237            1.5  augustss Static void
   2238            1.5  augustss ehci_root_intr_close(usbd_pipe_handle pipe)
   2239            1.5  augustss {
   2240            1.5  augustss 	ehci_softc_t *sc = (ehci_softc_t *)pipe->device->bus;
   2241           1.33  augustss 
   2242            1.5  augustss 	DPRINTF(("ehci_root_intr_close\n"));
   2243            1.5  augustss 
   2244            1.5  augustss 	sc->sc_intrxfer = NULL;
   2245            1.5  augustss }
   2246            1.5  augustss 
   2247            1.5  augustss void
   2248            1.5  augustss ehci_root_ctrl_done(usbd_xfer_handle xfer)
   2249            1.5  augustss {
   2250           1.78  augustss 	xfer->hcpriv = NULL;
   2251            1.9  augustss }
   2252            1.9  augustss 
   2253            1.9  augustss /************************/
   2254            1.9  augustss 
   2255            1.9  augustss ehci_soft_qh_t *
   2256            1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2257            1.9  augustss {
   2258            1.9  augustss 	ehci_soft_qh_t *sqh;
   2259            1.9  augustss 	usbd_status err;
   2260            1.9  augustss 	int i, offs;
   2261            1.9  augustss 	usb_dma_t dma;
   2262            1.9  augustss 
   2263            1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2264            1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n"));
   2265            1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2266            1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2267           1.25  augustss #ifdef EHCI_DEBUG
   2268           1.25  augustss 		if (err)
   2269           1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2270           1.25  augustss #endif
   2271            1.9  augustss 		if (err)
   2272           1.11  augustss 			return (NULL);
   2273            1.9  augustss 		for(i = 0; i < EHCI_SQH_CHUNK; i++) {
   2274            1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2275           1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2276           1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2277  1.118.2.1.2.1     skrll 			sqh->dma = dma;
   2278  1.118.2.1.2.1     skrll 			sqh->offs = offs;
   2279            1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2280            1.9  augustss 			sc->sc_freeqhs = sqh;
   2281            1.9  augustss 		}
   2282            1.9  augustss 	}
   2283            1.9  augustss 	sqh = sc->sc_freeqhs;
   2284            1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2285            1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2286           1.11  augustss 	sqh->next = NULL;
   2287            1.9  augustss 	return (sqh);
   2288            1.9  augustss }
   2289            1.9  augustss 
   2290            1.9  augustss void
   2291            1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2292            1.9  augustss {
   2293            1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2294            1.9  augustss 	sc->sc_freeqhs = sqh;
   2295            1.9  augustss }
   2296            1.9  augustss 
   2297            1.9  augustss ehci_soft_qtd_t *
   2298            1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2299            1.9  augustss {
   2300            1.9  augustss 	ehci_soft_qtd_t *sqtd;
   2301            1.9  augustss 	usbd_status err;
   2302            1.9  augustss 	int i, offs;
   2303            1.9  augustss 	usb_dma_t dma;
   2304            1.9  augustss 	int s;
   2305            1.9  augustss 
   2306            1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2307            1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n"));
   2308            1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2309            1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2310           1.25  augustss #ifdef EHCI_DEBUG
   2311           1.25  augustss 		if (err)
   2312           1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2313           1.25  augustss #endif
   2314            1.9  augustss 		if (err)
   2315            1.9  augustss 			return (NULL);
   2316            1.9  augustss 		s = splusb();
   2317            1.9  augustss 		for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2318            1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2319           1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2320           1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2321  1.118.2.1.2.1     skrll 			sqtd->dma = dma;
   2322  1.118.2.1.2.1     skrll 			sqtd->offs = offs;
   2323            1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2324            1.9  augustss 			sc->sc_freeqtds = sqtd;
   2325            1.9  augustss 		}
   2326            1.9  augustss 		splx(s);
   2327            1.9  augustss 	}
   2328            1.9  augustss 
   2329            1.9  augustss 	s = splusb();
   2330            1.9  augustss 	sqtd = sc->sc_freeqtds;
   2331            1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2332            1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2333            1.9  augustss 	sqtd->nextqtd = NULL;
   2334            1.9  augustss 	sqtd->xfer = NULL;
   2335            1.9  augustss 	splx(s);
   2336            1.9  augustss 
   2337            1.9  augustss 	return (sqtd);
   2338            1.9  augustss }
   2339            1.9  augustss 
   2340            1.9  augustss void
   2341            1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2342            1.9  augustss {
   2343            1.9  augustss 	int s;
   2344            1.9  augustss 
   2345            1.9  augustss 	s = splusb();
   2346            1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2347            1.9  augustss 	sc->sc_freeqtds = sqtd;
   2348            1.9  augustss 	splx(s);
   2349            1.9  augustss }
   2350            1.9  augustss 
   2351           1.15  augustss usbd_status
   2352           1.25  augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
   2353           1.15  augustss 		     int alen, int rd, usbd_xfer_handle xfer,
   2354           1.15  augustss 		     ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2355           1.15  augustss {
   2356           1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2357           1.22  augustss 	ehci_physaddr_t dataphys, dataphyspage, dataphyslastpage, nextphys;
   2358           1.15  augustss 	u_int32_t qtdstatus;
   2359           1.55   mycroft 	int len, curlen, mps;
   2360           1.55   mycroft 	int i, tog;
   2361           1.15  augustss 	usb_dma_t *dma = &xfer->dmabuf;
   2362          1.102  augustss 	u_int16_t flags = xfer->flags;
   2363           1.15  augustss 
   2364           1.25  augustss 	DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen));
   2365           1.15  augustss 
   2366           1.15  augustss 	len = alen;
   2367           1.31  augustss 	dataphys = DMAADDR(dma, 0);
   2368           1.22  augustss 	dataphyslastpage = EHCI_PAGE(dataphys + len - 1);
   2369           1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2370           1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2371           1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2372           1.15  augustss 	    /* IOC set below */
   2373           1.15  augustss 	    /* BYTES set below */
   2374           1.67   mycroft 	    ;
   2375           1.55   mycroft 	mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   2376           1.55   mycroft 	tog = epipe->nexttoggle;
   2377           1.64   mycroft 	qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
   2378           1.15  augustss 
   2379           1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2380           1.25  augustss 	*sp = cur;
   2381           1.15  augustss 	if (cur == NULL)
   2382           1.15  augustss 		goto nomem;
   2383  1.118.2.1.2.1     skrll 
   2384  1.118.2.1.2.1     skrll 	usb_syncmem(dma, 0, alen,
   2385  1.118.2.1.2.1     skrll 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2386           1.15  augustss 	for (;;) {
   2387           1.22  augustss 		dataphyspage = EHCI_PAGE(dataphys);
   2388           1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2389           1.33  augustss 		if (dataphyslastpage - dataphyspage <
   2390           1.26  augustss 		    EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE) {
   2391           1.15  augustss 			/* we can handle it in this QTD */
   2392           1.15  augustss 			curlen = len;
   2393           1.15  augustss 		} else {
   2394           1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2395           1.33  augustss 			curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE -
   2396           1.22  augustss 				 EHCI_PAGE_OFFSET(dataphys);
   2397           1.25  augustss #ifdef DIAGNOSTIC
   2398           1.25  augustss 			if (curlen > len) {
   2399           1.26  augustss 				printf("ehci_alloc_sqtd_chain: curlen=0x%x "
   2400           1.26  augustss 				       "len=0x%x offs=0x%x\n", curlen, len,
   2401           1.26  augustss 				       EHCI_PAGE_OFFSET(dataphys));
   2402           1.26  augustss 				printf("lastpage=0x%x page=0x%x phys=0x%x\n",
   2403           1.26  augustss 				       dataphyslastpage, dataphyspage,
   2404           1.26  augustss 				       dataphys);
   2405           1.25  augustss 				curlen = len;
   2406           1.25  augustss 			}
   2407           1.25  augustss #endif
   2408           1.15  augustss 			/* the length must be a multiple of the max size */
   2409           1.55   mycroft 			curlen -= curlen % mps;
   2410           1.25  augustss 			DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, "
   2411           1.25  augustss 				    "curlen=%d\n", curlen));
   2412           1.15  augustss #ifdef DIAGNOSTIC
   2413           1.15  augustss 			if (curlen == 0)
   2414          1.103  augustss 				panic("ehci_alloc_sqtd_chain: curlen == 0");
   2415           1.15  augustss #endif
   2416           1.15  augustss 		}
   2417           1.25  augustss 		DPRINTFN(4,("ehci_alloc_sqtd_chain: dataphys=0x%08x "
   2418           1.22  augustss 			    "dataphyslastpage=0x%08x len=%d curlen=%d\n",
   2419           1.22  augustss 			    dataphys, dataphyslastpage,
   2420           1.15  augustss 			    len, curlen));
   2421           1.15  augustss 		len -= curlen;
   2422           1.15  augustss 
   2423          1.102  augustss 		/*
   2424          1.110     blymn 		 * Allocate another transfer if there's more data left,
   2425          1.110     blymn 		 * or if force last short transfer flag is set and we're
   2426          1.102  augustss 		 * allocating a multiple of the max packet size.
   2427          1.102  augustss 		 */
   2428          1.102  augustss 		if (len != 0 ||
   2429          1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2430          1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2431           1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2432           1.15  augustss 			if (next == NULL)
   2433           1.15  augustss 				goto nomem;
   2434           1.66   mycroft 			nextphys = htole32(next->physaddr);
   2435           1.15  augustss 		} else {
   2436           1.15  augustss 			next = NULL;
   2437           1.15  augustss 			nextphys = EHCI_NULL;
   2438           1.15  augustss 		}
   2439           1.15  augustss 
   2440          1.110     blymn 		for (i = 0; i * EHCI_PAGE_SIZE <
   2441          1.103  augustss 		            curlen + EHCI_PAGE_OFFSET(dataphys); i++) {
   2442           1.15  augustss 			ehci_physaddr_t a = dataphys + i * EHCI_PAGE_SIZE;
   2443           1.15  augustss 			if (i != 0) /* use offset only in first buffer */
   2444           1.15  augustss 				a = EHCI_PAGE(a);
   2445           1.15  augustss 			cur->qtd.qtd_buffer[i] = htole32(a);
   2446           1.48   mycroft 			cur->qtd.qtd_buffer_hi[i] = 0;
   2447           1.25  augustss #ifdef DIAGNOSTIC
   2448           1.25  augustss 			if (i >= EHCI_QTD_NBUFFERS) {
   2449           1.25  augustss 				printf("ehci_alloc_sqtd_chain: i=%d\n", i);
   2450           1.25  augustss 				goto nomem;
   2451           1.25  augustss 			}
   2452           1.25  augustss #endif
   2453           1.15  augustss 		}
   2454           1.15  augustss 		cur->nextqtd = next;
   2455           1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2456           1.15  augustss 		cur->qtd.qtd_status =
   2457           1.67   mycroft 		    htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
   2458           1.15  augustss 		cur->xfer = xfer;
   2459           1.18  augustss 		cur->len = curlen;
   2460  1.118.2.1.2.1     skrll 
   2461           1.29  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08x end=0x%08x\n",
   2462           1.29  augustss 			    dataphys, dataphys + curlen));
   2463           1.55   mycroft 		/* adjust the toggle based on the number of packets in this
   2464           1.55   mycroft 		   qtd */
   2465           1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2466           1.55   mycroft 			tog ^= 1;
   2467           1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2468           1.55   mycroft 		}
   2469          1.102  augustss 		if (next == NULL)
   2470           1.15  augustss 			break;
   2471  1.118.2.1.2.1     skrll 		usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2472  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2473           1.25  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n"));
   2474           1.15  augustss 		dataphys += curlen;
   2475           1.15  augustss 		cur = next;
   2476           1.15  augustss 	}
   2477           1.15  augustss 	cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   2478  1.118.2.1.2.1     skrll 	usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2479  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2480           1.15  augustss 	*ep = cur;
   2481           1.55   mycroft 	epipe->nexttoggle = tog;
   2482           1.15  augustss 
   2483           1.29  augustss 	DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n",
   2484           1.29  augustss 		     *sp, *ep));
   2485           1.29  augustss 
   2486           1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   2487           1.15  augustss 
   2488           1.15  augustss  nomem:
   2489           1.15  augustss 	/* XXX free chain */
   2490           1.25  augustss 	DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n"));
   2491           1.15  augustss 	return (USBD_NOMEM);
   2492           1.15  augustss }
   2493           1.15  augustss 
   2494           1.18  augustss Static void
   2495           1.25  augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
   2496           1.18  augustss 		    ehci_soft_qtd_t *sqtdend)
   2497           1.18  augustss {
   2498           1.18  augustss 	ehci_soft_qtd_t *p;
   2499           1.25  augustss 	int i;
   2500           1.18  augustss 
   2501           1.29  augustss 	DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p sqtdend=%p\n",
   2502           1.29  augustss 		     sqtd, sqtdend));
   2503           1.29  augustss 
   2504           1.25  augustss 	for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
   2505           1.18  augustss 		p = sqtd->nextqtd;
   2506           1.18  augustss 		ehci_free_sqtd(sc, sqtd);
   2507           1.18  augustss 	}
   2508           1.18  augustss }
   2509           1.18  augustss 
   2510           1.15  augustss /****************/
   2511           1.15  augustss 
   2512            1.9  augustss /*
   2513           1.10  augustss  * Close a reqular pipe.
   2514           1.10  augustss  * Assumes that there are no pending transactions.
   2515           1.10  augustss  */
   2516           1.10  augustss void
   2517           1.10  augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
   2518           1.10  augustss {
   2519           1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   2520           1.10  augustss 	ehci_softc_t *sc = (ehci_softc_t *)pipe->device->bus;
   2521           1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2522           1.10  augustss 	int s;
   2523           1.10  augustss 
   2524           1.10  augustss 	s = splusb();
   2525           1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   2526           1.10  augustss 	splx(s);
   2527           1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   2528           1.10  augustss }
   2529           1.10  augustss 
   2530           1.33  augustss /*
   2531           1.10  augustss  * Abort a device request.
   2532           1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   2533           1.10  augustss  * will be removed from the hardware scheduling and that the callback
   2534           1.10  augustss  * for it will be called with USBD_CANCELLED status.
   2535           1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   2536           1.10  augustss  * have happened since the hardware runs concurrently.
   2537           1.10  augustss  * If the transaction has already happened we rely on the ordinary
   2538           1.10  augustss  * interrupt processing to process it.
   2539           1.26  augustss  * XXX This is most probably wrong.
   2540           1.10  augustss  */
   2541           1.10  augustss void
   2542           1.10  augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   2543           1.10  augustss {
   2544           1.26  augustss #define exfer EXFER(xfer)
   2545           1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2546           1.17  augustss 	ehci_softc_t *sc = (ehci_softc_t *)epipe->pipe.device->bus;
   2547           1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2548           1.26  augustss 	ehci_soft_qtd_t *sqtd;
   2549           1.26  augustss 	ehci_physaddr_t cur;
   2550           1.26  augustss 	u_int32_t qhstatus;
   2551           1.11  augustss 	int s;
   2552           1.26  augustss 	int hit;
   2553           1.96  augustss 	int wake;
   2554           1.10  augustss 
   2555           1.24  augustss 	DPRINTF(("ehci_abort_xfer: xfer=%p pipe=%p\n", xfer, epipe));
   2556           1.10  augustss 
   2557           1.17  augustss 	if (sc->sc_dying) {
   2558           1.17  augustss 		/* If we're dying, just do the software part. */
   2559           1.17  augustss 		s = splusb();
   2560           1.17  augustss 		xfer->status = status;	/* make software ignore it */
   2561           1.17  augustss 		usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   2562           1.17  augustss 		usb_transfer_complete(xfer);
   2563           1.17  augustss 		splx(s);
   2564           1.17  augustss 		return;
   2565           1.17  augustss 	}
   2566           1.17  augustss 
   2567           1.10  augustss 	if (xfer->device->bus->intr_context || !curproc)
   2568           1.37    provos 		panic("ehci_abort_xfer: not in process context");
   2569           1.10  augustss 
   2570           1.11  augustss 	/*
   2571           1.96  augustss 	 * If an abort is already in progress then just wait for it to
   2572           1.96  augustss 	 * complete and return.
   2573           1.96  augustss 	 */
   2574           1.96  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   2575           1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: already aborting\n"));
   2576           1.96  augustss #ifdef DIAGNOSTIC
   2577           1.96  augustss 		if (status == USBD_TIMEOUT)
   2578           1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   2579           1.96  augustss #endif
   2580           1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   2581           1.96  augustss 		xfer->status = status;
   2582           1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   2583           1.96  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   2584           1.96  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   2585           1.96  augustss 			tsleep(&xfer->hcflags, PZERO, "ehciaw", 0);
   2586           1.96  augustss 		return;
   2587           1.96  augustss 	}
   2588           1.96  augustss 	xfer->hcflags |= UXFER_ABORTING;
   2589           1.96  augustss 
   2590           1.96  augustss 	/*
   2591           1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   2592           1.11  augustss 	 */
   2593           1.11  augustss 	s = splusb();
   2594           1.11  augustss 	xfer->status = status;	/* make software ignore it */
   2595           1.15  augustss 	usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   2596  1.118.2.1.2.1     skrll 
   2597  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma,
   2598  1.118.2.1.2.1     skrll 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2599  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2600  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2601           1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   2602           1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   2603  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma,
   2604  1.118.2.1.2.1     skrll 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2605  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2606  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2607           1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   2608  1.118.2.1.2.1     skrll 		usb_syncmem(&sqtd->dma,
   2609  1.118.2.1.2.1     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   2610  1.118.2.1.2.1     skrll 		    sizeof(sqtd->qtd.qtd_status),
   2611  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2612           1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   2613  1.118.2.1.2.1     skrll 		usb_syncmem(&sqtd->dma,
   2614  1.118.2.1.2.1     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   2615  1.118.2.1.2.1     skrll 		    sizeof(sqtd->qtd.qtd_status),
   2616  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2617           1.26  augustss 		if (sqtd == exfer->sqtdend)
   2618           1.26  augustss 			break;
   2619           1.26  augustss 	}
   2620           1.11  augustss 	splx(s);
   2621           1.11  augustss 
   2622           1.33  augustss 	/*
   2623           1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   2624           1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   2625           1.11  augustss 	 * has run.
   2626           1.11  augustss 	 */
   2627           1.26  augustss 	ehci_sync_hc(sc);
   2628           1.29  augustss 	s = splusb();
   2629           1.77  augustss #ifdef USB_USE_SOFTINTR
   2630           1.29  augustss 	sc->sc_softwake = 1;
   2631           1.77  augustss #endif /* USB_USE_SOFTINTR */
   2632           1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   2633           1.77  augustss #ifdef USB_USE_SOFTINTR
   2634           1.29  augustss 	tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
   2635           1.77  augustss #endif /* USB_USE_SOFTINTR */
   2636           1.29  augustss 	splx(s);
   2637           1.33  augustss 
   2638           1.33  augustss 	/*
   2639           1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   2640           1.11  augustss 	 * The complication here is that the hardware may have executed
   2641           1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   2642           1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   2643           1.11  augustss 	 * any of them.
   2644           1.11  augustss 	 */
   2645           1.11  augustss 	s = splusb();		/* XXX why? */
   2646  1.118.2.1.2.1     skrll 
   2647  1.118.2.1.2.1     skrll 	usb_syncmem(&sqh->dma,
   2648  1.118.2.1.2.1     skrll 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   2649  1.118.2.1.2.1     skrll 	    sizeof(sqh->qh.qh_curqtd),
   2650  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2651           1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   2652           1.26  augustss 	hit = 0;
   2653           1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   2654           1.26  augustss 		hit |= cur == sqtd->physaddr;
   2655           1.26  augustss 		if (sqtd == exfer->sqtdend)
   2656           1.26  augustss 			break;
   2657           1.26  augustss 	}
   2658           1.26  augustss 	sqtd = sqtd->nextqtd;
   2659           1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   2660           1.26  augustss 	if (hit && sqtd != NULL) {
   2661           1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: cur=0x%08x\n", sqtd->physaddr));
   2662           1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   2663  1.118.2.1.2.1     skrll 		usb_syncmem(&sqh->dma,
   2664  1.118.2.1.2.1     skrll 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   2665  1.118.2.1.2.1     skrll 		    sizeof(sqh->qh.qh_curqtd),
   2666  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2667           1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   2668  1.118.2.1.2.1     skrll 		usb_syncmem(&sqh->dma,
   2669  1.118.2.1.2.1     skrll 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2670  1.118.2.1.2.1     skrll 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   2671  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2672           1.26  augustss 	} else {
   2673           1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: no hit\n"));
   2674           1.26  augustss 	}
   2675           1.11  augustss 
   2676           1.11  augustss 	/*
   2677           1.26  augustss 	 * Step 4: Execute callback.
   2678           1.11  augustss 	 */
   2679           1.18  augustss #ifdef DIAGNOSTIC
   2680           1.26  augustss 	exfer->isdone = 1;
   2681           1.18  augustss #endif
   2682           1.96  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   2683           1.96  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   2684           1.11  augustss 	usb_transfer_complete(xfer);
   2685           1.96  augustss 	if (wake)
   2686           1.96  augustss 		wakeup(&xfer->hcflags);
   2687           1.11  augustss 
   2688           1.11  augustss 	splx(s);
   2689           1.26  augustss #undef exfer
   2690           1.10  augustss }
   2691           1.10  augustss 
   2692           1.15  augustss void
   2693           1.15  augustss ehci_timeout(void *addr)
   2694           1.15  augustss {
   2695           1.15  augustss 	struct ehci_xfer *exfer = addr;
   2696           1.17  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
   2697           1.17  augustss 	ehci_softc_t *sc = (ehci_softc_t *)epipe->pipe.device->bus;
   2698           1.15  augustss 
   2699           1.15  augustss 	DPRINTF(("ehci_timeout: exfer=%p\n", exfer));
   2700           1.22  augustss #ifdef USB_DEBUG
   2701           1.26  augustss 	if (ehcidebug > 1)
   2702           1.22  augustss 		usbd_dump_pipe(exfer->xfer.pipe);
   2703           1.22  augustss #endif
   2704           1.15  augustss 
   2705           1.17  augustss 	if (sc->sc_dying) {
   2706           1.17  augustss 		ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
   2707           1.17  augustss 		return;
   2708           1.17  augustss 	}
   2709           1.17  augustss 
   2710           1.15  augustss 	/* Execute the abort in a process context. */
   2711           1.15  augustss 	usb_init_task(&exfer->abort_task, ehci_timeout_task, addr);
   2712          1.114     joerg 	usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
   2713          1.114     joerg 	    USB_TASKQ_HC);
   2714           1.15  augustss }
   2715           1.15  augustss 
   2716           1.15  augustss void
   2717           1.15  augustss ehci_timeout_task(void *addr)
   2718           1.15  augustss {
   2719           1.15  augustss 	usbd_xfer_handle xfer = addr;
   2720           1.15  augustss 	int s;
   2721           1.15  augustss 
   2722           1.15  augustss 	DPRINTF(("ehci_timeout_task: xfer=%p\n", xfer));
   2723           1.15  augustss 
   2724           1.15  augustss 	s = splusb();
   2725           1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   2726           1.15  augustss 	splx(s);
   2727           1.15  augustss }
   2728           1.15  augustss 
   2729            1.5  augustss /************************/
   2730            1.5  augustss 
   2731           1.10  augustss Static usbd_status
   2732           1.10  augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
   2733           1.10  augustss {
   2734           1.10  augustss 	usbd_status err;
   2735           1.10  augustss 
   2736           1.10  augustss 	/* Insert last in queue. */
   2737           1.10  augustss 	err = usb_insert_transfer(xfer);
   2738           1.10  augustss 	if (err)
   2739           1.10  augustss 		return (err);
   2740           1.10  augustss 
   2741           1.10  augustss 	/* Pipe isn't running, start first */
   2742           1.10  augustss 	return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2743           1.10  augustss }
   2744           1.10  augustss 
   2745           1.12  augustss Static usbd_status
   2746           1.12  augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
   2747           1.12  augustss {
   2748           1.15  augustss 	ehci_softc_t *sc = (ehci_softc_t *)xfer->pipe->device->bus;
   2749           1.15  augustss 	usbd_status err;
   2750           1.15  augustss 
   2751           1.15  augustss 	if (sc->sc_dying)
   2752           1.15  augustss 		return (USBD_IOERROR);
   2753           1.15  augustss 
   2754           1.15  augustss #ifdef DIAGNOSTIC
   2755           1.15  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   2756           1.15  augustss 		/* XXX panic */
   2757           1.15  augustss 		printf("ehci_device_ctrl_transfer: not a request\n");
   2758           1.15  augustss 		return (USBD_INVAL);
   2759           1.15  augustss 	}
   2760           1.15  augustss #endif
   2761           1.15  augustss 
   2762           1.15  augustss 	err = ehci_device_request(xfer);
   2763           1.15  augustss 	if (err)
   2764           1.15  augustss 		return (err);
   2765           1.15  augustss 
   2766           1.15  augustss 	if (sc->sc_bus.use_polling)
   2767           1.15  augustss 		ehci_waitintr(sc, xfer);
   2768           1.15  augustss 	return (USBD_IN_PROGRESS);
   2769           1.12  augustss }
   2770           1.10  augustss 
   2771           1.10  augustss void
   2772           1.10  augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
   2773           1.10  augustss {
   2774           1.18  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   2775           1.18  augustss 	ehci_softc_t *sc = (ehci_softc_t *)xfer->pipe->device->bus;
   2776  1.118.2.1.2.1     skrll 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2777  1.118.2.1.2.1     skrll 	usb_device_request_t *req = &xfer->request;
   2778  1.118.2.1.2.1     skrll 	int len = UGETW(req->wLength);
   2779  1.118.2.1.2.1     skrll 	int rd = req->bmRequestType & UT_READ;
   2780           1.18  augustss 
   2781           1.10  augustss 	DPRINTFN(10,("ehci_ctrl_done: xfer=%p\n", xfer));
   2782           1.10  augustss 
   2783           1.10  augustss #ifdef DIAGNOSTIC
   2784           1.10  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   2785           1.37    provos 		panic("ehci_ctrl_done: not a request");
   2786           1.10  augustss 	}
   2787           1.10  augustss #endif
   2788           1.18  augustss 
   2789           1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   2790           1.25  augustss 		ehci_del_intr_list(ex);	/* remove from active list */
   2791           1.25  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   2792  1.118.2.1.2.1     skrll 		usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
   2793  1.118.2.1.2.1     skrll 		    BUS_DMASYNC_POSTWRITE);
   2794  1.118.2.1.2.1     skrll 		if (len)
   2795  1.118.2.1.2.1     skrll 			usb_syncmem(&xfer->dmabuf, 0, len,
   2796  1.118.2.1.2.1     skrll 			    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   2797           1.25  augustss 	}
   2798           1.18  augustss 
   2799           1.25  augustss 	DPRINTFN(5, ("ehci_ctrl_done: length=%d\n", xfer->actlen));
   2800           1.10  augustss }
   2801           1.10  augustss 
   2802           1.10  augustss /* Abort a device control request. */
   2803           1.10  augustss Static void
   2804           1.10  augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
   2805           1.10  augustss {
   2806           1.10  augustss 	DPRINTF(("ehci_device_ctrl_abort: xfer=%p\n", xfer));
   2807           1.10  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   2808           1.10  augustss }
   2809           1.10  augustss 
   2810           1.10  augustss /* Close a device control pipe. */
   2811           1.10  augustss Static void
   2812           1.10  augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
   2813           1.10  augustss {
   2814           1.10  augustss 	ehci_softc_t *sc = (ehci_softc_t *)pipe->device->bus;
   2815           1.10  augustss 	/*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
   2816           1.10  augustss 
   2817           1.10  augustss 	DPRINTF(("ehci_device_ctrl_close: pipe=%p\n", pipe));
   2818           1.11  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   2819           1.15  augustss }
   2820           1.15  augustss 
   2821           1.15  augustss usbd_status
   2822           1.15  augustss ehci_device_request(usbd_xfer_handle xfer)
   2823           1.15  augustss {
   2824           1.18  augustss #define exfer EXFER(xfer)
   2825           1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2826           1.15  augustss 	usb_device_request_t *req = &xfer->request;
   2827           1.15  augustss 	usbd_device_handle dev = epipe->pipe.device;
   2828           1.15  augustss 	ehci_softc_t *sc = (ehci_softc_t *)dev->bus;
   2829           1.15  augustss 	int addr = dev->address;
   2830           1.15  augustss 	ehci_soft_qtd_t *setup, *stat, *next;
   2831           1.15  augustss 	ehci_soft_qh_t *sqh;
   2832           1.15  augustss 	int isread;
   2833           1.15  augustss 	int len;
   2834           1.15  augustss 	usbd_status err;
   2835           1.15  augustss 	int s;
   2836           1.15  augustss 
   2837           1.15  augustss 	isread = req->bmRequestType & UT_READ;
   2838           1.15  augustss 	len = UGETW(req->wLength);
   2839           1.15  augustss 
   2840           1.72  augustss 	DPRINTFN(3,("ehci_device_request: type=0x%02x, request=0x%02x, "
   2841           1.15  augustss 		    "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
   2842           1.15  augustss 		    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   2843           1.33  augustss 		    UGETW(req->wIndex), len, addr,
   2844           1.15  augustss 		    epipe->pipe.endpoint->edesc->bEndpointAddress));
   2845           1.15  augustss 
   2846           1.15  augustss 	setup = ehci_alloc_sqtd(sc);
   2847           1.15  augustss 	if (setup == NULL) {
   2848           1.15  augustss 		err = USBD_NOMEM;
   2849           1.15  augustss 		goto bad1;
   2850           1.15  augustss 	}
   2851           1.15  augustss 	stat = ehci_alloc_sqtd(sc);
   2852           1.15  augustss 	if (stat == NULL) {
   2853           1.15  augustss 		err = USBD_NOMEM;
   2854           1.15  augustss 		goto bad2;
   2855           1.15  augustss 	}
   2856           1.15  augustss 
   2857           1.15  augustss 	sqh = epipe->sqh;
   2858           1.15  augustss 	epipe->u.ctl.length = len;
   2859           1.15  augustss 
   2860           1.62   mycroft 	/* Update device address and length since they may have changed
   2861           1.62   mycroft 	   during the setup of the control pipe in usbd_new_device(). */
   2862           1.15  augustss 	/* XXX This only needs to be done once, but it's too early in open. */
   2863           1.15  augustss 	/* XXXX Should not touch ED here! */
   2864           1.33  augustss 	sqh->qh.qh_endp =
   2865           1.55   mycroft 	    (sqh->qh.qh_endp & htole32(~(EHCI_QH_ADDRMASK | EHCI_QH_MPLMASK))) |
   2866           1.15  augustss 	    htole32(
   2867           1.15  augustss 	     EHCI_QH_SET_ADDR(addr) |
   2868           1.15  augustss 	     EHCI_QH_SET_MPL(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize))
   2869           1.15  augustss 	    );
   2870           1.15  augustss 
   2871           1.15  augustss 	/* Set up data transaction */
   2872           1.15  augustss 	if (len != 0) {
   2873           1.15  augustss 		ehci_soft_qtd_t *end;
   2874           1.15  augustss 
   2875           1.55   mycroft 		/* Start toggle at 1. */
   2876           1.55   mycroft 		epipe->nexttoggle = 1;
   2877           1.25  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   2878           1.15  augustss 			  &next, &end);
   2879           1.15  augustss 		if (err)
   2880           1.15  augustss 			goto bad3;
   2881           1.83  augustss 		end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
   2882           1.15  augustss 		end->nextqtd = stat;
   2883           1.33  augustss 		end->qtd.qtd_next =
   2884           1.15  augustss 		end->qtd.qtd_altnext = htole32(stat->physaddr);
   2885  1.118.2.1.2.1     skrll 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   2886  1.118.2.1.2.1     skrll 		   BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2887           1.15  augustss 	} else {
   2888           1.15  augustss 		next = stat;
   2889           1.15  augustss 	}
   2890           1.15  augustss 
   2891           1.30  augustss 	memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
   2892  1.118.2.1.2.1     skrll 	usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   2893           1.15  augustss 
   2894           1.55   mycroft 	/* Clear toggle */
   2895           1.15  augustss 	setup->qtd.qtd_status = htole32(
   2896           1.26  augustss 	    EHCI_QTD_ACTIVE |
   2897           1.15  augustss 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   2898           1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   2899           1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   2900           1.15  augustss 	    EHCI_QTD_SET_BYTES(sizeof *req)
   2901           1.15  augustss 	    );
   2902           1.31  augustss 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
   2903           1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   2904           1.15  augustss 	setup->nextqtd = next;
   2905           1.15  augustss 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   2906           1.15  augustss 	setup->xfer = xfer;
   2907           1.18  augustss 	setup->len = sizeof *req;
   2908  1.118.2.1.2.1     skrll 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   2909  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2910           1.15  augustss 
   2911           1.15  augustss 	stat->qtd.qtd_status = htole32(
   2912           1.26  augustss 	    EHCI_QTD_ACTIVE |
   2913           1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   2914           1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   2915           1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   2916           1.15  augustss 	    EHCI_QTD_IOC
   2917           1.15  augustss 	    );
   2918           1.15  augustss 	stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
   2919           1.48   mycroft 	stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
   2920           1.15  augustss 	stat->nextqtd = NULL;
   2921           1.15  augustss 	stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
   2922           1.15  augustss 	stat->xfer = xfer;
   2923           1.18  augustss 	stat->len = 0;
   2924  1.118.2.1.2.1     skrll 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
   2925  1.118.2.1.2.1     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2926           1.15  augustss 
   2927           1.15  augustss #ifdef EHCI_DEBUG
   2928           1.23  augustss 	if (ehcidebug > 5) {
   2929           1.15  augustss 		DPRINTF(("ehci_device_request:\n"));
   2930           1.15  augustss 		ehci_dump_sqh(sqh);
   2931           1.15  augustss 		ehci_dump_sqtds(setup);
   2932           1.15  augustss 	}
   2933           1.15  augustss #endif
   2934           1.15  augustss 
   2935           1.18  augustss 	exfer->sqtdstart = setup;
   2936           1.18  augustss 	exfer->sqtdend = stat;
   2937           1.18  augustss #ifdef DIAGNOSTIC
   2938           1.18  augustss 	if (!exfer->isdone) {
   2939           1.18  augustss 		printf("ehci_device_request: not done, exfer=%p\n", exfer);
   2940           1.18  augustss 	}
   2941           1.18  augustss 	exfer->isdone = 0;
   2942           1.18  augustss #endif
   2943           1.18  augustss 
   2944           1.15  augustss 	/* Insert qTD in QH list. */
   2945           1.15  augustss 	s = splusb();
   2946  1.118.2.1.2.1     skrll 	ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
   2947           1.15  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   2948           1.45   tsutsui                 usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   2949           1.15  augustss 			    ehci_timeout, xfer);
   2950           1.15  augustss 	}
   2951           1.18  augustss 	ehci_add_intr_list(sc, exfer);
   2952           1.18  augustss 	xfer->status = USBD_IN_PROGRESS;
   2953           1.15  augustss 	splx(s);
   2954           1.15  augustss 
   2955           1.17  augustss #ifdef EHCI_DEBUG
   2956           1.15  augustss 	if (ehcidebug > 10) {
   2957           1.15  augustss 		DPRINTF(("ehci_device_request: status=%x\n",
   2958           1.15  augustss 			 EOREAD4(sc, EHCI_USBSTS)));
   2959           1.23  augustss 		delay(10000);
   2960           1.18  augustss 		ehci_dump_regs(sc);
   2961           1.15  augustss 		ehci_dump_sqh(sc->sc_async_head);
   2962           1.15  augustss 		ehci_dump_sqh(sqh);
   2963           1.15  augustss 		ehci_dump_sqtds(setup);
   2964           1.15  augustss 	}
   2965           1.15  augustss #endif
   2966           1.15  augustss 
   2967           1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   2968           1.15  augustss 
   2969           1.15  augustss  bad3:
   2970           1.15  augustss 	ehci_free_sqtd(sc, stat);
   2971           1.15  augustss  bad2:
   2972           1.15  augustss 	ehci_free_sqtd(sc, setup);
   2973           1.15  augustss  bad1:
   2974           1.25  augustss 	DPRINTFN(-1,("ehci_device_request: no memory\n"));
   2975           1.25  augustss 	xfer->status = err;
   2976           1.25  augustss 	usb_transfer_complete(xfer);
   2977           1.15  augustss 	return (err);
   2978           1.18  augustss #undef exfer
   2979           1.10  augustss }
   2980           1.10  augustss 
   2981          1.108   xtraeme /*
   2982          1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   2983          1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   2984          1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   2985          1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   2986          1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   2987          1.108   xtraeme  *
   2988          1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   2989          1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   2990          1.108   xtraeme  * check for completion after the writeback has taken place.
   2991          1.108   xtraeme  */
   2992          1.108   xtraeme void
   2993          1.108   xtraeme ehci_intrlist_timeout(void *arg)
   2994          1.108   xtraeme {
   2995          1.108   xtraeme 	ehci_softc_t *sc = arg;
   2996          1.108   xtraeme 	int s = splusb();
   2997          1.108   xtraeme 
   2998          1.108   xtraeme 	DPRINTF(("ehci_intrlist_timeout\n"));
   2999          1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3000          1.108   xtraeme 
   3001          1.108   xtraeme 	splx(s);
   3002          1.108   xtraeme }
   3003          1.108   xtraeme 
   3004           1.10  augustss /************************/
   3005            1.5  augustss 
   3006           1.19  augustss Static usbd_status
   3007           1.19  augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
   3008           1.19  augustss {
   3009           1.19  augustss 	usbd_status err;
   3010           1.19  augustss 
   3011           1.19  augustss 	/* Insert last in queue. */
   3012           1.19  augustss 	err = usb_insert_transfer(xfer);
   3013           1.19  augustss 	if (err)
   3014           1.19  augustss 		return (err);
   3015           1.19  augustss 
   3016           1.19  augustss 	/* Pipe isn't running, start first */
   3017           1.19  augustss 	return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3018           1.19  augustss }
   3019           1.19  augustss 
   3020           1.19  augustss usbd_status
   3021           1.19  augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
   3022           1.19  augustss {
   3023           1.19  augustss #define exfer EXFER(xfer)
   3024           1.19  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3025           1.19  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3026           1.19  augustss 	ehci_softc_t *sc = (ehci_softc_t *)dev->bus;
   3027           1.19  augustss 	ehci_soft_qtd_t *data, *dataend;
   3028           1.19  augustss 	ehci_soft_qh_t *sqh;
   3029           1.19  augustss 	usbd_status err;
   3030           1.19  augustss 	int len, isread, endpt;
   3031           1.19  augustss 	int s;
   3032           1.19  augustss 
   3033           1.72  augustss 	DPRINTFN(2, ("ehci_device_bulk_start: xfer=%p len=%d flags=%d\n",
   3034           1.19  augustss 		     xfer, xfer->length, xfer->flags));
   3035           1.19  augustss 
   3036           1.19  augustss 	if (sc->sc_dying)
   3037           1.19  augustss 		return (USBD_IOERROR);
   3038           1.19  augustss 
   3039           1.19  augustss #ifdef DIAGNOSTIC
   3040           1.19  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3041           1.72  augustss 		panic("ehci_device_bulk_start: a request");
   3042           1.19  augustss #endif
   3043           1.19  augustss 
   3044           1.19  augustss 	len = xfer->length;
   3045           1.19  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3046           1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3047           1.19  augustss 	sqh = epipe->sqh;
   3048           1.19  augustss 
   3049           1.19  augustss 	epipe->u.bulk.length = len;
   3050           1.19  augustss 
   3051           1.25  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3052           1.19  augustss 				   &dataend);
   3053           1.25  augustss 	if (err) {
   3054           1.25  augustss 		DPRINTFN(-1,("ehci_device_bulk_transfer: no memory\n"));
   3055           1.25  augustss 		xfer->status = err;
   3056           1.25  augustss 		usb_transfer_complete(xfer);
   3057           1.19  augustss 		return (err);
   3058           1.25  augustss 	}
   3059           1.19  augustss 
   3060           1.19  augustss #ifdef EHCI_DEBUG
   3061           1.23  augustss 	if (ehcidebug > 5) {
   3062           1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(1)\n"));
   3063           1.23  augustss 		ehci_dump_sqh(sqh);
   3064           1.19  augustss 		ehci_dump_sqtds(data);
   3065           1.19  augustss 	}
   3066           1.19  augustss #endif
   3067           1.19  augustss 
   3068           1.19  augustss 	/* Set up interrupt info. */
   3069           1.19  augustss 	exfer->sqtdstart = data;
   3070           1.19  augustss 	exfer->sqtdend = dataend;
   3071           1.19  augustss #ifdef DIAGNOSTIC
   3072           1.19  augustss 	if (!exfer->isdone) {
   3073           1.72  augustss 		printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
   3074           1.19  augustss 	}
   3075           1.19  augustss 	exfer->isdone = 0;
   3076           1.19  augustss #endif
   3077           1.19  augustss 
   3078           1.19  augustss 	s = splusb();
   3079  1.118.2.1.2.1     skrll 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3080           1.19  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3081           1.45   tsutsui 		usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3082           1.19  augustss 			    ehci_timeout, xfer);
   3083           1.19  augustss 	}
   3084           1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3085           1.19  augustss 	xfer->status = USBD_IN_PROGRESS;
   3086           1.19  augustss 	splx(s);
   3087           1.19  augustss 
   3088           1.19  augustss #ifdef EHCI_DEBUG
   3089           1.19  augustss 	if (ehcidebug > 10) {
   3090           1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(2)\n"));
   3091           1.23  augustss 		delay(10000);
   3092           1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(3)\n"));
   3093           1.23  augustss 		ehci_dump_regs(sc);
   3094           1.29  augustss #if 0
   3095           1.29  augustss 		printf("async_head:\n");
   3096           1.23  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3097           1.29  augustss #endif
   3098           1.29  augustss 		printf("sqh:\n");
   3099           1.23  augustss 		ehci_dump_sqh(sqh);
   3100           1.19  augustss 		ehci_dump_sqtds(data);
   3101           1.19  augustss 	}
   3102           1.19  augustss #endif
   3103           1.19  augustss 
   3104           1.19  augustss 	if (sc->sc_bus.use_polling)
   3105           1.19  augustss 		ehci_waitintr(sc, xfer);
   3106           1.19  augustss 
   3107           1.19  augustss 	return (USBD_IN_PROGRESS);
   3108           1.19  augustss #undef exfer
   3109           1.19  augustss }
   3110           1.19  augustss 
   3111           1.19  augustss Static void
   3112           1.19  augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
   3113           1.19  augustss {
   3114           1.19  augustss 	DPRINTF(("ehci_device_bulk_abort: xfer=%p\n", xfer));
   3115           1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3116           1.19  augustss }
   3117           1.19  augustss 
   3118           1.33  augustss /*
   3119           1.19  augustss  * Close a device bulk pipe.
   3120           1.19  augustss  */
   3121           1.19  augustss Static void
   3122           1.19  augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
   3123           1.19  augustss {
   3124           1.19  augustss 	ehci_softc_t *sc = (ehci_softc_t *)pipe->device->bus;
   3125           1.19  augustss 
   3126           1.19  augustss 	DPRINTF(("ehci_device_bulk_close: pipe=%p\n", pipe));
   3127           1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3128           1.19  augustss }
   3129           1.19  augustss 
   3130           1.19  augustss void
   3131           1.19  augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
   3132           1.19  augustss {
   3133           1.19  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3134           1.19  augustss 	ehci_softc_t *sc = (ehci_softc_t *)xfer->pipe->device->bus;
   3135  1.118.2.1.2.1     skrll 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3136  1.118.2.1.2.1     skrll 	int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3137  1.118.2.1.2.1     skrll 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3138           1.19  augustss 
   3139           1.33  augustss 	DPRINTFN(10,("ehci_bulk_done: xfer=%p, actlen=%d\n",
   3140           1.19  augustss 		     xfer, xfer->actlen));
   3141           1.19  augustss 
   3142           1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3143           1.25  augustss 		ehci_del_intr_list(ex);	/* remove from active list */
   3144           1.44  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3145  1.118.2.1.2.1     skrll 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3146  1.118.2.1.2.1     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3147           1.25  augustss 	}
   3148           1.19  augustss 
   3149           1.19  augustss 	DPRINTFN(5, ("ehci_bulk_done: length=%d\n", xfer->actlen));
   3150           1.19  augustss }
   3151            1.5  augustss 
   3152           1.10  augustss /************************/
   3153           1.10  augustss 
   3154           1.78  augustss Static usbd_status
   3155           1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3156           1.78  augustss {
   3157           1.78  augustss 	struct ehci_soft_islot *isp;
   3158           1.78  augustss 	int islot, lev;
   3159           1.78  augustss 
   3160           1.78  augustss 	/* Find a poll rate that is large enough. */
   3161           1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3162           1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3163           1.78  augustss 			break;
   3164           1.78  augustss 
   3165           1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3166           1.78  augustss 	/* XXX could do better than picking at random */
   3167           1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3168           1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3169           1.78  augustss 
   3170           1.78  augustss 	sqh->islot = islot;
   3171           1.78  augustss 	isp = &sc->sc_islots[islot];
   3172           1.78  augustss 	ehci_add_qh(sqh, isp->sqh);
   3173           1.78  augustss 
   3174           1.78  augustss 	return (USBD_NORMAL_COMPLETION);
   3175           1.78  augustss }
   3176           1.78  augustss 
   3177           1.78  augustss Static usbd_status
   3178           1.78  augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
   3179           1.78  augustss {
   3180           1.78  augustss 	usbd_status err;
   3181           1.78  augustss 
   3182           1.78  augustss 	/* Insert last in queue. */
   3183           1.78  augustss 	err = usb_insert_transfer(xfer);
   3184           1.78  augustss 	if (err)
   3185           1.78  augustss 		return (err);
   3186           1.78  augustss 
   3187           1.78  augustss 	/*
   3188           1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3189           1.78  augustss 	 * so start it first.
   3190           1.78  augustss 	 */
   3191           1.78  augustss 	return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3192           1.78  augustss }
   3193           1.78  augustss 
   3194           1.78  augustss Static usbd_status
   3195           1.78  augustss ehci_device_intr_start(usbd_xfer_handle xfer)
   3196           1.78  augustss {
   3197           1.78  augustss #define exfer EXFER(xfer)
   3198           1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3199           1.78  augustss 	usbd_device_handle dev = xfer->pipe->device;
   3200           1.78  augustss 	ehci_softc_t *sc = (ehci_softc_t *)dev->bus;
   3201           1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3202           1.78  augustss 	ehci_soft_qh_t *sqh;
   3203           1.78  augustss 	usbd_status err;
   3204           1.78  augustss 	int len, isread, endpt;
   3205           1.78  augustss 	int s;
   3206           1.78  augustss 
   3207           1.78  augustss 	DPRINTFN(2, ("ehci_device_intr_start: xfer=%p len=%d flags=%d\n",
   3208           1.78  augustss 	    xfer, xfer->length, xfer->flags));
   3209           1.78  augustss 
   3210           1.78  augustss 	if (sc->sc_dying)
   3211           1.78  augustss 		return (USBD_IOERROR);
   3212           1.78  augustss 
   3213           1.78  augustss #ifdef DIAGNOSTIC
   3214           1.78  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3215           1.78  augustss 		panic("ehci_device_intr_start: a request");
   3216           1.78  augustss #endif
   3217           1.78  augustss 
   3218           1.78  augustss 	len = xfer->length;
   3219           1.78  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3220           1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3221           1.78  augustss 	sqh = epipe->sqh;
   3222           1.78  augustss 
   3223           1.78  augustss 	epipe->u.intr.length = len;
   3224           1.78  augustss 
   3225           1.78  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3226           1.78  augustss 	    &dataend);
   3227           1.78  augustss 	if (err) {
   3228           1.78  augustss 		DPRINTFN(-1, ("ehci_device_intr_start: no memory\n"));
   3229           1.78  augustss 		xfer->status = err;
   3230           1.78  augustss 		usb_transfer_complete(xfer);
   3231           1.78  augustss 		return (err);
   3232           1.78  augustss 	}
   3233           1.78  augustss 
   3234           1.78  augustss #ifdef EHCI_DEBUG
   3235           1.78  augustss 	if (ehcidebug > 5) {
   3236           1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(1)\n"));
   3237           1.78  augustss 		ehci_dump_sqh(sqh);
   3238           1.78  augustss 		ehci_dump_sqtds(data);
   3239           1.78  augustss 	}
   3240           1.78  augustss #endif
   3241           1.78  augustss 
   3242           1.78  augustss 	/* Set up interrupt info. */
   3243           1.78  augustss 	exfer->sqtdstart = data;
   3244           1.78  augustss 	exfer->sqtdend = dataend;
   3245           1.78  augustss #ifdef DIAGNOSTIC
   3246           1.78  augustss 	if (!exfer->isdone) {
   3247           1.78  augustss 		printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
   3248           1.78  augustss 	}
   3249           1.78  augustss 	exfer->isdone = 0;
   3250           1.78  augustss #endif
   3251           1.78  augustss 
   3252           1.78  augustss 	s = splusb();
   3253  1.118.2.1.2.1     skrll 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3254           1.78  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3255           1.78  augustss 		usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3256           1.78  augustss 		    ehci_timeout, xfer);
   3257           1.78  augustss 	}
   3258           1.78  augustss 	ehci_add_intr_list(sc, exfer);
   3259           1.78  augustss 	xfer->status = USBD_IN_PROGRESS;
   3260           1.78  augustss 	splx(s);
   3261           1.78  augustss 
   3262           1.78  augustss #ifdef EHCI_DEBUG
   3263           1.78  augustss 	if (ehcidebug > 10) {
   3264           1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(2)\n"));
   3265           1.78  augustss 		delay(10000);
   3266           1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(3)\n"));
   3267           1.78  augustss 		ehci_dump_regs(sc);
   3268           1.78  augustss 		printf("sqh:\n");
   3269           1.78  augustss 		ehci_dump_sqh(sqh);
   3270           1.78  augustss 		ehci_dump_sqtds(data);
   3271           1.78  augustss 	}
   3272           1.78  augustss #endif
   3273           1.78  augustss 
   3274           1.78  augustss 	if (sc->sc_bus.use_polling)
   3275           1.78  augustss 		ehci_waitintr(sc, xfer);
   3276           1.78  augustss 
   3277           1.78  augustss 	return (USBD_IN_PROGRESS);
   3278           1.78  augustss #undef exfer
   3279           1.78  augustss }
   3280           1.78  augustss 
   3281           1.78  augustss Static void
   3282           1.78  augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
   3283           1.78  augustss {
   3284           1.78  augustss 	DPRINTFN(1, ("ehci_device_intr_abort: xfer=%p\n", xfer));
   3285           1.78  augustss 	if (xfer->pipe->intrxfer == xfer) {
   3286           1.78  augustss 		DPRINTFN(1, ("echi_device_intr_abort: remove\n"));
   3287           1.78  augustss 		xfer->pipe->intrxfer = NULL;
   3288           1.78  augustss 	}
   3289           1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3290           1.78  augustss }
   3291           1.78  augustss 
   3292           1.78  augustss Static void
   3293           1.78  augustss ehci_device_intr_close(usbd_pipe_handle pipe)
   3294           1.78  augustss {
   3295           1.78  augustss 	ehci_softc_t *sc = (ehci_softc_t *)pipe->device->bus;
   3296           1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3297           1.78  augustss 	struct ehci_soft_islot *isp;
   3298           1.78  augustss 
   3299           1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   3300           1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   3301           1.78  augustss }
   3302           1.78  augustss 
   3303           1.78  augustss Static void
   3304           1.78  augustss ehci_device_intr_done(usbd_xfer_handle xfer)
   3305           1.78  augustss {
   3306           1.78  augustss #define exfer EXFER(xfer)
   3307           1.78  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3308           1.78  augustss 	ehci_softc_t *sc = (ehci_softc_t *)xfer->pipe->device->bus;
   3309           1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3310           1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3311           1.78  augustss 	ehci_soft_qh_t *sqh;
   3312           1.78  augustss 	usbd_status err;
   3313           1.78  augustss 	int len, isread, endpt, s;
   3314           1.78  augustss 
   3315           1.78  augustss 	DPRINTFN(10, ("ehci_device_intr_done: xfer=%p, actlen=%d\n",
   3316           1.78  augustss 	    xfer, xfer->actlen));
   3317           1.78  augustss 
   3318           1.78  augustss 	if (xfer->pipe->repeat) {
   3319           1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3320           1.78  augustss 
   3321           1.78  augustss 		len = epipe->u.intr.length;
   3322           1.78  augustss 		xfer->length = len;
   3323           1.78  augustss 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3324           1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3325  1.118.2.1.2.1     skrll 		usb_syncmem(&xfer->dmabuf, 0, len,
   3326  1.118.2.1.2.1     skrll 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3327           1.78  augustss 		sqh = epipe->sqh;
   3328           1.78  augustss 
   3329           1.78  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3330           1.78  augustss 		    &data, &dataend);
   3331           1.78  augustss 		if (err) {
   3332           1.78  augustss 			DPRINTFN(-1, ("ehci_device_intr_done: no memory\n"));
   3333           1.78  augustss 			xfer->status = err;
   3334           1.78  augustss 			return;
   3335           1.78  augustss 		}
   3336           1.78  augustss 
   3337           1.78  augustss 		/* Set up interrupt info. */
   3338           1.78  augustss 		exfer->sqtdstart = data;
   3339           1.78  augustss 		exfer->sqtdend = dataend;
   3340           1.78  augustss #ifdef DIAGNOSTIC
   3341           1.78  augustss 		if (!exfer->isdone) {
   3342           1.78  augustss 			printf("ehci_device_intr_done: not done, ex=%p\n",
   3343           1.78  augustss 			    exfer);
   3344           1.78  augustss 		}
   3345           1.78  augustss 		exfer->isdone = 0;
   3346           1.78  augustss #endif
   3347           1.78  augustss 
   3348           1.78  augustss 		s = splusb();
   3349  1.118.2.1.2.1     skrll 		ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3350           1.78  augustss 		if (xfer->timeout && !sc->sc_bus.use_polling) {
   3351           1.78  augustss 			usb_callout(xfer->timeout_handle,
   3352           1.78  augustss 			    mstohz(xfer->timeout), ehci_timeout, xfer);
   3353           1.78  augustss 		}
   3354           1.78  augustss 		splx(s);
   3355           1.78  augustss 
   3356           1.78  augustss 		xfer->status = USBD_IN_PROGRESS;
   3357           1.78  augustss 	} else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3358           1.78  augustss 		ehci_del_intr_list(ex); /* remove from active list */
   3359           1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3360  1.118.2.1.2.1     skrll 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3361  1.118.2.1.2.1     skrll 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3362  1.118.2.1.2.1     skrll 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3363  1.118.2.1.2.1     skrll 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3364           1.78  augustss 	}
   3365           1.78  augustss #undef exfer
   3366           1.78  augustss }
   3367           1.10  augustss 
   3368           1.10  augustss /************************/
   3369            1.5  augustss 
   3370          1.113  christos Static usbd_status
   3371          1.115  christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
   3372          1.113  christos {
   3373          1.113  christos 	return USBD_IOERROR;
   3374          1.113  christos }
   3375          1.113  christos Static usbd_status
   3376          1.115  christos ehci_device_isoc_start(usbd_xfer_handle xfer)
   3377          1.113  christos {
   3378          1.113  christos 	return USBD_IOERROR;
   3379          1.113  christos }
   3380          1.113  christos Static void
   3381          1.115  christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
   3382          1.113  christos {
   3383          1.113  christos }
   3384          1.113  christos Static void
   3385          1.115  christos ehci_device_isoc_close(usbd_pipe_handle pipe)
   3386          1.113  christos {
   3387          1.113  christos }
   3388          1.113  christos Static void
   3389          1.115  christos ehci_device_isoc_done(usbd_xfer_handle xfer)
   3390          1.113  christos {
   3391          1.113  christos }
   3392