Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.145
      1  1.145  drochner /*	$NetBSD: ehci.c,v 1.145 2008/08/28 23:08:00 drochner Exp $ */
      2    1.1  augustss 
      3    1.1  augustss /*
      4  1.100  augustss  * Copyright (c) 2004,2005 The NetBSD Foundation, Inc.
      5  1.140  jmcneill  * Copyright (c) 2008 Jeremy Morse <jeremy.morse (at) gmail.com>
      6    1.1  augustss  * All rights reserved.
      7    1.1  augustss  *
      8    1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      9   1.61   mycroft  * by Lennart Augustsson (lennart (at) augustsson.net) and by Charles M. Hannum.
     10    1.1  augustss  *
     11    1.1  augustss  * Redistribution and use in source and binary forms, with or without
     12    1.1  augustss  * modification, are permitted provided that the following conditions
     13    1.1  augustss  * are met:
     14    1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     15    1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     16    1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     17    1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     18    1.1  augustss  *    documentation and/or other materials provided with the distribution.
     19    1.1  augustss  *
     20    1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21    1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22    1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23    1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24    1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25    1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26    1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27    1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28    1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29    1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30    1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     31    1.1  augustss  */
     32    1.1  augustss 
     33    1.1  augustss /*
     34    1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     35    1.1  augustss  *
     36   1.35     enami  * The EHCI 1.0 spec can be found at
     37   1.34  augustss  * http://developer.intel.com/technology/usb/download/ehci-r10.pdf
     38    1.7  augustss  * and the USB 2.0 spec at
     39   1.43    ichiro  * http://www.usb.org/developers/docs/usb_20.zip
     40    1.1  augustss  *
     41    1.1  augustss  */
     42    1.4     lukem 
     43   1.52  jdolecek /*
     44   1.52  jdolecek  * TODO:
     45   1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     46   1.52  jdolecek  *
     47  1.100  augustss  * 2) The EHCI driver lacks support for isochronous transfers, so
     48   1.52  jdolecek  *    devices using them don't work.
     49   1.52  jdolecek  *
     50  1.101       wiz  * 3) The hub driver needs to handle and schedule the transaction translator,
     51  1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     52   1.91     perry  *    on hubs in USB 2.0 for details.
     53   1.52  jdolecek  *
     54   1.60   mycroft  * 4) command failures are not recovered correctly
     55   1.52  jdolecek */
     56   1.52  jdolecek 
     57    1.4     lukem #include <sys/cdefs.h>
     58  1.145  drochner __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.145 2008/08/28 23:08:00 drochner Exp $");
     59   1.47  augustss 
     60   1.47  augustss #include "ohci.h"
     61   1.47  augustss #include "uhci.h"
     62    1.1  augustss 
     63    1.1  augustss #include <sys/param.h>
     64    1.1  augustss #include <sys/systm.h>
     65    1.1  augustss #include <sys/kernel.h>
     66    1.1  augustss #include <sys/malloc.h>
     67    1.1  augustss #include <sys/device.h>
     68    1.1  augustss #include <sys/select.h>
     69    1.1  augustss #include <sys/proc.h>
     70    1.1  augustss #include <sys/queue.h>
     71  1.126        ad #include <sys/mutex.h>
     72  1.126        ad #include <sys/bus.h>
     73    1.1  augustss 
     74    1.1  augustss #include <machine/endian.h>
     75    1.1  augustss 
     76    1.1  augustss #include <dev/usb/usb.h>
     77    1.1  augustss #include <dev/usb/usbdi.h>
     78    1.1  augustss #include <dev/usb/usbdivar.h>
     79    1.1  augustss #include <dev/usb/usb_mem.h>
     80    1.1  augustss #include <dev/usb/usb_quirks.h>
     81    1.1  augustss 
     82    1.1  augustss #include <dev/usb/ehcireg.h>
     83    1.1  augustss #include <dev/usb/ehcivar.h>
     84  1.131  drochner #include <dev/usb/usbroothub_subr.h>
     85    1.1  augustss 
     86    1.1  augustss #ifdef EHCI_DEBUG
     87   1.73  augustss #define DPRINTF(x)	do { if (ehcidebug) printf x; } while(0)
     88   1.73  augustss #define DPRINTFN(n,x)	do { if (ehcidebug>(n)) printf x; } while (0)
     89    1.6  augustss int ehcidebug = 0;
     90   1.15  augustss #ifndef __NetBSD__
     91    1.1  augustss #define bitmask_snprintf(q,f,b,l) snprintf((b), (l), "%b", (q), (f))
     92   1.15  augustss #endif
     93    1.1  augustss #else
     94    1.1  augustss #define DPRINTF(x)
     95    1.1  augustss #define DPRINTFN(n,x)
     96    1.1  augustss #endif
     97    1.1  augustss 
     98    1.5  augustss struct ehci_pipe {
     99    1.5  augustss 	struct usbd_pipe pipe;
    100   1.55   mycroft 	int nexttoggle;
    101   1.55   mycroft 
    102   1.10  augustss 	ehci_soft_qh_t *sqh;
    103   1.10  augustss 	union {
    104   1.10  augustss 		ehci_soft_qtd_t *qtd;
    105   1.10  augustss 		/* ehci_soft_itd_t *itd; */
    106   1.10  augustss 	} tail;
    107   1.10  augustss 	union {
    108   1.10  augustss 		/* Control pipe */
    109   1.10  augustss 		struct {
    110   1.10  augustss 			usb_dma_t reqdma;
    111   1.10  augustss 			u_int length;
    112   1.10  augustss 		} ctl;
    113   1.10  augustss 		/* Interrupt pipe */
    114   1.78  augustss 		struct {
    115   1.78  augustss 			u_int length;
    116   1.78  augustss 		} intr;
    117   1.10  augustss 		/* Bulk pipe */
    118   1.10  augustss 		struct {
    119   1.10  augustss 			u_int length;
    120   1.10  augustss 		} bulk;
    121   1.10  augustss 		/* Iso pipe */
    122  1.139  jmcneill 		struct {
    123  1.139  jmcneill 			u_int next_frame;
    124  1.139  jmcneill 			u_int cur_xfers;
    125  1.139  jmcneill 		} isoc;
    126   1.10  augustss 	} u;
    127    1.5  augustss };
    128    1.5  augustss 
    129    1.5  augustss Static usbd_status	ehci_open(usbd_pipe_handle);
    130    1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    131    1.5  augustss Static void		ehci_softintr(void *);
    132   1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    133   1.15  augustss Static void		ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
    134   1.18  augustss Static void		ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
    135  1.139  jmcneill Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
    136  1.139  jmcneill Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
    137   1.18  augustss Static void		ehci_idone(struct ehci_xfer *);
    138   1.15  augustss Static void		ehci_timeout(void *);
    139   1.15  augustss Static void		ehci_timeout_task(void *);
    140  1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    141    1.5  augustss 
    142    1.5  augustss Static usbd_status	ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
    143    1.5  augustss Static void		ehci_freem(struct usbd_bus *, usb_dma_t *);
    144    1.5  augustss 
    145    1.5  augustss Static usbd_xfer_handle	ehci_allocx(struct usbd_bus *);
    146    1.5  augustss Static void		ehci_freex(struct usbd_bus *, usbd_xfer_handle);
    147    1.5  augustss 
    148    1.5  augustss Static usbd_status	ehci_root_ctrl_transfer(usbd_xfer_handle);
    149    1.5  augustss Static usbd_status	ehci_root_ctrl_start(usbd_xfer_handle);
    150    1.5  augustss Static void		ehci_root_ctrl_abort(usbd_xfer_handle);
    151    1.5  augustss Static void		ehci_root_ctrl_close(usbd_pipe_handle);
    152    1.5  augustss Static void		ehci_root_ctrl_done(usbd_xfer_handle);
    153    1.5  augustss 
    154    1.5  augustss Static usbd_status	ehci_root_intr_transfer(usbd_xfer_handle);
    155    1.5  augustss Static usbd_status	ehci_root_intr_start(usbd_xfer_handle);
    156    1.5  augustss Static void		ehci_root_intr_abort(usbd_xfer_handle);
    157    1.5  augustss Static void		ehci_root_intr_close(usbd_pipe_handle);
    158    1.5  augustss Static void		ehci_root_intr_done(usbd_xfer_handle);
    159    1.5  augustss 
    160    1.5  augustss Static usbd_status	ehci_device_ctrl_transfer(usbd_xfer_handle);
    161    1.5  augustss Static usbd_status	ehci_device_ctrl_start(usbd_xfer_handle);
    162    1.5  augustss Static void		ehci_device_ctrl_abort(usbd_xfer_handle);
    163    1.5  augustss Static void		ehci_device_ctrl_close(usbd_pipe_handle);
    164    1.5  augustss Static void		ehci_device_ctrl_done(usbd_xfer_handle);
    165    1.5  augustss 
    166    1.5  augustss Static usbd_status	ehci_device_bulk_transfer(usbd_xfer_handle);
    167    1.5  augustss Static usbd_status	ehci_device_bulk_start(usbd_xfer_handle);
    168    1.5  augustss Static void		ehci_device_bulk_abort(usbd_xfer_handle);
    169    1.5  augustss Static void		ehci_device_bulk_close(usbd_pipe_handle);
    170    1.5  augustss Static void		ehci_device_bulk_done(usbd_xfer_handle);
    171    1.5  augustss 
    172    1.5  augustss Static usbd_status	ehci_device_intr_transfer(usbd_xfer_handle);
    173    1.5  augustss Static usbd_status	ehci_device_intr_start(usbd_xfer_handle);
    174    1.5  augustss Static void		ehci_device_intr_abort(usbd_xfer_handle);
    175    1.5  augustss Static void		ehci_device_intr_close(usbd_pipe_handle);
    176    1.5  augustss Static void		ehci_device_intr_done(usbd_xfer_handle);
    177    1.5  augustss 
    178    1.5  augustss Static usbd_status	ehci_device_isoc_transfer(usbd_xfer_handle);
    179    1.5  augustss Static usbd_status	ehci_device_isoc_start(usbd_xfer_handle);
    180    1.5  augustss Static void		ehci_device_isoc_abort(usbd_xfer_handle);
    181    1.5  augustss Static void		ehci_device_isoc_close(usbd_pipe_handle);
    182    1.5  augustss Static void		ehci_device_isoc_done(usbd_xfer_handle);
    183    1.5  augustss 
    184    1.5  augustss Static void		ehci_device_clear_toggle(usbd_pipe_handle pipe);
    185    1.5  augustss Static void		ehci_noop(usbd_pipe_handle pipe);
    186    1.5  augustss 
    187    1.6  augustss Static void		ehci_pcd(ehci_softc_t *, usbd_xfer_handle);
    188    1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    189    1.5  augustss 
    190    1.9  augustss Static ehci_soft_qh_t  *ehci_alloc_sqh(ehci_softc_t *);
    191    1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    192    1.9  augustss 
    193    1.9  augustss Static ehci_soft_qtd_t  *ehci_alloc_sqtd(ehci_softc_t *);
    194    1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    195   1.25  augustss Static usbd_status	ehci_alloc_sqtd_chain(struct ehci_pipe *,
    196   1.15  augustss 			    ehci_softc_t *, int, int, usbd_xfer_handle,
    197   1.15  augustss 			    ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    198   1.25  augustss Static void		ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
    199   1.18  augustss 					    ehci_soft_qtd_t *);
    200   1.15  augustss 
    201  1.139  jmcneill Static ehci_soft_itd_t	*ehci_alloc_itd(ehci_softc_t *sc);
    202  1.139  jmcneill Static void		ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
    203  1.139  jmcneill Static void 		ehci_rem_free_itd_chain(ehci_softc_t *sc,
    204  1.139  jmcneill 						struct ehci_xfer *exfer);
    205  1.139  jmcneill Static void 		ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
    206  1.139  jmcneill 						usbd_status status);
    207  1.139  jmcneill 
    208   1.15  augustss Static usbd_status	ehci_device_request(usbd_xfer_handle xfer);
    209    1.9  augustss 
    210   1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    211   1.78  augustss 			    int ival);
    212   1.78  augustss 
    213   1.10  augustss Static void		ehci_add_qh(ehci_soft_qh_t *, ehci_soft_qh_t *);
    214   1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    215   1.10  augustss 				    ehci_soft_qh_t *);
    216   1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    217   1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    218   1.10  augustss 
    219   1.10  augustss Static void		ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
    220   1.10  augustss Static void		ehci_abort_xfer(usbd_xfer_handle, usbd_status);
    221    1.9  augustss 
    222    1.5  augustss #ifdef EHCI_DEBUG
    223   1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    224  1.107  augustss void			ehci_dump(void);
    225    1.6  augustss Static ehci_softc_t 	*theehci;
    226   1.15  augustss Static void		ehci_dump_link(ehci_link_t, int);
    227   1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    228    1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    229    1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    230    1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    231  1.139  jmcneill #if notyet
    232  1.139  jmcneill Static void		ehci_dump_sitd(struct ehci_soft_itd *itd);
    233  1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    234  1.139  jmcneill #endif
    235   1.38    martin #ifdef DIAGNOSTIC
    236  1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    237    1.5  augustss #endif
    238   1.38    martin #endif
    239    1.5  augustss 
    240   1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    241   1.11  augustss 
    242    1.5  augustss #define EHCI_INTR_ENDPT 1
    243    1.5  augustss 
    244   1.18  augustss #define ehci_add_intr_list(sc, ex) \
    245   1.18  augustss 	LIST_INSERT_HEAD(&(sc)->sc_intrhead, (ex), inext);
    246   1.18  augustss #define ehci_del_intr_list(ex) \
    247   1.44  augustss 	do { \
    248   1.44  augustss 		LIST_REMOVE((ex), inext); \
    249   1.44  augustss 		(ex)->inext.le_prev = NULL; \
    250   1.44  augustss 	} while (0)
    251   1.44  augustss #define ehci_active_intr_list(ex) ((ex)->inext.le_prev != NULL)
    252   1.18  augustss 
    253  1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    254    1.5  augustss 	ehci_open,
    255    1.5  augustss 	ehci_softintr,
    256    1.5  augustss 	ehci_poll,
    257    1.5  augustss 	ehci_allocm,
    258    1.5  augustss 	ehci_freem,
    259    1.5  augustss 	ehci_allocx,
    260    1.5  augustss 	ehci_freex,
    261    1.5  augustss };
    262    1.5  augustss 
    263  1.123  drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
    264    1.5  augustss 	ehci_root_ctrl_transfer,
    265    1.5  augustss 	ehci_root_ctrl_start,
    266    1.5  augustss 	ehci_root_ctrl_abort,
    267    1.5  augustss 	ehci_root_ctrl_close,
    268    1.5  augustss 	ehci_noop,
    269    1.5  augustss 	ehci_root_ctrl_done,
    270    1.5  augustss };
    271    1.5  augustss 
    272  1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    273    1.5  augustss 	ehci_root_intr_transfer,
    274    1.5  augustss 	ehci_root_intr_start,
    275    1.5  augustss 	ehci_root_intr_abort,
    276    1.5  augustss 	ehci_root_intr_close,
    277    1.5  augustss 	ehci_noop,
    278    1.5  augustss 	ehci_root_intr_done,
    279    1.5  augustss };
    280    1.5  augustss 
    281  1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    282    1.5  augustss 	ehci_device_ctrl_transfer,
    283    1.5  augustss 	ehci_device_ctrl_start,
    284    1.5  augustss 	ehci_device_ctrl_abort,
    285    1.5  augustss 	ehci_device_ctrl_close,
    286    1.5  augustss 	ehci_noop,
    287    1.5  augustss 	ehci_device_ctrl_done,
    288    1.5  augustss };
    289    1.5  augustss 
    290  1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    291    1.5  augustss 	ehci_device_intr_transfer,
    292    1.5  augustss 	ehci_device_intr_start,
    293    1.5  augustss 	ehci_device_intr_abort,
    294    1.5  augustss 	ehci_device_intr_close,
    295    1.5  augustss 	ehci_device_clear_toggle,
    296    1.5  augustss 	ehci_device_intr_done,
    297    1.5  augustss };
    298    1.5  augustss 
    299  1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    300    1.5  augustss 	ehci_device_bulk_transfer,
    301    1.5  augustss 	ehci_device_bulk_start,
    302    1.5  augustss 	ehci_device_bulk_abort,
    303    1.5  augustss 	ehci_device_bulk_close,
    304    1.5  augustss 	ehci_device_clear_toggle,
    305    1.5  augustss 	ehci_device_bulk_done,
    306    1.5  augustss };
    307    1.5  augustss 
    308  1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    309    1.5  augustss 	ehci_device_isoc_transfer,
    310    1.5  augustss 	ehci_device_isoc_start,
    311    1.5  augustss 	ehci_device_isoc_abort,
    312    1.5  augustss 	ehci_device_isoc_close,
    313    1.5  augustss 	ehci_noop,
    314    1.5  augustss 	ehci_device_isoc_done,
    315    1.5  augustss };
    316    1.5  augustss 
    317  1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    318   1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    319   1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    320   1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    321   1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    322   1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    323   1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    324   1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    325   1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    326   1.94  augustss };
    327   1.94  augustss 
    328    1.1  augustss usbd_status
    329    1.1  augustss ehci_init(ehci_softc_t *sc)
    330    1.1  augustss {
    331  1.104  christos 	u_int32_t vers, sparams, cparams, hcr;
    332    1.3  augustss 	u_int i;
    333    1.3  augustss 	usbd_status err;
    334   1.11  augustss 	ehci_soft_qh_t *sqh;
    335   1.89  augustss 	u_int ncomp;
    336    1.3  augustss 
    337    1.3  augustss 	DPRINTF(("ehci_init: start\n"));
    338    1.6  augustss #ifdef EHCI_DEBUG
    339    1.6  augustss 	theehci = sc;
    340    1.6  augustss #endif
    341    1.3  augustss 
    342    1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    343    1.3  augustss 
    344  1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    345  1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    346  1.104  christos 	       vers >> 8, vers & 0xff);
    347    1.3  augustss 
    348    1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    349    1.3  augustss 	DPRINTF(("ehci_init: sparams=0x%x\n", sparams));
    350    1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    351   1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    352   1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    353  1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    354  1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    355   1.47  augustss #if NOHCI == 0 || NUHCI == 0
    356   1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    357  1.134  drochner 			     device_xname(sc->sc_dev));
    358   1.47  augustss #endif
    359   1.89  augustss 		if (ncomp < sc->sc_ncomp)
    360   1.89  augustss 			sc->sc_ncomp = ncomp;
    361    1.3  augustss 	}
    362    1.3  augustss 	if (sc->sc_ncomp > 0) {
    363   1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    364  1.134  drochner 		    device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
    365    1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    366    1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    367    1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    368  1.134  drochner 			aprint_normal(" %s", device_xname(sc->sc_comps[i]));
    369   1.41   thorpej 		aprint_normal("\n");
    370    1.3  augustss 	}
    371    1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    372    1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    373    1.3  augustss 	DPRINTF(("ehci_init: cparams=0x%x\n", cparams));
    374  1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    375   1.36  augustss 
    376   1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    377   1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    378   1.36  augustss 		EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    379   1.36  augustss 	}
    380   1.33  augustss 
    381    1.3  augustss 	sc->sc_bus.usbrev = USBREV_2_0;
    382    1.3  augustss 
    383  1.136  drochner 	usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    384   1.90      fvdl 	    USB_MEM_RESERVE);
    385   1.90      fvdl 
    386    1.3  augustss 	/* Reset the controller */
    387  1.134  drochner 	DPRINTF(("%s: resetting\n", device_xname(sc->sc_dev)));
    388    1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    389    1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    390    1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    391    1.3  augustss 	for (i = 0; i < 100; i++) {
    392   1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    393    1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    394    1.3  augustss 		if (!hcr)
    395    1.3  augustss 			break;
    396    1.3  augustss 	}
    397    1.3  augustss 	if (hcr) {
    398  1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    399    1.3  augustss 		return (USBD_IOERROR);
    400    1.3  augustss 	}
    401    1.3  augustss 
    402   1.78  augustss 	/* XXX need proper intr scheduling */
    403   1.78  augustss 	sc->sc_rand = 96;
    404   1.78  augustss 
    405    1.3  augustss 	/* frame list size at default, read back what we got and use that */
    406    1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    407   1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    408   1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    409   1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    410    1.3  augustss 	case 3: return (USBD_IOERROR);
    411    1.3  augustss 	}
    412   1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    413   1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    414    1.3  augustss 	if (err)
    415    1.3  augustss 		return (err);
    416  1.134  drochner 	DPRINTF(("%s: flsize=%d\n", device_xname(sc->sc_dev),sc->sc_flsize));
    417   1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    418  1.139  jmcneill 
    419  1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    420  1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    421  1.139  jmcneill 	}
    422  1.139  jmcneill 
    423   1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    424    1.3  augustss 
    425  1.139  jmcneill 	sc->sc_softitds = malloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    426  1.144  drochner 					M_USB, M_NOWAIT | M_ZERO);
    427  1.139  jmcneill 	if (sc->sc_softitds == NULL)
    428  1.139  jmcneill 		return ENOMEM;
    429  1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    430  1.139  jmcneill 
    431    1.5  augustss 	/* Set up the bus struct. */
    432    1.5  augustss 	sc->sc_bus.methods = &ehci_bus_methods;
    433    1.5  augustss 	sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
    434    1.5  augustss 
    435    1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    436    1.6  augustss 
    437   1.78  augustss 	/*
    438   1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    439   1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    440   1.78  augustss 	 */
    441   1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    442   1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    443   1.78  augustss 		if (sqh == NULL) {
    444   1.78  augustss 			err = USBD_NOMEM;
    445   1.78  augustss 			goto bad1;
    446   1.78  augustss 		}
    447   1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    448   1.78  augustss 	}
    449   1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    450   1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    451   1.78  augustss 		if (i == 0) {
    452   1.78  augustss 			/* The last (1ms) QH terminates. */
    453   1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    454   1.78  augustss 			sqh->next = NULL;
    455   1.78  augustss 		} else {
    456   1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    457   1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    458   1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    459   1.78  augustss 			    EHCI_LINK_QH);
    460   1.78  augustss 		}
    461   1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    462   1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    463   1.78  augustss 		sqh->next = NULL;
    464   1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    465   1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    466   1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    467   1.78  augustss 		sqh->sqtd = NULL;
    468  1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    469  1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    470   1.78  augustss 	}
    471   1.78  augustss 	/* Point the frame list at the last level (128ms). */
    472   1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    473   1.94  augustss 		int j;
    474   1.94  augustss 
    475   1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    476   1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    477   1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    478   1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    479   1.78  augustss 		    i)].sqh->physaddr);
    480   1.78  augustss 	}
    481  1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    482  1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    483   1.78  augustss 
    484   1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    485   1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    486   1.11  augustss 	if (sqh == NULL) {
    487    1.9  augustss 		err = USBD_NOMEM;
    488    1.9  augustss 		goto bad1;
    489    1.9  augustss 	}
    490   1.11  augustss 	/* Fill the QH */
    491   1.11  augustss 	sqh->qh.qh_endp =
    492   1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    493   1.11  augustss 	sqh->qh.qh_link =
    494   1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    495   1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    496   1.11  augustss 	sqh->next = NULL;
    497   1.11  augustss 	/* Fill the overlay qTD */
    498   1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    499   1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    500   1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    501   1.11  augustss 	sqh->sqtd = NULL;
    502  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    503  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    504    1.9  augustss #ifdef EHCI_DEBUG
    505    1.9  augustss 	if (ehcidebug) {
    506   1.27     enami 		ehci_dump_sqh(sqh);
    507    1.9  augustss 	}
    508    1.9  augustss #endif
    509    1.9  augustss 
    510    1.9  augustss 	/* Point to async list */
    511   1.11  augustss 	sc->sc_async_head = sqh;
    512   1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    513    1.9  augustss 
    514  1.108   xtraeme 	usb_callout_init(sc->sc_tmo_intrlist);
    515    1.9  augustss 
    516  1.126        ad 	mutex_init(&sc->sc_doorbell_lock, MUTEX_DEFAULT, IPL_NONE);
    517   1.10  augustss 
    518    1.6  augustss 	/* Turn on controller */
    519    1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    520   1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    521    1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    522   1.10  augustss 		 EHCI_CMD_ASE |
    523   1.78  augustss 		 EHCI_CMD_PSE |
    524    1.6  augustss 		 EHCI_CMD_RS);
    525    1.6  augustss 
    526    1.6  augustss 	/* Take over port ownership */
    527    1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    528    1.6  augustss 
    529    1.8  augustss 	for (i = 0; i < 100; i++) {
    530   1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    531    1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    532    1.8  augustss 		if (!hcr)
    533    1.8  augustss 			break;
    534    1.8  augustss 	}
    535    1.8  augustss 	if (hcr) {
    536  1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    537    1.8  augustss 		return (USBD_IOERROR);
    538    1.8  augustss 	}
    539    1.8  augustss 
    540  1.105  augustss 	/* Enable interrupts */
    541  1.105  augustss 	DPRINTFN(1,("ehci_init: enabling\n"));
    542  1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    543  1.105  augustss 
    544    1.5  augustss 	return (USBD_NORMAL_COMPLETION);
    545    1.9  augustss 
    546    1.9  augustss #if 0
    547   1.11  augustss  bad2:
    548   1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    549    1.9  augustss #endif
    550    1.9  augustss  bad1:
    551    1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    552    1.9  augustss 	return (err);
    553    1.1  augustss }
    554    1.1  augustss 
    555    1.1  augustss int
    556    1.1  augustss ehci_intr(void *v)
    557    1.1  augustss {
    558    1.6  augustss 	ehci_softc_t *sc = v;
    559    1.6  augustss 
    560  1.134  drochner 	if (sc == NULL || sc->sc_dying || !device_has_power(sc->sc_dev))
    561   1.15  augustss 		return (0);
    562   1.15  augustss 
    563    1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    564    1.6  augustss 	if (sc->sc_bus.use_polling) {
    565   1.78  augustss 		u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    566   1.78  augustss 
    567   1.78  augustss 		if (intrs)
    568   1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    569    1.6  augustss #ifdef DIAGNOSTIC
    570   1.65   mycroft 		DPRINTFN(16, ("ehci_intr: ignored interrupt while polling\n"));
    571    1.6  augustss #endif
    572    1.6  augustss 		return (0);
    573    1.6  augustss 	}
    574    1.6  augustss 
    575   1.33  augustss 	return (ehci_intr1(sc));
    576    1.6  augustss }
    577    1.6  augustss 
    578    1.6  augustss Static int
    579    1.6  augustss ehci_intr1(ehci_softc_t *sc)
    580    1.6  augustss {
    581    1.6  augustss 	u_int32_t intrs, eintrs;
    582    1.6  augustss 
    583    1.6  augustss 	DPRINTFN(20,("ehci_intr1: enter\n"));
    584    1.6  augustss 
    585    1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    586    1.6  augustss 	if (sc == NULL) {
    587    1.6  augustss #ifdef DIAGNOSTIC
    588   1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    589    1.6  augustss #endif
    590    1.6  augustss 		return (0);
    591    1.6  augustss 	}
    592    1.6  augustss 
    593    1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    594    1.6  augustss 	if (!intrs)
    595    1.6  augustss 		return (0);
    596    1.6  augustss 
    597    1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    598   1.72  augustss 	DPRINTFN(7, ("ehci_intr1: sc=%p intrs=0x%x(0x%x) eintrs=0x%x\n",
    599    1.6  augustss 		     sc, (u_int)intrs, EOREAD4(sc, EHCI_USBSTS),
    600    1.6  augustss 		     (u_int)eintrs));
    601    1.6  augustss 	if (!eintrs)
    602    1.6  augustss 		return (0);
    603    1.6  augustss 
    604   1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    605    1.6  augustss 	sc->sc_bus.intr_context++;
    606    1.6  augustss 	sc->sc_bus.no_intrs++;
    607   1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    608   1.10  augustss 		DPRINTF(("ehci_intr1: door bell\n"));
    609   1.11  augustss 		wakeup(&sc->sc_async_head);
    610   1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    611   1.10  augustss 	}
    612   1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    613   1.46  augustss 		DPRINTFN(5,("ehci_intr1: %s %s\n",
    614   1.46  augustss 			    eintrs & EHCI_STS_INT ? "INT" : "",
    615   1.46  augustss 			    eintrs & EHCI_STS_ERRINT ? "ERRINT" : ""));
    616   1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    617   1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    618    1.6  augustss 	}
    619    1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    620    1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    621  1.134  drochner 		       device_xname(sc->sc_dev));
    622    1.6  augustss 		/* XXX what else */
    623    1.6  augustss 	}
    624    1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    625    1.6  augustss 		ehci_pcd(sc, sc->sc_intrxfer);
    626    1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    627    1.6  augustss 	}
    628    1.6  augustss 
    629    1.6  augustss 	sc->sc_bus.intr_context--;
    630    1.6  augustss 
    631    1.6  augustss 	if (eintrs != 0) {
    632    1.6  augustss 		/* Block unprocessed interrupts. */
    633    1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    634    1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    635    1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    636  1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    637    1.6  augustss 	}
    638    1.6  augustss 
    639    1.6  augustss 	return (1);
    640    1.6  augustss }
    641    1.6  augustss 
    642    1.6  augustss 
    643    1.6  augustss void
    644    1.6  augustss ehci_pcd(ehci_softc_t *sc, usbd_xfer_handle xfer)
    645    1.6  augustss {
    646    1.6  augustss 	usbd_pipe_handle pipe;
    647    1.6  augustss 	u_char *p;
    648    1.6  augustss 	int i, m;
    649    1.6  augustss 
    650    1.6  augustss 	if (xfer == NULL) {
    651    1.6  augustss 		/* Just ignore the change. */
    652    1.6  augustss 		return;
    653    1.6  augustss 	}
    654    1.6  augustss 
    655    1.6  augustss 	pipe = xfer->pipe;
    656    1.6  augustss 
    657   1.30  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
    658    1.6  augustss 	m = min(sc->sc_noport, xfer->length * 8 - 1);
    659    1.6  augustss 	memset(p, 0, xfer->length);
    660    1.6  augustss 	for (i = 1; i <= m; i++) {
    661    1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    662    1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    663    1.6  augustss 			p[i/8] |= 1 << (i%8);
    664    1.6  augustss 	}
    665    1.6  augustss 	DPRINTF(("ehci_pcd: change=0x%02x\n", *p));
    666    1.6  augustss 	xfer->actlen = xfer->length;
    667    1.6  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
    668    1.6  augustss 
    669    1.6  augustss 	usb_transfer_complete(xfer);
    670    1.1  augustss }
    671    1.1  augustss 
    672    1.5  augustss void
    673    1.5  augustss ehci_softintr(void *v)
    674    1.5  augustss {
    675  1.134  drochner 	struct usbd_bus *bus = v;
    676  1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
    677   1.53       chs 	struct ehci_xfer *ex, *nextex;
    678   1.18  augustss 
    679  1.134  drochner 	DPRINTFN(10,("%s: ehci_softintr (%d)\n", device_xname(sc->sc_dev),
    680   1.18  augustss 		     sc->sc_bus.intr_context));
    681   1.18  augustss 
    682   1.18  augustss 	sc->sc_bus.intr_context++;
    683   1.18  augustss 
    684   1.18  augustss 	/*
    685   1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    686   1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    687   1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    688   1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    689   1.18  augustss 	 */
    690   1.53       chs 	for (ex = LIST_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
    691   1.53       chs 		nextex = LIST_NEXT(ex, inext);
    692   1.18  augustss 		ehci_check_intr(sc, ex);
    693   1.53       chs 	}
    694   1.18  augustss 
    695  1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    696  1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    697  1.108   xtraeme 	    !LIST_EMPTY(&sc->sc_intrhead))
    698  1.108   xtraeme 		usb_callout(sc->sc_tmo_intrlist, hz,
    699  1.108   xtraeme 		    ehci_intrlist_timeout, sc);
    700  1.108   xtraeme 
    701   1.77  augustss #ifdef USB_USE_SOFTINTR
    702   1.29  augustss 	if (sc->sc_softwake) {
    703   1.29  augustss 		sc->sc_softwake = 0;
    704   1.29  augustss 		wakeup(&sc->sc_softwake);
    705   1.29  augustss 	}
    706   1.77  augustss #endif /* USB_USE_SOFTINTR */
    707   1.29  augustss 
    708   1.18  augustss 	sc->sc_bus.intr_context--;
    709   1.18  augustss }
    710   1.18  augustss 
    711   1.18  augustss /* Check for an interrupt. */
    712   1.18  augustss void
    713  1.115  christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    714   1.18  augustss {
    715  1.139  jmcneill 	int attr;
    716   1.18  augustss 
    717   1.22  augustss 	DPRINTFN(/*15*/2, ("ehci_check_intr: ex=%p\n", ex));
    718   1.18  augustss 
    719  1.139  jmcneill 	attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
    720  1.139  jmcneill 	if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
    721  1.139  jmcneill 		ehci_check_itd_intr(sc, ex);
    722  1.139  jmcneill 	else
    723  1.139  jmcneill 		ehci_check_qh_intr(sc, ex);
    724  1.139  jmcneill 
    725  1.139  jmcneill 	return;
    726  1.139  jmcneill }
    727  1.139  jmcneill 
    728  1.139  jmcneill void
    729  1.139  jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    730  1.139  jmcneill {
    731  1.139  jmcneill 	ehci_soft_qtd_t *sqtd, *lsqtd;
    732  1.139  jmcneill 	__uint32_t status;
    733  1.139  jmcneill 
    734   1.18  augustss 	if (ex->sqtdstart == NULL) {
    735  1.139  jmcneill 		printf("ehci_check_qh_intr: not valid sqtd\n");
    736   1.18  augustss 		return;
    737   1.18  augustss 	}
    738  1.139  jmcneill 
    739   1.18  augustss 	lsqtd = ex->sqtdend;
    740   1.18  augustss #ifdef DIAGNOSTIC
    741   1.18  augustss 	if (lsqtd == NULL) {
    742  1.139  jmcneill 		printf("ehci_check_qh_intr: lsqtd==0\n");
    743   1.18  augustss 		return;
    744   1.18  augustss 	}
    745   1.18  augustss #endif
    746   1.33  augustss 	/*
    747   1.18  augustss 	 * If the last TD is still active we need to check whether there
    748   1.18  augustss 	 * is a an error somewhere in the middle, or whether there was a
    749   1.18  augustss 	 * short packet (SPD and not ACTIVE).
    750   1.18  augustss 	 */
    751  1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    752  1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    753  1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    754  1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    755   1.18  augustss 	if (le32toh(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) {
    756   1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex));
    757   1.18  augustss 		for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
    758  1.138    bouyer 			usb_syncmem(&sqtd->dma,
    759  1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    760  1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    761  1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    762   1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    763  1.138    bouyer 			usb_syncmem(&sqtd->dma,
    764  1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    765  1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    766   1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    767   1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    768   1.18  augustss 				break;
    769   1.18  augustss 			/* Any kind of error makes the xfer done. */
    770   1.18  augustss 			if (status & EHCI_QTD_HALTED)
    771   1.18  augustss 				goto done;
    772   1.18  augustss 			/* We want short packets, and it is short: it's done */
    773   1.58   mycroft 			if (EHCI_QTD_GET_BYTES(status) != 0)
    774   1.18  augustss 				goto done;
    775   1.18  augustss 		}
    776   1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n",
    777   1.18  augustss 			      ex, ex->sqtdstart));
    778  1.138    bouyer 		usb_syncmem(&lsqtd->dma,
    779  1.138    bouyer 		    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    780  1.138    bouyer 		    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    781   1.18  augustss 		return;
    782   1.18  augustss 	}
    783   1.18  augustss  done:
    784   1.18  augustss 	DPRINTFN(12, ("ehci_check_intr: ex=%p done\n", ex));
    785   1.18  augustss 	usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
    786   1.18  augustss 	ehci_idone(ex);
    787   1.18  augustss }
    788   1.18  augustss 
    789   1.18  augustss void
    790  1.139  jmcneill ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex) {
    791  1.139  jmcneill 	ehci_soft_itd_t *itd;
    792  1.139  jmcneill 	int i;
    793  1.139  jmcneill 
    794  1.139  jmcneill 	if (ex->itdstart == NULL) {
    795  1.139  jmcneill 		printf("ehci_check_itd_intr: not valid itd\n");
    796  1.139  jmcneill 		return;
    797  1.139  jmcneill 	}
    798  1.139  jmcneill 
    799  1.139  jmcneill 	itd = ex->itdend;
    800  1.139  jmcneill #ifdef DIAGNOSTIC
    801  1.139  jmcneill 	if (itd == NULL) {
    802  1.139  jmcneill 		printf("ehci_check_itd_intr: itdend == 0\n");
    803  1.139  jmcneill 		return;
    804  1.139  jmcneill 	}
    805  1.139  jmcneill #endif
    806  1.139  jmcneill 
    807  1.139  jmcneill 	/*
    808  1.139  jmcneill 	 * Step 1, check no active transfers in last itd, meaning we're finished
    809  1.139  jmcneill 	 */
    810  1.139  jmcneill 
    811  1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    812  1.139  jmcneill 		    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    813  1.139  jmcneill 		    BUS_DMASYNC_POSTREAD);
    814  1.139  jmcneill 
    815  1.139  jmcneill 	for (i = 0; i < 8; i++) {
    816  1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    817  1.139  jmcneill 			break;
    818  1.139  jmcneill 	}
    819  1.139  jmcneill 
    820  1.139  jmcneill 	if (i == 8) {
    821  1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    822  1.139  jmcneill 	}
    823  1.139  jmcneill 
    824  1.139  jmcneill 	/*
    825  1.139  jmcneill 	 * Step 2, check for errors in status bits, throughout chain...
    826  1.139  jmcneill 	 */
    827  1.139  jmcneill 
    828  1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: active ex=%p\n", ex));
    829  1.139  jmcneill 
    830  1.139  jmcneill 	for (itd = ex->itdstart; itd != ex->itdend; itd = itd->xfer_next) {
    831  1.139  jmcneill 		usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    832  1.139  jmcneill                     sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    833  1.139  jmcneill                     BUS_DMASYNC_POSTREAD);
    834  1.139  jmcneill 
    835  1.139  jmcneill 		for (i = 0; i < 8; i++) {
    836  1.139  jmcneill 			if (le32toh(itd->itd.itd_ctl[i]) & (EHCI_ITD_BUF_ERR |
    837  1.139  jmcneill 				EHCI_ITD_BABBLE | EHCI_ITD_ERROR))
    838  1.139  jmcneill 			    break;
    839  1.139  jmcneill 		}
    840  1.139  jmcneill 		if (i != 8) { /* Error in one of the itds */
    841  1.139  jmcneill 			goto done;
    842  1.139  jmcneill 		}
    843  1.139  jmcneill 	} /* itd search loop */
    844  1.139  jmcneill 
    845  1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex %p itd %p still active\n", ex,
    846  1.139  jmcneill 			ex->itdstart));
    847  1.139  jmcneill 	return;
    848  1.139  jmcneill 
    849  1.139  jmcneill done:
    850  1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex=%p done\n", ex));
    851  1.139  jmcneill 	usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
    852  1.139  jmcneill 	ehci_idone(ex);
    853  1.139  jmcneill }
    854  1.139  jmcneill 
    855  1.139  jmcneill void
    856   1.18  augustss ehci_idone(struct ehci_xfer *ex)
    857   1.18  augustss {
    858   1.18  augustss 	usbd_xfer_handle xfer = &ex->xfer;
    859   1.18  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
    860   1.82  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    861   1.82  augustss 	u_int32_t status = 0, nstatus = 0;
    862   1.18  augustss 	int actlen;
    863   1.18  augustss 
    864   1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p\n", ex));
    865   1.18  augustss #ifdef DIAGNOSTIC
    866   1.18  augustss 	{
    867   1.18  augustss 		int s = splhigh();
    868   1.18  augustss 		if (ex->isdone) {
    869   1.18  augustss 			splx(s);
    870   1.18  augustss #ifdef EHCI_DEBUG
    871   1.18  augustss 			printf("ehci_idone: ex is done!\n   ");
    872   1.18  augustss 			ehci_dump_exfer(ex);
    873   1.18  augustss #else
    874   1.18  augustss 			printf("ehci_idone: ex=%p is done!\n", ex);
    875   1.18  augustss #endif
    876   1.18  augustss 			return;
    877   1.18  augustss 		}
    878   1.18  augustss 		ex->isdone = 1;
    879   1.18  augustss 		splx(s);
    880   1.18  augustss 	}
    881   1.18  augustss #endif
    882   1.18  augustss 	if (xfer->status == USBD_CANCELLED ||
    883   1.18  augustss 	    xfer->status == USBD_TIMEOUT) {
    884   1.18  augustss 		DPRINTF(("ehci_idone: aborted xfer=%p\n", xfer));
    885   1.18  augustss 		return;
    886   1.18  augustss 	}
    887   1.18  augustss 
    888   1.18  augustss #ifdef EHCI_DEBUG
    889   1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: xfer=%p, pipe=%p ready\n", xfer, epipe));
    890   1.18  augustss 	if (ehcidebug > 10)
    891   1.18  augustss 		ehci_dump_sqtds(ex->sqtdstart);
    892   1.18  augustss #endif
    893   1.18  augustss 
    894   1.18  augustss 	/* The transfer is done, compute actual length and status. */
    895  1.139  jmcneill 
    896  1.139  jmcneill 	if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
    897  1.139  jmcneill 				== UE_ISOCHRONOUS) {
    898  1.139  jmcneill 		/* Isoc transfer */
    899  1.139  jmcneill 		struct ehci_soft_itd *itd;
    900  1.139  jmcneill 		int i, nframes, len, uframes;
    901  1.139  jmcneill 
    902  1.139  jmcneill 		nframes = 0;
    903  1.139  jmcneill 		actlen = 0;
    904  1.139  jmcneill 
    905  1.139  jmcneill 		switch (xfer->pipe->endpoint->edesc->bInterval) {
    906  1.139  jmcneill 		case 0:
    907  1.139  jmcneill 			panic("ehci: isoc xfer suddenly has 0 bInterval, invalid\n");
    908  1.139  jmcneill 		case 1: uframes = 1; break;
    909  1.139  jmcneill 		case 2: uframes = 2; break;
    910  1.139  jmcneill 		case 3: uframes = 4; break;
    911  1.139  jmcneill 		default: uframes = 8; break;
    912  1.139  jmcneill 		}
    913  1.139  jmcneill 
    914  1.139  jmcneill 		for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
    915  1.139  jmcneill 			usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
    916  1.139  jmcneill 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    917  1.139  jmcneill 			    BUS_DMASYNC_POSTREAD);
    918  1.139  jmcneill 
    919  1.139  jmcneill 			for (i = 0; i < 8; i += uframes) {
    920  1.139  jmcneill 				/* XXX - driver didn't fill in the frame full
    921  1.139  jmcneill 				 *   of uframes. This leads to scheduling
    922  1.139  jmcneill 				 *   inefficiencies, but working around
    923  1.139  jmcneill 				 *   this doubles complexity of tracking
    924  1.139  jmcneill 				 *   an xfer.
    925  1.139  jmcneill 				 */
    926  1.139  jmcneill 				if (nframes >= xfer->nframes)
    927  1.139  jmcneill 					break;
    928  1.139  jmcneill 
    929  1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
    930  1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
    931  1.139  jmcneill 				xfer->frlengths[nframes++] = len;
    932  1.139  jmcneill 				actlen += len;
    933  1.139  jmcneill 			}
    934  1.139  jmcneill 
    935  1.139  jmcneill 			if (nframes >= xfer->nframes)
    936  1.139  jmcneill 				break;
    937  1.139  jmcneill 	    	}
    938  1.139  jmcneill 
    939  1.139  jmcneill 		xfer->actlen = actlen;
    940  1.139  jmcneill 		xfer->status = USBD_NORMAL_COMPLETION;
    941  1.139  jmcneill 		if (xfer->rqflags & URQ_DEV_DMABUF) {
    942  1.139  jmcneill        		usb_syncmem(&xfer->dmabuf, 0, ex->isoc_len,
    943  1.139  jmcneill 				BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    944  1.139  jmcneill 		}
    945  1.139  jmcneill 
    946  1.139  jmcneill 		goto end;
    947  1.139  jmcneill 	}
    948  1.139  jmcneill 
    949  1.139  jmcneill 	/* Continue processing xfers using queue heads */
    950  1.139  jmcneill 
    951   1.82  augustss 	lsqtd = ex->sqtdend;
    952   1.18  augustss 	actlen = 0;
    953  1.139  jmcneill 	for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
    954  1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
    955  1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    956   1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
    957   1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
    958   1.18  augustss 			break;
    959   1.18  augustss 
    960   1.18  augustss 		status = nstatus;
    961  1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
    962   1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
    963   1.18  augustss 	}
    964   1.22  augustss 
    965  1.139  jmcneill 
    966   1.91     perry 	/*
    967   1.86  augustss 	 * If there are left over TDs we need to update the toggle.
    968   1.86  augustss 	 * The default pipe doesn't need it since control transfers
    969   1.86  augustss 	 * start the toggle at 0 every time.
    970  1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
    971  1.117  drochner 	 * packets within the qTD.
    972   1.86  augustss 	 */
    973  1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
    974   1.82  augustss 	    xfer->pipe->device->default_pipe != xfer->pipe) {
    975  1.117  drochner 		DPRINTFN(2, ("ehci_idone: need toggle update "
    976  1.117  drochner 			     "status=%08x nstatus=%08x\n", status, nstatus));
    977   1.58   mycroft #if 0
    978   1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
    979   1.58   mycroft 		ehci_dump_sqtds(ex->sqtdstart);
    980   1.58   mycroft #endif
    981   1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
    982   1.22  augustss 	}
    983   1.18  augustss 
    984   1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, status=0x%x\n",
    985   1.22  augustss 			   xfer->length, actlen, status));
    986   1.18  augustss 	xfer->actlen = actlen;
    987   1.98  augustss 	if (status & EHCI_QTD_HALTED) {
    988   1.18  augustss #ifdef EHCI_DEBUG
    989   1.18  augustss 		char sbuf[128];
    990   1.18  augustss 
    991   1.18  augustss 		bitmask_snprintf((u_int32_t)status,
    992   1.63   mycroft 				 "\20\7HALTED\6BUFERR\5BABBLE\4XACTERR"
    993   1.98  augustss 				 "\3MISSED\1PINGSTATE", sbuf, sizeof(sbuf));
    994   1.18  augustss 
    995   1.98  augustss 		DPRINTFN(2, ("ehci_idone: error, addr=%d, endpt=0x%02x, "
    996   1.18  augustss 			  "status 0x%s\n",
    997   1.18  augustss 			  xfer->pipe->device->address,
    998   1.18  augustss 			  xfer->pipe->endpoint->edesc->bEndpointAddress,
    999   1.18  augustss 			  sbuf));
   1000   1.23  augustss 		if (ehcidebug > 2) {
   1001   1.23  augustss 			ehci_dump_sqh(epipe->sqh);
   1002   1.23  augustss 			ehci_dump_sqtds(ex->sqtdstart);
   1003   1.23  augustss 		}
   1004   1.18  augustss #endif
   1005   1.98  augustss 		/* low&full speed has an extra error flag */
   1006   1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
   1007   1.98  augustss 		    EHCI_QH_SPEED_HIGH)
   1008   1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
   1009   1.98  augustss 		else
   1010   1.98  augustss 			status &= EHCI_QTD_STATERRS;
   1011  1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
   1012   1.18  augustss 			xfer->status = USBD_STALLED;
   1013  1.139  jmcneill 		} else {
   1014   1.18  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
   1015  1.139  jmcneill 		}
   1016   1.98  augustss 		/* XXX need to reset TT on missed microframe */
   1017   1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
   1018  1.134  drochner 			ehci_softc_t *sc =
   1019  1.134  drochner 			    xfer->pipe->device->bus->hci_private;
   1020   1.98  augustss 
   1021   1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1022   1.98  augustss 			    "implemented, hub might be inoperational\n",
   1023  1.134  drochner 			    device_xname(sc->sc_dev));
   1024   1.98  augustss 		}
   1025   1.18  augustss 	} else {
   1026   1.18  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1027   1.18  augustss 	}
   1028   1.18  augustss 
   1029  1.139  jmcneill     end:
   1030  1.139  jmcneill 	/* XXX transfer_complete memcpys out transfer data (for in endpoints)
   1031  1.139  jmcneill 	 * during this call, before methods->done is called: dma sync required
   1032  1.139  jmcneill 	 * beforehand? */
   1033   1.18  augustss 	usb_transfer_complete(xfer);
   1034   1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex));
   1035    1.5  augustss }
   1036    1.5  augustss 
   1037   1.15  augustss /*
   1038   1.15  augustss  * Wait here until controller claims to have an interrupt.
   1039   1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
   1040   1.15  augustss  * too long.
   1041   1.15  augustss  */
   1042   1.15  augustss void
   1043   1.15  augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
   1044   1.15  augustss {
   1045   1.97  augustss 	int timo;
   1046   1.15  augustss 	u_int32_t intrs;
   1047   1.15  augustss 
   1048   1.15  augustss 	xfer->status = USBD_IN_PROGRESS;
   1049   1.97  augustss 	for (timo = xfer->timeout; timo >= 0; timo--) {
   1050   1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1051   1.17  augustss 		if (sc->sc_dying)
   1052   1.17  augustss 			break;
   1053   1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
   1054   1.15  augustss 			sc->sc_eintrs;
   1055   1.15  augustss 		DPRINTFN(15,("ehci_waitintr: 0x%04x\n", intrs));
   1056   1.70      yamt #ifdef EHCI_DEBUG
   1057   1.15  augustss 		if (ehcidebug > 15)
   1058   1.18  augustss 			ehci_dump_regs(sc);
   1059   1.15  augustss #endif
   1060   1.15  augustss 		if (intrs) {
   1061   1.15  augustss 			ehci_intr1(sc);
   1062   1.15  augustss 			if (xfer->status != USBD_IN_PROGRESS)
   1063   1.15  augustss 				return;
   1064   1.15  augustss 		}
   1065   1.15  augustss 	}
   1066   1.15  augustss 
   1067   1.15  augustss 	/* Timeout */
   1068   1.15  augustss 	DPRINTF(("ehci_waitintr: timeout\n"));
   1069   1.15  augustss 	xfer->status = USBD_TIMEOUT;
   1070   1.15  augustss 	usb_transfer_complete(xfer);
   1071   1.15  augustss 	/* XXX should free TD */
   1072   1.15  augustss }
   1073   1.15  augustss 
   1074    1.5  augustss void
   1075    1.5  augustss ehci_poll(struct usbd_bus *bus)
   1076    1.5  augustss {
   1077  1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
   1078    1.5  augustss #ifdef EHCI_DEBUG
   1079    1.5  augustss 	static int last;
   1080    1.5  augustss 	int new;
   1081    1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1082    1.5  augustss 	if (new != last) {
   1083    1.5  augustss 		DPRINTFN(10,("ehci_poll: intrs=0x%04x\n", new));
   1084    1.5  augustss 		last = new;
   1085    1.5  augustss 	}
   1086    1.5  augustss #endif
   1087    1.5  augustss 
   1088    1.6  augustss 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs)
   1089    1.5  augustss 		ehci_intr1(sc);
   1090    1.5  augustss }
   1091    1.5  augustss 
   1092  1.132    dyoung void
   1093  1.132    dyoung ehci_childdet(device_t self, device_t child)
   1094  1.132    dyoung {
   1095  1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1096  1.132    dyoung 
   1097  1.132    dyoung 	KASSERT(sc->sc_child == child);
   1098  1.132    dyoung 	sc->sc_child = NULL;
   1099  1.132    dyoung }
   1100  1.132    dyoung 
   1101    1.1  augustss int
   1102    1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1103    1.1  augustss {
   1104    1.1  augustss 	int rv = 0;
   1105    1.1  augustss 
   1106    1.1  augustss 	if (sc->sc_child != NULL)
   1107    1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1108   1.33  augustss 
   1109    1.1  augustss 	if (rv != 0)
   1110    1.1  augustss 		return (rv);
   1111    1.1  augustss 
   1112  1.108   xtraeme 	usb_uncallout(sc->sc_tmo_intrlist, ehci_intrlist_timeout, sc);
   1113    1.6  augustss 
   1114   1.17  augustss 	usb_delay_ms(&sc->sc_bus, 300); /* XXX let stray task complete */
   1115   1.15  augustss 
   1116    1.1  augustss 	/* XXX free other data structures XXX */
   1117  1.126        ad 	mutex_destroy(&sc->sc_doorbell_lock);
   1118    1.1  augustss 
   1119  1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1120  1.128  jmcneill 
   1121    1.1  augustss 	return (rv);
   1122    1.1  augustss }
   1123    1.1  augustss 
   1124    1.1  augustss 
   1125    1.1  augustss int
   1126  1.132    dyoung ehci_activate(device_t self, enum devact act)
   1127    1.1  augustss {
   1128  1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1129    1.1  augustss 	int rv = 0;
   1130    1.1  augustss 
   1131    1.1  augustss 	switch (act) {
   1132    1.1  augustss 	case DVACT_ACTIVATE:
   1133    1.1  augustss 		return (EOPNOTSUPP);
   1134    1.1  augustss 
   1135    1.1  augustss 	case DVACT_DEACTIVATE:
   1136  1.124  kiyohara 		sc->sc_dying = 1;
   1137    1.1  augustss 		if (sc->sc_child != NULL)
   1138    1.1  augustss 			rv = config_deactivate(sc->sc_child);
   1139    1.1  augustss 		break;
   1140    1.1  augustss 	}
   1141    1.1  augustss 	return (rv);
   1142    1.1  augustss }
   1143    1.1  augustss 
   1144    1.5  augustss /*
   1145    1.5  augustss  * Handle suspend/resume.
   1146    1.5  augustss  *
   1147    1.5  augustss  * We need to switch to polling mode here, because this routine is
   1148   1.73  augustss  * called from an interrupt context.  This is all right since we
   1149    1.5  augustss  * are almost suspended anyway.
   1150  1.127  jmcneill  *
   1151  1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1152  1.127  jmcneill  * bus glue needs to call out to it.
   1153    1.5  augustss  */
   1154  1.127  jmcneill bool
   1155  1.132    dyoung ehci_suspend(device_t dv PMF_FN_ARGS)
   1156    1.5  augustss {
   1157  1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1158  1.127  jmcneill 	int i, s;
   1159  1.127  jmcneill 	uint32_t cmd, hcr;
   1160  1.127  jmcneill 
   1161  1.127  jmcneill 	s = splhardusb();
   1162  1.127  jmcneill 
   1163  1.127  jmcneill 	sc->sc_bus.use_polling++;
   1164  1.127  jmcneill 
   1165  1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1166  1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1167  1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1168  1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1169  1.127  jmcneill 	}
   1170  1.127  jmcneill 
   1171  1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1172  1.127  jmcneill 
   1173  1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1174  1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1175  1.127  jmcneill 
   1176  1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1177  1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1178  1.127  jmcneill 		if (hcr == 0)
   1179  1.127  jmcneill 			break;
   1180    1.5  augustss 
   1181  1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1182  1.127  jmcneill 	}
   1183  1.127  jmcneill 	if (hcr != 0)
   1184  1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1185    1.5  augustss 
   1186  1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1187  1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1188   1.74  augustss 
   1189  1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1190  1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1191  1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1192  1.127  jmcneill 			break;
   1193   1.74  augustss 
   1194  1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1195  1.127  jmcneill 	}
   1196  1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1197  1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1198   1.74  augustss 
   1199  1.127  jmcneill 	sc->sc_bus.use_polling--;
   1200  1.127  jmcneill 	splx(s);
   1201   1.74  augustss 
   1202  1.127  jmcneill 	return true;
   1203  1.127  jmcneill }
   1204   1.74  augustss 
   1205  1.127  jmcneill bool
   1206  1.132    dyoung ehci_resume(device_t dv PMF_FN_ARGS)
   1207  1.127  jmcneill {
   1208  1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1209  1.132    dyoung 	int i;
   1210  1.127  jmcneill 	uint32_t cmd, hcr;
   1211   1.74  augustss 
   1212  1.127  jmcneill 	/* restore things in case the bios sucks */
   1213  1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1214  1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1215  1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1216  1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1217  1.130  jmcneill 
   1218  1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1219   1.74  augustss 
   1220  1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1221   1.74  augustss 
   1222  1.127  jmcneill 	hcr = 0;
   1223  1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1224  1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1225  1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1226  1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1227  1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1228  1.127  jmcneill 			hcr = 1;
   1229   1.74  augustss 		}
   1230  1.127  jmcneill 	}
   1231  1.127  jmcneill 
   1232  1.127  jmcneill 	if (hcr) {
   1233  1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1234  1.127  jmcneill 
   1235  1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1236  1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1237  1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1238  1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1239  1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1240  1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1241   1.74  augustss 		}
   1242  1.127  jmcneill 	}
   1243  1.127  jmcneill 
   1244  1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1245  1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1246   1.74  augustss 
   1247  1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1248  1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1249  1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1250  1.127  jmcneill 			break;
   1251   1.74  augustss 
   1252  1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1253    1.5  augustss 	}
   1254  1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1255  1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1256  1.127  jmcneill 
   1257  1.127  jmcneill 	return true;
   1258    1.5  augustss }
   1259    1.5  augustss 
   1260    1.5  augustss /*
   1261    1.5  augustss  * Shut down the controller when the system is going down.
   1262    1.5  augustss  */
   1263  1.133    dyoung bool
   1264  1.133    dyoung ehci_shutdown(device_t self, int flags)
   1265    1.5  augustss {
   1266  1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1267    1.5  augustss 
   1268    1.5  augustss 	DPRINTF(("ehci_shutdown: stopping the HC\n"));
   1269    1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1270    1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1271  1.133    dyoung 	return true;
   1272    1.5  augustss }
   1273    1.5  augustss 
   1274    1.5  augustss usbd_status
   1275    1.5  augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
   1276    1.5  augustss {
   1277  1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1278   1.25  augustss 	usbd_status err;
   1279    1.5  augustss 
   1280   1.25  augustss 	err = usb_allocmem(&sc->sc_bus, size, 0, dma);
   1281   1.90      fvdl 	if (err == USBD_NOMEM)
   1282   1.90      fvdl 		err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
   1283   1.25  augustss #ifdef EHCI_DEBUG
   1284   1.25  augustss 	if (err)
   1285   1.25  augustss 		printf("ehci_allocm: usb_allocmem()=%d\n", err);
   1286   1.25  augustss #endif
   1287   1.25  augustss 	return (err);
   1288    1.5  augustss }
   1289    1.5  augustss 
   1290    1.5  augustss void
   1291    1.5  augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
   1292    1.5  augustss {
   1293  1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1294    1.5  augustss 
   1295   1.90      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
   1296  1.134  drochner 		usb_reserve_freem(&sc->sc_dma_reserve,
   1297   1.90      fvdl 		    dma);
   1298   1.90      fvdl 		return;
   1299   1.90      fvdl 	}
   1300    1.5  augustss 	usb_freemem(&sc->sc_bus, dma);
   1301    1.5  augustss }
   1302    1.5  augustss 
   1303    1.5  augustss usbd_xfer_handle
   1304    1.5  augustss ehci_allocx(struct usbd_bus *bus)
   1305    1.5  augustss {
   1306  1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1307    1.5  augustss 	usbd_xfer_handle xfer;
   1308    1.5  augustss 
   1309    1.5  augustss 	xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
   1310   1.28  augustss 	if (xfer != NULL) {
   1311   1.32     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1312   1.28  augustss #ifdef DIAGNOSTIC
   1313   1.28  augustss 		if (xfer->busy_free != XFER_FREE) {
   1314   1.72  augustss 			printf("ehci_allocx: xfer=%p not free, 0x%08x\n", xfer,
   1315   1.28  augustss 			       xfer->busy_free);
   1316   1.28  augustss 		}
   1317   1.28  augustss #endif
   1318   1.28  augustss 	} else {
   1319   1.15  augustss 		xfer = malloc(sizeof(struct ehci_xfer), M_USB, M_NOWAIT);
   1320   1.28  augustss 	}
   1321   1.18  augustss 	if (xfer != NULL) {
   1322   1.71  augustss 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1323   1.18  augustss #ifdef DIAGNOSTIC
   1324   1.18  augustss 		EXFER(xfer)->isdone = 1;
   1325   1.18  augustss 		xfer->busy_free = XFER_BUSY;
   1326   1.18  augustss #endif
   1327   1.18  augustss 	}
   1328    1.5  augustss 	return (xfer);
   1329    1.5  augustss }
   1330    1.5  augustss 
   1331    1.5  augustss void
   1332    1.5  augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1333    1.5  augustss {
   1334  1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1335    1.5  augustss 
   1336   1.18  augustss #ifdef DIAGNOSTIC
   1337   1.18  augustss 	if (xfer->busy_free != XFER_BUSY) {
   1338   1.18  augustss 		printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
   1339   1.18  augustss 		       xfer->busy_free);
   1340   1.18  augustss 	}
   1341   1.18  augustss 	xfer->busy_free = XFER_FREE;
   1342   1.18  augustss 	if (!EXFER(xfer)->isdone) {
   1343   1.18  augustss 		printf("ehci_freex: !isdone\n");
   1344   1.18  augustss 	}
   1345   1.18  augustss #endif
   1346    1.5  augustss 	SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
   1347    1.5  augustss }
   1348    1.5  augustss 
   1349    1.5  augustss Static void
   1350    1.5  augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
   1351    1.5  augustss {
   1352   1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1353   1.15  augustss 
   1354   1.23  augustss 	DPRINTF(("ehci_device_clear_toggle: epipe=%p status=0x%x\n",
   1355   1.23  augustss 		 epipe, epipe->sqh->qh.qh_qtd.qtd_status));
   1356   1.22  augustss #ifdef USB_DEBUG
   1357   1.22  augustss 	if (ehcidebug)
   1358   1.22  augustss 		usbd_dump_pipe(pipe);
   1359    1.5  augustss #endif
   1360   1.55   mycroft 	epipe->nexttoggle = 0;
   1361    1.5  augustss }
   1362    1.5  augustss 
   1363    1.5  augustss Static void
   1364  1.115  christos ehci_noop(usbd_pipe_handle pipe)
   1365    1.5  augustss {
   1366    1.5  augustss }
   1367    1.5  augustss 
   1368    1.5  augustss #ifdef EHCI_DEBUG
   1369    1.5  augustss void
   1370   1.18  augustss ehci_dump_regs(ehci_softc_t *sc)
   1371    1.5  augustss {
   1372    1.6  augustss 	int i;
   1373    1.6  augustss 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1374    1.6  augustss 	       EOREAD4(sc, EHCI_USBCMD),
   1375    1.6  augustss 	       EOREAD4(sc, EHCI_USBSTS),
   1376    1.6  augustss 	       EOREAD4(sc, EHCI_USBINTR));
   1377   1.29  augustss 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1378   1.15  augustss 	       EOREAD4(sc, EHCI_FRINDEX),
   1379   1.15  augustss 	       EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1380   1.15  augustss 	       EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1381   1.15  augustss 	       EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1382    1.6  augustss 	for (i = 1; i <= sc->sc_noport; i++)
   1383   1.33  augustss 		printf("port %d status=0x%08x\n", i,
   1384    1.6  augustss 		       EOREAD4(sc, EHCI_PORTSC(i)));
   1385   1.39    martin }
   1386   1.39    martin 
   1387   1.40    martin /*
   1388   1.40    martin  * Unused function - this is meant to be called from a kernel
   1389   1.40    martin  * debugger.
   1390   1.40    martin  */
   1391   1.39    martin void
   1392   1.39    martin ehci_dump()
   1393   1.39    martin {
   1394   1.39    martin 	ehci_dump_regs(theehci);
   1395    1.6  augustss }
   1396    1.6  augustss 
   1397    1.6  augustss void
   1398   1.15  augustss ehci_dump_link(ehci_link_t link, int type)
   1399    1.9  augustss {
   1400   1.15  augustss 	link = le32toh(link);
   1401   1.15  augustss 	printf("0x%08x", link);
   1402    1.9  augustss 	if (link & EHCI_LINK_TERMINATE)
   1403   1.15  augustss 		printf("<T>");
   1404   1.15  augustss 	else {
   1405   1.15  augustss 		printf("<");
   1406   1.15  augustss 		if (type) {
   1407   1.15  augustss 			switch (EHCI_LINK_TYPE(link)) {
   1408   1.15  augustss 			case EHCI_LINK_ITD: printf("ITD"); break;
   1409   1.15  augustss 			case EHCI_LINK_QH: printf("QH"); break;
   1410   1.15  augustss 			case EHCI_LINK_SITD: printf("SITD"); break;
   1411   1.15  augustss 			case EHCI_LINK_FSTN: printf("FSTN"); break;
   1412   1.16  augustss 			}
   1413   1.15  augustss 		}
   1414    1.9  augustss 		printf(">");
   1415   1.15  augustss 	}
   1416   1.15  augustss }
   1417   1.15  augustss 
   1418   1.15  augustss void
   1419   1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1420   1.15  augustss {
   1421   1.29  augustss 	int i;
   1422   1.29  augustss 	u_int32_t stop;
   1423   1.29  augustss 
   1424   1.29  augustss 	stop = 0;
   1425   1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1426   1.15  augustss 		ehci_dump_sqtd(sqtd);
   1427  1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1428  1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1429  1.138    bouyer 		    sizeof(sqtd->qtd),
   1430  1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1431   1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1432  1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1433  1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1434  1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1435   1.29  augustss 	}
   1436   1.29  augustss 	if (sqtd)
   1437   1.29  augustss 		printf("dump aborted, too many TDs\n");
   1438    1.9  augustss }
   1439    1.9  augustss 
   1440    1.9  augustss void
   1441    1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1442    1.9  augustss {
   1443  1.138    bouyer 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1444  1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1445    1.9  augustss 	printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr);
   1446    1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1447  1.138    bouyer 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1448  1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1449    1.9  augustss }
   1450    1.9  augustss 
   1451    1.9  augustss void
   1452    1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1453    1.9  augustss {
   1454    1.9  augustss 	u_int32_t s;
   1455   1.15  augustss 	char sbuf[128];
   1456    1.9  augustss 
   1457   1.15  augustss 	printf("  next="); ehci_dump_link(qtd->qtd_next, 0);
   1458   1.15  augustss 	printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0);
   1459    1.9  augustss 	printf("\n");
   1460   1.15  augustss 	s = le32toh(qtd->qtd_status);
   1461   1.15  augustss 	bitmask_snprintf(EHCI_QTD_GET_STATUS(s),
   1462   1.15  augustss 			 "\20\10ACTIVE\7HALTED\6BUFERR\5BABBLE\4XACTERR"
   1463   1.15  augustss 			 "\3MISSED\2SPLIT\1PING", sbuf, sizeof(sbuf));
   1464    1.9  augustss 	printf("  status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n",
   1465    1.9  augustss 	       s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s),
   1466    1.9  augustss 	       EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s));
   1467   1.15  augustss 	printf("    cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s),
   1468   1.15  augustss 	       EHCI_QTD_GET_PID(s), sbuf);
   1469    1.9  augustss 	for (s = 0; s < 5; s++)
   1470   1.15  augustss 		printf("  buffer[%d]=0x%08x\n", s, le32toh(qtd->qtd_buffer[s]));
   1471    1.9  augustss }
   1472    1.9  augustss 
   1473    1.9  augustss void
   1474    1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1475    1.9  augustss {
   1476    1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1477   1.15  augustss 	u_int32_t endp, endphub;
   1478    1.9  augustss 
   1479  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs,
   1480  1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1481    1.9  augustss 	printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr);
   1482   1.15  augustss 	printf("  link="); ehci_dump_link(qh->qh_link, 1); printf("\n");
   1483   1.15  augustss 	endp = le32toh(qh->qh_endp);
   1484   1.15  augustss 	printf("  endp=0x%08x\n", endp);
   1485   1.15  augustss 	printf("    addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n",
   1486   1.15  augustss 	       EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1487   1.15  augustss 	       EHCI_QH_GET_ENDPT(endp),  EHCI_QH_GET_EPS(endp),
   1488   1.15  augustss 	       EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp));
   1489   1.15  augustss 	printf("    mpl=0x%x ctl=%d nrl=%d\n",
   1490   1.15  augustss 	       EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp),
   1491   1.15  augustss 	       EHCI_QH_GET_NRL(endp));
   1492   1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1493   1.15  augustss 	printf("  endphub=0x%08x\n", endphub);
   1494   1.15  augustss 	printf("    smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n",
   1495   1.15  augustss 	       EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub),
   1496   1.15  augustss 	       EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1497   1.15  augustss 	       EHCI_QH_GET_MULT(endphub));
   1498   1.15  augustss 	printf("  curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n");
   1499   1.12  augustss 	printf("Overlay qTD:\n");
   1500    1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1501  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs,
   1502  1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
   1503    1.9  augustss }
   1504    1.9  augustss 
   1505  1.139  jmcneill #if notyet
   1506  1.139  jmcneill void
   1507  1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1508  1.139  jmcneill {
   1509  1.139  jmcneill 	ehci_isoc_trans_t t;
   1510  1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1511  1.139  jmcneill 	int i;
   1512  1.139  jmcneill 
   1513  1.139  jmcneill 	printf("ITD: next phys=%X\n", itd->itd.itd_next);
   1514  1.139  jmcneill 
   1515  1.139  jmcneill 	for (i = 0; i < 8;i++) {
   1516  1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1517  1.139  jmcneill 		printf("ITDctl %d: stat=%X len=%X ioc=%X pg=%X offs=%X\n", i,
   1518  1.139  jmcneill 		    EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t),
   1519  1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1520  1.139  jmcneill 		    EHCI_ITD_GET_OFFS(t));
   1521  1.139  jmcneill 	}
   1522  1.139  jmcneill 	printf("ITDbufr: ");
   1523  1.139  jmcneill 	for (i = 0; i < 7; i++)
   1524  1.139  jmcneill 		printf("%X,", EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])));
   1525  1.139  jmcneill 
   1526  1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1527  1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1528  1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1529  1.139  jmcneill 	printf("\nep=%X daddr=%X dir=%d maxpkt=%X multi=%X\n",
   1530  1.139  jmcneill 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2),
   1531  1.139  jmcneill 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3));
   1532  1.139  jmcneill }
   1533  1.139  jmcneill 
   1534  1.139  jmcneill void
   1535  1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1536  1.139  jmcneill {
   1537  1.139  jmcneill 	printf("SITD %p next=%p prev=%p xfernext=%p physaddr=%X slot=%d\n",
   1538  1.139  jmcneill 			itd, itd->u.frame_list.next, itd->u.frame_list.prev,
   1539  1.139  jmcneill 			itd->xfer_next, itd->physaddr, itd->slot);
   1540  1.139  jmcneill }
   1541  1.139  jmcneill #endif
   1542  1.139  jmcneill 
   1543   1.38    martin #ifdef DIAGNOSTIC
   1544  1.139  jmcneill void
   1545   1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1546   1.18  augustss {
   1547  1.139  jmcneill 	printf("ehci_dump_exfer: ex=%p sqtdstart=%p end=%p itdstart=%p end=%p isdone=%d\n", ex, ex->sqtdstart, ex->sqtdend, ex->itdstart, ex->itdend, ex->isdone);
   1548   1.18  augustss }
   1549   1.38    martin #endif
   1550  1.139  jmcneill 
   1551    1.5  augustss #endif
   1552    1.5  augustss 
   1553    1.5  augustss usbd_status
   1554    1.5  augustss ehci_open(usbd_pipe_handle pipe)
   1555    1.5  augustss {
   1556    1.5  augustss 	usbd_device_handle dev = pipe->device;
   1557  1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   1558    1.5  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   1559    1.5  augustss 	u_int8_t addr = dev->address;
   1560    1.5  augustss 	u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE;
   1561    1.5  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1562   1.10  augustss 	ehci_soft_qh_t *sqh;
   1563   1.10  augustss 	usbd_status err;
   1564   1.10  augustss 	int s;
   1565   1.78  augustss 	int ival, speed, naks;
   1566   1.80  augustss 	int hshubaddr, hshubport;
   1567    1.5  augustss 
   1568    1.5  augustss 	DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
   1569    1.5  augustss 		     pipe, addr, ed->bEndpointAddress, sc->sc_addr));
   1570    1.5  augustss 
   1571   1.80  augustss 	if (dev->myhsport) {
   1572   1.80  augustss 		hshubaddr = dev->myhsport->parent->address;
   1573   1.80  augustss 		hshubport = dev->myhsport->portno;
   1574   1.80  augustss 	} else {
   1575   1.80  augustss 		hshubaddr = 0;
   1576   1.80  augustss 		hshubport = 0;
   1577   1.80  augustss 	}
   1578   1.80  augustss 
   1579   1.17  augustss 	if (sc->sc_dying)
   1580   1.17  augustss 		return (USBD_IOERROR);
   1581   1.17  augustss 
   1582   1.55   mycroft 	epipe->nexttoggle = 0;
   1583   1.55   mycroft 
   1584    1.5  augustss 	if (addr == sc->sc_addr) {
   1585    1.5  augustss 		switch (ed->bEndpointAddress) {
   1586    1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1587    1.5  augustss 			pipe->methods = &ehci_root_ctrl_methods;
   1588    1.5  augustss 			break;
   1589    1.5  augustss 		case UE_DIR_IN | EHCI_INTR_ENDPT:
   1590    1.5  augustss 			pipe->methods = &ehci_root_intr_methods;
   1591    1.5  augustss 			break;
   1592    1.5  augustss 		default:
   1593  1.139  jmcneill 			DPRINTF(("ehci_open: bad bEndpointAddress 0x%02x\n",
   1594  1.139  jmcneill 			    ed->bEndpointAddress));
   1595    1.5  augustss 			return (USBD_INVAL);
   1596    1.5  augustss 		}
   1597   1.10  augustss 		return (USBD_NORMAL_COMPLETION);
   1598   1.10  augustss 	}
   1599   1.10  augustss 
   1600   1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1601   1.11  augustss 	switch (dev->speed) {
   1602   1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1603   1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1604   1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1605   1.37    provos 	default: panic("ehci_open: bad device speed %d", dev->speed);
   1606   1.11  augustss 	}
   1607   1.99  augustss 	if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
   1608  1.139  jmcneill 		printf("%s: *** Error: opening low/full speed isoc device on"
   1609  1.139  jmcneill 		       "ehci, this does not work yet. Feel free to implement\n",
   1610  1.134  drochner 		       device_xname(sc->sc_dev));
   1611   1.80  augustss 		DPRINTFN(1,("ehci_open: hshubaddr=%d hshubport=%d\n",
   1612   1.80  augustss 			    hshubaddr, hshubport));
   1613   1.99  augustss 		return USBD_INVAL;
   1614   1.80  augustss 	}
   1615   1.80  augustss 
   1616   1.10  augustss 	naks = 8;		/* XXX */
   1617   1.10  augustss 
   1618  1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1619  1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1620  1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1621  1.139  jmcneill 		if (sqh == NULL)
   1622  1.139  jmcneill 			return (USBD_NOMEM);
   1623  1.139  jmcneill 		/* qh_link filled when the QH is added */
   1624  1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1625  1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1626  1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1627  1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   1628  1.139  jmcneill 		    EHCI_QH_DTC |
   1629  1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1630  1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1631  1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   1632  1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   1633  1.139  jmcneill 		    );
   1634  1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   1635  1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   1636  1.139  jmcneill 		    EHCI_QH_SET_HUBA(hshubaddr) |
   1637  1.139  jmcneill 		    EHCI_QH_SET_PORT(hshubport) |
   1638  1.139  jmcneill 		    EHCI_QH_SET_CMASK(0x08) | /* XXX */
   1639  1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1640  1.139  jmcneill 		    );
   1641  1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   1642  1.139  jmcneill 		/* Fill the overlay qTD */
   1643  1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1644  1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1645  1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   1646  1.139  jmcneill 
   1647  1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1648  1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1649  1.139  jmcneill 		epipe->sqh = sqh;
   1650  1.139  jmcneill 	} else {
   1651  1.139  jmcneill 		sqh = NULL;
   1652  1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   1653    1.5  augustss 
   1654   1.10  augustss 	switch (xfertype) {
   1655   1.10  augustss 	case UE_CONTROL:
   1656   1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1657   1.10  augustss 				   0, &epipe->u.ctl.reqdma);
   1658   1.25  augustss #ifdef EHCI_DEBUG
   1659   1.25  augustss 		if (err)
   1660   1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1661   1.25  augustss #endif
   1662   1.10  augustss 		if (err)
   1663  1.116  drochner 			goto bad;
   1664   1.11  augustss 		pipe->methods = &ehci_device_ctrl_methods;
   1665   1.10  augustss 		s = splusb();
   1666   1.11  augustss 		ehci_add_qh(sqh, sc->sc_async_head);
   1667   1.10  augustss 		splx(s);
   1668   1.10  augustss 		break;
   1669   1.10  augustss 	case UE_BULK:
   1670   1.10  augustss 		pipe->methods = &ehci_device_bulk_methods;
   1671   1.10  augustss 		s = splusb();
   1672   1.11  augustss 		ehci_add_qh(sqh, sc->sc_async_head);
   1673   1.10  augustss 		splx(s);
   1674   1.10  augustss 		break;
   1675   1.24  augustss 	case UE_INTERRUPT:
   1676   1.24  augustss 		pipe->methods = &ehci_device_intr_methods;
   1677   1.78  augustss 		ival = pipe->interval;
   1678  1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   1679  1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   1680  1.116  drochner 				if (ed->bInterval > 16) {
   1681  1.116  drochner 					/*
   1682  1.116  drochner 					 * illegal with high-speed, but there
   1683  1.116  drochner 					 * were documentation bugs in the spec,
   1684  1.116  drochner 					 * so be generous
   1685  1.116  drochner 					 */
   1686  1.116  drochner 					ival = 256;
   1687  1.116  drochner 				} else
   1688  1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   1689  1.116  drochner 			} else
   1690  1.116  drochner 				ival = ed->bInterval;
   1691  1.116  drochner 		}
   1692  1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   1693  1.116  drochner 		if (err)
   1694  1.116  drochner 			goto bad;
   1695  1.116  drochner 		break;
   1696   1.24  augustss 	case UE_ISOCHRONOUS:
   1697   1.24  augustss 		pipe->methods = &ehci_device_isoc_methods;
   1698  1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   1699  1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   1700  1.139  jmcneill 			err = USBD_INVAL;
   1701  1.139  jmcneill 			goto bad;
   1702  1.139  jmcneill 		}
   1703  1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   1704  1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   1705  1.139  jmcneill 			err = USBD_INVAL;
   1706  1.139  jmcneill 			goto bad;
   1707  1.139  jmcneill 		}
   1708  1.139  jmcneill 		epipe->u.isoc.next_frame = 0;
   1709  1.139  jmcneill 		epipe->u.isoc.cur_xfers = 0;
   1710  1.139  jmcneill 		break;
   1711   1.10  augustss 	default:
   1712  1.139  jmcneill 		DPRINTF(("ehci: bad xfer type %d\n", xfertype));
   1713  1.116  drochner 		err = USBD_INVAL;
   1714  1.116  drochner 		goto bad;
   1715    1.5  augustss 	}
   1716    1.5  augustss 	return (USBD_NORMAL_COMPLETION);
   1717    1.5  augustss 
   1718  1.116  drochner  bad:
   1719  1.139  jmcneill 	if (sqh != NULL)
   1720  1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   1721  1.116  drochner 	return (err);
   1722   1.10  augustss }
   1723   1.10  augustss 
   1724   1.10  augustss /*
   1725   1.10  augustss  * Add an ED to the schedule.  Called at splusb().
   1726   1.10  augustss  */
   1727   1.10  augustss void
   1728   1.10  augustss ehci_add_qh(ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1729   1.10  augustss {
   1730   1.10  augustss 	SPLUSBCHECK;
   1731   1.10  augustss 
   1732  1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1733  1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1734   1.10  augustss 	sqh->next = head->next;
   1735   1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   1736  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1737  1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1738   1.10  augustss 	head->next = sqh;
   1739   1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   1740  1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1741  1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1742   1.10  augustss 
   1743   1.10  augustss #ifdef EHCI_DEBUG
   1744   1.22  augustss 	if (ehcidebug > 5) {
   1745   1.10  augustss 		printf("ehci_add_qh:\n");
   1746   1.10  augustss 		ehci_dump_sqh(sqh);
   1747   1.10  augustss 	}
   1748    1.5  augustss #endif
   1749    1.5  augustss }
   1750    1.5  augustss 
   1751   1.10  augustss /*
   1752   1.10  augustss  * Remove an ED from the schedule.  Called at splusb().
   1753   1.10  augustss  */
   1754   1.10  augustss void
   1755   1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1756   1.10  augustss {
   1757   1.33  augustss 	ehci_soft_qh_t *p;
   1758   1.10  augustss 
   1759   1.10  augustss 	SPLUSBCHECK;
   1760   1.10  augustss 	/* XXX */
   1761   1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   1762   1.10  augustss 		;
   1763   1.10  augustss 	if (p == NULL)
   1764   1.37    provos 		panic("ehci_rem_qh: ED not found");
   1765  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1766  1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1767   1.10  augustss 	p->next = sqh->next;
   1768   1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   1769  1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   1770  1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1771   1.10  augustss 
   1772   1.11  augustss 	ehci_sync_hc(sc);
   1773   1.11  augustss }
   1774   1.11  augustss 
   1775   1.23  augustss void
   1776   1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   1777   1.23  augustss {
   1778   1.85  augustss 	int i;
   1779   1.87  augustss 	u_int32_t status;
   1780   1.85  augustss 
   1781   1.87  augustss 	/* Save toggle bit and ping status. */
   1782  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1783  1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1784   1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   1785   1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   1786   1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   1787   1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   1788   1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   1789   1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   1790  1.138    bouyer 	usb_syncmem(&sqh->dma,
   1791  1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1792  1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1793  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1794   1.23  augustss 	sqh->qh.qh_curqtd = 0;
   1795   1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   1796   1.85  augustss 	sqh->qh.qh_qtd.qtd_altnext = 0;
   1797   1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   1798   1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   1799   1.23  augustss 	sqh->sqtd = sqtd;
   1800  1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1801  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1802   1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   1803   1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   1804  1.138    bouyer 	usb_syncmem(&sqh->dma,
   1805  1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1806  1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1807  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1808   1.23  augustss }
   1809   1.23  augustss 
   1810   1.11  augustss /*
   1811   1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   1812   1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   1813   1.11  augustss  * the interrupt.
   1814   1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   1815   1.11  augustss  */
   1816   1.11  augustss void
   1817   1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   1818   1.11  augustss {
   1819   1.15  augustss 	int s, error;
   1820   1.11  augustss 
   1821   1.12  augustss 	if (sc->sc_dying) {
   1822   1.12  augustss 		DPRINTFN(2,("ehci_sync_hc: dying\n"));
   1823   1.12  augustss 		return;
   1824   1.12  augustss 	}
   1825   1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: enter\n"));
   1826  1.126        ad 	mutex_enter(&sc->sc_doorbell_lock);	/* get doorbell */
   1827   1.10  augustss 	s = splhardusb();
   1828   1.10  augustss 	/* ask for doorbell */
   1829   1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   1830   1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1831   1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1832   1.15  augustss 	error = tsleep(&sc->sc_async_head, PZERO, "ehcidi", hz); /* bell wait */
   1833   1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1834   1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1835   1.10  augustss 	splx(s);
   1836  1.126        ad 	mutex_exit(&sc->sc_doorbell_lock);	/* release doorbell */
   1837   1.15  augustss #ifdef DIAGNOSTIC
   1838   1.15  augustss 	if (error)
   1839   1.15  augustss 		printf("ehci_sync_hc: tsleep() = %d\n", error);
   1840   1.15  augustss #endif
   1841   1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: exit\n"));
   1842   1.10  augustss }
   1843   1.10  augustss 
   1844  1.139  jmcneill /*Call at splusb*/
   1845  1.139  jmcneill void
   1846  1.139  jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
   1847  1.139  jmcneill {
   1848  1.139  jmcneill 	struct ehci_soft_itd *itd, *prev;
   1849  1.139  jmcneill 
   1850  1.139  jmcneill 	prev = NULL;
   1851  1.139  jmcneill 
   1852  1.139  jmcneill 	if (exfer->itdstart == NULL || exfer->itdend == NULL)
   1853  1.139  jmcneill 		panic("ehci isoc xfer being freed, but with no itd chain\n");
   1854  1.139  jmcneill 
   1855  1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1856  1.139  jmcneill 		prev = itd->u.frame_list.prev;
   1857  1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   1858  1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   1859  1.139  jmcneill 			sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
   1860  1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   1861  1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   1862  1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   1863  1.139  jmcneill                 	    sizeof(ehci_link_t),
   1864  1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1865  1.139  jmcneill 
   1866  1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1867  1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = NULL;
   1868  1.139  jmcneill 		} else {
   1869  1.139  jmcneill 			/* XXX this part is untested... */
   1870  1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   1871  1.139  jmcneill 			usb_syncmem(&itd->dma,
   1872  1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   1873  1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   1874  1.139  jmcneill 
   1875  1.139  jmcneill 			prev->u.frame_list.next = itd->u.frame_list.next;
   1876  1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1877  1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = prev;
   1878  1.139  jmcneill 		}
   1879  1.139  jmcneill 	}
   1880  1.139  jmcneill 
   1881  1.139  jmcneill 	prev = NULL;
   1882  1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1883  1.139  jmcneill 		if (prev != NULL)
   1884  1.139  jmcneill 			ehci_free_itd(sc, prev);
   1885  1.139  jmcneill 		prev = itd;
   1886  1.139  jmcneill 	}
   1887  1.139  jmcneill 	if (prev)
   1888  1.139  jmcneill 		ehci_free_itd(sc, prev);
   1889  1.139  jmcneill 	exfer->itdstart = NULL;
   1890  1.139  jmcneill 	exfer->itdend = NULL;
   1891  1.139  jmcneill }
   1892  1.139  jmcneill 
   1893    1.5  augustss /***********/
   1894    1.5  augustss 
   1895    1.5  augustss /*
   1896    1.5  augustss  * Data structures and routines to emulate the root hub.
   1897    1.5  augustss  */
   1898    1.5  augustss Static usb_device_descriptor_t ehci_devd = {
   1899    1.5  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1900    1.5  augustss 	UDESC_DEVICE,		/* type */
   1901    1.5  augustss 	{0x00, 0x02},		/* USB version */
   1902    1.5  augustss 	UDCLASS_HUB,		/* class */
   1903    1.5  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1904   1.11  augustss 	UDPROTO_HSHUBSTT,	/* protocol */
   1905    1.5  augustss 	64,			/* max packet */
   1906    1.5  augustss 	{0},{0},{0x00,0x01},	/* device id */
   1907    1.5  augustss 	1,2,0,			/* string indicies */
   1908    1.5  augustss 	1			/* # of configurations */
   1909    1.5  augustss };
   1910    1.5  augustss 
   1911  1.123  drochner Static const usb_device_qualifier_t ehci_odevd = {
   1912   1.11  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1913   1.11  augustss 	UDESC_DEVICE_QUALIFIER,	/* type */
   1914   1.11  augustss 	{0x00, 0x02},		/* USB version */
   1915   1.11  augustss 	UDCLASS_HUB,		/* class */
   1916   1.11  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1917   1.11  augustss 	UDPROTO_FSHUB,		/* protocol */
   1918   1.11  augustss 	64,			/* max packet */
   1919   1.11  augustss 	1,			/* # of configurations */
   1920   1.11  augustss 	0
   1921   1.11  augustss };
   1922   1.11  augustss 
   1923  1.123  drochner Static const usb_config_descriptor_t ehci_confd = {
   1924    1.5  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   1925    1.5  augustss 	UDESC_CONFIG,
   1926    1.5  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   1927    1.5  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   1928    1.5  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   1929    1.5  augustss 	1,
   1930    1.5  augustss 	1,
   1931    1.5  augustss 	0,
   1932  1.120  drochner 	UC_ATTR_MBO | UC_SELF_POWERED,
   1933    1.5  augustss 	0			/* max power */
   1934    1.5  augustss };
   1935    1.5  augustss 
   1936  1.123  drochner Static const usb_interface_descriptor_t ehci_ifcd = {
   1937    1.5  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   1938    1.5  augustss 	UDESC_INTERFACE,
   1939    1.5  augustss 	0,
   1940    1.5  augustss 	0,
   1941    1.5  augustss 	1,
   1942    1.5  augustss 	UICLASS_HUB,
   1943    1.5  augustss 	UISUBCLASS_HUB,
   1944   1.11  augustss 	UIPROTO_HSHUBSTT,
   1945    1.5  augustss 	0
   1946    1.5  augustss };
   1947    1.5  augustss 
   1948  1.123  drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
   1949    1.5  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   1950    1.5  augustss 	UDESC_ENDPOINT,
   1951    1.5  augustss 	UE_DIR_IN | EHCI_INTR_ENDPT,
   1952    1.5  augustss 	UE_INTERRUPT,
   1953    1.5  augustss 	{8, 0},			/* max packet */
   1954  1.118  drochner 	12
   1955    1.5  augustss };
   1956    1.5  augustss 
   1957  1.123  drochner Static const usb_hub_descriptor_t ehci_hubd = {
   1958    1.5  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   1959    1.5  augustss 	UDESC_HUB,
   1960    1.5  augustss 	0,
   1961    1.5  augustss 	{0,0},
   1962    1.5  augustss 	0,
   1963    1.5  augustss 	0,
   1964  1.111  christos 	{""},
   1965  1.111  christos 	{""},
   1966    1.5  augustss };
   1967    1.5  augustss 
   1968    1.5  augustss /*
   1969    1.5  augustss  * Simulate a hardware hub by handling all the necessary requests.
   1970    1.5  augustss  */
   1971    1.5  augustss Static usbd_status
   1972    1.5  augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
   1973    1.5  augustss {
   1974    1.5  augustss 	usbd_status err;
   1975    1.5  augustss 
   1976    1.5  augustss 	/* Insert last in queue. */
   1977    1.5  augustss 	err = usb_insert_transfer(xfer);
   1978    1.5  augustss 	if (err)
   1979    1.5  augustss 		return (err);
   1980    1.5  augustss 
   1981    1.5  augustss 	/* Pipe isn't running, start first */
   1982    1.5  augustss 	return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   1983    1.5  augustss }
   1984    1.5  augustss 
   1985    1.5  augustss Static usbd_status
   1986    1.5  augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
   1987    1.5  augustss {
   1988  1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   1989    1.5  augustss 	usb_device_request_t *req;
   1990    1.5  augustss 	void *buf = NULL;
   1991    1.5  augustss 	int port, i;
   1992    1.5  augustss 	int s, len, value, index, l, totlen = 0;
   1993    1.5  augustss 	usb_port_status_t ps;
   1994    1.5  augustss 	usb_hub_descriptor_t hubd;
   1995    1.5  augustss 	usbd_status err;
   1996    1.5  augustss 	u_int32_t v;
   1997    1.5  augustss 
   1998    1.5  augustss 	if (sc->sc_dying)
   1999    1.5  augustss 		return (USBD_IOERROR);
   2000    1.5  augustss 
   2001    1.5  augustss #ifdef DIAGNOSTIC
   2002    1.5  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   2003    1.5  augustss 		/* XXX panic */
   2004    1.5  augustss 		return (USBD_INVAL);
   2005    1.5  augustss #endif
   2006    1.5  augustss 	req = &xfer->request;
   2007    1.5  augustss 
   2008   1.72  augustss 	DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n",
   2009    1.5  augustss 		    req->bmRequestType, req->bRequest));
   2010    1.5  augustss 
   2011    1.5  augustss 	len = UGETW(req->wLength);
   2012    1.5  augustss 	value = UGETW(req->wValue);
   2013    1.5  augustss 	index = UGETW(req->wIndex);
   2014    1.5  augustss 
   2015    1.5  augustss 	if (len != 0)
   2016   1.30  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   2017    1.5  augustss 
   2018    1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2019    1.5  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   2020    1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   2021    1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   2022    1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   2023   1.33  augustss 		/*
   2024    1.5  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   2025    1.5  augustss 		 * for the integrated root hub.
   2026    1.5  augustss 		 */
   2027    1.5  augustss 		break;
   2028    1.5  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   2029    1.5  augustss 		if (len > 0) {
   2030    1.5  augustss 			*(u_int8_t *)buf = sc->sc_conf;
   2031    1.5  augustss 			totlen = 1;
   2032    1.5  augustss 		}
   2033    1.5  augustss 		break;
   2034    1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2035   1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value));
   2036  1.109  christos 		if (len == 0)
   2037  1.109  christos 			break;
   2038    1.5  augustss 		switch(value >> 8) {
   2039    1.5  augustss 		case UDESC_DEVICE:
   2040    1.5  augustss 			if ((value & 0xff) != 0) {
   2041    1.5  augustss 				err = USBD_IOERROR;
   2042    1.5  augustss 				goto ret;
   2043    1.5  augustss 			}
   2044    1.5  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2045    1.5  augustss 			USETW(ehci_devd.idVendor, sc->sc_id_vendor);
   2046    1.5  augustss 			memcpy(buf, &ehci_devd, l);
   2047    1.5  augustss 			break;
   2048   1.33  augustss 		/*
   2049   1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2050   1.11  augustss 		 * we need this descriptor.
   2051   1.11  augustss 		 */
   2052   1.11  augustss 		case UDESC_DEVICE_QUALIFIER:
   2053   1.11  augustss 			if ((value & 0xff) != 0) {
   2054   1.11  augustss 				err = USBD_IOERROR;
   2055   1.11  augustss 				goto ret;
   2056   1.11  augustss 			}
   2057   1.11  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2058   1.11  augustss 			memcpy(buf, &ehci_odevd, l);
   2059   1.11  augustss 			break;
   2060   1.33  augustss 		/*
   2061   1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2062   1.11  augustss 		 * we need this descriptor.
   2063   1.11  augustss 		 */
   2064   1.11  augustss 		case UDESC_OTHER_SPEED_CONFIGURATION:
   2065    1.5  augustss 		case UDESC_CONFIG:
   2066    1.5  augustss 			if ((value & 0xff) != 0) {
   2067    1.5  augustss 				err = USBD_IOERROR;
   2068    1.5  augustss 				goto ret;
   2069    1.5  augustss 			}
   2070    1.5  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   2071    1.5  augustss 			memcpy(buf, &ehci_confd, l);
   2072   1.11  augustss 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   2073   1.11  augustss 				value >> 8;
   2074    1.5  augustss 			buf = (char *)buf + l;
   2075    1.5  augustss 			len -= l;
   2076    1.5  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   2077    1.5  augustss 			totlen += l;
   2078    1.5  augustss 			memcpy(buf, &ehci_ifcd, l);
   2079    1.5  augustss 			buf = (char *)buf + l;
   2080    1.5  augustss 			len -= l;
   2081    1.5  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   2082    1.5  augustss 			totlen += l;
   2083    1.5  augustss 			memcpy(buf, &ehci_endpd, l);
   2084    1.5  augustss 			break;
   2085    1.5  augustss 		case UDESC_STRING:
   2086  1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2087    1.5  augustss 			switch (value & 0xff) {
   2088   1.88  augustss 			case 0: /* Language table */
   2089  1.131  drochner 				totlen = usb_makelangtbl(sd, len);
   2090   1.88  augustss 				break;
   2091    1.5  augustss 			case 1: /* Vendor */
   2092  1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2093  1.131  drochner 							 sc->sc_vendor);
   2094    1.5  augustss 				break;
   2095    1.5  augustss 			case 2: /* Product */
   2096  1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2097  1.131  drochner 							 "EHCI root hub");
   2098    1.5  augustss 				break;
   2099    1.5  augustss 			}
   2100  1.131  drochner #undef sd
   2101    1.5  augustss 			break;
   2102    1.5  augustss 		default:
   2103    1.5  augustss 			err = USBD_IOERROR;
   2104    1.5  augustss 			goto ret;
   2105    1.5  augustss 		}
   2106    1.5  augustss 		break;
   2107    1.5  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   2108    1.5  augustss 		if (len > 0) {
   2109    1.5  augustss 			*(u_int8_t *)buf = 0;
   2110    1.5  augustss 			totlen = 1;
   2111    1.5  augustss 		}
   2112    1.5  augustss 		break;
   2113    1.5  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   2114    1.5  augustss 		if (len > 1) {
   2115    1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   2116    1.5  augustss 			totlen = 2;
   2117    1.5  augustss 		}
   2118    1.5  augustss 		break;
   2119    1.5  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   2120    1.5  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   2121    1.5  augustss 		if (len > 1) {
   2122    1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   2123    1.5  augustss 			totlen = 2;
   2124    1.5  augustss 		}
   2125    1.5  augustss 		break;
   2126    1.5  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   2127    1.5  augustss 		if (value >= USB_MAX_DEVICES) {
   2128    1.5  augustss 			err = USBD_IOERROR;
   2129    1.5  augustss 			goto ret;
   2130    1.5  augustss 		}
   2131    1.5  augustss 		sc->sc_addr = value;
   2132    1.5  augustss 		break;
   2133    1.5  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   2134    1.5  augustss 		if (value != 0 && value != 1) {
   2135    1.5  augustss 			err = USBD_IOERROR;
   2136    1.5  augustss 			goto ret;
   2137    1.5  augustss 		}
   2138    1.5  augustss 		sc->sc_conf = value;
   2139    1.5  augustss 		break;
   2140    1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   2141    1.5  augustss 		break;
   2142    1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   2143    1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   2144    1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   2145    1.5  augustss 		err = USBD_IOERROR;
   2146    1.5  augustss 		goto ret;
   2147    1.5  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   2148    1.5  augustss 		break;
   2149    1.5  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   2150    1.5  augustss 		break;
   2151    1.5  augustss 	/* Hub requests */
   2152    1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2153    1.5  augustss 		break;
   2154    1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2155  1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE "
   2156    1.5  augustss 			     "port=%d feature=%d\n",
   2157    1.5  augustss 			     index, value));
   2158    1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2159    1.5  augustss 			err = USBD_IOERROR;
   2160    1.5  augustss 			goto ret;
   2161    1.5  augustss 		}
   2162    1.5  augustss 		port = EHCI_PORTSC(index);
   2163  1.106  augustss 		v = EOREAD4(sc, port);
   2164  1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2165  1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2166    1.5  augustss 		switch(value) {
   2167    1.5  augustss 		case UHF_PORT_ENABLE:
   2168    1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2169    1.5  augustss 			break;
   2170    1.5  augustss 		case UHF_PORT_SUSPEND:
   2171  1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2172  1.137  drochner 				break;
   2173  1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2174  1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2175  1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2176  1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2177  1.137  drochner 			EOWRITE4(sc, port, v);
   2178  1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2179  1.137  drochner #ifdef DEBUG
   2180  1.137  drochner 			v = EOREAD4(sc, port);
   2181  1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2182  1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2183  1.137  drochner #endif
   2184    1.5  augustss 			break;
   2185    1.5  augustss 		case UHF_PORT_POWER:
   2186  1.106  augustss 			if (sc->sc_hasppc)
   2187  1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2188    1.5  augustss 			break;
   2189   1.14  augustss 		case UHF_PORT_TEST:
   2190   1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port test "
   2191   1.14  augustss 				    "%d\n", index));
   2192   1.14  augustss 			break;
   2193   1.14  augustss 		case UHF_PORT_INDICATOR:
   2194   1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port ind "
   2195   1.14  augustss 				    "%d\n", index));
   2196   1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2197   1.14  augustss 			break;
   2198    1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2199    1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2200    1.5  augustss 			break;
   2201    1.5  augustss 		case UHF_C_PORT_ENABLE:
   2202    1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2203    1.5  augustss 			break;
   2204    1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2205    1.5  augustss 			/* how? */
   2206    1.5  augustss 			break;
   2207    1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2208    1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2209    1.5  augustss 			break;
   2210    1.5  augustss 		case UHF_C_PORT_RESET:
   2211  1.106  augustss 			sc->sc_isreset[index] = 0;
   2212    1.5  augustss 			break;
   2213    1.5  augustss 		default:
   2214    1.5  augustss 			err = USBD_IOERROR;
   2215    1.5  augustss 			goto ret;
   2216    1.5  augustss 		}
   2217    1.5  augustss #if 0
   2218    1.5  augustss 		switch(value) {
   2219    1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2220    1.5  augustss 		case UHF_C_PORT_ENABLE:
   2221    1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2222    1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2223    1.5  augustss 		case UHF_C_PORT_RESET:
   2224    1.5  augustss 		default:
   2225    1.5  augustss 			break;
   2226    1.5  augustss 		}
   2227    1.5  augustss #endif
   2228    1.5  augustss 		break;
   2229    1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2230  1.109  christos 		if (len == 0)
   2231  1.109  christos 			break;
   2232   1.51    toshii 		if ((value & 0xff) != 0) {
   2233    1.5  augustss 			err = USBD_IOERROR;
   2234    1.5  augustss 			goto ret;
   2235    1.5  augustss 		}
   2236    1.5  augustss 		hubd = ehci_hubd;
   2237    1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2238    1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2239    1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2240   1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2241   1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2242   1.14  augustss 		        ? UHD_PORT_IND : 0);
   2243    1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2244   1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2245    1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2246    1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2247    1.5  augustss 		l = min(len, hubd.bDescLength);
   2248    1.5  augustss 		totlen = l;
   2249    1.5  augustss 		memcpy(buf, &hubd, l);
   2250    1.5  augustss 		break;
   2251    1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2252    1.5  augustss 		if (len != 4) {
   2253    1.5  augustss 			err = USBD_IOERROR;
   2254    1.5  augustss 			goto ret;
   2255    1.5  augustss 		}
   2256    1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2257    1.5  augustss 		totlen = len;
   2258    1.5  augustss 		break;
   2259    1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2260   1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n",
   2261    1.5  augustss 			    index));
   2262    1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2263    1.5  augustss 			err = USBD_IOERROR;
   2264    1.5  augustss 			goto ret;
   2265    1.5  augustss 		}
   2266    1.5  augustss 		if (len != 4) {
   2267    1.5  augustss 			err = USBD_IOERROR;
   2268    1.5  augustss 			goto ret;
   2269    1.5  augustss 		}
   2270    1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2271   1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n",
   2272    1.5  augustss 			    v));
   2273   1.11  augustss 		i = UPS_HIGH_SPEED;
   2274    1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2275    1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2276    1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2277    1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2278    1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2279    1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2280    1.5  augustss 		USETW(ps.wPortStatus, i);
   2281    1.5  augustss 		i = 0;
   2282    1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2283    1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2284    1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2285  1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2286    1.5  augustss 		USETW(ps.wPortChange, i);
   2287    1.5  augustss 		l = min(len, sizeof ps);
   2288    1.5  augustss 		memcpy(buf, &ps, l);
   2289    1.5  augustss 		totlen = l;
   2290    1.5  augustss 		break;
   2291    1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2292    1.5  augustss 		err = USBD_IOERROR;
   2293    1.5  augustss 		goto ret;
   2294    1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2295    1.5  augustss 		break;
   2296    1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2297    1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2298    1.5  augustss 			err = USBD_IOERROR;
   2299    1.5  augustss 			goto ret;
   2300    1.5  augustss 		}
   2301    1.5  augustss 		port = EHCI_PORTSC(index);
   2302  1.106  augustss 		v = EOREAD4(sc, port);
   2303  1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2304  1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2305    1.5  augustss 		switch(value) {
   2306    1.5  augustss 		case UHF_PORT_ENABLE:
   2307    1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2308    1.5  augustss 			break;
   2309    1.5  augustss 		case UHF_PORT_SUSPEND:
   2310    1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2311    1.5  augustss 			break;
   2312    1.5  augustss 		case UHF_PORT_RESET:
   2313   1.72  augustss 			DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n",
   2314    1.5  augustss 				    index));
   2315    1.6  augustss 			if (EHCI_PS_IS_LOWSPEED(v)) {
   2316    1.6  augustss 				/* Low speed device, give up ownership. */
   2317    1.6  augustss 				ehci_disown(sc, index, 1);
   2318    1.6  augustss 				break;
   2319    1.6  augustss 			}
   2320    1.8  augustss 			/* Start reset sequence. */
   2321    1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2322    1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2323    1.8  augustss 			/* Wait for reset to complete. */
   2324   1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2325   1.17  augustss 			if (sc->sc_dying) {
   2326   1.17  augustss 				err = USBD_IOERROR;
   2327   1.17  augustss 				goto ret;
   2328   1.17  augustss 			}
   2329    1.8  augustss 			/* Terminate reset sequence. */
   2330    1.8  augustss 			EOWRITE4(sc, port, v);
   2331    1.8  augustss 			/* Wait for HC to complete reset. */
   2332   1.13  augustss 			usb_delay_ms(&sc->sc_bus, EHCI_PORT_RESET_COMPLETE);
   2333   1.17  augustss 			if (sc->sc_dying) {
   2334   1.17  augustss 				err = USBD_IOERROR;
   2335   1.17  augustss 				goto ret;
   2336   1.17  augustss 			}
   2337    1.8  augustss 			v = EOREAD4(sc, port);
   2338    1.8  augustss 			DPRINTF(("ehci after reset, status=0x%08x\n", v));
   2339    1.8  augustss 			if (v & EHCI_PS_PR) {
   2340    1.8  augustss 				printf("%s: port reset timeout\n",
   2341  1.134  drochner 				       device_xname(sc->sc_dev));
   2342    1.8  augustss 				return (USBD_TIMEOUT);
   2343    1.5  augustss 			}
   2344    1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2345    1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2346    1.6  augustss 				ehci_disown(sc, index, 0);
   2347    1.6  augustss 				break;
   2348    1.6  augustss 			}
   2349  1.106  augustss 			sc->sc_isreset[index] = 1;
   2350    1.8  augustss 			DPRINTF(("ehci port %d reset, status = 0x%08x\n",
   2351    1.6  augustss 				 index, v));
   2352    1.5  augustss 			break;
   2353    1.5  augustss 		case UHF_PORT_POWER:
   2354   1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port power "
   2355  1.106  augustss 				    "%d (has PPC = %d)\n", index,
   2356  1.106  augustss 				    sc->sc_hasppc));
   2357  1.106  augustss 			if (sc->sc_hasppc)
   2358  1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2359    1.5  augustss 			break;
   2360   1.11  augustss 		case UHF_PORT_TEST:
   2361   1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port test "
   2362   1.11  augustss 				    "%d\n", index));
   2363   1.11  augustss 			break;
   2364   1.11  augustss 		case UHF_PORT_INDICATOR:
   2365   1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port ind "
   2366   1.11  augustss 				    "%d\n", index));
   2367   1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2368   1.11  augustss 			break;
   2369    1.5  augustss 		default:
   2370    1.5  augustss 			err = USBD_IOERROR;
   2371    1.5  augustss 			goto ret;
   2372    1.5  augustss 		}
   2373    1.5  augustss 		break;
   2374   1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2375   1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2376   1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2377   1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2378   1.11  augustss 		break;
   2379    1.5  augustss 	default:
   2380    1.5  augustss 		err = USBD_IOERROR;
   2381    1.5  augustss 		goto ret;
   2382    1.5  augustss 	}
   2383    1.5  augustss 	xfer->actlen = totlen;
   2384    1.5  augustss 	err = USBD_NORMAL_COMPLETION;
   2385    1.5  augustss  ret:
   2386    1.5  augustss 	xfer->status = err;
   2387    1.5  augustss 	s = splusb();
   2388    1.5  augustss 	usb_transfer_complete(xfer);
   2389    1.5  augustss 	splx(s);
   2390    1.5  augustss 	return (USBD_IN_PROGRESS);
   2391    1.6  augustss }
   2392    1.6  augustss 
   2393    1.6  augustss void
   2394  1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2395    1.6  augustss {
   2396   1.24  augustss 	int port;
   2397    1.6  augustss 	u_int32_t v;
   2398    1.6  augustss 
   2399    1.6  augustss 	DPRINTF(("ehci_disown: index=%d lowspeed=%d\n", index, lowspeed));
   2400    1.6  augustss #ifdef DIAGNOSTIC
   2401    1.6  augustss 	if (sc->sc_npcomp != 0) {
   2402   1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2403    1.6  augustss 		if (i >= sc->sc_ncomp)
   2404    1.6  augustss 			printf("%s: strange port\n",
   2405  1.134  drochner 			       device_xname(sc->sc_dev));
   2406    1.6  augustss 		else
   2407    1.6  augustss 			printf("%s: handing over %s speed device on "
   2408    1.6  augustss 			       "port %d to %s\n",
   2409  1.134  drochner 			       device_xname(sc->sc_dev),
   2410    1.6  augustss 			       lowspeed ? "low" : "full",
   2411  1.134  drochner 			       index, device_xname(sc->sc_comps[i]));
   2412    1.6  augustss 	} else {
   2413  1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2414    1.6  augustss 	}
   2415    1.6  augustss #endif
   2416    1.6  augustss 	port = EHCI_PORTSC(index);
   2417    1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2418    1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2419    1.5  augustss }
   2420    1.5  augustss 
   2421    1.5  augustss /* Abort a root control request. */
   2422    1.5  augustss Static void
   2423  1.115  christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
   2424    1.5  augustss {
   2425    1.5  augustss 	/* Nothing to do, all transfers are synchronous. */
   2426    1.5  augustss }
   2427    1.5  augustss 
   2428    1.5  augustss /* Close the root pipe. */
   2429    1.5  augustss Static void
   2430  1.115  christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
   2431    1.5  augustss {
   2432    1.5  augustss 	DPRINTF(("ehci_root_ctrl_close\n"));
   2433    1.5  augustss 	/* Nothing to do. */
   2434    1.5  augustss }
   2435    1.5  augustss 
   2436    1.5  augustss void
   2437    1.5  augustss ehci_root_intr_done(usbd_xfer_handle xfer)
   2438    1.5  augustss {
   2439   1.78  augustss 	xfer->hcpriv = NULL;
   2440    1.5  augustss }
   2441    1.5  augustss 
   2442    1.5  augustss Static usbd_status
   2443    1.5  augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
   2444    1.5  augustss {
   2445    1.5  augustss 	usbd_status err;
   2446    1.5  augustss 
   2447    1.5  augustss 	/* Insert last in queue. */
   2448    1.5  augustss 	err = usb_insert_transfer(xfer);
   2449    1.5  augustss 	if (err)
   2450    1.5  augustss 		return (err);
   2451    1.5  augustss 
   2452    1.5  augustss 	/* Pipe isn't running, start first */
   2453    1.5  augustss 	return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2454    1.5  augustss }
   2455    1.5  augustss 
   2456    1.5  augustss Static usbd_status
   2457    1.5  augustss ehci_root_intr_start(usbd_xfer_handle xfer)
   2458    1.5  augustss {
   2459    1.5  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   2460  1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2461    1.5  augustss 
   2462    1.5  augustss 	if (sc->sc_dying)
   2463    1.5  augustss 		return (USBD_IOERROR);
   2464    1.5  augustss 
   2465    1.5  augustss 	sc->sc_intrxfer = xfer;
   2466    1.5  augustss 
   2467    1.5  augustss 	return (USBD_IN_PROGRESS);
   2468    1.5  augustss }
   2469    1.5  augustss 
   2470    1.5  augustss /* Abort a root interrupt request. */
   2471    1.5  augustss Static void
   2472    1.5  augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
   2473    1.5  augustss {
   2474    1.5  augustss 	int s;
   2475    1.5  augustss 
   2476    1.5  augustss 	if (xfer->pipe->intrxfer == xfer) {
   2477    1.5  augustss 		DPRINTF(("ehci_root_intr_abort: remove\n"));
   2478    1.5  augustss 		xfer->pipe->intrxfer = NULL;
   2479    1.5  augustss 	}
   2480    1.5  augustss 	xfer->status = USBD_CANCELLED;
   2481    1.5  augustss 	s = splusb();
   2482    1.5  augustss 	usb_transfer_complete(xfer);
   2483    1.5  augustss 	splx(s);
   2484    1.5  augustss }
   2485    1.5  augustss 
   2486    1.5  augustss /* Close the root pipe. */
   2487    1.5  augustss Static void
   2488    1.5  augustss ehci_root_intr_close(usbd_pipe_handle pipe)
   2489    1.5  augustss {
   2490  1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2491   1.33  augustss 
   2492    1.5  augustss 	DPRINTF(("ehci_root_intr_close\n"));
   2493    1.5  augustss 
   2494    1.5  augustss 	sc->sc_intrxfer = NULL;
   2495    1.5  augustss }
   2496    1.5  augustss 
   2497    1.5  augustss void
   2498    1.5  augustss ehci_root_ctrl_done(usbd_xfer_handle xfer)
   2499    1.5  augustss {
   2500   1.78  augustss 	xfer->hcpriv = NULL;
   2501    1.9  augustss }
   2502    1.9  augustss 
   2503    1.9  augustss /************************/
   2504    1.9  augustss 
   2505    1.9  augustss ehci_soft_qh_t *
   2506    1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2507    1.9  augustss {
   2508    1.9  augustss 	ehci_soft_qh_t *sqh;
   2509    1.9  augustss 	usbd_status err;
   2510    1.9  augustss 	int i, offs;
   2511    1.9  augustss 	usb_dma_t dma;
   2512    1.9  augustss 
   2513    1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2514    1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n"));
   2515    1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2516    1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2517   1.25  augustss #ifdef EHCI_DEBUG
   2518   1.25  augustss 		if (err)
   2519   1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2520   1.25  augustss #endif
   2521    1.9  augustss 		if (err)
   2522   1.11  augustss 			return (NULL);
   2523    1.9  augustss 		for(i = 0; i < EHCI_SQH_CHUNK; i++) {
   2524    1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2525   1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2526   1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2527  1.138    bouyer 			sqh->dma = dma;
   2528  1.138    bouyer 			sqh->offs = offs;
   2529    1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2530    1.9  augustss 			sc->sc_freeqhs = sqh;
   2531    1.9  augustss 		}
   2532    1.9  augustss 	}
   2533    1.9  augustss 	sqh = sc->sc_freeqhs;
   2534    1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2535    1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2536   1.11  augustss 	sqh->next = NULL;
   2537    1.9  augustss 	return (sqh);
   2538    1.9  augustss }
   2539    1.9  augustss 
   2540    1.9  augustss void
   2541    1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2542    1.9  augustss {
   2543    1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2544    1.9  augustss 	sc->sc_freeqhs = sqh;
   2545    1.9  augustss }
   2546    1.9  augustss 
   2547    1.9  augustss ehci_soft_qtd_t *
   2548    1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2549    1.9  augustss {
   2550    1.9  augustss 	ehci_soft_qtd_t *sqtd;
   2551    1.9  augustss 	usbd_status err;
   2552    1.9  augustss 	int i, offs;
   2553    1.9  augustss 	usb_dma_t dma;
   2554    1.9  augustss 	int s;
   2555    1.9  augustss 
   2556    1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2557    1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n"));
   2558    1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2559    1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2560   1.25  augustss #ifdef EHCI_DEBUG
   2561   1.25  augustss 		if (err)
   2562   1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2563   1.25  augustss #endif
   2564    1.9  augustss 		if (err)
   2565    1.9  augustss 			return (NULL);
   2566    1.9  augustss 		s = splusb();
   2567    1.9  augustss 		for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2568    1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2569   1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2570   1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2571  1.138    bouyer 			sqtd->dma = dma;
   2572  1.138    bouyer 			sqtd->offs = offs;
   2573    1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2574    1.9  augustss 			sc->sc_freeqtds = sqtd;
   2575    1.9  augustss 		}
   2576    1.9  augustss 		splx(s);
   2577    1.9  augustss 	}
   2578    1.9  augustss 
   2579    1.9  augustss 	s = splusb();
   2580    1.9  augustss 	sqtd = sc->sc_freeqtds;
   2581    1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2582    1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2583    1.9  augustss 	sqtd->nextqtd = NULL;
   2584    1.9  augustss 	sqtd->xfer = NULL;
   2585    1.9  augustss 	splx(s);
   2586    1.9  augustss 
   2587    1.9  augustss 	return (sqtd);
   2588    1.9  augustss }
   2589    1.9  augustss 
   2590    1.9  augustss void
   2591    1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2592    1.9  augustss {
   2593    1.9  augustss 	int s;
   2594    1.9  augustss 
   2595    1.9  augustss 	s = splusb();
   2596    1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2597    1.9  augustss 	sc->sc_freeqtds = sqtd;
   2598    1.9  augustss 	splx(s);
   2599    1.9  augustss }
   2600    1.9  augustss 
   2601   1.15  augustss usbd_status
   2602   1.25  augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
   2603   1.15  augustss 		     int alen, int rd, usbd_xfer_handle xfer,
   2604   1.15  augustss 		     ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2605   1.15  augustss {
   2606   1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2607   1.22  augustss 	ehci_physaddr_t dataphys, dataphyspage, dataphyslastpage, nextphys;
   2608   1.15  augustss 	u_int32_t qtdstatus;
   2609   1.55   mycroft 	int len, curlen, mps;
   2610   1.55   mycroft 	int i, tog;
   2611   1.15  augustss 	usb_dma_t *dma = &xfer->dmabuf;
   2612  1.102  augustss 	u_int16_t flags = xfer->flags;
   2613   1.15  augustss 
   2614   1.25  augustss 	DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen));
   2615   1.15  augustss 
   2616   1.15  augustss 	len = alen;
   2617   1.31  augustss 	dataphys = DMAADDR(dma, 0);
   2618   1.22  augustss 	dataphyslastpage = EHCI_PAGE(dataphys + len - 1);
   2619   1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2620   1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2621   1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2622   1.15  augustss 	    /* IOC set below */
   2623   1.15  augustss 	    /* BYTES set below */
   2624   1.67   mycroft 	    ;
   2625   1.55   mycroft 	mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   2626   1.55   mycroft 	tog = epipe->nexttoggle;
   2627   1.64   mycroft 	qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
   2628   1.15  augustss 
   2629   1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2630   1.25  augustss 	*sp = cur;
   2631   1.15  augustss 	if (cur == NULL)
   2632   1.15  augustss 		goto nomem;
   2633  1.138    bouyer 
   2634  1.138    bouyer 	usb_syncmem(dma, 0, alen,
   2635  1.138    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2636   1.15  augustss 	for (;;) {
   2637   1.22  augustss 		dataphyspage = EHCI_PAGE(dataphys);
   2638   1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2639   1.33  augustss 		if (dataphyslastpage - dataphyspage <
   2640   1.26  augustss 		    EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE) {
   2641   1.15  augustss 			/* we can handle it in this QTD */
   2642   1.15  augustss 			curlen = len;
   2643   1.15  augustss 		} else {
   2644   1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2645   1.33  augustss 			curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE -
   2646   1.22  augustss 				 EHCI_PAGE_OFFSET(dataphys);
   2647   1.25  augustss #ifdef DIAGNOSTIC
   2648   1.25  augustss 			if (curlen > len) {
   2649   1.26  augustss 				printf("ehci_alloc_sqtd_chain: curlen=0x%x "
   2650   1.26  augustss 				       "len=0x%x offs=0x%x\n", curlen, len,
   2651   1.26  augustss 				       EHCI_PAGE_OFFSET(dataphys));
   2652   1.26  augustss 				printf("lastpage=0x%x page=0x%x phys=0x%x\n",
   2653   1.26  augustss 				       dataphyslastpage, dataphyspage,
   2654   1.26  augustss 				       dataphys);
   2655   1.25  augustss 				curlen = len;
   2656   1.25  augustss 			}
   2657   1.25  augustss #endif
   2658   1.15  augustss 			/* the length must be a multiple of the max size */
   2659   1.55   mycroft 			curlen -= curlen % mps;
   2660   1.25  augustss 			DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, "
   2661   1.25  augustss 				    "curlen=%d\n", curlen));
   2662   1.15  augustss #ifdef DIAGNOSTIC
   2663   1.15  augustss 			if (curlen == 0)
   2664  1.103  augustss 				panic("ehci_alloc_sqtd_chain: curlen == 0");
   2665   1.15  augustss #endif
   2666   1.15  augustss 		}
   2667   1.25  augustss 		DPRINTFN(4,("ehci_alloc_sqtd_chain: dataphys=0x%08x "
   2668   1.22  augustss 			    "dataphyslastpage=0x%08x len=%d curlen=%d\n",
   2669   1.22  augustss 			    dataphys, dataphyslastpage,
   2670   1.15  augustss 			    len, curlen));
   2671   1.15  augustss 		len -= curlen;
   2672   1.15  augustss 
   2673  1.102  augustss 		/*
   2674  1.110     blymn 		 * Allocate another transfer if there's more data left,
   2675  1.110     blymn 		 * or if force last short transfer flag is set and we're
   2676  1.102  augustss 		 * allocating a multiple of the max packet size.
   2677  1.102  augustss 		 */
   2678  1.102  augustss 		if (len != 0 ||
   2679  1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2680  1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2681   1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2682   1.15  augustss 			if (next == NULL)
   2683   1.15  augustss 				goto nomem;
   2684   1.66   mycroft 			nextphys = htole32(next->physaddr);
   2685   1.15  augustss 		} else {
   2686   1.15  augustss 			next = NULL;
   2687   1.15  augustss 			nextphys = EHCI_NULL;
   2688   1.15  augustss 		}
   2689   1.15  augustss 
   2690  1.110     blymn 		for (i = 0; i * EHCI_PAGE_SIZE <
   2691  1.103  augustss 		            curlen + EHCI_PAGE_OFFSET(dataphys); i++) {
   2692   1.15  augustss 			ehci_physaddr_t a = dataphys + i * EHCI_PAGE_SIZE;
   2693   1.15  augustss 			if (i != 0) /* use offset only in first buffer */
   2694   1.15  augustss 				a = EHCI_PAGE(a);
   2695   1.15  augustss 			cur->qtd.qtd_buffer[i] = htole32(a);
   2696   1.48   mycroft 			cur->qtd.qtd_buffer_hi[i] = 0;
   2697   1.25  augustss #ifdef DIAGNOSTIC
   2698   1.25  augustss 			if (i >= EHCI_QTD_NBUFFERS) {
   2699   1.25  augustss 				printf("ehci_alloc_sqtd_chain: i=%d\n", i);
   2700   1.25  augustss 				goto nomem;
   2701   1.25  augustss 			}
   2702   1.25  augustss #endif
   2703   1.15  augustss 		}
   2704   1.15  augustss 		cur->nextqtd = next;
   2705   1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2706   1.15  augustss 		cur->qtd.qtd_status =
   2707   1.67   mycroft 		    htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
   2708   1.15  augustss 		cur->xfer = xfer;
   2709   1.18  augustss 		cur->len = curlen;
   2710  1.138    bouyer 
   2711   1.29  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08x end=0x%08x\n",
   2712   1.29  augustss 			    dataphys, dataphys + curlen));
   2713   1.55   mycroft 		/* adjust the toggle based on the number of packets in this
   2714   1.55   mycroft 		   qtd */
   2715   1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2716   1.55   mycroft 			tog ^= 1;
   2717   1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2718   1.55   mycroft 		}
   2719  1.102  augustss 		if (next == NULL)
   2720   1.15  augustss 			break;
   2721  1.138    bouyer 		usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2722  1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2723   1.25  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n"));
   2724   1.15  augustss 		dataphys += curlen;
   2725   1.15  augustss 		cur = next;
   2726   1.15  augustss 	}
   2727   1.15  augustss 	cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   2728  1.138    bouyer 	usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2729  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2730   1.15  augustss 	*ep = cur;
   2731   1.55   mycroft 	epipe->nexttoggle = tog;
   2732   1.15  augustss 
   2733   1.29  augustss 	DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n",
   2734   1.29  augustss 		     *sp, *ep));
   2735   1.29  augustss 
   2736   1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   2737   1.15  augustss 
   2738   1.15  augustss  nomem:
   2739   1.15  augustss 	/* XXX free chain */
   2740   1.25  augustss 	DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n"));
   2741   1.15  augustss 	return (USBD_NOMEM);
   2742   1.15  augustss }
   2743   1.15  augustss 
   2744   1.18  augustss Static void
   2745   1.25  augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
   2746   1.18  augustss 		    ehci_soft_qtd_t *sqtdend)
   2747   1.18  augustss {
   2748   1.18  augustss 	ehci_soft_qtd_t *p;
   2749   1.25  augustss 	int i;
   2750   1.18  augustss 
   2751   1.29  augustss 	DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p sqtdend=%p\n",
   2752   1.29  augustss 		     sqtd, sqtdend));
   2753   1.29  augustss 
   2754   1.25  augustss 	for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
   2755   1.18  augustss 		p = sqtd->nextqtd;
   2756   1.18  augustss 		ehci_free_sqtd(sc, sqtd);
   2757   1.18  augustss 	}
   2758   1.18  augustss }
   2759   1.18  augustss 
   2760  1.139  jmcneill ehci_soft_itd_t *
   2761  1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   2762  1.139  jmcneill {
   2763  1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   2764  1.139  jmcneill 	usbd_status err;
   2765  1.139  jmcneill 	int i, s, offs, frindex, previndex;
   2766  1.139  jmcneill 	usb_dma_t dma;
   2767  1.139  jmcneill 
   2768  1.139  jmcneill 	s = splusb();
   2769  1.139  jmcneill 
   2770  1.139  jmcneill 	/* Find an itd that wasn't freed this frame or last frame. This can
   2771  1.139  jmcneill 	 * discard itds that were freed before frindex wrapped around
   2772  1.139  jmcneill 	 * XXX - can this lead to thrashing? Could fix by enabling wrap-around
   2773  1.139  jmcneill 	 *       interrupt and fiddling with list when that happens */
   2774  1.139  jmcneill 	frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
   2775  1.139  jmcneill 	previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
   2776  1.139  jmcneill 
   2777  1.139  jmcneill 	freeitd = NULL;
   2778  1.139  jmcneill 	LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
   2779  1.139  jmcneill 		if (itd == NULL)
   2780  1.139  jmcneill 			break;
   2781  1.139  jmcneill 		if (itd->slot != frindex && itd->slot != previndex) {
   2782  1.139  jmcneill 			freeitd = itd;
   2783  1.139  jmcneill 			break;
   2784  1.139  jmcneill 		}
   2785  1.139  jmcneill 	}
   2786  1.139  jmcneill 
   2787  1.139  jmcneill 	if (freeitd == NULL) {
   2788  1.139  jmcneill 		DPRINTFN(2, ("ehci_alloc_itd allocating chunk\n"));
   2789  1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   2790  1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   2791  1.139  jmcneill 
   2792  1.139  jmcneill 		if (err) {
   2793  1.139  jmcneill 			DPRINTF(("ehci_alloc_itd, alloc returned %d\n", err));
   2794  1.139  jmcneill 			return NULL;
   2795  1.139  jmcneill 		}
   2796  1.139  jmcneill 
   2797  1.139  jmcneill 		for (i = 0; i < EHCI_ITD_CHUNK; i++) {
   2798  1.139  jmcneill 			offs = i * EHCI_ITD_SIZE;
   2799  1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   2800  1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   2801  1.139  jmcneill 	 		itd->dma = dma;
   2802  1.139  jmcneill 			itd->offs = offs;
   2803  1.139  jmcneill 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2804  1.139  jmcneill 		}
   2805  1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   2806  1.139  jmcneill 	}
   2807  1.139  jmcneill 
   2808  1.139  jmcneill 	itd = freeitd;
   2809  1.139  jmcneill 	LIST_REMOVE(itd, u.free_list);
   2810  1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   2811  1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
   2812  1.139  jmcneill                     sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE |
   2813  1.139  jmcneill                     BUS_DMASYNC_PREREAD);
   2814  1.139  jmcneill 
   2815  1.139  jmcneill 	itd->u.frame_list.next = NULL;
   2816  1.139  jmcneill 	itd->u.frame_list.prev = NULL;
   2817  1.139  jmcneill 	itd->xfer_next = NULL;
   2818  1.139  jmcneill 	itd->slot = 0;
   2819  1.139  jmcneill 	splx(s);
   2820  1.139  jmcneill 
   2821  1.139  jmcneill 	return itd;
   2822  1.139  jmcneill }
   2823  1.139  jmcneill 
   2824  1.139  jmcneill void
   2825  1.139  jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
   2826  1.139  jmcneill {
   2827  1.139  jmcneill 	int s;
   2828  1.139  jmcneill 
   2829  1.139  jmcneill 	s = splusb();
   2830  1.139  jmcneill 	LIST_INSERT_AFTER(LIST_FIRST(&sc->sc_freeitds), itd, u.free_list);
   2831  1.139  jmcneill 	splx(s);
   2832  1.139  jmcneill }
   2833  1.139  jmcneill 
   2834  1.139  jmcneill 
   2835  1.139  jmcneill 
   2836   1.15  augustss /****************/
   2837   1.15  augustss 
   2838    1.9  augustss /*
   2839   1.10  augustss  * Close a reqular pipe.
   2840   1.10  augustss  * Assumes that there are no pending transactions.
   2841   1.10  augustss  */
   2842   1.10  augustss void
   2843   1.10  augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
   2844   1.10  augustss {
   2845   1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   2846  1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2847   1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2848   1.10  augustss 	int s;
   2849   1.10  augustss 
   2850   1.10  augustss 	s = splusb();
   2851   1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   2852   1.10  augustss 	splx(s);
   2853   1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   2854   1.10  augustss }
   2855   1.10  augustss 
   2856   1.33  augustss /*
   2857   1.10  augustss  * Abort a device request.
   2858   1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   2859   1.10  augustss  * will be removed from the hardware scheduling and that the callback
   2860   1.10  augustss  * for it will be called with USBD_CANCELLED status.
   2861   1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   2862   1.10  augustss  * have happened since the hardware runs concurrently.
   2863   1.10  augustss  * If the transaction has already happened we rely on the ordinary
   2864   1.10  augustss  * interrupt processing to process it.
   2865   1.26  augustss  * XXX This is most probably wrong.
   2866   1.10  augustss  */
   2867   1.10  augustss void
   2868   1.10  augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   2869   1.10  augustss {
   2870   1.26  augustss #define exfer EXFER(xfer)
   2871   1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2872  1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   2873   1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2874   1.26  augustss 	ehci_soft_qtd_t *sqtd;
   2875   1.26  augustss 	ehci_physaddr_t cur;
   2876   1.26  augustss 	u_int32_t qhstatus;
   2877   1.11  augustss 	int s;
   2878   1.26  augustss 	int hit;
   2879   1.96  augustss 	int wake;
   2880   1.10  augustss 
   2881   1.24  augustss 	DPRINTF(("ehci_abort_xfer: xfer=%p pipe=%p\n", xfer, epipe));
   2882   1.10  augustss 
   2883   1.17  augustss 	if (sc->sc_dying) {
   2884   1.17  augustss 		/* If we're dying, just do the software part. */
   2885   1.17  augustss 		s = splusb();
   2886   1.17  augustss 		xfer->status = status;	/* make software ignore it */
   2887   1.17  augustss 		usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   2888   1.17  augustss 		usb_transfer_complete(xfer);
   2889   1.17  augustss 		splx(s);
   2890   1.17  augustss 		return;
   2891   1.17  augustss 	}
   2892   1.17  augustss 
   2893  1.139  jmcneill 	if (xfer->device->bus->intr_context)
   2894   1.37    provos 		panic("ehci_abort_xfer: not in process context");
   2895   1.10  augustss 
   2896   1.11  augustss 	/*
   2897   1.96  augustss 	 * If an abort is already in progress then just wait for it to
   2898   1.96  augustss 	 * complete and return.
   2899   1.96  augustss 	 */
   2900   1.96  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   2901   1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: already aborting\n"));
   2902   1.96  augustss #ifdef DIAGNOSTIC
   2903   1.96  augustss 		if (status == USBD_TIMEOUT)
   2904   1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   2905   1.96  augustss #endif
   2906   1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   2907   1.96  augustss 		xfer->status = status;
   2908   1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   2909   1.96  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   2910   1.96  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   2911   1.96  augustss 			tsleep(&xfer->hcflags, PZERO, "ehciaw", 0);
   2912   1.96  augustss 		return;
   2913   1.96  augustss 	}
   2914   1.96  augustss 	xfer->hcflags |= UXFER_ABORTING;
   2915   1.96  augustss 
   2916   1.96  augustss 	/*
   2917   1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   2918   1.11  augustss 	 */
   2919   1.11  augustss 	s = splusb();
   2920   1.11  augustss 	xfer->status = status;	/* make software ignore it */
   2921   1.15  augustss 	usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   2922  1.138    bouyer 
   2923  1.138    bouyer 	usb_syncmem(&sqh->dma,
   2924  1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2925  1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2926  1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2927   1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   2928   1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   2929  1.138    bouyer 	usb_syncmem(&sqh->dma,
   2930  1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2931  1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2932  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2933   1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   2934  1.138    bouyer 		usb_syncmem(&sqtd->dma,
   2935  1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   2936  1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   2937  1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2938   1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   2939  1.138    bouyer 		usb_syncmem(&sqtd->dma,
   2940  1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   2941  1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   2942  1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2943   1.26  augustss 		if (sqtd == exfer->sqtdend)
   2944   1.26  augustss 			break;
   2945   1.26  augustss 	}
   2946   1.11  augustss 	splx(s);
   2947   1.11  augustss 
   2948   1.33  augustss 	/*
   2949   1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   2950   1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   2951   1.11  augustss 	 * has run.
   2952   1.11  augustss 	 */
   2953   1.26  augustss 	ehci_sync_hc(sc);
   2954   1.29  augustss 	s = splusb();
   2955   1.77  augustss #ifdef USB_USE_SOFTINTR
   2956   1.29  augustss 	sc->sc_softwake = 1;
   2957   1.77  augustss #endif /* USB_USE_SOFTINTR */
   2958   1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   2959   1.77  augustss #ifdef USB_USE_SOFTINTR
   2960   1.29  augustss 	tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
   2961   1.77  augustss #endif /* USB_USE_SOFTINTR */
   2962   1.29  augustss 	splx(s);
   2963   1.33  augustss 
   2964   1.33  augustss 	/*
   2965   1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   2966   1.11  augustss 	 * The complication here is that the hardware may have executed
   2967   1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   2968   1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   2969   1.11  augustss 	 * any of them.
   2970   1.11  augustss 	 */
   2971   1.11  augustss 	s = splusb();		/* XXX why? */
   2972  1.138    bouyer 
   2973  1.138    bouyer 	usb_syncmem(&sqh->dma,
   2974  1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   2975  1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   2976  1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2977   1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   2978   1.26  augustss 	hit = 0;
   2979   1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   2980   1.26  augustss 		hit |= cur == sqtd->physaddr;
   2981   1.26  augustss 		if (sqtd == exfer->sqtdend)
   2982   1.26  augustss 			break;
   2983   1.26  augustss 	}
   2984   1.26  augustss 	sqtd = sqtd->nextqtd;
   2985   1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   2986   1.26  augustss 	if (hit && sqtd != NULL) {
   2987   1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: cur=0x%08x\n", sqtd->physaddr));
   2988   1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   2989  1.138    bouyer 		usb_syncmem(&sqh->dma,
   2990  1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   2991  1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   2992  1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2993   1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   2994  1.138    bouyer 		usb_syncmem(&sqh->dma,
   2995  1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2996  1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   2997  1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2998   1.26  augustss 	} else {
   2999   1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: no hit\n"));
   3000   1.26  augustss 	}
   3001   1.11  augustss 
   3002   1.11  augustss 	/*
   3003   1.26  augustss 	 * Step 4: Execute callback.
   3004   1.11  augustss 	 */
   3005   1.18  augustss #ifdef DIAGNOSTIC
   3006   1.26  augustss 	exfer->isdone = 1;
   3007   1.18  augustss #endif
   3008   1.96  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3009   1.96  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3010   1.11  augustss 	usb_transfer_complete(xfer);
   3011   1.96  augustss 	if (wake)
   3012   1.96  augustss 		wakeup(&xfer->hcflags);
   3013   1.11  augustss 
   3014   1.11  augustss 	splx(s);
   3015   1.26  augustss #undef exfer
   3016   1.10  augustss }
   3017   1.10  augustss 
   3018   1.15  augustss void
   3019  1.139  jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
   3020  1.139  jmcneill {
   3021  1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3022  1.139  jmcneill 	struct ehci_pipe *epipe;
   3023  1.139  jmcneill 	struct ehci_xfer *exfer;
   3024  1.139  jmcneill 	ehci_softc_t *sc;
   3025  1.139  jmcneill 	struct ehci_soft_itd *itd;
   3026  1.139  jmcneill 	int s, i, wake;
   3027  1.139  jmcneill 
   3028  1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   3029  1.139  jmcneill 	exfer = EXFER(xfer);
   3030  1.139  jmcneill 	sc = epipe->pipe.device->bus->hci_private;
   3031  1.139  jmcneill 
   3032  1.139  jmcneill 	DPRINTF(("ehci_abort_isoc_xfer: xfer %p pipe %p\n", xfer, epipe));
   3033  1.139  jmcneill 
   3034  1.139  jmcneill 	if (sc->sc_dying) {
   3035  1.139  jmcneill 		s = splusb();
   3036  1.139  jmcneill 		xfer->status = status;
   3037  1.139  jmcneill 		usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   3038  1.139  jmcneill 		usb_transfer_complete(xfer);
   3039  1.139  jmcneill 		splx(s);
   3040  1.139  jmcneill 		return;
   3041  1.139  jmcneill 	}
   3042  1.139  jmcneill 
   3043  1.139  jmcneill 	if (xfer->hcflags & UXFER_ABORTING) {
   3044  1.139  jmcneill 		DPRINTFN(2, ("ehci_abort_isoc_xfer: already aborting\n"));
   3045  1.139  jmcneill 
   3046  1.139  jmcneill #ifdef DIAGNOSTIC
   3047  1.139  jmcneill 		if (status == USBD_TIMEOUT)
   3048  1.139  jmcneill 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   3049  1.139  jmcneill #endif
   3050  1.139  jmcneill 
   3051  1.139  jmcneill 		xfer->status = status;
   3052  1.139  jmcneill 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   3053  1.139  jmcneill 		xfer->hcflags |= UXFER_ABORTWAIT;
   3054  1.139  jmcneill 		while (xfer->hcflags & UXFER_ABORTING)
   3055  1.139  jmcneill 			tsleep(&xfer->hcflags, PZERO, "ehciiaw", 0);
   3056  1.139  jmcneill 		return;
   3057  1.139  jmcneill 	}
   3058  1.139  jmcneill 	xfer->hcflags |= UXFER_ABORTING;
   3059  1.139  jmcneill 
   3060  1.139  jmcneill 	xfer->status = status;
   3061  1.139  jmcneill 	usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   3062  1.139  jmcneill 
   3063  1.139  jmcneill 	s = splusb();
   3064  1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   3065  1.139  jmcneill 		usb_syncmem(&itd->dma,
   3066  1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3067  1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3068  1.139  jmcneill 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3069  1.139  jmcneill 
   3070  1.139  jmcneill 		for (i = 0; i < 8; i++) {
   3071  1.139  jmcneill 			trans_status = le32toh(itd->itd.itd_ctl[i]);
   3072  1.139  jmcneill 			trans_status &= ~EHCI_ITD_ACTIVE;
   3073  1.139  jmcneill 			itd->itd.itd_ctl[i] = htole32(trans_status);
   3074  1.139  jmcneill 		}
   3075  1.139  jmcneill 
   3076  1.139  jmcneill 		usb_syncmem(&itd->dma,
   3077  1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3078  1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3079  1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3080  1.139  jmcneill 	}
   3081  1.139  jmcneill 	splx(s);
   3082  1.139  jmcneill 
   3083  1.139  jmcneill         s = splusb();
   3084  1.139  jmcneill #ifdef USB_USE_SOFTINTR
   3085  1.139  jmcneill         sc->sc_softwake = 1;
   3086  1.139  jmcneill #endif /* USB_USE_SOFTINTR */
   3087  1.139  jmcneill         usb_schedsoftintr(&sc->sc_bus);
   3088  1.139  jmcneill #ifdef USB_USE_SOFTINTR
   3089  1.139  jmcneill         tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
   3090  1.139  jmcneill #endif /* USB_USE_SOFTINTR */
   3091  1.139  jmcneill         splx(s);
   3092  1.139  jmcneill 
   3093  1.139  jmcneill #ifdef DIAGNOSTIC
   3094  1.139  jmcneill 	exfer->isdone = 1;
   3095  1.139  jmcneill #endif
   3096  1.139  jmcneill 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3097  1.139  jmcneill 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3098  1.139  jmcneill 	usb_transfer_complete(xfer);
   3099  1.139  jmcneill 	if (wake)
   3100  1.139  jmcneill 		wakeup(&xfer->hcflags);
   3101  1.139  jmcneill 
   3102  1.139  jmcneill 	return;
   3103  1.139  jmcneill }
   3104  1.139  jmcneill 
   3105  1.139  jmcneill void
   3106   1.15  augustss ehci_timeout(void *addr)
   3107   1.15  augustss {
   3108   1.15  augustss 	struct ehci_xfer *exfer = addr;
   3109   1.17  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
   3110  1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   3111   1.15  augustss 
   3112   1.15  augustss 	DPRINTF(("ehci_timeout: exfer=%p\n", exfer));
   3113   1.22  augustss #ifdef USB_DEBUG
   3114   1.26  augustss 	if (ehcidebug > 1)
   3115   1.22  augustss 		usbd_dump_pipe(exfer->xfer.pipe);
   3116   1.22  augustss #endif
   3117   1.15  augustss 
   3118   1.17  augustss 	if (sc->sc_dying) {
   3119   1.17  augustss 		ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
   3120   1.17  augustss 		return;
   3121   1.17  augustss 	}
   3122   1.17  augustss 
   3123   1.15  augustss 	/* Execute the abort in a process context. */
   3124   1.15  augustss 	usb_init_task(&exfer->abort_task, ehci_timeout_task, addr);
   3125  1.114     joerg 	usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
   3126  1.114     joerg 	    USB_TASKQ_HC);
   3127   1.15  augustss }
   3128   1.15  augustss 
   3129   1.15  augustss void
   3130   1.15  augustss ehci_timeout_task(void *addr)
   3131   1.15  augustss {
   3132   1.15  augustss 	usbd_xfer_handle xfer = addr;
   3133   1.15  augustss 	int s;
   3134   1.15  augustss 
   3135   1.15  augustss 	DPRINTF(("ehci_timeout_task: xfer=%p\n", xfer));
   3136   1.15  augustss 
   3137   1.15  augustss 	s = splusb();
   3138   1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3139   1.15  augustss 	splx(s);
   3140   1.15  augustss }
   3141   1.15  augustss 
   3142    1.5  augustss /************************/
   3143    1.5  augustss 
   3144   1.10  augustss Static usbd_status
   3145   1.10  augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
   3146   1.10  augustss {
   3147   1.10  augustss 	usbd_status err;
   3148   1.10  augustss 
   3149   1.10  augustss 	/* Insert last in queue. */
   3150   1.10  augustss 	err = usb_insert_transfer(xfer);
   3151   1.10  augustss 	if (err)
   3152   1.10  augustss 		return (err);
   3153   1.10  augustss 
   3154   1.10  augustss 	/* Pipe isn't running, start first */
   3155   1.10  augustss 	return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3156   1.10  augustss }
   3157   1.10  augustss 
   3158   1.12  augustss Static usbd_status
   3159   1.12  augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
   3160   1.12  augustss {
   3161  1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3162   1.15  augustss 	usbd_status err;
   3163   1.15  augustss 
   3164   1.15  augustss 	if (sc->sc_dying)
   3165   1.15  augustss 		return (USBD_IOERROR);
   3166   1.15  augustss 
   3167   1.15  augustss #ifdef DIAGNOSTIC
   3168   1.15  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3169   1.15  augustss 		/* XXX panic */
   3170   1.15  augustss 		printf("ehci_device_ctrl_transfer: not a request\n");
   3171   1.15  augustss 		return (USBD_INVAL);
   3172   1.15  augustss 	}
   3173   1.15  augustss #endif
   3174   1.15  augustss 
   3175   1.15  augustss 	err = ehci_device_request(xfer);
   3176   1.15  augustss 	if (err)
   3177   1.15  augustss 		return (err);
   3178   1.15  augustss 
   3179   1.15  augustss 	if (sc->sc_bus.use_polling)
   3180   1.15  augustss 		ehci_waitintr(sc, xfer);
   3181   1.15  augustss 	return (USBD_IN_PROGRESS);
   3182   1.12  augustss }
   3183   1.10  augustss 
   3184   1.10  augustss void
   3185   1.10  augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
   3186   1.10  augustss {
   3187   1.18  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3188  1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3189  1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3190  1.138    bouyer 	usb_device_request_t *req = &xfer->request;
   3191  1.138    bouyer 	int len = UGETW(req->wLength);
   3192  1.138    bouyer 	int rd = req->bmRequestType & UT_READ;
   3193   1.18  augustss 
   3194   1.10  augustss 	DPRINTFN(10,("ehci_ctrl_done: xfer=%p\n", xfer));
   3195   1.10  augustss 
   3196   1.10  augustss #ifdef DIAGNOSTIC
   3197   1.10  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3198   1.37    provos 		panic("ehci_ctrl_done: not a request");
   3199   1.10  augustss 	}
   3200   1.10  augustss #endif
   3201   1.18  augustss 
   3202   1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3203   1.25  augustss 		ehci_del_intr_list(ex);	/* remove from active list */
   3204   1.25  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3205  1.138    bouyer 		usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
   3206  1.138    bouyer 		    BUS_DMASYNC_POSTWRITE);
   3207  1.138    bouyer 		if (len)
   3208  1.138    bouyer 			usb_syncmem(&xfer->dmabuf, 0, len,
   3209  1.138    bouyer 			    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3210   1.25  augustss 	}
   3211   1.18  augustss 
   3212   1.25  augustss 	DPRINTFN(5, ("ehci_ctrl_done: length=%d\n", xfer->actlen));
   3213   1.10  augustss }
   3214   1.10  augustss 
   3215   1.10  augustss /* Abort a device control request. */
   3216   1.10  augustss Static void
   3217   1.10  augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
   3218   1.10  augustss {
   3219   1.10  augustss 	DPRINTF(("ehci_device_ctrl_abort: xfer=%p\n", xfer));
   3220   1.10  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3221   1.10  augustss }
   3222   1.10  augustss 
   3223   1.10  augustss /* Close a device control pipe. */
   3224   1.10  augustss Static void
   3225   1.10  augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
   3226   1.10  augustss {
   3227  1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3228   1.10  augustss 	/*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
   3229   1.10  augustss 
   3230   1.10  augustss 	DPRINTF(("ehci_device_ctrl_close: pipe=%p\n", pipe));
   3231   1.11  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3232   1.15  augustss }
   3233   1.15  augustss 
   3234   1.15  augustss usbd_status
   3235   1.15  augustss ehci_device_request(usbd_xfer_handle xfer)
   3236   1.15  augustss {
   3237   1.18  augustss #define exfer EXFER(xfer)
   3238   1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3239   1.15  augustss 	usb_device_request_t *req = &xfer->request;
   3240   1.15  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3241  1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3242   1.15  augustss 	int addr = dev->address;
   3243   1.15  augustss 	ehci_soft_qtd_t *setup, *stat, *next;
   3244   1.15  augustss 	ehci_soft_qh_t *sqh;
   3245   1.15  augustss 	int isread;
   3246   1.15  augustss 	int len;
   3247   1.15  augustss 	usbd_status err;
   3248   1.15  augustss 	int s;
   3249   1.15  augustss 
   3250   1.15  augustss 	isread = req->bmRequestType & UT_READ;
   3251   1.15  augustss 	len = UGETW(req->wLength);
   3252   1.15  augustss 
   3253   1.72  augustss 	DPRINTFN(3,("ehci_device_request: type=0x%02x, request=0x%02x, "
   3254   1.15  augustss 		    "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
   3255   1.15  augustss 		    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3256   1.33  augustss 		    UGETW(req->wIndex), len, addr,
   3257   1.15  augustss 		    epipe->pipe.endpoint->edesc->bEndpointAddress));
   3258   1.15  augustss 
   3259   1.15  augustss 	setup = ehci_alloc_sqtd(sc);
   3260   1.15  augustss 	if (setup == NULL) {
   3261   1.15  augustss 		err = USBD_NOMEM;
   3262   1.15  augustss 		goto bad1;
   3263   1.15  augustss 	}
   3264   1.15  augustss 	stat = ehci_alloc_sqtd(sc);
   3265   1.15  augustss 	if (stat == NULL) {
   3266   1.15  augustss 		err = USBD_NOMEM;
   3267   1.15  augustss 		goto bad2;
   3268   1.15  augustss 	}
   3269   1.15  augustss 
   3270   1.15  augustss 	sqh = epipe->sqh;
   3271   1.15  augustss 	epipe->u.ctl.length = len;
   3272   1.15  augustss 
   3273   1.62   mycroft 	/* Update device address and length since they may have changed
   3274   1.62   mycroft 	   during the setup of the control pipe in usbd_new_device(). */
   3275   1.15  augustss 	/* XXX This only needs to be done once, but it's too early in open. */
   3276   1.15  augustss 	/* XXXX Should not touch ED here! */
   3277   1.33  augustss 	sqh->qh.qh_endp =
   3278   1.55   mycroft 	    (sqh->qh.qh_endp & htole32(~(EHCI_QH_ADDRMASK | EHCI_QH_MPLMASK))) |
   3279   1.15  augustss 	    htole32(
   3280   1.15  augustss 	     EHCI_QH_SET_ADDR(addr) |
   3281   1.15  augustss 	     EHCI_QH_SET_MPL(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize))
   3282   1.15  augustss 	    );
   3283   1.15  augustss 
   3284   1.15  augustss 	/* Set up data transaction */
   3285   1.15  augustss 	if (len != 0) {
   3286   1.15  augustss 		ehci_soft_qtd_t *end;
   3287   1.15  augustss 
   3288   1.55   mycroft 		/* Start toggle at 1. */
   3289   1.55   mycroft 		epipe->nexttoggle = 1;
   3290   1.25  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3291   1.15  augustss 			  &next, &end);
   3292   1.15  augustss 		if (err)
   3293   1.15  augustss 			goto bad3;
   3294   1.83  augustss 		end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
   3295   1.15  augustss 		end->nextqtd = stat;
   3296   1.33  augustss 		end->qtd.qtd_next =
   3297   1.15  augustss 		end->qtd.qtd_altnext = htole32(stat->physaddr);
   3298  1.138    bouyer 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3299  1.138    bouyer 		   BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3300   1.15  augustss 	} else {
   3301   1.15  augustss 		next = stat;
   3302   1.15  augustss 	}
   3303   1.15  augustss 
   3304   1.30  augustss 	memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
   3305  1.138    bouyer 	usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   3306   1.15  augustss 
   3307   1.55   mycroft 	/* Clear toggle */
   3308   1.15  augustss 	setup->qtd.qtd_status = htole32(
   3309   1.26  augustss 	    EHCI_QTD_ACTIVE |
   3310   1.15  augustss 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3311   1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3312   1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3313   1.15  augustss 	    EHCI_QTD_SET_BYTES(sizeof *req)
   3314   1.15  augustss 	    );
   3315   1.31  augustss 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
   3316   1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3317   1.15  augustss 	setup->nextqtd = next;
   3318   1.15  augustss 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3319   1.15  augustss 	setup->xfer = xfer;
   3320   1.18  augustss 	setup->len = sizeof *req;
   3321  1.138    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3322  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3323   1.15  augustss 
   3324   1.15  augustss 	stat->qtd.qtd_status = htole32(
   3325   1.26  augustss 	    EHCI_QTD_ACTIVE |
   3326   1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3327   1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3328   1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3329   1.15  augustss 	    EHCI_QTD_IOC
   3330   1.15  augustss 	    );
   3331   1.15  augustss 	stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
   3332   1.48   mycroft 	stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
   3333   1.15  augustss 	stat->nextqtd = NULL;
   3334   1.15  augustss 	stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
   3335   1.15  augustss 	stat->xfer = xfer;
   3336   1.18  augustss 	stat->len = 0;
   3337  1.138    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
   3338  1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3339   1.15  augustss 
   3340   1.15  augustss #ifdef EHCI_DEBUG
   3341   1.23  augustss 	if (ehcidebug > 5) {
   3342   1.15  augustss 		DPRINTF(("ehci_device_request:\n"));
   3343   1.15  augustss 		ehci_dump_sqh(sqh);
   3344   1.15  augustss 		ehci_dump_sqtds(setup);
   3345   1.15  augustss 	}
   3346   1.15  augustss #endif
   3347   1.15  augustss 
   3348   1.18  augustss 	exfer->sqtdstart = setup;
   3349   1.18  augustss 	exfer->sqtdend = stat;
   3350   1.18  augustss #ifdef DIAGNOSTIC
   3351   1.18  augustss 	if (!exfer->isdone) {
   3352   1.18  augustss 		printf("ehci_device_request: not done, exfer=%p\n", exfer);
   3353   1.18  augustss 	}
   3354   1.18  augustss 	exfer->isdone = 0;
   3355   1.18  augustss #endif
   3356   1.18  augustss 
   3357   1.15  augustss 	/* Insert qTD in QH list. */
   3358   1.15  augustss 	s = splusb();
   3359  1.138    bouyer 	ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
   3360   1.15  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3361   1.45   tsutsui                 usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3362   1.15  augustss 			    ehci_timeout, xfer);
   3363   1.15  augustss 	}
   3364   1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3365   1.18  augustss 	xfer->status = USBD_IN_PROGRESS;
   3366   1.15  augustss 	splx(s);
   3367   1.15  augustss 
   3368   1.17  augustss #ifdef EHCI_DEBUG
   3369   1.15  augustss 	if (ehcidebug > 10) {
   3370   1.15  augustss 		DPRINTF(("ehci_device_request: status=%x\n",
   3371   1.15  augustss 			 EOREAD4(sc, EHCI_USBSTS)));
   3372   1.23  augustss 		delay(10000);
   3373   1.18  augustss 		ehci_dump_regs(sc);
   3374   1.15  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3375   1.15  augustss 		ehci_dump_sqh(sqh);
   3376   1.15  augustss 		ehci_dump_sqtds(setup);
   3377   1.15  augustss 	}
   3378   1.15  augustss #endif
   3379   1.15  augustss 
   3380   1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   3381   1.15  augustss 
   3382   1.15  augustss  bad3:
   3383   1.15  augustss 	ehci_free_sqtd(sc, stat);
   3384   1.15  augustss  bad2:
   3385   1.15  augustss 	ehci_free_sqtd(sc, setup);
   3386   1.15  augustss  bad1:
   3387   1.25  augustss 	DPRINTFN(-1,("ehci_device_request: no memory\n"));
   3388   1.25  augustss 	xfer->status = err;
   3389   1.25  augustss 	usb_transfer_complete(xfer);
   3390   1.15  augustss 	return (err);
   3391   1.18  augustss #undef exfer
   3392   1.10  augustss }
   3393   1.10  augustss 
   3394  1.108   xtraeme /*
   3395  1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3396  1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3397  1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3398  1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3399  1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3400  1.108   xtraeme  *
   3401  1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3402  1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3403  1.108   xtraeme  * check for completion after the writeback has taken place.
   3404  1.108   xtraeme  */
   3405  1.108   xtraeme void
   3406  1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3407  1.108   xtraeme {
   3408  1.108   xtraeme 	ehci_softc_t *sc = arg;
   3409  1.108   xtraeme 	int s = splusb();
   3410  1.108   xtraeme 
   3411  1.108   xtraeme 	DPRINTF(("ehci_intrlist_timeout\n"));
   3412  1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3413  1.108   xtraeme 
   3414  1.108   xtraeme 	splx(s);
   3415  1.108   xtraeme }
   3416  1.108   xtraeme 
   3417   1.10  augustss /************************/
   3418    1.5  augustss 
   3419   1.19  augustss Static usbd_status
   3420   1.19  augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
   3421   1.19  augustss {
   3422   1.19  augustss 	usbd_status err;
   3423   1.19  augustss 
   3424   1.19  augustss 	/* Insert last in queue. */
   3425   1.19  augustss 	err = usb_insert_transfer(xfer);
   3426   1.19  augustss 	if (err)
   3427   1.19  augustss 		return (err);
   3428   1.19  augustss 
   3429   1.19  augustss 	/* Pipe isn't running, start first */
   3430   1.19  augustss 	return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3431   1.19  augustss }
   3432   1.19  augustss 
   3433   1.19  augustss usbd_status
   3434   1.19  augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
   3435   1.19  augustss {
   3436   1.19  augustss #define exfer EXFER(xfer)
   3437   1.19  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3438   1.19  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3439  1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3440   1.19  augustss 	ehci_soft_qtd_t *data, *dataend;
   3441   1.19  augustss 	ehci_soft_qh_t *sqh;
   3442   1.19  augustss 	usbd_status err;
   3443   1.19  augustss 	int len, isread, endpt;
   3444   1.19  augustss 	int s;
   3445   1.19  augustss 
   3446   1.72  augustss 	DPRINTFN(2, ("ehci_device_bulk_start: xfer=%p len=%d flags=%d\n",
   3447   1.19  augustss 		     xfer, xfer->length, xfer->flags));
   3448   1.19  augustss 
   3449   1.19  augustss 	if (sc->sc_dying)
   3450   1.19  augustss 		return (USBD_IOERROR);
   3451   1.19  augustss 
   3452   1.19  augustss #ifdef DIAGNOSTIC
   3453   1.19  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3454   1.72  augustss 		panic("ehci_device_bulk_start: a request");
   3455   1.19  augustss #endif
   3456   1.19  augustss 
   3457   1.19  augustss 	len = xfer->length;
   3458   1.19  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3459   1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3460   1.19  augustss 	sqh = epipe->sqh;
   3461   1.19  augustss 
   3462   1.19  augustss 	epipe->u.bulk.length = len;
   3463   1.19  augustss 
   3464   1.25  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3465   1.19  augustss 				   &dataend);
   3466   1.25  augustss 	if (err) {
   3467   1.25  augustss 		DPRINTFN(-1,("ehci_device_bulk_transfer: no memory\n"));
   3468   1.25  augustss 		xfer->status = err;
   3469   1.25  augustss 		usb_transfer_complete(xfer);
   3470   1.19  augustss 		return (err);
   3471   1.25  augustss 	}
   3472   1.19  augustss 
   3473   1.19  augustss #ifdef EHCI_DEBUG
   3474   1.23  augustss 	if (ehcidebug > 5) {
   3475   1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(1)\n"));
   3476   1.23  augustss 		ehci_dump_sqh(sqh);
   3477   1.19  augustss 		ehci_dump_sqtds(data);
   3478   1.19  augustss 	}
   3479   1.19  augustss #endif
   3480   1.19  augustss 
   3481   1.19  augustss 	/* Set up interrupt info. */
   3482   1.19  augustss 	exfer->sqtdstart = data;
   3483   1.19  augustss 	exfer->sqtdend = dataend;
   3484   1.19  augustss #ifdef DIAGNOSTIC
   3485   1.19  augustss 	if (!exfer->isdone) {
   3486   1.72  augustss 		printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
   3487   1.19  augustss 	}
   3488   1.19  augustss 	exfer->isdone = 0;
   3489   1.19  augustss #endif
   3490   1.19  augustss 
   3491   1.19  augustss 	s = splusb();
   3492  1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3493   1.19  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3494   1.45   tsutsui 		usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3495   1.19  augustss 			    ehci_timeout, xfer);
   3496   1.19  augustss 	}
   3497   1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3498   1.19  augustss 	xfer->status = USBD_IN_PROGRESS;
   3499   1.19  augustss 	splx(s);
   3500   1.19  augustss 
   3501   1.19  augustss #ifdef EHCI_DEBUG
   3502   1.19  augustss 	if (ehcidebug > 10) {
   3503   1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(2)\n"));
   3504   1.23  augustss 		delay(10000);
   3505   1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(3)\n"));
   3506   1.23  augustss 		ehci_dump_regs(sc);
   3507   1.29  augustss #if 0
   3508   1.29  augustss 		printf("async_head:\n");
   3509   1.23  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3510   1.29  augustss #endif
   3511   1.29  augustss 		printf("sqh:\n");
   3512   1.23  augustss 		ehci_dump_sqh(sqh);
   3513   1.19  augustss 		ehci_dump_sqtds(data);
   3514   1.19  augustss 	}
   3515   1.19  augustss #endif
   3516   1.19  augustss 
   3517   1.19  augustss 	if (sc->sc_bus.use_polling)
   3518   1.19  augustss 		ehci_waitintr(sc, xfer);
   3519   1.19  augustss 
   3520   1.19  augustss 	return (USBD_IN_PROGRESS);
   3521   1.19  augustss #undef exfer
   3522   1.19  augustss }
   3523   1.19  augustss 
   3524   1.19  augustss Static void
   3525   1.19  augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
   3526   1.19  augustss {
   3527   1.19  augustss 	DPRINTF(("ehci_device_bulk_abort: xfer=%p\n", xfer));
   3528   1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3529   1.19  augustss }
   3530   1.19  augustss 
   3531   1.33  augustss /*
   3532   1.19  augustss  * Close a device bulk pipe.
   3533   1.19  augustss  */
   3534   1.19  augustss Static void
   3535   1.19  augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
   3536   1.19  augustss {
   3537  1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3538   1.19  augustss 
   3539   1.19  augustss 	DPRINTF(("ehci_device_bulk_close: pipe=%p\n", pipe));
   3540   1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3541   1.19  augustss }
   3542   1.19  augustss 
   3543   1.19  augustss void
   3544   1.19  augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
   3545   1.19  augustss {
   3546   1.19  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3547  1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3548  1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3549  1.138    bouyer 	int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3550  1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3551   1.19  augustss 
   3552   1.33  augustss 	DPRINTFN(10,("ehci_bulk_done: xfer=%p, actlen=%d\n",
   3553   1.19  augustss 		     xfer, xfer->actlen));
   3554   1.19  augustss 
   3555   1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3556   1.25  augustss 		ehci_del_intr_list(ex);	/* remove from active list */
   3557   1.44  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3558  1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3559  1.138    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3560   1.25  augustss 	}
   3561   1.19  augustss 
   3562   1.19  augustss 	DPRINTFN(5, ("ehci_bulk_done: length=%d\n", xfer->actlen));
   3563   1.19  augustss }
   3564    1.5  augustss 
   3565   1.10  augustss /************************/
   3566   1.10  augustss 
   3567   1.78  augustss Static usbd_status
   3568   1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3569   1.78  augustss {
   3570   1.78  augustss 	struct ehci_soft_islot *isp;
   3571   1.78  augustss 	int islot, lev;
   3572   1.78  augustss 
   3573   1.78  augustss 	/* Find a poll rate that is large enough. */
   3574   1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3575   1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3576   1.78  augustss 			break;
   3577   1.78  augustss 
   3578   1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3579   1.78  augustss 	/* XXX could do better than picking at random */
   3580   1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3581   1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3582   1.78  augustss 
   3583   1.78  augustss 	sqh->islot = islot;
   3584   1.78  augustss 	isp = &sc->sc_islots[islot];
   3585   1.78  augustss 	ehci_add_qh(sqh, isp->sqh);
   3586   1.78  augustss 
   3587   1.78  augustss 	return (USBD_NORMAL_COMPLETION);
   3588   1.78  augustss }
   3589   1.78  augustss 
   3590   1.78  augustss Static usbd_status
   3591   1.78  augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
   3592   1.78  augustss {
   3593   1.78  augustss 	usbd_status err;
   3594   1.78  augustss 
   3595   1.78  augustss 	/* Insert last in queue. */
   3596   1.78  augustss 	err = usb_insert_transfer(xfer);
   3597   1.78  augustss 	if (err)
   3598   1.78  augustss 		return (err);
   3599   1.78  augustss 
   3600   1.78  augustss 	/*
   3601   1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3602   1.78  augustss 	 * so start it first.
   3603   1.78  augustss 	 */
   3604   1.78  augustss 	return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3605   1.78  augustss }
   3606   1.78  augustss 
   3607   1.78  augustss Static usbd_status
   3608   1.78  augustss ehci_device_intr_start(usbd_xfer_handle xfer)
   3609   1.78  augustss {
   3610   1.78  augustss #define exfer EXFER(xfer)
   3611   1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3612   1.78  augustss 	usbd_device_handle dev = xfer->pipe->device;
   3613  1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3614   1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3615   1.78  augustss 	ehci_soft_qh_t *sqh;
   3616   1.78  augustss 	usbd_status err;
   3617   1.78  augustss 	int len, isread, endpt;
   3618   1.78  augustss 	int s;
   3619   1.78  augustss 
   3620   1.78  augustss 	DPRINTFN(2, ("ehci_device_intr_start: xfer=%p len=%d flags=%d\n",
   3621   1.78  augustss 	    xfer, xfer->length, xfer->flags));
   3622   1.78  augustss 
   3623   1.78  augustss 	if (sc->sc_dying)
   3624   1.78  augustss 		return (USBD_IOERROR);
   3625   1.78  augustss 
   3626   1.78  augustss #ifdef DIAGNOSTIC
   3627   1.78  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3628   1.78  augustss 		panic("ehci_device_intr_start: a request");
   3629   1.78  augustss #endif
   3630   1.78  augustss 
   3631   1.78  augustss 	len = xfer->length;
   3632   1.78  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3633   1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3634   1.78  augustss 	sqh = epipe->sqh;
   3635   1.78  augustss 
   3636   1.78  augustss 	epipe->u.intr.length = len;
   3637   1.78  augustss 
   3638   1.78  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3639   1.78  augustss 	    &dataend);
   3640   1.78  augustss 	if (err) {
   3641   1.78  augustss 		DPRINTFN(-1, ("ehci_device_intr_start: no memory\n"));
   3642   1.78  augustss 		xfer->status = err;
   3643   1.78  augustss 		usb_transfer_complete(xfer);
   3644   1.78  augustss 		return (err);
   3645   1.78  augustss 	}
   3646   1.78  augustss 
   3647   1.78  augustss #ifdef EHCI_DEBUG
   3648   1.78  augustss 	if (ehcidebug > 5) {
   3649   1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(1)\n"));
   3650   1.78  augustss 		ehci_dump_sqh(sqh);
   3651   1.78  augustss 		ehci_dump_sqtds(data);
   3652   1.78  augustss 	}
   3653   1.78  augustss #endif
   3654   1.78  augustss 
   3655   1.78  augustss 	/* Set up interrupt info. */
   3656   1.78  augustss 	exfer->sqtdstart = data;
   3657   1.78  augustss 	exfer->sqtdend = dataend;
   3658   1.78  augustss #ifdef DIAGNOSTIC
   3659   1.78  augustss 	if (!exfer->isdone) {
   3660   1.78  augustss 		printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
   3661   1.78  augustss 	}
   3662   1.78  augustss 	exfer->isdone = 0;
   3663   1.78  augustss #endif
   3664   1.78  augustss 
   3665   1.78  augustss 	s = splusb();
   3666  1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3667   1.78  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3668   1.78  augustss 		usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3669   1.78  augustss 		    ehci_timeout, xfer);
   3670   1.78  augustss 	}
   3671   1.78  augustss 	ehci_add_intr_list(sc, exfer);
   3672   1.78  augustss 	xfer->status = USBD_IN_PROGRESS;
   3673   1.78  augustss 	splx(s);
   3674   1.78  augustss 
   3675   1.78  augustss #ifdef EHCI_DEBUG
   3676   1.78  augustss 	if (ehcidebug > 10) {
   3677   1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(2)\n"));
   3678   1.78  augustss 		delay(10000);
   3679   1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(3)\n"));
   3680   1.78  augustss 		ehci_dump_regs(sc);
   3681   1.78  augustss 		printf("sqh:\n");
   3682   1.78  augustss 		ehci_dump_sqh(sqh);
   3683   1.78  augustss 		ehci_dump_sqtds(data);
   3684   1.78  augustss 	}
   3685   1.78  augustss #endif
   3686   1.78  augustss 
   3687   1.78  augustss 	if (sc->sc_bus.use_polling)
   3688   1.78  augustss 		ehci_waitintr(sc, xfer);
   3689   1.78  augustss 
   3690   1.78  augustss 	return (USBD_IN_PROGRESS);
   3691   1.78  augustss #undef exfer
   3692   1.78  augustss }
   3693   1.78  augustss 
   3694   1.78  augustss Static void
   3695   1.78  augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
   3696   1.78  augustss {
   3697   1.78  augustss 	DPRINTFN(1, ("ehci_device_intr_abort: xfer=%p\n", xfer));
   3698   1.78  augustss 	if (xfer->pipe->intrxfer == xfer) {
   3699   1.78  augustss 		DPRINTFN(1, ("echi_device_intr_abort: remove\n"));
   3700   1.78  augustss 		xfer->pipe->intrxfer = NULL;
   3701   1.78  augustss 	}
   3702  1.139  jmcneill 	/*
   3703  1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   3704  1.139  jmcneill 	 *       async doorbell. That's dependant on the async list, wheras
   3705  1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   3706  1.139  jmcneill 	 */
   3707   1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3708   1.78  augustss }
   3709   1.78  augustss 
   3710   1.78  augustss Static void
   3711   1.78  augustss ehci_device_intr_close(usbd_pipe_handle pipe)
   3712   1.78  augustss {
   3713  1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3714   1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3715   1.78  augustss 	struct ehci_soft_islot *isp;
   3716   1.78  augustss 
   3717   1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   3718   1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   3719   1.78  augustss }
   3720   1.78  augustss 
   3721   1.78  augustss Static void
   3722   1.78  augustss ehci_device_intr_done(usbd_xfer_handle xfer)
   3723   1.78  augustss {
   3724   1.78  augustss #define exfer EXFER(xfer)
   3725   1.78  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3726  1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3727   1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3728   1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3729   1.78  augustss 	ehci_soft_qh_t *sqh;
   3730   1.78  augustss 	usbd_status err;
   3731   1.78  augustss 	int len, isread, endpt, s;
   3732   1.78  augustss 
   3733   1.78  augustss 	DPRINTFN(10, ("ehci_device_intr_done: xfer=%p, actlen=%d\n",
   3734   1.78  augustss 	    xfer, xfer->actlen));
   3735   1.78  augustss 
   3736   1.78  augustss 	if (xfer->pipe->repeat) {
   3737   1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3738   1.78  augustss 
   3739   1.78  augustss 		len = epipe->u.intr.length;
   3740   1.78  augustss 		xfer->length = len;
   3741   1.78  augustss 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3742   1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3743  1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, len,
   3744  1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3745   1.78  augustss 		sqh = epipe->sqh;
   3746   1.78  augustss 
   3747   1.78  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3748   1.78  augustss 		    &data, &dataend);
   3749   1.78  augustss 		if (err) {
   3750   1.78  augustss 			DPRINTFN(-1, ("ehci_device_intr_done: no memory\n"));
   3751   1.78  augustss 			xfer->status = err;
   3752   1.78  augustss 			return;
   3753   1.78  augustss 		}
   3754   1.78  augustss 
   3755   1.78  augustss 		/* Set up interrupt info. */
   3756   1.78  augustss 		exfer->sqtdstart = data;
   3757   1.78  augustss 		exfer->sqtdend = dataend;
   3758   1.78  augustss #ifdef DIAGNOSTIC
   3759   1.78  augustss 		if (!exfer->isdone) {
   3760   1.78  augustss 			printf("ehci_device_intr_done: not done, ex=%p\n",
   3761   1.78  augustss 			    exfer);
   3762   1.78  augustss 		}
   3763   1.78  augustss 		exfer->isdone = 0;
   3764   1.78  augustss #endif
   3765   1.78  augustss 
   3766   1.78  augustss 		s = splusb();
   3767  1.138    bouyer 		ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3768   1.78  augustss 		if (xfer->timeout && !sc->sc_bus.use_polling) {
   3769   1.78  augustss 			usb_callout(xfer->timeout_handle,
   3770   1.78  augustss 			    mstohz(xfer->timeout), ehci_timeout, xfer);
   3771   1.78  augustss 		}
   3772   1.78  augustss 		splx(s);
   3773   1.78  augustss 
   3774   1.78  augustss 		xfer->status = USBD_IN_PROGRESS;
   3775   1.78  augustss 	} else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3776   1.78  augustss 		ehci_del_intr_list(ex); /* remove from active list */
   3777   1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3778  1.138    bouyer 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3779  1.138    bouyer 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3780  1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3781  1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3782   1.78  augustss 	}
   3783   1.78  augustss #undef exfer
   3784   1.78  augustss }
   3785   1.10  augustss 
   3786   1.10  augustss /************************/
   3787    1.5  augustss 
   3788  1.113  christos Static usbd_status
   3789  1.115  christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
   3790  1.113  christos {
   3791  1.139  jmcneill 	usbd_status err;
   3792  1.139  jmcneill 
   3793  1.139  jmcneill 	err = usb_insert_transfer(xfer);
   3794  1.139  jmcneill 	if (err && err != USBD_IN_PROGRESS)
   3795  1.139  jmcneill 		return err;
   3796  1.139  jmcneill 
   3797  1.139  jmcneill 	return ehci_device_isoc_start(xfer);
   3798  1.113  christos }
   3799  1.139  jmcneill 
   3800  1.113  christos Static usbd_status
   3801  1.115  christos ehci_device_isoc_start(usbd_xfer_handle xfer)
   3802  1.113  christos {
   3803  1.139  jmcneill 	struct ehci_pipe *epipe;
   3804  1.139  jmcneill 	usbd_device_handle dev;
   3805  1.139  jmcneill 	ehci_softc_t *sc;
   3806  1.139  jmcneill 	struct ehci_xfer *exfer;
   3807  1.139  jmcneill 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   3808  1.139  jmcneill 	usb_dma_t *dma_buf;
   3809  1.142  drochner 	int i, j, k, frames, uframes, ufrperframe;
   3810  1.139  jmcneill 	int s, trans_count, offs, total_length;
   3811  1.139  jmcneill 	int frindex;
   3812  1.139  jmcneill 
   3813  1.139  jmcneill 	start = NULL;
   3814  1.139  jmcneill 	prev = NULL;
   3815  1.139  jmcneill 	itd = NULL;
   3816  1.139  jmcneill 	trans_count = 0;
   3817  1.139  jmcneill 	total_length = 0;
   3818  1.139  jmcneill 	exfer = (struct ehci_xfer *) xfer;
   3819  1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   3820  1.139  jmcneill 	dev = xfer->pipe->device;
   3821  1.139  jmcneill 	epipe = (struct ehci_pipe *)xfer->pipe;
   3822  1.139  jmcneill 
   3823  1.139  jmcneill 	/*
   3824  1.139  jmcneill 	 * To allow continuous transfers, above we start all transfers
   3825  1.139  jmcneill 	 * immediately. However, we're still going to get usbd_start_next call
   3826  1.139  jmcneill 	 * this when another xfer completes. So, check if this is already
   3827  1.139  jmcneill 	 * in progress or not
   3828  1.139  jmcneill 	 */
   3829  1.139  jmcneill 
   3830  1.139  jmcneill 	if (exfer->itdstart != NULL)
   3831  1.139  jmcneill 		return USBD_IN_PROGRESS;
   3832  1.139  jmcneill 
   3833  1.139  jmcneill 	DPRINTFN(2, ("ehci_device_isoc_start: xfer %p len %d flags %d\n",
   3834  1.139  jmcneill 			xfer, xfer->length, xfer->flags));
   3835  1.139  jmcneill 
   3836  1.139  jmcneill 	if (sc->sc_dying)
   3837  1.139  jmcneill 		return USBD_IOERROR;
   3838  1.139  jmcneill 
   3839  1.139  jmcneill 	/*
   3840  1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   3841  1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   3842  1.139  jmcneill 	 * on either side of where the hc currently is.
   3843  1.139  jmcneill 	 */
   3844  1.139  jmcneill 	if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
   3845  1.139  jmcneill 			xfer->nframes >= (sc->sc_flsize - 4) * 8) {
   3846  1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   3847  1.139  jmcneill 		return USBD_INVAL;
   3848  1.139  jmcneill 	}
   3849  1.139  jmcneill 
   3850  1.139  jmcneill #ifdef DIAGNOSTIC
   3851  1.139  jmcneill 	if (xfer->rqflags & URQ_REQUEST)
   3852  1.139  jmcneill 		panic("ehci_device_isoc_start: request\n");
   3853  1.139  jmcneill 
   3854  1.139  jmcneill 	if (!exfer->isdone)
   3855  1.139  jmcneill 		printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
   3856  1.139  jmcneill 	exfer->isdone = 0;
   3857  1.139  jmcneill #endif
   3858  1.139  jmcneill 
   3859  1.139  jmcneill 	/*
   3860  1.139  jmcneill 	 * Step 1: Allocate and initialize itds, how many do we need?
   3861  1.139  jmcneill 	 * One per transfer if interval >= 8 microframes, fewer if we use
   3862  1.139  jmcneill 	 * multiple microframes per frame.
   3863  1.139  jmcneill 	 */
   3864  1.139  jmcneill 
   3865  1.139  jmcneill 	i = epipe->pipe.endpoint->edesc->bInterval;
   3866  1.139  jmcneill 	if (i > 16 || i == 0) {
   3867  1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   3868  1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: bInvertal %d invalid\n", i));
   3869  1.139  jmcneill 		return USBD_INVAL;
   3870  1.139  jmcneill 	}
   3871  1.139  jmcneill 
   3872  1.142  drochner 	switch (i) {
   3873  1.143  drochner 	case 1:
   3874  1.143  drochner 		ufrperframe = 8;
   3875  1.143  drochner 		break;
   3876  1.143  drochner 	case 2:
   3877  1.143  drochner 		ufrperframe = 4;
   3878  1.143  drochner 		break;
   3879  1.143  drochner 	case 3:
   3880  1.143  drochner 		ufrperframe = 2;
   3881  1.143  drochner 		break;
   3882  1.143  drochner 	default:
   3883  1.143  drochner 		ufrperframe = 1;
   3884  1.143  drochner 		break;
   3885  1.142  drochner 	}
   3886  1.142  drochner 	frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
   3887  1.142  drochner 	uframes = 8 / ufrperframe;
   3888  1.142  drochner 
   3889  1.139  jmcneill 	if (frames == 0) {
   3890  1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: frames == 0\n"));
   3891  1.139  jmcneill 		return USBD_INVAL;
   3892  1.139  jmcneill 	}
   3893  1.139  jmcneill 
   3894  1.139  jmcneill 	dma_buf = &xfer->dmabuf;
   3895  1.139  jmcneill 	offs = 0;
   3896  1.139  jmcneill 
   3897  1.139  jmcneill 	for (i = 0; i < frames; i++) {
   3898  1.139  jmcneill 		int froffs = offs;
   3899  1.139  jmcneill 		itd = ehci_alloc_itd(sc);
   3900  1.139  jmcneill 
   3901  1.139  jmcneill 		if (prev != NULL) {
   3902  1.139  jmcneill 			prev->itd.itd_next =
   3903  1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   3904  1.139  jmcneill 			usb_syncmem(&itd->dma,
   3905  1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   3906  1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   3907  1.139  jmcneill 
   3908  1.139  jmcneill 			prev->xfer_next = itd;
   3909  1.139  jmcneill 	    	} else {
   3910  1.139  jmcneill 			start = itd;
   3911  1.139  jmcneill 		}
   3912  1.139  jmcneill 
   3913  1.139  jmcneill 		/*
   3914  1.139  jmcneill 		 * Step 1.5, initialize uframes
   3915  1.139  jmcneill 		 */
   3916  1.139  jmcneill 		for (j = 0; j < 8; j += uframes) {
   3917  1.139  jmcneill 			/* Calculate which page in the list this starts in */
   3918  1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   3919  1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   3920  1.139  jmcneill 			addr += (offs - froffs);
   3921  1.139  jmcneill 			addr = EHCI_PAGE(addr);
   3922  1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   3923  1.139  jmcneill 
   3924  1.139  jmcneill 			/* This gets the initial offset into the first page,
   3925  1.139  jmcneill 			 * looks how far further along the current uframe
   3926  1.139  jmcneill 			 * offset is. Works out how many pages that is.
   3927  1.139  jmcneill 			 */
   3928  1.139  jmcneill 
   3929  1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   3930  1.139  jmcneill 			    EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
   3931  1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   3932  1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   3933  1.139  jmcneill 
   3934  1.139  jmcneill 			total_length += xfer->frlengths[trans_count];
   3935  1.139  jmcneill 			offs += xfer->frlengths[trans_count];
   3936  1.139  jmcneill 			trans_count++;
   3937  1.139  jmcneill 
   3938  1.139  jmcneill 			if (trans_count >= xfer->nframes) { /*Set IOC*/
   3939  1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   3940  1.145  drochner 				break;
   3941  1.139  jmcneill 			}
   3942  1.139  jmcneill 		}
   3943  1.139  jmcneill 
   3944  1.139  jmcneill 		/* Step 1.75, set buffer pointers. To simplify matters, all
   3945  1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   3946  1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   3947  1.139  jmcneill 		 * and what to not.
   3948  1.139  jmcneill 		 */
   3949  1.139  jmcneill 
   3950  1.139  jmcneill 		for (j=0; j < 7; j++) {
   3951  1.139  jmcneill 			/*
   3952  1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   3953  1.139  jmcneill 			 * of buffer
   3954  1.139  jmcneill 			 */
   3955  1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   3956  1.139  jmcneill 			if (page_offs >= dma_buf->block->size)
   3957  1.139  jmcneill 				break;
   3958  1.139  jmcneill 
   3959  1.139  jmcneill 			int page = DMAADDR(dma_buf, page_offs);
   3960  1.139  jmcneill 			page = EHCI_PAGE(page);
   3961  1.139  jmcneill 			itd->itd.itd_bufr[j] =
   3962  1.139  jmcneill 			    htole32(EHCI_ITD_SET_BPTR(page) |
   3963  1.139  jmcneill 				    EHCI_LINK_ITD);
   3964  1.139  jmcneill 		}
   3965  1.139  jmcneill 
   3966  1.139  jmcneill 		/*
   3967  1.139  jmcneill 		 * Other special values
   3968  1.139  jmcneill 		 */
   3969  1.139  jmcneill 
   3970  1.139  jmcneill 		k = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3971  1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   3972  1.139  jmcneill 		    EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
   3973  1.139  jmcneill 
   3974  1.139  jmcneill 		k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
   3975  1.139  jmcneill 		    ? 1 : 0;
   3976  1.139  jmcneill 		j = UE_GET_SIZE(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize));
   3977  1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   3978  1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   3979  1.139  jmcneill 
   3980  1.139  jmcneill 		/* FIXME: handle invalid trans */
   3981  1.139  jmcneill 		itd->itd.itd_bufr[2] |=
   3982  1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   3983  1.139  jmcneill 
   3984  1.139  jmcneill 		usb_syncmem(&itd->dma,
   3985  1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   3986  1.139  jmcneill                     sizeof(ehci_itd_t),
   3987  1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3988  1.139  jmcneill 
   3989  1.139  jmcneill 		prev = itd;
   3990  1.139  jmcneill 	} /* End of frame */
   3991  1.139  jmcneill 
   3992  1.139  jmcneill 	stop = itd;
   3993  1.139  jmcneill 	stop->xfer_next = NULL;
   3994  1.139  jmcneill 	exfer->isoc_len = total_length;
   3995  1.139  jmcneill 
   3996  1.139  jmcneill 	/*
   3997  1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   3998  1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   3999  1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4000  1.139  jmcneill 	 * more than the period frame list.
   4001  1.139  jmcneill 	 */
   4002  1.139  jmcneill 
   4003  1.139  jmcneill 	s = splusb();
   4004  1.139  jmcneill 
   4005  1.139  jmcneill 	/* Start inserting frames */
   4006  1.139  jmcneill 	if (epipe->u.isoc.cur_xfers > 0) {
   4007  1.139  jmcneill 		frindex = epipe->u.isoc.next_frame;
   4008  1.139  jmcneill 	} else {
   4009  1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4010  1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   4011  1.139  jmcneill 		frindex += 2;
   4012  1.139  jmcneill 	}
   4013  1.139  jmcneill 
   4014  1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   4015  1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   4016  1.139  jmcneill 
   4017  1.139  jmcneill 	/* Whats the frame interval? */
   4018  1.139  jmcneill 	i = (1 << epipe->pipe.endpoint->edesc->bInterval);
   4019  1.139  jmcneill 	if (i / 8 == 0)
   4020  1.139  jmcneill 		i = 1;
   4021  1.139  jmcneill 	else
   4022  1.139  jmcneill 		i /= 8;
   4023  1.139  jmcneill 
   4024  1.139  jmcneill 	itd = start;
   4025  1.139  jmcneill 	for (j = 0; j < frames; j++) {
   4026  1.139  jmcneill 		if (itd == NULL)
   4027  1.139  jmcneill 			panic("ehci: unexpectedly ran out of isoc itds, isoc_start\n");
   4028  1.139  jmcneill 
   4029  1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   4030  1.139  jmcneill 		if (itd->itd.itd_next == 0)
   4031  1.139  jmcneill 			/* FIXME: frindex table gets initialized to NULL
   4032  1.139  jmcneill 			 * or EHCI_NULL? */
   4033  1.139  jmcneill 			itd->itd.itd_next = htole32(EHCI_NULL);
   4034  1.139  jmcneill 
   4035  1.139  jmcneill 		usb_syncmem(&itd->dma,
   4036  1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4037  1.139  jmcneill                     sizeof(itd->itd.itd_next),
   4038  1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4039  1.139  jmcneill 
   4040  1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   4041  1.139  jmcneill 
   4042  1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   4043  1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   4044  1.139  jmcneill                     sizeof(ehci_link_t),
   4045  1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4046  1.139  jmcneill 
   4047  1.139  jmcneill 		itd->u.frame_list.next = sc->sc_softitds[frindex];
   4048  1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   4049  1.139  jmcneill 		if (itd->u.frame_list.next != NULL)
   4050  1.139  jmcneill 			itd->u.frame_list.next->u.frame_list.prev = itd;
   4051  1.139  jmcneill 		itd->slot = frindex;
   4052  1.139  jmcneill 		itd->u.frame_list.prev = NULL;
   4053  1.139  jmcneill 
   4054  1.139  jmcneill 		frindex += i;
   4055  1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   4056  1.139  jmcneill 			frindex -= sc->sc_flsize;
   4057  1.139  jmcneill 
   4058  1.139  jmcneill 		itd = itd->xfer_next;
   4059  1.139  jmcneill 	}
   4060  1.139  jmcneill 
   4061  1.139  jmcneill 	epipe->u.isoc.cur_xfers++;
   4062  1.139  jmcneill 	epipe->u.isoc.next_frame = frindex;
   4063  1.139  jmcneill 
   4064  1.139  jmcneill 	exfer->itdstart = start;
   4065  1.139  jmcneill 	exfer->itdend = stop;
   4066  1.139  jmcneill 	exfer->sqtdstart = NULL;
   4067  1.139  jmcneill 	exfer->sqtdstart = NULL;
   4068  1.139  jmcneill 
   4069  1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   4070  1.139  jmcneill 	xfer->status = USBD_IN_PROGRESS;
   4071  1.139  jmcneill 	xfer->done = 0;
   4072  1.139  jmcneill 	splx(s);
   4073  1.139  jmcneill 
   4074  1.139  jmcneill 	if (sc->sc_bus.use_polling) {
   4075  1.139  jmcneill 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   4076  1.139  jmcneill 		ehci_waitintr(sc, xfer);
   4077  1.139  jmcneill 	}
   4078  1.139  jmcneill 
   4079  1.139  jmcneill 	return USBD_IN_PROGRESS;
   4080  1.113  christos }
   4081  1.139  jmcneill 
   4082  1.113  christos Static void
   4083  1.115  christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
   4084  1.113  christos {
   4085  1.139  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_abort: xfer = %p\n", xfer));
   4086  1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4087  1.113  christos }
   4088  1.139  jmcneill 
   4089  1.113  christos Static void
   4090  1.115  christos ehci_device_isoc_close(usbd_pipe_handle pipe)
   4091  1.113  christos {
   4092  1.139  jmcneill 	printf("ehci_device_isoc_close: nothing in the pipe to free?\n");
   4093  1.113  christos }
   4094  1.139  jmcneill 
   4095  1.113  christos Static void
   4096  1.115  christos ehci_device_isoc_done(usbd_xfer_handle xfer)
   4097  1.113  christos {
   4098  1.139  jmcneill 	struct ehci_xfer *exfer;
   4099  1.139  jmcneill 	ehci_softc_t *sc;
   4100  1.139  jmcneill 	struct ehci_pipe *epipe;
   4101  1.139  jmcneill 	int s;
   4102  1.139  jmcneill 
   4103  1.139  jmcneill 	exfer = EXFER(xfer);
   4104  1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   4105  1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   4106  1.139  jmcneill 
   4107  1.139  jmcneill 	s = splusb();
   4108  1.139  jmcneill 	epipe->u.isoc.cur_xfers--;
   4109  1.139  jmcneill 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
   4110  1.139  jmcneill 		ehci_del_intr_list(exfer);
   4111  1.139  jmcneill 		ehci_rem_free_itd_chain(sc, exfer);
   4112  1.139  jmcneill 	}
   4113  1.139  jmcneill 	splx(s);
   4114  1.139  jmcneill 
   4115  1.139  jmcneill 	usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
   4116  1.139  jmcneill                     BUS_DMASYNC_POSTREAD);
   4117  1.139  jmcneill 
   4118  1.113  christos }
   4119