ehci.c revision 1.149 1 1.149 jmcneill /* $NetBSD: ehci.c,v 1.149 2008/10/05 21:31:39 jmcneill Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.147 hubertf * Copyright (c) 2004-2008 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation
8 1.147 hubertf * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum and
9 1.147 hubertf * Jeremy Morse (jeremy.morse (at) gmail.com).
10 1.1 augustss *
11 1.1 augustss * Redistribution and use in source and binary forms, with or without
12 1.1 augustss * modification, are permitted provided that the following conditions
13 1.1 augustss * are met:
14 1.1 augustss * 1. Redistributions of source code must retain the above copyright
15 1.1 augustss * notice, this list of conditions and the following disclaimer.
16 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 augustss * notice, this list of conditions and the following disclaimer in the
18 1.1 augustss * documentation and/or other materials provided with the distribution.
19 1.1 augustss *
20 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 augustss * POSSIBILITY OF SUCH DAMAGE.
31 1.1 augustss */
32 1.1 augustss
33 1.1 augustss /*
34 1.3 augustss * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
35 1.1 augustss *
36 1.35 enami * The EHCI 1.0 spec can be found at
37 1.34 augustss * http://developer.intel.com/technology/usb/download/ehci-r10.pdf
38 1.7 augustss * and the USB 2.0 spec at
39 1.43 ichiro * http://www.usb.org/developers/docs/usb_20.zip
40 1.1 augustss *
41 1.1 augustss */
42 1.4 lukem
43 1.52 jdolecek /*
44 1.52 jdolecek * TODO:
45 1.52 jdolecek * 1) hold off explorations by companion controllers until ehci has started.
46 1.52 jdolecek *
47 1.148 cegger * 2) The hub driver needs to handle and schedule the transaction translator,
48 1.100 augustss * to assign place in frame where different devices get to go. See chapter
49 1.91 perry * on hubs in USB 2.0 for details.
50 1.52 jdolecek *
51 1.148 cegger * 3) command failures are not recovered correctly
52 1.148 cegger */
53 1.52 jdolecek
54 1.4 lukem #include <sys/cdefs.h>
55 1.149 jmcneill __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.149 2008/10/05 21:31:39 jmcneill Exp $");
56 1.47 augustss
57 1.47 augustss #include "ohci.h"
58 1.47 augustss #include "uhci.h"
59 1.1 augustss
60 1.1 augustss #include <sys/param.h>
61 1.1 augustss #include <sys/systm.h>
62 1.1 augustss #include <sys/kernel.h>
63 1.1 augustss #include <sys/malloc.h>
64 1.1 augustss #include <sys/device.h>
65 1.1 augustss #include <sys/select.h>
66 1.1 augustss #include <sys/proc.h>
67 1.1 augustss #include <sys/queue.h>
68 1.126 ad #include <sys/mutex.h>
69 1.126 ad #include <sys/bus.h>
70 1.1 augustss
71 1.1 augustss #include <machine/endian.h>
72 1.1 augustss
73 1.1 augustss #include <dev/usb/usb.h>
74 1.1 augustss #include <dev/usb/usbdi.h>
75 1.1 augustss #include <dev/usb/usbdivar.h>
76 1.1 augustss #include <dev/usb/usb_mem.h>
77 1.1 augustss #include <dev/usb/usb_quirks.h>
78 1.1 augustss
79 1.1 augustss #include <dev/usb/ehcireg.h>
80 1.1 augustss #include <dev/usb/ehcivar.h>
81 1.131 drochner #include <dev/usb/usbroothub_subr.h>
82 1.1 augustss
83 1.1 augustss #ifdef EHCI_DEBUG
84 1.73 augustss #define DPRINTF(x) do { if (ehcidebug) printf x; } while(0)
85 1.73 augustss #define DPRINTFN(n,x) do { if (ehcidebug>(n)) printf x; } while (0)
86 1.6 augustss int ehcidebug = 0;
87 1.15 augustss #ifndef __NetBSD__
88 1.1 augustss #define bitmask_snprintf(q,f,b,l) snprintf((b), (l), "%b", (q), (f))
89 1.15 augustss #endif
90 1.1 augustss #else
91 1.1 augustss #define DPRINTF(x)
92 1.1 augustss #define DPRINTFN(n,x)
93 1.1 augustss #endif
94 1.1 augustss
95 1.5 augustss struct ehci_pipe {
96 1.5 augustss struct usbd_pipe pipe;
97 1.55 mycroft int nexttoggle;
98 1.55 mycroft
99 1.10 augustss ehci_soft_qh_t *sqh;
100 1.10 augustss union {
101 1.10 augustss ehci_soft_qtd_t *qtd;
102 1.10 augustss /* ehci_soft_itd_t *itd; */
103 1.10 augustss } tail;
104 1.10 augustss union {
105 1.10 augustss /* Control pipe */
106 1.10 augustss struct {
107 1.10 augustss usb_dma_t reqdma;
108 1.10 augustss u_int length;
109 1.10 augustss } ctl;
110 1.10 augustss /* Interrupt pipe */
111 1.78 augustss struct {
112 1.78 augustss u_int length;
113 1.78 augustss } intr;
114 1.10 augustss /* Bulk pipe */
115 1.10 augustss struct {
116 1.10 augustss u_int length;
117 1.10 augustss } bulk;
118 1.10 augustss /* Iso pipe */
119 1.139 jmcneill struct {
120 1.139 jmcneill u_int next_frame;
121 1.139 jmcneill u_int cur_xfers;
122 1.139 jmcneill } isoc;
123 1.10 augustss } u;
124 1.5 augustss };
125 1.5 augustss
126 1.5 augustss Static usbd_status ehci_open(usbd_pipe_handle);
127 1.5 augustss Static void ehci_poll(struct usbd_bus *);
128 1.5 augustss Static void ehci_softintr(void *);
129 1.11 augustss Static int ehci_intr1(ehci_softc_t *);
130 1.15 augustss Static void ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
131 1.18 augustss Static void ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
132 1.139 jmcneill Static void ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
133 1.139 jmcneill Static void ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
134 1.18 augustss Static void ehci_idone(struct ehci_xfer *);
135 1.15 augustss Static void ehci_timeout(void *);
136 1.15 augustss Static void ehci_timeout_task(void *);
137 1.108 xtraeme Static void ehci_intrlist_timeout(void *);
138 1.5 augustss
139 1.5 augustss Static usbd_status ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
140 1.5 augustss Static void ehci_freem(struct usbd_bus *, usb_dma_t *);
141 1.5 augustss
142 1.5 augustss Static usbd_xfer_handle ehci_allocx(struct usbd_bus *);
143 1.5 augustss Static void ehci_freex(struct usbd_bus *, usbd_xfer_handle);
144 1.5 augustss
145 1.5 augustss Static usbd_status ehci_root_ctrl_transfer(usbd_xfer_handle);
146 1.5 augustss Static usbd_status ehci_root_ctrl_start(usbd_xfer_handle);
147 1.5 augustss Static void ehci_root_ctrl_abort(usbd_xfer_handle);
148 1.5 augustss Static void ehci_root_ctrl_close(usbd_pipe_handle);
149 1.5 augustss Static void ehci_root_ctrl_done(usbd_xfer_handle);
150 1.5 augustss
151 1.5 augustss Static usbd_status ehci_root_intr_transfer(usbd_xfer_handle);
152 1.5 augustss Static usbd_status ehci_root_intr_start(usbd_xfer_handle);
153 1.5 augustss Static void ehci_root_intr_abort(usbd_xfer_handle);
154 1.5 augustss Static void ehci_root_intr_close(usbd_pipe_handle);
155 1.5 augustss Static void ehci_root_intr_done(usbd_xfer_handle);
156 1.5 augustss
157 1.5 augustss Static usbd_status ehci_device_ctrl_transfer(usbd_xfer_handle);
158 1.5 augustss Static usbd_status ehci_device_ctrl_start(usbd_xfer_handle);
159 1.5 augustss Static void ehci_device_ctrl_abort(usbd_xfer_handle);
160 1.5 augustss Static void ehci_device_ctrl_close(usbd_pipe_handle);
161 1.5 augustss Static void ehci_device_ctrl_done(usbd_xfer_handle);
162 1.5 augustss
163 1.5 augustss Static usbd_status ehci_device_bulk_transfer(usbd_xfer_handle);
164 1.5 augustss Static usbd_status ehci_device_bulk_start(usbd_xfer_handle);
165 1.5 augustss Static void ehci_device_bulk_abort(usbd_xfer_handle);
166 1.5 augustss Static void ehci_device_bulk_close(usbd_pipe_handle);
167 1.5 augustss Static void ehci_device_bulk_done(usbd_xfer_handle);
168 1.5 augustss
169 1.5 augustss Static usbd_status ehci_device_intr_transfer(usbd_xfer_handle);
170 1.5 augustss Static usbd_status ehci_device_intr_start(usbd_xfer_handle);
171 1.5 augustss Static void ehci_device_intr_abort(usbd_xfer_handle);
172 1.5 augustss Static void ehci_device_intr_close(usbd_pipe_handle);
173 1.5 augustss Static void ehci_device_intr_done(usbd_xfer_handle);
174 1.5 augustss
175 1.5 augustss Static usbd_status ehci_device_isoc_transfer(usbd_xfer_handle);
176 1.5 augustss Static usbd_status ehci_device_isoc_start(usbd_xfer_handle);
177 1.5 augustss Static void ehci_device_isoc_abort(usbd_xfer_handle);
178 1.5 augustss Static void ehci_device_isoc_close(usbd_pipe_handle);
179 1.5 augustss Static void ehci_device_isoc_done(usbd_xfer_handle);
180 1.5 augustss
181 1.5 augustss Static void ehci_device_clear_toggle(usbd_pipe_handle pipe);
182 1.5 augustss Static void ehci_noop(usbd_pipe_handle pipe);
183 1.5 augustss
184 1.6 augustss Static void ehci_pcd(ehci_softc_t *, usbd_xfer_handle);
185 1.6 augustss Static void ehci_disown(ehci_softc_t *, int, int);
186 1.5 augustss
187 1.9 augustss Static ehci_soft_qh_t *ehci_alloc_sqh(ehci_softc_t *);
188 1.9 augustss Static void ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
189 1.9 augustss
190 1.9 augustss Static ehci_soft_qtd_t *ehci_alloc_sqtd(ehci_softc_t *);
191 1.9 augustss Static void ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
192 1.25 augustss Static usbd_status ehci_alloc_sqtd_chain(struct ehci_pipe *,
193 1.15 augustss ehci_softc_t *, int, int, usbd_xfer_handle,
194 1.15 augustss ehci_soft_qtd_t **, ehci_soft_qtd_t **);
195 1.25 augustss Static void ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
196 1.18 augustss ehci_soft_qtd_t *);
197 1.15 augustss
198 1.139 jmcneill Static ehci_soft_itd_t *ehci_alloc_itd(ehci_softc_t *sc);
199 1.139 jmcneill Static void ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
200 1.139 jmcneill Static void ehci_rem_free_itd_chain(ehci_softc_t *sc,
201 1.139 jmcneill struct ehci_xfer *exfer);
202 1.139 jmcneill Static void ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
203 1.139 jmcneill usbd_status status);
204 1.139 jmcneill
205 1.15 augustss Static usbd_status ehci_device_request(usbd_xfer_handle xfer);
206 1.9 augustss
207 1.78 augustss Static usbd_status ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
208 1.78 augustss int ival);
209 1.78 augustss
210 1.10 augustss Static void ehci_add_qh(ehci_soft_qh_t *, ehci_soft_qh_t *);
211 1.10 augustss Static void ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
212 1.10 augustss ehci_soft_qh_t *);
213 1.23 augustss Static void ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
214 1.11 augustss Static void ehci_sync_hc(ehci_softc_t *);
215 1.10 augustss
216 1.10 augustss Static void ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
217 1.10 augustss Static void ehci_abort_xfer(usbd_xfer_handle, usbd_status);
218 1.9 augustss
219 1.5 augustss #ifdef EHCI_DEBUG
220 1.18 augustss Static void ehci_dump_regs(ehci_softc_t *);
221 1.107 augustss void ehci_dump(void);
222 1.6 augustss Static ehci_softc_t *theehci;
223 1.15 augustss Static void ehci_dump_link(ehci_link_t, int);
224 1.15 augustss Static void ehci_dump_sqtds(ehci_soft_qtd_t *);
225 1.9 augustss Static void ehci_dump_sqtd(ehci_soft_qtd_t *);
226 1.9 augustss Static void ehci_dump_qtd(ehci_qtd_t *);
227 1.9 augustss Static void ehci_dump_sqh(ehci_soft_qh_t *);
228 1.139 jmcneill #if notyet
229 1.139 jmcneill Static void ehci_dump_sitd(struct ehci_soft_itd *itd);
230 1.139 jmcneill Static void ehci_dump_itd(struct ehci_soft_itd *);
231 1.139 jmcneill #endif
232 1.38 martin #ifdef DIAGNOSTIC
233 1.141 cegger Static void ehci_dump_exfer(struct ehci_xfer *);
234 1.5 augustss #endif
235 1.38 martin #endif
236 1.5 augustss
237 1.11 augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
238 1.11 augustss
239 1.5 augustss #define EHCI_INTR_ENDPT 1
240 1.5 augustss
241 1.18 augustss #define ehci_add_intr_list(sc, ex) \
242 1.18 augustss LIST_INSERT_HEAD(&(sc)->sc_intrhead, (ex), inext);
243 1.18 augustss #define ehci_del_intr_list(ex) \
244 1.44 augustss do { \
245 1.44 augustss LIST_REMOVE((ex), inext); \
246 1.44 augustss (ex)->inext.le_prev = NULL; \
247 1.44 augustss } while (0)
248 1.44 augustss #define ehci_active_intr_list(ex) ((ex)->inext.le_prev != NULL)
249 1.18 augustss
250 1.123 drochner Static const struct usbd_bus_methods ehci_bus_methods = {
251 1.5 augustss ehci_open,
252 1.5 augustss ehci_softintr,
253 1.5 augustss ehci_poll,
254 1.5 augustss ehci_allocm,
255 1.5 augustss ehci_freem,
256 1.5 augustss ehci_allocx,
257 1.5 augustss ehci_freex,
258 1.5 augustss };
259 1.5 augustss
260 1.123 drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
261 1.5 augustss ehci_root_ctrl_transfer,
262 1.5 augustss ehci_root_ctrl_start,
263 1.5 augustss ehci_root_ctrl_abort,
264 1.5 augustss ehci_root_ctrl_close,
265 1.5 augustss ehci_noop,
266 1.5 augustss ehci_root_ctrl_done,
267 1.5 augustss };
268 1.5 augustss
269 1.123 drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
270 1.5 augustss ehci_root_intr_transfer,
271 1.5 augustss ehci_root_intr_start,
272 1.5 augustss ehci_root_intr_abort,
273 1.5 augustss ehci_root_intr_close,
274 1.5 augustss ehci_noop,
275 1.5 augustss ehci_root_intr_done,
276 1.5 augustss };
277 1.5 augustss
278 1.123 drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
279 1.5 augustss ehci_device_ctrl_transfer,
280 1.5 augustss ehci_device_ctrl_start,
281 1.5 augustss ehci_device_ctrl_abort,
282 1.5 augustss ehci_device_ctrl_close,
283 1.5 augustss ehci_noop,
284 1.5 augustss ehci_device_ctrl_done,
285 1.5 augustss };
286 1.5 augustss
287 1.123 drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
288 1.5 augustss ehci_device_intr_transfer,
289 1.5 augustss ehci_device_intr_start,
290 1.5 augustss ehci_device_intr_abort,
291 1.5 augustss ehci_device_intr_close,
292 1.5 augustss ehci_device_clear_toggle,
293 1.5 augustss ehci_device_intr_done,
294 1.5 augustss };
295 1.5 augustss
296 1.123 drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
297 1.5 augustss ehci_device_bulk_transfer,
298 1.5 augustss ehci_device_bulk_start,
299 1.5 augustss ehci_device_bulk_abort,
300 1.5 augustss ehci_device_bulk_close,
301 1.5 augustss ehci_device_clear_toggle,
302 1.5 augustss ehci_device_bulk_done,
303 1.5 augustss };
304 1.5 augustss
305 1.123 drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
306 1.5 augustss ehci_device_isoc_transfer,
307 1.5 augustss ehci_device_isoc_start,
308 1.5 augustss ehci_device_isoc_abort,
309 1.5 augustss ehci_device_isoc_close,
310 1.5 augustss ehci_noop,
311 1.5 augustss ehci_device_isoc_done,
312 1.5 augustss };
313 1.5 augustss
314 1.123 drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
315 1.95 augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
316 1.95 augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
317 1.95 augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
318 1.95 augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
319 1.95 augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
320 1.95 augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
321 1.95 augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
322 1.95 augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
323 1.94 augustss };
324 1.94 augustss
325 1.1 augustss usbd_status
326 1.1 augustss ehci_init(ehci_softc_t *sc)
327 1.1 augustss {
328 1.104 christos u_int32_t vers, sparams, cparams, hcr;
329 1.3 augustss u_int i;
330 1.3 augustss usbd_status err;
331 1.11 augustss ehci_soft_qh_t *sqh;
332 1.89 augustss u_int ncomp;
333 1.3 augustss
334 1.3 augustss DPRINTF(("ehci_init: start\n"));
335 1.6 augustss #ifdef EHCI_DEBUG
336 1.6 augustss theehci = sc;
337 1.6 augustss #endif
338 1.3 augustss
339 1.3 augustss sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
340 1.3 augustss
341 1.104 christos vers = EREAD2(sc, EHCI_HCIVERSION);
342 1.134 drochner aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
343 1.104 christos vers >> 8, vers & 0xff);
344 1.3 augustss
345 1.3 augustss sparams = EREAD4(sc, EHCI_HCSPARAMS);
346 1.3 augustss DPRINTF(("ehci_init: sparams=0x%x\n", sparams));
347 1.6 augustss sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
348 1.89 augustss ncomp = EHCI_HCS_N_CC(sparams);
349 1.89 augustss if (ncomp != sc->sc_ncomp) {
350 1.121 ad aprint_verbose("%s: wrong number of companions (%d != %d)\n",
351 1.134 drochner device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
352 1.47 augustss #if NOHCI == 0 || NUHCI == 0
353 1.47 augustss aprint_error("%s: ohci or uhci probably not configured\n",
354 1.134 drochner device_xname(sc->sc_dev));
355 1.47 augustss #endif
356 1.89 augustss if (ncomp < sc->sc_ncomp)
357 1.89 augustss sc->sc_ncomp = ncomp;
358 1.3 augustss }
359 1.3 augustss if (sc->sc_ncomp > 0) {
360 1.41 thorpej aprint_normal("%s: companion controller%s, %d port%s each:",
361 1.134 drochner device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
362 1.3 augustss EHCI_HCS_N_PCC(sparams),
363 1.3 augustss EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
364 1.3 augustss for (i = 0; i < sc->sc_ncomp; i++)
365 1.134 drochner aprint_normal(" %s", device_xname(sc->sc_comps[i]));
366 1.41 thorpej aprint_normal("\n");
367 1.3 augustss }
368 1.5 augustss sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
369 1.3 augustss cparams = EREAD4(sc, EHCI_HCCPARAMS);
370 1.3 augustss DPRINTF(("ehci_init: cparams=0x%x\n", cparams));
371 1.106 augustss sc->sc_hasppc = EHCI_HCS_PPC(sparams);
372 1.36 augustss
373 1.36 augustss if (EHCI_HCC_64BIT(cparams)) {
374 1.36 augustss /* MUST clear segment register if 64 bit capable. */
375 1.36 augustss EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
376 1.36 augustss }
377 1.33 augustss
378 1.3 augustss sc->sc_bus.usbrev = USBREV_2_0;
379 1.3 augustss
380 1.136 drochner usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
381 1.90 fvdl USB_MEM_RESERVE);
382 1.90 fvdl
383 1.3 augustss /* Reset the controller */
384 1.134 drochner DPRINTF(("%s: resetting\n", device_xname(sc->sc_dev)));
385 1.3 augustss EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */
386 1.3 augustss usb_delay_ms(&sc->sc_bus, 1);
387 1.3 augustss EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
388 1.3 augustss for (i = 0; i < 100; i++) {
389 1.34 augustss usb_delay_ms(&sc->sc_bus, 1);
390 1.3 augustss hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
391 1.3 augustss if (!hcr)
392 1.3 augustss break;
393 1.3 augustss }
394 1.3 augustss if (hcr) {
395 1.134 drochner aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
396 1.3 augustss return (USBD_IOERROR);
397 1.3 augustss }
398 1.3 augustss
399 1.78 augustss /* XXX need proper intr scheduling */
400 1.78 augustss sc->sc_rand = 96;
401 1.78 augustss
402 1.3 augustss /* frame list size at default, read back what we got and use that */
403 1.3 augustss switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
404 1.78 augustss case 0: sc->sc_flsize = 1024; break;
405 1.78 augustss case 1: sc->sc_flsize = 512; break;
406 1.78 augustss case 2: sc->sc_flsize = 256; break;
407 1.3 augustss case 3: return (USBD_IOERROR);
408 1.3 augustss }
409 1.78 augustss err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
410 1.78 augustss EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
411 1.3 augustss if (err)
412 1.3 augustss return (err);
413 1.134 drochner DPRINTF(("%s: flsize=%d\n", device_xname(sc->sc_dev),sc->sc_flsize));
414 1.78 augustss sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
415 1.139 jmcneill
416 1.139 jmcneill for (i = 0; i < sc->sc_flsize; i++) {
417 1.139 jmcneill sc->sc_flist[i] = EHCI_NULL;
418 1.139 jmcneill }
419 1.139 jmcneill
420 1.78 augustss EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
421 1.3 augustss
422 1.139 jmcneill sc->sc_softitds = malloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
423 1.144 drochner M_USB, M_NOWAIT | M_ZERO);
424 1.139 jmcneill if (sc->sc_softitds == NULL)
425 1.139 jmcneill return ENOMEM;
426 1.139 jmcneill LIST_INIT(&sc->sc_freeitds);
427 1.139 jmcneill
428 1.5 augustss /* Set up the bus struct. */
429 1.5 augustss sc->sc_bus.methods = &ehci_bus_methods;
430 1.5 augustss sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
431 1.5 augustss
432 1.6 augustss sc->sc_eintrs = EHCI_NORMAL_INTRS;
433 1.6 augustss
434 1.78 augustss /*
435 1.78 augustss * Allocate the interrupt dummy QHs. These are arranged to give poll
436 1.78 augustss * intervals that are powers of 2 times 1ms.
437 1.78 augustss */
438 1.78 augustss for (i = 0; i < EHCI_INTRQHS; i++) {
439 1.78 augustss sqh = ehci_alloc_sqh(sc);
440 1.78 augustss if (sqh == NULL) {
441 1.78 augustss err = USBD_NOMEM;
442 1.78 augustss goto bad1;
443 1.78 augustss }
444 1.78 augustss sc->sc_islots[i].sqh = sqh;
445 1.78 augustss }
446 1.78 augustss for (i = 0; i < EHCI_INTRQHS; i++) {
447 1.78 augustss sqh = sc->sc_islots[i].sqh;
448 1.78 augustss if (i == 0) {
449 1.78 augustss /* The last (1ms) QH terminates. */
450 1.78 augustss sqh->qh.qh_link = EHCI_NULL;
451 1.78 augustss sqh->next = NULL;
452 1.78 augustss } else {
453 1.78 augustss /* Otherwise the next QH has half the poll interval */
454 1.78 augustss sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
455 1.78 augustss sqh->qh.qh_link = htole32(sqh->next->physaddr |
456 1.78 augustss EHCI_LINK_QH);
457 1.78 augustss }
458 1.78 augustss sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
459 1.78 augustss sqh->qh.qh_curqtd = EHCI_NULL;
460 1.78 augustss sqh->next = NULL;
461 1.78 augustss sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
462 1.78 augustss sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
463 1.78 augustss sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
464 1.78 augustss sqh->sqtd = NULL;
465 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
466 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
467 1.78 augustss }
468 1.78 augustss /* Point the frame list at the last level (128ms). */
469 1.78 augustss for (i = 0; i < sc->sc_flsize; i++) {
470 1.94 augustss int j;
471 1.94 augustss
472 1.94 augustss j = (i & ~(EHCI_MAX_POLLRATE-1)) |
473 1.94 augustss revbits[i & (EHCI_MAX_POLLRATE-1)];
474 1.94 augustss sc->sc_flist[j] = htole32(EHCI_LINK_QH |
475 1.78 augustss sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
476 1.78 augustss i)].sqh->physaddr);
477 1.78 augustss }
478 1.138 bouyer usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
479 1.138 bouyer BUS_DMASYNC_PREWRITE);
480 1.78 augustss
481 1.11 augustss /* Allocate dummy QH that starts the async list. */
482 1.11 augustss sqh = ehci_alloc_sqh(sc);
483 1.11 augustss if (sqh == NULL) {
484 1.9 augustss err = USBD_NOMEM;
485 1.9 augustss goto bad1;
486 1.9 augustss }
487 1.11 augustss /* Fill the QH */
488 1.11 augustss sqh->qh.qh_endp =
489 1.11 augustss htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
490 1.11 augustss sqh->qh.qh_link =
491 1.11 augustss htole32(sqh->physaddr | EHCI_LINK_QH);
492 1.11 augustss sqh->qh.qh_curqtd = EHCI_NULL;
493 1.11 augustss sqh->next = NULL;
494 1.11 augustss /* Fill the overlay qTD */
495 1.11 augustss sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
496 1.11 augustss sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
497 1.26 augustss sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
498 1.11 augustss sqh->sqtd = NULL;
499 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
500 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
501 1.9 augustss #ifdef EHCI_DEBUG
502 1.9 augustss if (ehcidebug) {
503 1.27 enami ehci_dump_sqh(sqh);
504 1.9 augustss }
505 1.9 augustss #endif
506 1.9 augustss
507 1.9 augustss /* Point to async list */
508 1.11 augustss sc->sc_async_head = sqh;
509 1.11 augustss EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
510 1.9 augustss
511 1.108 xtraeme usb_callout_init(sc->sc_tmo_intrlist);
512 1.9 augustss
513 1.126 ad mutex_init(&sc->sc_doorbell_lock, MUTEX_DEFAULT, IPL_NONE);
514 1.10 augustss
515 1.6 augustss /* Turn on controller */
516 1.6 augustss EOWRITE4(sc, EHCI_USBCMD,
517 1.88 augustss EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
518 1.6 augustss (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
519 1.10 augustss EHCI_CMD_ASE |
520 1.78 augustss EHCI_CMD_PSE |
521 1.6 augustss EHCI_CMD_RS);
522 1.6 augustss
523 1.6 augustss /* Take over port ownership */
524 1.6 augustss EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
525 1.6 augustss
526 1.8 augustss for (i = 0; i < 100; i++) {
527 1.34 augustss usb_delay_ms(&sc->sc_bus, 1);
528 1.8 augustss hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
529 1.8 augustss if (!hcr)
530 1.8 augustss break;
531 1.8 augustss }
532 1.8 augustss if (hcr) {
533 1.134 drochner aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
534 1.8 augustss return (USBD_IOERROR);
535 1.8 augustss }
536 1.8 augustss
537 1.105 augustss /* Enable interrupts */
538 1.105 augustss DPRINTFN(1,("ehci_init: enabling\n"));
539 1.105 augustss EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
540 1.105 augustss
541 1.5 augustss return (USBD_NORMAL_COMPLETION);
542 1.9 augustss
543 1.9 augustss #if 0
544 1.11 augustss bad2:
545 1.15 augustss ehci_free_sqh(sc, sc->sc_async_head);
546 1.9 augustss #endif
547 1.9 augustss bad1:
548 1.9 augustss usb_freemem(&sc->sc_bus, &sc->sc_fldma);
549 1.9 augustss return (err);
550 1.1 augustss }
551 1.1 augustss
552 1.1 augustss int
553 1.1 augustss ehci_intr(void *v)
554 1.1 augustss {
555 1.6 augustss ehci_softc_t *sc = v;
556 1.6 augustss
557 1.134 drochner if (sc == NULL || sc->sc_dying || !device_has_power(sc->sc_dev))
558 1.15 augustss return (0);
559 1.15 augustss
560 1.6 augustss /* If we get an interrupt while polling, then just ignore it. */
561 1.6 augustss if (sc->sc_bus.use_polling) {
562 1.78 augustss u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
563 1.78 augustss
564 1.78 augustss if (intrs)
565 1.78 augustss EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
566 1.6 augustss #ifdef DIAGNOSTIC
567 1.65 mycroft DPRINTFN(16, ("ehci_intr: ignored interrupt while polling\n"));
568 1.6 augustss #endif
569 1.6 augustss return (0);
570 1.6 augustss }
571 1.6 augustss
572 1.33 augustss return (ehci_intr1(sc));
573 1.6 augustss }
574 1.6 augustss
575 1.6 augustss Static int
576 1.6 augustss ehci_intr1(ehci_softc_t *sc)
577 1.6 augustss {
578 1.6 augustss u_int32_t intrs, eintrs;
579 1.6 augustss
580 1.6 augustss DPRINTFN(20,("ehci_intr1: enter\n"));
581 1.6 augustss
582 1.6 augustss /* In case the interrupt occurs before initialization has completed. */
583 1.6 augustss if (sc == NULL) {
584 1.6 augustss #ifdef DIAGNOSTIC
585 1.72 augustss printf("ehci_intr1: sc == NULL\n");
586 1.6 augustss #endif
587 1.6 augustss return (0);
588 1.6 augustss }
589 1.6 augustss
590 1.6 augustss intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
591 1.6 augustss if (!intrs)
592 1.6 augustss return (0);
593 1.6 augustss
594 1.6 augustss eintrs = intrs & sc->sc_eintrs;
595 1.72 augustss DPRINTFN(7, ("ehci_intr1: sc=%p intrs=0x%x(0x%x) eintrs=0x%x\n",
596 1.6 augustss sc, (u_int)intrs, EOREAD4(sc, EHCI_USBSTS),
597 1.6 augustss (u_int)eintrs));
598 1.6 augustss if (!eintrs)
599 1.6 augustss return (0);
600 1.6 augustss
601 1.68 mycroft EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
602 1.6 augustss sc->sc_bus.intr_context++;
603 1.6 augustss sc->sc_bus.no_intrs++;
604 1.10 augustss if (eintrs & EHCI_STS_IAA) {
605 1.10 augustss DPRINTF(("ehci_intr1: door bell\n"));
606 1.11 augustss wakeup(&sc->sc_async_head);
607 1.20 augustss eintrs &= ~EHCI_STS_IAA;
608 1.10 augustss }
609 1.18 augustss if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
610 1.46 augustss DPRINTFN(5,("ehci_intr1: %s %s\n",
611 1.46 augustss eintrs & EHCI_STS_INT ? "INT" : "",
612 1.46 augustss eintrs & EHCI_STS_ERRINT ? "ERRINT" : ""));
613 1.18 augustss usb_schedsoftintr(&sc->sc_bus);
614 1.21 augustss eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
615 1.6 augustss }
616 1.6 augustss if (eintrs & EHCI_STS_HSE) {
617 1.6 augustss printf("%s: unrecoverable error, controller halted\n",
618 1.134 drochner device_xname(sc->sc_dev));
619 1.6 augustss /* XXX what else */
620 1.6 augustss }
621 1.6 augustss if (eintrs & EHCI_STS_PCD) {
622 1.6 augustss ehci_pcd(sc, sc->sc_intrxfer);
623 1.6 augustss eintrs &= ~EHCI_STS_PCD;
624 1.6 augustss }
625 1.6 augustss
626 1.6 augustss sc->sc_bus.intr_context--;
627 1.6 augustss
628 1.6 augustss if (eintrs != 0) {
629 1.6 augustss /* Block unprocessed interrupts. */
630 1.6 augustss sc->sc_eintrs &= ~eintrs;
631 1.6 augustss EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
632 1.6 augustss printf("%s: blocking intrs 0x%x\n",
633 1.134 drochner device_xname(sc->sc_dev), eintrs);
634 1.6 augustss }
635 1.6 augustss
636 1.6 augustss return (1);
637 1.6 augustss }
638 1.6 augustss
639 1.6 augustss
640 1.6 augustss void
641 1.6 augustss ehci_pcd(ehci_softc_t *sc, usbd_xfer_handle xfer)
642 1.6 augustss {
643 1.6 augustss usbd_pipe_handle pipe;
644 1.6 augustss u_char *p;
645 1.6 augustss int i, m;
646 1.6 augustss
647 1.6 augustss if (xfer == NULL) {
648 1.6 augustss /* Just ignore the change. */
649 1.6 augustss return;
650 1.6 augustss }
651 1.6 augustss
652 1.6 augustss pipe = xfer->pipe;
653 1.6 augustss
654 1.30 augustss p = KERNADDR(&xfer->dmabuf, 0);
655 1.6 augustss m = min(sc->sc_noport, xfer->length * 8 - 1);
656 1.6 augustss memset(p, 0, xfer->length);
657 1.6 augustss for (i = 1; i <= m; i++) {
658 1.6 augustss /* Pick out CHANGE bits from the status reg. */
659 1.6 augustss if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
660 1.6 augustss p[i/8] |= 1 << (i%8);
661 1.6 augustss }
662 1.6 augustss DPRINTF(("ehci_pcd: change=0x%02x\n", *p));
663 1.6 augustss xfer->actlen = xfer->length;
664 1.6 augustss xfer->status = USBD_NORMAL_COMPLETION;
665 1.6 augustss
666 1.6 augustss usb_transfer_complete(xfer);
667 1.1 augustss }
668 1.1 augustss
669 1.5 augustss void
670 1.5 augustss ehci_softintr(void *v)
671 1.5 augustss {
672 1.134 drochner struct usbd_bus *bus = v;
673 1.134 drochner ehci_softc_t *sc = bus->hci_private;
674 1.53 chs struct ehci_xfer *ex, *nextex;
675 1.18 augustss
676 1.134 drochner DPRINTFN(10,("%s: ehci_softintr (%d)\n", device_xname(sc->sc_dev),
677 1.18 augustss sc->sc_bus.intr_context));
678 1.18 augustss
679 1.18 augustss sc->sc_bus.intr_context++;
680 1.18 augustss
681 1.18 augustss /*
682 1.18 augustss * The only explanation I can think of for why EHCI is as brain dead
683 1.18 augustss * as UHCI interrupt-wise is that Intel was involved in both.
684 1.18 augustss * An interrupt just tells us that something is done, we have no
685 1.18 augustss * clue what, so we need to scan through all active transfers. :-(
686 1.18 augustss */
687 1.53 chs for (ex = LIST_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
688 1.53 chs nextex = LIST_NEXT(ex, inext);
689 1.18 augustss ehci_check_intr(sc, ex);
690 1.53 chs }
691 1.18 augustss
692 1.108 xtraeme /* Schedule a callout to catch any dropped transactions. */
693 1.108 xtraeme if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
694 1.108 xtraeme !LIST_EMPTY(&sc->sc_intrhead))
695 1.108 xtraeme usb_callout(sc->sc_tmo_intrlist, hz,
696 1.108 xtraeme ehci_intrlist_timeout, sc);
697 1.108 xtraeme
698 1.77 augustss #ifdef USB_USE_SOFTINTR
699 1.29 augustss if (sc->sc_softwake) {
700 1.29 augustss sc->sc_softwake = 0;
701 1.29 augustss wakeup(&sc->sc_softwake);
702 1.29 augustss }
703 1.77 augustss #endif /* USB_USE_SOFTINTR */
704 1.29 augustss
705 1.18 augustss sc->sc_bus.intr_context--;
706 1.18 augustss }
707 1.18 augustss
708 1.18 augustss /* Check for an interrupt. */
709 1.18 augustss void
710 1.115 christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
711 1.18 augustss {
712 1.139 jmcneill int attr;
713 1.18 augustss
714 1.22 augustss DPRINTFN(/*15*/2, ("ehci_check_intr: ex=%p\n", ex));
715 1.18 augustss
716 1.139 jmcneill attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
717 1.139 jmcneill if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
718 1.139 jmcneill ehci_check_itd_intr(sc, ex);
719 1.139 jmcneill else
720 1.139 jmcneill ehci_check_qh_intr(sc, ex);
721 1.139 jmcneill
722 1.139 jmcneill return;
723 1.139 jmcneill }
724 1.139 jmcneill
725 1.139 jmcneill void
726 1.139 jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
727 1.139 jmcneill {
728 1.139 jmcneill ehci_soft_qtd_t *sqtd, *lsqtd;
729 1.139 jmcneill __uint32_t status;
730 1.139 jmcneill
731 1.18 augustss if (ex->sqtdstart == NULL) {
732 1.139 jmcneill printf("ehci_check_qh_intr: not valid sqtd\n");
733 1.18 augustss return;
734 1.18 augustss }
735 1.139 jmcneill
736 1.18 augustss lsqtd = ex->sqtdend;
737 1.18 augustss #ifdef DIAGNOSTIC
738 1.18 augustss if (lsqtd == NULL) {
739 1.139 jmcneill printf("ehci_check_qh_intr: lsqtd==0\n");
740 1.18 augustss return;
741 1.18 augustss }
742 1.18 augustss #endif
743 1.33 augustss /*
744 1.18 augustss * If the last TD is still active we need to check whether there
745 1.18 augustss * is a an error somewhere in the middle, or whether there was a
746 1.18 augustss * short packet (SPD and not ACTIVE).
747 1.18 augustss */
748 1.138 bouyer usb_syncmem(&lsqtd->dma,
749 1.138 bouyer lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
750 1.138 bouyer sizeof(lsqtd->qtd.qtd_status),
751 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
752 1.18 augustss if (le32toh(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) {
753 1.18 augustss DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex));
754 1.18 augustss for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
755 1.138 bouyer usb_syncmem(&sqtd->dma,
756 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
757 1.138 bouyer sizeof(sqtd->qtd.qtd_status),
758 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
759 1.18 augustss status = le32toh(sqtd->qtd.qtd_status);
760 1.138 bouyer usb_syncmem(&sqtd->dma,
761 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
762 1.138 bouyer sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
763 1.18 augustss /* If there's an active QTD the xfer isn't done. */
764 1.18 augustss if (status & EHCI_QTD_ACTIVE)
765 1.18 augustss break;
766 1.18 augustss /* Any kind of error makes the xfer done. */
767 1.18 augustss if (status & EHCI_QTD_HALTED)
768 1.18 augustss goto done;
769 1.18 augustss /* We want short packets, and it is short: it's done */
770 1.58 mycroft if (EHCI_QTD_GET_BYTES(status) != 0)
771 1.18 augustss goto done;
772 1.18 augustss }
773 1.18 augustss DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n",
774 1.18 augustss ex, ex->sqtdstart));
775 1.138 bouyer usb_syncmem(&lsqtd->dma,
776 1.138 bouyer lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
777 1.138 bouyer sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
778 1.18 augustss return;
779 1.18 augustss }
780 1.18 augustss done:
781 1.18 augustss DPRINTFN(12, ("ehci_check_intr: ex=%p done\n", ex));
782 1.18 augustss usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
783 1.18 augustss ehci_idone(ex);
784 1.18 augustss }
785 1.18 augustss
786 1.18 augustss void
787 1.139 jmcneill ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex) {
788 1.139 jmcneill ehci_soft_itd_t *itd;
789 1.139 jmcneill int i;
790 1.139 jmcneill
791 1.139 jmcneill if (ex->itdstart == NULL) {
792 1.139 jmcneill printf("ehci_check_itd_intr: not valid itd\n");
793 1.139 jmcneill return;
794 1.139 jmcneill }
795 1.139 jmcneill
796 1.139 jmcneill itd = ex->itdend;
797 1.139 jmcneill #ifdef DIAGNOSTIC
798 1.139 jmcneill if (itd == NULL) {
799 1.139 jmcneill printf("ehci_check_itd_intr: itdend == 0\n");
800 1.139 jmcneill return;
801 1.139 jmcneill }
802 1.139 jmcneill #endif
803 1.139 jmcneill
804 1.139 jmcneill /*
805 1.139 jmcneill * Step 1, check no active transfers in last itd, meaning we're finished
806 1.139 jmcneill */
807 1.139 jmcneill
808 1.139 jmcneill usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
809 1.139 jmcneill sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
810 1.139 jmcneill BUS_DMASYNC_POSTREAD);
811 1.139 jmcneill
812 1.139 jmcneill for (i = 0; i < 8; i++) {
813 1.139 jmcneill if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
814 1.139 jmcneill break;
815 1.139 jmcneill }
816 1.139 jmcneill
817 1.139 jmcneill if (i == 8) {
818 1.139 jmcneill goto done; /* All 8 descriptors inactive, it's done */
819 1.139 jmcneill }
820 1.139 jmcneill
821 1.139 jmcneill /*
822 1.139 jmcneill * Step 2, check for errors in status bits, throughout chain...
823 1.139 jmcneill */
824 1.139 jmcneill
825 1.139 jmcneill DPRINTFN(12, ("ehci_check_itd_intr: active ex=%p\n", ex));
826 1.139 jmcneill
827 1.139 jmcneill for (itd = ex->itdstart; itd != ex->itdend; itd = itd->xfer_next) {
828 1.139 jmcneill usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
829 1.139 jmcneill sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
830 1.139 jmcneill BUS_DMASYNC_POSTREAD);
831 1.139 jmcneill
832 1.139 jmcneill for (i = 0; i < 8; i++) {
833 1.139 jmcneill if (le32toh(itd->itd.itd_ctl[i]) & (EHCI_ITD_BUF_ERR |
834 1.139 jmcneill EHCI_ITD_BABBLE | EHCI_ITD_ERROR))
835 1.139 jmcneill break;
836 1.139 jmcneill }
837 1.139 jmcneill if (i != 8) { /* Error in one of the itds */
838 1.139 jmcneill goto done;
839 1.139 jmcneill }
840 1.139 jmcneill } /* itd search loop */
841 1.139 jmcneill
842 1.139 jmcneill DPRINTFN(12, ("ehci_check_itd_intr: ex %p itd %p still active\n", ex,
843 1.139 jmcneill ex->itdstart));
844 1.139 jmcneill return;
845 1.139 jmcneill
846 1.139 jmcneill done:
847 1.139 jmcneill DPRINTFN(12, ("ehci_check_itd_intr: ex=%p done\n", ex));
848 1.139 jmcneill usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
849 1.139 jmcneill ehci_idone(ex);
850 1.139 jmcneill }
851 1.139 jmcneill
852 1.139 jmcneill void
853 1.18 augustss ehci_idone(struct ehci_xfer *ex)
854 1.18 augustss {
855 1.18 augustss usbd_xfer_handle xfer = &ex->xfer;
856 1.18 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
857 1.82 augustss ehci_soft_qtd_t *sqtd, *lsqtd;
858 1.82 augustss u_int32_t status = 0, nstatus = 0;
859 1.18 augustss int actlen;
860 1.18 augustss
861 1.22 augustss DPRINTFN(/*12*/2, ("ehci_idone: ex=%p\n", ex));
862 1.18 augustss #ifdef DIAGNOSTIC
863 1.18 augustss {
864 1.18 augustss int s = splhigh();
865 1.18 augustss if (ex->isdone) {
866 1.18 augustss splx(s);
867 1.18 augustss #ifdef EHCI_DEBUG
868 1.18 augustss printf("ehci_idone: ex is done!\n ");
869 1.18 augustss ehci_dump_exfer(ex);
870 1.18 augustss #else
871 1.18 augustss printf("ehci_idone: ex=%p is done!\n", ex);
872 1.18 augustss #endif
873 1.18 augustss return;
874 1.18 augustss }
875 1.18 augustss ex->isdone = 1;
876 1.18 augustss splx(s);
877 1.18 augustss }
878 1.18 augustss #endif
879 1.18 augustss if (xfer->status == USBD_CANCELLED ||
880 1.18 augustss xfer->status == USBD_TIMEOUT) {
881 1.18 augustss DPRINTF(("ehci_idone: aborted xfer=%p\n", xfer));
882 1.18 augustss return;
883 1.18 augustss }
884 1.18 augustss
885 1.18 augustss #ifdef EHCI_DEBUG
886 1.23 augustss DPRINTFN(/*10*/2, ("ehci_idone: xfer=%p, pipe=%p ready\n", xfer, epipe));
887 1.18 augustss if (ehcidebug > 10)
888 1.18 augustss ehci_dump_sqtds(ex->sqtdstart);
889 1.18 augustss #endif
890 1.18 augustss
891 1.18 augustss /* The transfer is done, compute actual length and status. */
892 1.139 jmcneill
893 1.139 jmcneill if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
894 1.139 jmcneill == UE_ISOCHRONOUS) {
895 1.139 jmcneill /* Isoc transfer */
896 1.139 jmcneill struct ehci_soft_itd *itd;
897 1.139 jmcneill int i, nframes, len, uframes;
898 1.139 jmcneill
899 1.139 jmcneill nframes = 0;
900 1.139 jmcneill actlen = 0;
901 1.139 jmcneill
902 1.139 jmcneill switch (xfer->pipe->endpoint->edesc->bInterval) {
903 1.139 jmcneill case 0:
904 1.139 jmcneill panic("ehci: isoc xfer suddenly has 0 bInterval, invalid\n");
905 1.139 jmcneill case 1: uframes = 1; break;
906 1.139 jmcneill case 2: uframes = 2; break;
907 1.139 jmcneill case 3: uframes = 4; break;
908 1.139 jmcneill default: uframes = 8; break;
909 1.139 jmcneill }
910 1.139 jmcneill
911 1.139 jmcneill for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
912 1.139 jmcneill usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
913 1.139 jmcneill sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
914 1.139 jmcneill BUS_DMASYNC_POSTREAD);
915 1.139 jmcneill
916 1.139 jmcneill for (i = 0; i < 8; i += uframes) {
917 1.139 jmcneill /* XXX - driver didn't fill in the frame full
918 1.139 jmcneill * of uframes. This leads to scheduling
919 1.139 jmcneill * inefficiencies, but working around
920 1.139 jmcneill * this doubles complexity of tracking
921 1.139 jmcneill * an xfer.
922 1.139 jmcneill */
923 1.139 jmcneill if (nframes >= xfer->nframes)
924 1.139 jmcneill break;
925 1.139 jmcneill
926 1.139 jmcneill status = le32toh(itd->itd.itd_ctl[i]);
927 1.139 jmcneill len = EHCI_ITD_GET_LEN(status);
928 1.139 jmcneill xfer->frlengths[nframes++] = len;
929 1.139 jmcneill actlen += len;
930 1.139 jmcneill }
931 1.139 jmcneill
932 1.139 jmcneill if (nframes >= xfer->nframes)
933 1.139 jmcneill break;
934 1.139 jmcneill }
935 1.139 jmcneill
936 1.139 jmcneill xfer->actlen = actlen;
937 1.139 jmcneill xfer->status = USBD_NORMAL_COMPLETION;
938 1.139 jmcneill if (xfer->rqflags & URQ_DEV_DMABUF) {
939 1.139 jmcneill usb_syncmem(&xfer->dmabuf, 0, ex->isoc_len,
940 1.139 jmcneill BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
941 1.139 jmcneill }
942 1.139 jmcneill
943 1.139 jmcneill goto end;
944 1.139 jmcneill }
945 1.139 jmcneill
946 1.139 jmcneill /* Continue processing xfers using queue heads */
947 1.139 jmcneill
948 1.82 augustss lsqtd = ex->sqtdend;
949 1.18 augustss actlen = 0;
950 1.139 jmcneill for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
951 1.138 bouyer usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
952 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
953 1.18 augustss nstatus = le32toh(sqtd->qtd.qtd_status);
954 1.18 augustss if (nstatus & EHCI_QTD_ACTIVE)
955 1.18 augustss break;
956 1.18 augustss
957 1.18 augustss status = nstatus;
958 1.139 jmcneill if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
959 1.18 augustss actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
960 1.18 augustss }
961 1.22 augustss
962 1.139 jmcneill
963 1.91 perry /*
964 1.86 augustss * If there are left over TDs we need to update the toggle.
965 1.86 augustss * The default pipe doesn't need it since control transfers
966 1.86 augustss * start the toggle at 0 every time.
967 1.117 drochner * For a short transfer we need to update the toggle for the missing
968 1.117 drochner * packets within the qTD.
969 1.86 augustss */
970 1.117 drochner if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
971 1.82 augustss xfer->pipe->device->default_pipe != xfer->pipe) {
972 1.117 drochner DPRINTFN(2, ("ehci_idone: need toggle update "
973 1.117 drochner "status=%08x nstatus=%08x\n", status, nstatus));
974 1.58 mycroft #if 0
975 1.58 mycroft ehci_dump_sqh(epipe->sqh);
976 1.58 mycroft ehci_dump_sqtds(ex->sqtdstart);
977 1.58 mycroft #endif
978 1.58 mycroft epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
979 1.22 augustss }
980 1.18 augustss
981 1.23 augustss DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, status=0x%x\n",
982 1.22 augustss xfer->length, actlen, status));
983 1.18 augustss xfer->actlen = actlen;
984 1.98 augustss if (status & EHCI_QTD_HALTED) {
985 1.18 augustss #ifdef EHCI_DEBUG
986 1.18 augustss char sbuf[128];
987 1.18 augustss
988 1.18 augustss bitmask_snprintf((u_int32_t)status,
989 1.63 mycroft "\20\7HALTED\6BUFERR\5BABBLE\4XACTERR"
990 1.98 augustss "\3MISSED\1PINGSTATE", sbuf, sizeof(sbuf));
991 1.18 augustss
992 1.98 augustss DPRINTFN(2, ("ehci_idone: error, addr=%d, endpt=0x%02x, "
993 1.18 augustss "status 0x%s\n",
994 1.18 augustss xfer->pipe->device->address,
995 1.18 augustss xfer->pipe->endpoint->edesc->bEndpointAddress,
996 1.18 augustss sbuf));
997 1.23 augustss if (ehcidebug > 2) {
998 1.23 augustss ehci_dump_sqh(epipe->sqh);
999 1.23 augustss ehci_dump_sqtds(ex->sqtdstart);
1000 1.23 augustss }
1001 1.18 augustss #endif
1002 1.98 augustss /* low&full speed has an extra error flag */
1003 1.98 augustss if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
1004 1.98 augustss EHCI_QH_SPEED_HIGH)
1005 1.98 augustss status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
1006 1.98 augustss else
1007 1.98 augustss status &= EHCI_QTD_STATERRS;
1008 1.139 jmcneill if (status == 0) /* no other errors means a stall */ {
1009 1.18 augustss xfer->status = USBD_STALLED;
1010 1.139 jmcneill } else {
1011 1.18 augustss xfer->status = USBD_IOERROR; /* more info XXX */
1012 1.139 jmcneill }
1013 1.98 augustss /* XXX need to reset TT on missed microframe */
1014 1.98 augustss if (status & EHCI_QTD_MISSEDMICRO) {
1015 1.134 drochner ehci_softc_t *sc =
1016 1.134 drochner xfer->pipe->device->bus->hci_private;
1017 1.98 augustss
1018 1.98 augustss printf("%s: missed microframe, TT reset not "
1019 1.98 augustss "implemented, hub might be inoperational\n",
1020 1.134 drochner device_xname(sc->sc_dev));
1021 1.98 augustss }
1022 1.18 augustss } else {
1023 1.18 augustss xfer->status = USBD_NORMAL_COMPLETION;
1024 1.18 augustss }
1025 1.18 augustss
1026 1.139 jmcneill end:
1027 1.139 jmcneill /* XXX transfer_complete memcpys out transfer data (for in endpoints)
1028 1.139 jmcneill * during this call, before methods->done is called: dma sync required
1029 1.139 jmcneill * beforehand? */
1030 1.18 augustss usb_transfer_complete(xfer);
1031 1.22 augustss DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex));
1032 1.5 augustss }
1033 1.5 augustss
1034 1.15 augustss /*
1035 1.15 augustss * Wait here until controller claims to have an interrupt.
1036 1.18 augustss * Then call ehci_intr and return. Use timeout to avoid waiting
1037 1.15 augustss * too long.
1038 1.15 augustss */
1039 1.15 augustss void
1040 1.15 augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
1041 1.15 augustss {
1042 1.97 augustss int timo;
1043 1.15 augustss u_int32_t intrs;
1044 1.15 augustss
1045 1.15 augustss xfer->status = USBD_IN_PROGRESS;
1046 1.97 augustss for (timo = xfer->timeout; timo >= 0; timo--) {
1047 1.15 augustss usb_delay_ms(&sc->sc_bus, 1);
1048 1.17 augustss if (sc->sc_dying)
1049 1.17 augustss break;
1050 1.15 augustss intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
1051 1.15 augustss sc->sc_eintrs;
1052 1.15 augustss DPRINTFN(15,("ehci_waitintr: 0x%04x\n", intrs));
1053 1.70 yamt #ifdef EHCI_DEBUG
1054 1.15 augustss if (ehcidebug > 15)
1055 1.18 augustss ehci_dump_regs(sc);
1056 1.15 augustss #endif
1057 1.15 augustss if (intrs) {
1058 1.15 augustss ehci_intr1(sc);
1059 1.15 augustss if (xfer->status != USBD_IN_PROGRESS)
1060 1.15 augustss return;
1061 1.15 augustss }
1062 1.15 augustss }
1063 1.15 augustss
1064 1.15 augustss /* Timeout */
1065 1.15 augustss DPRINTF(("ehci_waitintr: timeout\n"));
1066 1.15 augustss xfer->status = USBD_TIMEOUT;
1067 1.15 augustss usb_transfer_complete(xfer);
1068 1.15 augustss /* XXX should free TD */
1069 1.15 augustss }
1070 1.15 augustss
1071 1.5 augustss void
1072 1.5 augustss ehci_poll(struct usbd_bus *bus)
1073 1.5 augustss {
1074 1.134 drochner ehci_softc_t *sc = bus->hci_private;
1075 1.5 augustss #ifdef EHCI_DEBUG
1076 1.5 augustss static int last;
1077 1.5 augustss int new;
1078 1.6 augustss new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
1079 1.5 augustss if (new != last) {
1080 1.5 augustss DPRINTFN(10,("ehci_poll: intrs=0x%04x\n", new));
1081 1.5 augustss last = new;
1082 1.5 augustss }
1083 1.5 augustss #endif
1084 1.5 augustss
1085 1.6 augustss if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs)
1086 1.5 augustss ehci_intr1(sc);
1087 1.5 augustss }
1088 1.5 augustss
1089 1.132 dyoung void
1090 1.132 dyoung ehci_childdet(device_t self, device_t child)
1091 1.132 dyoung {
1092 1.132 dyoung struct ehci_softc *sc = device_private(self);
1093 1.132 dyoung
1094 1.132 dyoung KASSERT(sc->sc_child == child);
1095 1.132 dyoung sc->sc_child = NULL;
1096 1.132 dyoung }
1097 1.132 dyoung
1098 1.1 augustss int
1099 1.1 augustss ehci_detach(struct ehci_softc *sc, int flags)
1100 1.1 augustss {
1101 1.1 augustss int rv = 0;
1102 1.1 augustss
1103 1.1 augustss if (sc->sc_child != NULL)
1104 1.1 augustss rv = config_detach(sc->sc_child, flags);
1105 1.33 augustss
1106 1.1 augustss if (rv != 0)
1107 1.1 augustss return (rv);
1108 1.1 augustss
1109 1.108 xtraeme usb_uncallout(sc->sc_tmo_intrlist, ehci_intrlist_timeout, sc);
1110 1.6 augustss
1111 1.17 augustss usb_delay_ms(&sc->sc_bus, 300); /* XXX let stray task complete */
1112 1.15 augustss
1113 1.1 augustss /* XXX free other data structures XXX */
1114 1.126 ad mutex_destroy(&sc->sc_doorbell_lock);
1115 1.1 augustss
1116 1.128 jmcneill EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
1117 1.128 jmcneill
1118 1.1 augustss return (rv);
1119 1.1 augustss }
1120 1.1 augustss
1121 1.1 augustss
1122 1.1 augustss int
1123 1.132 dyoung ehci_activate(device_t self, enum devact act)
1124 1.1 augustss {
1125 1.132 dyoung struct ehci_softc *sc = device_private(self);
1126 1.1 augustss int rv = 0;
1127 1.1 augustss
1128 1.1 augustss switch (act) {
1129 1.1 augustss case DVACT_ACTIVATE:
1130 1.1 augustss return (EOPNOTSUPP);
1131 1.1 augustss
1132 1.1 augustss case DVACT_DEACTIVATE:
1133 1.124 kiyohara sc->sc_dying = 1;
1134 1.1 augustss if (sc->sc_child != NULL)
1135 1.1 augustss rv = config_deactivate(sc->sc_child);
1136 1.1 augustss break;
1137 1.1 augustss }
1138 1.1 augustss return (rv);
1139 1.1 augustss }
1140 1.1 augustss
1141 1.5 augustss /*
1142 1.5 augustss * Handle suspend/resume.
1143 1.5 augustss *
1144 1.5 augustss * We need to switch to polling mode here, because this routine is
1145 1.73 augustss * called from an interrupt context. This is all right since we
1146 1.5 augustss * are almost suspended anyway.
1147 1.127 jmcneill *
1148 1.127 jmcneill * Note that this power handler isn't to be registered directly; the
1149 1.127 jmcneill * bus glue needs to call out to it.
1150 1.5 augustss */
1151 1.127 jmcneill bool
1152 1.132 dyoung ehci_suspend(device_t dv PMF_FN_ARGS)
1153 1.5 augustss {
1154 1.132 dyoung ehci_softc_t *sc = device_private(dv);
1155 1.127 jmcneill int i, s;
1156 1.127 jmcneill uint32_t cmd, hcr;
1157 1.127 jmcneill
1158 1.127 jmcneill s = splhardusb();
1159 1.127 jmcneill
1160 1.127 jmcneill sc->sc_bus.use_polling++;
1161 1.127 jmcneill
1162 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) {
1163 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
1164 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
1165 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
1166 1.127 jmcneill }
1167 1.127 jmcneill
1168 1.127 jmcneill sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
1169 1.127 jmcneill
1170 1.127 jmcneill cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
1171 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, cmd);
1172 1.127 jmcneill
1173 1.127 jmcneill for (i = 0; i < 100; i++) {
1174 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
1175 1.127 jmcneill if (hcr == 0)
1176 1.127 jmcneill break;
1177 1.5 augustss
1178 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1);
1179 1.127 jmcneill }
1180 1.127 jmcneill if (hcr != 0)
1181 1.134 drochner printf("%s: reset timeout\n", device_xname(dv));
1182 1.5 augustss
1183 1.127 jmcneill cmd &= ~EHCI_CMD_RS;
1184 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, cmd);
1185 1.74 augustss
1186 1.127 jmcneill for (i = 0; i < 100; i++) {
1187 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
1188 1.127 jmcneill if (hcr == EHCI_STS_HCH)
1189 1.127 jmcneill break;
1190 1.74 augustss
1191 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1);
1192 1.127 jmcneill }
1193 1.127 jmcneill if (hcr != EHCI_STS_HCH)
1194 1.134 drochner printf("%s: config timeout\n", device_xname(dv));
1195 1.74 augustss
1196 1.127 jmcneill sc->sc_bus.use_polling--;
1197 1.127 jmcneill splx(s);
1198 1.74 augustss
1199 1.127 jmcneill return true;
1200 1.127 jmcneill }
1201 1.74 augustss
1202 1.127 jmcneill bool
1203 1.132 dyoung ehci_resume(device_t dv PMF_FN_ARGS)
1204 1.127 jmcneill {
1205 1.132 dyoung ehci_softc_t *sc = device_private(dv);
1206 1.132 dyoung int i;
1207 1.127 jmcneill uint32_t cmd, hcr;
1208 1.74 augustss
1209 1.127 jmcneill /* restore things in case the bios sucks */
1210 1.127 jmcneill EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
1211 1.127 jmcneill EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
1212 1.127 jmcneill EOWRITE4(sc, EHCI_ASYNCLISTADDR,
1213 1.127 jmcneill sc->sc_async_head->physaddr | EHCI_LINK_QH);
1214 1.130 jmcneill
1215 1.130 jmcneill EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
1216 1.74 augustss
1217 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
1218 1.74 augustss
1219 1.127 jmcneill hcr = 0;
1220 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) {
1221 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
1222 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 &&
1223 1.127 jmcneill (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
1224 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
1225 1.127 jmcneill hcr = 1;
1226 1.74 augustss }
1227 1.127 jmcneill }
1228 1.127 jmcneill
1229 1.127 jmcneill if (hcr) {
1230 1.127 jmcneill usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
1231 1.127 jmcneill
1232 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) {
1233 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
1234 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 &&
1235 1.127 jmcneill (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
1236 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i),
1237 1.127 jmcneill cmd & ~EHCI_PS_FPR);
1238 1.74 augustss }
1239 1.127 jmcneill }
1240 1.127 jmcneill
1241 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
1242 1.130 jmcneill EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
1243 1.74 augustss
1244 1.127 jmcneill for (i = 0; i < 100; i++) {
1245 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
1246 1.127 jmcneill if (hcr != EHCI_STS_HCH)
1247 1.127 jmcneill break;
1248 1.74 augustss
1249 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1);
1250 1.5 augustss }
1251 1.127 jmcneill if (hcr == EHCI_STS_HCH)
1252 1.134 drochner printf("%s: config timeout\n", device_xname(dv));
1253 1.127 jmcneill
1254 1.127 jmcneill return true;
1255 1.5 augustss }
1256 1.5 augustss
1257 1.5 augustss /*
1258 1.5 augustss * Shut down the controller when the system is going down.
1259 1.5 augustss */
1260 1.133 dyoung bool
1261 1.133 dyoung ehci_shutdown(device_t self, int flags)
1262 1.5 augustss {
1263 1.133 dyoung ehci_softc_t *sc = device_private(self);
1264 1.5 augustss
1265 1.5 augustss DPRINTF(("ehci_shutdown: stopping the HC\n"));
1266 1.8 augustss EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */
1267 1.8 augustss EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
1268 1.133 dyoung return true;
1269 1.5 augustss }
1270 1.5 augustss
1271 1.5 augustss usbd_status
1272 1.5 augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
1273 1.5 augustss {
1274 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1275 1.25 augustss usbd_status err;
1276 1.5 augustss
1277 1.25 augustss err = usb_allocmem(&sc->sc_bus, size, 0, dma);
1278 1.90 fvdl if (err == USBD_NOMEM)
1279 1.90 fvdl err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
1280 1.25 augustss #ifdef EHCI_DEBUG
1281 1.25 augustss if (err)
1282 1.25 augustss printf("ehci_allocm: usb_allocmem()=%d\n", err);
1283 1.25 augustss #endif
1284 1.25 augustss return (err);
1285 1.5 augustss }
1286 1.5 augustss
1287 1.5 augustss void
1288 1.5 augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
1289 1.5 augustss {
1290 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1291 1.5 augustss
1292 1.90 fvdl if (dma->block->flags & USB_DMA_RESERVE) {
1293 1.134 drochner usb_reserve_freem(&sc->sc_dma_reserve,
1294 1.90 fvdl dma);
1295 1.90 fvdl return;
1296 1.90 fvdl }
1297 1.5 augustss usb_freemem(&sc->sc_bus, dma);
1298 1.5 augustss }
1299 1.5 augustss
1300 1.5 augustss usbd_xfer_handle
1301 1.5 augustss ehci_allocx(struct usbd_bus *bus)
1302 1.5 augustss {
1303 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1304 1.5 augustss usbd_xfer_handle xfer;
1305 1.5 augustss
1306 1.5 augustss xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
1307 1.28 augustss if (xfer != NULL) {
1308 1.32 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
1309 1.28 augustss #ifdef DIAGNOSTIC
1310 1.28 augustss if (xfer->busy_free != XFER_FREE) {
1311 1.72 augustss printf("ehci_allocx: xfer=%p not free, 0x%08x\n", xfer,
1312 1.28 augustss xfer->busy_free);
1313 1.28 augustss }
1314 1.28 augustss #endif
1315 1.28 augustss } else {
1316 1.15 augustss xfer = malloc(sizeof(struct ehci_xfer), M_USB, M_NOWAIT);
1317 1.28 augustss }
1318 1.18 augustss if (xfer != NULL) {
1319 1.71 augustss memset(xfer, 0, sizeof(struct ehci_xfer));
1320 1.18 augustss #ifdef DIAGNOSTIC
1321 1.18 augustss EXFER(xfer)->isdone = 1;
1322 1.18 augustss xfer->busy_free = XFER_BUSY;
1323 1.18 augustss #endif
1324 1.18 augustss }
1325 1.5 augustss return (xfer);
1326 1.5 augustss }
1327 1.5 augustss
1328 1.5 augustss void
1329 1.5 augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
1330 1.5 augustss {
1331 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1332 1.5 augustss
1333 1.18 augustss #ifdef DIAGNOSTIC
1334 1.18 augustss if (xfer->busy_free != XFER_BUSY) {
1335 1.18 augustss printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
1336 1.18 augustss xfer->busy_free);
1337 1.18 augustss }
1338 1.18 augustss xfer->busy_free = XFER_FREE;
1339 1.18 augustss if (!EXFER(xfer)->isdone) {
1340 1.18 augustss printf("ehci_freex: !isdone\n");
1341 1.18 augustss }
1342 1.18 augustss #endif
1343 1.5 augustss SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
1344 1.5 augustss }
1345 1.5 augustss
1346 1.5 augustss Static void
1347 1.5 augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
1348 1.5 augustss {
1349 1.15 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
1350 1.15 augustss
1351 1.23 augustss DPRINTF(("ehci_device_clear_toggle: epipe=%p status=0x%x\n",
1352 1.23 augustss epipe, epipe->sqh->qh.qh_qtd.qtd_status));
1353 1.22 augustss #ifdef USB_DEBUG
1354 1.22 augustss if (ehcidebug)
1355 1.22 augustss usbd_dump_pipe(pipe);
1356 1.5 augustss #endif
1357 1.55 mycroft epipe->nexttoggle = 0;
1358 1.5 augustss }
1359 1.5 augustss
1360 1.5 augustss Static void
1361 1.115 christos ehci_noop(usbd_pipe_handle pipe)
1362 1.5 augustss {
1363 1.5 augustss }
1364 1.5 augustss
1365 1.5 augustss #ifdef EHCI_DEBUG
1366 1.5 augustss void
1367 1.18 augustss ehci_dump_regs(ehci_softc_t *sc)
1368 1.5 augustss {
1369 1.6 augustss int i;
1370 1.6 augustss printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
1371 1.6 augustss EOREAD4(sc, EHCI_USBCMD),
1372 1.6 augustss EOREAD4(sc, EHCI_USBSTS),
1373 1.6 augustss EOREAD4(sc, EHCI_USBINTR));
1374 1.29 augustss printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
1375 1.15 augustss EOREAD4(sc, EHCI_FRINDEX),
1376 1.15 augustss EOREAD4(sc, EHCI_CTRLDSSEGMENT),
1377 1.15 augustss EOREAD4(sc, EHCI_PERIODICLISTBASE),
1378 1.15 augustss EOREAD4(sc, EHCI_ASYNCLISTADDR));
1379 1.6 augustss for (i = 1; i <= sc->sc_noport; i++)
1380 1.33 augustss printf("port %d status=0x%08x\n", i,
1381 1.6 augustss EOREAD4(sc, EHCI_PORTSC(i)));
1382 1.39 martin }
1383 1.39 martin
1384 1.40 martin /*
1385 1.40 martin * Unused function - this is meant to be called from a kernel
1386 1.40 martin * debugger.
1387 1.40 martin */
1388 1.39 martin void
1389 1.39 martin ehci_dump()
1390 1.39 martin {
1391 1.39 martin ehci_dump_regs(theehci);
1392 1.6 augustss }
1393 1.6 augustss
1394 1.6 augustss void
1395 1.15 augustss ehci_dump_link(ehci_link_t link, int type)
1396 1.9 augustss {
1397 1.15 augustss link = le32toh(link);
1398 1.15 augustss printf("0x%08x", link);
1399 1.9 augustss if (link & EHCI_LINK_TERMINATE)
1400 1.15 augustss printf("<T>");
1401 1.15 augustss else {
1402 1.15 augustss printf("<");
1403 1.15 augustss if (type) {
1404 1.15 augustss switch (EHCI_LINK_TYPE(link)) {
1405 1.15 augustss case EHCI_LINK_ITD: printf("ITD"); break;
1406 1.15 augustss case EHCI_LINK_QH: printf("QH"); break;
1407 1.15 augustss case EHCI_LINK_SITD: printf("SITD"); break;
1408 1.15 augustss case EHCI_LINK_FSTN: printf("FSTN"); break;
1409 1.16 augustss }
1410 1.15 augustss }
1411 1.9 augustss printf(">");
1412 1.15 augustss }
1413 1.15 augustss }
1414 1.15 augustss
1415 1.15 augustss void
1416 1.15 augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
1417 1.15 augustss {
1418 1.29 augustss int i;
1419 1.29 augustss u_int32_t stop;
1420 1.29 augustss
1421 1.29 augustss stop = 0;
1422 1.29 augustss for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
1423 1.15 augustss ehci_dump_sqtd(sqtd);
1424 1.138 bouyer usb_syncmem(&sqtd->dma,
1425 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
1426 1.138 bouyer sizeof(sqtd->qtd),
1427 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1428 1.72 augustss stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
1429 1.138 bouyer usb_syncmem(&sqtd->dma,
1430 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
1431 1.138 bouyer sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
1432 1.29 augustss }
1433 1.29 augustss if (sqtd)
1434 1.29 augustss printf("dump aborted, too many TDs\n");
1435 1.9 augustss }
1436 1.9 augustss
1437 1.9 augustss void
1438 1.9 augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
1439 1.9 augustss {
1440 1.138 bouyer usb_syncmem(&sqtd->dma, sqtd->offs,
1441 1.138 bouyer sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1442 1.9 augustss printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr);
1443 1.9 augustss ehci_dump_qtd(&sqtd->qtd);
1444 1.138 bouyer usb_syncmem(&sqtd->dma, sqtd->offs,
1445 1.138 bouyer sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
1446 1.9 augustss }
1447 1.9 augustss
1448 1.9 augustss void
1449 1.9 augustss ehci_dump_qtd(ehci_qtd_t *qtd)
1450 1.9 augustss {
1451 1.9 augustss u_int32_t s;
1452 1.15 augustss char sbuf[128];
1453 1.9 augustss
1454 1.15 augustss printf(" next="); ehci_dump_link(qtd->qtd_next, 0);
1455 1.15 augustss printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0);
1456 1.9 augustss printf("\n");
1457 1.15 augustss s = le32toh(qtd->qtd_status);
1458 1.15 augustss bitmask_snprintf(EHCI_QTD_GET_STATUS(s),
1459 1.15 augustss "\20\10ACTIVE\7HALTED\6BUFERR\5BABBLE\4XACTERR"
1460 1.15 augustss "\3MISSED\2SPLIT\1PING", sbuf, sizeof(sbuf));
1461 1.9 augustss printf(" status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n",
1462 1.9 augustss s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s),
1463 1.9 augustss EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s));
1464 1.15 augustss printf(" cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s),
1465 1.15 augustss EHCI_QTD_GET_PID(s), sbuf);
1466 1.9 augustss for (s = 0; s < 5; s++)
1467 1.15 augustss printf(" buffer[%d]=0x%08x\n", s, le32toh(qtd->qtd_buffer[s]));
1468 1.9 augustss }
1469 1.9 augustss
1470 1.9 augustss void
1471 1.9 augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
1472 1.9 augustss {
1473 1.9 augustss ehci_qh_t *qh = &sqh->qh;
1474 1.15 augustss u_int32_t endp, endphub;
1475 1.9 augustss
1476 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs,
1477 1.138 bouyer sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1478 1.9 augustss printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr);
1479 1.15 augustss printf(" link="); ehci_dump_link(qh->qh_link, 1); printf("\n");
1480 1.15 augustss endp = le32toh(qh->qh_endp);
1481 1.15 augustss printf(" endp=0x%08x\n", endp);
1482 1.15 augustss printf(" addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n",
1483 1.15 augustss EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
1484 1.15 augustss EHCI_QH_GET_ENDPT(endp), EHCI_QH_GET_EPS(endp),
1485 1.15 augustss EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp));
1486 1.15 augustss printf(" mpl=0x%x ctl=%d nrl=%d\n",
1487 1.15 augustss EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp),
1488 1.15 augustss EHCI_QH_GET_NRL(endp));
1489 1.15 augustss endphub = le32toh(qh->qh_endphub);
1490 1.15 augustss printf(" endphub=0x%08x\n", endphub);
1491 1.15 augustss printf(" smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n",
1492 1.15 augustss EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub),
1493 1.15 augustss EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
1494 1.15 augustss EHCI_QH_GET_MULT(endphub));
1495 1.15 augustss printf(" curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n");
1496 1.12 augustss printf("Overlay qTD:\n");
1497 1.9 augustss ehci_dump_qtd(&qh->qh_qtd);
1498 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs,
1499 1.138 bouyer sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
1500 1.9 augustss }
1501 1.9 augustss
1502 1.139 jmcneill #if notyet
1503 1.139 jmcneill void
1504 1.139 jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
1505 1.139 jmcneill {
1506 1.139 jmcneill ehci_isoc_trans_t t;
1507 1.139 jmcneill ehci_isoc_bufr_ptr_t b, b2, b3;
1508 1.139 jmcneill int i;
1509 1.139 jmcneill
1510 1.139 jmcneill printf("ITD: next phys=%X\n", itd->itd.itd_next);
1511 1.139 jmcneill
1512 1.139 jmcneill for (i = 0; i < 8;i++) {
1513 1.139 jmcneill t = le32toh(itd->itd.itd_ctl[i]);
1514 1.139 jmcneill printf("ITDctl %d: stat=%X len=%X ioc=%X pg=%X offs=%X\n", i,
1515 1.139 jmcneill EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t),
1516 1.139 jmcneill EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
1517 1.139 jmcneill EHCI_ITD_GET_OFFS(t));
1518 1.139 jmcneill }
1519 1.139 jmcneill printf("ITDbufr: ");
1520 1.139 jmcneill for (i = 0; i < 7; i++)
1521 1.139 jmcneill printf("%X,", EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])));
1522 1.139 jmcneill
1523 1.139 jmcneill b = le32toh(itd->itd.itd_bufr[0]);
1524 1.139 jmcneill b2 = le32toh(itd->itd.itd_bufr[1]);
1525 1.139 jmcneill b3 = le32toh(itd->itd.itd_bufr[2]);
1526 1.139 jmcneill printf("\nep=%X daddr=%X dir=%d maxpkt=%X multi=%X\n",
1527 1.139 jmcneill EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2),
1528 1.139 jmcneill EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3));
1529 1.139 jmcneill }
1530 1.139 jmcneill
1531 1.139 jmcneill void
1532 1.139 jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
1533 1.139 jmcneill {
1534 1.139 jmcneill printf("SITD %p next=%p prev=%p xfernext=%p physaddr=%X slot=%d\n",
1535 1.139 jmcneill itd, itd->u.frame_list.next, itd->u.frame_list.prev,
1536 1.139 jmcneill itd->xfer_next, itd->physaddr, itd->slot);
1537 1.139 jmcneill }
1538 1.139 jmcneill #endif
1539 1.139 jmcneill
1540 1.38 martin #ifdef DIAGNOSTIC
1541 1.139 jmcneill void
1542 1.18 augustss ehci_dump_exfer(struct ehci_xfer *ex)
1543 1.18 augustss {
1544 1.139 jmcneill printf("ehci_dump_exfer: ex=%p sqtdstart=%p end=%p itdstart=%p end=%p isdone=%d\n", ex, ex->sqtdstart, ex->sqtdend, ex->itdstart, ex->itdend, ex->isdone);
1545 1.18 augustss }
1546 1.38 martin #endif
1547 1.139 jmcneill
1548 1.5 augustss #endif
1549 1.5 augustss
1550 1.5 augustss usbd_status
1551 1.5 augustss ehci_open(usbd_pipe_handle pipe)
1552 1.5 augustss {
1553 1.5 augustss usbd_device_handle dev = pipe->device;
1554 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
1555 1.5 augustss usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
1556 1.5 augustss u_int8_t addr = dev->address;
1557 1.5 augustss u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE;
1558 1.5 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
1559 1.10 augustss ehci_soft_qh_t *sqh;
1560 1.10 augustss usbd_status err;
1561 1.10 augustss int s;
1562 1.78 augustss int ival, speed, naks;
1563 1.80 augustss int hshubaddr, hshubport;
1564 1.5 augustss
1565 1.5 augustss DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
1566 1.5 augustss pipe, addr, ed->bEndpointAddress, sc->sc_addr));
1567 1.5 augustss
1568 1.80 augustss if (dev->myhsport) {
1569 1.80 augustss hshubaddr = dev->myhsport->parent->address;
1570 1.80 augustss hshubport = dev->myhsport->portno;
1571 1.80 augustss } else {
1572 1.80 augustss hshubaddr = 0;
1573 1.80 augustss hshubport = 0;
1574 1.80 augustss }
1575 1.80 augustss
1576 1.17 augustss if (sc->sc_dying)
1577 1.17 augustss return (USBD_IOERROR);
1578 1.17 augustss
1579 1.55 mycroft epipe->nexttoggle = 0;
1580 1.55 mycroft
1581 1.5 augustss if (addr == sc->sc_addr) {
1582 1.5 augustss switch (ed->bEndpointAddress) {
1583 1.5 augustss case USB_CONTROL_ENDPOINT:
1584 1.5 augustss pipe->methods = &ehci_root_ctrl_methods;
1585 1.5 augustss break;
1586 1.5 augustss case UE_DIR_IN | EHCI_INTR_ENDPT:
1587 1.5 augustss pipe->methods = &ehci_root_intr_methods;
1588 1.5 augustss break;
1589 1.5 augustss default:
1590 1.139 jmcneill DPRINTF(("ehci_open: bad bEndpointAddress 0x%02x\n",
1591 1.139 jmcneill ed->bEndpointAddress));
1592 1.5 augustss return (USBD_INVAL);
1593 1.5 augustss }
1594 1.10 augustss return (USBD_NORMAL_COMPLETION);
1595 1.10 augustss }
1596 1.10 augustss
1597 1.24 augustss /* XXX All this stuff is only valid for async. */
1598 1.11 augustss switch (dev->speed) {
1599 1.11 augustss case USB_SPEED_LOW: speed = EHCI_QH_SPEED_LOW; break;
1600 1.11 augustss case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
1601 1.11 augustss case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
1602 1.37 provos default: panic("ehci_open: bad device speed %d", dev->speed);
1603 1.11 augustss }
1604 1.99 augustss if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
1605 1.146 jmcneill aprint_error_dev(sc->sc_dev, "error opening low/full speed "
1606 1.146 jmcneill "isoc endpoint.\n");
1607 1.146 jmcneill aprint_normal_dev(sc->sc_dev, "a low/full speed device is "
1608 1.146 jmcneill "attached to a USB2 hub, and transaction translations are "
1609 1.146 jmcneill "not yet supported.\n");
1610 1.146 jmcneill aprint_normal_dev(sc->sc_dev, "reattach the device to the "
1611 1.146 jmcneill "root hub instead.\n");
1612 1.80 augustss DPRINTFN(1,("ehci_open: hshubaddr=%d hshubport=%d\n",
1613 1.80 augustss hshubaddr, hshubport));
1614 1.99 augustss return USBD_INVAL;
1615 1.80 augustss }
1616 1.80 augustss
1617 1.10 augustss naks = 8; /* XXX */
1618 1.10 augustss
1619 1.139 jmcneill /* Allocate sqh for everything, save isoc xfers */
1620 1.139 jmcneill if (xfertype != UE_ISOCHRONOUS) {
1621 1.139 jmcneill sqh = ehci_alloc_sqh(sc);
1622 1.139 jmcneill if (sqh == NULL)
1623 1.139 jmcneill return (USBD_NOMEM);
1624 1.139 jmcneill /* qh_link filled when the QH is added */
1625 1.139 jmcneill sqh->qh.qh_endp = htole32(
1626 1.139 jmcneill EHCI_QH_SET_ADDR(addr) |
1627 1.139 jmcneill EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
1628 1.139 jmcneill EHCI_QH_SET_EPS(speed) |
1629 1.139 jmcneill EHCI_QH_DTC |
1630 1.139 jmcneill EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
1631 1.139 jmcneill (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
1632 1.139 jmcneill EHCI_QH_CTL : 0) |
1633 1.139 jmcneill EHCI_QH_SET_NRL(naks)
1634 1.139 jmcneill );
1635 1.139 jmcneill sqh->qh.qh_endphub = htole32(
1636 1.139 jmcneill EHCI_QH_SET_MULT(1) |
1637 1.139 jmcneill EHCI_QH_SET_HUBA(hshubaddr) |
1638 1.139 jmcneill EHCI_QH_SET_PORT(hshubport) |
1639 1.139 jmcneill EHCI_QH_SET_CMASK(0x08) | /* XXX */
1640 1.139 jmcneill EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
1641 1.139 jmcneill );
1642 1.139 jmcneill sqh->qh.qh_curqtd = EHCI_NULL;
1643 1.139 jmcneill /* Fill the overlay qTD */
1644 1.139 jmcneill sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
1645 1.139 jmcneill sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
1646 1.139 jmcneill sqh->qh.qh_qtd.qtd_status = htole32(0);
1647 1.139 jmcneill
1648 1.139 jmcneill usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
1649 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1650 1.139 jmcneill epipe->sqh = sqh;
1651 1.139 jmcneill } else {
1652 1.139 jmcneill sqh = NULL;
1653 1.139 jmcneill } /*xfertype == UE_ISOC*/
1654 1.5 augustss
1655 1.10 augustss switch (xfertype) {
1656 1.10 augustss case UE_CONTROL:
1657 1.33 augustss err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
1658 1.10 augustss 0, &epipe->u.ctl.reqdma);
1659 1.25 augustss #ifdef EHCI_DEBUG
1660 1.25 augustss if (err)
1661 1.25 augustss printf("ehci_open: usb_allocmem()=%d\n", err);
1662 1.25 augustss #endif
1663 1.10 augustss if (err)
1664 1.116 drochner goto bad;
1665 1.11 augustss pipe->methods = &ehci_device_ctrl_methods;
1666 1.10 augustss s = splusb();
1667 1.11 augustss ehci_add_qh(sqh, sc->sc_async_head);
1668 1.10 augustss splx(s);
1669 1.10 augustss break;
1670 1.10 augustss case UE_BULK:
1671 1.10 augustss pipe->methods = &ehci_device_bulk_methods;
1672 1.10 augustss s = splusb();
1673 1.11 augustss ehci_add_qh(sqh, sc->sc_async_head);
1674 1.10 augustss splx(s);
1675 1.10 augustss break;
1676 1.24 augustss case UE_INTERRUPT:
1677 1.24 augustss pipe->methods = &ehci_device_intr_methods;
1678 1.78 augustss ival = pipe->interval;
1679 1.116 drochner if (ival == USBD_DEFAULT_INTERVAL) {
1680 1.116 drochner if (speed == EHCI_QH_SPEED_HIGH) {
1681 1.116 drochner if (ed->bInterval > 16) {
1682 1.116 drochner /*
1683 1.116 drochner * illegal with high-speed, but there
1684 1.116 drochner * were documentation bugs in the spec,
1685 1.116 drochner * so be generous
1686 1.116 drochner */
1687 1.116 drochner ival = 256;
1688 1.116 drochner } else
1689 1.116 drochner ival = (1 << (ed->bInterval - 1)) / 8;
1690 1.116 drochner } else
1691 1.116 drochner ival = ed->bInterval;
1692 1.116 drochner }
1693 1.116 drochner err = ehci_device_setintr(sc, sqh, ival);
1694 1.116 drochner if (err)
1695 1.116 drochner goto bad;
1696 1.116 drochner break;
1697 1.24 augustss case UE_ISOCHRONOUS:
1698 1.24 augustss pipe->methods = &ehci_device_isoc_methods;
1699 1.142 drochner if (ed->bInterval == 0 || ed->bInterval > 16) {
1700 1.139 jmcneill printf("ehci: opening pipe with invalid bInterval\n");
1701 1.139 jmcneill err = USBD_INVAL;
1702 1.139 jmcneill goto bad;
1703 1.139 jmcneill }
1704 1.139 jmcneill if (UGETW(ed->wMaxPacketSize) == 0) {
1705 1.139 jmcneill printf("ehci: zero length endpoint open request\n");
1706 1.139 jmcneill err = USBD_INVAL;
1707 1.139 jmcneill goto bad;
1708 1.139 jmcneill }
1709 1.139 jmcneill epipe->u.isoc.next_frame = 0;
1710 1.139 jmcneill epipe->u.isoc.cur_xfers = 0;
1711 1.139 jmcneill break;
1712 1.10 augustss default:
1713 1.139 jmcneill DPRINTF(("ehci: bad xfer type %d\n", xfertype));
1714 1.116 drochner err = USBD_INVAL;
1715 1.116 drochner goto bad;
1716 1.5 augustss }
1717 1.5 augustss return (USBD_NORMAL_COMPLETION);
1718 1.5 augustss
1719 1.116 drochner bad:
1720 1.139 jmcneill if (sqh != NULL)
1721 1.139 jmcneill ehci_free_sqh(sc, sqh);
1722 1.116 drochner return (err);
1723 1.10 augustss }
1724 1.10 augustss
1725 1.10 augustss /*
1726 1.10 augustss * Add an ED to the schedule. Called at splusb().
1727 1.10 augustss */
1728 1.10 augustss void
1729 1.10 augustss ehci_add_qh(ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
1730 1.10 augustss {
1731 1.10 augustss SPLUSBCHECK;
1732 1.10 augustss
1733 1.138 bouyer usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
1734 1.138 bouyer sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
1735 1.10 augustss sqh->next = head->next;
1736 1.10 augustss sqh->qh.qh_link = head->qh.qh_link;
1737 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
1738 1.138 bouyer sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
1739 1.10 augustss head->next = sqh;
1740 1.15 augustss head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
1741 1.138 bouyer usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
1742 1.138 bouyer sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
1743 1.10 augustss
1744 1.10 augustss #ifdef EHCI_DEBUG
1745 1.22 augustss if (ehcidebug > 5) {
1746 1.10 augustss printf("ehci_add_qh:\n");
1747 1.10 augustss ehci_dump_sqh(sqh);
1748 1.10 augustss }
1749 1.5 augustss #endif
1750 1.5 augustss }
1751 1.5 augustss
1752 1.10 augustss /*
1753 1.10 augustss * Remove an ED from the schedule. Called at splusb().
1754 1.10 augustss */
1755 1.10 augustss void
1756 1.10 augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
1757 1.10 augustss {
1758 1.33 augustss ehci_soft_qh_t *p;
1759 1.10 augustss
1760 1.10 augustss SPLUSBCHECK;
1761 1.10 augustss /* XXX */
1762 1.42 augustss for (p = head; p != NULL && p->next != sqh; p = p->next)
1763 1.10 augustss ;
1764 1.10 augustss if (p == NULL)
1765 1.37 provos panic("ehci_rem_qh: ED not found");
1766 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
1767 1.138 bouyer sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
1768 1.10 augustss p->next = sqh->next;
1769 1.10 augustss p->qh.qh_link = sqh->qh.qh_link;
1770 1.138 bouyer usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
1771 1.138 bouyer sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
1772 1.10 augustss
1773 1.11 augustss ehci_sync_hc(sc);
1774 1.11 augustss }
1775 1.11 augustss
1776 1.23 augustss void
1777 1.23 augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
1778 1.23 augustss {
1779 1.85 augustss int i;
1780 1.87 augustss u_int32_t status;
1781 1.85 augustss
1782 1.87 augustss /* Save toggle bit and ping status. */
1783 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
1784 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1785 1.87 augustss status = sqh->qh.qh_qtd.qtd_status &
1786 1.87 augustss htole32(EHCI_QTD_TOGGLE_MASK |
1787 1.87 augustss EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
1788 1.85 augustss /* Set HALTED to make hw leave it alone. */
1789 1.85 augustss sqh->qh.qh_qtd.qtd_status =
1790 1.85 augustss htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
1791 1.138 bouyer usb_syncmem(&sqh->dma,
1792 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
1793 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
1794 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1795 1.23 augustss sqh->qh.qh_curqtd = 0;
1796 1.23 augustss sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
1797 1.85 augustss sqh->qh.qh_qtd.qtd_altnext = 0;
1798 1.85 augustss for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
1799 1.85 augustss sqh->qh.qh_qtd.qtd_buffer[i] = 0;
1800 1.23 augustss sqh->sqtd = sqtd;
1801 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
1802 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1803 1.87 augustss /* Set !HALTED && !ACTIVE to start execution, preserve some fields */
1804 1.87 augustss sqh->qh.qh_qtd.qtd_status = status;
1805 1.138 bouyer usb_syncmem(&sqh->dma,
1806 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
1807 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
1808 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1809 1.23 augustss }
1810 1.23 augustss
1811 1.11 augustss /*
1812 1.11 augustss * Ensure that the HC has released all references to the QH. We do this
1813 1.11 augustss * by asking for a Async Advance Doorbell interrupt and then we wait for
1814 1.11 augustss * the interrupt.
1815 1.11 augustss * To make this easier we first obtain exclusive use of the doorbell.
1816 1.11 augustss */
1817 1.11 augustss void
1818 1.11 augustss ehci_sync_hc(ehci_softc_t *sc)
1819 1.11 augustss {
1820 1.15 augustss int s, error;
1821 1.11 augustss
1822 1.12 augustss if (sc->sc_dying) {
1823 1.12 augustss DPRINTFN(2,("ehci_sync_hc: dying\n"));
1824 1.12 augustss return;
1825 1.12 augustss }
1826 1.12 augustss DPRINTFN(2,("ehci_sync_hc: enter\n"));
1827 1.126 ad mutex_enter(&sc->sc_doorbell_lock); /* get doorbell */
1828 1.10 augustss s = splhardusb();
1829 1.10 augustss /* ask for doorbell */
1830 1.10 augustss EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
1831 1.15 augustss DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
1832 1.15 augustss EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
1833 1.15 augustss error = tsleep(&sc->sc_async_head, PZERO, "ehcidi", hz); /* bell wait */
1834 1.15 augustss DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
1835 1.15 augustss EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
1836 1.10 augustss splx(s);
1837 1.126 ad mutex_exit(&sc->sc_doorbell_lock); /* release doorbell */
1838 1.15 augustss #ifdef DIAGNOSTIC
1839 1.15 augustss if (error)
1840 1.15 augustss printf("ehci_sync_hc: tsleep() = %d\n", error);
1841 1.15 augustss #endif
1842 1.12 augustss DPRINTFN(2,("ehci_sync_hc: exit\n"));
1843 1.10 augustss }
1844 1.10 augustss
1845 1.139 jmcneill /*Call at splusb*/
1846 1.139 jmcneill void
1847 1.139 jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
1848 1.139 jmcneill {
1849 1.139 jmcneill struct ehci_soft_itd *itd, *prev;
1850 1.139 jmcneill
1851 1.139 jmcneill prev = NULL;
1852 1.139 jmcneill
1853 1.139 jmcneill if (exfer->itdstart == NULL || exfer->itdend == NULL)
1854 1.139 jmcneill panic("ehci isoc xfer being freed, but with no itd chain\n");
1855 1.139 jmcneill
1856 1.139 jmcneill for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
1857 1.139 jmcneill prev = itd->u.frame_list.prev;
1858 1.139 jmcneill /* Unlink itd from hardware chain, or frame array */
1859 1.139 jmcneill if (prev == NULL) { /* We're at the table head */
1860 1.139 jmcneill sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
1861 1.139 jmcneill sc->sc_flist[itd->slot] = itd->itd.itd_next;
1862 1.139 jmcneill usb_syncmem(&sc->sc_fldma,
1863 1.139 jmcneill sizeof(ehci_link_t) * itd->slot,
1864 1.139 jmcneill sizeof(ehci_link_t),
1865 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1866 1.139 jmcneill
1867 1.139 jmcneill if (itd->u.frame_list.next != NULL)
1868 1.139 jmcneill itd->u.frame_list.next->u.frame_list.prev = NULL;
1869 1.139 jmcneill } else {
1870 1.139 jmcneill /* XXX this part is untested... */
1871 1.139 jmcneill prev->itd.itd_next = itd->itd.itd_next;
1872 1.139 jmcneill usb_syncmem(&itd->dma,
1873 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
1874 1.139 jmcneill sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
1875 1.139 jmcneill
1876 1.139 jmcneill prev->u.frame_list.next = itd->u.frame_list.next;
1877 1.139 jmcneill if (itd->u.frame_list.next != NULL)
1878 1.139 jmcneill itd->u.frame_list.next->u.frame_list.prev = prev;
1879 1.139 jmcneill }
1880 1.139 jmcneill }
1881 1.139 jmcneill
1882 1.139 jmcneill prev = NULL;
1883 1.139 jmcneill for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
1884 1.139 jmcneill if (prev != NULL)
1885 1.139 jmcneill ehci_free_itd(sc, prev);
1886 1.139 jmcneill prev = itd;
1887 1.139 jmcneill }
1888 1.139 jmcneill if (prev)
1889 1.139 jmcneill ehci_free_itd(sc, prev);
1890 1.139 jmcneill exfer->itdstart = NULL;
1891 1.139 jmcneill exfer->itdend = NULL;
1892 1.139 jmcneill }
1893 1.139 jmcneill
1894 1.5 augustss /***********/
1895 1.5 augustss
1896 1.5 augustss /*
1897 1.5 augustss * Data structures and routines to emulate the root hub.
1898 1.5 augustss */
1899 1.5 augustss Static usb_device_descriptor_t ehci_devd = {
1900 1.5 augustss USB_DEVICE_DESCRIPTOR_SIZE,
1901 1.5 augustss UDESC_DEVICE, /* type */
1902 1.5 augustss {0x00, 0x02}, /* USB version */
1903 1.5 augustss UDCLASS_HUB, /* class */
1904 1.5 augustss UDSUBCLASS_HUB, /* subclass */
1905 1.11 augustss UDPROTO_HSHUBSTT, /* protocol */
1906 1.5 augustss 64, /* max packet */
1907 1.5 augustss {0},{0},{0x00,0x01}, /* device id */
1908 1.5 augustss 1,2,0, /* string indicies */
1909 1.5 augustss 1 /* # of configurations */
1910 1.5 augustss };
1911 1.5 augustss
1912 1.123 drochner Static const usb_device_qualifier_t ehci_odevd = {
1913 1.11 augustss USB_DEVICE_DESCRIPTOR_SIZE,
1914 1.11 augustss UDESC_DEVICE_QUALIFIER, /* type */
1915 1.11 augustss {0x00, 0x02}, /* USB version */
1916 1.11 augustss UDCLASS_HUB, /* class */
1917 1.11 augustss UDSUBCLASS_HUB, /* subclass */
1918 1.11 augustss UDPROTO_FSHUB, /* protocol */
1919 1.11 augustss 64, /* max packet */
1920 1.11 augustss 1, /* # of configurations */
1921 1.11 augustss 0
1922 1.11 augustss };
1923 1.11 augustss
1924 1.123 drochner Static const usb_config_descriptor_t ehci_confd = {
1925 1.5 augustss USB_CONFIG_DESCRIPTOR_SIZE,
1926 1.5 augustss UDESC_CONFIG,
1927 1.5 augustss {USB_CONFIG_DESCRIPTOR_SIZE +
1928 1.5 augustss USB_INTERFACE_DESCRIPTOR_SIZE +
1929 1.5 augustss USB_ENDPOINT_DESCRIPTOR_SIZE},
1930 1.5 augustss 1,
1931 1.5 augustss 1,
1932 1.5 augustss 0,
1933 1.120 drochner UC_ATTR_MBO | UC_SELF_POWERED,
1934 1.5 augustss 0 /* max power */
1935 1.5 augustss };
1936 1.5 augustss
1937 1.123 drochner Static const usb_interface_descriptor_t ehci_ifcd = {
1938 1.5 augustss USB_INTERFACE_DESCRIPTOR_SIZE,
1939 1.5 augustss UDESC_INTERFACE,
1940 1.5 augustss 0,
1941 1.5 augustss 0,
1942 1.5 augustss 1,
1943 1.5 augustss UICLASS_HUB,
1944 1.5 augustss UISUBCLASS_HUB,
1945 1.11 augustss UIPROTO_HSHUBSTT,
1946 1.5 augustss 0
1947 1.5 augustss };
1948 1.5 augustss
1949 1.123 drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
1950 1.5 augustss USB_ENDPOINT_DESCRIPTOR_SIZE,
1951 1.5 augustss UDESC_ENDPOINT,
1952 1.5 augustss UE_DIR_IN | EHCI_INTR_ENDPT,
1953 1.5 augustss UE_INTERRUPT,
1954 1.5 augustss {8, 0}, /* max packet */
1955 1.118 drochner 12
1956 1.5 augustss };
1957 1.5 augustss
1958 1.123 drochner Static const usb_hub_descriptor_t ehci_hubd = {
1959 1.5 augustss USB_HUB_DESCRIPTOR_SIZE,
1960 1.5 augustss UDESC_HUB,
1961 1.5 augustss 0,
1962 1.5 augustss {0,0},
1963 1.5 augustss 0,
1964 1.5 augustss 0,
1965 1.111 christos {""},
1966 1.111 christos {""},
1967 1.5 augustss };
1968 1.5 augustss
1969 1.5 augustss /*
1970 1.5 augustss * Simulate a hardware hub by handling all the necessary requests.
1971 1.5 augustss */
1972 1.5 augustss Static usbd_status
1973 1.5 augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
1974 1.5 augustss {
1975 1.5 augustss usbd_status err;
1976 1.5 augustss
1977 1.5 augustss /* Insert last in queue. */
1978 1.5 augustss err = usb_insert_transfer(xfer);
1979 1.5 augustss if (err)
1980 1.5 augustss return (err);
1981 1.5 augustss
1982 1.5 augustss /* Pipe isn't running, start first */
1983 1.5 augustss return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
1984 1.5 augustss }
1985 1.5 augustss
1986 1.5 augustss Static usbd_status
1987 1.5 augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
1988 1.5 augustss {
1989 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
1990 1.5 augustss usb_device_request_t *req;
1991 1.5 augustss void *buf = NULL;
1992 1.5 augustss int port, i;
1993 1.5 augustss int s, len, value, index, l, totlen = 0;
1994 1.5 augustss usb_port_status_t ps;
1995 1.5 augustss usb_hub_descriptor_t hubd;
1996 1.5 augustss usbd_status err;
1997 1.5 augustss u_int32_t v;
1998 1.5 augustss
1999 1.5 augustss if (sc->sc_dying)
2000 1.5 augustss return (USBD_IOERROR);
2001 1.5 augustss
2002 1.5 augustss #ifdef DIAGNOSTIC
2003 1.5 augustss if (!(xfer->rqflags & URQ_REQUEST))
2004 1.5 augustss /* XXX panic */
2005 1.5 augustss return (USBD_INVAL);
2006 1.5 augustss #endif
2007 1.5 augustss req = &xfer->request;
2008 1.5 augustss
2009 1.72 augustss DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n",
2010 1.5 augustss req->bmRequestType, req->bRequest));
2011 1.5 augustss
2012 1.5 augustss len = UGETW(req->wLength);
2013 1.5 augustss value = UGETW(req->wValue);
2014 1.5 augustss index = UGETW(req->wIndex);
2015 1.5 augustss
2016 1.5 augustss if (len != 0)
2017 1.30 augustss buf = KERNADDR(&xfer->dmabuf, 0);
2018 1.5 augustss
2019 1.5 augustss #define C(x,y) ((x) | ((y) << 8))
2020 1.5 augustss switch(C(req->bRequest, req->bmRequestType)) {
2021 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
2022 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
2023 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
2024 1.33 augustss /*
2025 1.5 augustss * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
2026 1.5 augustss * for the integrated root hub.
2027 1.5 augustss */
2028 1.5 augustss break;
2029 1.5 augustss case C(UR_GET_CONFIG, UT_READ_DEVICE):
2030 1.5 augustss if (len > 0) {
2031 1.5 augustss *(u_int8_t *)buf = sc->sc_conf;
2032 1.5 augustss totlen = 1;
2033 1.5 augustss }
2034 1.5 augustss break;
2035 1.5 augustss case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
2036 1.72 augustss DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value));
2037 1.109 christos if (len == 0)
2038 1.109 christos break;
2039 1.5 augustss switch(value >> 8) {
2040 1.5 augustss case UDESC_DEVICE:
2041 1.5 augustss if ((value & 0xff) != 0) {
2042 1.5 augustss err = USBD_IOERROR;
2043 1.5 augustss goto ret;
2044 1.5 augustss }
2045 1.5 augustss totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
2046 1.5 augustss USETW(ehci_devd.idVendor, sc->sc_id_vendor);
2047 1.5 augustss memcpy(buf, &ehci_devd, l);
2048 1.5 augustss break;
2049 1.33 augustss /*
2050 1.11 augustss * We can't really operate at another speed, but the spec says
2051 1.11 augustss * we need this descriptor.
2052 1.11 augustss */
2053 1.11 augustss case UDESC_DEVICE_QUALIFIER:
2054 1.11 augustss if ((value & 0xff) != 0) {
2055 1.11 augustss err = USBD_IOERROR;
2056 1.11 augustss goto ret;
2057 1.11 augustss }
2058 1.11 augustss totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
2059 1.11 augustss memcpy(buf, &ehci_odevd, l);
2060 1.11 augustss break;
2061 1.33 augustss /*
2062 1.11 augustss * We can't really operate at another speed, but the spec says
2063 1.11 augustss * we need this descriptor.
2064 1.11 augustss */
2065 1.11 augustss case UDESC_OTHER_SPEED_CONFIGURATION:
2066 1.5 augustss case UDESC_CONFIG:
2067 1.5 augustss if ((value & 0xff) != 0) {
2068 1.5 augustss err = USBD_IOERROR;
2069 1.5 augustss goto ret;
2070 1.5 augustss }
2071 1.5 augustss totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
2072 1.5 augustss memcpy(buf, &ehci_confd, l);
2073 1.11 augustss ((usb_config_descriptor_t *)buf)->bDescriptorType =
2074 1.11 augustss value >> 8;
2075 1.5 augustss buf = (char *)buf + l;
2076 1.5 augustss len -= l;
2077 1.5 augustss l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
2078 1.5 augustss totlen += l;
2079 1.5 augustss memcpy(buf, &ehci_ifcd, l);
2080 1.5 augustss buf = (char *)buf + l;
2081 1.5 augustss len -= l;
2082 1.5 augustss l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
2083 1.5 augustss totlen += l;
2084 1.5 augustss memcpy(buf, &ehci_endpd, l);
2085 1.5 augustss break;
2086 1.5 augustss case UDESC_STRING:
2087 1.131 drochner #define sd ((usb_string_descriptor_t *)buf)
2088 1.5 augustss switch (value & 0xff) {
2089 1.88 augustss case 0: /* Language table */
2090 1.131 drochner totlen = usb_makelangtbl(sd, len);
2091 1.88 augustss break;
2092 1.5 augustss case 1: /* Vendor */
2093 1.131 drochner totlen = usb_makestrdesc(sd, len,
2094 1.131 drochner sc->sc_vendor);
2095 1.5 augustss break;
2096 1.5 augustss case 2: /* Product */
2097 1.131 drochner totlen = usb_makestrdesc(sd, len,
2098 1.131 drochner "EHCI root hub");
2099 1.5 augustss break;
2100 1.5 augustss }
2101 1.131 drochner #undef sd
2102 1.5 augustss break;
2103 1.5 augustss default:
2104 1.5 augustss err = USBD_IOERROR;
2105 1.5 augustss goto ret;
2106 1.5 augustss }
2107 1.5 augustss break;
2108 1.5 augustss case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
2109 1.5 augustss if (len > 0) {
2110 1.5 augustss *(u_int8_t *)buf = 0;
2111 1.5 augustss totlen = 1;
2112 1.5 augustss }
2113 1.5 augustss break;
2114 1.5 augustss case C(UR_GET_STATUS, UT_READ_DEVICE):
2115 1.5 augustss if (len > 1) {
2116 1.5 augustss USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
2117 1.5 augustss totlen = 2;
2118 1.5 augustss }
2119 1.5 augustss break;
2120 1.5 augustss case C(UR_GET_STATUS, UT_READ_INTERFACE):
2121 1.5 augustss case C(UR_GET_STATUS, UT_READ_ENDPOINT):
2122 1.5 augustss if (len > 1) {
2123 1.5 augustss USETW(((usb_status_t *)buf)->wStatus, 0);
2124 1.5 augustss totlen = 2;
2125 1.5 augustss }
2126 1.5 augustss break;
2127 1.5 augustss case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
2128 1.5 augustss if (value >= USB_MAX_DEVICES) {
2129 1.5 augustss err = USBD_IOERROR;
2130 1.5 augustss goto ret;
2131 1.5 augustss }
2132 1.5 augustss sc->sc_addr = value;
2133 1.5 augustss break;
2134 1.5 augustss case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
2135 1.5 augustss if (value != 0 && value != 1) {
2136 1.5 augustss err = USBD_IOERROR;
2137 1.5 augustss goto ret;
2138 1.5 augustss }
2139 1.5 augustss sc->sc_conf = value;
2140 1.5 augustss break;
2141 1.5 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
2142 1.5 augustss break;
2143 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
2144 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
2145 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
2146 1.5 augustss err = USBD_IOERROR;
2147 1.5 augustss goto ret;
2148 1.5 augustss case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
2149 1.5 augustss break;
2150 1.5 augustss case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
2151 1.5 augustss break;
2152 1.5 augustss /* Hub requests */
2153 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
2154 1.5 augustss break;
2155 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
2156 1.106 augustss DPRINTFN(4, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE "
2157 1.5 augustss "port=%d feature=%d\n",
2158 1.5 augustss index, value));
2159 1.5 augustss if (index < 1 || index > sc->sc_noport) {
2160 1.5 augustss err = USBD_IOERROR;
2161 1.5 augustss goto ret;
2162 1.5 augustss }
2163 1.5 augustss port = EHCI_PORTSC(index);
2164 1.106 augustss v = EOREAD4(sc, port);
2165 1.106 augustss DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
2166 1.106 augustss v &= ~EHCI_PS_CLEAR;
2167 1.5 augustss switch(value) {
2168 1.5 augustss case UHF_PORT_ENABLE:
2169 1.5 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PE);
2170 1.5 augustss break;
2171 1.5 augustss case UHF_PORT_SUSPEND:
2172 1.137 drochner if (!(v & EHCI_PS_SUSP)) /* not suspended */
2173 1.137 drochner break;
2174 1.137 drochner v &= ~EHCI_PS_SUSP;
2175 1.137 drochner EOWRITE4(sc, port, v | EHCI_PS_FPR);
2176 1.137 drochner /* see USB2 spec ch. 7.1.7.7 */
2177 1.137 drochner usb_delay_ms(&sc->sc_bus, 20);
2178 1.137 drochner EOWRITE4(sc, port, v);
2179 1.137 drochner usb_delay_ms(&sc->sc_bus, 2);
2180 1.137 drochner #ifdef DEBUG
2181 1.137 drochner v = EOREAD4(sc, port);
2182 1.137 drochner if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
2183 1.137 drochner printf("ehci: resume failed: %x\n", v);
2184 1.137 drochner #endif
2185 1.5 augustss break;
2186 1.5 augustss case UHF_PORT_POWER:
2187 1.106 augustss if (sc->sc_hasppc)
2188 1.106 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PP);
2189 1.5 augustss break;
2190 1.14 augustss case UHF_PORT_TEST:
2191 1.72 augustss DPRINTFN(2,("ehci_root_ctrl_start: clear port test "
2192 1.14 augustss "%d\n", index));
2193 1.14 augustss break;
2194 1.14 augustss case UHF_PORT_INDICATOR:
2195 1.72 augustss DPRINTFN(2,("ehci_root_ctrl_start: clear port ind "
2196 1.14 augustss "%d\n", index));
2197 1.14 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
2198 1.14 augustss break;
2199 1.5 augustss case UHF_C_PORT_CONNECTION:
2200 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_CSC);
2201 1.5 augustss break;
2202 1.5 augustss case UHF_C_PORT_ENABLE:
2203 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PEC);
2204 1.5 augustss break;
2205 1.5 augustss case UHF_C_PORT_SUSPEND:
2206 1.5 augustss /* how? */
2207 1.5 augustss break;
2208 1.5 augustss case UHF_C_PORT_OVER_CURRENT:
2209 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_OCC);
2210 1.5 augustss break;
2211 1.5 augustss case UHF_C_PORT_RESET:
2212 1.106 augustss sc->sc_isreset[index] = 0;
2213 1.5 augustss break;
2214 1.5 augustss default:
2215 1.5 augustss err = USBD_IOERROR;
2216 1.5 augustss goto ret;
2217 1.5 augustss }
2218 1.5 augustss #if 0
2219 1.5 augustss switch(value) {
2220 1.5 augustss case UHF_C_PORT_CONNECTION:
2221 1.5 augustss case UHF_C_PORT_ENABLE:
2222 1.5 augustss case UHF_C_PORT_SUSPEND:
2223 1.5 augustss case UHF_C_PORT_OVER_CURRENT:
2224 1.5 augustss case UHF_C_PORT_RESET:
2225 1.5 augustss default:
2226 1.5 augustss break;
2227 1.5 augustss }
2228 1.5 augustss #endif
2229 1.5 augustss break;
2230 1.5 augustss case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
2231 1.109 christos if (len == 0)
2232 1.109 christos break;
2233 1.51 toshii if ((value & 0xff) != 0) {
2234 1.5 augustss err = USBD_IOERROR;
2235 1.5 augustss goto ret;
2236 1.5 augustss }
2237 1.5 augustss hubd = ehci_hubd;
2238 1.5 augustss hubd.bNbrPorts = sc->sc_noport;
2239 1.5 augustss v = EOREAD4(sc, EHCI_HCSPARAMS);
2240 1.5 augustss USETW(hubd.wHubCharacteristics,
2241 1.14 augustss EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
2242 1.78 augustss EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
2243 1.14 augustss ? UHD_PORT_IND : 0);
2244 1.5 augustss hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
2245 1.33 augustss for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
2246 1.5 augustss hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
2247 1.5 augustss hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
2248 1.5 augustss l = min(len, hubd.bDescLength);
2249 1.5 augustss totlen = l;
2250 1.5 augustss memcpy(buf, &hubd, l);
2251 1.5 augustss break;
2252 1.5 augustss case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
2253 1.5 augustss if (len != 4) {
2254 1.5 augustss err = USBD_IOERROR;
2255 1.5 augustss goto ret;
2256 1.5 augustss }
2257 1.5 augustss memset(buf, 0, len); /* ? XXX */
2258 1.5 augustss totlen = len;
2259 1.5 augustss break;
2260 1.5 augustss case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
2261 1.72 augustss DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n",
2262 1.5 augustss index));
2263 1.5 augustss if (index < 1 || index > sc->sc_noport) {
2264 1.5 augustss err = USBD_IOERROR;
2265 1.5 augustss goto ret;
2266 1.5 augustss }
2267 1.5 augustss if (len != 4) {
2268 1.5 augustss err = USBD_IOERROR;
2269 1.5 augustss goto ret;
2270 1.5 augustss }
2271 1.5 augustss v = EOREAD4(sc, EHCI_PORTSC(index));
2272 1.72 augustss DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n",
2273 1.5 augustss v));
2274 1.11 augustss i = UPS_HIGH_SPEED;
2275 1.5 augustss if (v & EHCI_PS_CS) i |= UPS_CURRENT_CONNECT_STATUS;
2276 1.5 augustss if (v & EHCI_PS_PE) i |= UPS_PORT_ENABLED;
2277 1.5 augustss if (v & EHCI_PS_SUSP) i |= UPS_SUSPEND;
2278 1.5 augustss if (v & EHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR;
2279 1.5 augustss if (v & EHCI_PS_PR) i |= UPS_RESET;
2280 1.5 augustss if (v & EHCI_PS_PP) i |= UPS_PORT_POWER;
2281 1.5 augustss USETW(ps.wPortStatus, i);
2282 1.5 augustss i = 0;
2283 1.5 augustss if (v & EHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS;
2284 1.5 augustss if (v & EHCI_PS_PEC) i |= UPS_C_PORT_ENABLED;
2285 1.5 augustss if (v & EHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR;
2286 1.106 augustss if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
2287 1.5 augustss USETW(ps.wPortChange, i);
2288 1.5 augustss l = min(len, sizeof ps);
2289 1.5 augustss memcpy(buf, &ps, l);
2290 1.5 augustss totlen = l;
2291 1.5 augustss break;
2292 1.5 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
2293 1.5 augustss err = USBD_IOERROR;
2294 1.5 augustss goto ret;
2295 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
2296 1.5 augustss break;
2297 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
2298 1.5 augustss if (index < 1 || index > sc->sc_noport) {
2299 1.5 augustss err = USBD_IOERROR;
2300 1.5 augustss goto ret;
2301 1.5 augustss }
2302 1.5 augustss port = EHCI_PORTSC(index);
2303 1.106 augustss v = EOREAD4(sc, port);
2304 1.106 augustss DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
2305 1.106 augustss v &= ~EHCI_PS_CLEAR;
2306 1.5 augustss switch(value) {
2307 1.5 augustss case UHF_PORT_ENABLE:
2308 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PE);
2309 1.5 augustss break;
2310 1.5 augustss case UHF_PORT_SUSPEND:
2311 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_SUSP);
2312 1.5 augustss break;
2313 1.5 augustss case UHF_PORT_RESET:
2314 1.72 augustss DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n",
2315 1.5 augustss index));
2316 1.6 augustss if (EHCI_PS_IS_LOWSPEED(v)) {
2317 1.6 augustss /* Low speed device, give up ownership. */
2318 1.6 augustss ehci_disown(sc, index, 1);
2319 1.6 augustss break;
2320 1.6 augustss }
2321 1.8 augustss /* Start reset sequence. */
2322 1.8 augustss v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
2323 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PR);
2324 1.8 augustss /* Wait for reset to complete. */
2325 1.13 augustss usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
2326 1.17 augustss if (sc->sc_dying) {
2327 1.17 augustss err = USBD_IOERROR;
2328 1.17 augustss goto ret;
2329 1.17 augustss }
2330 1.8 augustss /* Terminate reset sequence. */
2331 1.8 augustss EOWRITE4(sc, port, v);
2332 1.8 augustss /* Wait for HC to complete reset. */
2333 1.13 augustss usb_delay_ms(&sc->sc_bus, EHCI_PORT_RESET_COMPLETE);
2334 1.17 augustss if (sc->sc_dying) {
2335 1.17 augustss err = USBD_IOERROR;
2336 1.17 augustss goto ret;
2337 1.17 augustss }
2338 1.8 augustss v = EOREAD4(sc, port);
2339 1.8 augustss DPRINTF(("ehci after reset, status=0x%08x\n", v));
2340 1.8 augustss if (v & EHCI_PS_PR) {
2341 1.8 augustss printf("%s: port reset timeout\n",
2342 1.134 drochner device_xname(sc->sc_dev));
2343 1.8 augustss return (USBD_TIMEOUT);
2344 1.5 augustss }
2345 1.8 augustss if (!(v & EHCI_PS_PE)) {
2346 1.6 augustss /* Not a high speed device, give up ownership.*/
2347 1.6 augustss ehci_disown(sc, index, 0);
2348 1.6 augustss break;
2349 1.6 augustss }
2350 1.106 augustss sc->sc_isreset[index] = 1;
2351 1.8 augustss DPRINTF(("ehci port %d reset, status = 0x%08x\n",
2352 1.6 augustss index, v));
2353 1.5 augustss break;
2354 1.5 augustss case UHF_PORT_POWER:
2355 1.72 augustss DPRINTFN(2,("ehci_root_ctrl_start: set port power "
2356 1.106 augustss "%d (has PPC = %d)\n", index,
2357 1.106 augustss sc->sc_hasppc));
2358 1.106 augustss if (sc->sc_hasppc)
2359 1.106 augustss EOWRITE4(sc, port, v | EHCI_PS_PP);
2360 1.5 augustss break;
2361 1.11 augustss case UHF_PORT_TEST:
2362 1.72 augustss DPRINTFN(2,("ehci_root_ctrl_start: set port test "
2363 1.11 augustss "%d\n", index));
2364 1.11 augustss break;
2365 1.11 augustss case UHF_PORT_INDICATOR:
2366 1.72 augustss DPRINTFN(2,("ehci_root_ctrl_start: set port ind "
2367 1.11 augustss "%d\n", index));
2368 1.14 augustss EOWRITE4(sc, port, v | EHCI_PS_PIC);
2369 1.11 augustss break;
2370 1.5 augustss default:
2371 1.5 augustss err = USBD_IOERROR;
2372 1.5 augustss goto ret;
2373 1.5 augustss }
2374 1.5 augustss break;
2375 1.11 augustss case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
2376 1.11 augustss case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
2377 1.11 augustss case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
2378 1.11 augustss case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
2379 1.11 augustss break;
2380 1.5 augustss default:
2381 1.5 augustss err = USBD_IOERROR;
2382 1.5 augustss goto ret;
2383 1.5 augustss }
2384 1.5 augustss xfer->actlen = totlen;
2385 1.5 augustss err = USBD_NORMAL_COMPLETION;
2386 1.5 augustss ret:
2387 1.5 augustss xfer->status = err;
2388 1.5 augustss s = splusb();
2389 1.5 augustss usb_transfer_complete(xfer);
2390 1.5 augustss splx(s);
2391 1.5 augustss return (USBD_IN_PROGRESS);
2392 1.6 augustss }
2393 1.6 augustss
2394 1.6 augustss void
2395 1.115 christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
2396 1.6 augustss {
2397 1.24 augustss int port;
2398 1.6 augustss u_int32_t v;
2399 1.6 augustss
2400 1.6 augustss DPRINTF(("ehci_disown: index=%d lowspeed=%d\n", index, lowspeed));
2401 1.6 augustss #ifdef DIAGNOSTIC
2402 1.6 augustss if (sc->sc_npcomp != 0) {
2403 1.24 augustss int i = (index-1) / sc->sc_npcomp;
2404 1.6 augustss if (i >= sc->sc_ncomp)
2405 1.6 augustss printf("%s: strange port\n",
2406 1.134 drochner device_xname(sc->sc_dev));
2407 1.6 augustss else
2408 1.6 augustss printf("%s: handing over %s speed device on "
2409 1.6 augustss "port %d to %s\n",
2410 1.134 drochner device_xname(sc->sc_dev),
2411 1.6 augustss lowspeed ? "low" : "full",
2412 1.134 drochner index, device_xname(sc->sc_comps[i]));
2413 1.6 augustss } else {
2414 1.134 drochner printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
2415 1.6 augustss }
2416 1.6 augustss #endif
2417 1.6 augustss port = EHCI_PORTSC(index);
2418 1.6 augustss v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
2419 1.6 augustss EOWRITE4(sc, port, v | EHCI_PS_PO);
2420 1.5 augustss }
2421 1.5 augustss
2422 1.5 augustss /* Abort a root control request. */
2423 1.5 augustss Static void
2424 1.115 christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
2425 1.5 augustss {
2426 1.5 augustss /* Nothing to do, all transfers are synchronous. */
2427 1.5 augustss }
2428 1.5 augustss
2429 1.5 augustss /* Close the root pipe. */
2430 1.5 augustss Static void
2431 1.115 christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
2432 1.5 augustss {
2433 1.5 augustss DPRINTF(("ehci_root_ctrl_close\n"));
2434 1.5 augustss /* Nothing to do. */
2435 1.5 augustss }
2436 1.5 augustss
2437 1.5 augustss void
2438 1.5 augustss ehci_root_intr_done(usbd_xfer_handle xfer)
2439 1.5 augustss {
2440 1.78 augustss xfer->hcpriv = NULL;
2441 1.5 augustss }
2442 1.5 augustss
2443 1.5 augustss Static usbd_status
2444 1.5 augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
2445 1.5 augustss {
2446 1.5 augustss usbd_status err;
2447 1.5 augustss
2448 1.5 augustss /* Insert last in queue. */
2449 1.5 augustss err = usb_insert_transfer(xfer);
2450 1.5 augustss if (err)
2451 1.5 augustss return (err);
2452 1.5 augustss
2453 1.5 augustss /* Pipe isn't running, start first */
2454 1.5 augustss return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
2455 1.5 augustss }
2456 1.5 augustss
2457 1.5 augustss Static usbd_status
2458 1.5 augustss ehci_root_intr_start(usbd_xfer_handle xfer)
2459 1.5 augustss {
2460 1.5 augustss usbd_pipe_handle pipe = xfer->pipe;
2461 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
2462 1.5 augustss
2463 1.5 augustss if (sc->sc_dying)
2464 1.5 augustss return (USBD_IOERROR);
2465 1.5 augustss
2466 1.5 augustss sc->sc_intrxfer = xfer;
2467 1.5 augustss
2468 1.5 augustss return (USBD_IN_PROGRESS);
2469 1.5 augustss }
2470 1.5 augustss
2471 1.5 augustss /* Abort a root interrupt request. */
2472 1.5 augustss Static void
2473 1.5 augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
2474 1.5 augustss {
2475 1.5 augustss int s;
2476 1.5 augustss
2477 1.5 augustss if (xfer->pipe->intrxfer == xfer) {
2478 1.5 augustss DPRINTF(("ehci_root_intr_abort: remove\n"));
2479 1.5 augustss xfer->pipe->intrxfer = NULL;
2480 1.5 augustss }
2481 1.5 augustss xfer->status = USBD_CANCELLED;
2482 1.5 augustss s = splusb();
2483 1.5 augustss usb_transfer_complete(xfer);
2484 1.5 augustss splx(s);
2485 1.5 augustss }
2486 1.5 augustss
2487 1.5 augustss /* Close the root pipe. */
2488 1.5 augustss Static void
2489 1.5 augustss ehci_root_intr_close(usbd_pipe_handle pipe)
2490 1.5 augustss {
2491 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
2492 1.33 augustss
2493 1.5 augustss DPRINTF(("ehci_root_intr_close\n"));
2494 1.5 augustss
2495 1.5 augustss sc->sc_intrxfer = NULL;
2496 1.5 augustss }
2497 1.5 augustss
2498 1.5 augustss void
2499 1.5 augustss ehci_root_ctrl_done(usbd_xfer_handle xfer)
2500 1.5 augustss {
2501 1.78 augustss xfer->hcpriv = NULL;
2502 1.9 augustss }
2503 1.9 augustss
2504 1.9 augustss /************************/
2505 1.9 augustss
2506 1.9 augustss ehci_soft_qh_t *
2507 1.9 augustss ehci_alloc_sqh(ehci_softc_t *sc)
2508 1.9 augustss {
2509 1.9 augustss ehci_soft_qh_t *sqh;
2510 1.9 augustss usbd_status err;
2511 1.9 augustss int i, offs;
2512 1.9 augustss usb_dma_t dma;
2513 1.9 augustss
2514 1.9 augustss if (sc->sc_freeqhs == NULL) {
2515 1.9 augustss DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n"));
2516 1.9 augustss err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
2517 1.9 augustss EHCI_PAGE_SIZE, &dma);
2518 1.25 augustss #ifdef EHCI_DEBUG
2519 1.25 augustss if (err)
2520 1.25 augustss printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
2521 1.25 augustss #endif
2522 1.9 augustss if (err)
2523 1.11 augustss return (NULL);
2524 1.9 augustss for(i = 0; i < EHCI_SQH_CHUNK; i++) {
2525 1.9 augustss offs = i * EHCI_SQH_SIZE;
2526 1.30 augustss sqh = KERNADDR(&dma, offs);
2527 1.31 augustss sqh->physaddr = DMAADDR(&dma, offs);
2528 1.138 bouyer sqh->dma = dma;
2529 1.138 bouyer sqh->offs = offs;
2530 1.9 augustss sqh->next = sc->sc_freeqhs;
2531 1.9 augustss sc->sc_freeqhs = sqh;
2532 1.9 augustss }
2533 1.9 augustss }
2534 1.9 augustss sqh = sc->sc_freeqhs;
2535 1.9 augustss sc->sc_freeqhs = sqh->next;
2536 1.9 augustss memset(&sqh->qh, 0, sizeof(ehci_qh_t));
2537 1.11 augustss sqh->next = NULL;
2538 1.9 augustss return (sqh);
2539 1.9 augustss }
2540 1.9 augustss
2541 1.9 augustss void
2542 1.9 augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
2543 1.9 augustss {
2544 1.9 augustss sqh->next = sc->sc_freeqhs;
2545 1.9 augustss sc->sc_freeqhs = sqh;
2546 1.9 augustss }
2547 1.9 augustss
2548 1.9 augustss ehci_soft_qtd_t *
2549 1.9 augustss ehci_alloc_sqtd(ehci_softc_t *sc)
2550 1.9 augustss {
2551 1.9 augustss ehci_soft_qtd_t *sqtd;
2552 1.9 augustss usbd_status err;
2553 1.9 augustss int i, offs;
2554 1.9 augustss usb_dma_t dma;
2555 1.9 augustss int s;
2556 1.9 augustss
2557 1.9 augustss if (sc->sc_freeqtds == NULL) {
2558 1.9 augustss DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n"));
2559 1.9 augustss err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
2560 1.9 augustss EHCI_PAGE_SIZE, &dma);
2561 1.25 augustss #ifdef EHCI_DEBUG
2562 1.25 augustss if (err)
2563 1.25 augustss printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
2564 1.25 augustss #endif
2565 1.9 augustss if (err)
2566 1.9 augustss return (NULL);
2567 1.9 augustss s = splusb();
2568 1.9 augustss for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
2569 1.9 augustss offs = i * EHCI_SQTD_SIZE;
2570 1.30 augustss sqtd = KERNADDR(&dma, offs);
2571 1.31 augustss sqtd->physaddr = DMAADDR(&dma, offs);
2572 1.138 bouyer sqtd->dma = dma;
2573 1.138 bouyer sqtd->offs = offs;
2574 1.9 augustss sqtd->nextqtd = sc->sc_freeqtds;
2575 1.9 augustss sc->sc_freeqtds = sqtd;
2576 1.9 augustss }
2577 1.9 augustss splx(s);
2578 1.9 augustss }
2579 1.9 augustss
2580 1.9 augustss s = splusb();
2581 1.9 augustss sqtd = sc->sc_freeqtds;
2582 1.9 augustss sc->sc_freeqtds = sqtd->nextqtd;
2583 1.9 augustss memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
2584 1.9 augustss sqtd->nextqtd = NULL;
2585 1.9 augustss sqtd->xfer = NULL;
2586 1.9 augustss splx(s);
2587 1.9 augustss
2588 1.9 augustss return (sqtd);
2589 1.9 augustss }
2590 1.9 augustss
2591 1.9 augustss void
2592 1.9 augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
2593 1.9 augustss {
2594 1.9 augustss int s;
2595 1.9 augustss
2596 1.9 augustss s = splusb();
2597 1.9 augustss sqtd->nextqtd = sc->sc_freeqtds;
2598 1.9 augustss sc->sc_freeqtds = sqtd;
2599 1.9 augustss splx(s);
2600 1.9 augustss }
2601 1.9 augustss
2602 1.15 augustss usbd_status
2603 1.25 augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
2604 1.15 augustss int alen, int rd, usbd_xfer_handle xfer,
2605 1.15 augustss ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
2606 1.15 augustss {
2607 1.15 augustss ehci_soft_qtd_t *next, *cur;
2608 1.22 augustss ehci_physaddr_t dataphys, dataphyspage, dataphyslastpage, nextphys;
2609 1.15 augustss u_int32_t qtdstatus;
2610 1.55 mycroft int len, curlen, mps;
2611 1.55 mycroft int i, tog;
2612 1.15 augustss usb_dma_t *dma = &xfer->dmabuf;
2613 1.102 augustss u_int16_t flags = xfer->flags;
2614 1.15 augustss
2615 1.25 augustss DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen));
2616 1.15 augustss
2617 1.15 augustss len = alen;
2618 1.31 augustss dataphys = DMAADDR(dma, 0);
2619 1.22 augustss dataphyslastpage = EHCI_PAGE(dataphys + len - 1);
2620 1.67 mycroft qtdstatus = EHCI_QTD_ACTIVE |
2621 1.15 augustss EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
2622 1.15 augustss EHCI_QTD_SET_CERR(3)
2623 1.15 augustss /* IOC set below */
2624 1.15 augustss /* BYTES set below */
2625 1.67 mycroft ;
2626 1.55 mycroft mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
2627 1.55 mycroft tog = epipe->nexttoggle;
2628 1.64 mycroft qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
2629 1.15 augustss
2630 1.15 augustss cur = ehci_alloc_sqtd(sc);
2631 1.25 augustss *sp = cur;
2632 1.15 augustss if (cur == NULL)
2633 1.15 augustss goto nomem;
2634 1.138 bouyer
2635 1.138 bouyer usb_syncmem(dma, 0, alen,
2636 1.138 bouyer rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
2637 1.15 augustss for (;;) {
2638 1.22 augustss dataphyspage = EHCI_PAGE(dataphys);
2639 1.26 augustss /* The EHCI hardware can handle at most 5 pages. */
2640 1.33 augustss if (dataphyslastpage - dataphyspage <
2641 1.26 augustss EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE) {
2642 1.15 augustss /* we can handle it in this QTD */
2643 1.15 augustss curlen = len;
2644 1.15 augustss } else {
2645 1.15 augustss /* must use multiple TDs, fill as much as possible. */
2646 1.33 augustss curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE -
2647 1.22 augustss EHCI_PAGE_OFFSET(dataphys);
2648 1.25 augustss #ifdef DIAGNOSTIC
2649 1.25 augustss if (curlen > len) {
2650 1.26 augustss printf("ehci_alloc_sqtd_chain: curlen=0x%x "
2651 1.26 augustss "len=0x%x offs=0x%x\n", curlen, len,
2652 1.26 augustss EHCI_PAGE_OFFSET(dataphys));
2653 1.26 augustss printf("lastpage=0x%x page=0x%x phys=0x%x\n",
2654 1.26 augustss dataphyslastpage, dataphyspage,
2655 1.26 augustss dataphys);
2656 1.25 augustss curlen = len;
2657 1.25 augustss }
2658 1.25 augustss #endif
2659 1.15 augustss /* the length must be a multiple of the max size */
2660 1.55 mycroft curlen -= curlen % mps;
2661 1.25 augustss DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, "
2662 1.25 augustss "curlen=%d\n", curlen));
2663 1.15 augustss #ifdef DIAGNOSTIC
2664 1.15 augustss if (curlen == 0)
2665 1.103 augustss panic("ehci_alloc_sqtd_chain: curlen == 0");
2666 1.15 augustss #endif
2667 1.15 augustss }
2668 1.25 augustss DPRINTFN(4,("ehci_alloc_sqtd_chain: dataphys=0x%08x "
2669 1.22 augustss "dataphyslastpage=0x%08x len=%d curlen=%d\n",
2670 1.22 augustss dataphys, dataphyslastpage,
2671 1.15 augustss len, curlen));
2672 1.15 augustss len -= curlen;
2673 1.15 augustss
2674 1.102 augustss /*
2675 1.110 blymn * Allocate another transfer if there's more data left,
2676 1.110 blymn * or if force last short transfer flag is set and we're
2677 1.102 augustss * allocating a multiple of the max packet size.
2678 1.102 augustss */
2679 1.102 augustss if (len != 0 ||
2680 1.102 augustss ((curlen % mps) == 0 && !rd && curlen != 0 &&
2681 1.102 augustss (flags & USBD_FORCE_SHORT_XFER))) {
2682 1.15 augustss next = ehci_alloc_sqtd(sc);
2683 1.15 augustss if (next == NULL)
2684 1.15 augustss goto nomem;
2685 1.66 mycroft nextphys = htole32(next->physaddr);
2686 1.15 augustss } else {
2687 1.15 augustss next = NULL;
2688 1.15 augustss nextphys = EHCI_NULL;
2689 1.15 augustss }
2690 1.15 augustss
2691 1.110 blymn for (i = 0; i * EHCI_PAGE_SIZE <
2692 1.103 augustss curlen + EHCI_PAGE_OFFSET(dataphys); i++) {
2693 1.15 augustss ehci_physaddr_t a = dataphys + i * EHCI_PAGE_SIZE;
2694 1.15 augustss if (i != 0) /* use offset only in first buffer */
2695 1.15 augustss a = EHCI_PAGE(a);
2696 1.15 augustss cur->qtd.qtd_buffer[i] = htole32(a);
2697 1.48 mycroft cur->qtd.qtd_buffer_hi[i] = 0;
2698 1.25 augustss #ifdef DIAGNOSTIC
2699 1.25 augustss if (i >= EHCI_QTD_NBUFFERS) {
2700 1.25 augustss printf("ehci_alloc_sqtd_chain: i=%d\n", i);
2701 1.25 augustss goto nomem;
2702 1.25 augustss }
2703 1.25 augustss #endif
2704 1.15 augustss }
2705 1.15 augustss cur->nextqtd = next;
2706 1.66 mycroft cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
2707 1.15 augustss cur->qtd.qtd_status =
2708 1.67 mycroft htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
2709 1.15 augustss cur->xfer = xfer;
2710 1.18 augustss cur->len = curlen;
2711 1.138 bouyer
2712 1.29 augustss DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08x end=0x%08x\n",
2713 1.29 augustss dataphys, dataphys + curlen));
2714 1.55 mycroft /* adjust the toggle based on the number of packets in this
2715 1.55 mycroft qtd */
2716 1.55 mycroft if (((curlen + mps - 1) / mps) & 1) {
2717 1.55 mycroft tog ^= 1;
2718 1.64 mycroft qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
2719 1.55 mycroft }
2720 1.102 augustss if (next == NULL)
2721 1.15 augustss break;
2722 1.138 bouyer usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
2723 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2724 1.25 augustss DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n"));
2725 1.15 augustss dataphys += curlen;
2726 1.15 augustss cur = next;
2727 1.15 augustss }
2728 1.15 augustss cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
2729 1.138 bouyer usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
2730 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2731 1.15 augustss *ep = cur;
2732 1.55 mycroft epipe->nexttoggle = tog;
2733 1.15 augustss
2734 1.29 augustss DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n",
2735 1.29 augustss *sp, *ep));
2736 1.29 augustss
2737 1.15 augustss return (USBD_NORMAL_COMPLETION);
2738 1.15 augustss
2739 1.15 augustss nomem:
2740 1.15 augustss /* XXX free chain */
2741 1.25 augustss DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n"));
2742 1.15 augustss return (USBD_NOMEM);
2743 1.15 augustss }
2744 1.15 augustss
2745 1.18 augustss Static void
2746 1.25 augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
2747 1.18 augustss ehci_soft_qtd_t *sqtdend)
2748 1.18 augustss {
2749 1.18 augustss ehci_soft_qtd_t *p;
2750 1.25 augustss int i;
2751 1.18 augustss
2752 1.29 augustss DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p sqtdend=%p\n",
2753 1.29 augustss sqtd, sqtdend));
2754 1.29 augustss
2755 1.25 augustss for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
2756 1.18 augustss p = sqtd->nextqtd;
2757 1.18 augustss ehci_free_sqtd(sc, sqtd);
2758 1.18 augustss }
2759 1.18 augustss }
2760 1.18 augustss
2761 1.139 jmcneill ehci_soft_itd_t *
2762 1.139 jmcneill ehci_alloc_itd(ehci_softc_t *sc)
2763 1.139 jmcneill {
2764 1.139 jmcneill struct ehci_soft_itd *itd, *freeitd;
2765 1.139 jmcneill usbd_status err;
2766 1.139 jmcneill int i, s, offs, frindex, previndex;
2767 1.139 jmcneill usb_dma_t dma;
2768 1.139 jmcneill
2769 1.139 jmcneill s = splusb();
2770 1.139 jmcneill
2771 1.139 jmcneill /* Find an itd that wasn't freed this frame or last frame. This can
2772 1.139 jmcneill * discard itds that were freed before frindex wrapped around
2773 1.139 jmcneill * XXX - can this lead to thrashing? Could fix by enabling wrap-around
2774 1.139 jmcneill * interrupt and fiddling with list when that happens */
2775 1.139 jmcneill frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
2776 1.139 jmcneill previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
2777 1.139 jmcneill
2778 1.139 jmcneill freeitd = NULL;
2779 1.139 jmcneill LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
2780 1.139 jmcneill if (itd == NULL)
2781 1.139 jmcneill break;
2782 1.139 jmcneill if (itd->slot != frindex && itd->slot != previndex) {
2783 1.139 jmcneill freeitd = itd;
2784 1.139 jmcneill break;
2785 1.139 jmcneill }
2786 1.139 jmcneill }
2787 1.139 jmcneill
2788 1.139 jmcneill if (freeitd == NULL) {
2789 1.139 jmcneill DPRINTFN(2, ("ehci_alloc_itd allocating chunk\n"));
2790 1.139 jmcneill err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
2791 1.139 jmcneill EHCI_PAGE_SIZE, &dma);
2792 1.139 jmcneill
2793 1.139 jmcneill if (err) {
2794 1.139 jmcneill DPRINTF(("ehci_alloc_itd, alloc returned %d\n", err));
2795 1.139 jmcneill return NULL;
2796 1.139 jmcneill }
2797 1.139 jmcneill
2798 1.139 jmcneill for (i = 0; i < EHCI_ITD_CHUNK; i++) {
2799 1.139 jmcneill offs = i * EHCI_ITD_SIZE;
2800 1.139 jmcneill itd = KERNADDR(&dma, offs);
2801 1.139 jmcneill itd->physaddr = DMAADDR(&dma, offs);
2802 1.139 jmcneill itd->dma = dma;
2803 1.139 jmcneill itd->offs = offs;
2804 1.139 jmcneill LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
2805 1.139 jmcneill }
2806 1.139 jmcneill freeitd = LIST_FIRST(&sc->sc_freeitds);
2807 1.139 jmcneill }
2808 1.139 jmcneill
2809 1.139 jmcneill itd = freeitd;
2810 1.139 jmcneill LIST_REMOVE(itd, u.free_list);
2811 1.139 jmcneill memset(&itd->itd, 0, sizeof(ehci_itd_t));
2812 1.139 jmcneill usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
2813 1.139 jmcneill sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE |
2814 1.139 jmcneill BUS_DMASYNC_PREREAD);
2815 1.139 jmcneill
2816 1.139 jmcneill itd->u.frame_list.next = NULL;
2817 1.139 jmcneill itd->u.frame_list.prev = NULL;
2818 1.139 jmcneill itd->xfer_next = NULL;
2819 1.139 jmcneill itd->slot = 0;
2820 1.139 jmcneill splx(s);
2821 1.139 jmcneill
2822 1.139 jmcneill return itd;
2823 1.139 jmcneill }
2824 1.139 jmcneill
2825 1.139 jmcneill void
2826 1.139 jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
2827 1.139 jmcneill {
2828 1.139 jmcneill int s;
2829 1.139 jmcneill
2830 1.139 jmcneill s = splusb();
2831 1.139 jmcneill LIST_INSERT_AFTER(LIST_FIRST(&sc->sc_freeitds), itd, u.free_list);
2832 1.139 jmcneill splx(s);
2833 1.139 jmcneill }
2834 1.139 jmcneill
2835 1.139 jmcneill
2836 1.139 jmcneill
2837 1.15 augustss /****************/
2838 1.15 augustss
2839 1.9 augustss /*
2840 1.10 augustss * Close a reqular pipe.
2841 1.10 augustss * Assumes that there are no pending transactions.
2842 1.10 augustss */
2843 1.10 augustss void
2844 1.10 augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
2845 1.10 augustss {
2846 1.10 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
2847 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
2848 1.10 augustss ehci_soft_qh_t *sqh = epipe->sqh;
2849 1.10 augustss int s;
2850 1.10 augustss
2851 1.10 augustss s = splusb();
2852 1.10 augustss ehci_rem_qh(sc, sqh, head);
2853 1.10 augustss splx(s);
2854 1.10 augustss ehci_free_sqh(sc, epipe->sqh);
2855 1.10 augustss }
2856 1.10 augustss
2857 1.33 augustss /*
2858 1.10 augustss * Abort a device request.
2859 1.10 augustss * If this routine is called at splusb() it guarantees that the request
2860 1.10 augustss * will be removed from the hardware scheduling and that the callback
2861 1.10 augustss * for it will be called with USBD_CANCELLED status.
2862 1.10 augustss * It's impossible to guarantee that the requested transfer will not
2863 1.10 augustss * have happened since the hardware runs concurrently.
2864 1.10 augustss * If the transaction has already happened we rely on the ordinary
2865 1.10 augustss * interrupt processing to process it.
2866 1.26 augustss * XXX This is most probably wrong.
2867 1.10 augustss */
2868 1.10 augustss void
2869 1.10 augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
2870 1.10 augustss {
2871 1.26 augustss #define exfer EXFER(xfer)
2872 1.10 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
2873 1.134 drochner ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
2874 1.26 augustss ehci_soft_qh_t *sqh = epipe->sqh;
2875 1.26 augustss ehci_soft_qtd_t *sqtd;
2876 1.26 augustss ehci_physaddr_t cur;
2877 1.26 augustss u_int32_t qhstatus;
2878 1.11 augustss int s;
2879 1.26 augustss int hit;
2880 1.96 augustss int wake;
2881 1.10 augustss
2882 1.24 augustss DPRINTF(("ehci_abort_xfer: xfer=%p pipe=%p\n", xfer, epipe));
2883 1.10 augustss
2884 1.17 augustss if (sc->sc_dying) {
2885 1.17 augustss /* If we're dying, just do the software part. */
2886 1.17 augustss s = splusb();
2887 1.17 augustss xfer->status = status; /* make software ignore it */
2888 1.17 augustss usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
2889 1.17 augustss usb_transfer_complete(xfer);
2890 1.17 augustss splx(s);
2891 1.17 augustss return;
2892 1.17 augustss }
2893 1.17 augustss
2894 1.139 jmcneill if (xfer->device->bus->intr_context)
2895 1.37 provos panic("ehci_abort_xfer: not in process context");
2896 1.10 augustss
2897 1.11 augustss /*
2898 1.96 augustss * If an abort is already in progress then just wait for it to
2899 1.96 augustss * complete and return.
2900 1.96 augustss */
2901 1.96 augustss if (xfer->hcflags & UXFER_ABORTING) {
2902 1.96 augustss DPRINTFN(2, ("ehci_abort_xfer: already aborting\n"));
2903 1.96 augustss #ifdef DIAGNOSTIC
2904 1.96 augustss if (status == USBD_TIMEOUT)
2905 1.96 augustss printf("ehci_abort_xfer: TIMEOUT while aborting\n");
2906 1.96 augustss #endif
2907 1.96 augustss /* Override the status which might be USBD_TIMEOUT. */
2908 1.96 augustss xfer->status = status;
2909 1.96 augustss DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
2910 1.96 augustss xfer->hcflags |= UXFER_ABORTWAIT;
2911 1.96 augustss while (xfer->hcflags & UXFER_ABORTING)
2912 1.96 augustss tsleep(&xfer->hcflags, PZERO, "ehciaw", 0);
2913 1.96 augustss return;
2914 1.96 augustss }
2915 1.96 augustss xfer->hcflags |= UXFER_ABORTING;
2916 1.96 augustss
2917 1.96 augustss /*
2918 1.11 augustss * Step 1: Make interrupt routine and hardware ignore xfer.
2919 1.11 augustss */
2920 1.11 augustss s = splusb();
2921 1.11 augustss xfer->status = status; /* make software ignore it */
2922 1.15 augustss usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
2923 1.138 bouyer
2924 1.138 bouyer usb_syncmem(&sqh->dma,
2925 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
2926 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
2927 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
2928 1.26 augustss qhstatus = sqh->qh.qh_qtd.qtd_status;
2929 1.26 augustss sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
2930 1.138 bouyer usb_syncmem(&sqh->dma,
2931 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
2932 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
2933 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2934 1.26 augustss for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
2935 1.138 bouyer usb_syncmem(&sqtd->dma,
2936 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
2937 1.138 bouyer sizeof(sqtd->qtd.qtd_status),
2938 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
2939 1.26 augustss sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
2940 1.138 bouyer usb_syncmem(&sqtd->dma,
2941 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
2942 1.138 bouyer sizeof(sqtd->qtd.qtd_status),
2943 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2944 1.26 augustss if (sqtd == exfer->sqtdend)
2945 1.26 augustss break;
2946 1.26 augustss }
2947 1.11 augustss splx(s);
2948 1.11 augustss
2949 1.33 augustss /*
2950 1.11 augustss * Step 2: Wait until we know hardware has finished any possible
2951 1.11 augustss * use of the xfer. Also make sure the soft interrupt routine
2952 1.11 augustss * has run.
2953 1.11 augustss */
2954 1.26 augustss ehci_sync_hc(sc);
2955 1.29 augustss s = splusb();
2956 1.77 augustss #ifdef USB_USE_SOFTINTR
2957 1.29 augustss sc->sc_softwake = 1;
2958 1.77 augustss #endif /* USB_USE_SOFTINTR */
2959 1.29 augustss usb_schedsoftintr(&sc->sc_bus);
2960 1.77 augustss #ifdef USB_USE_SOFTINTR
2961 1.29 augustss tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
2962 1.77 augustss #endif /* USB_USE_SOFTINTR */
2963 1.29 augustss splx(s);
2964 1.33 augustss
2965 1.33 augustss /*
2966 1.11 augustss * Step 3: Remove any vestiges of the xfer from the hardware.
2967 1.11 augustss * The complication here is that the hardware may have executed
2968 1.11 augustss * beyond the xfer we're trying to abort. So as we're scanning
2969 1.11 augustss * the TDs of this xfer we check if the hardware points to
2970 1.11 augustss * any of them.
2971 1.11 augustss */
2972 1.11 augustss s = splusb(); /* XXX why? */
2973 1.138 bouyer
2974 1.138 bouyer usb_syncmem(&sqh->dma,
2975 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
2976 1.138 bouyer sizeof(sqh->qh.qh_curqtd),
2977 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
2978 1.26 augustss cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
2979 1.26 augustss hit = 0;
2980 1.26 augustss for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
2981 1.26 augustss hit |= cur == sqtd->physaddr;
2982 1.26 augustss if (sqtd == exfer->sqtdend)
2983 1.26 augustss break;
2984 1.26 augustss }
2985 1.26 augustss sqtd = sqtd->nextqtd;
2986 1.26 augustss /* Zap curqtd register if hardware pointed inside the xfer. */
2987 1.26 augustss if (hit && sqtd != NULL) {
2988 1.26 augustss DPRINTFN(1,("ehci_abort_xfer: cur=0x%08x\n", sqtd->physaddr));
2989 1.26 augustss sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
2990 1.138 bouyer usb_syncmem(&sqh->dma,
2991 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
2992 1.138 bouyer sizeof(sqh->qh.qh_curqtd),
2993 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2994 1.26 augustss sqh->qh.qh_qtd.qtd_status = qhstatus;
2995 1.138 bouyer usb_syncmem(&sqh->dma,
2996 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
2997 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
2998 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2999 1.26 augustss } else {
3000 1.26 augustss DPRINTFN(1,("ehci_abort_xfer: no hit\n"));
3001 1.26 augustss }
3002 1.11 augustss
3003 1.11 augustss /*
3004 1.26 augustss * Step 4: Execute callback.
3005 1.11 augustss */
3006 1.18 augustss #ifdef DIAGNOSTIC
3007 1.26 augustss exfer->isdone = 1;
3008 1.18 augustss #endif
3009 1.96 augustss wake = xfer->hcflags & UXFER_ABORTWAIT;
3010 1.96 augustss xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
3011 1.11 augustss usb_transfer_complete(xfer);
3012 1.96 augustss if (wake)
3013 1.96 augustss wakeup(&xfer->hcflags);
3014 1.11 augustss
3015 1.11 augustss splx(s);
3016 1.26 augustss #undef exfer
3017 1.10 augustss }
3018 1.10 augustss
3019 1.15 augustss void
3020 1.139 jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
3021 1.139 jmcneill {
3022 1.139 jmcneill ehci_isoc_trans_t trans_status;
3023 1.139 jmcneill struct ehci_pipe *epipe;
3024 1.139 jmcneill struct ehci_xfer *exfer;
3025 1.139 jmcneill ehci_softc_t *sc;
3026 1.139 jmcneill struct ehci_soft_itd *itd;
3027 1.139 jmcneill int s, i, wake;
3028 1.139 jmcneill
3029 1.139 jmcneill epipe = (struct ehci_pipe *) xfer->pipe;
3030 1.139 jmcneill exfer = EXFER(xfer);
3031 1.139 jmcneill sc = epipe->pipe.device->bus->hci_private;
3032 1.139 jmcneill
3033 1.139 jmcneill DPRINTF(("ehci_abort_isoc_xfer: xfer %p pipe %p\n", xfer, epipe));
3034 1.139 jmcneill
3035 1.139 jmcneill if (sc->sc_dying) {
3036 1.139 jmcneill s = splusb();
3037 1.139 jmcneill xfer->status = status;
3038 1.139 jmcneill usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
3039 1.139 jmcneill usb_transfer_complete(xfer);
3040 1.139 jmcneill splx(s);
3041 1.139 jmcneill return;
3042 1.139 jmcneill }
3043 1.139 jmcneill
3044 1.139 jmcneill if (xfer->hcflags & UXFER_ABORTING) {
3045 1.139 jmcneill DPRINTFN(2, ("ehci_abort_isoc_xfer: already aborting\n"));
3046 1.139 jmcneill
3047 1.139 jmcneill #ifdef DIAGNOSTIC
3048 1.139 jmcneill if (status == USBD_TIMEOUT)
3049 1.139 jmcneill printf("ehci_abort_xfer: TIMEOUT while aborting\n");
3050 1.139 jmcneill #endif
3051 1.139 jmcneill
3052 1.139 jmcneill xfer->status = status;
3053 1.139 jmcneill DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
3054 1.139 jmcneill xfer->hcflags |= UXFER_ABORTWAIT;
3055 1.139 jmcneill while (xfer->hcflags & UXFER_ABORTING)
3056 1.139 jmcneill tsleep(&xfer->hcflags, PZERO, "ehciiaw", 0);
3057 1.139 jmcneill return;
3058 1.139 jmcneill }
3059 1.139 jmcneill xfer->hcflags |= UXFER_ABORTING;
3060 1.139 jmcneill
3061 1.139 jmcneill xfer->status = status;
3062 1.139 jmcneill usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
3063 1.139 jmcneill
3064 1.139 jmcneill s = splusb();
3065 1.139 jmcneill for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
3066 1.139 jmcneill usb_syncmem(&itd->dma,
3067 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_ctl),
3068 1.139 jmcneill sizeof(itd->itd.itd_ctl),
3069 1.139 jmcneill BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
3070 1.139 jmcneill
3071 1.139 jmcneill for (i = 0; i < 8; i++) {
3072 1.139 jmcneill trans_status = le32toh(itd->itd.itd_ctl[i]);
3073 1.139 jmcneill trans_status &= ~EHCI_ITD_ACTIVE;
3074 1.139 jmcneill itd->itd.itd_ctl[i] = htole32(trans_status);
3075 1.139 jmcneill }
3076 1.139 jmcneill
3077 1.139 jmcneill usb_syncmem(&itd->dma,
3078 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_ctl),
3079 1.139 jmcneill sizeof(itd->itd.itd_ctl),
3080 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3081 1.139 jmcneill }
3082 1.139 jmcneill splx(s);
3083 1.139 jmcneill
3084 1.139 jmcneill s = splusb();
3085 1.139 jmcneill #ifdef USB_USE_SOFTINTR
3086 1.139 jmcneill sc->sc_softwake = 1;
3087 1.139 jmcneill #endif /* USB_USE_SOFTINTR */
3088 1.139 jmcneill usb_schedsoftintr(&sc->sc_bus);
3089 1.139 jmcneill #ifdef USB_USE_SOFTINTR
3090 1.139 jmcneill tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
3091 1.139 jmcneill #endif /* USB_USE_SOFTINTR */
3092 1.139 jmcneill splx(s);
3093 1.139 jmcneill
3094 1.139 jmcneill #ifdef DIAGNOSTIC
3095 1.139 jmcneill exfer->isdone = 1;
3096 1.139 jmcneill #endif
3097 1.139 jmcneill wake = xfer->hcflags & UXFER_ABORTWAIT;
3098 1.139 jmcneill xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
3099 1.139 jmcneill usb_transfer_complete(xfer);
3100 1.139 jmcneill if (wake)
3101 1.139 jmcneill wakeup(&xfer->hcflags);
3102 1.139 jmcneill
3103 1.139 jmcneill return;
3104 1.139 jmcneill }
3105 1.139 jmcneill
3106 1.139 jmcneill void
3107 1.15 augustss ehci_timeout(void *addr)
3108 1.15 augustss {
3109 1.15 augustss struct ehci_xfer *exfer = addr;
3110 1.17 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
3111 1.134 drochner ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
3112 1.15 augustss
3113 1.15 augustss DPRINTF(("ehci_timeout: exfer=%p\n", exfer));
3114 1.22 augustss #ifdef USB_DEBUG
3115 1.26 augustss if (ehcidebug > 1)
3116 1.22 augustss usbd_dump_pipe(exfer->xfer.pipe);
3117 1.22 augustss #endif
3118 1.15 augustss
3119 1.17 augustss if (sc->sc_dying) {
3120 1.17 augustss ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
3121 1.17 augustss return;
3122 1.17 augustss }
3123 1.17 augustss
3124 1.15 augustss /* Execute the abort in a process context. */
3125 1.15 augustss usb_init_task(&exfer->abort_task, ehci_timeout_task, addr);
3126 1.114 joerg usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
3127 1.114 joerg USB_TASKQ_HC);
3128 1.15 augustss }
3129 1.15 augustss
3130 1.15 augustss void
3131 1.15 augustss ehci_timeout_task(void *addr)
3132 1.15 augustss {
3133 1.15 augustss usbd_xfer_handle xfer = addr;
3134 1.15 augustss int s;
3135 1.15 augustss
3136 1.15 augustss DPRINTF(("ehci_timeout_task: xfer=%p\n", xfer));
3137 1.15 augustss
3138 1.15 augustss s = splusb();
3139 1.15 augustss ehci_abort_xfer(xfer, USBD_TIMEOUT);
3140 1.15 augustss splx(s);
3141 1.15 augustss }
3142 1.15 augustss
3143 1.5 augustss /************************/
3144 1.5 augustss
3145 1.10 augustss Static usbd_status
3146 1.10 augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
3147 1.10 augustss {
3148 1.10 augustss usbd_status err;
3149 1.10 augustss
3150 1.10 augustss /* Insert last in queue. */
3151 1.10 augustss err = usb_insert_transfer(xfer);
3152 1.10 augustss if (err)
3153 1.10 augustss return (err);
3154 1.10 augustss
3155 1.10 augustss /* Pipe isn't running, start first */
3156 1.10 augustss return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3157 1.10 augustss }
3158 1.10 augustss
3159 1.12 augustss Static usbd_status
3160 1.12 augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
3161 1.12 augustss {
3162 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3163 1.15 augustss usbd_status err;
3164 1.15 augustss
3165 1.15 augustss if (sc->sc_dying)
3166 1.15 augustss return (USBD_IOERROR);
3167 1.15 augustss
3168 1.15 augustss #ifdef DIAGNOSTIC
3169 1.15 augustss if (!(xfer->rqflags & URQ_REQUEST)) {
3170 1.15 augustss /* XXX panic */
3171 1.15 augustss printf("ehci_device_ctrl_transfer: not a request\n");
3172 1.15 augustss return (USBD_INVAL);
3173 1.15 augustss }
3174 1.15 augustss #endif
3175 1.15 augustss
3176 1.15 augustss err = ehci_device_request(xfer);
3177 1.15 augustss if (err)
3178 1.15 augustss return (err);
3179 1.15 augustss
3180 1.15 augustss if (sc->sc_bus.use_polling)
3181 1.15 augustss ehci_waitintr(sc, xfer);
3182 1.15 augustss return (USBD_IN_PROGRESS);
3183 1.12 augustss }
3184 1.10 augustss
3185 1.10 augustss void
3186 1.10 augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
3187 1.10 augustss {
3188 1.18 augustss struct ehci_xfer *ex = EXFER(xfer);
3189 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3190 1.138 bouyer struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3191 1.138 bouyer usb_device_request_t *req = &xfer->request;
3192 1.138 bouyer int len = UGETW(req->wLength);
3193 1.138 bouyer int rd = req->bmRequestType & UT_READ;
3194 1.18 augustss
3195 1.10 augustss DPRINTFN(10,("ehci_ctrl_done: xfer=%p\n", xfer));
3196 1.10 augustss
3197 1.10 augustss #ifdef DIAGNOSTIC
3198 1.10 augustss if (!(xfer->rqflags & URQ_REQUEST)) {
3199 1.37 provos panic("ehci_ctrl_done: not a request");
3200 1.10 augustss }
3201 1.10 augustss #endif
3202 1.18 augustss
3203 1.44 augustss if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
3204 1.25 augustss ehci_del_intr_list(ex); /* remove from active list */
3205 1.25 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
3206 1.138 bouyer usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
3207 1.138 bouyer BUS_DMASYNC_POSTWRITE);
3208 1.138 bouyer if (len)
3209 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, len,
3210 1.138 bouyer rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3211 1.25 augustss }
3212 1.18 augustss
3213 1.25 augustss DPRINTFN(5, ("ehci_ctrl_done: length=%d\n", xfer->actlen));
3214 1.10 augustss }
3215 1.10 augustss
3216 1.10 augustss /* Abort a device control request. */
3217 1.10 augustss Static void
3218 1.10 augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
3219 1.10 augustss {
3220 1.10 augustss DPRINTF(("ehci_device_ctrl_abort: xfer=%p\n", xfer));
3221 1.10 augustss ehci_abort_xfer(xfer, USBD_CANCELLED);
3222 1.10 augustss }
3223 1.10 augustss
3224 1.10 augustss /* Close a device control pipe. */
3225 1.10 augustss Static void
3226 1.10 augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
3227 1.10 augustss {
3228 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
3229 1.10 augustss /*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
3230 1.10 augustss
3231 1.10 augustss DPRINTF(("ehci_device_ctrl_close: pipe=%p\n", pipe));
3232 1.11 augustss ehci_close_pipe(pipe, sc->sc_async_head);
3233 1.15 augustss }
3234 1.15 augustss
3235 1.15 augustss usbd_status
3236 1.15 augustss ehci_device_request(usbd_xfer_handle xfer)
3237 1.15 augustss {
3238 1.18 augustss #define exfer EXFER(xfer)
3239 1.15 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3240 1.15 augustss usb_device_request_t *req = &xfer->request;
3241 1.15 augustss usbd_device_handle dev = epipe->pipe.device;
3242 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
3243 1.15 augustss int addr = dev->address;
3244 1.15 augustss ehci_soft_qtd_t *setup, *stat, *next;
3245 1.15 augustss ehci_soft_qh_t *sqh;
3246 1.15 augustss int isread;
3247 1.15 augustss int len;
3248 1.15 augustss usbd_status err;
3249 1.15 augustss int s;
3250 1.15 augustss
3251 1.15 augustss isread = req->bmRequestType & UT_READ;
3252 1.15 augustss len = UGETW(req->wLength);
3253 1.15 augustss
3254 1.72 augustss DPRINTFN(3,("ehci_device_request: type=0x%02x, request=0x%02x, "
3255 1.15 augustss "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
3256 1.15 augustss req->bmRequestType, req->bRequest, UGETW(req->wValue),
3257 1.33 augustss UGETW(req->wIndex), len, addr,
3258 1.15 augustss epipe->pipe.endpoint->edesc->bEndpointAddress));
3259 1.15 augustss
3260 1.15 augustss setup = ehci_alloc_sqtd(sc);
3261 1.15 augustss if (setup == NULL) {
3262 1.15 augustss err = USBD_NOMEM;
3263 1.15 augustss goto bad1;
3264 1.15 augustss }
3265 1.15 augustss stat = ehci_alloc_sqtd(sc);
3266 1.15 augustss if (stat == NULL) {
3267 1.15 augustss err = USBD_NOMEM;
3268 1.15 augustss goto bad2;
3269 1.15 augustss }
3270 1.15 augustss
3271 1.15 augustss sqh = epipe->sqh;
3272 1.15 augustss epipe->u.ctl.length = len;
3273 1.15 augustss
3274 1.62 mycroft /* Update device address and length since they may have changed
3275 1.62 mycroft during the setup of the control pipe in usbd_new_device(). */
3276 1.15 augustss /* XXX This only needs to be done once, but it's too early in open. */
3277 1.15 augustss /* XXXX Should not touch ED here! */
3278 1.33 augustss sqh->qh.qh_endp =
3279 1.55 mycroft (sqh->qh.qh_endp & htole32(~(EHCI_QH_ADDRMASK | EHCI_QH_MPLMASK))) |
3280 1.15 augustss htole32(
3281 1.15 augustss EHCI_QH_SET_ADDR(addr) |
3282 1.15 augustss EHCI_QH_SET_MPL(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize))
3283 1.15 augustss );
3284 1.15 augustss
3285 1.15 augustss /* Set up data transaction */
3286 1.15 augustss if (len != 0) {
3287 1.15 augustss ehci_soft_qtd_t *end;
3288 1.15 augustss
3289 1.55 mycroft /* Start toggle at 1. */
3290 1.55 mycroft epipe->nexttoggle = 1;
3291 1.25 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
3292 1.15 augustss &next, &end);
3293 1.15 augustss if (err)
3294 1.15 augustss goto bad3;
3295 1.83 augustss end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
3296 1.15 augustss end->nextqtd = stat;
3297 1.33 augustss end->qtd.qtd_next =
3298 1.15 augustss end->qtd.qtd_altnext = htole32(stat->physaddr);
3299 1.138 bouyer usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
3300 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3301 1.15 augustss } else {
3302 1.15 augustss next = stat;
3303 1.15 augustss }
3304 1.15 augustss
3305 1.30 augustss memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
3306 1.138 bouyer usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
3307 1.15 augustss
3308 1.55 mycroft /* Clear toggle */
3309 1.15 augustss setup->qtd.qtd_status = htole32(
3310 1.26 augustss EHCI_QTD_ACTIVE |
3311 1.15 augustss EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
3312 1.15 augustss EHCI_QTD_SET_CERR(3) |
3313 1.64 mycroft EHCI_QTD_SET_TOGGLE(0) |
3314 1.15 augustss EHCI_QTD_SET_BYTES(sizeof *req)
3315 1.15 augustss );
3316 1.31 augustss setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
3317 1.48 mycroft setup->qtd.qtd_buffer_hi[0] = 0;
3318 1.15 augustss setup->nextqtd = next;
3319 1.15 augustss setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
3320 1.15 augustss setup->xfer = xfer;
3321 1.18 augustss setup->len = sizeof *req;
3322 1.138 bouyer usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
3323 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3324 1.15 augustss
3325 1.15 augustss stat->qtd.qtd_status = htole32(
3326 1.26 augustss EHCI_QTD_ACTIVE |
3327 1.15 augustss EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
3328 1.15 augustss EHCI_QTD_SET_CERR(3) |
3329 1.64 mycroft EHCI_QTD_SET_TOGGLE(1) |
3330 1.15 augustss EHCI_QTD_IOC
3331 1.15 augustss );
3332 1.15 augustss stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
3333 1.48 mycroft stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
3334 1.15 augustss stat->nextqtd = NULL;
3335 1.15 augustss stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
3336 1.15 augustss stat->xfer = xfer;
3337 1.18 augustss stat->len = 0;
3338 1.138 bouyer usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
3339 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3340 1.15 augustss
3341 1.15 augustss #ifdef EHCI_DEBUG
3342 1.23 augustss if (ehcidebug > 5) {
3343 1.15 augustss DPRINTF(("ehci_device_request:\n"));
3344 1.15 augustss ehci_dump_sqh(sqh);
3345 1.15 augustss ehci_dump_sqtds(setup);
3346 1.15 augustss }
3347 1.15 augustss #endif
3348 1.15 augustss
3349 1.18 augustss exfer->sqtdstart = setup;
3350 1.18 augustss exfer->sqtdend = stat;
3351 1.18 augustss #ifdef DIAGNOSTIC
3352 1.18 augustss if (!exfer->isdone) {
3353 1.18 augustss printf("ehci_device_request: not done, exfer=%p\n", exfer);
3354 1.18 augustss }
3355 1.18 augustss exfer->isdone = 0;
3356 1.18 augustss #endif
3357 1.18 augustss
3358 1.15 augustss /* Insert qTD in QH list. */
3359 1.15 augustss s = splusb();
3360 1.138 bouyer ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
3361 1.15 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3362 1.45 tsutsui usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
3363 1.15 augustss ehci_timeout, xfer);
3364 1.15 augustss }
3365 1.18 augustss ehci_add_intr_list(sc, exfer);
3366 1.18 augustss xfer->status = USBD_IN_PROGRESS;
3367 1.15 augustss splx(s);
3368 1.15 augustss
3369 1.17 augustss #ifdef EHCI_DEBUG
3370 1.15 augustss if (ehcidebug > 10) {
3371 1.15 augustss DPRINTF(("ehci_device_request: status=%x\n",
3372 1.15 augustss EOREAD4(sc, EHCI_USBSTS)));
3373 1.23 augustss delay(10000);
3374 1.18 augustss ehci_dump_regs(sc);
3375 1.15 augustss ehci_dump_sqh(sc->sc_async_head);
3376 1.15 augustss ehci_dump_sqh(sqh);
3377 1.15 augustss ehci_dump_sqtds(setup);
3378 1.15 augustss }
3379 1.15 augustss #endif
3380 1.15 augustss
3381 1.15 augustss return (USBD_NORMAL_COMPLETION);
3382 1.15 augustss
3383 1.15 augustss bad3:
3384 1.15 augustss ehci_free_sqtd(sc, stat);
3385 1.15 augustss bad2:
3386 1.15 augustss ehci_free_sqtd(sc, setup);
3387 1.15 augustss bad1:
3388 1.25 augustss DPRINTFN(-1,("ehci_device_request: no memory\n"));
3389 1.25 augustss xfer->status = err;
3390 1.25 augustss usb_transfer_complete(xfer);
3391 1.15 augustss return (err);
3392 1.18 augustss #undef exfer
3393 1.10 augustss }
3394 1.10 augustss
3395 1.108 xtraeme /*
3396 1.108 xtraeme * Some EHCI chips from VIA seem to trigger interrupts before writing back the
3397 1.108 xtraeme * qTD status, or miss signalling occasionally under heavy load. If the host
3398 1.108 xtraeme * machine is too fast, we we can miss transaction completion - when we scan
3399 1.108 xtraeme * the active list the transaction still seems to be active. This generally
3400 1.108 xtraeme * exhibits itself as a umass stall that never recovers.
3401 1.108 xtraeme *
3402 1.108 xtraeme * We work around this behaviour by setting up this callback after any softintr
3403 1.108 xtraeme * that completes with transactions still pending, giving us another chance to
3404 1.108 xtraeme * check for completion after the writeback has taken place.
3405 1.108 xtraeme */
3406 1.108 xtraeme void
3407 1.108 xtraeme ehci_intrlist_timeout(void *arg)
3408 1.108 xtraeme {
3409 1.108 xtraeme ehci_softc_t *sc = arg;
3410 1.108 xtraeme int s = splusb();
3411 1.108 xtraeme
3412 1.108 xtraeme DPRINTF(("ehci_intrlist_timeout\n"));
3413 1.108 xtraeme usb_schedsoftintr(&sc->sc_bus);
3414 1.108 xtraeme
3415 1.108 xtraeme splx(s);
3416 1.108 xtraeme }
3417 1.108 xtraeme
3418 1.10 augustss /************************/
3419 1.5 augustss
3420 1.19 augustss Static usbd_status
3421 1.19 augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
3422 1.19 augustss {
3423 1.19 augustss usbd_status err;
3424 1.19 augustss
3425 1.19 augustss /* Insert last in queue. */
3426 1.19 augustss err = usb_insert_transfer(xfer);
3427 1.19 augustss if (err)
3428 1.19 augustss return (err);
3429 1.19 augustss
3430 1.19 augustss /* Pipe isn't running, start first */
3431 1.19 augustss return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3432 1.19 augustss }
3433 1.19 augustss
3434 1.19 augustss usbd_status
3435 1.19 augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
3436 1.19 augustss {
3437 1.19 augustss #define exfer EXFER(xfer)
3438 1.19 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3439 1.19 augustss usbd_device_handle dev = epipe->pipe.device;
3440 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
3441 1.19 augustss ehci_soft_qtd_t *data, *dataend;
3442 1.19 augustss ehci_soft_qh_t *sqh;
3443 1.19 augustss usbd_status err;
3444 1.19 augustss int len, isread, endpt;
3445 1.19 augustss int s;
3446 1.19 augustss
3447 1.72 augustss DPRINTFN(2, ("ehci_device_bulk_start: xfer=%p len=%d flags=%d\n",
3448 1.19 augustss xfer, xfer->length, xfer->flags));
3449 1.19 augustss
3450 1.19 augustss if (sc->sc_dying)
3451 1.19 augustss return (USBD_IOERROR);
3452 1.19 augustss
3453 1.19 augustss #ifdef DIAGNOSTIC
3454 1.19 augustss if (xfer->rqflags & URQ_REQUEST)
3455 1.72 augustss panic("ehci_device_bulk_start: a request");
3456 1.19 augustss #endif
3457 1.19 augustss
3458 1.19 augustss len = xfer->length;
3459 1.19 augustss endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3460 1.19 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3461 1.19 augustss sqh = epipe->sqh;
3462 1.19 augustss
3463 1.19 augustss epipe->u.bulk.length = len;
3464 1.19 augustss
3465 1.25 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
3466 1.19 augustss &dataend);
3467 1.25 augustss if (err) {
3468 1.25 augustss DPRINTFN(-1,("ehci_device_bulk_transfer: no memory\n"));
3469 1.25 augustss xfer->status = err;
3470 1.25 augustss usb_transfer_complete(xfer);
3471 1.19 augustss return (err);
3472 1.25 augustss }
3473 1.19 augustss
3474 1.19 augustss #ifdef EHCI_DEBUG
3475 1.23 augustss if (ehcidebug > 5) {
3476 1.72 augustss DPRINTF(("ehci_device_bulk_start: data(1)\n"));
3477 1.23 augustss ehci_dump_sqh(sqh);
3478 1.19 augustss ehci_dump_sqtds(data);
3479 1.19 augustss }
3480 1.19 augustss #endif
3481 1.19 augustss
3482 1.19 augustss /* Set up interrupt info. */
3483 1.19 augustss exfer->sqtdstart = data;
3484 1.19 augustss exfer->sqtdend = dataend;
3485 1.19 augustss #ifdef DIAGNOSTIC
3486 1.19 augustss if (!exfer->isdone) {
3487 1.72 augustss printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
3488 1.19 augustss }
3489 1.19 augustss exfer->isdone = 0;
3490 1.19 augustss #endif
3491 1.19 augustss
3492 1.19 augustss s = splusb();
3493 1.138 bouyer ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
3494 1.19 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3495 1.45 tsutsui usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
3496 1.19 augustss ehci_timeout, xfer);
3497 1.19 augustss }
3498 1.19 augustss ehci_add_intr_list(sc, exfer);
3499 1.19 augustss xfer->status = USBD_IN_PROGRESS;
3500 1.19 augustss splx(s);
3501 1.19 augustss
3502 1.19 augustss #ifdef EHCI_DEBUG
3503 1.19 augustss if (ehcidebug > 10) {
3504 1.72 augustss DPRINTF(("ehci_device_bulk_start: data(2)\n"));
3505 1.23 augustss delay(10000);
3506 1.72 augustss DPRINTF(("ehci_device_bulk_start: data(3)\n"));
3507 1.23 augustss ehci_dump_regs(sc);
3508 1.29 augustss #if 0
3509 1.29 augustss printf("async_head:\n");
3510 1.23 augustss ehci_dump_sqh(sc->sc_async_head);
3511 1.29 augustss #endif
3512 1.29 augustss printf("sqh:\n");
3513 1.23 augustss ehci_dump_sqh(sqh);
3514 1.19 augustss ehci_dump_sqtds(data);
3515 1.19 augustss }
3516 1.19 augustss #endif
3517 1.19 augustss
3518 1.19 augustss if (sc->sc_bus.use_polling)
3519 1.19 augustss ehci_waitintr(sc, xfer);
3520 1.19 augustss
3521 1.19 augustss return (USBD_IN_PROGRESS);
3522 1.19 augustss #undef exfer
3523 1.19 augustss }
3524 1.19 augustss
3525 1.19 augustss Static void
3526 1.19 augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
3527 1.19 augustss {
3528 1.19 augustss DPRINTF(("ehci_device_bulk_abort: xfer=%p\n", xfer));
3529 1.19 augustss ehci_abort_xfer(xfer, USBD_CANCELLED);
3530 1.19 augustss }
3531 1.19 augustss
3532 1.33 augustss /*
3533 1.19 augustss * Close a device bulk pipe.
3534 1.19 augustss */
3535 1.19 augustss Static void
3536 1.19 augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
3537 1.19 augustss {
3538 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
3539 1.19 augustss
3540 1.19 augustss DPRINTF(("ehci_device_bulk_close: pipe=%p\n", pipe));
3541 1.19 augustss ehci_close_pipe(pipe, sc->sc_async_head);
3542 1.19 augustss }
3543 1.19 augustss
3544 1.19 augustss void
3545 1.19 augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
3546 1.19 augustss {
3547 1.19 augustss struct ehci_xfer *ex = EXFER(xfer);
3548 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3549 1.138 bouyer struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3550 1.138 bouyer int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3551 1.138 bouyer int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
3552 1.19 augustss
3553 1.33 augustss DPRINTFN(10,("ehci_bulk_done: xfer=%p, actlen=%d\n",
3554 1.19 augustss xfer, xfer->actlen));
3555 1.19 augustss
3556 1.44 augustss if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
3557 1.25 augustss ehci_del_intr_list(ex); /* remove from active list */
3558 1.44 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
3559 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, xfer->length,
3560 1.138 bouyer rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3561 1.25 augustss }
3562 1.19 augustss
3563 1.19 augustss DPRINTFN(5, ("ehci_bulk_done: length=%d\n", xfer->actlen));
3564 1.19 augustss }
3565 1.5 augustss
3566 1.10 augustss /************************/
3567 1.10 augustss
3568 1.78 augustss Static usbd_status
3569 1.78 augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
3570 1.78 augustss {
3571 1.78 augustss struct ehci_soft_islot *isp;
3572 1.78 augustss int islot, lev;
3573 1.78 augustss
3574 1.78 augustss /* Find a poll rate that is large enough. */
3575 1.78 augustss for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
3576 1.78 augustss if (EHCI_ILEV_IVAL(lev) <= ival)
3577 1.78 augustss break;
3578 1.78 augustss
3579 1.78 augustss /* Pick an interrupt slot at the right level. */
3580 1.78 augustss /* XXX could do better than picking at random */
3581 1.78 augustss sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
3582 1.78 augustss islot = EHCI_IQHIDX(lev, sc->sc_rand);
3583 1.78 augustss
3584 1.78 augustss sqh->islot = islot;
3585 1.78 augustss isp = &sc->sc_islots[islot];
3586 1.78 augustss ehci_add_qh(sqh, isp->sqh);
3587 1.78 augustss
3588 1.78 augustss return (USBD_NORMAL_COMPLETION);
3589 1.78 augustss }
3590 1.78 augustss
3591 1.78 augustss Static usbd_status
3592 1.78 augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
3593 1.78 augustss {
3594 1.78 augustss usbd_status err;
3595 1.78 augustss
3596 1.78 augustss /* Insert last in queue. */
3597 1.78 augustss err = usb_insert_transfer(xfer);
3598 1.78 augustss if (err)
3599 1.78 augustss return (err);
3600 1.78 augustss
3601 1.78 augustss /*
3602 1.78 augustss * Pipe isn't running (otherwise err would be USBD_INPROG),
3603 1.78 augustss * so start it first.
3604 1.78 augustss */
3605 1.78 augustss return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3606 1.78 augustss }
3607 1.78 augustss
3608 1.78 augustss Static usbd_status
3609 1.78 augustss ehci_device_intr_start(usbd_xfer_handle xfer)
3610 1.78 augustss {
3611 1.78 augustss #define exfer EXFER(xfer)
3612 1.78 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3613 1.78 augustss usbd_device_handle dev = xfer->pipe->device;
3614 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
3615 1.78 augustss ehci_soft_qtd_t *data, *dataend;
3616 1.78 augustss ehci_soft_qh_t *sqh;
3617 1.78 augustss usbd_status err;
3618 1.78 augustss int len, isread, endpt;
3619 1.78 augustss int s;
3620 1.78 augustss
3621 1.78 augustss DPRINTFN(2, ("ehci_device_intr_start: xfer=%p len=%d flags=%d\n",
3622 1.78 augustss xfer, xfer->length, xfer->flags));
3623 1.78 augustss
3624 1.78 augustss if (sc->sc_dying)
3625 1.78 augustss return (USBD_IOERROR);
3626 1.78 augustss
3627 1.78 augustss #ifdef DIAGNOSTIC
3628 1.78 augustss if (xfer->rqflags & URQ_REQUEST)
3629 1.78 augustss panic("ehci_device_intr_start: a request");
3630 1.78 augustss #endif
3631 1.78 augustss
3632 1.78 augustss len = xfer->length;
3633 1.78 augustss endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3634 1.78 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3635 1.78 augustss sqh = epipe->sqh;
3636 1.78 augustss
3637 1.78 augustss epipe->u.intr.length = len;
3638 1.78 augustss
3639 1.78 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
3640 1.78 augustss &dataend);
3641 1.78 augustss if (err) {
3642 1.78 augustss DPRINTFN(-1, ("ehci_device_intr_start: no memory\n"));
3643 1.78 augustss xfer->status = err;
3644 1.78 augustss usb_transfer_complete(xfer);
3645 1.78 augustss return (err);
3646 1.78 augustss }
3647 1.78 augustss
3648 1.78 augustss #ifdef EHCI_DEBUG
3649 1.78 augustss if (ehcidebug > 5) {
3650 1.78 augustss DPRINTF(("ehci_device_intr_start: data(1)\n"));
3651 1.78 augustss ehci_dump_sqh(sqh);
3652 1.78 augustss ehci_dump_sqtds(data);
3653 1.78 augustss }
3654 1.78 augustss #endif
3655 1.78 augustss
3656 1.78 augustss /* Set up interrupt info. */
3657 1.78 augustss exfer->sqtdstart = data;
3658 1.78 augustss exfer->sqtdend = dataend;
3659 1.78 augustss #ifdef DIAGNOSTIC
3660 1.78 augustss if (!exfer->isdone) {
3661 1.78 augustss printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
3662 1.78 augustss }
3663 1.78 augustss exfer->isdone = 0;
3664 1.78 augustss #endif
3665 1.78 augustss
3666 1.78 augustss s = splusb();
3667 1.138 bouyer ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
3668 1.78 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3669 1.78 augustss usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
3670 1.78 augustss ehci_timeout, xfer);
3671 1.78 augustss }
3672 1.78 augustss ehci_add_intr_list(sc, exfer);
3673 1.78 augustss xfer->status = USBD_IN_PROGRESS;
3674 1.78 augustss splx(s);
3675 1.78 augustss
3676 1.78 augustss #ifdef EHCI_DEBUG
3677 1.78 augustss if (ehcidebug > 10) {
3678 1.78 augustss DPRINTF(("ehci_device_intr_start: data(2)\n"));
3679 1.78 augustss delay(10000);
3680 1.78 augustss DPRINTF(("ehci_device_intr_start: data(3)\n"));
3681 1.78 augustss ehci_dump_regs(sc);
3682 1.78 augustss printf("sqh:\n");
3683 1.78 augustss ehci_dump_sqh(sqh);
3684 1.78 augustss ehci_dump_sqtds(data);
3685 1.78 augustss }
3686 1.78 augustss #endif
3687 1.78 augustss
3688 1.78 augustss if (sc->sc_bus.use_polling)
3689 1.78 augustss ehci_waitintr(sc, xfer);
3690 1.78 augustss
3691 1.78 augustss return (USBD_IN_PROGRESS);
3692 1.78 augustss #undef exfer
3693 1.78 augustss }
3694 1.78 augustss
3695 1.78 augustss Static void
3696 1.78 augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
3697 1.78 augustss {
3698 1.78 augustss DPRINTFN(1, ("ehci_device_intr_abort: xfer=%p\n", xfer));
3699 1.78 augustss if (xfer->pipe->intrxfer == xfer) {
3700 1.78 augustss DPRINTFN(1, ("echi_device_intr_abort: remove\n"));
3701 1.78 augustss xfer->pipe->intrxfer = NULL;
3702 1.78 augustss }
3703 1.139 jmcneill /*
3704 1.139 jmcneill * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
3705 1.139 jmcneill * async doorbell. That's dependant on the async list, wheras
3706 1.139 jmcneill * intr xfers are periodic, should not use this?
3707 1.139 jmcneill */
3708 1.78 augustss ehci_abort_xfer(xfer, USBD_CANCELLED);
3709 1.78 augustss }
3710 1.78 augustss
3711 1.78 augustss Static void
3712 1.78 augustss ehci_device_intr_close(usbd_pipe_handle pipe)
3713 1.78 augustss {
3714 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
3715 1.78 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
3716 1.78 augustss struct ehci_soft_islot *isp;
3717 1.78 augustss
3718 1.78 augustss isp = &sc->sc_islots[epipe->sqh->islot];
3719 1.78 augustss ehci_close_pipe(pipe, isp->sqh);
3720 1.78 augustss }
3721 1.78 augustss
3722 1.78 augustss Static void
3723 1.78 augustss ehci_device_intr_done(usbd_xfer_handle xfer)
3724 1.78 augustss {
3725 1.78 augustss #define exfer EXFER(xfer)
3726 1.78 augustss struct ehci_xfer *ex = EXFER(xfer);
3727 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3728 1.78 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3729 1.78 augustss ehci_soft_qtd_t *data, *dataend;
3730 1.78 augustss ehci_soft_qh_t *sqh;
3731 1.78 augustss usbd_status err;
3732 1.78 augustss int len, isread, endpt, s;
3733 1.78 augustss
3734 1.78 augustss DPRINTFN(10, ("ehci_device_intr_done: xfer=%p, actlen=%d\n",
3735 1.78 augustss xfer, xfer->actlen));
3736 1.78 augustss
3737 1.78 augustss if (xfer->pipe->repeat) {
3738 1.78 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
3739 1.78 augustss
3740 1.78 augustss len = epipe->u.intr.length;
3741 1.78 augustss xfer->length = len;
3742 1.78 augustss endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3743 1.78 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3744 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, len,
3745 1.138 bouyer isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3746 1.78 augustss sqh = epipe->sqh;
3747 1.78 augustss
3748 1.78 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
3749 1.78 augustss &data, &dataend);
3750 1.78 augustss if (err) {
3751 1.78 augustss DPRINTFN(-1, ("ehci_device_intr_done: no memory\n"));
3752 1.78 augustss xfer->status = err;
3753 1.78 augustss return;
3754 1.78 augustss }
3755 1.78 augustss
3756 1.78 augustss /* Set up interrupt info. */
3757 1.78 augustss exfer->sqtdstart = data;
3758 1.78 augustss exfer->sqtdend = dataend;
3759 1.78 augustss #ifdef DIAGNOSTIC
3760 1.78 augustss if (!exfer->isdone) {
3761 1.78 augustss printf("ehci_device_intr_done: not done, ex=%p\n",
3762 1.78 augustss exfer);
3763 1.78 augustss }
3764 1.78 augustss exfer->isdone = 0;
3765 1.78 augustss #endif
3766 1.78 augustss
3767 1.78 augustss s = splusb();
3768 1.138 bouyer ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
3769 1.78 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3770 1.78 augustss usb_callout(xfer->timeout_handle,
3771 1.78 augustss mstohz(xfer->timeout), ehci_timeout, xfer);
3772 1.78 augustss }
3773 1.78 augustss splx(s);
3774 1.78 augustss
3775 1.78 augustss xfer->status = USBD_IN_PROGRESS;
3776 1.78 augustss } else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
3777 1.78 augustss ehci_del_intr_list(ex); /* remove from active list */
3778 1.78 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
3779 1.138 bouyer endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3780 1.138 bouyer isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3781 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, xfer->length,
3782 1.138 bouyer isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3783 1.78 augustss }
3784 1.78 augustss #undef exfer
3785 1.78 augustss }
3786 1.10 augustss
3787 1.10 augustss /************************/
3788 1.5 augustss
3789 1.113 christos Static usbd_status
3790 1.115 christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
3791 1.113 christos {
3792 1.139 jmcneill usbd_status err;
3793 1.139 jmcneill
3794 1.139 jmcneill err = usb_insert_transfer(xfer);
3795 1.139 jmcneill if (err && err != USBD_IN_PROGRESS)
3796 1.139 jmcneill return err;
3797 1.139 jmcneill
3798 1.139 jmcneill return ehci_device_isoc_start(xfer);
3799 1.113 christos }
3800 1.139 jmcneill
3801 1.113 christos Static usbd_status
3802 1.115 christos ehci_device_isoc_start(usbd_xfer_handle xfer)
3803 1.113 christos {
3804 1.139 jmcneill struct ehci_pipe *epipe;
3805 1.139 jmcneill usbd_device_handle dev;
3806 1.139 jmcneill ehci_softc_t *sc;
3807 1.139 jmcneill struct ehci_xfer *exfer;
3808 1.139 jmcneill ehci_soft_itd_t *itd, *prev, *start, *stop;
3809 1.139 jmcneill usb_dma_t *dma_buf;
3810 1.142 drochner int i, j, k, frames, uframes, ufrperframe;
3811 1.139 jmcneill int s, trans_count, offs, total_length;
3812 1.139 jmcneill int frindex;
3813 1.139 jmcneill
3814 1.139 jmcneill start = NULL;
3815 1.139 jmcneill prev = NULL;
3816 1.139 jmcneill itd = NULL;
3817 1.139 jmcneill trans_count = 0;
3818 1.139 jmcneill total_length = 0;
3819 1.139 jmcneill exfer = (struct ehci_xfer *) xfer;
3820 1.139 jmcneill sc = xfer->pipe->device->bus->hci_private;
3821 1.139 jmcneill dev = xfer->pipe->device;
3822 1.139 jmcneill epipe = (struct ehci_pipe *)xfer->pipe;
3823 1.139 jmcneill
3824 1.139 jmcneill /*
3825 1.139 jmcneill * To allow continuous transfers, above we start all transfers
3826 1.139 jmcneill * immediately. However, we're still going to get usbd_start_next call
3827 1.139 jmcneill * this when another xfer completes. So, check if this is already
3828 1.139 jmcneill * in progress or not
3829 1.139 jmcneill */
3830 1.139 jmcneill
3831 1.139 jmcneill if (exfer->itdstart != NULL)
3832 1.139 jmcneill return USBD_IN_PROGRESS;
3833 1.139 jmcneill
3834 1.139 jmcneill DPRINTFN(2, ("ehci_device_isoc_start: xfer %p len %d flags %d\n",
3835 1.139 jmcneill xfer, xfer->length, xfer->flags));
3836 1.139 jmcneill
3837 1.139 jmcneill if (sc->sc_dying)
3838 1.139 jmcneill return USBD_IOERROR;
3839 1.139 jmcneill
3840 1.139 jmcneill /*
3841 1.139 jmcneill * To avoid complication, don't allow a request right now that'll span
3842 1.139 jmcneill * the entire frame table. To within 4 frames, to allow some leeway
3843 1.139 jmcneill * on either side of where the hc currently is.
3844 1.139 jmcneill */
3845 1.139 jmcneill if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
3846 1.139 jmcneill xfer->nframes >= (sc->sc_flsize - 4) * 8) {
3847 1.139 jmcneill printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
3848 1.139 jmcneill return USBD_INVAL;
3849 1.139 jmcneill }
3850 1.139 jmcneill
3851 1.139 jmcneill #ifdef DIAGNOSTIC
3852 1.139 jmcneill if (xfer->rqflags & URQ_REQUEST)
3853 1.139 jmcneill panic("ehci_device_isoc_start: request\n");
3854 1.139 jmcneill
3855 1.139 jmcneill if (!exfer->isdone)
3856 1.139 jmcneill printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
3857 1.139 jmcneill exfer->isdone = 0;
3858 1.139 jmcneill #endif
3859 1.139 jmcneill
3860 1.139 jmcneill /*
3861 1.139 jmcneill * Step 1: Allocate and initialize itds, how many do we need?
3862 1.139 jmcneill * One per transfer if interval >= 8 microframes, fewer if we use
3863 1.139 jmcneill * multiple microframes per frame.
3864 1.139 jmcneill */
3865 1.139 jmcneill
3866 1.139 jmcneill i = epipe->pipe.endpoint->edesc->bInterval;
3867 1.139 jmcneill if (i > 16 || i == 0) {
3868 1.139 jmcneill /* Spec page 271 says intervals > 16 are invalid */
3869 1.139 jmcneill DPRINTF(("ehci_device_isoc_start: bInvertal %d invalid\n", i));
3870 1.139 jmcneill return USBD_INVAL;
3871 1.139 jmcneill }
3872 1.139 jmcneill
3873 1.142 drochner switch (i) {
3874 1.143 drochner case 1:
3875 1.143 drochner ufrperframe = 8;
3876 1.143 drochner break;
3877 1.143 drochner case 2:
3878 1.143 drochner ufrperframe = 4;
3879 1.143 drochner break;
3880 1.143 drochner case 3:
3881 1.143 drochner ufrperframe = 2;
3882 1.143 drochner break;
3883 1.143 drochner default:
3884 1.143 drochner ufrperframe = 1;
3885 1.143 drochner break;
3886 1.142 drochner }
3887 1.142 drochner frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
3888 1.142 drochner uframes = 8 / ufrperframe;
3889 1.142 drochner
3890 1.139 jmcneill if (frames == 0) {
3891 1.139 jmcneill DPRINTF(("ehci_device_isoc_start: frames == 0\n"));
3892 1.139 jmcneill return USBD_INVAL;
3893 1.139 jmcneill }
3894 1.139 jmcneill
3895 1.139 jmcneill dma_buf = &xfer->dmabuf;
3896 1.139 jmcneill offs = 0;
3897 1.139 jmcneill
3898 1.139 jmcneill for (i = 0; i < frames; i++) {
3899 1.139 jmcneill int froffs = offs;
3900 1.139 jmcneill itd = ehci_alloc_itd(sc);
3901 1.139 jmcneill
3902 1.139 jmcneill if (prev != NULL) {
3903 1.139 jmcneill prev->itd.itd_next =
3904 1.139 jmcneill htole32(itd->physaddr | EHCI_LINK_ITD);
3905 1.139 jmcneill usb_syncmem(&itd->dma,
3906 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
3907 1.139 jmcneill sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
3908 1.139 jmcneill
3909 1.139 jmcneill prev->xfer_next = itd;
3910 1.139 jmcneill } else {
3911 1.139 jmcneill start = itd;
3912 1.139 jmcneill }
3913 1.139 jmcneill
3914 1.139 jmcneill /*
3915 1.139 jmcneill * Step 1.5, initialize uframes
3916 1.139 jmcneill */
3917 1.139 jmcneill for (j = 0; j < 8; j += uframes) {
3918 1.139 jmcneill /* Calculate which page in the list this starts in */
3919 1.139 jmcneill int addr = DMAADDR(dma_buf, froffs);
3920 1.139 jmcneill addr = EHCI_PAGE_OFFSET(addr);
3921 1.139 jmcneill addr += (offs - froffs);
3922 1.139 jmcneill addr = EHCI_PAGE(addr);
3923 1.139 jmcneill addr /= EHCI_PAGE_SIZE;
3924 1.139 jmcneill
3925 1.139 jmcneill /* This gets the initial offset into the first page,
3926 1.139 jmcneill * looks how far further along the current uframe
3927 1.139 jmcneill * offset is. Works out how many pages that is.
3928 1.139 jmcneill */
3929 1.139 jmcneill
3930 1.139 jmcneill itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
3931 1.139 jmcneill EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
3932 1.139 jmcneill EHCI_ITD_SET_PG(addr) |
3933 1.139 jmcneill EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
3934 1.139 jmcneill
3935 1.139 jmcneill total_length += xfer->frlengths[trans_count];
3936 1.139 jmcneill offs += xfer->frlengths[trans_count];
3937 1.139 jmcneill trans_count++;
3938 1.139 jmcneill
3939 1.139 jmcneill if (trans_count >= xfer->nframes) { /*Set IOC*/
3940 1.139 jmcneill itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
3941 1.145 drochner break;
3942 1.139 jmcneill }
3943 1.139 jmcneill }
3944 1.139 jmcneill
3945 1.139 jmcneill /* Step 1.75, set buffer pointers. To simplify matters, all
3946 1.139 jmcneill * pointers are filled out for the next 7 hardware pages in
3947 1.139 jmcneill * the dma block, so no need to worry what pages to cover
3948 1.139 jmcneill * and what to not.
3949 1.139 jmcneill */
3950 1.139 jmcneill
3951 1.139 jmcneill for (j=0; j < 7; j++) {
3952 1.139 jmcneill /*
3953 1.139 jmcneill * Don't try to lookup a page that's past the end
3954 1.139 jmcneill * of buffer
3955 1.139 jmcneill */
3956 1.139 jmcneill int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
3957 1.139 jmcneill if (page_offs >= dma_buf->block->size)
3958 1.139 jmcneill break;
3959 1.139 jmcneill
3960 1.139 jmcneill int page = DMAADDR(dma_buf, page_offs);
3961 1.139 jmcneill page = EHCI_PAGE(page);
3962 1.139 jmcneill itd->itd.itd_bufr[j] =
3963 1.139 jmcneill htole32(EHCI_ITD_SET_BPTR(page) |
3964 1.139 jmcneill EHCI_LINK_ITD);
3965 1.139 jmcneill }
3966 1.139 jmcneill
3967 1.139 jmcneill /*
3968 1.139 jmcneill * Other special values
3969 1.139 jmcneill */
3970 1.139 jmcneill
3971 1.139 jmcneill k = epipe->pipe.endpoint->edesc->bEndpointAddress;
3972 1.139 jmcneill itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
3973 1.139 jmcneill EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
3974 1.139 jmcneill
3975 1.139 jmcneill k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
3976 1.139 jmcneill ? 1 : 0;
3977 1.149 jmcneill j = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
3978 1.139 jmcneill itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
3979 1.139 jmcneill EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
3980 1.139 jmcneill
3981 1.139 jmcneill /* FIXME: handle invalid trans */
3982 1.139 jmcneill itd->itd.itd_bufr[2] |=
3983 1.139 jmcneill htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
3984 1.139 jmcneill
3985 1.139 jmcneill usb_syncmem(&itd->dma,
3986 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
3987 1.139 jmcneill sizeof(ehci_itd_t),
3988 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3989 1.139 jmcneill
3990 1.139 jmcneill prev = itd;
3991 1.139 jmcneill } /* End of frame */
3992 1.139 jmcneill
3993 1.139 jmcneill stop = itd;
3994 1.139 jmcneill stop->xfer_next = NULL;
3995 1.139 jmcneill exfer->isoc_len = total_length;
3996 1.139 jmcneill
3997 1.139 jmcneill /*
3998 1.139 jmcneill * Part 2: Transfer descriptors have now been set up, now they must
3999 1.139 jmcneill * be scheduled into the period frame list. Erk. Not wanting to
4000 1.139 jmcneill * complicate matters, transfer is denied if the transfer spans
4001 1.139 jmcneill * more than the period frame list.
4002 1.139 jmcneill */
4003 1.139 jmcneill
4004 1.139 jmcneill s = splusb();
4005 1.139 jmcneill
4006 1.139 jmcneill /* Start inserting frames */
4007 1.139 jmcneill if (epipe->u.isoc.cur_xfers > 0) {
4008 1.139 jmcneill frindex = epipe->u.isoc.next_frame;
4009 1.139 jmcneill } else {
4010 1.139 jmcneill frindex = EOREAD4(sc, EHCI_FRINDEX);
4011 1.139 jmcneill frindex = frindex >> 3; /* Erase microframe index */
4012 1.139 jmcneill frindex += 2;
4013 1.139 jmcneill }
4014 1.139 jmcneill
4015 1.139 jmcneill if (frindex >= sc->sc_flsize)
4016 1.139 jmcneill frindex &= (sc->sc_flsize - 1);
4017 1.139 jmcneill
4018 1.139 jmcneill /* Whats the frame interval? */
4019 1.139 jmcneill i = (1 << epipe->pipe.endpoint->edesc->bInterval);
4020 1.139 jmcneill if (i / 8 == 0)
4021 1.139 jmcneill i = 1;
4022 1.139 jmcneill else
4023 1.139 jmcneill i /= 8;
4024 1.139 jmcneill
4025 1.139 jmcneill itd = start;
4026 1.139 jmcneill for (j = 0; j < frames; j++) {
4027 1.139 jmcneill if (itd == NULL)
4028 1.139 jmcneill panic("ehci: unexpectedly ran out of isoc itds, isoc_start\n");
4029 1.139 jmcneill
4030 1.139 jmcneill itd->itd.itd_next = sc->sc_flist[frindex];
4031 1.139 jmcneill if (itd->itd.itd_next == 0)
4032 1.139 jmcneill /* FIXME: frindex table gets initialized to NULL
4033 1.139 jmcneill * or EHCI_NULL? */
4034 1.139 jmcneill itd->itd.itd_next = htole32(EHCI_NULL);
4035 1.139 jmcneill
4036 1.139 jmcneill usb_syncmem(&itd->dma,
4037 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
4038 1.139 jmcneill sizeof(itd->itd.itd_next),
4039 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
4040 1.139 jmcneill
4041 1.139 jmcneill sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
4042 1.139 jmcneill
4043 1.139 jmcneill usb_syncmem(&sc->sc_fldma,
4044 1.139 jmcneill sizeof(ehci_link_t) * frindex,
4045 1.139 jmcneill sizeof(ehci_link_t),
4046 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
4047 1.139 jmcneill
4048 1.139 jmcneill itd->u.frame_list.next = sc->sc_softitds[frindex];
4049 1.139 jmcneill sc->sc_softitds[frindex] = itd;
4050 1.139 jmcneill if (itd->u.frame_list.next != NULL)
4051 1.139 jmcneill itd->u.frame_list.next->u.frame_list.prev = itd;
4052 1.139 jmcneill itd->slot = frindex;
4053 1.139 jmcneill itd->u.frame_list.prev = NULL;
4054 1.139 jmcneill
4055 1.139 jmcneill frindex += i;
4056 1.139 jmcneill if (frindex >= sc->sc_flsize)
4057 1.139 jmcneill frindex -= sc->sc_flsize;
4058 1.139 jmcneill
4059 1.139 jmcneill itd = itd->xfer_next;
4060 1.139 jmcneill }
4061 1.139 jmcneill
4062 1.139 jmcneill epipe->u.isoc.cur_xfers++;
4063 1.139 jmcneill epipe->u.isoc.next_frame = frindex;
4064 1.139 jmcneill
4065 1.139 jmcneill exfer->itdstart = start;
4066 1.139 jmcneill exfer->itdend = stop;
4067 1.139 jmcneill exfer->sqtdstart = NULL;
4068 1.139 jmcneill exfer->sqtdstart = NULL;
4069 1.139 jmcneill
4070 1.139 jmcneill ehci_add_intr_list(sc, exfer);
4071 1.139 jmcneill xfer->status = USBD_IN_PROGRESS;
4072 1.139 jmcneill xfer->done = 0;
4073 1.139 jmcneill splx(s);
4074 1.139 jmcneill
4075 1.139 jmcneill if (sc->sc_bus.use_polling) {
4076 1.139 jmcneill printf("Starting ehci isoc xfer with polling. Bad idea?\n");
4077 1.139 jmcneill ehci_waitintr(sc, xfer);
4078 1.139 jmcneill }
4079 1.139 jmcneill
4080 1.139 jmcneill return USBD_IN_PROGRESS;
4081 1.113 christos }
4082 1.139 jmcneill
4083 1.113 christos Static void
4084 1.115 christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
4085 1.113 christos {
4086 1.139 jmcneill DPRINTFN(1, ("ehci_device_isoc_abort: xfer = %p\n", xfer));
4087 1.139 jmcneill ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
4088 1.113 christos }
4089 1.139 jmcneill
4090 1.113 christos Static void
4091 1.115 christos ehci_device_isoc_close(usbd_pipe_handle pipe)
4092 1.113 christos {
4093 1.146 jmcneill DPRINTFN(1, ("ehci_device_isoc_close: nothing in the pipe to free?\n"));
4094 1.113 christos }
4095 1.139 jmcneill
4096 1.113 christos Static void
4097 1.115 christos ehci_device_isoc_done(usbd_xfer_handle xfer)
4098 1.113 christos {
4099 1.139 jmcneill struct ehci_xfer *exfer;
4100 1.139 jmcneill ehci_softc_t *sc;
4101 1.139 jmcneill struct ehci_pipe *epipe;
4102 1.139 jmcneill int s;
4103 1.139 jmcneill
4104 1.139 jmcneill exfer = EXFER(xfer);
4105 1.139 jmcneill sc = xfer->pipe->device->bus->hci_private;
4106 1.139 jmcneill epipe = (struct ehci_pipe *) xfer->pipe;
4107 1.139 jmcneill
4108 1.139 jmcneill s = splusb();
4109 1.139 jmcneill epipe->u.isoc.cur_xfers--;
4110 1.139 jmcneill if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
4111 1.139 jmcneill ehci_del_intr_list(exfer);
4112 1.139 jmcneill ehci_rem_free_itd_chain(sc, exfer);
4113 1.139 jmcneill }
4114 1.139 jmcneill splx(s);
4115 1.139 jmcneill
4116 1.139 jmcneill usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
4117 1.139 jmcneill BUS_DMASYNC_POSTREAD);
4118 1.139 jmcneill
4119 1.113 christos }
4120