Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.154.4.1.4.1
      1      1.154.4.1    bouyer /*	$NetBSD: ehci.c,v 1.154.4.1.4.1 2011/05/20 08:11:26 matt Exp $ */
      2            1.1  augustss 
      3            1.1  augustss /*
      4          1.147   hubertf  * Copyright (c) 2004-2008 The NetBSD Foundation, Inc.
      5            1.1  augustss  * All rights reserved.
      6            1.1  augustss  *
      7            1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8          1.147   hubertf  * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum and
      9          1.147   hubertf  * Jeremy Morse (jeremy.morse (at) gmail.com).
     10            1.1  augustss  *
     11            1.1  augustss  * Redistribution and use in source and binary forms, with or without
     12            1.1  augustss  * modification, are permitted provided that the following conditions
     13            1.1  augustss  * are met:
     14            1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     15            1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     16            1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     17            1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     18            1.1  augustss  *    documentation and/or other materials provided with the distribution.
     19            1.1  augustss  *
     20            1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21            1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22            1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23            1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24            1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25            1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26            1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27            1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28            1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29            1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30            1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     31            1.1  augustss  */
     32            1.1  augustss 
     33            1.1  augustss /*
     34            1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     35            1.1  augustss  *
     36           1.35     enami  * The EHCI 1.0 spec can be found at
     37           1.34  augustss  * http://developer.intel.com/technology/usb/download/ehci-r10.pdf
     38            1.7  augustss  * and the USB 2.0 spec at
     39           1.43    ichiro  * http://www.usb.org/developers/docs/usb_20.zip
     40            1.1  augustss  *
     41            1.1  augustss  */
     42            1.4     lukem 
     43           1.52  jdolecek /*
     44           1.52  jdolecek  * TODO:
     45           1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     46           1.52  jdolecek  *
     47          1.148    cegger  * 2) The hub driver needs to handle and schedule the transaction translator,
     48          1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     49           1.91     perry  *    on hubs in USB 2.0 for details.
     50           1.52  jdolecek  *
     51          1.148    cegger  * 3) command failures are not recovered correctly
     52          1.148    cegger  */
     53           1.52  jdolecek 
     54            1.4     lukem #include <sys/cdefs.h>
     55      1.154.4.1    bouyer __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.154.4.1.4.1 2011/05/20 08:11:26 matt Exp $");
     56           1.47  augustss 
     57           1.47  augustss #include "ohci.h"
     58           1.47  augustss #include "uhci.h"
     59            1.1  augustss 
     60            1.1  augustss #include <sys/param.h>
     61            1.1  augustss #include <sys/systm.h>
     62            1.1  augustss #include <sys/kernel.h>
     63            1.1  augustss #include <sys/malloc.h>
     64            1.1  augustss #include <sys/device.h>
     65            1.1  augustss #include <sys/select.h>
     66            1.1  augustss #include <sys/proc.h>
     67            1.1  augustss #include <sys/queue.h>
     68          1.126        ad #include <sys/mutex.h>
     69          1.126        ad #include <sys/bus.h>
     70            1.1  augustss 
     71            1.1  augustss #include <machine/endian.h>
     72            1.1  augustss 
     73            1.1  augustss #include <dev/usb/usb.h>
     74            1.1  augustss #include <dev/usb/usbdi.h>
     75            1.1  augustss #include <dev/usb/usbdivar.h>
     76            1.1  augustss #include <dev/usb/usb_mem.h>
     77            1.1  augustss #include <dev/usb/usb_quirks.h>
     78            1.1  augustss 
     79            1.1  augustss #include <dev/usb/ehcireg.h>
     80            1.1  augustss #include <dev/usb/ehcivar.h>
     81          1.131  drochner #include <dev/usb/usbroothub_subr.h>
     82            1.1  augustss 
     83            1.1  augustss #ifdef EHCI_DEBUG
     84           1.73  augustss #define DPRINTF(x)	do { if (ehcidebug) printf x; } while(0)
     85           1.73  augustss #define DPRINTFN(n,x)	do { if (ehcidebug>(n)) printf x; } while (0)
     86            1.6  augustss int ehcidebug = 0;
     87           1.15  augustss #ifndef __NetBSD__
     88            1.1  augustss #define bitmask_snprintf(q,f,b,l) snprintf((b), (l), "%b", (q), (f))
     89           1.15  augustss #endif
     90            1.1  augustss #else
     91            1.1  augustss #define DPRINTF(x)
     92            1.1  augustss #define DPRINTFN(n,x)
     93            1.1  augustss #endif
     94            1.1  augustss 
     95            1.5  augustss struct ehci_pipe {
     96            1.5  augustss 	struct usbd_pipe pipe;
     97           1.55   mycroft 	int nexttoggle;
     98           1.55   mycroft 
     99           1.10  augustss 	ehci_soft_qh_t *sqh;
    100           1.10  augustss 	union {
    101           1.10  augustss 		ehci_soft_qtd_t *qtd;
    102           1.10  augustss 		/* ehci_soft_itd_t *itd; */
    103           1.10  augustss 	} tail;
    104           1.10  augustss 	union {
    105           1.10  augustss 		/* Control pipe */
    106           1.10  augustss 		struct {
    107           1.10  augustss 			usb_dma_t reqdma;
    108           1.10  augustss 			u_int length;
    109           1.10  augustss 		} ctl;
    110           1.10  augustss 		/* Interrupt pipe */
    111           1.78  augustss 		struct {
    112           1.78  augustss 			u_int length;
    113           1.78  augustss 		} intr;
    114           1.10  augustss 		/* Bulk pipe */
    115           1.10  augustss 		struct {
    116           1.10  augustss 			u_int length;
    117           1.10  augustss 		} bulk;
    118           1.10  augustss 		/* Iso pipe */
    119          1.139  jmcneill 		struct {
    120          1.139  jmcneill 			u_int next_frame;
    121          1.139  jmcneill 			u_int cur_xfers;
    122          1.139  jmcneill 		} isoc;
    123           1.10  augustss 	} u;
    124            1.5  augustss };
    125            1.5  augustss 
    126            1.5  augustss Static usbd_status	ehci_open(usbd_pipe_handle);
    127            1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    128            1.5  augustss Static void		ehci_softintr(void *);
    129           1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    130           1.15  augustss Static void		ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
    131           1.18  augustss Static void		ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
    132          1.139  jmcneill Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
    133          1.139  jmcneill Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
    134           1.18  augustss Static void		ehci_idone(struct ehci_xfer *);
    135           1.15  augustss Static void		ehci_timeout(void *);
    136           1.15  augustss Static void		ehci_timeout_task(void *);
    137          1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    138            1.5  augustss 
    139            1.5  augustss Static usbd_status	ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
    140            1.5  augustss Static void		ehci_freem(struct usbd_bus *, usb_dma_t *);
    141            1.5  augustss 
    142            1.5  augustss Static usbd_xfer_handle	ehci_allocx(struct usbd_bus *);
    143            1.5  augustss Static void		ehci_freex(struct usbd_bus *, usbd_xfer_handle);
    144            1.5  augustss 
    145            1.5  augustss Static usbd_status	ehci_root_ctrl_transfer(usbd_xfer_handle);
    146            1.5  augustss Static usbd_status	ehci_root_ctrl_start(usbd_xfer_handle);
    147            1.5  augustss Static void		ehci_root_ctrl_abort(usbd_xfer_handle);
    148            1.5  augustss Static void		ehci_root_ctrl_close(usbd_pipe_handle);
    149            1.5  augustss Static void		ehci_root_ctrl_done(usbd_xfer_handle);
    150            1.5  augustss 
    151            1.5  augustss Static usbd_status	ehci_root_intr_transfer(usbd_xfer_handle);
    152            1.5  augustss Static usbd_status	ehci_root_intr_start(usbd_xfer_handle);
    153            1.5  augustss Static void		ehci_root_intr_abort(usbd_xfer_handle);
    154            1.5  augustss Static void		ehci_root_intr_close(usbd_pipe_handle);
    155            1.5  augustss Static void		ehci_root_intr_done(usbd_xfer_handle);
    156            1.5  augustss 
    157            1.5  augustss Static usbd_status	ehci_device_ctrl_transfer(usbd_xfer_handle);
    158            1.5  augustss Static usbd_status	ehci_device_ctrl_start(usbd_xfer_handle);
    159            1.5  augustss Static void		ehci_device_ctrl_abort(usbd_xfer_handle);
    160            1.5  augustss Static void		ehci_device_ctrl_close(usbd_pipe_handle);
    161            1.5  augustss Static void		ehci_device_ctrl_done(usbd_xfer_handle);
    162            1.5  augustss 
    163            1.5  augustss Static usbd_status	ehci_device_bulk_transfer(usbd_xfer_handle);
    164            1.5  augustss Static usbd_status	ehci_device_bulk_start(usbd_xfer_handle);
    165            1.5  augustss Static void		ehci_device_bulk_abort(usbd_xfer_handle);
    166            1.5  augustss Static void		ehci_device_bulk_close(usbd_pipe_handle);
    167            1.5  augustss Static void		ehci_device_bulk_done(usbd_xfer_handle);
    168            1.5  augustss 
    169            1.5  augustss Static usbd_status	ehci_device_intr_transfer(usbd_xfer_handle);
    170            1.5  augustss Static usbd_status	ehci_device_intr_start(usbd_xfer_handle);
    171            1.5  augustss Static void		ehci_device_intr_abort(usbd_xfer_handle);
    172            1.5  augustss Static void		ehci_device_intr_close(usbd_pipe_handle);
    173            1.5  augustss Static void		ehci_device_intr_done(usbd_xfer_handle);
    174            1.5  augustss 
    175            1.5  augustss Static usbd_status	ehci_device_isoc_transfer(usbd_xfer_handle);
    176            1.5  augustss Static usbd_status	ehci_device_isoc_start(usbd_xfer_handle);
    177            1.5  augustss Static void		ehci_device_isoc_abort(usbd_xfer_handle);
    178            1.5  augustss Static void		ehci_device_isoc_close(usbd_pipe_handle);
    179            1.5  augustss Static void		ehci_device_isoc_done(usbd_xfer_handle);
    180            1.5  augustss 
    181            1.5  augustss Static void		ehci_device_clear_toggle(usbd_pipe_handle pipe);
    182            1.5  augustss Static void		ehci_noop(usbd_pipe_handle pipe);
    183            1.5  augustss 
    184            1.6  augustss Static void		ehci_pcd(ehci_softc_t *, usbd_xfer_handle);
    185            1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    186            1.5  augustss 
    187            1.9  augustss Static ehci_soft_qh_t  *ehci_alloc_sqh(ehci_softc_t *);
    188            1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    189            1.9  augustss 
    190            1.9  augustss Static ehci_soft_qtd_t  *ehci_alloc_sqtd(ehci_softc_t *);
    191            1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    192           1.25  augustss Static usbd_status	ehci_alloc_sqtd_chain(struct ehci_pipe *,
    193           1.15  augustss 			    ehci_softc_t *, int, int, usbd_xfer_handle,
    194           1.15  augustss 			    ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    195           1.25  augustss Static void		ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
    196           1.18  augustss 					    ehci_soft_qtd_t *);
    197           1.15  augustss 
    198          1.139  jmcneill Static ehci_soft_itd_t	*ehci_alloc_itd(ehci_softc_t *sc);
    199          1.139  jmcneill Static void		ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
    200          1.139  jmcneill Static void 		ehci_rem_free_itd_chain(ehci_softc_t *sc,
    201          1.139  jmcneill 						struct ehci_xfer *exfer);
    202          1.139  jmcneill Static void 		ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
    203          1.139  jmcneill 						usbd_status status);
    204          1.139  jmcneill 
    205           1.15  augustss Static usbd_status	ehci_device_request(usbd_xfer_handle xfer);
    206            1.9  augustss 
    207           1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    208           1.78  augustss 			    int ival);
    209           1.78  augustss 
    210           1.10  augustss Static void		ehci_add_qh(ehci_soft_qh_t *, ehci_soft_qh_t *);
    211           1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    212           1.10  augustss 				    ehci_soft_qh_t *);
    213           1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    214           1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    215           1.10  augustss 
    216           1.10  augustss Static void		ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
    217           1.10  augustss Static void		ehci_abort_xfer(usbd_xfer_handle, usbd_status);
    218            1.9  augustss 
    219            1.5  augustss #ifdef EHCI_DEBUG
    220           1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    221          1.107  augustss void			ehci_dump(void);
    222            1.6  augustss Static ehci_softc_t 	*theehci;
    223           1.15  augustss Static void		ehci_dump_link(ehci_link_t, int);
    224           1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    225            1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    226            1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    227            1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    228          1.139  jmcneill #if notyet
    229          1.139  jmcneill Static void		ehci_dump_sitd(struct ehci_soft_itd *itd);
    230          1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    231          1.139  jmcneill #endif
    232           1.38    martin #ifdef DIAGNOSTIC
    233          1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    234            1.5  augustss #endif
    235           1.38    martin #endif
    236            1.5  augustss 
    237           1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    238           1.11  augustss 
    239            1.5  augustss #define EHCI_INTR_ENDPT 1
    240            1.5  augustss 
    241           1.18  augustss #define ehci_add_intr_list(sc, ex) \
    242          1.153  jmcneill 	TAILQ_INSERT_TAIL(&(sc)->sc_intrhead, (ex), inext);
    243          1.153  jmcneill #define ehci_del_intr_list(sc, ex) \
    244           1.44  augustss 	do { \
    245          1.153  jmcneill 		TAILQ_REMOVE(&sc->sc_intrhead, (ex), inext); \
    246          1.153  jmcneill 		(ex)->inext.tqe_prev = NULL; \
    247           1.44  augustss 	} while (0)
    248          1.153  jmcneill #define ehci_active_intr_list(ex) ((ex)->inext.tqe_prev != NULL)
    249           1.18  augustss 
    250          1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    251            1.5  augustss 	ehci_open,
    252            1.5  augustss 	ehci_softintr,
    253            1.5  augustss 	ehci_poll,
    254            1.5  augustss 	ehci_allocm,
    255            1.5  augustss 	ehci_freem,
    256            1.5  augustss 	ehci_allocx,
    257            1.5  augustss 	ehci_freex,
    258            1.5  augustss };
    259            1.5  augustss 
    260          1.123  drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
    261            1.5  augustss 	ehci_root_ctrl_transfer,
    262            1.5  augustss 	ehci_root_ctrl_start,
    263            1.5  augustss 	ehci_root_ctrl_abort,
    264            1.5  augustss 	ehci_root_ctrl_close,
    265            1.5  augustss 	ehci_noop,
    266            1.5  augustss 	ehci_root_ctrl_done,
    267            1.5  augustss };
    268            1.5  augustss 
    269          1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    270            1.5  augustss 	ehci_root_intr_transfer,
    271            1.5  augustss 	ehci_root_intr_start,
    272            1.5  augustss 	ehci_root_intr_abort,
    273            1.5  augustss 	ehci_root_intr_close,
    274            1.5  augustss 	ehci_noop,
    275            1.5  augustss 	ehci_root_intr_done,
    276            1.5  augustss };
    277            1.5  augustss 
    278          1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    279            1.5  augustss 	ehci_device_ctrl_transfer,
    280            1.5  augustss 	ehci_device_ctrl_start,
    281            1.5  augustss 	ehci_device_ctrl_abort,
    282            1.5  augustss 	ehci_device_ctrl_close,
    283            1.5  augustss 	ehci_noop,
    284            1.5  augustss 	ehci_device_ctrl_done,
    285            1.5  augustss };
    286            1.5  augustss 
    287          1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    288            1.5  augustss 	ehci_device_intr_transfer,
    289            1.5  augustss 	ehci_device_intr_start,
    290            1.5  augustss 	ehci_device_intr_abort,
    291            1.5  augustss 	ehci_device_intr_close,
    292            1.5  augustss 	ehci_device_clear_toggle,
    293            1.5  augustss 	ehci_device_intr_done,
    294            1.5  augustss };
    295            1.5  augustss 
    296          1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    297            1.5  augustss 	ehci_device_bulk_transfer,
    298            1.5  augustss 	ehci_device_bulk_start,
    299            1.5  augustss 	ehci_device_bulk_abort,
    300            1.5  augustss 	ehci_device_bulk_close,
    301            1.5  augustss 	ehci_device_clear_toggle,
    302            1.5  augustss 	ehci_device_bulk_done,
    303            1.5  augustss };
    304            1.5  augustss 
    305          1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    306            1.5  augustss 	ehci_device_isoc_transfer,
    307            1.5  augustss 	ehci_device_isoc_start,
    308            1.5  augustss 	ehci_device_isoc_abort,
    309            1.5  augustss 	ehci_device_isoc_close,
    310            1.5  augustss 	ehci_noop,
    311            1.5  augustss 	ehci_device_isoc_done,
    312            1.5  augustss };
    313            1.5  augustss 
    314          1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    315           1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    316           1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    317           1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    318           1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    319           1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    320           1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    321           1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    322           1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    323           1.94  augustss };
    324           1.94  augustss 
    325            1.1  augustss usbd_status
    326            1.1  augustss ehci_init(ehci_softc_t *sc)
    327            1.1  augustss {
    328          1.104  christos 	u_int32_t vers, sparams, cparams, hcr;
    329            1.3  augustss 	u_int i;
    330            1.3  augustss 	usbd_status err;
    331           1.11  augustss 	ehci_soft_qh_t *sqh;
    332           1.89  augustss 	u_int ncomp;
    333            1.3  augustss 
    334            1.3  augustss 	DPRINTF(("ehci_init: start\n"));
    335            1.6  augustss #ifdef EHCI_DEBUG
    336            1.6  augustss 	theehci = sc;
    337            1.6  augustss #endif
    338            1.3  augustss 
    339            1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    340            1.3  augustss 
    341          1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    342          1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    343          1.104  christos 	       vers >> 8, vers & 0xff);
    344            1.3  augustss 
    345            1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    346            1.3  augustss 	DPRINTF(("ehci_init: sparams=0x%x\n", sparams));
    347            1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    348           1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    349           1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    350          1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    351          1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    352           1.47  augustss #if NOHCI == 0 || NUHCI == 0
    353           1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    354          1.134  drochner 			     device_xname(sc->sc_dev));
    355           1.47  augustss #endif
    356           1.89  augustss 		if (ncomp < sc->sc_ncomp)
    357           1.89  augustss 			sc->sc_ncomp = ncomp;
    358            1.3  augustss 	}
    359            1.3  augustss 	if (sc->sc_ncomp > 0) {
    360           1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    361          1.134  drochner 		    device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
    362            1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    363            1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    364            1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    365          1.134  drochner 			aprint_normal(" %s", device_xname(sc->sc_comps[i]));
    366           1.41   thorpej 		aprint_normal("\n");
    367            1.3  augustss 	}
    368            1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    369            1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    370            1.3  augustss 	DPRINTF(("ehci_init: cparams=0x%x\n", cparams));
    371          1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    372           1.36  augustss 
    373           1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    374           1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    375           1.36  augustss 		EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    376           1.36  augustss 	}
    377           1.33  augustss 
    378            1.3  augustss 	sc->sc_bus.usbrev = USBREV_2_0;
    379            1.3  augustss 
    380          1.136  drochner 	usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    381           1.90      fvdl 	    USB_MEM_RESERVE);
    382           1.90      fvdl 
    383            1.3  augustss 	/* Reset the controller */
    384          1.134  drochner 	DPRINTF(("%s: resetting\n", device_xname(sc->sc_dev)));
    385            1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    386            1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    387            1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    388            1.3  augustss 	for (i = 0; i < 100; i++) {
    389           1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    390            1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    391            1.3  augustss 		if (!hcr)
    392            1.3  augustss 			break;
    393            1.3  augustss 	}
    394            1.3  augustss 	if (hcr) {
    395          1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    396            1.3  augustss 		return (USBD_IOERROR);
    397            1.3  augustss 	}
    398            1.3  augustss 
    399           1.78  augustss 	/* XXX need proper intr scheduling */
    400           1.78  augustss 	sc->sc_rand = 96;
    401           1.78  augustss 
    402            1.3  augustss 	/* frame list size at default, read back what we got and use that */
    403            1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    404           1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    405           1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    406           1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    407            1.3  augustss 	case 3: return (USBD_IOERROR);
    408            1.3  augustss 	}
    409           1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    410           1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    411            1.3  augustss 	if (err)
    412            1.3  augustss 		return (err);
    413          1.134  drochner 	DPRINTF(("%s: flsize=%d\n", device_xname(sc->sc_dev),sc->sc_flsize));
    414           1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    415          1.139  jmcneill 
    416          1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    417          1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    418          1.139  jmcneill 	}
    419          1.139  jmcneill 
    420           1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    421            1.3  augustss 
    422          1.139  jmcneill 	sc->sc_softitds = malloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    423          1.144  drochner 					M_USB, M_NOWAIT | M_ZERO);
    424          1.139  jmcneill 	if (sc->sc_softitds == NULL)
    425          1.139  jmcneill 		return ENOMEM;
    426          1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    427          1.153  jmcneill 	TAILQ_INIT(&sc->sc_intrhead);
    428          1.153  jmcneill 	mutex_init(&sc->sc_intrhead_lock, MUTEX_DEFAULT, IPL_USB);
    429          1.139  jmcneill 
    430            1.5  augustss 	/* Set up the bus struct. */
    431            1.5  augustss 	sc->sc_bus.methods = &ehci_bus_methods;
    432            1.5  augustss 	sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
    433            1.5  augustss 
    434            1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    435            1.6  augustss 
    436           1.78  augustss 	/*
    437           1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    438           1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    439           1.78  augustss 	 */
    440           1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    441           1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    442           1.78  augustss 		if (sqh == NULL) {
    443           1.78  augustss 			err = USBD_NOMEM;
    444           1.78  augustss 			goto bad1;
    445           1.78  augustss 		}
    446           1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    447           1.78  augustss 	}
    448           1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    449           1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    450           1.78  augustss 		if (i == 0) {
    451           1.78  augustss 			/* The last (1ms) QH terminates. */
    452           1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    453           1.78  augustss 			sqh->next = NULL;
    454           1.78  augustss 		} else {
    455           1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    456           1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    457           1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    458           1.78  augustss 			    EHCI_LINK_QH);
    459           1.78  augustss 		}
    460           1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    461           1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    462           1.78  augustss 		sqh->next = NULL;
    463           1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    464           1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    465           1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    466           1.78  augustss 		sqh->sqtd = NULL;
    467          1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    468          1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    469           1.78  augustss 	}
    470           1.78  augustss 	/* Point the frame list at the last level (128ms). */
    471           1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    472           1.94  augustss 		int j;
    473           1.94  augustss 
    474           1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    475           1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    476           1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    477           1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    478           1.78  augustss 		    i)].sqh->physaddr);
    479           1.78  augustss 	}
    480          1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    481          1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    482           1.78  augustss 
    483           1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    484           1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    485           1.11  augustss 	if (sqh == NULL) {
    486            1.9  augustss 		err = USBD_NOMEM;
    487            1.9  augustss 		goto bad1;
    488            1.9  augustss 	}
    489           1.11  augustss 	/* Fill the QH */
    490           1.11  augustss 	sqh->qh.qh_endp =
    491           1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    492           1.11  augustss 	sqh->qh.qh_link =
    493           1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    494           1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    495           1.11  augustss 	sqh->next = NULL;
    496           1.11  augustss 	/* Fill the overlay qTD */
    497           1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    498           1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    499           1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    500           1.11  augustss 	sqh->sqtd = NULL;
    501          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    502          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    503            1.9  augustss #ifdef EHCI_DEBUG
    504            1.9  augustss 	if (ehcidebug) {
    505           1.27     enami 		ehci_dump_sqh(sqh);
    506            1.9  augustss 	}
    507            1.9  augustss #endif
    508            1.9  augustss 
    509            1.9  augustss 	/* Point to async list */
    510           1.11  augustss 	sc->sc_async_head = sqh;
    511           1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    512            1.9  augustss 
    513          1.108   xtraeme 	usb_callout_init(sc->sc_tmo_intrlist);
    514            1.9  augustss 
    515          1.126        ad 	mutex_init(&sc->sc_doorbell_lock, MUTEX_DEFAULT, IPL_NONE);
    516           1.10  augustss 
    517            1.6  augustss 	/* Turn on controller */
    518            1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    519           1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    520            1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    521           1.10  augustss 		 EHCI_CMD_ASE |
    522           1.78  augustss 		 EHCI_CMD_PSE |
    523            1.6  augustss 		 EHCI_CMD_RS);
    524            1.6  augustss 
    525            1.6  augustss 	/* Take over port ownership */
    526            1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    527            1.6  augustss 
    528            1.8  augustss 	for (i = 0; i < 100; i++) {
    529           1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    530            1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    531            1.8  augustss 		if (!hcr)
    532            1.8  augustss 			break;
    533            1.8  augustss 	}
    534            1.8  augustss 	if (hcr) {
    535          1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    536            1.8  augustss 		return (USBD_IOERROR);
    537            1.8  augustss 	}
    538            1.8  augustss 
    539          1.105  augustss 	/* Enable interrupts */
    540          1.105  augustss 	DPRINTFN(1,("ehci_init: enabling\n"));
    541          1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    542          1.105  augustss 
    543            1.5  augustss 	return (USBD_NORMAL_COMPLETION);
    544            1.9  augustss 
    545            1.9  augustss #if 0
    546           1.11  augustss  bad2:
    547           1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    548            1.9  augustss #endif
    549            1.9  augustss  bad1:
    550            1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    551            1.9  augustss 	return (err);
    552            1.1  augustss }
    553            1.1  augustss 
    554            1.1  augustss int
    555            1.1  augustss ehci_intr(void *v)
    556            1.1  augustss {
    557            1.6  augustss 	ehci_softc_t *sc = v;
    558            1.6  augustss 
    559          1.134  drochner 	if (sc == NULL || sc->sc_dying || !device_has_power(sc->sc_dev))
    560           1.15  augustss 		return (0);
    561           1.15  augustss 
    562            1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    563            1.6  augustss 	if (sc->sc_bus.use_polling) {
    564           1.78  augustss 		u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    565           1.78  augustss 
    566           1.78  augustss 		if (intrs)
    567           1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    568            1.6  augustss #ifdef DIAGNOSTIC
    569           1.65   mycroft 		DPRINTFN(16, ("ehci_intr: ignored interrupt while polling\n"));
    570            1.6  augustss #endif
    571            1.6  augustss 		return (0);
    572            1.6  augustss 	}
    573            1.6  augustss 
    574           1.33  augustss 	return (ehci_intr1(sc));
    575            1.6  augustss }
    576            1.6  augustss 
    577            1.6  augustss Static int
    578            1.6  augustss ehci_intr1(ehci_softc_t *sc)
    579            1.6  augustss {
    580            1.6  augustss 	u_int32_t intrs, eintrs;
    581            1.6  augustss 
    582            1.6  augustss 	DPRINTFN(20,("ehci_intr1: enter\n"));
    583            1.6  augustss 
    584            1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    585            1.6  augustss 	if (sc == NULL) {
    586            1.6  augustss #ifdef DIAGNOSTIC
    587           1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    588            1.6  augustss #endif
    589            1.6  augustss 		return (0);
    590            1.6  augustss 	}
    591            1.6  augustss 
    592            1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    593            1.6  augustss 	if (!intrs)
    594            1.6  augustss 		return (0);
    595            1.6  augustss 
    596            1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    597           1.72  augustss 	DPRINTFN(7, ("ehci_intr1: sc=%p intrs=0x%x(0x%x) eintrs=0x%x\n",
    598            1.6  augustss 		     sc, (u_int)intrs, EOREAD4(sc, EHCI_USBSTS),
    599            1.6  augustss 		     (u_int)eintrs));
    600            1.6  augustss 	if (!eintrs)
    601            1.6  augustss 		return (0);
    602            1.6  augustss 
    603           1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    604            1.6  augustss 	sc->sc_bus.intr_context++;
    605            1.6  augustss 	sc->sc_bus.no_intrs++;
    606           1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    607           1.10  augustss 		DPRINTF(("ehci_intr1: door bell\n"));
    608           1.11  augustss 		wakeup(&sc->sc_async_head);
    609           1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    610           1.10  augustss 	}
    611           1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    612           1.46  augustss 		DPRINTFN(5,("ehci_intr1: %s %s\n",
    613           1.46  augustss 			    eintrs & EHCI_STS_INT ? "INT" : "",
    614           1.46  augustss 			    eintrs & EHCI_STS_ERRINT ? "ERRINT" : ""));
    615           1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    616           1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    617            1.6  augustss 	}
    618            1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    619            1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    620          1.134  drochner 		       device_xname(sc->sc_dev));
    621            1.6  augustss 		/* XXX what else */
    622            1.6  augustss 	}
    623            1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    624            1.6  augustss 		ehci_pcd(sc, sc->sc_intrxfer);
    625            1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    626            1.6  augustss 	}
    627            1.6  augustss 
    628            1.6  augustss 	sc->sc_bus.intr_context--;
    629            1.6  augustss 
    630            1.6  augustss 	if (eintrs != 0) {
    631            1.6  augustss 		/* Block unprocessed interrupts. */
    632            1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    633            1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    634            1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    635          1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    636            1.6  augustss 	}
    637            1.6  augustss 
    638            1.6  augustss 	return (1);
    639            1.6  augustss }
    640            1.6  augustss 
    641            1.6  augustss 
    642            1.6  augustss void
    643            1.6  augustss ehci_pcd(ehci_softc_t *sc, usbd_xfer_handle xfer)
    644            1.6  augustss {
    645            1.6  augustss 	usbd_pipe_handle pipe;
    646            1.6  augustss 	u_char *p;
    647            1.6  augustss 	int i, m;
    648            1.6  augustss 
    649            1.6  augustss 	if (xfer == NULL) {
    650            1.6  augustss 		/* Just ignore the change. */
    651            1.6  augustss 		return;
    652            1.6  augustss 	}
    653            1.6  augustss 
    654            1.6  augustss 	pipe = xfer->pipe;
    655            1.6  augustss 
    656           1.30  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
    657            1.6  augustss 	m = min(sc->sc_noport, xfer->length * 8 - 1);
    658            1.6  augustss 	memset(p, 0, xfer->length);
    659            1.6  augustss 	for (i = 1; i <= m; i++) {
    660            1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    661            1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    662            1.6  augustss 			p[i/8] |= 1 << (i%8);
    663            1.6  augustss 	}
    664            1.6  augustss 	DPRINTF(("ehci_pcd: change=0x%02x\n", *p));
    665            1.6  augustss 	xfer->actlen = xfer->length;
    666            1.6  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
    667            1.6  augustss 
    668            1.6  augustss 	usb_transfer_complete(xfer);
    669            1.1  augustss }
    670            1.1  augustss 
    671            1.5  augustss void
    672            1.5  augustss ehci_softintr(void *v)
    673            1.5  augustss {
    674          1.134  drochner 	struct usbd_bus *bus = v;
    675          1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
    676           1.53       chs 	struct ehci_xfer *ex, *nextex;
    677           1.18  augustss 
    678          1.134  drochner 	DPRINTFN(10,("%s: ehci_softintr (%d)\n", device_xname(sc->sc_dev),
    679           1.18  augustss 		     sc->sc_bus.intr_context));
    680           1.18  augustss 
    681           1.18  augustss 	sc->sc_bus.intr_context++;
    682           1.18  augustss 
    683           1.18  augustss 	/*
    684           1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    685           1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    686           1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    687           1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    688           1.18  augustss 	 */
    689          1.153  jmcneill 	for (ex = TAILQ_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
    690          1.153  jmcneill 		nextex = TAILQ_NEXT(ex, inext);
    691           1.18  augustss 		ehci_check_intr(sc, ex);
    692           1.53       chs 	}
    693           1.18  augustss 
    694          1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    695          1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    696          1.153  jmcneill 	    !TAILQ_EMPTY(&sc->sc_intrhead))
    697          1.108   xtraeme 		usb_callout(sc->sc_tmo_intrlist, hz,
    698          1.108   xtraeme 		    ehci_intrlist_timeout, sc);
    699          1.108   xtraeme 
    700           1.77  augustss #ifdef USB_USE_SOFTINTR
    701           1.29  augustss 	if (sc->sc_softwake) {
    702           1.29  augustss 		sc->sc_softwake = 0;
    703           1.29  augustss 		wakeup(&sc->sc_softwake);
    704           1.29  augustss 	}
    705           1.77  augustss #endif /* USB_USE_SOFTINTR */
    706           1.29  augustss 
    707           1.18  augustss 	sc->sc_bus.intr_context--;
    708           1.18  augustss }
    709           1.18  augustss 
    710           1.18  augustss /* Check for an interrupt. */
    711           1.18  augustss void
    712          1.115  christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    713           1.18  augustss {
    714          1.139  jmcneill 	int attr;
    715           1.18  augustss 
    716           1.22  augustss 	DPRINTFN(/*15*/2, ("ehci_check_intr: ex=%p\n", ex));
    717           1.18  augustss 
    718          1.139  jmcneill 	attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
    719          1.139  jmcneill 	if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
    720          1.139  jmcneill 		ehci_check_itd_intr(sc, ex);
    721          1.139  jmcneill 	else
    722          1.139  jmcneill 		ehci_check_qh_intr(sc, ex);
    723          1.139  jmcneill 
    724          1.139  jmcneill 	return;
    725          1.139  jmcneill }
    726          1.139  jmcneill 
    727          1.139  jmcneill void
    728          1.139  jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    729          1.139  jmcneill {
    730          1.139  jmcneill 	ehci_soft_qtd_t *sqtd, *lsqtd;
    731          1.139  jmcneill 	__uint32_t status;
    732          1.139  jmcneill 
    733           1.18  augustss 	if (ex->sqtdstart == NULL) {
    734          1.139  jmcneill 		printf("ehci_check_qh_intr: not valid sqtd\n");
    735           1.18  augustss 		return;
    736           1.18  augustss 	}
    737          1.139  jmcneill 
    738           1.18  augustss 	lsqtd = ex->sqtdend;
    739           1.18  augustss #ifdef DIAGNOSTIC
    740           1.18  augustss 	if (lsqtd == NULL) {
    741          1.139  jmcneill 		printf("ehci_check_qh_intr: lsqtd==0\n");
    742           1.18  augustss 		return;
    743           1.18  augustss 	}
    744           1.18  augustss #endif
    745           1.33  augustss 	/*
    746           1.18  augustss 	 * If the last TD is still active we need to check whether there
    747           1.18  augustss 	 * is a an error somewhere in the middle, or whether there was a
    748           1.18  augustss 	 * short packet (SPD and not ACTIVE).
    749           1.18  augustss 	 */
    750          1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    751          1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    752          1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    753          1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    754           1.18  augustss 	if (le32toh(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) {
    755           1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex));
    756           1.18  augustss 		for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
    757          1.138    bouyer 			usb_syncmem(&sqtd->dma,
    758          1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    759          1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    760          1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    761           1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    762          1.138    bouyer 			usb_syncmem(&sqtd->dma,
    763          1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    764          1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    765           1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    766           1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    767           1.18  augustss 				break;
    768           1.18  augustss 			/* Any kind of error makes the xfer done. */
    769           1.18  augustss 			if (status & EHCI_QTD_HALTED)
    770           1.18  augustss 				goto done;
    771           1.18  augustss 			/* We want short packets, and it is short: it's done */
    772           1.58   mycroft 			if (EHCI_QTD_GET_BYTES(status) != 0)
    773           1.18  augustss 				goto done;
    774           1.18  augustss 		}
    775           1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n",
    776           1.18  augustss 			      ex, ex->sqtdstart));
    777          1.138    bouyer 		usb_syncmem(&lsqtd->dma,
    778          1.138    bouyer 		    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    779          1.138    bouyer 		    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    780           1.18  augustss 		return;
    781           1.18  augustss 	}
    782           1.18  augustss  done:
    783           1.18  augustss 	DPRINTFN(12, ("ehci_check_intr: ex=%p done\n", ex));
    784           1.18  augustss 	usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
    785           1.18  augustss 	ehci_idone(ex);
    786           1.18  augustss }
    787           1.18  augustss 
    788           1.18  augustss void
    789          1.139  jmcneill ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex) {
    790          1.139  jmcneill 	ehci_soft_itd_t *itd;
    791          1.139  jmcneill 	int i;
    792          1.139  jmcneill 
    793          1.153  jmcneill 	if (&ex->xfer != SIMPLEQ_FIRST(&ex->xfer.pipe->queue))
    794          1.153  jmcneill 		return;
    795          1.153  jmcneill 
    796          1.139  jmcneill 	if (ex->itdstart == NULL) {
    797          1.139  jmcneill 		printf("ehci_check_itd_intr: not valid itd\n");
    798          1.139  jmcneill 		return;
    799          1.139  jmcneill 	}
    800          1.139  jmcneill 
    801          1.139  jmcneill 	itd = ex->itdend;
    802          1.139  jmcneill #ifdef DIAGNOSTIC
    803          1.139  jmcneill 	if (itd == NULL) {
    804          1.139  jmcneill 		printf("ehci_check_itd_intr: itdend == 0\n");
    805          1.139  jmcneill 		return;
    806          1.139  jmcneill 	}
    807          1.139  jmcneill #endif
    808          1.139  jmcneill 
    809          1.139  jmcneill 	/*
    810          1.153  jmcneill 	 * check no active transfers in last itd, meaning we're finished
    811          1.139  jmcneill 	 */
    812          1.139  jmcneill 
    813          1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    814          1.139  jmcneill 		    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    815          1.139  jmcneill 		    BUS_DMASYNC_POSTREAD);
    816          1.139  jmcneill 
    817          1.139  jmcneill 	for (i = 0; i < 8; i++) {
    818          1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    819          1.152  jmcneill 			break;
    820          1.139  jmcneill 	}
    821          1.139  jmcneill 
    822          1.139  jmcneill 	if (i == 8) {
    823          1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    824          1.139  jmcneill 	}
    825          1.139  jmcneill 
    826          1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex %p itd %p still active\n", ex,
    827          1.139  jmcneill 			ex->itdstart));
    828          1.139  jmcneill 	return;
    829          1.139  jmcneill done:
    830          1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex=%p done\n", ex));
    831          1.139  jmcneill 	usb_uncallout(ex->xfer.timeout_handle, ehci_timeout, ex);
    832          1.139  jmcneill 	ehci_idone(ex);
    833          1.139  jmcneill }
    834          1.139  jmcneill 
    835          1.139  jmcneill void
    836           1.18  augustss ehci_idone(struct ehci_xfer *ex)
    837           1.18  augustss {
    838           1.18  augustss 	usbd_xfer_handle xfer = &ex->xfer;
    839           1.18  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
    840           1.82  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    841           1.82  augustss 	u_int32_t status = 0, nstatus = 0;
    842           1.18  augustss 	int actlen;
    843           1.18  augustss 
    844           1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p\n", ex));
    845           1.18  augustss #ifdef DIAGNOSTIC
    846           1.18  augustss 	{
    847           1.18  augustss 		int s = splhigh();
    848           1.18  augustss 		if (ex->isdone) {
    849           1.18  augustss 			splx(s);
    850           1.18  augustss #ifdef EHCI_DEBUG
    851           1.18  augustss 			printf("ehci_idone: ex is done!\n   ");
    852           1.18  augustss 			ehci_dump_exfer(ex);
    853           1.18  augustss #else
    854           1.18  augustss 			printf("ehci_idone: ex=%p is done!\n", ex);
    855           1.18  augustss #endif
    856           1.18  augustss 			return;
    857           1.18  augustss 		}
    858           1.18  augustss 		ex->isdone = 1;
    859           1.18  augustss 		splx(s);
    860           1.18  augustss 	}
    861           1.18  augustss #endif
    862           1.18  augustss 	if (xfer->status == USBD_CANCELLED ||
    863           1.18  augustss 	    xfer->status == USBD_TIMEOUT) {
    864           1.18  augustss 		DPRINTF(("ehci_idone: aborted xfer=%p\n", xfer));
    865           1.18  augustss 		return;
    866           1.18  augustss 	}
    867           1.18  augustss 
    868           1.18  augustss #ifdef EHCI_DEBUG
    869           1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: xfer=%p, pipe=%p ready\n", xfer, epipe));
    870           1.18  augustss 	if (ehcidebug > 10)
    871           1.18  augustss 		ehci_dump_sqtds(ex->sqtdstart);
    872           1.18  augustss #endif
    873           1.18  augustss 
    874           1.18  augustss 	/* The transfer is done, compute actual length and status. */
    875          1.139  jmcneill 
    876          1.139  jmcneill 	if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
    877          1.139  jmcneill 				== UE_ISOCHRONOUS) {
    878          1.139  jmcneill 		/* Isoc transfer */
    879          1.139  jmcneill 		struct ehci_soft_itd *itd;
    880          1.139  jmcneill 		int i, nframes, len, uframes;
    881          1.139  jmcneill 
    882          1.139  jmcneill 		nframes = 0;
    883          1.139  jmcneill 		actlen = 0;
    884          1.139  jmcneill 
    885          1.139  jmcneill 		switch (xfer->pipe->endpoint->edesc->bInterval) {
    886          1.139  jmcneill 		case 0:
    887          1.139  jmcneill 			panic("ehci: isoc xfer suddenly has 0 bInterval, invalid\n");
    888          1.139  jmcneill 		case 1: uframes = 1; break;
    889          1.139  jmcneill 		case 2: uframes = 2; break;
    890          1.139  jmcneill 		case 3: uframes = 4; break;
    891          1.139  jmcneill 		default: uframes = 8; break;
    892          1.139  jmcneill 		}
    893          1.139  jmcneill 
    894          1.139  jmcneill 		for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
    895          1.139  jmcneill 			usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
    896          1.139  jmcneill 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    897          1.139  jmcneill 			    BUS_DMASYNC_POSTREAD);
    898          1.139  jmcneill 
    899          1.139  jmcneill 			for (i = 0; i < 8; i += uframes) {
    900          1.139  jmcneill 				/* XXX - driver didn't fill in the frame full
    901          1.139  jmcneill 				 *   of uframes. This leads to scheduling
    902          1.139  jmcneill 				 *   inefficiencies, but working around
    903          1.139  jmcneill 				 *   this doubles complexity of tracking
    904          1.139  jmcneill 				 *   an xfer.
    905          1.139  jmcneill 				 */
    906          1.139  jmcneill 				if (nframes >= xfer->nframes)
    907          1.139  jmcneill 					break;
    908          1.139  jmcneill 
    909          1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
    910          1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
    911      1.154.4.1    bouyer 				if (EHCI_ITD_GET_STATUS(status) != 0)
    912      1.154.4.1    bouyer 					len = 0; /*No valid data on error*/
    913      1.154.4.1    bouyer 
    914          1.139  jmcneill 				xfer->frlengths[nframes++] = len;
    915          1.139  jmcneill 				actlen += len;
    916          1.139  jmcneill 			}
    917          1.139  jmcneill 
    918          1.139  jmcneill 			if (nframes >= xfer->nframes)
    919          1.139  jmcneill 				break;
    920          1.139  jmcneill 	    	}
    921          1.139  jmcneill 
    922          1.139  jmcneill 		xfer->actlen = actlen;
    923          1.139  jmcneill 		xfer->status = USBD_NORMAL_COMPLETION;
    924          1.139  jmcneill 		goto end;
    925          1.139  jmcneill 	}
    926          1.139  jmcneill 
    927          1.139  jmcneill 	/* Continue processing xfers using queue heads */
    928          1.139  jmcneill 
    929           1.82  augustss 	lsqtd = ex->sqtdend;
    930           1.18  augustss 	actlen = 0;
    931          1.139  jmcneill 	for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
    932          1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
    933          1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    934           1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
    935           1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
    936           1.18  augustss 			break;
    937           1.18  augustss 
    938           1.18  augustss 		status = nstatus;
    939          1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
    940           1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
    941           1.18  augustss 	}
    942           1.22  augustss 
    943          1.139  jmcneill 
    944           1.91     perry 	/*
    945           1.86  augustss 	 * If there are left over TDs we need to update the toggle.
    946           1.86  augustss 	 * The default pipe doesn't need it since control transfers
    947           1.86  augustss 	 * start the toggle at 0 every time.
    948          1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
    949          1.117  drochner 	 * packets within the qTD.
    950           1.86  augustss 	 */
    951          1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
    952           1.82  augustss 	    xfer->pipe->device->default_pipe != xfer->pipe) {
    953          1.117  drochner 		DPRINTFN(2, ("ehci_idone: need toggle update "
    954          1.117  drochner 			     "status=%08x nstatus=%08x\n", status, nstatus));
    955           1.58   mycroft #if 0
    956           1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
    957           1.58   mycroft 		ehci_dump_sqtds(ex->sqtdstart);
    958           1.58   mycroft #endif
    959           1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
    960           1.22  augustss 	}
    961           1.18  augustss 
    962           1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, status=0x%x\n",
    963           1.22  augustss 			   xfer->length, actlen, status));
    964           1.18  augustss 	xfer->actlen = actlen;
    965           1.98  augustss 	if (status & EHCI_QTD_HALTED) {
    966           1.18  augustss #ifdef EHCI_DEBUG
    967           1.18  augustss 		char sbuf[128];
    968           1.18  augustss 
    969           1.18  augustss 		bitmask_snprintf((u_int32_t)status,
    970           1.63   mycroft 				 "\20\7HALTED\6BUFERR\5BABBLE\4XACTERR"
    971           1.98  augustss 				 "\3MISSED\1PINGSTATE", sbuf, sizeof(sbuf));
    972           1.18  augustss 
    973           1.98  augustss 		DPRINTFN(2, ("ehci_idone: error, addr=%d, endpt=0x%02x, "
    974           1.18  augustss 			  "status 0x%s\n",
    975           1.18  augustss 			  xfer->pipe->device->address,
    976           1.18  augustss 			  xfer->pipe->endpoint->edesc->bEndpointAddress,
    977           1.18  augustss 			  sbuf));
    978           1.23  augustss 		if (ehcidebug > 2) {
    979           1.23  augustss 			ehci_dump_sqh(epipe->sqh);
    980           1.23  augustss 			ehci_dump_sqtds(ex->sqtdstart);
    981           1.23  augustss 		}
    982           1.18  augustss #endif
    983           1.98  augustss 		/* low&full speed has an extra error flag */
    984           1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
    985           1.98  augustss 		    EHCI_QH_SPEED_HIGH)
    986           1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
    987           1.98  augustss 		else
    988           1.98  augustss 			status &= EHCI_QTD_STATERRS;
    989          1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
    990           1.18  augustss 			xfer->status = USBD_STALLED;
    991          1.139  jmcneill 		} else {
    992           1.18  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
    993          1.139  jmcneill 		}
    994           1.98  augustss 		/* XXX need to reset TT on missed microframe */
    995           1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
    996          1.134  drochner 			ehci_softc_t *sc =
    997          1.134  drochner 			    xfer->pipe->device->bus->hci_private;
    998           1.98  augustss 
    999           1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1000           1.98  augustss 			    "implemented, hub might be inoperational\n",
   1001          1.134  drochner 			    device_xname(sc->sc_dev));
   1002           1.98  augustss 		}
   1003           1.18  augustss 	} else {
   1004           1.18  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1005           1.18  augustss 	}
   1006           1.18  augustss 
   1007          1.139  jmcneill     end:
   1008          1.139  jmcneill 	/* XXX transfer_complete memcpys out transfer data (for in endpoints)
   1009          1.139  jmcneill 	 * during this call, before methods->done is called: dma sync required
   1010          1.139  jmcneill 	 * beforehand? */
   1011           1.18  augustss 	usb_transfer_complete(xfer);
   1012           1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex));
   1013            1.5  augustss }
   1014            1.5  augustss 
   1015           1.15  augustss /*
   1016           1.15  augustss  * Wait here until controller claims to have an interrupt.
   1017           1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
   1018           1.15  augustss  * too long.
   1019           1.15  augustss  */
   1020           1.15  augustss void
   1021           1.15  augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
   1022           1.15  augustss {
   1023           1.97  augustss 	int timo;
   1024           1.15  augustss 	u_int32_t intrs;
   1025           1.15  augustss 
   1026           1.15  augustss 	xfer->status = USBD_IN_PROGRESS;
   1027           1.97  augustss 	for (timo = xfer->timeout; timo >= 0; timo--) {
   1028           1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1029           1.17  augustss 		if (sc->sc_dying)
   1030           1.17  augustss 			break;
   1031           1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
   1032           1.15  augustss 			sc->sc_eintrs;
   1033           1.15  augustss 		DPRINTFN(15,("ehci_waitintr: 0x%04x\n", intrs));
   1034           1.70      yamt #ifdef EHCI_DEBUG
   1035           1.15  augustss 		if (ehcidebug > 15)
   1036           1.18  augustss 			ehci_dump_regs(sc);
   1037           1.15  augustss #endif
   1038           1.15  augustss 		if (intrs) {
   1039           1.15  augustss 			ehci_intr1(sc);
   1040           1.15  augustss 			if (xfer->status != USBD_IN_PROGRESS)
   1041           1.15  augustss 				return;
   1042           1.15  augustss 		}
   1043           1.15  augustss 	}
   1044           1.15  augustss 
   1045           1.15  augustss 	/* Timeout */
   1046           1.15  augustss 	DPRINTF(("ehci_waitintr: timeout\n"));
   1047           1.15  augustss 	xfer->status = USBD_TIMEOUT;
   1048           1.15  augustss 	usb_transfer_complete(xfer);
   1049           1.15  augustss 	/* XXX should free TD */
   1050           1.15  augustss }
   1051           1.15  augustss 
   1052            1.5  augustss void
   1053            1.5  augustss ehci_poll(struct usbd_bus *bus)
   1054            1.5  augustss {
   1055          1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
   1056            1.5  augustss #ifdef EHCI_DEBUG
   1057            1.5  augustss 	static int last;
   1058            1.5  augustss 	int new;
   1059            1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1060            1.5  augustss 	if (new != last) {
   1061            1.5  augustss 		DPRINTFN(10,("ehci_poll: intrs=0x%04x\n", new));
   1062            1.5  augustss 		last = new;
   1063            1.5  augustss 	}
   1064            1.5  augustss #endif
   1065            1.5  augustss 
   1066            1.6  augustss 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs)
   1067            1.5  augustss 		ehci_intr1(sc);
   1068            1.5  augustss }
   1069            1.5  augustss 
   1070          1.132    dyoung void
   1071          1.132    dyoung ehci_childdet(device_t self, device_t child)
   1072          1.132    dyoung {
   1073          1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1074          1.132    dyoung 
   1075          1.132    dyoung 	KASSERT(sc->sc_child == child);
   1076          1.132    dyoung 	sc->sc_child = NULL;
   1077          1.132    dyoung }
   1078          1.132    dyoung 
   1079            1.1  augustss int
   1080            1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1081            1.1  augustss {
   1082            1.1  augustss 	int rv = 0;
   1083            1.1  augustss 
   1084            1.1  augustss 	if (sc->sc_child != NULL)
   1085            1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1086           1.33  augustss 
   1087            1.1  augustss 	if (rv != 0)
   1088            1.1  augustss 		return (rv);
   1089            1.1  augustss 
   1090          1.108   xtraeme 	usb_uncallout(sc->sc_tmo_intrlist, ehci_intrlist_timeout, sc);
   1091            1.6  augustss 
   1092           1.17  augustss 	usb_delay_ms(&sc->sc_bus, 300); /* XXX let stray task complete */
   1093           1.15  augustss 
   1094            1.1  augustss 	/* XXX free other data structures XXX */
   1095          1.126        ad 	mutex_destroy(&sc->sc_doorbell_lock);
   1096          1.153  jmcneill 	mutex_destroy(&sc->sc_intrhead_lock);
   1097            1.1  augustss 
   1098          1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1099          1.128  jmcneill 
   1100            1.1  augustss 	return (rv);
   1101            1.1  augustss }
   1102            1.1  augustss 
   1103            1.1  augustss 
   1104            1.1  augustss int
   1105          1.132    dyoung ehci_activate(device_t self, enum devact act)
   1106            1.1  augustss {
   1107          1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1108            1.1  augustss 	int rv = 0;
   1109            1.1  augustss 
   1110            1.1  augustss 	switch (act) {
   1111            1.1  augustss 	case DVACT_ACTIVATE:
   1112            1.1  augustss 		return (EOPNOTSUPP);
   1113            1.1  augustss 
   1114            1.1  augustss 	case DVACT_DEACTIVATE:
   1115          1.124  kiyohara 		sc->sc_dying = 1;
   1116            1.1  augustss 		if (sc->sc_child != NULL)
   1117            1.1  augustss 			rv = config_deactivate(sc->sc_child);
   1118            1.1  augustss 		break;
   1119            1.1  augustss 	}
   1120            1.1  augustss 	return (rv);
   1121            1.1  augustss }
   1122            1.1  augustss 
   1123            1.5  augustss /*
   1124            1.5  augustss  * Handle suspend/resume.
   1125            1.5  augustss  *
   1126            1.5  augustss  * We need to switch to polling mode here, because this routine is
   1127           1.73  augustss  * called from an interrupt context.  This is all right since we
   1128            1.5  augustss  * are almost suspended anyway.
   1129          1.127  jmcneill  *
   1130          1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1131          1.127  jmcneill  * bus glue needs to call out to it.
   1132            1.5  augustss  */
   1133          1.127  jmcneill bool
   1134          1.132    dyoung ehci_suspend(device_t dv PMF_FN_ARGS)
   1135            1.5  augustss {
   1136          1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1137          1.127  jmcneill 	int i, s;
   1138          1.127  jmcneill 	uint32_t cmd, hcr;
   1139          1.127  jmcneill 
   1140          1.127  jmcneill 	s = splhardusb();
   1141          1.127  jmcneill 
   1142          1.127  jmcneill 	sc->sc_bus.use_polling++;
   1143          1.127  jmcneill 
   1144          1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1145          1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1146          1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1147          1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1148          1.127  jmcneill 	}
   1149          1.127  jmcneill 
   1150          1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1151          1.127  jmcneill 
   1152          1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1153          1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1154          1.127  jmcneill 
   1155          1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1156          1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1157          1.127  jmcneill 		if (hcr == 0)
   1158          1.127  jmcneill 			break;
   1159            1.5  augustss 
   1160          1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1161          1.127  jmcneill 	}
   1162          1.127  jmcneill 	if (hcr != 0)
   1163          1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1164            1.5  augustss 
   1165          1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1166          1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1167           1.74  augustss 
   1168          1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1169          1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1170          1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1171          1.127  jmcneill 			break;
   1172           1.74  augustss 
   1173          1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1174          1.127  jmcneill 	}
   1175          1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1176          1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1177           1.74  augustss 
   1178          1.127  jmcneill 	sc->sc_bus.use_polling--;
   1179          1.127  jmcneill 	splx(s);
   1180           1.74  augustss 
   1181          1.127  jmcneill 	return true;
   1182          1.127  jmcneill }
   1183           1.74  augustss 
   1184          1.127  jmcneill bool
   1185          1.132    dyoung ehci_resume(device_t dv PMF_FN_ARGS)
   1186          1.127  jmcneill {
   1187          1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1188          1.132    dyoung 	int i;
   1189          1.127  jmcneill 	uint32_t cmd, hcr;
   1190           1.74  augustss 
   1191          1.127  jmcneill 	/* restore things in case the bios sucks */
   1192          1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1193          1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1194          1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1195          1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1196          1.130  jmcneill 
   1197          1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1198           1.74  augustss 
   1199          1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1200           1.74  augustss 
   1201          1.127  jmcneill 	hcr = 0;
   1202          1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1203          1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1204          1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1205          1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1206          1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1207          1.127  jmcneill 			hcr = 1;
   1208           1.74  augustss 		}
   1209          1.127  jmcneill 	}
   1210          1.127  jmcneill 
   1211          1.127  jmcneill 	if (hcr) {
   1212          1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1213          1.127  jmcneill 
   1214          1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1215          1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1216          1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1217          1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1218          1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1219          1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1220           1.74  augustss 		}
   1221          1.127  jmcneill 	}
   1222          1.127  jmcneill 
   1223          1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1224          1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1225           1.74  augustss 
   1226          1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1227          1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1228          1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1229          1.127  jmcneill 			break;
   1230           1.74  augustss 
   1231          1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1232            1.5  augustss 	}
   1233          1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1234          1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1235          1.127  jmcneill 
   1236          1.127  jmcneill 	return true;
   1237            1.5  augustss }
   1238            1.5  augustss 
   1239            1.5  augustss /*
   1240            1.5  augustss  * Shut down the controller when the system is going down.
   1241            1.5  augustss  */
   1242          1.133    dyoung bool
   1243          1.133    dyoung ehci_shutdown(device_t self, int flags)
   1244            1.5  augustss {
   1245          1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1246            1.5  augustss 
   1247            1.5  augustss 	DPRINTF(("ehci_shutdown: stopping the HC\n"));
   1248            1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1249            1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1250          1.133    dyoung 	return true;
   1251            1.5  augustss }
   1252            1.5  augustss 
   1253            1.5  augustss usbd_status
   1254            1.5  augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
   1255            1.5  augustss {
   1256          1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1257           1.25  augustss 	usbd_status err;
   1258            1.5  augustss 
   1259           1.25  augustss 	err = usb_allocmem(&sc->sc_bus, size, 0, dma);
   1260           1.90      fvdl 	if (err == USBD_NOMEM)
   1261           1.90      fvdl 		err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
   1262           1.25  augustss #ifdef EHCI_DEBUG
   1263           1.25  augustss 	if (err)
   1264           1.25  augustss 		printf("ehci_allocm: usb_allocmem()=%d\n", err);
   1265           1.25  augustss #endif
   1266           1.25  augustss 	return (err);
   1267            1.5  augustss }
   1268            1.5  augustss 
   1269            1.5  augustss void
   1270            1.5  augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
   1271            1.5  augustss {
   1272          1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1273            1.5  augustss 
   1274           1.90      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
   1275          1.134  drochner 		usb_reserve_freem(&sc->sc_dma_reserve,
   1276           1.90      fvdl 		    dma);
   1277           1.90      fvdl 		return;
   1278           1.90      fvdl 	}
   1279            1.5  augustss 	usb_freemem(&sc->sc_bus, dma);
   1280            1.5  augustss }
   1281            1.5  augustss 
   1282            1.5  augustss usbd_xfer_handle
   1283            1.5  augustss ehci_allocx(struct usbd_bus *bus)
   1284            1.5  augustss {
   1285          1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1286            1.5  augustss 	usbd_xfer_handle xfer;
   1287            1.5  augustss 
   1288            1.5  augustss 	xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
   1289           1.28  augustss 	if (xfer != NULL) {
   1290           1.32     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1291           1.28  augustss #ifdef DIAGNOSTIC
   1292           1.28  augustss 		if (xfer->busy_free != XFER_FREE) {
   1293           1.72  augustss 			printf("ehci_allocx: xfer=%p not free, 0x%08x\n", xfer,
   1294           1.28  augustss 			       xfer->busy_free);
   1295           1.28  augustss 		}
   1296           1.28  augustss #endif
   1297           1.28  augustss 	} else {
   1298           1.15  augustss 		xfer = malloc(sizeof(struct ehci_xfer), M_USB, M_NOWAIT);
   1299           1.28  augustss 	}
   1300           1.18  augustss 	if (xfer != NULL) {
   1301           1.71  augustss 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1302           1.18  augustss #ifdef DIAGNOSTIC
   1303           1.18  augustss 		EXFER(xfer)->isdone = 1;
   1304           1.18  augustss 		xfer->busy_free = XFER_BUSY;
   1305           1.18  augustss #endif
   1306           1.18  augustss 	}
   1307            1.5  augustss 	return (xfer);
   1308            1.5  augustss }
   1309            1.5  augustss 
   1310            1.5  augustss void
   1311            1.5  augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1312            1.5  augustss {
   1313          1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1314            1.5  augustss 
   1315           1.18  augustss #ifdef DIAGNOSTIC
   1316           1.18  augustss 	if (xfer->busy_free != XFER_BUSY) {
   1317           1.18  augustss 		printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
   1318           1.18  augustss 		       xfer->busy_free);
   1319           1.18  augustss 	}
   1320           1.18  augustss 	xfer->busy_free = XFER_FREE;
   1321           1.18  augustss 	if (!EXFER(xfer)->isdone) {
   1322           1.18  augustss 		printf("ehci_freex: !isdone\n");
   1323           1.18  augustss 	}
   1324           1.18  augustss #endif
   1325            1.5  augustss 	SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
   1326            1.5  augustss }
   1327            1.5  augustss 
   1328            1.5  augustss Static void
   1329            1.5  augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
   1330            1.5  augustss {
   1331           1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1332           1.15  augustss 
   1333           1.23  augustss 	DPRINTF(("ehci_device_clear_toggle: epipe=%p status=0x%x\n",
   1334           1.23  augustss 		 epipe, epipe->sqh->qh.qh_qtd.qtd_status));
   1335           1.22  augustss #ifdef USB_DEBUG
   1336           1.22  augustss 	if (ehcidebug)
   1337           1.22  augustss 		usbd_dump_pipe(pipe);
   1338            1.5  augustss #endif
   1339           1.55   mycroft 	epipe->nexttoggle = 0;
   1340            1.5  augustss }
   1341            1.5  augustss 
   1342            1.5  augustss Static void
   1343          1.115  christos ehci_noop(usbd_pipe_handle pipe)
   1344            1.5  augustss {
   1345            1.5  augustss }
   1346            1.5  augustss 
   1347            1.5  augustss #ifdef EHCI_DEBUG
   1348            1.5  augustss void
   1349           1.18  augustss ehci_dump_regs(ehci_softc_t *sc)
   1350            1.5  augustss {
   1351            1.6  augustss 	int i;
   1352            1.6  augustss 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1353            1.6  augustss 	       EOREAD4(sc, EHCI_USBCMD),
   1354            1.6  augustss 	       EOREAD4(sc, EHCI_USBSTS),
   1355            1.6  augustss 	       EOREAD4(sc, EHCI_USBINTR));
   1356           1.29  augustss 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1357           1.15  augustss 	       EOREAD4(sc, EHCI_FRINDEX),
   1358           1.15  augustss 	       EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1359           1.15  augustss 	       EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1360           1.15  augustss 	       EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1361            1.6  augustss 	for (i = 1; i <= sc->sc_noport; i++)
   1362           1.33  augustss 		printf("port %d status=0x%08x\n", i,
   1363            1.6  augustss 		       EOREAD4(sc, EHCI_PORTSC(i)));
   1364           1.39    martin }
   1365           1.39    martin 
   1366           1.40    martin /*
   1367           1.40    martin  * Unused function - this is meant to be called from a kernel
   1368           1.40    martin  * debugger.
   1369           1.40    martin  */
   1370           1.39    martin void
   1371           1.39    martin ehci_dump()
   1372           1.39    martin {
   1373           1.39    martin 	ehci_dump_regs(theehci);
   1374            1.6  augustss }
   1375            1.6  augustss 
   1376            1.6  augustss void
   1377           1.15  augustss ehci_dump_link(ehci_link_t link, int type)
   1378            1.9  augustss {
   1379           1.15  augustss 	link = le32toh(link);
   1380           1.15  augustss 	printf("0x%08x", link);
   1381            1.9  augustss 	if (link & EHCI_LINK_TERMINATE)
   1382           1.15  augustss 		printf("<T>");
   1383           1.15  augustss 	else {
   1384           1.15  augustss 		printf("<");
   1385           1.15  augustss 		if (type) {
   1386           1.15  augustss 			switch (EHCI_LINK_TYPE(link)) {
   1387           1.15  augustss 			case EHCI_LINK_ITD: printf("ITD"); break;
   1388           1.15  augustss 			case EHCI_LINK_QH: printf("QH"); break;
   1389           1.15  augustss 			case EHCI_LINK_SITD: printf("SITD"); break;
   1390           1.15  augustss 			case EHCI_LINK_FSTN: printf("FSTN"); break;
   1391           1.16  augustss 			}
   1392           1.15  augustss 		}
   1393            1.9  augustss 		printf(">");
   1394           1.15  augustss 	}
   1395           1.15  augustss }
   1396           1.15  augustss 
   1397           1.15  augustss void
   1398           1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1399           1.15  augustss {
   1400           1.29  augustss 	int i;
   1401           1.29  augustss 	u_int32_t stop;
   1402           1.29  augustss 
   1403           1.29  augustss 	stop = 0;
   1404           1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1405           1.15  augustss 		ehci_dump_sqtd(sqtd);
   1406          1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1407          1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1408          1.138    bouyer 		    sizeof(sqtd->qtd),
   1409          1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1410           1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1411          1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1412          1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1413          1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1414           1.29  augustss 	}
   1415           1.29  augustss 	if (sqtd)
   1416           1.29  augustss 		printf("dump aborted, too many TDs\n");
   1417            1.9  augustss }
   1418            1.9  augustss 
   1419            1.9  augustss void
   1420            1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1421            1.9  augustss {
   1422          1.138    bouyer 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1423          1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1424            1.9  augustss 	printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr);
   1425            1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1426          1.138    bouyer 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1427          1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1428            1.9  augustss }
   1429            1.9  augustss 
   1430            1.9  augustss void
   1431            1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1432            1.9  augustss {
   1433            1.9  augustss 	u_int32_t s;
   1434           1.15  augustss 	char sbuf[128];
   1435            1.9  augustss 
   1436           1.15  augustss 	printf("  next="); ehci_dump_link(qtd->qtd_next, 0);
   1437           1.15  augustss 	printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0);
   1438            1.9  augustss 	printf("\n");
   1439           1.15  augustss 	s = le32toh(qtd->qtd_status);
   1440           1.15  augustss 	bitmask_snprintf(EHCI_QTD_GET_STATUS(s),
   1441           1.15  augustss 			 "\20\10ACTIVE\7HALTED\6BUFERR\5BABBLE\4XACTERR"
   1442           1.15  augustss 			 "\3MISSED\2SPLIT\1PING", sbuf, sizeof(sbuf));
   1443            1.9  augustss 	printf("  status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n",
   1444            1.9  augustss 	       s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s),
   1445            1.9  augustss 	       EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s));
   1446           1.15  augustss 	printf("    cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s),
   1447           1.15  augustss 	       EHCI_QTD_GET_PID(s), sbuf);
   1448            1.9  augustss 	for (s = 0; s < 5; s++)
   1449           1.15  augustss 		printf("  buffer[%d]=0x%08x\n", s, le32toh(qtd->qtd_buffer[s]));
   1450            1.9  augustss }
   1451            1.9  augustss 
   1452            1.9  augustss void
   1453            1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1454            1.9  augustss {
   1455            1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1456           1.15  augustss 	u_int32_t endp, endphub;
   1457            1.9  augustss 
   1458          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs,
   1459          1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1460            1.9  augustss 	printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr);
   1461           1.15  augustss 	printf("  link="); ehci_dump_link(qh->qh_link, 1); printf("\n");
   1462           1.15  augustss 	endp = le32toh(qh->qh_endp);
   1463           1.15  augustss 	printf("  endp=0x%08x\n", endp);
   1464           1.15  augustss 	printf("    addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n",
   1465           1.15  augustss 	       EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1466           1.15  augustss 	       EHCI_QH_GET_ENDPT(endp),  EHCI_QH_GET_EPS(endp),
   1467           1.15  augustss 	       EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp));
   1468           1.15  augustss 	printf("    mpl=0x%x ctl=%d nrl=%d\n",
   1469           1.15  augustss 	       EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp),
   1470           1.15  augustss 	       EHCI_QH_GET_NRL(endp));
   1471           1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1472           1.15  augustss 	printf("  endphub=0x%08x\n", endphub);
   1473           1.15  augustss 	printf("    smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n",
   1474           1.15  augustss 	       EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub),
   1475           1.15  augustss 	       EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1476           1.15  augustss 	       EHCI_QH_GET_MULT(endphub));
   1477           1.15  augustss 	printf("  curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n");
   1478           1.12  augustss 	printf("Overlay qTD:\n");
   1479            1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1480          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs,
   1481          1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
   1482            1.9  augustss }
   1483            1.9  augustss 
   1484          1.154  jmcneill #if notyet
   1485          1.139  jmcneill void
   1486          1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1487          1.139  jmcneill {
   1488          1.139  jmcneill 	ehci_isoc_trans_t t;
   1489          1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1490          1.139  jmcneill 	int i;
   1491          1.139  jmcneill 
   1492          1.139  jmcneill 	printf("ITD: next phys=%X\n", itd->itd.itd_next);
   1493          1.139  jmcneill 
   1494          1.139  jmcneill 	for (i = 0; i < 8;i++) {
   1495          1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1496          1.139  jmcneill 		printf("ITDctl %d: stat=%X len=%X ioc=%X pg=%X offs=%X\n", i,
   1497          1.139  jmcneill 		    EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t),
   1498          1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1499          1.139  jmcneill 		    EHCI_ITD_GET_OFFS(t));
   1500          1.139  jmcneill 	}
   1501          1.139  jmcneill 	printf("ITDbufr: ");
   1502          1.139  jmcneill 	for (i = 0; i < 7; i++)
   1503          1.139  jmcneill 		printf("%X,", EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])));
   1504          1.139  jmcneill 
   1505          1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1506          1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1507          1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1508          1.139  jmcneill 	printf("\nep=%X daddr=%X dir=%d maxpkt=%X multi=%X\n",
   1509          1.139  jmcneill 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2),
   1510          1.139  jmcneill 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3));
   1511          1.139  jmcneill }
   1512          1.139  jmcneill 
   1513          1.139  jmcneill void
   1514          1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1515          1.139  jmcneill {
   1516          1.139  jmcneill 	printf("SITD %p next=%p prev=%p xfernext=%p physaddr=%X slot=%d\n",
   1517          1.139  jmcneill 			itd, itd->u.frame_list.next, itd->u.frame_list.prev,
   1518          1.139  jmcneill 			itd->xfer_next, itd->physaddr, itd->slot);
   1519          1.139  jmcneill }
   1520          1.154  jmcneill #endif
   1521          1.139  jmcneill 
   1522           1.38    martin #ifdef DIAGNOSTIC
   1523          1.139  jmcneill void
   1524           1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1525           1.18  augustss {
   1526          1.139  jmcneill 	printf("ehci_dump_exfer: ex=%p sqtdstart=%p end=%p itdstart=%p end=%p isdone=%d\n", ex, ex->sqtdstart, ex->sqtdend, ex->itdstart, ex->itdend, ex->isdone);
   1527           1.18  augustss }
   1528           1.38    martin #endif
   1529            1.5  augustss #endif
   1530            1.5  augustss 
   1531            1.5  augustss usbd_status
   1532            1.5  augustss ehci_open(usbd_pipe_handle pipe)
   1533            1.5  augustss {
   1534            1.5  augustss 	usbd_device_handle dev = pipe->device;
   1535          1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   1536            1.5  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   1537            1.5  augustss 	u_int8_t addr = dev->address;
   1538            1.5  augustss 	u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE;
   1539            1.5  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1540           1.10  augustss 	ehci_soft_qh_t *sqh;
   1541           1.10  augustss 	usbd_status err;
   1542           1.10  augustss 	int s;
   1543           1.78  augustss 	int ival, speed, naks;
   1544           1.80  augustss 	int hshubaddr, hshubport;
   1545            1.5  augustss 
   1546            1.5  augustss 	DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
   1547            1.5  augustss 		     pipe, addr, ed->bEndpointAddress, sc->sc_addr));
   1548            1.5  augustss 
   1549           1.80  augustss 	if (dev->myhsport) {
   1550           1.80  augustss 		hshubaddr = dev->myhsport->parent->address;
   1551           1.80  augustss 		hshubport = dev->myhsport->portno;
   1552           1.80  augustss 	} else {
   1553           1.80  augustss 		hshubaddr = 0;
   1554           1.80  augustss 		hshubport = 0;
   1555           1.80  augustss 	}
   1556           1.80  augustss 
   1557           1.17  augustss 	if (sc->sc_dying)
   1558           1.17  augustss 		return (USBD_IOERROR);
   1559           1.17  augustss 
   1560           1.55   mycroft 	epipe->nexttoggle = 0;
   1561           1.55   mycroft 
   1562            1.5  augustss 	if (addr == sc->sc_addr) {
   1563            1.5  augustss 		switch (ed->bEndpointAddress) {
   1564            1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1565            1.5  augustss 			pipe->methods = &ehci_root_ctrl_methods;
   1566            1.5  augustss 			break;
   1567            1.5  augustss 		case UE_DIR_IN | EHCI_INTR_ENDPT:
   1568            1.5  augustss 			pipe->methods = &ehci_root_intr_methods;
   1569            1.5  augustss 			break;
   1570            1.5  augustss 		default:
   1571          1.139  jmcneill 			DPRINTF(("ehci_open: bad bEndpointAddress 0x%02x\n",
   1572          1.139  jmcneill 			    ed->bEndpointAddress));
   1573            1.5  augustss 			return (USBD_INVAL);
   1574            1.5  augustss 		}
   1575           1.10  augustss 		return (USBD_NORMAL_COMPLETION);
   1576           1.10  augustss 	}
   1577           1.10  augustss 
   1578           1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1579           1.11  augustss 	switch (dev->speed) {
   1580           1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1581           1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1582           1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1583           1.37    provos 	default: panic("ehci_open: bad device speed %d", dev->speed);
   1584           1.11  augustss 	}
   1585           1.99  augustss 	if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
   1586          1.146  jmcneill 		aprint_error_dev(sc->sc_dev, "error opening low/full speed "
   1587          1.146  jmcneill 		    "isoc endpoint.\n");
   1588          1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "a low/full speed device is "
   1589          1.146  jmcneill 		    "attached to a USB2 hub, and transaction translations are "
   1590          1.146  jmcneill 		    "not yet supported.\n");
   1591          1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "reattach the device to the "
   1592          1.146  jmcneill 		    "root hub instead.\n");
   1593           1.80  augustss 		DPRINTFN(1,("ehci_open: hshubaddr=%d hshubport=%d\n",
   1594           1.80  augustss 			    hshubaddr, hshubport));
   1595           1.99  augustss 		return USBD_INVAL;
   1596           1.80  augustss 	}
   1597           1.80  augustss 
   1598           1.10  augustss 	naks = 8;		/* XXX */
   1599           1.10  augustss 
   1600          1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1601          1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1602          1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1603          1.139  jmcneill 		if (sqh == NULL)
   1604          1.139  jmcneill 			return (USBD_NOMEM);
   1605          1.139  jmcneill 		/* qh_link filled when the QH is added */
   1606          1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1607          1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1608          1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1609          1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   1610          1.139  jmcneill 		    EHCI_QH_DTC |
   1611          1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1612          1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1613          1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   1614          1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   1615          1.139  jmcneill 		    );
   1616          1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   1617          1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   1618          1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1619          1.139  jmcneill 		    );
   1620  1.154.4.1.4.1      matt 		if (speed != EHCI_QH_SPEED_HIGH)
   1621  1.154.4.1.4.1      matt 			sqh->qh.qh_endphub |= htole32(
   1622  1.154.4.1.4.1      matt 			    EHCI_QH_SET_PORT(hshubport) |
   1623  1.154.4.1.4.1      matt 			    EHCI_QH_SET_HUBA(hshubaddr) |
   1624  1.154.4.1.4.1      matt 			    EHCI_QH_SET_CMASK(0x08) /* XXX */
   1625  1.154.4.1.4.1      matt 			);
   1626          1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   1627          1.139  jmcneill 		/* Fill the overlay qTD */
   1628          1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1629          1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1630          1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   1631          1.139  jmcneill 
   1632          1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1633          1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1634          1.139  jmcneill 		epipe->sqh = sqh;
   1635          1.139  jmcneill 	} else {
   1636          1.139  jmcneill 		sqh = NULL;
   1637          1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   1638            1.5  augustss 
   1639           1.10  augustss 	switch (xfertype) {
   1640           1.10  augustss 	case UE_CONTROL:
   1641           1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1642           1.10  augustss 				   0, &epipe->u.ctl.reqdma);
   1643           1.25  augustss #ifdef EHCI_DEBUG
   1644           1.25  augustss 		if (err)
   1645           1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1646           1.25  augustss #endif
   1647           1.10  augustss 		if (err)
   1648          1.116  drochner 			goto bad;
   1649           1.11  augustss 		pipe->methods = &ehci_device_ctrl_methods;
   1650           1.10  augustss 		s = splusb();
   1651           1.11  augustss 		ehci_add_qh(sqh, sc->sc_async_head);
   1652           1.10  augustss 		splx(s);
   1653           1.10  augustss 		break;
   1654           1.10  augustss 	case UE_BULK:
   1655           1.10  augustss 		pipe->methods = &ehci_device_bulk_methods;
   1656           1.10  augustss 		s = splusb();
   1657           1.11  augustss 		ehci_add_qh(sqh, sc->sc_async_head);
   1658           1.10  augustss 		splx(s);
   1659           1.10  augustss 		break;
   1660           1.24  augustss 	case UE_INTERRUPT:
   1661           1.24  augustss 		pipe->methods = &ehci_device_intr_methods;
   1662           1.78  augustss 		ival = pipe->interval;
   1663          1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   1664          1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   1665          1.116  drochner 				if (ed->bInterval > 16) {
   1666          1.116  drochner 					/*
   1667          1.116  drochner 					 * illegal with high-speed, but there
   1668          1.116  drochner 					 * were documentation bugs in the spec,
   1669          1.116  drochner 					 * so be generous
   1670          1.116  drochner 					 */
   1671          1.116  drochner 					ival = 256;
   1672          1.116  drochner 				} else
   1673          1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   1674          1.116  drochner 			} else
   1675          1.116  drochner 				ival = ed->bInterval;
   1676          1.116  drochner 		}
   1677          1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   1678          1.116  drochner 		if (err)
   1679          1.116  drochner 			goto bad;
   1680          1.116  drochner 		break;
   1681           1.24  augustss 	case UE_ISOCHRONOUS:
   1682           1.24  augustss 		pipe->methods = &ehci_device_isoc_methods;
   1683          1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   1684          1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   1685          1.139  jmcneill 			err = USBD_INVAL;
   1686          1.139  jmcneill 			goto bad;
   1687          1.139  jmcneill 		}
   1688          1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   1689          1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   1690          1.139  jmcneill 			err = USBD_INVAL;
   1691          1.139  jmcneill 			goto bad;
   1692          1.139  jmcneill 		}
   1693          1.139  jmcneill 		epipe->u.isoc.next_frame = 0;
   1694          1.139  jmcneill 		epipe->u.isoc.cur_xfers = 0;
   1695          1.139  jmcneill 		break;
   1696           1.10  augustss 	default:
   1697          1.139  jmcneill 		DPRINTF(("ehci: bad xfer type %d\n", xfertype));
   1698          1.116  drochner 		err = USBD_INVAL;
   1699          1.116  drochner 		goto bad;
   1700            1.5  augustss 	}
   1701            1.5  augustss 	return (USBD_NORMAL_COMPLETION);
   1702            1.5  augustss 
   1703          1.116  drochner  bad:
   1704          1.139  jmcneill 	if (sqh != NULL)
   1705          1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   1706          1.116  drochner 	return (err);
   1707           1.10  augustss }
   1708           1.10  augustss 
   1709           1.10  augustss /*
   1710           1.10  augustss  * Add an ED to the schedule.  Called at splusb().
   1711           1.10  augustss  */
   1712           1.10  augustss void
   1713           1.10  augustss ehci_add_qh(ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1714           1.10  augustss {
   1715           1.10  augustss 	SPLUSBCHECK;
   1716           1.10  augustss 
   1717          1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1718          1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1719           1.10  augustss 	sqh->next = head->next;
   1720           1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   1721          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1722          1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1723           1.10  augustss 	head->next = sqh;
   1724           1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   1725          1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1726          1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1727           1.10  augustss 
   1728           1.10  augustss #ifdef EHCI_DEBUG
   1729           1.22  augustss 	if (ehcidebug > 5) {
   1730           1.10  augustss 		printf("ehci_add_qh:\n");
   1731           1.10  augustss 		ehci_dump_sqh(sqh);
   1732           1.10  augustss 	}
   1733            1.5  augustss #endif
   1734            1.5  augustss }
   1735            1.5  augustss 
   1736           1.10  augustss /*
   1737           1.10  augustss  * Remove an ED from the schedule.  Called at splusb().
   1738           1.10  augustss  */
   1739           1.10  augustss void
   1740           1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1741           1.10  augustss {
   1742           1.33  augustss 	ehci_soft_qh_t *p;
   1743           1.10  augustss 
   1744           1.10  augustss 	SPLUSBCHECK;
   1745           1.10  augustss 	/* XXX */
   1746           1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   1747           1.10  augustss 		;
   1748           1.10  augustss 	if (p == NULL)
   1749           1.37    provos 		panic("ehci_rem_qh: ED not found");
   1750          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1751          1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1752           1.10  augustss 	p->next = sqh->next;
   1753           1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   1754          1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   1755          1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1756           1.10  augustss 
   1757           1.11  augustss 	ehci_sync_hc(sc);
   1758           1.11  augustss }
   1759           1.11  augustss 
   1760           1.23  augustss void
   1761           1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   1762           1.23  augustss {
   1763           1.85  augustss 	int i;
   1764           1.87  augustss 	u_int32_t status;
   1765           1.85  augustss 
   1766           1.87  augustss 	/* Save toggle bit and ping status. */
   1767          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1768          1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1769           1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   1770           1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   1771           1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   1772           1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   1773           1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   1774           1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   1775          1.138    bouyer 	usb_syncmem(&sqh->dma,
   1776          1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1777          1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1778          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1779           1.23  augustss 	sqh->qh.qh_curqtd = 0;
   1780           1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   1781           1.85  augustss 	sqh->qh.qh_qtd.qtd_altnext = 0;
   1782           1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   1783           1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   1784           1.23  augustss 	sqh->sqtd = sqtd;
   1785          1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1786          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1787           1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   1788           1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   1789          1.138    bouyer 	usb_syncmem(&sqh->dma,
   1790          1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1791          1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1792          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1793           1.23  augustss }
   1794           1.23  augustss 
   1795           1.11  augustss /*
   1796           1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   1797           1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   1798           1.11  augustss  * the interrupt.
   1799           1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   1800           1.11  augustss  */
   1801           1.11  augustss void
   1802           1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   1803           1.11  augustss {
   1804           1.15  augustss 	int s, error;
   1805           1.11  augustss 
   1806           1.12  augustss 	if (sc->sc_dying) {
   1807           1.12  augustss 		DPRINTFN(2,("ehci_sync_hc: dying\n"));
   1808           1.12  augustss 		return;
   1809           1.12  augustss 	}
   1810           1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: enter\n"));
   1811          1.126        ad 	mutex_enter(&sc->sc_doorbell_lock);	/* get doorbell */
   1812           1.10  augustss 	s = splhardusb();
   1813           1.10  augustss 	/* ask for doorbell */
   1814           1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   1815           1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1816           1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1817           1.15  augustss 	error = tsleep(&sc->sc_async_head, PZERO, "ehcidi", hz); /* bell wait */
   1818           1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1819           1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1820           1.10  augustss 	splx(s);
   1821          1.126        ad 	mutex_exit(&sc->sc_doorbell_lock);	/* release doorbell */
   1822           1.15  augustss #ifdef DIAGNOSTIC
   1823           1.15  augustss 	if (error)
   1824           1.15  augustss 		printf("ehci_sync_hc: tsleep() = %d\n", error);
   1825           1.15  augustss #endif
   1826           1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: exit\n"));
   1827           1.10  augustss }
   1828           1.10  augustss 
   1829          1.139  jmcneill /*Call at splusb*/
   1830          1.139  jmcneill void
   1831          1.139  jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
   1832          1.139  jmcneill {
   1833          1.139  jmcneill 	struct ehci_soft_itd *itd, *prev;
   1834          1.139  jmcneill 
   1835          1.139  jmcneill 	prev = NULL;
   1836          1.139  jmcneill 
   1837          1.139  jmcneill 	if (exfer->itdstart == NULL || exfer->itdend == NULL)
   1838          1.139  jmcneill 		panic("ehci isoc xfer being freed, but with no itd chain\n");
   1839          1.139  jmcneill 
   1840          1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1841          1.139  jmcneill 		prev = itd->u.frame_list.prev;
   1842          1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   1843          1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   1844          1.139  jmcneill 			sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
   1845          1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   1846          1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   1847          1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   1848          1.139  jmcneill                 	    sizeof(ehci_link_t),
   1849          1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1850          1.139  jmcneill 
   1851          1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1852          1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = NULL;
   1853          1.139  jmcneill 		} else {
   1854          1.139  jmcneill 			/* XXX this part is untested... */
   1855          1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   1856          1.139  jmcneill 			usb_syncmem(&itd->dma,
   1857          1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   1858          1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   1859          1.139  jmcneill 
   1860          1.139  jmcneill 			prev->u.frame_list.next = itd->u.frame_list.next;
   1861          1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1862          1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = prev;
   1863          1.139  jmcneill 		}
   1864          1.139  jmcneill 	}
   1865          1.139  jmcneill 
   1866          1.139  jmcneill 	prev = NULL;
   1867          1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1868          1.139  jmcneill 		if (prev != NULL)
   1869          1.139  jmcneill 			ehci_free_itd(sc, prev);
   1870          1.139  jmcneill 		prev = itd;
   1871          1.139  jmcneill 	}
   1872          1.139  jmcneill 	if (prev)
   1873          1.139  jmcneill 		ehci_free_itd(sc, prev);
   1874          1.139  jmcneill 	exfer->itdstart = NULL;
   1875          1.139  jmcneill 	exfer->itdend = NULL;
   1876          1.139  jmcneill }
   1877          1.139  jmcneill 
   1878            1.5  augustss /***********/
   1879            1.5  augustss 
   1880            1.5  augustss /*
   1881            1.5  augustss  * Data structures and routines to emulate the root hub.
   1882            1.5  augustss  */
   1883            1.5  augustss Static usb_device_descriptor_t ehci_devd = {
   1884            1.5  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1885            1.5  augustss 	UDESC_DEVICE,		/* type */
   1886            1.5  augustss 	{0x00, 0x02},		/* USB version */
   1887            1.5  augustss 	UDCLASS_HUB,		/* class */
   1888            1.5  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1889           1.11  augustss 	UDPROTO_HSHUBSTT,	/* protocol */
   1890            1.5  augustss 	64,			/* max packet */
   1891            1.5  augustss 	{0},{0},{0x00,0x01},	/* device id */
   1892            1.5  augustss 	1,2,0,			/* string indicies */
   1893            1.5  augustss 	1			/* # of configurations */
   1894            1.5  augustss };
   1895            1.5  augustss 
   1896          1.123  drochner Static const usb_device_qualifier_t ehci_odevd = {
   1897           1.11  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1898           1.11  augustss 	UDESC_DEVICE_QUALIFIER,	/* type */
   1899           1.11  augustss 	{0x00, 0x02},		/* USB version */
   1900           1.11  augustss 	UDCLASS_HUB,		/* class */
   1901           1.11  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1902           1.11  augustss 	UDPROTO_FSHUB,		/* protocol */
   1903           1.11  augustss 	64,			/* max packet */
   1904           1.11  augustss 	1,			/* # of configurations */
   1905           1.11  augustss 	0
   1906           1.11  augustss };
   1907           1.11  augustss 
   1908          1.123  drochner Static const usb_config_descriptor_t ehci_confd = {
   1909            1.5  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   1910            1.5  augustss 	UDESC_CONFIG,
   1911            1.5  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   1912            1.5  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   1913            1.5  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   1914            1.5  augustss 	1,
   1915            1.5  augustss 	1,
   1916            1.5  augustss 	0,
   1917          1.120  drochner 	UC_ATTR_MBO | UC_SELF_POWERED,
   1918            1.5  augustss 	0			/* max power */
   1919            1.5  augustss };
   1920            1.5  augustss 
   1921          1.123  drochner Static const usb_interface_descriptor_t ehci_ifcd = {
   1922            1.5  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   1923            1.5  augustss 	UDESC_INTERFACE,
   1924            1.5  augustss 	0,
   1925            1.5  augustss 	0,
   1926            1.5  augustss 	1,
   1927            1.5  augustss 	UICLASS_HUB,
   1928            1.5  augustss 	UISUBCLASS_HUB,
   1929           1.11  augustss 	UIPROTO_HSHUBSTT,
   1930            1.5  augustss 	0
   1931            1.5  augustss };
   1932            1.5  augustss 
   1933          1.123  drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
   1934            1.5  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   1935            1.5  augustss 	UDESC_ENDPOINT,
   1936            1.5  augustss 	UE_DIR_IN | EHCI_INTR_ENDPT,
   1937            1.5  augustss 	UE_INTERRUPT,
   1938            1.5  augustss 	{8, 0},			/* max packet */
   1939          1.118  drochner 	12
   1940            1.5  augustss };
   1941            1.5  augustss 
   1942          1.123  drochner Static const usb_hub_descriptor_t ehci_hubd = {
   1943            1.5  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   1944            1.5  augustss 	UDESC_HUB,
   1945            1.5  augustss 	0,
   1946            1.5  augustss 	{0,0},
   1947            1.5  augustss 	0,
   1948            1.5  augustss 	0,
   1949          1.111  christos 	{""},
   1950          1.111  christos 	{""},
   1951            1.5  augustss };
   1952            1.5  augustss 
   1953            1.5  augustss /*
   1954            1.5  augustss  * Simulate a hardware hub by handling all the necessary requests.
   1955            1.5  augustss  */
   1956            1.5  augustss Static usbd_status
   1957            1.5  augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
   1958            1.5  augustss {
   1959            1.5  augustss 	usbd_status err;
   1960            1.5  augustss 
   1961            1.5  augustss 	/* Insert last in queue. */
   1962            1.5  augustss 	err = usb_insert_transfer(xfer);
   1963            1.5  augustss 	if (err)
   1964            1.5  augustss 		return (err);
   1965            1.5  augustss 
   1966            1.5  augustss 	/* Pipe isn't running, start first */
   1967            1.5  augustss 	return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   1968            1.5  augustss }
   1969            1.5  augustss 
   1970            1.5  augustss Static usbd_status
   1971            1.5  augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
   1972            1.5  augustss {
   1973          1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   1974            1.5  augustss 	usb_device_request_t *req;
   1975            1.5  augustss 	void *buf = NULL;
   1976            1.5  augustss 	int port, i;
   1977            1.5  augustss 	int s, len, value, index, l, totlen = 0;
   1978            1.5  augustss 	usb_port_status_t ps;
   1979            1.5  augustss 	usb_hub_descriptor_t hubd;
   1980            1.5  augustss 	usbd_status err;
   1981            1.5  augustss 	u_int32_t v;
   1982            1.5  augustss 
   1983            1.5  augustss 	if (sc->sc_dying)
   1984            1.5  augustss 		return (USBD_IOERROR);
   1985            1.5  augustss 
   1986            1.5  augustss #ifdef DIAGNOSTIC
   1987            1.5  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   1988            1.5  augustss 		/* XXX panic */
   1989            1.5  augustss 		return (USBD_INVAL);
   1990            1.5  augustss #endif
   1991            1.5  augustss 	req = &xfer->request;
   1992            1.5  augustss 
   1993           1.72  augustss 	DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n",
   1994            1.5  augustss 		    req->bmRequestType, req->bRequest));
   1995            1.5  augustss 
   1996            1.5  augustss 	len = UGETW(req->wLength);
   1997            1.5  augustss 	value = UGETW(req->wValue);
   1998            1.5  augustss 	index = UGETW(req->wIndex);
   1999            1.5  augustss 
   2000            1.5  augustss 	if (len != 0)
   2001           1.30  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   2002            1.5  augustss 
   2003            1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2004            1.5  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   2005            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   2006            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   2007            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   2008           1.33  augustss 		/*
   2009            1.5  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   2010            1.5  augustss 		 * for the integrated root hub.
   2011            1.5  augustss 		 */
   2012            1.5  augustss 		break;
   2013            1.5  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   2014            1.5  augustss 		if (len > 0) {
   2015            1.5  augustss 			*(u_int8_t *)buf = sc->sc_conf;
   2016            1.5  augustss 			totlen = 1;
   2017            1.5  augustss 		}
   2018            1.5  augustss 		break;
   2019            1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2020           1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value));
   2021          1.109  christos 		if (len == 0)
   2022          1.109  christos 			break;
   2023            1.5  augustss 		switch(value >> 8) {
   2024            1.5  augustss 		case UDESC_DEVICE:
   2025            1.5  augustss 			if ((value & 0xff) != 0) {
   2026            1.5  augustss 				err = USBD_IOERROR;
   2027            1.5  augustss 				goto ret;
   2028            1.5  augustss 			}
   2029            1.5  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2030            1.5  augustss 			USETW(ehci_devd.idVendor, sc->sc_id_vendor);
   2031            1.5  augustss 			memcpy(buf, &ehci_devd, l);
   2032            1.5  augustss 			break;
   2033           1.33  augustss 		/*
   2034           1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2035           1.11  augustss 		 * we need this descriptor.
   2036           1.11  augustss 		 */
   2037           1.11  augustss 		case UDESC_DEVICE_QUALIFIER:
   2038           1.11  augustss 			if ((value & 0xff) != 0) {
   2039           1.11  augustss 				err = USBD_IOERROR;
   2040           1.11  augustss 				goto ret;
   2041           1.11  augustss 			}
   2042           1.11  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2043           1.11  augustss 			memcpy(buf, &ehci_odevd, l);
   2044           1.11  augustss 			break;
   2045           1.33  augustss 		/*
   2046           1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2047           1.11  augustss 		 * we need this descriptor.
   2048           1.11  augustss 		 */
   2049           1.11  augustss 		case UDESC_OTHER_SPEED_CONFIGURATION:
   2050            1.5  augustss 		case UDESC_CONFIG:
   2051            1.5  augustss 			if ((value & 0xff) != 0) {
   2052            1.5  augustss 				err = USBD_IOERROR;
   2053            1.5  augustss 				goto ret;
   2054            1.5  augustss 			}
   2055            1.5  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   2056            1.5  augustss 			memcpy(buf, &ehci_confd, l);
   2057           1.11  augustss 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   2058           1.11  augustss 				value >> 8;
   2059            1.5  augustss 			buf = (char *)buf + l;
   2060            1.5  augustss 			len -= l;
   2061            1.5  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   2062            1.5  augustss 			totlen += l;
   2063            1.5  augustss 			memcpy(buf, &ehci_ifcd, l);
   2064            1.5  augustss 			buf = (char *)buf + l;
   2065            1.5  augustss 			len -= l;
   2066            1.5  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   2067            1.5  augustss 			totlen += l;
   2068            1.5  augustss 			memcpy(buf, &ehci_endpd, l);
   2069            1.5  augustss 			break;
   2070            1.5  augustss 		case UDESC_STRING:
   2071          1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2072            1.5  augustss 			switch (value & 0xff) {
   2073           1.88  augustss 			case 0: /* Language table */
   2074          1.131  drochner 				totlen = usb_makelangtbl(sd, len);
   2075           1.88  augustss 				break;
   2076            1.5  augustss 			case 1: /* Vendor */
   2077          1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2078          1.131  drochner 							 sc->sc_vendor);
   2079            1.5  augustss 				break;
   2080            1.5  augustss 			case 2: /* Product */
   2081          1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2082          1.131  drochner 							 "EHCI root hub");
   2083            1.5  augustss 				break;
   2084            1.5  augustss 			}
   2085          1.131  drochner #undef sd
   2086            1.5  augustss 			break;
   2087            1.5  augustss 		default:
   2088            1.5  augustss 			err = USBD_IOERROR;
   2089            1.5  augustss 			goto ret;
   2090            1.5  augustss 		}
   2091            1.5  augustss 		break;
   2092            1.5  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   2093            1.5  augustss 		if (len > 0) {
   2094            1.5  augustss 			*(u_int8_t *)buf = 0;
   2095            1.5  augustss 			totlen = 1;
   2096            1.5  augustss 		}
   2097            1.5  augustss 		break;
   2098            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   2099            1.5  augustss 		if (len > 1) {
   2100            1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   2101            1.5  augustss 			totlen = 2;
   2102            1.5  augustss 		}
   2103            1.5  augustss 		break;
   2104            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   2105            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   2106            1.5  augustss 		if (len > 1) {
   2107            1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   2108            1.5  augustss 			totlen = 2;
   2109            1.5  augustss 		}
   2110            1.5  augustss 		break;
   2111            1.5  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   2112            1.5  augustss 		if (value >= USB_MAX_DEVICES) {
   2113            1.5  augustss 			err = USBD_IOERROR;
   2114            1.5  augustss 			goto ret;
   2115            1.5  augustss 		}
   2116            1.5  augustss 		sc->sc_addr = value;
   2117            1.5  augustss 		break;
   2118            1.5  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   2119            1.5  augustss 		if (value != 0 && value != 1) {
   2120            1.5  augustss 			err = USBD_IOERROR;
   2121            1.5  augustss 			goto ret;
   2122            1.5  augustss 		}
   2123            1.5  augustss 		sc->sc_conf = value;
   2124            1.5  augustss 		break;
   2125            1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   2126            1.5  augustss 		break;
   2127            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   2128            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   2129            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   2130            1.5  augustss 		err = USBD_IOERROR;
   2131            1.5  augustss 		goto ret;
   2132            1.5  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   2133            1.5  augustss 		break;
   2134            1.5  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   2135            1.5  augustss 		break;
   2136            1.5  augustss 	/* Hub requests */
   2137            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2138            1.5  augustss 		break;
   2139            1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2140          1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE "
   2141            1.5  augustss 			     "port=%d feature=%d\n",
   2142            1.5  augustss 			     index, value));
   2143            1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2144            1.5  augustss 			err = USBD_IOERROR;
   2145            1.5  augustss 			goto ret;
   2146            1.5  augustss 		}
   2147            1.5  augustss 		port = EHCI_PORTSC(index);
   2148          1.106  augustss 		v = EOREAD4(sc, port);
   2149          1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2150          1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2151            1.5  augustss 		switch(value) {
   2152            1.5  augustss 		case UHF_PORT_ENABLE:
   2153            1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2154            1.5  augustss 			break;
   2155            1.5  augustss 		case UHF_PORT_SUSPEND:
   2156          1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2157          1.137  drochner 				break;
   2158          1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2159          1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2160          1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2161          1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2162          1.137  drochner 			EOWRITE4(sc, port, v);
   2163          1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2164          1.137  drochner #ifdef DEBUG
   2165          1.137  drochner 			v = EOREAD4(sc, port);
   2166          1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2167          1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2168          1.137  drochner #endif
   2169            1.5  augustss 			break;
   2170            1.5  augustss 		case UHF_PORT_POWER:
   2171          1.106  augustss 			if (sc->sc_hasppc)
   2172          1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2173            1.5  augustss 			break;
   2174           1.14  augustss 		case UHF_PORT_TEST:
   2175           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port test "
   2176           1.14  augustss 				    "%d\n", index));
   2177           1.14  augustss 			break;
   2178           1.14  augustss 		case UHF_PORT_INDICATOR:
   2179           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port ind "
   2180           1.14  augustss 				    "%d\n", index));
   2181           1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2182           1.14  augustss 			break;
   2183            1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2184            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2185            1.5  augustss 			break;
   2186            1.5  augustss 		case UHF_C_PORT_ENABLE:
   2187            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2188            1.5  augustss 			break;
   2189            1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2190            1.5  augustss 			/* how? */
   2191            1.5  augustss 			break;
   2192            1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2193            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2194            1.5  augustss 			break;
   2195            1.5  augustss 		case UHF_C_PORT_RESET:
   2196          1.106  augustss 			sc->sc_isreset[index] = 0;
   2197            1.5  augustss 			break;
   2198            1.5  augustss 		default:
   2199            1.5  augustss 			err = USBD_IOERROR;
   2200            1.5  augustss 			goto ret;
   2201            1.5  augustss 		}
   2202            1.5  augustss #if 0
   2203            1.5  augustss 		switch(value) {
   2204            1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2205            1.5  augustss 		case UHF_C_PORT_ENABLE:
   2206            1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2207            1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2208            1.5  augustss 		case UHF_C_PORT_RESET:
   2209            1.5  augustss 		default:
   2210            1.5  augustss 			break;
   2211            1.5  augustss 		}
   2212            1.5  augustss #endif
   2213            1.5  augustss 		break;
   2214            1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2215          1.109  christos 		if (len == 0)
   2216          1.109  christos 			break;
   2217           1.51    toshii 		if ((value & 0xff) != 0) {
   2218            1.5  augustss 			err = USBD_IOERROR;
   2219            1.5  augustss 			goto ret;
   2220            1.5  augustss 		}
   2221            1.5  augustss 		hubd = ehci_hubd;
   2222            1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2223            1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2224            1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2225           1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2226           1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2227           1.14  augustss 		        ? UHD_PORT_IND : 0);
   2228            1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2229           1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2230            1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2231            1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2232            1.5  augustss 		l = min(len, hubd.bDescLength);
   2233            1.5  augustss 		totlen = l;
   2234            1.5  augustss 		memcpy(buf, &hubd, l);
   2235            1.5  augustss 		break;
   2236            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2237            1.5  augustss 		if (len != 4) {
   2238            1.5  augustss 			err = USBD_IOERROR;
   2239            1.5  augustss 			goto ret;
   2240            1.5  augustss 		}
   2241            1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2242            1.5  augustss 		totlen = len;
   2243            1.5  augustss 		break;
   2244            1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2245           1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n",
   2246            1.5  augustss 			    index));
   2247            1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2248            1.5  augustss 			err = USBD_IOERROR;
   2249            1.5  augustss 			goto ret;
   2250            1.5  augustss 		}
   2251            1.5  augustss 		if (len != 4) {
   2252            1.5  augustss 			err = USBD_IOERROR;
   2253            1.5  augustss 			goto ret;
   2254            1.5  augustss 		}
   2255            1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2256           1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n",
   2257            1.5  augustss 			    v));
   2258           1.11  augustss 		i = UPS_HIGH_SPEED;
   2259            1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2260            1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2261            1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2262            1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2263            1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2264            1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2265            1.5  augustss 		USETW(ps.wPortStatus, i);
   2266            1.5  augustss 		i = 0;
   2267            1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2268            1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2269            1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2270          1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2271            1.5  augustss 		USETW(ps.wPortChange, i);
   2272            1.5  augustss 		l = min(len, sizeof ps);
   2273            1.5  augustss 		memcpy(buf, &ps, l);
   2274            1.5  augustss 		totlen = l;
   2275            1.5  augustss 		break;
   2276            1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2277            1.5  augustss 		err = USBD_IOERROR;
   2278            1.5  augustss 		goto ret;
   2279            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2280            1.5  augustss 		break;
   2281            1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2282            1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2283            1.5  augustss 			err = USBD_IOERROR;
   2284            1.5  augustss 			goto ret;
   2285            1.5  augustss 		}
   2286            1.5  augustss 		port = EHCI_PORTSC(index);
   2287          1.106  augustss 		v = EOREAD4(sc, port);
   2288          1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2289          1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2290            1.5  augustss 		switch(value) {
   2291            1.5  augustss 		case UHF_PORT_ENABLE:
   2292            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2293            1.5  augustss 			break;
   2294            1.5  augustss 		case UHF_PORT_SUSPEND:
   2295            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2296            1.5  augustss 			break;
   2297            1.5  augustss 		case UHF_PORT_RESET:
   2298           1.72  augustss 			DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n",
   2299            1.5  augustss 				    index));
   2300            1.6  augustss 			if (EHCI_PS_IS_LOWSPEED(v)) {
   2301            1.6  augustss 				/* Low speed device, give up ownership. */
   2302            1.6  augustss 				ehci_disown(sc, index, 1);
   2303            1.6  augustss 				break;
   2304            1.6  augustss 			}
   2305            1.8  augustss 			/* Start reset sequence. */
   2306            1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2307            1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2308            1.8  augustss 			/* Wait for reset to complete. */
   2309           1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2310           1.17  augustss 			if (sc->sc_dying) {
   2311           1.17  augustss 				err = USBD_IOERROR;
   2312           1.17  augustss 				goto ret;
   2313           1.17  augustss 			}
   2314            1.8  augustss 			/* Terminate reset sequence. */
   2315            1.8  augustss 			EOWRITE4(sc, port, v);
   2316            1.8  augustss 			/* Wait for HC to complete reset. */
   2317           1.13  augustss 			usb_delay_ms(&sc->sc_bus, EHCI_PORT_RESET_COMPLETE);
   2318           1.17  augustss 			if (sc->sc_dying) {
   2319           1.17  augustss 				err = USBD_IOERROR;
   2320           1.17  augustss 				goto ret;
   2321           1.17  augustss 			}
   2322            1.8  augustss 			v = EOREAD4(sc, port);
   2323            1.8  augustss 			DPRINTF(("ehci after reset, status=0x%08x\n", v));
   2324            1.8  augustss 			if (v & EHCI_PS_PR) {
   2325            1.8  augustss 				printf("%s: port reset timeout\n",
   2326          1.134  drochner 				       device_xname(sc->sc_dev));
   2327            1.8  augustss 				return (USBD_TIMEOUT);
   2328            1.5  augustss 			}
   2329            1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2330            1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2331            1.6  augustss 				ehci_disown(sc, index, 0);
   2332            1.6  augustss 				break;
   2333            1.6  augustss 			}
   2334          1.106  augustss 			sc->sc_isreset[index] = 1;
   2335            1.8  augustss 			DPRINTF(("ehci port %d reset, status = 0x%08x\n",
   2336            1.6  augustss 				 index, v));
   2337            1.5  augustss 			break;
   2338            1.5  augustss 		case UHF_PORT_POWER:
   2339           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port power "
   2340          1.106  augustss 				    "%d (has PPC = %d)\n", index,
   2341          1.106  augustss 				    sc->sc_hasppc));
   2342          1.106  augustss 			if (sc->sc_hasppc)
   2343          1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2344            1.5  augustss 			break;
   2345           1.11  augustss 		case UHF_PORT_TEST:
   2346           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port test "
   2347           1.11  augustss 				    "%d\n", index));
   2348           1.11  augustss 			break;
   2349           1.11  augustss 		case UHF_PORT_INDICATOR:
   2350           1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port ind "
   2351           1.11  augustss 				    "%d\n", index));
   2352           1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2353           1.11  augustss 			break;
   2354            1.5  augustss 		default:
   2355            1.5  augustss 			err = USBD_IOERROR;
   2356            1.5  augustss 			goto ret;
   2357            1.5  augustss 		}
   2358            1.5  augustss 		break;
   2359           1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2360           1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2361           1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2362           1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2363           1.11  augustss 		break;
   2364            1.5  augustss 	default:
   2365            1.5  augustss 		err = USBD_IOERROR;
   2366            1.5  augustss 		goto ret;
   2367            1.5  augustss 	}
   2368            1.5  augustss 	xfer->actlen = totlen;
   2369            1.5  augustss 	err = USBD_NORMAL_COMPLETION;
   2370            1.5  augustss  ret:
   2371            1.5  augustss 	xfer->status = err;
   2372            1.5  augustss 	s = splusb();
   2373            1.5  augustss 	usb_transfer_complete(xfer);
   2374            1.5  augustss 	splx(s);
   2375            1.5  augustss 	return (USBD_IN_PROGRESS);
   2376            1.6  augustss }
   2377            1.6  augustss 
   2378            1.6  augustss void
   2379          1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2380            1.6  augustss {
   2381           1.24  augustss 	int port;
   2382            1.6  augustss 	u_int32_t v;
   2383            1.6  augustss 
   2384            1.6  augustss 	DPRINTF(("ehci_disown: index=%d lowspeed=%d\n", index, lowspeed));
   2385            1.6  augustss #ifdef DIAGNOSTIC
   2386            1.6  augustss 	if (sc->sc_npcomp != 0) {
   2387           1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2388            1.6  augustss 		if (i >= sc->sc_ncomp)
   2389            1.6  augustss 			printf("%s: strange port\n",
   2390          1.134  drochner 			       device_xname(sc->sc_dev));
   2391            1.6  augustss 		else
   2392            1.6  augustss 			printf("%s: handing over %s speed device on "
   2393            1.6  augustss 			       "port %d to %s\n",
   2394          1.134  drochner 			       device_xname(sc->sc_dev),
   2395            1.6  augustss 			       lowspeed ? "low" : "full",
   2396          1.134  drochner 			       index, device_xname(sc->sc_comps[i]));
   2397            1.6  augustss 	} else {
   2398          1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2399            1.6  augustss 	}
   2400            1.6  augustss #endif
   2401            1.6  augustss 	port = EHCI_PORTSC(index);
   2402            1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2403            1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2404            1.5  augustss }
   2405            1.5  augustss 
   2406            1.5  augustss /* Abort a root control request. */
   2407            1.5  augustss Static void
   2408          1.115  christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
   2409            1.5  augustss {
   2410            1.5  augustss 	/* Nothing to do, all transfers are synchronous. */
   2411            1.5  augustss }
   2412            1.5  augustss 
   2413            1.5  augustss /* Close the root pipe. */
   2414            1.5  augustss Static void
   2415          1.115  christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
   2416            1.5  augustss {
   2417            1.5  augustss 	DPRINTF(("ehci_root_ctrl_close\n"));
   2418            1.5  augustss 	/* Nothing to do. */
   2419            1.5  augustss }
   2420            1.5  augustss 
   2421            1.5  augustss void
   2422            1.5  augustss ehci_root_intr_done(usbd_xfer_handle xfer)
   2423            1.5  augustss {
   2424           1.78  augustss 	xfer->hcpriv = NULL;
   2425            1.5  augustss }
   2426            1.5  augustss 
   2427            1.5  augustss Static usbd_status
   2428            1.5  augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
   2429            1.5  augustss {
   2430            1.5  augustss 	usbd_status err;
   2431            1.5  augustss 
   2432            1.5  augustss 	/* Insert last in queue. */
   2433            1.5  augustss 	err = usb_insert_transfer(xfer);
   2434            1.5  augustss 	if (err)
   2435            1.5  augustss 		return (err);
   2436            1.5  augustss 
   2437            1.5  augustss 	/* Pipe isn't running, start first */
   2438            1.5  augustss 	return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2439            1.5  augustss }
   2440            1.5  augustss 
   2441            1.5  augustss Static usbd_status
   2442            1.5  augustss ehci_root_intr_start(usbd_xfer_handle xfer)
   2443            1.5  augustss {
   2444            1.5  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   2445          1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2446            1.5  augustss 
   2447            1.5  augustss 	if (sc->sc_dying)
   2448            1.5  augustss 		return (USBD_IOERROR);
   2449            1.5  augustss 
   2450            1.5  augustss 	sc->sc_intrxfer = xfer;
   2451            1.5  augustss 
   2452            1.5  augustss 	return (USBD_IN_PROGRESS);
   2453            1.5  augustss }
   2454            1.5  augustss 
   2455            1.5  augustss /* Abort a root interrupt request. */
   2456            1.5  augustss Static void
   2457            1.5  augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
   2458            1.5  augustss {
   2459            1.5  augustss 	int s;
   2460            1.5  augustss 
   2461            1.5  augustss 	if (xfer->pipe->intrxfer == xfer) {
   2462            1.5  augustss 		DPRINTF(("ehci_root_intr_abort: remove\n"));
   2463            1.5  augustss 		xfer->pipe->intrxfer = NULL;
   2464            1.5  augustss 	}
   2465            1.5  augustss 	xfer->status = USBD_CANCELLED;
   2466            1.5  augustss 	s = splusb();
   2467            1.5  augustss 	usb_transfer_complete(xfer);
   2468            1.5  augustss 	splx(s);
   2469            1.5  augustss }
   2470            1.5  augustss 
   2471            1.5  augustss /* Close the root pipe. */
   2472            1.5  augustss Static void
   2473            1.5  augustss ehci_root_intr_close(usbd_pipe_handle pipe)
   2474            1.5  augustss {
   2475          1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2476           1.33  augustss 
   2477            1.5  augustss 	DPRINTF(("ehci_root_intr_close\n"));
   2478            1.5  augustss 
   2479            1.5  augustss 	sc->sc_intrxfer = NULL;
   2480            1.5  augustss }
   2481            1.5  augustss 
   2482            1.5  augustss void
   2483            1.5  augustss ehci_root_ctrl_done(usbd_xfer_handle xfer)
   2484            1.5  augustss {
   2485           1.78  augustss 	xfer->hcpriv = NULL;
   2486            1.9  augustss }
   2487            1.9  augustss 
   2488            1.9  augustss /************************/
   2489            1.9  augustss 
   2490            1.9  augustss ehci_soft_qh_t *
   2491            1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2492            1.9  augustss {
   2493            1.9  augustss 	ehci_soft_qh_t *sqh;
   2494            1.9  augustss 	usbd_status err;
   2495            1.9  augustss 	int i, offs;
   2496            1.9  augustss 	usb_dma_t dma;
   2497            1.9  augustss 
   2498            1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2499            1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n"));
   2500            1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2501            1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2502           1.25  augustss #ifdef EHCI_DEBUG
   2503           1.25  augustss 		if (err)
   2504           1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2505           1.25  augustss #endif
   2506            1.9  augustss 		if (err)
   2507           1.11  augustss 			return (NULL);
   2508            1.9  augustss 		for(i = 0; i < EHCI_SQH_CHUNK; i++) {
   2509            1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2510           1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2511           1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2512          1.138    bouyer 			sqh->dma = dma;
   2513          1.138    bouyer 			sqh->offs = offs;
   2514            1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2515            1.9  augustss 			sc->sc_freeqhs = sqh;
   2516            1.9  augustss 		}
   2517            1.9  augustss 	}
   2518            1.9  augustss 	sqh = sc->sc_freeqhs;
   2519            1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2520            1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2521           1.11  augustss 	sqh->next = NULL;
   2522            1.9  augustss 	return (sqh);
   2523            1.9  augustss }
   2524            1.9  augustss 
   2525            1.9  augustss void
   2526            1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2527            1.9  augustss {
   2528            1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2529            1.9  augustss 	sc->sc_freeqhs = sqh;
   2530            1.9  augustss }
   2531            1.9  augustss 
   2532            1.9  augustss ehci_soft_qtd_t *
   2533            1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2534            1.9  augustss {
   2535            1.9  augustss 	ehci_soft_qtd_t *sqtd;
   2536            1.9  augustss 	usbd_status err;
   2537            1.9  augustss 	int i, offs;
   2538            1.9  augustss 	usb_dma_t dma;
   2539            1.9  augustss 	int s;
   2540            1.9  augustss 
   2541            1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2542            1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n"));
   2543            1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2544            1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2545           1.25  augustss #ifdef EHCI_DEBUG
   2546           1.25  augustss 		if (err)
   2547           1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2548           1.25  augustss #endif
   2549            1.9  augustss 		if (err)
   2550            1.9  augustss 			return (NULL);
   2551            1.9  augustss 		s = splusb();
   2552            1.9  augustss 		for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2553            1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2554           1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2555           1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2556          1.138    bouyer 			sqtd->dma = dma;
   2557          1.138    bouyer 			sqtd->offs = offs;
   2558            1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2559            1.9  augustss 			sc->sc_freeqtds = sqtd;
   2560            1.9  augustss 		}
   2561            1.9  augustss 		splx(s);
   2562            1.9  augustss 	}
   2563            1.9  augustss 
   2564            1.9  augustss 	s = splusb();
   2565            1.9  augustss 	sqtd = sc->sc_freeqtds;
   2566            1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2567            1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2568            1.9  augustss 	sqtd->nextqtd = NULL;
   2569            1.9  augustss 	sqtd->xfer = NULL;
   2570            1.9  augustss 	splx(s);
   2571            1.9  augustss 
   2572            1.9  augustss 	return (sqtd);
   2573            1.9  augustss }
   2574            1.9  augustss 
   2575            1.9  augustss void
   2576            1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2577            1.9  augustss {
   2578            1.9  augustss 	int s;
   2579            1.9  augustss 
   2580            1.9  augustss 	s = splusb();
   2581            1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2582            1.9  augustss 	sc->sc_freeqtds = sqtd;
   2583            1.9  augustss 	splx(s);
   2584            1.9  augustss }
   2585            1.9  augustss 
   2586           1.15  augustss usbd_status
   2587           1.25  augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
   2588           1.15  augustss 		     int alen, int rd, usbd_xfer_handle xfer,
   2589           1.15  augustss 		     ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2590           1.15  augustss {
   2591           1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2592           1.22  augustss 	ehci_physaddr_t dataphys, dataphyspage, dataphyslastpage, nextphys;
   2593           1.15  augustss 	u_int32_t qtdstatus;
   2594           1.55   mycroft 	int len, curlen, mps;
   2595           1.55   mycroft 	int i, tog;
   2596           1.15  augustss 	usb_dma_t *dma = &xfer->dmabuf;
   2597          1.102  augustss 	u_int16_t flags = xfer->flags;
   2598           1.15  augustss 
   2599           1.25  augustss 	DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen));
   2600           1.15  augustss 
   2601           1.15  augustss 	len = alen;
   2602           1.31  augustss 	dataphys = DMAADDR(dma, 0);
   2603           1.22  augustss 	dataphyslastpage = EHCI_PAGE(dataphys + len - 1);
   2604           1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2605           1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2606           1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2607           1.15  augustss 	    /* IOC set below */
   2608           1.15  augustss 	    /* BYTES set below */
   2609           1.67   mycroft 	    ;
   2610           1.55   mycroft 	mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   2611           1.55   mycroft 	tog = epipe->nexttoggle;
   2612           1.64   mycroft 	qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
   2613           1.15  augustss 
   2614           1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2615           1.25  augustss 	*sp = cur;
   2616           1.15  augustss 	if (cur == NULL)
   2617           1.15  augustss 		goto nomem;
   2618          1.138    bouyer 
   2619          1.138    bouyer 	usb_syncmem(dma, 0, alen,
   2620          1.138    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2621           1.15  augustss 	for (;;) {
   2622           1.22  augustss 		dataphyspage = EHCI_PAGE(dataphys);
   2623           1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2624           1.33  augustss 		if (dataphyslastpage - dataphyspage <
   2625           1.26  augustss 		    EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE) {
   2626           1.15  augustss 			/* we can handle it in this QTD */
   2627           1.15  augustss 			curlen = len;
   2628           1.15  augustss 		} else {
   2629           1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2630           1.33  augustss 			curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE -
   2631           1.22  augustss 				 EHCI_PAGE_OFFSET(dataphys);
   2632           1.25  augustss #ifdef DIAGNOSTIC
   2633           1.25  augustss 			if (curlen > len) {
   2634           1.26  augustss 				printf("ehci_alloc_sqtd_chain: curlen=0x%x "
   2635           1.26  augustss 				       "len=0x%x offs=0x%x\n", curlen, len,
   2636           1.26  augustss 				       EHCI_PAGE_OFFSET(dataphys));
   2637           1.26  augustss 				printf("lastpage=0x%x page=0x%x phys=0x%x\n",
   2638           1.26  augustss 				       dataphyslastpage, dataphyspage,
   2639           1.26  augustss 				       dataphys);
   2640           1.25  augustss 				curlen = len;
   2641           1.25  augustss 			}
   2642           1.25  augustss #endif
   2643           1.15  augustss 			/* the length must be a multiple of the max size */
   2644           1.55   mycroft 			curlen -= curlen % mps;
   2645           1.25  augustss 			DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, "
   2646           1.25  augustss 				    "curlen=%d\n", curlen));
   2647           1.15  augustss #ifdef DIAGNOSTIC
   2648           1.15  augustss 			if (curlen == 0)
   2649          1.103  augustss 				panic("ehci_alloc_sqtd_chain: curlen == 0");
   2650           1.15  augustss #endif
   2651           1.15  augustss 		}
   2652           1.25  augustss 		DPRINTFN(4,("ehci_alloc_sqtd_chain: dataphys=0x%08x "
   2653           1.22  augustss 			    "dataphyslastpage=0x%08x len=%d curlen=%d\n",
   2654           1.22  augustss 			    dataphys, dataphyslastpage,
   2655           1.15  augustss 			    len, curlen));
   2656           1.15  augustss 		len -= curlen;
   2657           1.15  augustss 
   2658          1.102  augustss 		/*
   2659          1.110     blymn 		 * Allocate another transfer if there's more data left,
   2660          1.110     blymn 		 * or if force last short transfer flag is set and we're
   2661          1.102  augustss 		 * allocating a multiple of the max packet size.
   2662          1.102  augustss 		 */
   2663          1.102  augustss 		if (len != 0 ||
   2664          1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2665          1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2666           1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2667           1.15  augustss 			if (next == NULL)
   2668           1.15  augustss 				goto nomem;
   2669           1.66   mycroft 			nextphys = htole32(next->physaddr);
   2670           1.15  augustss 		} else {
   2671           1.15  augustss 			next = NULL;
   2672           1.15  augustss 			nextphys = EHCI_NULL;
   2673           1.15  augustss 		}
   2674           1.15  augustss 
   2675          1.110     blymn 		for (i = 0; i * EHCI_PAGE_SIZE <
   2676          1.103  augustss 		            curlen + EHCI_PAGE_OFFSET(dataphys); i++) {
   2677           1.15  augustss 			ehci_physaddr_t a = dataphys + i * EHCI_PAGE_SIZE;
   2678           1.15  augustss 			if (i != 0) /* use offset only in first buffer */
   2679           1.15  augustss 				a = EHCI_PAGE(a);
   2680           1.15  augustss 			cur->qtd.qtd_buffer[i] = htole32(a);
   2681           1.48   mycroft 			cur->qtd.qtd_buffer_hi[i] = 0;
   2682           1.25  augustss #ifdef DIAGNOSTIC
   2683           1.25  augustss 			if (i >= EHCI_QTD_NBUFFERS) {
   2684           1.25  augustss 				printf("ehci_alloc_sqtd_chain: i=%d\n", i);
   2685           1.25  augustss 				goto nomem;
   2686           1.25  augustss 			}
   2687           1.25  augustss #endif
   2688           1.15  augustss 		}
   2689           1.15  augustss 		cur->nextqtd = next;
   2690           1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2691           1.15  augustss 		cur->qtd.qtd_status =
   2692           1.67   mycroft 		    htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
   2693           1.15  augustss 		cur->xfer = xfer;
   2694           1.18  augustss 		cur->len = curlen;
   2695          1.138    bouyer 
   2696           1.29  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08x end=0x%08x\n",
   2697           1.29  augustss 			    dataphys, dataphys + curlen));
   2698           1.55   mycroft 		/* adjust the toggle based on the number of packets in this
   2699           1.55   mycroft 		   qtd */
   2700           1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2701           1.55   mycroft 			tog ^= 1;
   2702           1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2703           1.55   mycroft 		}
   2704          1.102  augustss 		if (next == NULL)
   2705           1.15  augustss 			break;
   2706          1.138    bouyer 		usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2707          1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2708           1.25  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n"));
   2709           1.15  augustss 		dataphys += curlen;
   2710           1.15  augustss 		cur = next;
   2711           1.15  augustss 	}
   2712           1.15  augustss 	cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   2713          1.138    bouyer 	usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2714          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2715           1.15  augustss 	*ep = cur;
   2716           1.55   mycroft 	epipe->nexttoggle = tog;
   2717           1.15  augustss 
   2718           1.29  augustss 	DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n",
   2719           1.29  augustss 		     *sp, *ep));
   2720           1.29  augustss 
   2721           1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   2722           1.15  augustss 
   2723           1.15  augustss  nomem:
   2724           1.15  augustss 	/* XXX free chain */
   2725           1.25  augustss 	DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n"));
   2726           1.15  augustss 	return (USBD_NOMEM);
   2727           1.15  augustss }
   2728           1.15  augustss 
   2729           1.18  augustss Static void
   2730           1.25  augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
   2731           1.18  augustss 		    ehci_soft_qtd_t *sqtdend)
   2732           1.18  augustss {
   2733           1.18  augustss 	ehci_soft_qtd_t *p;
   2734           1.25  augustss 	int i;
   2735           1.18  augustss 
   2736           1.29  augustss 	DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p sqtdend=%p\n",
   2737           1.29  augustss 		     sqtd, sqtdend));
   2738           1.29  augustss 
   2739           1.25  augustss 	for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
   2740           1.18  augustss 		p = sqtd->nextqtd;
   2741           1.18  augustss 		ehci_free_sqtd(sc, sqtd);
   2742           1.18  augustss 	}
   2743           1.18  augustss }
   2744           1.18  augustss 
   2745          1.139  jmcneill ehci_soft_itd_t *
   2746          1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   2747          1.139  jmcneill {
   2748          1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   2749          1.139  jmcneill 	usbd_status err;
   2750          1.139  jmcneill 	int i, s, offs, frindex, previndex;
   2751          1.139  jmcneill 	usb_dma_t dma;
   2752          1.139  jmcneill 
   2753          1.139  jmcneill 	s = splusb();
   2754          1.139  jmcneill 
   2755          1.139  jmcneill 	/* Find an itd that wasn't freed this frame or last frame. This can
   2756          1.139  jmcneill 	 * discard itds that were freed before frindex wrapped around
   2757          1.139  jmcneill 	 * XXX - can this lead to thrashing? Could fix by enabling wrap-around
   2758          1.139  jmcneill 	 *       interrupt and fiddling with list when that happens */
   2759          1.139  jmcneill 	frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
   2760          1.139  jmcneill 	previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
   2761          1.139  jmcneill 
   2762          1.139  jmcneill 	freeitd = NULL;
   2763          1.139  jmcneill 	LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
   2764          1.139  jmcneill 		if (itd == NULL)
   2765          1.139  jmcneill 			break;
   2766          1.139  jmcneill 		if (itd->slot != frindex && itd->slot != previndex) {
   2767          1.139  jmcneill 			freeitd = itd;
   2768          1.139  jmcneill 			break;
   2769          1.139  jmcneill 		}
   2770          1.139  jmcneill 	}
   2771          1.139  jmcneill 
   2772          1.139  jmcneill 	if (freeitd == NULL) {
   2773          1.139  jmcneill 		DPRINTFN(2, ("ehci_alloc_itd allocating chunk\n"));
   2774          1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   2775          1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   2776          1.139  jmcneill 
   2777          1.139  jmcneill 		if (err) {
   2778          1.139  jmcneill 			DPRINTF(("ehci_alloc_itd, alloc returned %d\n", err));
   2779          1.139  jmcneill 			return NULL;
   2780          1.139  jmcneill 		}
   2781          1.139  jmcneill 
   2782          1.139  jmcneill 		for (i = 0; i < EHCI_ITD_CHUNK; i++) {
   2783          1.139  jmcneill 			offs = i * EHCI_ITD_SIZE;
   2784          1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   2785          1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   2786          1.139  jmcneill 	 		itd->dma = dma;
   2787          1.139  jmcneill 			itd->offs = offs;
   2788          1.139  jmcneill 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2789          1.139  jmcneill 		}
   2790          1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   2791          1.139  jmcneill 	}
   2792          1.139  jmcneill 
   2793          1.139  jmcneill 	itd = freeitd;
   2794          1.139  jmcneill 	LIST_REMOVE(itd, u.free_list);
   2795          1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   2796          1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
   2797          1.139  jmcneill                     sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE |
   2798          1.139  jmcneill                     BUS_DMASYNC_PREREAD);
   2799          1.139  jmcneill 
   2800          1.139  jmcneill 	itd->u.frame_list.next = NULL;
   2801          1.139  jmcneill 	itd->u.frame_list.prev = NULL;
   2802          1.139  jmcneill 	itd->xfer_next = NULL;
   2803          1.139  jmcneill 	itd->slot = 0;
   2804          1.139  jmcneill 	splx(s);
   2805          1.139  jmcneill 
   2806          1.139  jmcneill 	return itd;
   2807          1.139  jmcneill }
   2808          1.139  jmcneill 
   2809          1.139  jmcneill void
   2810          1.139  jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
   2811          1.139  jmcneill {
   2812          1.139  jmcneill 	int s;
   2813          1.139  jmcneill 
   2814          1.139  jmcneill 	s = splusb();
   2815          1.150  jmcneill 	LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2816          1.139  jmcneill 	splx(s);
   2817          1.139  jmcneill }
   2818          1.139  jmcneill 
   2819          1.139  jmcneill 
   2820          1.139  jmcneill 
   2821           1.15  augustss /****************/
   2822           1.15  augustss 
   2823            1.9  augustss /*
   2824           1.10  augustss  * Close a reqular pipe.
   2825           1.10  augustss  * Assumes that there are no pending transactions.
   2826           1.10  augustss  */
   2827           1.10  augustss void
   2828           1.10  augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
   2829           1.10  augustss {
   2830           1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   2831          1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2832           1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2833           1.10  augustss 	int s;
   2834           1.10  augustss 
   2835           1.10  augustss 	s = splusb();
   2836           1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   2837           1.10  augustss 	splx(s);
   2838           1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   2839           1.10  augustss }
   2840           1.10  augustss 
   2841           1.33  augustss /*
   2842           1.10  augustss  * Abort a device request.
   2843           1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   2844           1.10  augustss  * will be removed from the hardware scheduling and that the callback
   2845           1.10  augustss  * for it will be called with USBD_CANCELLED status.
   2846           1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   2847           1.10  augustss  * have happened since the hardware runs concurrently.
   2848           1.10  augustss  * If the transaction has already happened we rely on the ordinary
   2849           1.10  augustss  * interrupt processing to process it.
   2850           1.26  augustss  * XXX This is most probably wrong.
   2851           1.10  augustss  */
   2852           1.10  augustss void
   2853           1.10  augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   2854           1.10  augustss {
   2855           1.26  augustss #define exfer EXFER(xfer)
   2856           1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2857          1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   2858           1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2859           1.26  augustss 	ehci_soft_qtd_t *sqtd;
   2860           1.26  augustss 	ehci_physaddr_t cur;
   2861           1.26  augustss 	u_int32_t qhstatus;
   2862           1.11  augustss 	int s;
   2863           1.26  augustss 	int hit;
   2864           1.96  augustss 	int wake;
   2865           1.10  augustss 
   2866           1.24  augustss 	DPRINTF(("ehci_abort_xfer: xfer=%p pipe=%p\n", xfer, epipe));
   2867           1.10  augustss 
   2868           1.17  augustss 	if (sc->sc_dying) {
   2869           1.17  augustss 		/* If we're dying, just do the software part. */
   2870           1.17  augustss 		s = splusb();
   2871           1.17  augustss 		xfer->status = status;	/* make software ignore it */
   2872           1.17  augustss 		usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   2873           1.17  augustss 		usb_transfer_complete(xfer);
   2874           1.17  augustss 		splx(s);
   2875           1.17  augustss 		return;
   2876           1.17  augustss 	}
   2877           1.17  augustss 
   2878          1.139  jmcneill 	if (xfer->device->bus->intr_context)
   2879           1.37    provos 		panic("ehci_abort_xfer: not in process context");
   2880           1.10  augustss 
   2881           1.11  augustss 	/*
   2882           1.96  augustss 	 * If an abort is already in progress then just wait for it to
   2883           1.96  augustss 	 * complete and return.
   2884           1.96  augustss 	 */
   2885           1.96  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   2886           1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: already aborting\n"));
   2887           1.96  augustss #ifdef DIAGNOSTIC
   2888           1.96  augustss 		if (status == USBD_TIMEOUT)
   2889           1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   2890           1.96  augustss #endif
   2891           1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   2892           1.96  augustss 		xfer->status = status;
   2893           1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   2894           1.96  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   2895           1.96  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   2896           1.96  augustss 			tsleep(&xfer->hcflags, PZERO, "ehciaw", 0);
   2897           1.96  augustss 		return;
   2898           1.96  augustss 	}
   2899           1.96  augustss 	xfer->hcflags |= UXFER_ABORTING;
   2900           1.96  augustss 
   2901           1.96  augustss 	/*
   2902           1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   2903           1.11  augustss 	 */
   2904           1.11  augustss 	s = splusb();
   2905           1.11  augustss 	xfer->status = status;	/* make software ignore it */
   2906           1.15  augustss 	usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   2907          1.138    bouyer 
   2908          1.138    bouyer 	usb_syncmem(&sqh->dma,
   2909          1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2910          1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2911          1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2912           1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   2913           1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   2914          1.138    bouyer 	usb_syncmem(&sqh->dma,
   2915          1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2916          1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2917          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2918           1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   2919          1.138    bouyer 		usb_syncmem(&sqtd->dma,
   2920          1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   2921          1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   2922          1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2923           1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   2924          1.138    bouyer 		usb_syncmem(&sqtd->dma,
   2925          1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   2926          1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   2927          1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2928           1.26  augustss 		if (sqtd == exfer->sqtdend)
   2929           1.26  augustss 			break;
   2930           1.26  augustss 	}
   2931           1.11  augustss 	splx(s);
   2932           1.11  augustss 
   2933           1.33  augustss 	/*
   2934           1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   2935           1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   2936           1.11  augustss 	 * has run.
   2937           1.11  augustss 	 */
   2938           1.26  augustss 	ehci_sync_hc(sc);
   2939           1.29  augustss 	s = splusb();
   2940           1.77  augustss #ifdef USB_USE_SOFTINTR
   2941           1.29  augustss 	sc->sc_softwake = 1;
   2942           1.77  augustss #endif /* USB_USE_SOFTINTR */
   2943           1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   2944           1.77  augustss #ifdef USB_USE_SOFTINTR
   2945           1.29  augustss 	tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
   2946           1.77  augustss #endif /* USB_USE_SOFTINTR */
   2947           1.29  augustss 	splx(s);
   2948           1.33  augustss 
   2949           1.33  augustss 	/*
   2950           1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   2951           1.11  augustss 	 * The complication here is that the hardware may have executed
   2952           1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   2953           1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   2954           1.11  augustss 	 * any of them.
   2955           1.11  augustss 	 */
   2956           1.11  augustss 	s = splusb();		/* XXX why? */
   2957          1.138    bouyer 
   2958          1.138    bouyer 	usb_syncmem(&sqh->dma,
   2959          1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   2960          1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   2961          1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2962           1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   2963           1.26  augustss 	hit = 0;
   2964           1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   2965           1.26  augustss 		hit |= cur == sqtd->physaddr;
   2966           1.26  augustss 		if (sqtd == exfer->sqtdend)
   2967           1.26  augustss 			break;
   2968           1.26  augustss 	}
   2969           1.26  augustss 	sqtd = sqtd->nextqtd;
   2970           1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   2971           1.26  augustss 	if (hit && sqtd != NULL) {
   2972           1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: cur=0x%08x\n", sqtd->physaddr));
   2973           1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   2974          1.138    bouyer 		usb_syncmem(&sqh->dma,
   2975          1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   2976          1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   2977          1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2978           1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   2979          1.138    bouyer 		usb_syncmem(&sqh->dma,
   2980          1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2981          1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   2982          1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2983           1.26  augustss 	} else {
   2984           1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: no hit\n"));
   2985           1.26  augustss 	}
   2986           1.11  augustss 
   2987           1.11  augustss 	/*
   2988           1.26  augustss 	 * Step 4: Execute callback.
   2989           1.11  augustss 	 */
   2990           1.18  augustss #ifdef DIAGNOSTIC
   2991           1.26  augustss 	exfer->isdone = 1;
   2992           1.18  augustss #endif
   2993           1.96  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   2994           1.96  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   2995           1.11  augustss 	usb_transfer_complete(xfer);
   2996           1.96  augustss 	if (wake)
   2997           1.96  augustss 		wakeup(&xfer->hcflags);
   2998           1.11  augustss 
   2999           1.11  augustss 	splx(s);
   3000           1.26  augustss #undef exfer
   3001           1.10  augustss }
   3002           1.10  augustss 
   3003           1.15  augustss void
   3004          1.139  jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
   3005          1.139  jmcneill {
   3006          1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3007          1.139  jmcneill 	struct ehci_pipe *epipe;
   3008          1.139  jmcneill 	struct ehci_xfer *exfer;
   3009          1.139  jmcneill 	ehci_softc_t *sc;
   3010          1.139  jmcneill 	struct ehci_soft_itd *itd;
   3011          1.139  jmcneill 	int s, i, wake;
   3012          1.139  jmcneill 
   3013          1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   3014          1.139  jmcneill 	exfer = EXFER(xfer);
   3015          1.139  jmcneill 	sc = epipe->pipe.device->bus->hci_private;
   3016          1.139  jmcneill 
   3017          1.139  jmcneill 	DPRINTF(("ehci_abort_isoc_xfer: xfer %p pipe %p\n", xfer, epipe));
   3018          1.139  jmcneill 
   3019          1.139  jmcneill 	if (sc->sc_dying) {
   3020          1.139  jmcneill 		s = splusb();
   3021          1.139  jmcneill 		xfer->status = status;
   3022          1.139  jmcneill 		usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   3023          1.139  jmcneill 		usb_transfer_complete(xfer);
   3024          1.139  jmcneill 		splx(s);
   3025          1.139  jmcneill 		return;
   3026          1.139  jmcneill 	}
   3027          1.139  jmcneill 
   3028          1.139  jmcneill 	if (xfer->hcflags & UXFER_ABORTING) {
   3029          1.139  jmcneill 		DPRINTFN(2, ("ehci_abort_isoc_xfer: already aborting\n"));
   3030          1.139  jmcneill 
   3031          1.139  jmcneill #ifdef DIAGNOSTIC
   3032          1.139  jmcneill 		if (status == USBD_TIMEOUT)
   3033          1.139  jmcneill 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   3034          1.139  jmcneill #endif
   3035          1.139  jmcneill 
   3036          1.139  jmcneill 		xfer->status = status;
   3037          1.139  jmcneill 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   3038          1.139  jmcneill 		xfer->hcflags |= UXFER_ABORTWAIT;
   3039          1.139  jmcneill 		while (xfer->hcflags & UXFER_ABORTING)
   3040          1.139  jmcneill 			tsleep(&xfer->hcflags, PZERO, "ehciiaw", 0);
   3041          1.139  jmcneill 		return;
   3042          1.139  jmcneill 	}
   3043          1.139  jmcneill 	xfer->hcflags |= UXFER_ABORTING;
   3044          1.139  jmcneill 
   3045          1.139  jmcneill 	xfer->status = status;
   3046          1.139  jmcneill 	usb_uncallout(xfer->timeout_handle, ehci_timeout, xfer);
   3047          1.139  jmcneill 
   3048          1.139  jmcneill 	s = splusb();
   3049          1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   3050          1.139  jmcneill 		usb_syncmem(&itd->dma,
   3051          1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3052          1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3053          1.139  jmcneill 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3054          1.139  jmcneill 
   3055          1.139  jmcneill 		for (i = 0; i < 8; i++) {
   3056          1.139  jmcneill 			trans_status = le32toh(itd->itd.itd_ctl[i]);
   3057          1.139  jmcneill 			trans_status &= ~EHCI_ITD_ACTIVE;
   3058          1.139  jmcneill 			itd->itd.itd_ctl[i] = htole32(trans_status);
   3059          1.139  jmcneill 		}
   3060          1.139  jmcneill 
   3061          1.139  jmcneill 		usb_syncmem(&itd->dma,
   3062          1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3063          1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3064          1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3065          1.139  jmcneill 	}
   3066          1.139  jmcneill 	splx(s);
   3067          1.139  jmcneill 
   3068          1.139  jmcneill         s = splusb();
   3069          1.139  jmcneill #ifdef USB_USE_SOFTINTR
   3070          1.139  jmcneill         sc->sc_softwake = 1;
   3071          1.139  jmcneill #endif /* USB_USE_SOFTINTR */
   3072          1.139  jmcneill         usb_schedsoftintr(&sc->sc_bus);
   3073          1.139  jmcneill #ifdef USB_USE_SOFTINTR
   3074          1.139  jmcneill         tsleep(&sc->sc_softwake, PZERO, "ehciab", 0);
   3075          1.139  jmcneill #endif /* USB_USE_SOFTINTR */
   3076          1.139  jmcneill         splx(s);
   3077          1.139  jmcneill 
   3078          1.139  jmcneill #ifdef DIAGNOSTIC
   3079          1.139  jmcneill 	exfer->isdone = 1;
   3080          1.139  jmcneill #endif
   3081          1.139  jmcneill 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3082          1.139  jmcneill 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3083          1.139  jmcneill 	usb_transfer_complete(xfer);
   3084          1.139  jmcneill 	if (wake)
   3085          1.139  jmcneill 		wakeup(&xfer->hcflags);
   3086          1.139  jmcneill 
   3087          1.139  jmcneill 	return;
   3088          1.139  jmcneill }
   3089          1.139  jmcneill 
   3090          1.139  jmcneill void
   3091           1.15  augustss ehci_timeout(void *addr)
   3092           1.15  augustss {
   3093           1.15  augustss 	struct ehci_xfer *exfer = addr;
   3094           1.17  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
   3095          1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   3096           1.15  augustss 
   3097           1.15  augustss 	DPRINTF(("ehci_timeout: exfer=%p\n", exfer));
   3098           1.22  augustss #ifdef USB_DEBUG
   3099           1.26  augustss 	if (ehcidebug > 1)
   3100           1.22  augustss 		usbd_dump_pipe(exfer->xfer.pipe);
   3101           1.22  augustss #endif
   3102           1.15  augustss 
   3103           1.17  augustss 	if (sc->sc_dying) {
   3104           1.17  augustss 		ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
   3105           1.17  augustss 		return;
   3106           1.17  augustss 	}
   3107           1.17  augustss 
   3108           1.15  augustss 	/* Execute the abort in a process context. */
   3109           1.15  augustss 	usb_init_task(&exfer->abort_task, ehci_timeout_task, addr);
   3110          1.114     joerg 	usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
   3111          1.114     joerg 	    USB_TASKQ_HC);
   3112           1.15  augustss }
   3113           1.15  augustss 
   3114           1.15  augustss void
   3115           1.15  augustss ehci_timeout_task(void *addr)
   3116           1.15  augustss {
   3117           1.15  augustss 	usbd_xfer_handle xfer = addr;
   3118           1.15  augustss 	int s;
   3119           1.15  augustss 
   3120           1.15  augustss 	DPRINTF(("ehci_timeout_task: xfer=%p\n", xfer));
   3121           1.15  augustss 
   3122           1.15  augustss 	s = splusb();
   3123           1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3124           1.15  augustss 	splx(s);
   3125           1.15  augustss }
   3126           1.15  augustss 
   3127            1.5  augustss /************************/
   3128            1.5  augustss 
   3129           1.10  augustss Static usbd_status
   3130           1.10  augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
   3131           1.10  augustss {
   3132           1.10  augustss 	usbd_status err;
   3133           1.10  augustss 
   3134           1.10  augustss 	/* Insert last in queue. */
   3135           1.10  augustss 	err = usb_insert_transfer(xfer);
   3136           1.10  augustss 	if (err)
   3137           1.10  augustss 		return (err);
   3138           1.10  augustss 
   3139           1.10  augustss 	/* Pipe isn't running, start first */
   3140           1.10  augustss 	return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3141           1.10  augustss }
   3142           1.10  augustss 
   3143           1.12  augustss Static usbd_status
   3144           1.12  augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
   3145           1.12  augustss {
   3146          1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3147           1.15  augustss 	usbd_status err;
   3148           1.15  augustss 
   3149           1.15  augustss 	if (sc->sc_dying)
   3150           1.15  augustss 		return (USBD_IOERROR);
   3151           1.15  augustss 
   3152           1.15  augustss #ifdef DIAGNOSTIC
   3153           1.15  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3154           1.15  augustss 		/* XXX panic */
   3155           1.15  augustss 		printf("ehci_device_ctrl_transfer: not a request\n");
   3156           1.15  augustss 		return (USBD_INVAL);
   3157           1.15  augustss 	}
   3158           1.15  augustss #endif
   3159           1.15  augustss 
   3160           1.15  augustss 	err = ehci_device_request(xfer);
   3161           1.15  augustss 	if (err)
   3162           1.15  augustss 		return (err);
   3163           1.15  augustss 
   3164           1.15  augustss 	if (sc->sc_bus.use_polling)
   3165           1.15  augustss 		ehci_waitintr(sc, xfer);
   3166           1.15  augustss 	return (USBD_IN_PROGRESS);
   3167           1.12  augustss }
   3168           1.10  augustss 
   3169           1.10  augustss void
   3170           1.10  augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
   3171           1.10  augustss {
   3172           1.18  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3173          1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3174          1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3175          1.138    bouyer 	usb_device_request_t *req = &xfer->request;
   3176          1.138    bouyer 	int len = UGETW(req->wLength);
   3177          1.138    bouyer 	int rd = req->bmRequestType & UT_READ;
   3178           1.18  augustss 
   3179           1.10  augustss 	DPRINTFN(10,("ehci_ctrl_done: xfer=%p\n", xfer));
   3180           1.10  augustss 
   3181           1.10  augustss #ifdef DIAGNOSTIC
   3182           1.10  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3183           1.37    provos 		panic("ehci_ctrl_done: not a request");
   3184           1.10  augustss 	}
   3185           1.10  augustss #endif
   3186           1.18  augustss 
   3187          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   3188           1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3189          1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3190           1.25  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3191          1.138    bouyer 		usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
   3192          1.138    bouyer 		    BUS_DMASYNC_POSTWRITE);
   3193          1.138    bouyer 		if (len)
   3194          1.138    bouyer 			usb_syncmem(&xfer->dmabuf, 0, len,
   3195          1.138    bouyer 			    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3196           1.25  augustss 	}
   3197          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   3198           1.18  augustss 
   3199           1.25  augustss 	DPRINTFN(5, ("ehci_ctrl_done: length=%d\n", xfer->actlen));
   3200           1.10  augustss }
   3201           1.10  augustss 
   3202           1.10  augustss /* Abort a device control request. */
   3203           1.10  augustss Static void
   3204           1.10  augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
   3205           1.10  augustss {
   3206           1.10  augustss 	DPRINTF(("ehci_device_ctrl_abort: xfer=%p\n", xfer));
   3207           1.10  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3208           1.10  augustss }
   3209           1.10  augustss 
   3210           1.10  augustss /* Close a device control pipe. */
   3211           1.10  augustss Static void
   3212           1.10  augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
   3213           1.10  augustss {
   3214          1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3215           1.10  augustss 	/*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
   3216           1.10  augustss 
   3217           1.10  augustss 	DPRINTF(("ehci_device_ctrl_close: pipe=%p\n", pipe));
   3218           1.11  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3219           1.15  augustss }
   3220           1.15  augustss 
   3221           1.15  augustss usbd_status
   3222           1.15  augustss ehci_device_request(usbd_xfer_handle xfer)
   3223           1.15  augustss {
   3224           1.18  augustss #define exfer EXFER(xfer)
   3225           1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3226           1.15  augustss 	usb_device_request_t *req = &xfer->request;
   3227           1.15  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3228          1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3229           1.15  augustss 	int addr = dev->address;
   3230           1.15  augustss 	ehci_soft_qtd_t *setup, *stat, *next;
   3231           1.15  augustss 	ehci_soft_qh_t *sqh;
   3232           1.15  augustss 	int isread;
   3233           1.15  augustss 	int len;
   3234           1.15  augustss 	usbd_status err;
   3235           1.15  augustss 	int s;
   3236           1.15  augustss 
   3237           1.15  augustss 	isread = req->bmRequestType & UT_READ;
   3238           1.15  augustss 	len = UGETW(req->wLength);
   3239           1.15  augustss 
   3240           1.72  augustss 	DPRINTFN(3,("ehci_device_request: type=0x%02x, request=0x%02x, "
   3241           1.15  augustss 		    "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
   3242           1.15  augustss 		    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3243           1.33  augustss 		    UGETW(req->wIndex), len, addr,
   3244           1.15  augustss 		    epipe->pipe.endpoint->edesc->bEndpointAddress));
   3245           1.15  augustss 
   3246           1.15  augustss 	setup = ehci_alloc_sqtd(sc);
   3247           1.15  augustss 	if (setup == NULL) {
   3248           1.15  augustss 		err = USBD_NOMEM;
   3249           1.15  augustss 		goto bad1;
   3250           1.15  augustss 	}
   3251           1.15  augustss 	stat = ehci_alloc_sqtd(sc);
   3252           1.15  augustss 	if (stat == NULL) {
   3253           1.15  augustss 		err = USBD_NOMEM;
   3254           1.15  augustss 		goto bad2;
   3255           1.15  augustss 	}
   3256           1.15  augustss 
   3257           1.15  augustss 	sqh = epipe->sqh;
   3258           1.15  augustss 	epipe->u.ctl.length = len;
   3259           1.15  augustss 
   3260           1.62   mycroft 	/* Update device address and length since they may have changed
   3261           1.62   mycroft 	   during the setup of the control pipe in usbd_new_device(). */
   3262           1.15  augustss 	/* XXX This only needs to be done once, but it's too early in open. */
   3263           1.15  augustss 	/* XXXX Should not touch ED here! */
   3264           1.33  augustss 	sqh->qh.qh_endp =
   3265           1.55   mycroft 	    (sqh->qh.qh_endp & htole32(~(EHCI_QH_ADDRMASK | EHCI_QH_MPLMASK))) |
   3266           1.15  augustss 	    htole32(
   3267           1.15  augustss 	     EHCI_QH_SET_ADDR(addr) |
   3268           1.15  augustss 	     EHCI_QH_SET_MPL(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize))
   3269           1.15  augustss 	    );
   3270           1.15  augustss 
   3271           1.15  augustss 	/* Set up data transaction */
   3272           1.15  augustss 	if (len != 0) {
   3273           1.15  augustss 		ehci_soft_qtd_t *end;
   3274           1.15  augustss 
   3275           1.55   mycroft 		/* Start toggle at 1. */
   3276           1.55   mycroft 		epipe->nexttoggle = 1;
   3277           1.25  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3278           1.15  augustss 			  &next, &end);
   3279           1.15  augustss 		if (err)
   3280           1.15  augustss 			goto bad3;
   3281           1.83  augustss 		end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
   3282           1.15  augustss 		end->nextqtd = stat;
   3283           1.33  augustss 		end->qtd.qtd_next =
   3284           1.15  augustss 		end->qtd.qtd_altnext = htole32(stat->physaddr);
   3285          1.138    bouyer 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3286          1.138    bouyer 		   BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3287           1.15  augustss 	} else {
   3288           1.15  augustss 		next = stat;
   3289           1.15  augustss 	}
   3290           1.15  augustss 
   3291           1.30  augustss 	memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
   3292          1.138    bouyer 	usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   3293           1.15  augustss 
   3294           1.55   mycroft 	/* Clear toggle */
   3295           1.15  augustss 	setup->qtd.qtd_status = htole32(
   3296           1.26  augustss 	    EHCI_QTD_ACTIVE |
   3297           1.15  augustss 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3298           1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3299           1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3300           1.15  augustss 	    EHCI_QTD_SET_BYTES(sizeof *req)
   3301           1.15  augustss 	    );
   3302           1.31  augustss 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
   3303           1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3304           1.15  augustss 	setup->nextqtd = next;
   3305           1.15  augustss 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3306           1.15  augustss 	setup->xfer = xfer;
   3307           1.18  augustss 	setup->len = sizeof *req;
   3308          1.138    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3309          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3310           1.15  augustss 
   3311           1.15  augustss 	stat->qtd.qtd_status = htole32(
   3312           1.26  augustss 	    EHCI_QTD_ACTIVE |
   3313           1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3314           1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3315           1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3316           1.15  augustss 	    EHCI_QTD_IOC
   3317           1.15  augustss 	    );
   3318           1.15  augustss 	stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
   3319           1.48   mycroft 	stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
   3320           1.15  augustss 	stat->nextqtd = NULL;
   3321           1.15  augustss 	stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
   3322           1.15  augustss 	stat->xfer = xfer;
   3323           1.18  augustss 	stat->len = 0;
   3324          1.138    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
   3325          1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3326           1.15  augustss 
   3327           1.15  augustss #ifdef EHCI_DEBUG
   3328           1.23  augustss 	if (ehcidebug > 5) {
   3329           1.15  augustss 		DPRINTF(("ehci_device_request:\n"));
   3330           1.15  augustss 		ehci_dump_sqh(sqh);
   3331           1.15  augustss 		ehci_dump_sqtds(setup);
   3332           1.15  augustss 	}
   3333           1.15  augustss #endif
   3334           1.15  augustss 
   3335           1.18  augustss 	exfer->sqtdstart = setup;
   3336           1.18  augustss 	exfer->sqtdend = stat;
   3337           1.18  augustss #ifdef DIAGNOSTIC
   3338           1.18  augustss 	if (!exfer->isdone) {
   3339           1.18  augustss 		printf("ehci_device_request: not done, exfer=%p\n", exfer);
   3340           1.18  augustss 	}
   3341           1.18  augustss 	exfer->isdone = 0;
   3342           1.18  augustss #endif
   3343           1.18  augustss 
   3344           1.15  augustss 	/* Insert qTD in QH list. */
   3345           1.15  augustss 	s = splusb();
   3346          1.138    bouyer 	ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
   3347           1.15  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3348           1.45   tsutsui                 usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3349           1.15  augustss 			    ehci_timeout, xfer);
   3350           1.15  augustss 	}
   3351          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   3352           1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3353          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   3354           1.18  augustss 	xfer->status = USBD_IN_PROGRESS;
   3355           1.15  augustss 	splx(s);
   3356           1.15  augustss 
   3357           1.17  augustss #ifdef EHCI_DEBUG
   3358           1.15  augustss 	if (ehcidebug > 10) {
   3359           1.15  augustss 		DPRINTF(("ehci_device_request: status=%x\n",
   3360           1.15  augustss 			 EOREAD4(sc, EHCI_USBSTS)));
   3361           1.23  augustss 		delay(10000);
   3362           1.18  augustss 		ehci_dump_regs(sc);
   3363           1.15  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3364           1.15  augustss 		ehci_dump_sqh(sqh);
   3365           1.15  augustss 		ehci_dump_sqtds(setup);
   3366           1.15  augustss 	}
   3367           1.15  augustss #endif
   3368           1.15  augustss 
   3369           1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   3370           1.15  augustss 
   3371           1.15  augustss  bad3:
   3372           1.15  augustss 	ehci_free_sqtd(sc, stat);
   3373           1.15  augustss  bad2:
   3374           1.15  augustss 	ehci_free_sqtd(sc, setup);
   3375           1.15  augustss  bad1:
   3376           1.25  augustss 	DPRINTFN(-1,("ehci_device_request: no memory\n"));
   3377           1.25  augustss 	xfer->status = err;
   3378           1.25  augustss 	usb_transfer_complete(xfer);
   3379           1.15  augustss 	return (err);
   3380           1.18  augustss #undef exfer
   3381           1.10  augustss }
   3382           1.10  augustss 
   3383          1.108   xtraeme /*
   3384          1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3385          1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3386          1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3387          1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3388          1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3389          1.108   xtraeme  *
   3390          1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3391          1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3392          1.108   xtraeme  * check for completion after the writeback has taken place.
   3393          1.108   xtraeme  */
   3394          1.108   xtraeme void
   3395          1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3396          1.108   xtraeme {
   3397          1.108   xtraeme 	ehci_softc_t *sc = arg;
   3398          1.108   xtraeme 	int s = splusb();
   3399          1.108   xtraeme 
   3400          1.108   xtraeme 	DPRINTF(("ehci_intrlist_timeout\n"));
   3401          1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3402          1.108   xtraeme 
   3403          1.108   xtraeme 	splx(s);
   3404          1.108   xtraeme }
   3405          1.108   xtraeme 
   3406           1.10  augustss /************************/
   3407            1.5  augustss 
   3408           1.19  augustss Static usbd_status
   3409           1.19  augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
   3410           1.19  augustss {
   3411           1.19  augustss 	usbd_status err;
   3412           1.19  augustss 
   3413           1.19  augustss 	/* Insert last in queue. */
   3414           1.19  augustss 	err = usb_insert_transfer(xfer);
   3415           1.19  augustss 	if (err)
   3416           1.19  augustss 		return (err);
   3417           1.19  augustss 
   3418           1.19  augustss 	/* Pipe isn't running, start first */
   3419           1.19  augustss 	return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3420           1.19  augustss }
   3421           1.19  augustss 
   3422           1.19  augustss usbd_status
   3423           1.19  augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
   3424           1.19  augustss {
   3425           1.19  augustss #define exfer EXFER(xfer)
   3426           1.19  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3427           1.19  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3428          1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3429           1.19  augustss 	ehci_soft_qtd_t *data, *dataend;
   3430           1.19  augustss 	ehci_soft_qh_t *sqh;
   3431           1.19  augustss 	usbd_status err;
   3432           1.19  augustss 	int len, isread, endpt;
   3433           1.19  augustss 	int s;
   3434           1.19  augustss 
   3435           1.72  augustss 	DPRINTFN(2, ("ehci_device_bulk_start: xfer=%p len=%d flags=%d\n",
   3436           1.19  augustss 		     xfer, xfer->length, xfer->flags));
   3437           1.19  augustss 
   3438           1.19  augustss 	if (sc->sc_dying)
   3439           1.19  augustss 		return (USBD_IOERROR);
   3440           1.19  augustss 
   3441           1.19  augustss #ifdef DIAGNOSTIC
   3442           1.19  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3443           1.72  augustss 		panic("ehci_device_bulk_start: a request");
   3444           1.19  augustss #endif
   3445           1.19  augustss 
   3446           1.19  augustss 	len = xfer->length;
   3447           1.19  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3448           1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3449           1.19  augustss 	sqh = epipe->sqh;
   3450           1.19  augustss 
   3451           1.19  augustss 	epipe->u.bulk.length = len;
   3452           1.19  augustss 
   3453           1.25  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3454           1.19  augustss 				   &dataend);
   3455           1.25  augustss 	if (err) {
   3456           1.25  augustss 		DPRINTFN(-1,("ehci_device_bulk_transfer: no memory\n"));
   3457           1.25  augustss 		xfer->status = err;
   3458           1.25  augustss 		usb_transfer_complete(xfer);
   3459           1.19  augustss 		return (err);
   3460           1.25  augustss 	}
   3461           1.19  augustss 
   3462           1.19  augustss #ifdef EHCI_DEBUG
   3463           1.23  augustss 	if (ehcidebug > 5) {
   3464           1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(1)\n"));
   3465           1.23  augustss 		ehci_dump_sqh(sqh);
   3466           1.19  augustss 		ehci_dump_sqtds(data);
   3467           1.19  augustss 	}
   3468           1.19  augustss #endif
   3469           1.19  augustss 
   3470           1.19  augustss 	/* Set up interrupt info. */
   3471           1.19  augustss 	exfer->sqtdstart = data;
   3472           1.19  augustss 	exfer->sqtdend = dataend;
   3473           1.19  augustss #ifdef DIAGNOSTIC
   3474           1.19  augustss 	if (!exfer->isdone) {
   3475           1.72  augustss 		printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
   3476           1.19  augustss 	}
   3477           1.19  augustss 	exfer->isdone = 0;
   3478           1.19  augustss #endif
   3479           1.19  augustss 
   3480           1.19  augustss 	s = splusb();
   3481          1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3482           1.19  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3483           1.45   tsutsui 		usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3484           1.19  augustss 			    ehci_timeout, xfer);
   3485           1.19  augustss 	}
   3486          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   3487           1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3488          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   3489           1.19  augustss 	xfer->status = USBD_IN_PROGRESS;
   3490           1.19  augustss 	splx(s);
   3491           1.19  augustss 
   3492           1.19  augustss #ifdef EHCI_DEBUG
   3493           1.19  augustss 	if (ehcidebug > 10) {
   3494           1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(2)\n"));
   3495           1.23  augustss 		delay(10000);
   3496           1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(3)\n"));
   3497           1.23  augustss 		ehci_dump_regs(sc);
   3498           1.29  augustss #if 0
   3499           1.29  augustss 		printf("async_head:\n");
   3500           1.23  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3501           1.29  augustss #endif
   3502           1.29  augustss 		printf("sqh:\n");
   3503           1.23  augustss 		ehci_dump_sqh(sqh);
   3504           1.19  augustss 		ehci_dump_sqtds(data);
   3505           1.19  augustss 	}
   3506           1.19  augustss #endif
   3507           1.19  augustss 
   3508           1.19  augustss 	if (sc->sc_bus.use_polling)
   3509           1.19  augustss 		ehci_waitintr(sc, xfer);
   3510           1.19  augustss 
   3511           1.19  augustss 	return (USBD_IN_PROGRESS);
   3512           1.19  augustss #undef exfer
   3513           1.19  augustss }
   3514           1.19  augustss 
   3515           1.19  augustss Static void
   3516           1.19  augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
   3517           1.19  augustss {
   3518           1.19  augustss 	DPRINTF(("ehci_device_bulk_abort: xfer=%p\n", xfer));
   3519           1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3520           1.19  augustss }
   3521           1.19  augustss 
   3522           1.33  augustss /*
   3523           1.19  augustss  * Close a device bulk pipe.
   3524           1.19  augustss  */
   3525           1.19  augustss Static void
   3526           1.19  augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
   3527           1.19  augustss {
   3528          1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3529           1.19  augustss 
   3530           1.19  augustss 	DPRINTF(("ehci_device_bulk_close: pipe=%p\n", pipe));
   3531           1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3532           1.19  augustss }
   3533           1.19  augustss 
   3534           1.19  augustss void
   3535           1.19  augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
   3536           1.19  augustss {
   3537           1.19  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3538          1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3539          1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3540          1.138    bouyer 	int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3541          1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3542           1.19  augustss 
   3543           1.33  augustss 	DPRINTFN(10,("ehci_bulk_done: xfer=%p, actlen=%d\n",
   3544           1.19  augustss 		     xfer, xfer->actlen));
   3545           1.19  augustss 
   3546          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   3547           1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3548          1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3549           1.44  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3550          1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3551          1.138    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3552           1.25  augustss 	}
   3553          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   3554           1.19  augustss 
   3555           1.19  augustss 	DPRINTFN(5, ("ehci_bulk_done: length=%d\n", xfer->actlen));
   3556           1.19  augustss }
   3557            1.5  augustss 
   3558           1.10  augustss /************************/
   3559           1.10  augustss 
   3560           1.78  augustss Static usbd_status
   3561           1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3562           1.78  augustss {
   3563           1.78  augustss 	struct ehci_soft_islot *isp;
   3564           1.78  augustss 	int islot, lev;
   3565           1.78  augustss 
   3566           1.78  augustss 	/* Find a poll rate that is large enough. */
   3567           1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3568           1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3569           1.78  augustss 			break;
   3570           1.78  augustss 
   3571           1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3572           1.78  augustss 	/* XXX could do better than picking at random */
   3573           1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3574           1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3575           1.78  augustss 
   3576           1.78  augustss 	sqh->islot = islot;
   3577           1.78  augustss 	isp = &sc->sc_islots[islot];
   3578           1.78  augustss 	ehci_add_qh(sqh, isp->sqh);
   3579           1.78  augustss 
   3580           1.78  augustss 	return (USBD_NORMAL_COMPLETION);
   3581           1.78  augustss }
   3582           1.78  augustss 
   3583           1.78  augustss Static usbd_status
   3584           1.78  augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
   3585           1.78  augustss {
   3586           1.78  augustss 	usbd_status err;
   3587           1.78  augustss 
   3588           1.78  augustss 	/* Insert last in queue. */
   3589           1.78  augustss 	err = usb_insert_transfer(xfer);
   3590           1.78  augustss 	if (err)
   3591           1.78  augustss 		return (err);
   3592           1.78  augustss 
   3593           1.78  augustss 	/*
   3594           1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3595           1.78  augustss 	 * so start it first.
   3596           1.78  augustss 	 */
   3597           1.78  augustss 	return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3598           1.78  augustss }
   3599           1.78  augustss 
   3600           1.78  augustss Static usbd_status
   3601           1.78  augustss ehci_device_intr_start(usbd_xfer_handle xfer)
   3602           1.78  augustss {
   3603           1.78  augustss #define exfer EXFER(xfer)
   3604           1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3605           1.78  augustss 	usbd_device_handle dev = xfer->pipe->device;
   3606          1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3607           1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3608           1.78  augustss 	ehci_soft_qh_t *sqh;
   3609           1.78  augustss 	usbd_status err;
   3610           1.78  augustss 	int len, isread, endpt;
   3611           1.78  augustss 	int s;
   3612           1.78  augustss 
   3613           1.78  augustss 	DPRINTFN(2, ("ehci_device_intr_start: xfer=%p len=%d flags=%d\n",
   3614           1.78  augustss 	    xfer, xfer->length, xfer->flags));
   3615           1.78  augustss 
   3616           1.78  augustss 	if (sc->sc_dying)
   3617           1.78  augustss 		return (USBD_IOERROR);
   3618           1.78  augustss 
   3619           1.78  augustss #ifdef DIAGNOSTIC
   3620           1.78  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3621           1.78  augustss 		panic("ehci_device_intr_start: a request");
   3622           1.78  augustss #endif
   3623           1.78  augustss 
   3624           1.78  augustss 	len = xfer->length;
   3625           1.78  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3626           1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3627           1.78  augustss 	sqh = epipe->sqh;
   3628           1.78  augustss 
   3629           1.78  augustss 	epipe->u.intr.length = len;
   3630           1.78  augustss 
   3631           1.78  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3632           1.78  augustss 	    &dataend);
   3633           1.78  augustss 	if (err) {
   3634           1.78  augustss 		DPRINTFN(-1, ("ehci_device_intr_start: no memory\n"));
   3635           1.78  augustss 		xfer->status = err;
   3636           1.78  augustss 		usb_transfer_complete(xfer);
   3637           1.78  augustss 		return (err);
   3638           1.78  augustss 	}
   3639           1.78  augustss 
   3640           1.78  augustss #ifdef EHCI_DEBUG
   3641           1.78  augustss 	if (ehcidebug > 5) {
   3642           1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(1)\n"));
   3643           1.78  augustss 		ehci_dump_sqh(sqh);
   3644           1.78  augustss 		ehci_dump_sqtds(data);
   3645           1.78  augustss 	}
   3646           1.78  augustss #endif
   3647           1.78  augustss 
   3648           1.78  augustss 	/* Set up interrupt info. */
   3649           1.78  augustss 	exfer->sqtdstart = data;
   3650           1.78  augustss 	exfer->sqtdend = dataend;
   3651           1.78  augustss #ifdef DIAGNOSTIC
   3652           1.78  augustss 	if (!exfer->isdone) {
   3653           1.78  augustss 		printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
   3654           1.78  augustss 	}
   3655           1.78  augustss 	exfer->isdone = 0;
   3656           1.78  augustss #endif
   3657           1.78  augustss 
   3658           1.78  augustss 	s = splusb();
   3659          1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3660           1.78  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3661           1.78  augustss 		usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
   3662           1.78  augustss 		    ehci_timeout, xfer);
   3663           1.78  augustss 	}
   3664          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   3665           1.78  augustss 	ehci_add_intr_list(sc, exfer);
   3666          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   3667           1.78  augustss 	xfer->status = USBD_IN_PROGRESS;
   3668           1.78  augustss 	splx(s);
   3669           1.78  augustss 
   3670           1.78  augustss #ifdef EHCI_DEBUG
   3671           1.78  augustss 	if (ehcidebug > 10) {
   3672           1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(2)\n"));
   3673           1.78  augustss 		delay(10000);
   3674           1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(3)\n"));
   3675           1.78  augustss 		ehci_dump_regs(sc);
   3676           1.78  augustss 		printf("sqh:\n");
   3677           1.78  augustss 		ehci_dump_sqh(sqh);
   3678           1.78  augustss 		ehci_dump_sqtds(data);
   3679           1.78  augustss 	}
   3680           1.78  augustss #endif
   3681           1.78  augustss 
   3682           1.78  augustss 	if (sc->sc_bus.use_polling)
   3683           1.78  augustss 		ehci_waitintr(sc, xfer);
   3684           1.78  augustss 
   3685           1.78  augustss 	return (USBD_IN_PROGRESS);
   3686           1.78  augustss #undef exfer
   3687           1.78  augustss }
   3688           1.78  augustss 
   3689           1.78  augustss Static void
   3690           1.78  augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
   3691           1.78  augustss {
   3692           1.78  augustss 	DPRINTFN(1, ("ehci_device_intr_abort: xfer=%p\n", xfer));
   3693           1.78  augustss 	if (xfer->pipe->intrxfer == xfer) {
   3694           1.78  augustss 		DPRINTFN(1, ("echi_device_intr_abort: remove\n"));
   3695           1.78  augustss 		xfer->pipe->intrxfer = NULL;
   3696           1.78  augustss 	}
   3697          1.139  jmcneill 	/*
   3698          1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   3699          1.139  jmcneill 	 *       async doorbell. That's dependant on the async list, wheras
   3700          1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   3701          1.139  jmcneill 	 */
   3702           1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3703           1.78  augustss }
   3704           1.78  augustss 
   3705           1.78  augustss Static void
   3706           1.78  augustss ehci_device_intr_close(usbd_pipe_handle pipe)
   3707           1.78  augustss {
   3708          1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3709           1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3710           1.78  augustss 	struct ehci_soft_islot *isp;
   3711           1.78  augustss 
   3712           1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   3713           1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   3714           1.78  augustss }
   3715           1.78  augustss 
   3716           1.78  augustss Static void
   3717           1.78  augustss ehci_device_intr_done(usbd_xfer_handle xfer)
   3718           1.78  augustss {
   3719           1.78  augustss #define exfer EXFER(xfer)
   3720           1.78  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3721          1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3722           1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3723           1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3724           1.78  augustss 	ehci_soft_qh_t *sqh;
   3725           1.78  augustss 	usbd_status err;
   3726           1.78  augustss 	int len, isread, endpt, s;
   3727           1.78  augustss 
   3728           1.78  augustss 	DPRINTFN(10, ("ehci_device_intr_done: xfer=%p, actlen=%d\n",
   3729           1.78  augustss 	    xfer, xfer->actlen));
   3730           1.78  augustss 
   3731          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   3732           1.78  augustss 	if (xfer->pipe->repeat) {
   3733           1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3734           1.78  augustss 
   3735           1.78  augustss 		len = epipe->u.intr.length;
   3736           1.78  augustss 		xfer->length = len;
   3737           1.78  augustss 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3738           1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3739          1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, len,
   3740          1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3741           1.78  augustss 		sqh = epipe->sqh;
   3742           1.78  augustss 
   3743           1.78  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3744           1.78  augustss 		    &data, &dataend);
   3745           1.78  augustss 		if (err) {
   3746           1.78  augustss 			DPRINTFN(-1, ("ehci_device_intr_done: no memory\n"));
   3747           1.78  augustss 			xfer->status = err;
   3748          1.153  jmcneill 			mutex_exit(&sc->sc_intrhead_lock);
   3749           1.78  augustss 			return;
   3750           1.78  augustss 		}
   3751           1.78  augustss 
   3752           1.78  augustss 		/* Set up interrupt info. */
   3753           1.78  augustss 		exfer->sqtdstart = data;
   3754           1.78  augustss 		exfer->sqtdend = dataend;
   3755           1.78  augustss #ifdef DIAGNOSTIC
   3756           1.78  augustss 		if (!exfer->isdone) {
   3757           1.78  augustss 			printf("ehci_device_intr_done: not done, ex=%p\n",
   3758           1.78  augustss 			    exfer);
   3759           1.78  augustss 		}
   3760           1.78  augustss 		exfer->isdone = 0;
   3761           1.78  augustss #endif
   3762           1.78  augustss 
   3763           1.78  augustss 		s = splusb();
   3764          1.138    bouyer 		ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3765           1.78  augustss 		if (xfer->timeout && !sc->sc_bus.use_polling) {
   3766           1.78  augustss 			usb_callout(xfer->timeout_handle,
   3767           1.78  augustss 			    mstohz(xfer->timeout), ehci_timeout, xfer);
   3768           1.78  augustss 		}
   3769           1.78  augustss 		splx(s);
   3770           1.78  augustss 
   3771           1.78  augustss 		xfer->status = USBD_IN_PROGRESS;
   3772           1.78  augustss 	} else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3773          1.153  jmcneill 		ehci_del_intr_list(sc, ex); /* remove from active list */
   3774           1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3775          1.138    bouyer 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3776          1.138    bouyer 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3777          1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3778          1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3779           1.78  augustss 	}
   3780          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   3781           1.78  augustss #undef exfer
   3782           1.78  augustss }
   3783           1.10  augustss 
   3784           1.10  augustss /************************/
   3785            1.5  augustss 
   3786          1.113  christos Static usbd_status
   3787          1.115  christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
   3788          1.113  christos {
   3789          1.139  jmcneill 	usbd_status err;
   3790          1.139  jmcneill 
   3791          1.139  jmcneill 	err = usb_insert_transfer(xfer);
   3792          1.139  jmcneill 	if (err && err != USBD_IN_PROGRESS)
   3793          1.139  jmcneill 		return err;
   3794          1.139  jmcneill 
   3795          1.139  jmcneill 	return ehci_device_isoc_start(xfer);
   3796          1.113  christos }
   3797          1.139  jmcneill 
   3798          1.113  christos Static usbd_status
   3799          1.115  christos ehci_device_isoc_start(usbd_xfer_handle xfer)
   3800          1.113  christos {
   3801          1.139  jmcneill 	struct ehci_pipe *epipe;
   3802          1.139  jmcneill 	usbd_device_handle dev;
   3803          1.139  jmcneill 	ehci_softc_t *sc;
   3804          1.139  jmcneill 	struct ehci_xfer *exfer;
   3805          1.139  jmcneill 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   3806          1.139  jmcneill 	usb_dma_t *dma_buf;
   3807          1.142  drochner 	int i, j, k, frames, uframes, ufrperframe;
   3808          1.139  jmcneill 	int s, trans_count, offs, total_length;
   3809          1.139  jmcneill 	int frindex;
   3810          1.139  jmcneill 
   3811          1.139  jmcneill 	start = NULL;
   3812          1.139  jmcneill 	prev = NULL;
   3813          1.139  jmcneill 	itd = NULL;
   3814          1.139  jmcneill 	trans_count = 0;
   3815          1.139  jmcneill 	total_length = 0;
   3816          1.139  jmcneill 	exfer = (struct ehci_xfer *) xfer;
   3817          1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   3818          1.139  jmcneill 	dev = xfer->pipe->device;
   3819          1.139  jmcneill 	epipe = (struct ehci_pipe *)xfer->pipe;
   3820          1.139  jmcneill 
   3821          1.139  jmcneill 	/*
   3822          1.139  jmcneill 	 * To allow continuous transfers, above we start all transfers
   3823          1.139  jmcneill 	 * immediately. However, we're still going to get usbd_start_next call
   3824          1.139  jmcneill 	 * this when another xfer completes. So, check if this is already
   3825          1.139  jmcneill 	 * in progress or not
   3826          1.139  jmcneill 	 */
   3827          1.139  jmcneill 
   3828          1.139  jmcneill 	if (exfer->itdstart != NULL)
   3829          1.139  jmcneill 		return USBD_IN_PROGRESS;
   3830          1.139  jmcneill 
   3831          1.139  jmcneill 	DPRINTFN(2, ("ehci_device_isoc_start: xfer %p len %d flags %d\n",
   3832          1.139  jmcneill 			xfer, xfer->length, xfer->flags));
   3833          1.139  jmcneill 
   3834          1.139  jmcneill 	if (sc->sc_dying)
   3835          1.139  jmcneill 		return USBD_IOERROR;
   3836          1.139  jmcneill 
   3837          1.139  jmcneill 	/*
   3838          1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   3839          1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   3840          1.139  jmcneill 	 * on either side of where the hc currently is.
   3841          1.139  jmcneill 	 */
   3842          1.139  jmcneill 	if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
   3843          1.139  jmcneill 			xfer->nframes >= (sc->sc_flsize - 4) * 8) {
   3844          1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   3845          1.139  jmcneill 		return USBD_INVAL;
   3846          1.139  jmcneill 	}
   3847          1.139  jmcneill 
   3848          1.139  jmcneill #ifdef DIAGNOSTIC
   3849          1.139  jmcneill 	if (xfer->rqflags & URQ_REQUEST)
   3850          1.139  jmcneill 		panic("ehci_device_isoc_start: request\n");
   3851          1.139  jmcneill 
   3852          1.139  jmcneill 	if (!exfer->isdone)
   3853          1.139  jmcneill 		printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
   3854          1.139  jmcneill 	exfer->isdone = 0;
   3855          1.139  jmcneill #endif
   3856          1.139  jmcneill 
   3857          1.139  jmcneill 	/*
   3858          1.139  jmcneill 	 * Step 1: Allocate and initialize itds, how many do we need?
   3859          1.139  jmcneill 	 * One per transfer if interval >= 8 microframes, fewer if we use
   3860          1.139  jmcneill 	 * multiple microframes per frame.
   3861          1.139  jmcneill 	 */
   3862          1.139  jmcneill 
   3863          1.139  jmcneill 	i = epipe->pipe.endpoint->edesc->bInterval;
   3864          1.139  jmcneill 	if (i > 16 || i == 0) {
   3865          1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   3866          1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: bInvertal %d invalid\n", i));
   3867          1.139  jmcneill 		return USBD_INVAL;
   3868          1.139  jmcneill 	}
   3869          1.139  jmcneill 
   3870          1.142  drochner 	switch (i) {
   3871          1.143  drochner 	case 1:
   3872          1.143  drochner 		ufrperframe = 8;
   3873          1.143  drochner 		break;
   3874          1.143  drochner 	case 2:
   3875          1.143  drochner 		ufrperframe = 4;
   3876          1.143  drochner 		break;
   3877          1.143  drochner 	case 3:
   3878          1.143  drochner 		ufrperframe = 2;
   3879          1.143  drochner 		break;
   3880          1.143  drochner 	default:
   3881          1.143  drochner 		ufrperframe = 1;
   3882          1.143  drochner 		break;
   3883          1.142  drochner 	}
   3884          1.142  drochner 	frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
   3885          1.142  drochner 	uframes = 8 / ufrperframe;
   3886          1.142  drochner 
   3887          1.139  jmcneill 	if (frames == 0) {
   3888          1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: frames == 0\n"));
   3889          1.139  jmcneill 		return USBD_INVAL;
   3890          1.139  jmcneill 	}
   3891          1.139  jmcneill 
   3892          1.139  jmcneill 	dma_buf = &xfer->dmabuf;
   3893          1.139  jmcneill 	offs = 0;
   3894          1.139  jmcneill 
   3895          1.139  jmcneill 	for (i = 0; i < frames; i++) {
   3896          1.139  jmcneill 		int froffs = offs;
   3897          1.139  jmcneill 		itd = ehci_alloc_itd(sc);
   3898          1.139  jmcneill 
   3899          1.139  jmcneill 		if (prev != NULL) {
   3900          1.139  jmcneill 			prev->itd.itd_next =
   3901          1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   3902          1.139  jmcneill 			usb_syncmem(&itd->dma,
   3903          1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   3904          1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   3905          1.139  jmcneill 
   3906          1.139  jmcneill 			prev->xfer_next = itd;
   3907          1.139  jmcneill 	    	} else {
   3908          1.139  jmcneill 			start = itd;
   3909          1.139  jmcneill 		}
   3910          1.139  jmcneill 
   3911          1.139  jmcneill 		/*
   3912          1.139  jmcneill 		 * Step 1.5, initialize uframes
   3913          1.139  jmcneill 		 */
   3914          1.139  jmcneill 		for (j = 0; j < 8; j += uframes) {
   3915          1.139  jmcneill 			/* Calculate which page in the list this starts in */
   3916          1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   3917          1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   3918          1.139  jmcneill 			addr += (offs - froffs);
   3919          1.139  jmcneill 			addr = EHCI_PAGE(addr);
   3920          1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   3921          1.139  jmcneill 
   3922          1.139  jmcneill 			/* This gets the initial offset into the first page,
   3923          1.139  jmcneill 			 * looks how far further along the current uframe
   3924          1.139  jmcneill 			 * offset is. Works out how many pages that is.
   3925          1.139  jmcneill 			 */
   3926          1.139  jmcneill 
   3927          1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   3928          1.139  jmcneill 			    EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
   3929          1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   3930          1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   3931          1.139  jmcneill 
   3932          1.139  jmcneill 			total_length += xfer->frlengths[trans_count];
   3933          1.139  jmcneill 			offs += xfer->frlengths[trans_count];
   3934          1.139  jmcneill 			trans_count++;
   3935          1.139  jmcneill 
   3936          1.139  jmcneill 			if (trans_count >= xfer->nframes) { /*Set IOC*/
   3937          1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   3938          1.145  drochner 				break;
   3939          1.139  jmcneill 			}
   3940          1.139  jmcneill 		}
   3941          1.139  jmcneill 
   3942          1.139  jmcneill 		/* Step 1.75, set buffer pointers. To simplify matters, all
   3943          1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   3944          1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   3945          1.139  jmcneill 		 * and what to not.
   3946          1.139  jmcneill 		 */
   3947          1.139  jmcneill 
   3948          1.139  jmcneill 		for (j=0; j < 7; j++) {
   3949          1.139  jmcneill 			/*
   3950          1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   3951          1.139  jmcneill 			 * of buffer
   3952          1.139  jmcneill 			 */
   3953          1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   3954          1.139  jmcneill 			if (page_offs >= dma_buf->block->size)
   3955          1.139  jmcneill 				break;
   3956          1.139  jmcneill 
   3957      1.154.4.1    bouyer 			long long page = DMAADDR(dma_buf, page_offs);
   3958          1.139  jmcneill 			page = EHCI_PAGE(page);
   3959          1.139  jmcneill 			itd->itd.itd_bufr[j] =
   3960      1.154.4.1    bouyer 			    htole32(EHCI_ITD_SET_BPTR(page));
   3961      1.154.4.1    bouyer 			itd->itd.itd_bufr_hi[j] =
   3962      1.154.4.1    bouyer 			    htole32(page >> 32);
   3963          1.139  jmcneill 		}
   3964          1.139  jmcneill 
   3965          1.139  jmcneill 		/*
   3966          1.139  jmcneill 		 * Other special values
   3967          1.139  jmcneill 		 */
   3968          1.139  jmcneill 
   3969          1.139  jmcneill 		k = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3970          1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   3971          1.139  jmcneill 		    EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
   3972          1.139  jmcneill 
   3973          1.139  jmcneill 		k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
   3974          1.139  jmcneill 		    ? 1 : 0;
   3975          1.149  jmcneill 		j = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   3976          1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   3977          1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   3978          1.139  jmcneill 
   3979          1.139  jmcneill 		/* FIXME: handle invalid trans */
   3980          1.139  jmcneill 		itd->itd.itd_bufr[2] |=
   3981          1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   3982          1.139  jmcneill 
   3983          1.139  jmcneill 		usb_syncmem(&itd->dma,
   3984          1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   3985          1.139  jmcneill                     sizeof(ehci_itd_t),
   3986          1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3987          1.139  jmcneill 
   3988          1.139  jmcneill 		prev = itd;
   3989          1.139  jmcneill 	} /* End of frame */
   3990          1.139  jmcneill 
   3991          1.139  jmcneill 	stop = itd;
   3992          1.139  jmcneill 	stop->xfer_next = NULL;
   3993          1.139  jmcneill 	exfer->isoc_len = total_length;
   3994          1.139  jmcneill 
   3995      1.154.4.1    bouyer 	usb_syncmem(&exfer->xfer.dmabuf, 0, total_length,
   3996      1.154.4.1    bouyer 		BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   3997      1.154.4.1    bouyer 
   3998          1.139  jmcneill 	/*
   3999          1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   4000          1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   4001          1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4002          1.139  jmcneill 	 * more than the period frame list.
   4003          1.139  jmcneill 	 */
   4004          1.139  jmcneill 
   4005          1.139  jmcneill 	s = splusb();
   4006          1.139  jmcneill 
   4007          1.139  jmcneill 	/* Start inserting frames */
   4008          1.139  jmcneill 	if (epipe->u.isoc.cur_xfers > 0) {
   4009          1.139  jmcneill 		frindex = epipe->u.isoc.next_frame;
   4010          1.139  jmcneill 	} else {
   4011          1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4012          1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   4013          1.139  jmcneill 		frindex += 2;
   4014          1.139  jmcneill 	}
   4015          1.139  jmcneill 
   4016          1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   4017          1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   4018          1.139  jmcneill 
   4019          1.139  jmcneill 	/* Whats the frame interval? */
   4020          1.139  jmcneill 	i = (1 << epipe->pipe.endpoint->edesc->bInterval);
   4021          1.139  jmcneill 	if (i / 8 == 0)
   4022          1.139  jmcneill 		i = 1;
   4023          1.139  jmcneill 	else
   4024          1.139  jmcneill 		i /= 8;
   4025          1.139  jmcneill 
   4026          1.139  jmcneill 	itd = start;
   4027          1.139  jmcneill 	for (j = 0; j < frames; j++) {
   4028          1.139  jmcneill 		if (itd == NULL)
   4029          1.139  jmcneill 			panic("ehci: unexpectedly ran out of isoc itds, isoc_start\n");
   4030          1.139  jmcneill 
   4031          1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   4032          1.139  jmcneill 		if (itd->itd.itd_next == 0)
   4033          1.139  jmcneill 			/* FIXME: frindex table gets initialized to NULL
   4034          1.139  jmcneill 			 * or EHCI_NULL? */
   4035          1.139  jmcneill 			itd->itd.itd_next = htole32(EHCI_NULL);
   4036          1.139  jmcneill 
   4037          1.139  jmcneill 		usb_syncmem(&itd->dma,
   4038          1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4039          1.139  jmcneill                     sizeof(itd->itd.itd_next),
   4040          1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4041          1.139  jmcneill 
   4042          1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   4043          1.139  jmcneill 
   4044          1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   4045          1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   4046          1.139  jmcneill                     sizeof(ehci_link_t),
   4047          1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4048          1.139  jmcneill 
   4049          1.139  jmcneill 		itd->u.frame_list.next = sc->sc_softitds[frindex];
   4050          1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   4051          1.139  jmcneill 		if (itd->u.frame_list.next != NULL)
   4052          1.139  jmcneill 			itd->u.frame_list.next->u.frame_list.prev = itd;
   4053          1.139  jmcneill 		itd->slot = frindex;
   4054          1.139  jmcneill 		itd->u.frame_list.prev = NULL;
   4055          1.139  jmcneill 
   4056          1.139  jmcneill 		frindex += i;
   4057          1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   4058          1.139  jmcneill 			frindex -= sc->sc_flsize;
   4059          1.139  jmcneill 
   4060          1.139  jmcneill 		itd = itd->xfer_next;
   4061          1.139  jmcneill 	}
   4062          1.139  jmcneill 
   4063          1.139  jmcneill 	epipe->u.isoc.cur_xfers++;
   4064          1.139  jmcneill 	epipe->u.isoc.next_frame = frindex;
   4065          1.139  jmcneill 
   4066          1.139  jmcneill 	exfer->itdstart = start;
   4067          1.139  jmcneill 	exfer->itdend = stop;
   4068          1.139  jmcneill 	exfer->sqtdstart = NULL;
   4069          1.139  jmcneill 	exfer->sqtdstart = NULL;
   4070          1.139  jmcneill 
   4071          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   4072          1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   4073          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   4074          1.139  jmcneill 	xfer->status = USBD_IN_PROGRESS;
   4075          1.139  jmcneill 	xfer->done = 0;
   4076          1.139  jmcneill 	splx(s);
   4077          1.139  jmcneill 
   4078          1.139  jmcneill 	if (sc->sc_bus.use_polling) {
   4079          1.139  jmcneill 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   4080          1.139  jmcneill 		ehci_waitintr(sc, xfer);
   4081          1.139  jmcneill 	}
   4082          1.139  jmcneill 
   4083          1.139  jmcneill 	return USBD_IN_PROGRESS;
   4084          1.113  christos }
   4085          1.139  jmcneill 
   4086          1.113  christos Static void
   4087          1.115  christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
   4088          1.113  christos {
   4089          1.139  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_abort: xfer = %p\n", xfer));
   4090          1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4091          1.113  christos }
   4092          1.139  jmcneill 
   4093          1.113  christos Static void
   4094          1.115  christos ehci_device_isoc_close(usbd_pipe_handle pipe)
   4095          1.113  christos {
   4096          1.146  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_close: nothing in the pipe to free?\n"));
   4097          1.113  christos }
   4098          1.139  jmcneill 
   4099          1.113  christos Static void
   4100          1.115  christos ehci_device_isoc_done(usbd_xfer_handle xfer)
   4101          1.113  christos {
   4102          1.139  jmcneill 	struct ehci_xfer *exfer;
   4103          1.139  jmcneill 	ehci_softc_t *sc;
   4104          1.139  jmcneill 	struct ehci_pipe *epipe;
   4105          1.139  jmcneill 	int s;
   4106          1.139  jmcneill 
   4107          1.139  jmcneill 	exfer = EXFER(xfer);
   4108          1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   4109          1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   4110          1.139  jmcneill 
   4111          1.139  jmcneill 	s = splusb();
   4112          1.139  jmcneill 	epipe->u.isoc.cur_xfers--;
   4113          1.153  jmcneill 	mutex_enter(&sc->sc_intrhead_lock);
   4114          1.139  jmcneill 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
   4115          1.153  jmcneill 		ehci_del_intr_list(sc, exfer);
   4116          1.139  jmcneill 		ehci_rem_free_itd_chain(sc, exfer);
   4117          1.139  jmcneill 	}
   4118          1.153  jmcneill 	mutex_exit(&sc->sc_intrhead_lock);
   4119          1.139  jmcneill 	splx(s);
   4120          1.139  jmcneill 
   4121          1.139  jmcneill 	usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
   4122          1.139  jmcneill                     BUS_DMASYNC_POSTREAD);
   4123          1.139  jmcneill 
   4124          1.113  christos }
   4125