Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.181.2.4
      1  1.181.2.4      yamt /*	$NetBSD: ehci.c,v 1.181.2.4 2013/01/23 00:06:10 yamt Exp $ */
      2        1.1  augustss 
      3        1.1  augustss /*
      4  1.181.2.2      yamt  * Copyright (c) 2004-2012 The NetBSD Foundation, Inc.
      5        1.1  augustss  * All rights reserved.
      6        1.1  augustss  *
      7        1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8  1.181.2.2      yamt  * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum,
      9  1.181.2.2      yamt  * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill
     10  1.181.2.2      yamt  * (jmcneill (at) invisible.ca) and Matthew R. Green (mrg (at) eterna.com.au).
     11        1.1  augustss  *
     12        1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13        1.1  augustss  * modification, are permitted provided that the following conditions
     14        1.1  augustss  * are met:
     15        1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16        1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17        1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18        1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19        1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20        1.1  augustss  *
     21        1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22        1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23        1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24        1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25        1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26        1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27        1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28        1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29        1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30        1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31        1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32        1.1  augustss  */
     33        1.1  augustss 
     34        1.1  augustss /*
     35        1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     36        1.1  augustss  *
     37       1.35     enami  * The EHCI 1.0 spec can be found at
     38      1.160  uebayasi  * http://www.intel.com/technology/usb/spec.htm
     39        1.7  augustss  * and the USB 2.0 spec at
     40      1.160  uebayasi  * http://www.usb.org/developers/docs/
     41        1.1  augustss  *
     42        1.1  augustss  */
     43        1.4     lukem 
     44       1.52  jdolecek /*
     45       1.52  jdolecek  * TODO:
     46       1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     47       1.52  jdolecek  *
     48      1.148    cegger  * 2) The hub driver needs to handle and schedule the transaction translator,
     49      1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     50       1.91     perry  *    on hubs in USB 2.0 for details.
     51       1.52  jdolecek  *
     52      1.164  uebayasi  * 3) Command failures are not recovered correctly.
     53      1.148    cegger  */
     54       1.52  jdolecek 
     55        1.4     lukem #include <sys/cdefs.h>
     56  1.181.2.4      yamt __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.181.2.4 2013/01/23 00:06:10 yamt Exp $");
     57       1.47  augustss 
     58       1.47  augustss #include "ohci.h"
     59       1.47  augustss #include "uhci.h"
     60        1.1  augustss 
     61        1.1  augustss #include <sys/param.h>
     62        1.1  augustss #include <sys/systm.h>
     63        1.1  augustss #include <sys/kernel.h>
     64  1.181.2.2      yamt #include <sys/kmem.h>
     65        1.1  augustss #include <sys/device.h>
     66        1.1  augustss #include <sys/select.h>
     67        1.1  augustss #include <sys/proc.h>
     68        1.1  augustss #include <sys/queue.h>
     69      1.126        ad #include <sys/mutex.h>
     70      1.126        ad #include <sys/bus.h>
     71  1.181.2.1      yamt #include <sys/cpu.h>
     72        1.1  augustss 
     73        1.1  augustss #include <machine/endian.h>
     74        1.1  augustss 
     75        1.1  augustss #include <dev/usb/usb.h>
     76        1.1  augustss #include <dev/usb/usbdi.h>
     77        1.1  augustss #include <dev/usb/usbdivar.h>
     78        1.1  augustss #include <dev/usb/usb_mem.h>
     79        1.1  augustss #include <dev/usb/usb_quirks.h>
     80        1.1  augustss 
     81        1.1  augustss #include <dev/usb/ehcireg.h>
     82        1.1  augustss #include <dev/usb/ehcivar.h>
     83      1.131  drochner #include <dev/usb/usbroothub_subr.h>
     84        1.1  augustss 
     85        1.1  augustss #ifdef EHCI_DEBUG
     86  1.181.2.4      yamt static void __printflike(1, 2)
     87  1.181.2.2      yamt ehciprintf(const char *fmt, ...)
     88  1.181.2.2      yamt {
     89  1.181.2.2      yamt 	va_list ap;
     90  1.181.2.2      yamt 
     91  1.181.2.2      yamt 	va_start(ap, fmt);
     92  1.181.2.4      yamt 	vprintf(fmt, ap);
     93  1.181.2.2      yamt 	va_end(ap);
     94  1.181.2.2      yamt }
     95  1.181.2.2      yamt 
     96  1.181.2.2      yamt #define DPRINTF(x)	do { if (ehcidebug) ehciprintf x; } while(0)
     97  1.181.2.2      yamt #define DPRINTFN(n,x)	do { if (ehcidebug>(n)) ehciprintf x; } while (0)
     98        1.6  augustss int ehcidebug = 0;
     99        1.1  augustss #else
    100        1.1  augustss #define DPRINTF(x)
    101        1.1  augustss #define DPRINTFN(n,x)
    102        1.1  augustss #endif
    103        1.1  augustss 
    104        1.5  augustss struct ehci_pipe {
    105        1.5  augustss 	struct usbd_pipe pipe;
    106       1.55   mycroft 	int nexttoggle;
    107       1.55   mycroft 
    108       1.10  augustss 	ehci_soft_qh_t *sqh;
    109       1.10  augustss 	union {
    110       1.10  augustss 		ehci_soft_qtd_t *qtd;
    111       1.10  augustss 		/* ehci_soft_itd_t *itd; */
    112       1.10  augustss 	} tail;
    113       1.10  augustss 	union {
    114       1.10  augustss 		/* Control pipe */
    115       1.10  augustss 		struct {
    116       1.10  augustss 			usb_dma_t reqdma;
    117       1.10  augustss 		} ctl;
    118       1.10  augustss 		/* Interrupt pipe */
    119       1.78  augustss 		struct {
    120       1.78  augustss 			u_int length;
    121       1.78  augustss 		} intr;
    122       1.10  augustss 		/* Bulk pipe */
    123       1.10  augustss 		struct {
    124       1.10  augustss 			u_int length;
    125       1.10  augustss 		} bulk;
    126       1.10  augustss 		/* Iso pipe */
    127      1.139  jmcneill 		struct {
    128      1.139  jmcneill 			u_int next_frame;
    129      1.139  jmcneill 			u_int cur_xfers;
    130      1.139  jmcneill 		} isoc;
    131       1.10  augustss 	} u;
    132        1.5  augustss };
    133        1.5  augustss 
    134        1.5  augustss Static usbd_status	ehci_open(usbd_pipe_handle);
    135        1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    136        1.5  augustss Static void		ehci_softintr(void *);
    137       1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    138       1.15  augustss Static void		ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
    139       1.18  augustss Static void		ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
    140      1.139  jmcneill Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
    141      1.139  jmcneill Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
    142       1.18  augustss Static void		ehci_idone(struct ehci_xfer *);
    143       1.15  augustss Static void		ehci_timeout(void *);
    144       1.15  augustss Static void		ehci_timeout_task(void *);
    145      1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    146  1.181.2.2      yamt Static void		ehci_doorbell(void *);
    147  1.181.2.2      yamt Static void		ehci_pcd(void *);
    148        1.5  augustss 
    149        1.5  augustss Static usbd_status	ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
    150        1.5  augustss Static void		ehci_freem(struct usbd_bus *, usb_dma_t *);
    151        1.5  augustss 
    152        1.5  augustss Static usbd_xfer_handle	ehci_allocx(struct usbd_bus *);
    153        1.5  augustss Static void		ehci_freex(struct usbd_bus *, usbd_xfer_handle);
    154  1.181.2.2      yamt Static void		ehci_get_lock(struct usbd_bus *, kmutex_t **);
    155        1.5  augustss 
    156        1.5  augustss Static usbd_status	ehci_root_ctrl_transfer(usbd_xfer_handle);
    157        1.5  augustss Static usbd_status	ehci_root_ctrl_start(usbd_xfer_handle);
    158        1.5  augustss Static void		ehci_root_ctrl_abort(usbd_xfer_handle);
    159        1.5  augustss Static void		ehci_root_ctrl_close(usbd_pipe_handle);
    160        1.5  augustss Static void		ehci_root_ctrl_done(usbd_xfer_handle);
    161        1.5  augustss 
    162        1.5  augustss Static usbd_status	ehci_root_intr_transfer(usbd_xfer_handle);
    163        1.5  augustss Static usbd_status	ehci_root_intr_start(usbd_xfer_handle);
    164        1.5  augustss Static void		ehci_root_intr_abort(usbd_xfer_handle);
    165        1.5  augustss Static void		ehci_root_intr_close(usbd_pipe_handle);
    166        1.5  augustss Static void		ehci_root_intr_done(usbd_xfer_handle);
    167        1.5  augustss 
    168        1.5  augustss Static usbd_status	ehci_device_ctrl_transfer(usbd_xfer_handle);
    169        1.5  augustss Static usbd_status	ehci_device_ctrl_start(usbd_xfer_handle);
    170        1.5  augustss Static void		ehci_device_ctrl_abort(usbd_xfer_handle);
    171        1.5  augustss Static void		ehci_device_ctrl_close(usbd_pipe_handle);
    172        1.5  augustss Static void		ehci_device_ctrl_done(usbd_xfer_handle);
    173        1.5  augustss 
    174        1.5  augustss Static usbd_status	ehci_device_bulk_transfer(usbd_xfer_handle);
    175        1.5  augustss Static usbd_status	ehci_device_bulk_start(usbd_xfer_handle);
    176        1.5  augustss Static void		ehci_device_bulk_abort(usbd_xfer_handle);
    177        1.5  augustss Static void		ehci_device_bulk_close(usbd_pipe_handle);
    178        1.5  augustss Static void		ehci_device_bulk_done(usbd_xfer_handle);
    179        1.5  augustss 
    180        1.5  augustss Static usbd_status	ehci_device_intr_transfer(usbd_xfer_handle);
    181        1.5  augustss Static usbd_status	ehci_device_intr_start(usbd_xfer_handle);
    182        1.5  augustss Static void		ehci_device_intr_abort(usbd_xfer_handle);
    183        1.5  augustss Static void		ehci_device_intr_close(usbd_pipe_handle);
    184        1.5  augustss Static void		ehci_device_intr_done(usbd_xfer_handle);
    185        1.5  augustss 
    186        1.5  augustss Static usbd_status	ehci_device_isoc_transfer(usbd_xfer_handle);
    187        1.5  augustss Static usbd_status	ehci_device_isoc_start(usbd_xfer_handle);
    188        1.5  augustss Static void		ehci_device_isoc_abort(usbd_xfer_handle);
    189        1.5  augustss Static void		ehci_device_isoc_close(usbd_pipe_handle);
    190        1.5  augustss Static void		ehci_device_isoc_done(usbd_xfer_handle);
    191        1.5  augustss 
    192        1.5  augustss Static void		ehci_device_clear_toggle(usbd_pipe_handle pipe);
    193        1.5  augustss Static void		ehci_noop(usbd_pipe_handle pipe);
    194        1.5  augustss 
    195        1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    196        1.5  augustss 
    197        1.9  augustss Static ehci_soft_qh_t  *ehci_alloc_sqh(ehci_softc_t *);
    198        1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    199        1.9  augustss 
    200        1.9  augustss Static ehci_soft_qtd_t  *ehci_alloc_sqtd(ehci_softc_t *);
    201        1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    202       1.25  augustss Static usbd_status	ehci_alloc_sqtd_chain(struct ehci_pipe *,
    203       1.15  augustss 			    ehci_softc_t *, int, int, usbd_xfer_handle,
    204       1.15  augustss 			    ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    205       1.25  augustss Static void		ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
    206       1.18  augustss 					    ehci_soft_qtd_t *);
    207       1.15  augustss 
    208      1.139  jmcneill Static ehci_soft_itd_t	*ehci_alloc_itd(ehci_softc_t *sc);
    209      1.139  jmcneill Static void		ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
    210      1.139  jmcneill Static void 		ehci_rem_free_itd_chain(ehci_softc_t *sc,
    211      1.139  jmcneill 						struct ehci_xfer *exfer);
    212      1.139  jmcneill Static void 		ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
    213      1.139  jmcneill 						usbd_status status);
    214      1.139  jmcneill 
    215       1.15  augustss Static usbd_status	ehci_device_request(usbd_xfer_handle xfer);
    216        1.9  augustss 
    217       1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    218       1.78  augustss 			    int ival);
    219       1.78  augustss 
    220  1.181.2.2      yamt Static void		ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *,
    221  1.181.2.2      yamt 				    ehci_soft_qh_t *);
    222       1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    223       1.10  augustss 				    ehci_soft_qh_t *);
    224       1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    225       1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    226       1.10  augustss 
    227       1.10  augustss Static void		ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
    228       1.10  augustss Static void		ehci_abort_xfer(usbd_xfer_handle, usbd_status);
    229        1.9  augustss 
    230        1.5  augustss #ifdef EHCI_DEBUG
    231       1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    232      1.107  augustss void			ehci_dump(void);
    233        1.6  augustss Static ehci_softc_t 	*theehci;
    234       1.15  augustss Static void		ehci_dump_link(ehci_link_t, int);
    235       1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    236        1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    237        1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    238        1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    239      1.139  jmcneill #if notyet
    240      1.139  jmcneill Static void		ehci_dump_sitd(struct ehci_soft_itd *itd);
    241      1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    242      1.139  jmcneill #endif
    243       1.38    martin #ifdef DIAGNOSTIC
    244      1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    245        1.5  augustss #endif
    246       1.38    martin #endif
    247        1.5  augustss 
    248       1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    249       1.11  augustss 
    250        1.5  augustss #define EHCI_INTR_ENDPT 1
    251        1.5  augustss 
    252       1.18  augustss #define ehci_add_intr_list(sc, ex) \
    253      1.153  jmcneill 	TAILQ_INSERT_TAIL(&(sc)->sc_intrhead, (ex), inext);
    254      1.153  jmcneill #define ehci_del_intr_list(sc, ex) \
    255       1.44  augustss 	do { \
    256      1.153  jmcneill 		TAILQ_REMOVE(&sc->sc_intrhead, (ex), inext); \
    257      1.153  jmcneill 		(ex)->inext.tqe_prev = NULL; \
    258       1.44  augustss 	} while (0)
    259      1.153  jmcneill #define ehci_active_intr_list(ex) ((ex)->inext.tqe_prev != NULL)
    260       1.18  augustss 
    261      1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    262  1.181.2.1      yamt 	.open_pipe =	ehci_open,
    263  1.181.2.1      yamt 	.soft_intr =	ehci_softintr,
    264  1.181.2.1      yamt 	.do_poll =	ehci_poll,
    265  1.181.2.1      yamt 	.allocm =	ehci_allocm,
    266  1.181.2.1      yamt 	.freem =	ehci_freem,
    267  1.181.2.1      yamt 	.allocx =	ehci_allocx,
    268  1.181.2.1      yamt 	.freex =	ehci_freex,
    269  1.181.2.2      yamt 	.get_lock =	ehci_get_lock,
    270        1.5  augustss };
    271        1.5  augustss 
    272      1.123  drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
    273  1.181.2.1      yamt 	.transfer =	ehci_root_ctrl_transfer,
    274  1.181.2.1      yamt 	.start =	ehci_root_ctrl_start,
    275  1.181.2.1      yamt 	.abort =	ehci_root_ctrl_abort,
    276  1.181.2.1      yamt 	.close =	ehci_root_ctrl_close,
    277  1.181.2.1      yamt 	.cleartoggle =	ehci_noop,
    278  1.181.2.1      yamt 	.done =		ehci_root_ctrl_done,
    279        1.5  augustss };
    280        1.5  augustss 
    281      1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    282  1.181.2.1      yamt 	.transfer =	ehci_root_intr_transfer,
    283  1.181.2.1      yamt 	.start =	ehci_root_intr_start,
    284  1.181.2.1      yamt 	.abort =	ehci_root_intr_abort,
    285  1.181.2.1      yamt 	.close =	ehci_root_intr_close,
    286  1.181.2.1      yamt 	.cleartoggle =	ehci_noop,
    287  1.181.2.1      yamt 	.done =		ehci_root_intr_done,
    288        1.5  augustss };
    289        1.5  augustss 
    290      1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    291  1.181.2.1      yamt 	.transfer =	ehci_device_ctrl_transfer,
    292  1.181.2.1      yamt 	.start =	ehci_device_ctrl_start,
    293  1.181.2.1      yamt 	.abort =	ehci_device_ctrl_abort,
    294  1.181.2.1      yamt 	.close =	ehci_device_ctrl_close,
    295  1.181.2.1      yamt 	.cleartoggle =	ehci_noop,
    296  1.181.2.1      yamt 	.done =		ehci_device_ctrl_done,
    297        1.5  augustss };
    298        1.5  augustss 
    299      1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    300  1.181.2.1      yamt 	.transfer =	ehci_device_intr_transfer,
    301  1.181.2.1      yamt 	.start =	ehci_device_intr_start,
    302  1.181.2.1      yamt 	.abort =	ehci_device_intr_abort,
    303  1.181.2.1      yamt 	.close =	ehci_device_intr_close,
    304  1.181.2.1      yamt 	.cleartoggle =	ehci_device_clear_toggle,
    305  1.181.2.1      yamt 	.done =		ehci_device_intr_done,
    306        1.5  augustss };
    307        1.5  augustss 
    308      1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    309  1.181.2.1      yamt 	.transfer =	ehci_device_bulk_transfer,
    310  1.181.2.1      yamt 	.start =	ehci_device_bulk_start,
    311  1.181.2.1      yamt 	.abort =	ehci_device_bulk_abort,
    312  1.181.2.1      yamt 	.close =	ehci_device_bulk_close,
    313  1.181.2.1      yamt 	.cleartoggle =	ehci_device_clear_toggle,
    314  1.181.2.1      yamt 	.done =		ehci_device_bulk_done,
    315        1.5  augustss };
    316        1.5  augustss 
    317      1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    318  1.181.2.1      yamt 	.transfer =	ehci_device_isoc_transfer,
    319  1.181.2.1      yamt 	.start =	ehci_device_isoc_start,
    320  1.181.2.1      yamt 	.abort =	ehci_device_isoc_abort,
    321  1.181.2.1      yamt 	.close =	ehci_device_isoc_close,
    322  1.181.2.1      yamt 	.cleartoggle =	ehci_noop,
    323  1.181.2.1      yamt 	.done =		ehci_device_isoc_done,
    324        1.5  augustss };
    325        1.5  augustss 
    326      1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    327       1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    328       1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    329       1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    330       1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    331       1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    332       1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    333       1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    334       1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    335       1.94  augustss };
    336       1.94  augustss 
    337        1.1  augustss usbd_status
    338        1.1  augustss ehci_init(ehci_softc_t *sc)
    339        1.1  augustss {
    340      1.104  christos 	u_int32_t vers, sparams, cparams, hcr;
    341        1.3  augustss 	u_int i;
    342        1.3  augustss 	usbd_status err;
    343       1.11  augustss 	ehci_soft_qh_t *sqh;
    344       1.89  augustss 	u_int ncomp;
    345        1.3  augustss 
    346        1.3  augustss 	DPRINTF(("ehci_init: start\n"));
    347        1.6  augustss #ifdef EHCI_DEBUG
    348        1.6  augustss 	theehci = sc;
    349        1.6  augustss #endif
    350        1.3  augustss 
    351  1.181.2.2      yamt 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    352  1.181.2.2      yamt 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    353  1.181.2.2      yamt 	cv_init(&sc->sc_softwake_cv, "ehciab");
    354  1.181.2.2      yamt 	cv_init(&sc->sc_doorbell, "ehcidi");
    355  1.181.2.2      yamt 
    356  1.181.2.2      yamt 	sc->sc_doorbell_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    357  1.181.2.2      yamt 	    ehci_doorbell, sc);
    358  1.181.2.2      yamt 	sc->sc_pcd_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    359  1.181.2.2      yamt 	    ehci_pcd, sc);
    360  1.181.2.2      yamt 
    361        1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    362        1.3  augustss 
    363      1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    364      1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    365      1.104  christos 	       vers >> 8, vers & 0xff);
    366        1.3  augustss 
    367        1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    368        1.3  augustss 	DPRINTF(("ehci_init: sparams=0x%x\n", sparams));
    369        1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    370       1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    371       1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    372      1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    373      1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    374       1.47  augustss #if NOHCI == 0 || NUHCI == 0
    375       1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    376      1.134  drochner 			     device_xname(sc->sc_dev));
    377       1.47  augustss #endif
    378       1.89  augustss 		if (ncomp < sc->sc_ncomp)
    379       1.89  augustss 			sc->sc_ncomp = ncomp;
    380        1.3  augustss 	}
    381        1.3  augustss 	if (sc->sc_ncomp > 0) {
    382      1.172      matt 		KASSERT(!(sc->sc_flags & EHCIF_ETTF));
    383       1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    384      1.134  drochner 		    device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
    385        1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    386        1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    387        1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    388      1.134  drochner 			aprint_normal(" %s", device_xname(sc->sc_comps[i]));
    389       1.41   thorpej 		aprint_normal("\n");
    390        1.3  augustss 	}
    391        1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    392        1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    393        1.3  augustss 	DPRINTF(("ehci_init: cparams=0x%x\n", cparams));
    394      1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    395       1.36  augustss 
    396       1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    397       1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    398       1.36  augustss 		EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    399       1.36  augustss 	}
    400       1.33  augustss 
    401        1.3  augustss 	sc->sc_bus.usbrev = USBREV_2_0;
    402        1.3  augustss 
    403      1.136  drochner 	usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    404       1.90      fvdl 	    USB_MEM_RESERVE);
    405       1.90      fvdl 
    406        1.3  augustss 	/* Reset the controller */
    407      1.134  drochner 	DPRINTF(("%s: resetting\n", device_xname(sc->sc_dev)));
    408        1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    409        1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    410        1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    411        1.3  augustss 	for (i = 0; i < 100; i++) {
    412       1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    413        1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    414        1.3  augustss 		if (!hcr)
    415        1.3  augustss 			break;
    416        1.3  augustss 	}
    417        1.3  augustss 	if (hcr) {
    418      1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    419        1.3  augustss 		return (USBD_IOERROR);
    420        1.3  augustss 	}
    421      1.170  kiyohara 	if (sc->sc_vendor_init)
    422      1.170  kiyohara 		sc->sc_vendor_init(sc);
    423        1.3  augustss 
    424      1.172      matt 	/*
    425      1.172      matt 	 * If we are doing embedded transaction translation function, force
    426      1.172      matt 	 * the controller to host mode.
    427      1.172      matt 	 */
    428      1.172      matt 	if (sc->sc_flags & EHCIF_ETTF) {
    429      1.172      matt 		uint32_t usbmode = EREAD4(sc, EHCI_USBMODE);
    430      1.172      matt 		usbmode &= ~EHCI_USBMODE_CM;
    431      1.172      matt 		usbmode |= EHCI_USBMODE_CM_HOST;
    432      1.172      matt 		EWRITE4(sc, EHCI_USBMODE, usbmode);
    433      1.172      matt 	}
    434      1.172      matt 
    435       1.78  augustss 	/* XXX need proper intr scheduling */
    436       1.78  augustss 	sc->sc_rand = 96;
    437       1.78  augustss 
    438        1.3  augustss 	/* frame list size at default, read back what we got and use that */
    439        1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    440       1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    441       1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    442       1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    443        1.3  augustss 	case 3: return (USBD_IOERROR);
    444        1.3  augustss 	}
    445       1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    446       1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    447        1.3  augustss 	if (err)
    448        1.3  augustss 		return (err);
    449      1.134  drochner 	DPRINTF(("%s: flsize=%d\n", device_xname(sc->sc_dev),sc->sc_flsize));
    450       1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    451      1.139  jmcneill 
    452      1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    453      1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    454      1.139  jmcneill 	}
    455      1.139  jmcneill 
    456       1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    457        1.3  augustss 
    458  1.181.2.2      yamt 	sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    459  1.181.2.2      yamt 				     KM_SLEEP);
    460      1.139  jmcneill 	if (sc->sc_softitds == NULL)
    461      1.139  jmcneill 		return ENOMEM;
    462      1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    463      1.153  jmcneill 	TAILQ_INIT(&sc->sc_intrhead);
    464      1.139  jmcneill 
    465        1.5  augustss 	/* Set up the bus struct. */
    466        1.5  augustss 	sc->sc_bus.methods = &ehci_bus_methods;
    467        1.5  augustss 	sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
    468        1.5  augustss 
    469        1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    470        1.6  augustss 
    471       1.78  augustss 	/*
    472       1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    473       1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    474       1.78  augustss 	 */
    475       1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    476       1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    477       1.78  augustss 		if (sqh == NULL) {
    478       1.78  augustss 			err = USBD_NOMEM;
    479       1.78  augustss 			goto bad1;
    480       1.78  augustss 		}
    481       1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    482       1.78  augustss 	}
    483       1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    484       1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    485       1.78  augustss 		if (i == 0) {
    486       1.78  augustss 			/* The last (1ms) QH terminates. */
    487       1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    488       1.78  augustss 			sqh->next = NULL;
    489       1.78  augustss 		} else {
    490       1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    491       1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    492       1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    493       1.78  augustss 			    EHCI_LINK_QH);
    494       1.78  augustss 		}
    495       1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    496       1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    497       1.78  augustss 		sqh->next = NULL;
    498       1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    499       1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    500       1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    501       1.78  augustss 		sqh->sqtd = NULL;
    502      1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    503      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    504       1.78  augustss 	}
    505       1.78  augustss 	/* Point the frame list at the last level (128ms). */
    506       1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    507       1.94  augustss 		int j;
    508       1.94  augustss 
    509       1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    510       1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    511       1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    512       1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    513       1.78  augustss 		    i)].sqh->physaddr);
    514       1.78  augustss 	}
    515      1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    516      1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    517       1.78  augustss 
    518       1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    519       1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    520       1.11  augustss 	if (sqh == NULL) {
    521        1.9  augustss 		err = USBD_NOMEM;
    522        1.9  augustss 		goto bad1;
    523        1.9  augustss 	}
    524       1.11  augustss 	/* Fill the QH */
    525       1.11  augustss 	sqh->qh.qh_endp =
    526       1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    527       1.11  augustss 	sqh->qh.qh_link =
    528       1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    529       1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    530       1.11  augustss 	sqh->next = NULL;
    531       1.11  augustss 	/* Fill the overlay qTD */
    532       1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    533       1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    534       1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    535       1.11  augustss 	sqh->sqtd = NULL;
    536      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    537      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    538        1.9  augustss #ifdef EHCI_DEBUG
    539        1.9  augustss 	if (ehcidebug) {
    540       1.27     enami 		ehci_dump_sqh(sqh);
    541        1.9  augustss 	}
    542        1.9  augustss #endif
    543        1.9  augustss 
    544        1.9  augustss 	/* Point to async list */
    545       1.11  augustss 	sc->sc_async_head = sqh;
    546       1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    547        1.9  augustss 
    548  1.181.2.2      yamt 	callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE);
    549       1.10  augustss 
    550        1.6  augustss 	/* Turn on controller */
    551        1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    552       1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    553        1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    554       1.10  augustss 		 EHCI_CMD_ASE |
    555       1.78  augustss 		 EHCI_CMD_PSE |
    556        1.6  augustss 		 EHCI_CMD_RS);
    557        1.6  augustss 
    558        1.6  augustss 	/* Take over port ownership */
    559        1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    560        1.6  augustss 
    561        1.8  augustss 	for (i = 0; i < 100; i++) {
    562       1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    563        1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    564        1.8  augustss 		if (!hcr)
    565        1.8  augustss 			break;
    566        1.8  augustss 	}
    567        1.8  augustss 	if (hcr) {
    568      1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    569        1.8  augustss 		return (USBD_IOERROR);
    570        1.8  augustss 	}
    571        1.8  augustss 
    572      1.105  augustss 	/* Enable interrupts */
    573      1.105  augustss 	DPRINTFN(1,("ehci_init: enabling\n"));
    574      1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    575      1.105  augustss 
    576        1.5  augustss 	return (USBD_NORMAL_COMPLETION);
    577        1.9  augustss 
    578        1.9  augustss #if 0
    579       1.11  augustss  bad2:
    580       1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    581        1.9  augustss #endif
    582        1.9  augustss  bad1:
    583        1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    584        1.9  augustss 	return (err);
    585        1.1  augustss }
    586        1.1  augustss 
    587        1.1  augustss int
    588        1.1  augustss ehci_intr(void *v)
    589        1.1  augustss {
    590        1.6  augustss 	ehci_softc_t *sc = v;
    591  1.181.2.2      yamt 	int ret = 0;
    592        1.6  augustss 
    593  1.181.2.2      yamt 	if (sc == NULL)
    594  1.181.2.2      yamt 		return 0;
    595  1.181.2.2      yamt 
    596  1.181.2.2      yamt 	mutex_spin_enter(&sc->sc_intr_lock);
    597  1.181.2.2      yamt 
    598  1.181.2.2      yamt 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    599  1.181.2.2      yamt 		goto done;
    600       1.15  augustss 
    601        1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    602        1.6  augustss 	if (sc->sc_bus.use_polling) {
    603       1.78  augustss 		u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    604       1.78  augustss 
    605       1.78  augustss 		if (intrs)
    606       1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    607        1.6  augustss #ifdef DIAGNOSTIC
    608       1.65   mycroft 		DPRINTFN(16, ("ehci_intr: ignored interrupt while polling\n"));
    609        1.6  augustss #endif
    610  1.181.2.2      yamt 		goto done;
    611        1.6  augustss 	}
    612        1.6  augustss 
    613  1.181.2.2      yamt 	ret = ehci_intr1(sc);
    614  1.181.2.2      yamt 
    615  1.181.2.2      yamt done:
    616  1.181.2.2      yamt 	mutex_spin_exit(&sc->sc_intr_lock);
    617  1.181.2.2      yamt 	return ret;
    618        1.6  augustss }
    619        1.6  augustss 
    620        1.6  augustss Static int
    621        1.6  augustss ehci_intr1(ehci_softc_t *sc)
    622        1.6  augustss {
    623        1.6  augustss 	u_int32_t intrs, eintrs;
    624        1.6  augustss 
    625        1.6  augustss 	DPRINTFN(20,("ehci_intr1: enter\n"));
    626        1.6  augustss 
    627        1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    628        1.6  augustss 	if (sc == NULL) {
    629        1.6  augustss #ifdef DIAGNOSTIC
    630       1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    631        1.6  augustss #endif
    632        1.6  augustss 		return (0);
    633        1.6  augustss 	}
    634        1.6  augustss 
    635  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    636  1.181.2.2      yamt 
    637        1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    638        1.6  augustss 	if (!intrs)
    639        1.6  augustss 		return (0);
    640        1.6  augustss 
    641        1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    642       1.72  augustss 	DPRINTFN(7, ("ehci_intr1: sc=%p intrs=0x%x(0x%x) eintrs=0x%x\n",
    643        1.6  augustss 		     sc, (u_int)intrs, EOREAD4(sc, EHCI_USBSTS),
    644        1.6  augustss 		     (u_int)eintrs));
    645        1.6  augustss 	if (!eintrs)
    646        1.6  augustss 		return (0);
    647        1.6  augustss 
    648       1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    649        1.6  augustss 	sc->sc_bus.no_intrs++;
    650       1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    651       1.10  augustss 		DPRINTF(("ehci_intr1: door bell\n"));
    652  1.181.2.2      yamt 		kpreempt_disable();
    653  1.181.2.2      yamt 		softint_schedule(sc->sc_doorbell_si);
    654  1.181.2.2      yamt 		kpreempt_enable();
    655       1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    656       1.10  augustss 	}
    657       1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    658       1.46  augustss 		DPRINTFN(5,("ehci_intr1: %s %s\n",
    659       1.46  augustss 			    eintrs & EHCI_STS_INT ? "INT" : "",
    660       1.46  augustss 			    eintrs & EHCI_STS_ERRINT ? "ERRINT" : ""));
    661       1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    662       1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    663        1.6  augustss 	}
    664        1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    665        1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    666      1.134  drochner 		       device_xname(sc->sc_dev));
    667        1.6  augustss 		/* XXX what else */
    668        1.6  augustss 	}
    669        1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    670  1.181.2.2      yamt 		kpreempt_disable();
    671  1.181.2.2      yamt 		softint_schedule(sc->sc_pcd_si);
    672  1.181.2.2      yamt 		kpreempt_enable();
    673        1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    674        1.6  augustss 	}
    675        1.6  augustss 
    676        1.6  augustss 	if (eintrs != 0) {
    677        1.6  augustss 		/* Block unprocessed interrupts. */
    678        1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    679        1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    680        1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    681      1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    682        1.6  augustss 	}
    683        1.6  augustss 
    684        1.6  augustss 	return (1);
    685        1.6  augustss }
    686        1.6  augustss 
    687  1.181.2.2      yamt Static void
    688  1.181.2.2      yamt ehci_doorbell(void *addr)
    689  1.181.2.2      yamt {
    690  1.181.2.2      yamt 	ehci_softc_t *sc = addr;
    691  1.181.2.2      yamt 
    692  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
    693  1.181.2.2      yamt 	cv_broadcast(&sc->sc_doorbell);
    694  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
    695  1.181.2.2      yamt }
    696        1.6  augustss 
    697      1.164  uebayasi Static void
    698  1.181.2.2      yamt ehci_pcd(void *addr)
    699        1.6  augustss {
    700  1.181.2.2      yamt 	ehci_softc_t *sc = addr;
    701  1.181.2.2      yamt 	usbd_xfer_handle xfer;
    702        1.6  augustss 	usbd_pipe_handle pipe;
    703        1.6  augustss 	u_char *p;
    704        1.6  augustss 	int i, m;
    705        1.6  augustss 
    706  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
    707  1.181.2.2      yamt 	xfer = sc->sc_intrxfer;
    708  1.181.2.2      yamt 
    709        1.6  augustss 	if (xfer == NULL) {
    710        1.6  augustss 		/* Just ignore the change. */
    711  1.181.2.2      yamt 		goto done;
    712        1.6  augustss 	}
    713        1.6  augustss 
    714        1.6  augustss 	pipe = xfer->pipe;
    715        1.6  augustss 
    716       1.30  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
    717        1.6  augustss 	m = min(sc->sc_noport, xfer->length * 8 - 1);
    718        1.6  augustss 	memset(p, 0, xfer->length);
    719        1.6  augustss 	for (i = 1; i <= m; i++) {
    720        1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    721        1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    722        1.6  augustss 			p[i/8] |= 1 << (i%8);
    723        1.6  augustss 	}
    724        1.6  augustss 	DPRINTF(("ehci_pcd: change=0x%02x\n", *p));
    725        1.6  augustss 	xfer->actlen = xfer->length;
    726        1.6  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
    727        1.6  augustss 
    728        1.6  augustss 	usb_transfer_complete(xfer);
    729  1.181.2.2      yamt 
    730  1.181.2.2      yamt done:
    731  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
    732        1.1  augustss }
    733        1.1  augustss 
    734      1.164  uebayasi Static void
    735        1.5  augustss ehci_softintr(void *v)
    736        1.5  augustss {
    737      1.134  drochner 	struct usbd_bus *bus = v;
    738      1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
    739       1.53       chs 	struct ehci_xfer *ex, *nextex;
    740       1.18  augustss 
    741  1.181.2.2      yamt 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
    742  1.181.2.2      yamt 
    743  1.181.2.1      yamt 	DPRINTFN(10,("%s: ehci_softintr\n", device_xname(sc->sc_dev)));
    744       1.18  augustss 
    745       1.18  augustss 	/*
    746       1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    747       1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    748       1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    749       1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    750       1.18  augustss 	 */
    751      1.153  jmcneill 	for (ex = TAILQ_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
    752      1.153  jmcneill 		nextex = TAILQ_NEXT(ex, inext);
    753       1.18  augustss 		ehci_check_intr(sc, ex);
    754       1.53       chs 	}
    755       1.18  augustss 
    756      1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    757      1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    758      1.153  jmcneill 	    !TAILQ_EMPTY(&sc->sc_intrhead))
    759  1.181.2.2      yamt 		callout_reset(&sc->sc_tmo_intrlist,
    760  1.181.2.2      yamt 		    hz, ehci_intrlist_timeout, sc);
    761      1.108   xtraeme 
    762       1.29  augustss 	if (sc->sc_softwake) {
    763       1.29  augustss 		sc->sc_softwake = 0;
    764  1.181.2.2      yamt 		cv_broadcast(&sc->sc_softwake_cv);
    765       1.29  augustss 	}
    766       1.18  augustss }
    767       1.18  augustss 
    768       1.18  augustss /* Check for an interrupt. */
    769      1.164  uebayasi Static void
    770      1.115  christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    771       1.18  augustss {
    772      1.139  jmcneill 	int attr;
    773       1.18  augustss 
    774       1.22  augustss 	DPRINTFN(/*15*/2, ("ehci_check_intr: ex=%p\n", ex));
    775       1.18  augustss 
    776  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
    777  1.181.2.2      yamt 
    778      1.139  jmcneill 	attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
    779      1.139  jmcneill 	if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
    780      1.139  jmcneill 		ehci_check_itd_intr(sc, ex);
    781      1.139  jmcneill 	else
    782      1.139  jmcneill 		ehci_check_qh_intr(sc, ex);
    783      1.139  jmcneill 
    784      1.139  jmcneill 	return;
    785      1.139  jmcneill }
    786      1.139  jmcneill 
    787      1.164  uebayasi Static void
    788      1.139  jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    789      1.139  jmcneill {
    790      1.139  jmcneill 	ehci_soft_qtd_t *sqtd, *lsqtd;
    791      1.139  jmcneill 	__uint32_t status;
    792      1.139  jmcneill 
    793  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
    794  1.181.2.2      yamt 
    795       1.18  augustss 	if (ex->sqtdstart == NULL) {
    796      1.139  jmcneill 		printf("ehci_check_qh_intr: not valid sqtd\n");
    797       1.18  augustss 		return;
    798       1.18  augustss 	}
    799      1.139  jmcneill 
    800       1.18  augustss 	lsqtd = ex->sqtdend;
    801       1.18  augustss #ifdef DIAGNOSTIC
    802       1.18  augustss 	if (lsqtd == NULL) {
    803      1.139  jmcneill 		printf("ehci_check_qh_intr: lsqtd==0\n");
    804       1.18  augustss 		return;
    805       1.18  augustss 	}
    806       1.18  augustss #endif
    807       1.33  augustss 	/*
    808       1.18  augustss 	 * If the last TD is still active we need to check whether there
    809       1.18  augustss 	 * is a an error somewhere in the middle, or whether there was a
    810       1.18  augustss 	 * short packet (SPD and not ACTIVE).
    811       1.18  augustss 	 */
    812      1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    813      1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    814      1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    815      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    816       1.18  augustss 	if (le32toh(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) {
    817       1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex));
    818       1.18  augustss 		for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
    819      1.138    bouyer 			usb_syncmem(&sqtd->dma,
    820      1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    821      1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    822      1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    823       1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    824      1.138    bouyer 			usb_syncmem(&sqtd->dma,
    825      1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    826      1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    827       1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    828       1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    829       1.18  augustss 				break;
    830       1.18  augustss 			/* Any kind of error makes the xfer done. */
    831       1.18  augustss 			if (status & EHCI_QTD_HALTED)
    832       1.18  augustss 				goto done;
    833       1.18  augustss 			/* We want short packets, and it is short: it's done */
    834       1.58   mycroft 			if (EHCI_QTD_GET_BYTES(status) != 0)
    835       1.18  augustss 				goto done;
    836       1.18  augustss 		}
    837       1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n",
    838       1.18  augustss 			      ex, ex->sqtdstart));
    839      1.138    bouyer 		usb_syncmem(&lsqtd->dma,
    840      1.138    bouyer 		    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    841      1.138    bouyer 		    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    842       1.18  augustss 		return;
    843       1.18  augustss 	}
    844       1.18  augustss  done:
    845       1.18  augustss 	DPRINTFN(12, ("ehci_check_intr: ex=%p done\n", ex));
    846      1.171    dyoung 	callout_stop(&ex->xfer.timeout_handle);
    847       1.18  augustss 	ehci_idone(ex);
    848       1.18  augustss }
    849       1.18  augustss 
    850      1.164  uebayasi Static void
    851  1.181.2.2      yamt ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    852  1.181.2.2      yamt {
    853      1.139  jmcneill 	ehci_soft_itd_t *itd;
    854      1.139  jmcneill 	int i;
    855      1.139  jmcneill 
    856  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
    857  1.181.2.2      yamt 
    858      1.153  jmcneill 	if (&ex->xfer != SIMPLEQ_FIRST(&ex->xfer.pipe->queue))
    859      1.153  jmcneill 		return;
    860      1.153  jmcneill 
    861      1.139  jmcneill 	if (ex->itdstart == NULL) {
    862      1.139  jmcneill 		printf("ehci_check_itd_intr: not valid itd\n");
    863      1.139  jmcneill 		return;
    864      1.139  jmcneill 	}
    865      1.139  jmcneill 
    866      1.139  jmcneill 	itd = ex->itdend;
    867      1.139  jmcneill #ifdef DIAGNOSTIC
    868      1.139  jmcneill 	if (itd == NULL) {
    869      1.139  jmcneill 		printf("ehci_check_itd_intr: itdend == 0\n");
    870      1.139  jmcneill 		return;
    871      1.139  jmcneill 	}
    872      1.139  jmcneill #endif
    873      1.139  jmcneill 
    874      1.139  jmcneill 	/*
    875      1.153  jmcneill 	 * check no active transfers in last itd, meaning we're finished
    876      1.139  jmcneill 	 */
    877      1.139  jmcneill 
    878      1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    879      1.139  jmcneill 		    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    880      1.139  jmcneill 		    BUS_DMASYNC_POSTREAD);
    881      1.139  jmcneill 
    882      1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
    883      1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    884      1.152  jmcneill 			break;
    885      1.139  jmcneill 	}
    886      1.139  jmcneill 
    887      1.168  jakllsch 	if (i == EHCI_ITD_NUFRAMES) {
    888      1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    889      1.139  jmcneill 	}
    890      1.139  jmcneill 
    891      1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex %p itd %p still active\n", ex,
    892      1.139  jmcneill 			ex->itdstart));
    893      1.139  jmcneill 	return;
    894      1.139  jmcneill done:
    895      1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex=%p done\n", ex));
    896      1.171    dyoung 	callout_stop(&ex->xfer.timeout_handle);
    897      1.139  jmcneill 	ehci_idone(ex);
    898      1.139  jmcneill }
    899      1.139  jmcneill 
    900      1.164  uebayasi Static void
    901       1.18  augustss ehci_idone(struct ehci_xfer *ex)
    902       1.18  augustss {
    903       1.18  augustss 	usbd_xfer_handle xfer = &ex->xfer;
    904       1.18  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
    905  1.181.2.2      yamt 	struct ehci_softc *sc = xfer->pipe->device->bus->hci_private;
    906       1.82  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    907       1.82  augustss 	u_int32_t status = 0, nstatus = 0;
    908       1.18  augustss 	int actlen;
    909       1.18  augustss 
    910  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
    911  1.181.2.2      yamt 
    912       1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p\n", ex));
    913  1.181.2.2      yamt 
    914       1.18  augustss #ifdef DIAGNOSTIC
    915       1.18  augustss 	{
    916       1.18  augustss 		if (ex->isdone) {
    917       1.18  augustss #ifdef EHCI_DEBUG
    918       1.18  augustss 			printf("ehci_idone: ex is done!\n   ");
    919       1.18  augustss 			ehci_dump_exfer(ex);
    920       1.18  augustss #else
    921       1.18  augustss 			printf("ehci_idone: ex=%p is done!\n", ex);
    922       1.18  augustss #endif
    923       1.18  augustss 			return;
    924       1.18  augustss 		}
    925       1.18  augustss 		ex->isdone = 1;
    926       1.18  augustss 	}
    927       1.18  augustss #endif
    928       1.18  augustss 	if (xfer->status == USBD_CANCELLED ||
    929       1.18  augustss 	    xfer->status == USBD_TIMEOUT) {
    930       1.18  augustss 		DPRINTF(("ehci_idone: aborted xfer=%p\n", xfer));
    931       1.18  augustss 		return;
    932       1.18  augustss 	}
    933       1.18  augustss 
    934       1.18  augustss #ifdef EHCI_DEBUG
    935       1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: xfer=%p, pipe=%p ready\n", xfer, epipe));
    936       1.18  augustss 	if (ehcidebug > 10)
    937       1.18  augustss 		ehci_dump_sqtds(ex->sqtdstart);
    938       1.18  augustss #endif
    939       1.18  augustss 
    940       1.18  augustss 	/* The transfer is done, compute actual length and status. */
    941      1.139  jmcneill 
    942      1.139  jmcneill 	if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
    943      1.139  jmcneill 				== UE_ISOCHRONOUS) {
    944      1.139  jmcneill 		/* Isoc transfer */
    945      1.139  jmcneill 		struct ehci_soft_itd *itd;
    946      1.139  jmcneill 		int i, nframes, len, uframes;
    947      1.139  jmcneill 
    948      1.139  jmcneill 		nframes = 0;
    949      1.139  jmcneill 		actlen = 0;
    950      1.139  jmcneill 
    951      1.168  jakllsch 		i = xfer->pipe->endpoint->edesc->bInterval;
    952      1.168  jakllsch 		uframes = min(1 << (i - 1), USB_UFRAMES_PER_FRAME);
    953      1.139  jmcneill 
    954      1.139  jmcneill 		for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
    955      1.139  jmcneill 			usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
    956      1.139  jmcneill 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    957      1.139  jmcneill 			    BUS_DMASYNC_POSTREAD);
    958      1.139  jmcneill 
    959      1.168  jakllsch 			for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) {
    960      1.139  jmcneill 				/* XXX - driver didn't fill in the frame full
    961      1.139  jmcneill 				 *   of uframes. This leads to scheduling
    962      1.139  jmcneill 				 *   inefficiencies, but working around
    963      1.139  jmcneill 				 *   this doubles complexity of tracking
    964      1.139  jmcneill 				 *   an xfer.
    965      1.139  jmcneill 				 */
    966      1.139  jmcneill 				if (nframes >= xfer->nframes)
    967      1.139  jmcneill 					break;
    968      1.139  jmcneill 
    969      1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
    970      1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
    971      1.155    jmorse 				if (EHCI_ITD_GET_STATUS(status) != 0)
    972      1.155    jmorse 					len = 0; /*No valid data on error*/
    973      1.155    jmorse 
    974      1.139  jmcneill 				xfer->frlengths[nframes++] = len;
    975      1.139  jmcneill 				actlen += len;
    976      1.139  jmcneill 			}
    977      1.139  jmcneill 
    978      1.139  jmcneill 			if (nframes >= xfer->nframes)
    979      1.139  jmcneill 				break;
    980      1.139  jmcneill 	    	}
    981      1.139  jmcneill 
    982      1.139  jmcneill 		xfer->actlen = actlen;
    983      1.139  jmcneill 		xfer->status = USBD_NORMAL_COMPLETION;
    984      1.139  jmcneill 		goto end;
    985      1.139  jmcneill 	}
    986      1.139  jmcneill 
    987      1.139  jmcneill 	/* Continue processing xfers using queue heads */
    988      1.139  jmcneill 
    989       1.82  augustss 	lsqtd = ex->sqtdend;
    990       1.18  augustss 	actlen = 0;
    991      1.139  jmcneill 	for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
    992      1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
    993      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    994       1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
    995       1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
    996       1.18  augustss 			break;
    997       1.18  augustss 
    998       1.18  augustss 		status = nstatus;
    999      1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
   1000       1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
   1001       1.18  augustss 	}
   1002       1.22  augustss 
   1003      1.139  jmcneill 
   1004       1.91     perry 	/*
   1005       1.86  augustss 	 * If there are left over TDs we need to update the toggle.
   1006       1.86  augustss 	 * The default pipe doesn't need it since control transfers
   1007       1.86  augustss 	 * start the toggle at 0 every time.
   1008      1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
   1009      1.117  drochner 	 * packets within the qTD.
   1010       1.86  augustss 	 */
   1011      1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
   1012       1.82  augustss 	    xfer->pipe->device->default_pipe != xfer->pipe) {
   1013      1.117  drochner 		DPRINTFN(2, ("ehci_idone: need toggle update "
   1014      1.117  drochner 			     "status=%08x nstatus=%08x\n", status, nstatus));
   1015       1.58   mycroft #if 0
   1016       1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
   1017       1.58   mycroft 		ehci_dump_sqtds(ex->sqtdstart);
   1018       1.58   mycroft #endif
   1019       1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
   1020       1.22  augustss 	}
   1021       1.18  augustss 
   1022       1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, status=0x%x\n",
   1023       1.22  augustss 			   xfer->length, actlen, status));
   1024       1.18  augustss 	xfer->actlen = actlen;
   1025       1.98  augustss 	if (status & EHCI_QTD_HALTED) {
   1026       1.18  augustss #ifdef EHCI_DEBUG
   1027       1.18  augustss 		char sbuf[128];
   1028       1.18  augustss 
   1029      1.156  christos 		snprintb(sbuf, sizeof(sbuf),
   1030      1.156  christos 		    "\20\7HALTED\6BUFERR\5BABBLE\4XACTERR\3MISSED\1PINGSTATE",
   1031      1.156  christos 		    (u_int32_t)status);
   1032       1.18  augustss 
   1033       1.98  augustss 		DPRINTFN(2, ("ehci_idone: error, addr=%d, endpt=0x%02x, "
   1034       1.18  augustss 			  "status 0x%s\n",
   1035       1.18  augustss 			  xfer->pipe->device->address,
   1036       1.18  augustss 			  xfer->pipe->endpoint->edesc->bEndpointAddress,
   1037       1.18  augustss 			  sbuf));
   1038       1.23  augustss 		if (ehcidebug > 2) {
   1039       1.23  augustss 			ehci_dump_sqh(epipe->sqh);
   1040       1.23  augustss 			ehci_dump_sqtds(ex->sqtdstart);
   1041       1.23  augustss 		}
   1042       1.18  augustss #endif
   1043       1.98  augustss 		/* low&full speed has an extra error flag */
   1044       1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
   1045       1.98  augustss 		    EHCI_QH_SPEED_HIGH)
   1046       1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
   1047       1.98  augustss 		else
   1048       1.98  augustss 			status &= EHCI_QTD_STATERRS;
   1049      1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
   1050       1.18  augustss 			xfer->status = USBD_STALLED;
   1051      1.139  jmcneill 		} else {
   1052       1.18  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
   1053      1.139  jmcneill 		}
   1054       1.98  augustss 		/* XXX need to reset TT on missed microframe */
   1055       1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
   1056       1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1057       1.98  augustss 			    "implemented, hub might be inoperational\n",
   1058      1.134  drochner 			    device_xname(sc->sc_dev));
   1059       1.98  augustss 		}
   1060       1.18  augustss 	} else {
   1061       1.18  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1062       1.18  augustss 	}
   1063       1.18  augustss 
   1064      1.139  jmcneill     end:
   1065      1.139  jmcneill 	/* XXX transfer_complete memcpys out transfer data (for in endpoints)
   1066      1.139  jmcneill 	 * during this call, before methods->done is called: dma sync required
   1067      1.139  jmcneill 	 * beforehand? */
   1068       1.18  augustss 	usb_transfer_complete(xfer);
   1069       1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex));
   1070        1.5  augustss }
   1071        1.5  augustss 
   1072       1.15  augustss /*
   1073       1.15  augustss  * Wait here until controller claims to have an interrupt.
   1074       1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
   1075       1.15  augustss  * too long.
   1076       1.15  augustss  */
   1077      1.164  uebayasi Static void
   1078       1.15  augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
   1079       1.15  augustss {
   1080       1.97  augustss 	int timo;
   1081       1.15  augustss 	u_int32_t intrs;
   1082       1.15  augustss 
   1083       1.15  augustss 	xfer->status = USBD_IN_PROGRESS;
   1084       1.97  augustss 	for (timo = xfer->timeout; timo >= 0; timo--) {
   1085       1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1086       1.17  augustss 		if (sc->sc_dying)
   1087       1.17  augustss 			break;
   1088       1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
   1089       1.15  augustss 			sc->sc_eintrs;
   1090       1.15  augustss 		DPRINTFN(15,("ehci_waitintr: 0x%04x\n", intrs));
   1091       1.70      yamt #ifdef EHCI_DEBUG
   1092       1.15  augustss 		if (ehcidebug > 15)
   1093       1.18  augustss 			ehci_dump_regs(sc);
   1094       1.15  augustss #endif
   1095       1.15  augustss 		if (intrs) {
   1096  1.181.2.2      yamt 			mutex_spin_enter(&sc->sc_intr_lock);
   1097       1.15  augustss 			ehci_intr1(sc);
   1098  1.181.2.2      yamt 			mutex_spin_exit(&sc->sc_intr_lock);
   1099       1.15  augustss 			if (xfer->status != USBD_IN_PROGRESS)
   1100       1.15  augustss 				return;
   1101       1.15  augustss 		}
   1102       1.15  augustss 	}
   1103       1.15  augustss 
   1104       1.15  augustss 	/* Timeout */
   1105       1.15  augustss 	DPRINTF(("ehci_waitintr: timeout\n"));
   1106       1.15  augustss 	xfer->status = USBD_TIMEOUT;
   1107  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   1108       1.15  augustss 	usb_transfer_complete(xfer);
   1109  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   1110       1.15  augustss 	/* XXX should free TD */
   1111       1.15  augustss }
   1112       1.15  augustss 
   1113      1.164  uebayasi Static void
   1114        1.5  augustss ehci_poll(struct usbd_bus *bus)
   1115        1.5  augustss {
   1116      1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
   1117        1.5  augustss #ifdef EHCI_DEBUG
   1118        1.5  augustss 	static int last;
   1119        1.5  augustss 	int new;
   1120        1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1121        1.5  augustss 	if (new != last) {
   1122        1.5  augustss 		DPRINTFN(10,("ehci_poll: intrs=0x%04x\n", new));
   1123        1.5  augustss 		last = new;
   1124        1.5  augustss 	}
   1125        1.5  augustss #endif
   1126        1.5  augustss 
   1127  1.181.2.2      yamt 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) {
   1128  1.181.2.2      yamt 		mutex_spin_enter(&sc->sc_intr_lock);
   1129        1.5  augustss 		ehci_intr1(sc);
   1130  1.181.2.2      yamt 		mutex_spin_exit(&sc->sc_intr_lock);
   1131  1.181.2.2      yamt 	}
   1132        1.5  augustss }
   1133        1.5  augustss 
   1134      1.132    dyoung void
   1135      1.132    dyoung ehci_childdet(device_t self, device_t child)
   1136      1.132    dyoung {
   1137      1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1138      1.132    dyoung 
   1139      1.132    dyoung 	KASSERT(sc->sc_child == child);
   1140      1.132    dyoung 	sc->sc_child = NULL;
   1141      1.132    dyoung }
   1142      1.132    dyoung 
   1143        1.1  augustss int
   1144        1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1145        1.1  augustss {
   1146  1.181.2.2      yamt 	usbd_xfer_handle xfer;
   1147        1.1  augustss 	int rv = 0;
   1148        1.1  augustss 
   1149        1.1  augustss 	if (sc->sc_child != NULL)
   1150        1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1151       1.33  augustss 
   1152        1.1  augustss 	if (rv != 0)
   1153        1.1  augustss 		return (rv);
   1154        1.1  augustss 
   1155  1.181.2.2      yamt 	callout_halt(&sc->sc_tmo_intrlist, NULL);
   1156  1.181.2.2      yamt 	callout_destroy(&sc->sc_tmo_intrlist);
   1157       1.15  augustss 
   1158        1.1  augustss 	/* XXX free other data structures XXX */
   1159  1.181.2.2      yamt 	if (sc->sc_softitds)
   1160  1.181.2.2      yamt 		kmem_free(sc->sc_softitds,
   1161  1.181.2.2      yamt 		    sc->sc_flsize * sizeof(ehci_soft_itd_t *));
   1162  1.181.2.2      yamt 	cv_destroy(&sc->sc_doorbell);
   1163  1.181.2.2      yamt 	cv_destroy(&sc->sc_softwake_cv);
   1164  1.181.2.2      yamt 
   1165  1.181.2.2      yamt #if 0
   1166  1.181.2.2      yamt 	/* XXX destroyed in ehci_pci.c as it controls ehci_intr access */
   1167  1.181.2.2      yamt 
   1168  1.181.2.2      yamt 	softint_disestablish(sc->sc_doorbell_si);
   1169  1.181.2.2      yamt 	softint_disestablish(sc->sc_pcd_si);
   1170  1.181.2.2      yamt 
   1171  1.181.2.2      yamt 	mutex_destroy(&sc->sc_lock);
   1172  1.181.2.2      yamt 	mutex_destroy(&sc->sc_intr_lock);
   1173  1.181.2.2      yamt #endif
   1174  1.181.2.2      yamt 
   1175  1.181.2.2      yamt 	while ((xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers)) != NULL) {
   1176  1.181.2.2      yamt 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1177  1.181.2.2      yamt 		kmem_free(xfer, sizeof(struct ehci_xfer));
   1178  1.181.2.2      yamt 	}
   1179        1.1  augustss 
   1180      1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1181      1.128  jmcneill 
   1182        1.1  augustss 	return (rv);
   1183        1.1  augustss }
   1184        1.1  augustss 
   1185        1.1  augustss 
   1186        1.1  augustss int
   1187      1.132    dyoung ehci_activate(device_t self, enum devact act)
   1188        1.1  augustss {
   1189      1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1190        1.1  augustss 
   1191        1.1  augustss 	switch (act) {
   1192        1.1  augustss 	case DVACT_DEACTIVATE:
   1193      1.124  kiyohara 		sc->sc_dying = 1;
   1194      1.163    dyoung 		return 0;
   1195      1.163    dyoung 	default:
   1196      1.163    dyoung 		return EOPNOTSUPP;
   1197        1.1  augustss 	}
   1198        1.1  augustss }
   1199        1.1  augustss 
   1200        1.5  augustss /*
   1201        1.5  augustss  * Handle suspend/resume.
   1202        1.5  augustss  *
   1203        1.5  augustss  * We need to switch to polling mode here, because this routine is
   1204       1.73  augustss  * called from an interrupt context.  This is all right since we
   1205        1.5  augustss  * are almost suspended anyway.
   1206      1.127  jmcneill  *
   1207      1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1208      1.127  jmcneill  * bus glue needs to call out to it.
   1209        1.5  augustss  */
   1210      1.127  jmcneill bool
   1211      1.166    dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual)
   1212        1.5  augustss {
   1213      1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1214  1.181.2.2      yamt 	int i;
   1215      1.127  jmcneill 	uint32_t cmd, hcr;
   1216      1.127  jmcneill 
   1217  1.181.2.2      yamt 	mutex_spin_enter(&sc->sc_intr_lock);
   1218      1.127  jmcneill 	sc->sc_bus.use_polling++;
   1219  1.181.2.2      yamt 	mutex_spin_exit(&sc->sc_intr_lock);
   1220      1.127  jmcneill 
   1221      1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1222      1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1223      1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1224      1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1225      1.127  jmcneill 	}
   1226      1.127  jmcneill 
   1227      1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1228      1.127  jmcneill 
   1229      1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1230      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1231      1.127  jmcneill 
   1232      1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1233      1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1234      1.127  jmcneill 		if (hcr == 0)
   1235      1.127  jmcneill 			break;
   1236        1.5  augustss 
   1237      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1238      1.127  jmcneill 	}
   1239      1.127  jmcneill 	if (hcr != 0)
   1240      1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1241        1.5  augustss 
   1242      1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1243      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1244       1.74  augustss 
   1245      1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1246      1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1247      1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1248      1.127  jmcneill 			break;
   1249       1.74  augustss 
   1250      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1251      1.127  jmcneill 	}
   1252      1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1253      1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1254       1.74  augustss 
   1255  1.181.2.2      yamt 	mutex_spin_enter(&sc->sc_intr_lock);
   1256      1.127  jmcneill 	sc->sc_bus.use_polling--;
   1257  1.181.2.2      yamt 	mutex_spin_exit(&sc->sc_intr_lock);
   1258       1.74  augustss 
   1259      1.127  jmcneill 	return true;
   1260      1.127  jmcneill }
   1261       1.74  augustss 
   1262      1.127  jmcneill bool
   1263      1.166    dyoung ehci_resume(device_t dv, const pmf_qual_t *qual)
   1264      1.127  jmcneill {
   1265      1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1266      1.132    dyoung 	int i;
   1267      1.127  jmcneill 	uint32_t cmd, hcr;
   1268       1.74  augustss 
   1269      1.127  jmcneill 	/* restore things in case the bios sucks */
   1270      1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1271      1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1272      1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1273      1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1274      1.130  jmcneill 
   1275      1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1276       1.74  augustss 
   1277      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1278       1.74  augustss 
   1279      1.127  jmcneill 	hcr = 0;
   1280      1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1281      1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1282      1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1283      1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1284      1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1285      1.127  jmcneill 			hcr = 1;
   1286       1.74  augustss 		}
   1287      1.127  jmcneill 	}
   1288      1.127  jmcneill 
   1289      1.127  jmcneill 	if (hcr) {
   1290      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1291      1.127  jmcneill 
   1292      1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1293      1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1294      1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1295      1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1296      1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1297      1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1298       1.74  augustss 		}
   1299      1.127  jmcneill 	}
   1300      1.127  jmcneill 
   1301      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1302      1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1303       1.74  augustss 
   1304      1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1305      1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1306      1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1307      1.127  jmcneill 			break;
   1308       1.74  augustss 
   1309      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1310        1.5  augustss 	}
   1311      1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1312      1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1313      1.127  jmcneill 
   1314      1.127  jmcneill 	return true;
   1315        1.5  augustss }
   1316        1.5  augustss 
   1317        1.5  augustss /*
   1318        1.5  augustss  * Shut down the controller when the system is going down.
   1319        1.5  augustss  */
   1320      1.133    dyoung bool
   1321      1.133    dyoung ehci_shutdown(device_t self, int flags)
   1322        1.5  augustss {
   1323      1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1324        1.5  augustss 
   1325        1.5  augustss 	DPRINTF(("ehci_shutdown: stopping the HC\n"));
   1326        1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1327        1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1328      1.133    dyoung 	return true;
   1329        1.5  augustss }
   1330        1.5  augustss 
   1331      1.164  uebayasi Static usbd_status
   1332        1.5  augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
   1333        1.5  augustss {
   1334      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1335       1.25  augustss 	usbd_status err;
   1336        1.5  augustss 
   1337  1.181.2.4      yamt 	err = usb_allocmem_flags(&sc->sc_bus, size, 0, dma, USBMALLOC_MULTISEG);
   1338  1.181.2.4      yamt #ifdef EHCI_DEBUG
   1339  1.181.2.4      yamt 	if (err)
   1340  1.181.2.4      yamt 		printf("ehci_allocm: usb_allocmem_flags()= %s (%d)\n",
   1341  1.181.2.4      yamt 			usbd_errstr(err), err);
   1342  1.181.2.4      yamt #endif
   1343       1.90      fvdl 	if (err == USBD_NOMEM)
   1344       1.90      fvdl 		err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
   1345       1.25  augustss #ifdef EHCI_DEBUG
   1346       1.25  augustss 	if (err)
   1347  1.181.2.4      yamt 		printf("ehci_allocm: usb_reserve_allocm()= %s (%d)\n",
   1348  1.181.2.4      yamt 			usbd_errstr(err), err);
   1349       1.25  augustss #endif
   1350       1.25  augustss 	return (err);
   1351        1.5  augustss }
   1352        1.5  augustss 
   1353      1.164  uebayasi Static void
   1354        1.5  augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
   1355        1.5  augustss {
   1356      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1357        1.5  augustss 
   1358       1.90      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
   1359      1.134  drochner 		usb_reserve_freem(&sc->sc_dma_reserve,
   1360       1.90      fvdl 		    dma);
   1361       1.90      fvdl 		return;
   1362       1.90      fvdl 	}
   1363        1.5  augustss 	usb_freemem(&sc->sc_bus, dma);
   1364        1.5  augustss }
   1365        1.5  augustss 
   1366      1.164  uebayasi Static usbd_xfer_handle
   1367        1.5  augustss ehci_allocx(struct usbd_bus *bus)
   1368        1.5  augustss {
   1369      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1370        1.5  augustss 	usbd_xfer_handle xfer;
   1371        1.5  augustss 
   1372        1.5  augustss 	xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
   1373       1.28  augustss 	if (xfer != NULL) {
   1374       1.32     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1375       1.28  augustss #ifdef DIAGNOSTIC
   1376       1.28  augustss 		if (xfer->busy_free != XFER_FREE) {
   1377       1.72  augustss 			printf("ehci_allocx: xfer=%p not free, 0x%08x\n", xfer,
   1378       1.28  augustss 			       xfer->busy_free);
   1379       1.28  augustss 		}
   1380       1.28  augustss #endif
   1381       1.28  augustss 	} else {
   1382  1.181.2.2      yamt 		xfer = kmem_alloc(sizeof(struct ehci_xfer), KM_SLEEP);
   1383       1.28  augustss 	}
   1384       1.18  augustss 	if (xfer != NULL) {
   1385      1.177   tsutsui 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1386       1.18  augustss #ifdef DIAGNOSTIC
   1387      1.177   tsutsui 		EXFER(xfer)->isdone = 1;
   1388       1.18  augustss 		xfer->busy_free = XFER_BUSY;
   1389       1.18  augustss #endif
   1390       1.18  augustss 	}
   1391        1.5  augustss 	return (xfer);
   1392        1.5  augustss }
   1393        1.5  augustss 
   1394      1.164  uebayasi Static void
   1395        1.5  augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1396        1.5  augustss {
   1397      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1398        1.5  augustss 
   1399       1.18  augustss #ifdef DIAGNOSTIC
   1400       1.18  augustss 	if (xfer->busy_free != XFER_BUSY) {
   1401       1.18  augustss 		printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
   1402       1.18  augustss 		       xfer->busy_free);
   1403       1.18  augustss 	}
   1404       1.18  augustss 	xfer->busy_free = XFER_FREE;
   1405      1.177   tsutsui 	if (!EXFER(xfer)->isdone) {
   1406       1.18  augustss 		printf("ehci_freex: !isdone\n");
   1407       1.18  augustss 	}
   1408       1.18  augustss #endif
   1409        1.5  augustss 	SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
   1410        1.5  augustss }
   1411        1.5  augustss 
   1412        1.5  augustss Static void
   1413  1.181.2.2      yamt ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1414  1.181.2.2      yamt {
   1415  1.181.2.2      yamt 	struct ehci_softc *sc = bus->hci_private;
   1416  1.181.2.2      yamt 
   1417  1.181.2.2      yamt 	*lock = &sc->sc_lock;
   1418  1.181.2.2      yamt }
   1419  1.181.2.2      yamt 
   1420  1.181.2.2      yamt Static void
   1421        1.5  augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
   1422        1.5  augustss {
   1423       1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1424       1.15  augustss 
   1425       1.23  augustss 	DPRINTF(("ehci_device_clear_toggle: epipe=%p status=0x%x\n",
   1426       1.23  augustss 		 epipe, epipe->sqh->qh.qh_qtd.qtd_status));
   1427      1.158    sketch #ifdef EHCI_DEBUG
   1428       1.22  augustss 	if (ehcidebug)
   1429       1.22  augustss 		usbd_dump_pipe(pipe);
   1430        1.5  augustss #endif
   1431       1.55   mycroft 	epipe->nexttoggle = 0;
   1432        1.5  augustss }
   1433        1.5  augustss 
   1434        1.5  augustss Static void
   1435      1.115  christos ehci_noop(usbd_pipe_handle pipe)
   1436        1.5  augustss {
   1437        1.5  augustss }
   1438        1.5  augustss 
   1439        1.5  augustss #ifdef EHCI_DEBUG
   1440      1.164  uebayasi Static void
   1441       1.18  augustss ehci_dump_regs(ehci_softc_t *sc)
   1442        1.5  augustss {
   1443        1.6  augustss 	int i;
   1444        1.6  augustss 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1445        1.6  augustss 	       EOREAD4(sc, EHCI_USBCMD),
   1446        1.6  augustss 	       EOREAD4(sc, EHCI_USBSTS),
   1447        1.6  augustss 	       EOREAD4(sc, EHCI_USBINTR));
   1448       1.29  augustss 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1449       1.15  augustss 	       EOREAD4(sc, EHCI_FRINDEX),
   1450       1.15  augustss 	       EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1451       1.15  augustss 	       EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1452       1.15  augustss 	       EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1453        1.6  augustss 	for (i = 1; i <= sc->sc_noport; i++)
   1454       1.33  augustss 		printf("port %d status=0x%08x\n", i,
   1455        1.6  augustss 		       EOREAD4(sc, EHCI_PORTSC(i)));
   1456       1.39    martin }
   1457       1.39    martin 
   1458       1.40    martin /*
   1459       1.40    martin  * Unused function - this is meant to be called from a kernel
   1460       1.40    martin  * debugger.
   1461       1.40    martin  */
   1462       1.39    martin void
   1463      1.157    cegger ehci_dump(void)
   1464       1.39    martin {
   1465       1.39    martin 	ehci_dump_regs(theehci);
   1466        1.6  augustss }
   1467        1.6  augustss 
   1468      1.164  uebayasi Static void
   1469       1.15  augustss ehci_dump_link(ehci_link_t link, int type)
   1470        1.9  augustss {
   1471       1.15  augustss 	link = le32toh(link);
   1472       1.15  augustss 	printf("0x%08x", link);
   1473        1.9  augustss 	if (link & EHCI_LINK_TERMINATE)
   1474       1.15  augustss 		printf("<T>");
   1475       1.15  augustss 	else {
   1476       1.15  augustss 		printf("<");
   1477       1.15  augustss 		if (type) {
   1478       1.15  augustss 			switch (EHCI_LINK_TYPE(link)) {
   1479       1.15  augustss 			case EHCI_LINK_ITD: printf("ITD"); break;
   1480       1.15  augustss 			case EHCI_LINK_QH: printf("QH"); break;
   1481       1.15  augustss 			case EHCI_LINK_SITD: printf("SITD"); break;
   1482       1.15  augustss 			case EHCI_LINK_FSTN: printf("FSTN"); break;
   1483       1.16  augustss 			}
   1484       1.15  augustss 		}
   1485        1.9  augustss 		printf(">");
   1486       1.15  augustss 	}
   1487       1.15  augustss }
   1488       1.15  augustss 
   1489      1.164  uebayasi Static void
   1490       1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1491       1.15  augustss {
   1492       1.29  augustss 	int i;
   1493       1.29  augustss 	u_int32_t stop;
   1494       1.29  augustss 
   1495       1.29  augustss 	stop = 0;
   1496       1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1497       1.15  augustss 		ehci_dump_sqtd(sqtd);
   1498      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1499  1.181.2.4      yamt 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1500      1.138    bouyer 		    sizeof(sqtd->qtd),
   1501      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1502       1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1503      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1504  1.181.2.4      yamt 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1505      1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1506       1.29  augustss 	}
   1507       1.29  augustss 	if (sqtd)
   1508       1.29  augustss 		printf("dump aborted, too many TDs\n");
   1509        1.9  augustss }
   1510        1.9  augustss 
   1511      1.164  uebayasi Static void
   1512        1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1513        1.9  augustss {
   1514  1.181.2.4      yamt 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1515      1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1516        1.9  augustss 	printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr);
   1517        1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1518  1.181.2.4      yamt 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1519      1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1520        1.9  augustss }
   1521        1.9  augustss 
   1522      1.164  uebayasi Static void
   1523        1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1524        1.9  augustss {
   1525        1.9  augustss 	u_int32_t s;
   1526       1.15  augustss 	char sbuf[128];
   1527        1.9  augustss 
   1528       1.15  augustss 	printf("  next="); ehci_dump_link(qtd->qtd_next, 0);
   1529       1.15  augustss 	printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0);
   1530        1.9  augustss 	printf("\n");
   1531       1.15  augustss 	s = le32toh(qtd->qtd_status);
   1532      1.156  christos 	snprintb(sbuf, sizeof(sbuf),
   1533      1.156  christos 	    "\20\10ACTIVE\7HALTED\6BUFERR\5BABBLE\4XACTERR"
   1534      1.156  christos 	    "\3MISSED\2SPLIT\1PING", EHCI_QTD_GET_STATUS(s));
   1535        1.9  augustss 	printf("  status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n",
   1536        1.9  augustss 	       s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s),
   1537        1.9  augustss 	       EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s));
   1538       1.15  augustss 	printf("    cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s),
   1539       1.15  augustss 	       EHCI_QTD_GET_PID(s), sbuf);
   1540        1.9  augustss 	for (s = 0; s < 5; s++)
   1541       1.15  augustss 		printf("  buffer[%d]=0x%08x\n", s, le32toh(qtd->qtd_buffer[s]));
   1542        1.9  augustss }
   1543        1.9  augustss 
   1544      1.164  uebayasi Static void
   1545        1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1546        1.9  augustss {
   1547        1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1548       1.15  augustss 	u_int32_t endp, endphub;
   1549        1.9  augustss 
   1550  1.181.2.4      yamt 	usb_syncmem(&sqh->dma, sqh->offs,
   1551      1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1552        1.9  augustss 	printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr);
   1553       1.15  augustss 	printf("  link="); ehci_dump_link(qh->qh_link, 1); printf("\n");
   1554       1.15  augustss 	endp = le32toh(qh->qh_endp);
   1555       1.15  augustss 	printf("  endp=0x%08x\n", endp);
   1556       1.15  augustss 	printf("    addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n",
   1557       1.15  augustss 	       EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1558       1.15  augustss 	       EHCI_QH_GET_ENDPT(endp),  EHCI_QH_GET_EPS(endp),
   1559       1.15  augustss 	       EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp));
   1560       1.15  augustss 	printf("    mpl=0x%x ctl=%d nrl=%d\n",
   1561       1.15  augustss 	       EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp),
   1562       1.15  augustss 	       EHCI_QH_GET_NRL(endp));
   1563       1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1564       1.15  augustss 	printf("  endphub=0x%08x\n", endphub);
   1565       1.15  augustss 	printf("    smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n",
   1566       1.15  augustss 	       EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub),
   1567       1.15  augustss 	       EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1568       1.15  augustss 	       EHCI_QH_GET_MULT(endphub));
   1569       1.15  augustss 	printf("  curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n");
   1570       1.12  augustss 	printf("Overlay qTD:\n");
   1571        1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1572  1.181.2.4      yamt 	usb_syncmem(&sqh->dma, sqh->offs,
   1573      1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
   1574        1.9  augustss }
   1575        1.9  augustss 
   1576      1.154  jmcneill #if notyet
   1577      1.164  uebayasi Static void
   1578      1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1579      1.139  jmcneill {
   1580      1.139  jmcneill 	ehci_isoc_trans_t t;
   1581      1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1582      1.139  jmcneill 	int i;
   1583      1.139  jmcneill 
   1584      1.139  jmcneill 	printf("ITD: next phys=%X\n", itd->itd.itd_next);
   1585      1.139  jmcneill 
   1586      1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
   1587      1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1588      1.139  jmcneill 		printf("ITDctl %d: stat=%X len=%X ioc=%X pg=%X offs=%X\n", i,
   1589      1.139  jmcneill 		    EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t),
   1590      1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1591      1.139  jmcneill 		    EHCI_ITD_GET_OFFS(t));
   1592      1.139  jmcneill 	}
   1593      1.139  jmcneill 	printf("ITDbufr: ");
   1594      1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NBUFFERS; i++)
   1595      1.139  jmcneill 		printf("%X,", EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])));
   1596      1.139  jmcneill 
   1597      1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1598      1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1599      1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1600      1.139  jmcneill 	printf("\nep=%X daddr=%X dir=%d maxpkt=%X multi=%X\n",
   1601      1.139  jmcneill 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2),
   1602      1.139  jmcneill 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3));
   1603      1.139  jmcneill }
   1604      1.139  jmcneill 
   1605      1.164  uebayasi Static void
   1606      1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1607      1.139  jmcneill {
   1608      1.139  jmcneill 	printf("SITD %p next=%p prev=%p xfernext=%p physaddr=%X slot=%d\n",
   1609      1.139  jmcneill 			itd, itd->u.frame_list.next, itd->u.frame_list.prev,
   1610      1.139  jmcneill 			itd->xfer_next, itd->physaddr, itd->slot);
   1611      1.139  jmcneill }
   1612      1.154  jmcneill #endif
   1613      1.139  jmcneill 
   1614       1.38    martin #ifdef DIAGNOSTIC
   1615      1.164  uebayasi Static void
   1616       1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1617       1.18  augustss {
   1618      1.139  jmcneill 	printf("ehci_dump_exfer: ex=%p sqtdstart=%p end=%p itdstart=%p end=%p isdone=%d\n", ex, ex->sqtdstart, ex->sqtdend, ex->itdstart, ex->itdend, ex->isdone);
   1619       1.18  augustss }
   1620       1.38    martin #endif
   1621        1.5  augustss #endif
   1622        1.5  augustss 
   1623      1.164  uebayasi Static usbd_status
   1624        1.5  augustss ehci_open(usbd_pipe_handle pipe)
   1625        1.5  augustss {
   1626        1.5  augustss 	usbd_device_handle dev = pipe->device;
   1627      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   1628        1.5  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   1629        1.5  augustss 	u_int8_t addr = dev->address;
   1630        1.5  augustss 	u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE;
   1631        1.5  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1632       1.10  augustss 	ehci_soft_qh_t *sqh;
   1633       1.10  augustss 	usbd_status err;
   1634       1.78  augustss 	int ival, speed, naks;
   1635       1.80  augustss 	int hshubaddr, hshubport;
   1636        1.5  augustss 
   1637        1.5  augustss 	DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
   1638        1.5  augustss 		     pipe, addr, ed->bEndpointAddress, sc->sc_addr));
   1639        1.5  augustss 
   1640       1.80  augustss 	if (dev->myhsport) {
   1641      1.172      matt 		/*
   1642      1.172      matt 		 * When directly attached FS/LS device while doing embedded
   1643      1.172      matt 		 * transaction translations and we are the hub, set the hub
   1644  1.181.2.2      yamt 		 * address to 0 (us).
   1645      1.172      matt 		 */
   1646      1.172      matt 		if (!(sc->sc_flags & EHCIF_ETTF)
   1647      1.172      matt 		    || (dev->myhsport->parent->address != sc->sc_addr)) {
   1648      1.172      matt 			hshubaddr = dev->myhsport->parent->address;
   1649      1.172      matt 		} else {
   1650      1.172      matt 			hshubaddr = 0;
   1651      1.172      matt 		}
   1652       1.80  augustss 		hshubport = dev->myhsport->portno;
   1653       1.80  augustss 	} else {
   1654       1.80  augustss 		hshubaddr = 0;
   1655       1.80  augustss 		hshubport = 0;
   1656       1.80  augustss 	}
   1657       1.80  augustss 
   1658       1.17  augustss 	if (sc->sc_dying)
   1659       1.17  augustss 		return (USBD_IOERROR);
   1660       1.17  augustss 
   1661      1.175  drochner 	/* toggle state needed for bulk endpoints */
   1662      1.175  drochner 	epipe->nexttoggle = pipe->endpoint->datatoggle;
   1663       1.55   mycroft 
   1664        1.5  augustss 	if (addr == sc->sc_addr) {
   1665        1.5  augustss 		switch (ed->bEndpointAddress) {
   1666        1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1667        1.5  augustss 			pipe->methods = &ehci_root_ctrl_methods;
   1668        1.5  augustss 			break;
   1669        1.5  augustss 		case UE_DIR_IN | EHCI_INTR_ENDPT:
   1670        1.5  augustss 			pipe->methods = &ehci_root_intr_methods;
   1671        1.5  augustss 			break;
   1672        1.5  augustss 		default:
   1673      1.139  jmcneill 			DPRINTF(("ehci_open: bad bEndpointAddress 0x%02x\n",
   1674      1.139  jmcneill 			    ed->bEndpointAddress));
   1675        1.5  augustss 			return (USBD_INVAL);
   1676        1.5  augustss 		}
   1677       1.10  augustss 		return (USBD_NORMAL_COMPLETION);
   1678       1.10  augustss 	}
   1679       1.10  augustss 
   1680       1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1681       1.11  augustss 	switch (dev->speed) {
   1682       1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1683       1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1684       1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1685       1.37    provos 	default: panic("ehci_open: bad device speed %d", dev->speed);
   1686       1.11  augustss 	}
   1687       1.99  augustss 	if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
   1688      1.146  jmcneill 		aprint_error_dev(sc->sc_dev, "error opening low/full speed "
   1689      1.146  jmcneill 		    "isoc endpoint.\n");
   1690      1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "a low/full speed device is "
   1691      1.146  jmcneill 		    "attached to a USB2 hub, and transaction translations are "
   1692      1.146  jmcneill 		    "not yet supported.\n");
   1693      1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "reattach the device to the "
   1694      1.146  jmcneill 		    "root hub instead.\n");
   1695       1.80  augustss 		DPRINTFN(1,("ehci_open: hshubaddr=%d hshubport=%d\n",
   1696       1.80  augustss 			    hshubaddr, hshubport));
   1697       1.99  augustss 		return USBD_INVAL;
   1698       1.80  augustss 	}
   1699       1.80  augustss 
   1700      1.169   msaitoh 	/*
   1701      1.169   msaitoh 	 * For interrupt transfer, nak throttling must be disabled, but for
   1702      1.169   msaitoh 	 * the other transfer type, nak throttling should be enabled from the
   1703  1.181.2.2      yamt 	 * viewpoint that avoids the memory thrashing.
   1704      1.169   msaitoh 	 */
   1705      1.169   msaitoh 	naks = (xfertype == UE_INTERRUPT) ? 0
   1706      1.169   msaitoh 	    : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0);
   1707       1.10  augustss 
   1708      1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1709      1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1710      1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1711      1.139  jmcneill 		if (sqh == NULL)
   1712      1.139  jmcneill 			return (USBD_NOMEM);
   1713      1.139  jmcneill 		/* qh_link filled when the QH is added */
   1714      1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1715      1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1716      1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1717      1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   1718      1.139  jmcneill 		    EHCI_QH_DTC |
   1719      1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1720      1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1721      1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   1722      1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   1723      1.139  jmcneill 		    );
   1724      1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   1725      1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   1726      1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1727      1.139  jmcneill 		    );
   1728      1.167  jakllsch 		if (speed != EHCI_QH_SPEED_HIGH)
   1729      1.167  jakllsch 			sqh->qh.qh_endphub |= htole32(
   1730      1.167  jakllsch 			    EHCI_QH_SET_PORT(hshubport) |
   1731      1.167  jakllsch 			    EHCI_QH_SET_HUBA(hshubaddr) |
   1732      1.167  jakllsch 			    EHCI_QH_SET_CMASK(0x08) /* XXX */
   1733      1.167  jakllsch 			);
   1734      1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   1735      1.139  jmcneill 		/* Fill the overlay qTD */
   1736      1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1737      1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1738      1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   1739      1.139  jmcneill 
   1740      1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1741      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1742      1.139  jmcneill 		epipe->sqh = sqh;
   1743      1.139  jmcneill 	} else {
   1744      1.139  jmcneill 		sqh = NULL;
   1745      1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   1746        1.5  augustss 
   1747       1.10  augustss 	switch (xfertype) {
   1748       1.10  augustss 	case UE_CONTROL:
   1749       1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1750       1.10  augustss 				   0, &epipe->u.ctl.reqdma);
   1751       1.25  augustss #ifdef EHCI_DEBUG
   1752       1.25  augustss 		if (err)
   1753       1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1754       1.25  augustss #endif
   1755       1.10  augustss 		if (err)
   1756      1.116  drochner 			goto bad;
   1757       1.11  augustss 		pipe->methods = &ehci_device_ctrl_methods;
   1758  1.181.2.2      yamt 		mutex_enter(&sc->sc_lock);
   1759  1.181.2.2      yamt 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1760  1.181.2.2      yamt 		mutex_exit(&sc->sc_lock);
   1761       1.10  augustss 		break;
   1762       1.10  augustss 	case UE_BULK:
   1763       1.10  augustss 		pipe->methods = &ehci_device_bulk_methods;
   1764  1.181.2.2      yamt 		mutex_enter(&sc->sc_lock);
   1765  1.181.2.2      yamt 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1766  1.181.2.2      yamt 		mutex_exit(&sc->sc_lock);
   1767       1.10  augustss 		break;
   1768       1.24  augustss 	case UE_INTERRUPT:
   1769       1.24  augustss 		pipe->methods = &ehci_device_intr_methods;
   1770       1.78  augustss 		ival = pipe->interval;
   1771      1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   1772      1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   1773      1.116  drochner 				if (ed->bInterval > 16) {
   1774      1.116  drochner 					/*
   1775      1.116  drochner 					 * illegal with high-speed, but there
   1776      1.116  drochner 					 * were documentation bugs in the spec,
   1777      1.116  drochner 					 * so be generous
   1778      1.116  drochner 					 */
   1779      1.116  drochner 					ival = 256;
   1780      1.116  drochner 				} else
   1781      1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   1782      1.116  drochner 			} else
   1783      1.116  drochner 				ival = ed->bInterval;
   1784      1.116  drochner 		}
   1785      1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   1786      1.116  drochner 		if (err)
   1787      1.116  drochner 			goto bad;
   1788      1.116  drochner 		break;
   1789       1.24  augustss 	case UE_ISOCHRONOUS:
   1790       1.24  augustss 		pipe->methods = &ehci_device_isoc_methods;
   1791      1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   1792      1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   1793      1.139  jmcneill 			err = USBD_INVAL;
   1794      1.139  jmcneill 			goto bad;
   1795      1.139  jmcneill 		}
   1796      1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   1797      1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   1798      1.139  jmcneill 			err = USBD_INVAL;
   1799      1.139  jmcneill 			goto bad;
   1800      1.139  jmcneill 		}
   1801      1.139  jmcneill 		epipe->u.isoc.next_frame = 0;
   1802      1.139  jmcneill 		epipe->u.isoc.cur_xfers = 0;
   1803      1.139  jmcneill 		break;
   1804       1.10  augustss 	default:
   1805      1.139  jmcneill 		DPRINTF(("ehci: bad xfer type %d\n", xfertype));
   1806      1.116  drochner 		err = USBD_INVAL;
   1807      1.116  drochner 		goto bad;
   1808        1.5  augustss 	}
   1809        1.5  augustss 	return (USBD_NORMAL_COMPLETION);
   1810        1.5  augustss 
   1811      1.116  drochner  bad:
   1812      1.139  jmcneill 	if (sqh != NULL)
   1813      1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   1814      1.116  drochner 	return (err);
   1815       1.10  augustss }
   1816       1.10  augustss 
   1817       1.10  augustss /*
   1818  1.181.2.2      yamt  * Add an ED to the schedule.  Called with USB lock held.
   1819       1.10  augustss  */
   1820      1.164  uebayasi Static void
   1821  1.181.2.2      yamt ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1822       1.10  augustss {
   1823       1.10  augustss 
   1824  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   1825  1.181.2.2      yamt 
   1826      1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1827      1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1828       1.10  augustss 	sqh->next = head->next;
   1829       1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   1830      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1831      1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1832       1.10  augustss 	head->next = sqh;
   1833       1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   1834      1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1835      1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1836       1.10  augustss 
   1837       1.10  augustss #ifdef EHCI_DEBUG
   1838       1.22  augustss 	if (ehcidebug > 5) {
   1839       1.10  augustss 		printf("ehci_add_qh:\n");
   1840       1.10  augustss 		ehci_dump_sqh(sqh);
   1841       1.10  augustss 	}
   1842        1.5  augustss #endif
   1843        1.5  augustss }
   1844        1.5  augustss 
   1845       1.10  augustss /*
   1846  1.181.2.2      yamt  * Remove an ED from the schedule.  Called with USB lock held.
   1847       1.10  augustss  */
   1848      1.164  uebayasi Static void
   1849       1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1850       1.10  augustss {
   1851       1.33  augustss 	ehci_soft_qh_t *p;
   1852       1.10  augustss 
   1853  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   1854  1.181.2.2      yamt 
   1855       1.10  augustss 	/* XXX */
   1856       1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   1857       1.10  augustss 		;
   1858       1.10  augustss 	if (p == NULL)
   1859       1.37    provos 		panic("ehci_rem_qh: ED not found");
   1860      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1861      1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1862       1.10  augustss 	p->next = sqh->next;
   1863       1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   1864      1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   1865      1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1866       1.10  augustss 
   1867       1.11  augustss 	ehci_sync_hc(sc);
   1868       1.11  augustss }
   1869       1.11  augustss 
   1870      1.164  uebayasi Static void
   1871       1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   1872       1.23  augustss {
   1873       1.85  augustss 	int i;
   1874       1.87  augustss 	u_int32_t status;
   1875       1.85  augustss 
   1876       1.87  augustss 	/* Save toggle bit and ping status. */
   1877      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1878      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1879       1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   1880       1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   1881       1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   1882       1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   1883       1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   1884       1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   1885      1.138    bouyer 	usb_syncmem(&sqh->dma,
   1886      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1887      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1888      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1889       1.23  augustss 	sqh->qh.qh_curqtd = 0;
   1890       1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   1891      1.179  jmcneill 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1892       1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   1893       1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   1894       1.23  augustss 	sqh->sqtd = sqtd;
   1895      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1896      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1897       1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   1898       1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   1899      1.138    bouyer 	usb_syncmem(&sqh->dma,
   1900      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1901      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1902      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1903       1.23  augustss }
   1904       1.23  augustss 
   1905       1.11  augustss /*
   1906       1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   1907       1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   1908       1.11  augustss  * the interrupt.
   1909       1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   1910       1.11  augustss  */
   1911      1.164  uebayasi Static void
   1912       1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   1913       1.11  augustss {
   1914  1.181.2.2      yamt 	int error;
   1915  1.181.2.2      yamt 
   1916  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   1917       1.11  augustss 
   1918       1.12  augustss 	if (sc->sc_dying) {
   1919       1.12  augustss 		DPRINTFN(2,("ehci_sync_hc: dying\n"));
   1920       1.12  augustss 		return;
   1921       1.12  augustss 	}
   1922       1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: enter\n"));
   1923       1.10  augustss 	/* ask for doorbell */
   1924       1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   1925       1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1926       1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1927  1.181.2.2      yamt 	error = cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, hz); /* bell wait */
   1928       1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1929       1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1930       1.15  augustss #ifdef DIAGNOSTIC
   1931       1.15  augustss 	if (error)
   1932  1.181.2.2      yamt 		printf("ehci_sync_hc: cv_timedwait() = %d\n", error);
   1933       1.15  augustss #endif
   1934       1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: exit\n"));
   1935       1.10  augustss }
   1936       1.10  augustss 
   1937      1.164  uebayasi Static void
   1938      1.139  jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
   1939      1.139  jmcneill {
   1940      1.139  jmcneill 	struct ehci_soft_itd *itd, *prev;
   1941      1.139  jmcneill 
   1942      1.139  jmcneill 	prev = NULL;
   1943      1.139  jmcneill 
   1944      1.139  jmcneill 	if (exfer->itdstart == NULL || exfer->itdend == NULL)
   1945      1.139  jmcneill 		panic("ehci isoc xfer being freed, but with no itd chain\n");
   1946      1.139  jmcneill 
   1947      1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1948      1.139  jmcneill 		prev = itd->u.frame_list.prev;
   1949      1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   1950      1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   1951      1.139  jmcneill 			sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
   1952      1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   1953      1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   1954      1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   1955      1.139  jmcneill                 	    sizeof(ehci_link_t),
   1956      1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1957      1.139  jmcneill 
   1958      1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1959      1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = NULL;
   1960      1.139  jmcneill 		} else {
   1961      1.139  jmcneill 			/* XXX this part is untested... */
   1962      1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   1963      1.139  jmcneill 			usb_syncmem(&itd->dma,
   1964      1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   1965      1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   1966      1.139  jmcneill 
   1967      1.139  jmcneill 			prev->u.frame_list.next = itd->u.frame_list.next;
   1968      1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1969      1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = prev;
   1970      1.139  jmcneill 		}
   1971      1.139  jmcneill 	}
   1972      1.139  jmcneill 
   1973      1.139  jmcneill 	prev = NULL;
   1974      1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1975      1.139  jmcneill 		if (prev != NULL)
   1976      1.139  jmcneill 			ehci_free_itd(sc, prev);
   1977      1.139  jmcneill 		prev = itd;
   1978      1.139  jmcneill 	}
   1979      1.139  jmcneill 	if (prev)
   1980      1.139  jmcneill 		ehci_free_itd(sc, prev);
   1981      1.139  jmcneill 	exfer->itdstart = NULL;
   1982      1.139  jmcneill 	exfer->itdend = NULL;
   1983      1.139  jmcneill }
   1984      1.139  jmcneill 
   1985        1.5  augustss /***********/
   1986        1.5  augustss 
   1987        1.5  augustss /*
   1988        1.5  augustss  * Data structures and routines to emulate the root hub.
   1989        1.5  augustss  */
   1990        1.5  augustss Static usb_device_descriptor_t ehci_devd = {
   1991        1.5  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1992        1.5  augustss 	UDESC_DEVICE,		/* type */
   1993        1.5  augustss 	{0x00, 0x02},		/* USB version */
   1994        1.5  augustss 	UDCLASS_HUB,		/* class */
   1995        1.5  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1996       1.11  augustss 	UDPROTO_HSHUBSTT,	/* protocol */
   1997        1.5  augustss 	64,			/* max packet */
   1998        1.5  augustss 	{0},{0},{0x00,0x01},	/* device id */
   1999        1.5  augustss 	1,2,0,			/* string indicies */
   2000        1.5  augustss 	1			/* # of configurations */
   2001        1.5  augustss };
   2002        1.5  augustss 
   2003      1.123  drochner Static const usb_device_qualifier_t ehci_odevd = {
   2004       1.11  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   2005       1.11  augustss 	UDESC_DEVICE_QUALIFIER,	/* type */
   2006       1.11  augustss 	{0x00, 0x02},		/* USB version */
   2007       1.11  augustss 	UDCLASS_HUB,		/* class */
   2008       1.11  augustss 	UDSUBCLASS_HUB,		/* subclass */
   2009       1.11  augustss 	UDPROTO_FSHUB,		/* protocol */
   2010       1.11  augustss 	64,			/* max packet */
   2011       1.11  augustss 	1,			/* # of configurations */
   2012       1.11  augustss 	0
   2013       1.11  augustss };
   2014       1.11  augustss 
   2015      1.123  drochner Static const usb_config_descriptor_t ehci_confd = {
   2016        1.5  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   2017        1.5  augustss 	UDESC_CONFIG,
   2018        1.5  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   2019        1.5  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   2020        1.5  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   2021        1.5  augustss 	1,
   2022        1.5  augustss 	1,
   2023        1.5  augustss 	0,
   2024      1.120  drochner 	UC_ATTR_MBO | UC_SELF_POWERED,
   2025        1.5  augustss 	0			/* max power */
   2026        1.5  augustss };
   2027        1.5  augustss 
   2028      1.123  drochner Static const usb_interface_descriptor_t ehci_ifcd = {
   2029        1.5  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   2030        1.5  augustss 	UDESC_INTERFACE,
   2031        1.5  augustss 	0,
   2032        1.5  augustss 	0,
   2033        1.5  augustss 	1,
   2034        1.5  augustss 	UICLASS_HUB,
   2035        1.5  augustss 	UISUBCLASS_HUB,
   2036       1.11  augustss 	UIPROTO_HSHUBSTT,
   2037        1.5  augustss 	0
   2038        1.5  augustss };
   2039        1.5  augustss 
   2040      1.123  drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
   2041        1.5  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   2042        1.5  augustss 	UDESC_ENDPOINT,
   2043        1.5  augustss 	UE_DIR_IN | EHCI_INTR_ENDPT,
   2044        1.5  augustss 	UE_INTERRUPT,
   2045        1.5  augustss 	{8, 0},			/* max packet */
   2046      1.118  drochner 	12
   2047        1.5  augustss };
   2048        1.5  augustss 
   2049      1.123  drochner Static const usb_hub_descriptor_t ehci_hubd = {
   2050        1.5  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   2051        1.5  augustss 	UDESC_HUB,
   2052        1.5  augustss 	0,
   2053        1.5  augustss 	{0,0},
   2054        1.5  augustss 	0,
   2055        1.5  augustss 	0,
   2056      1.111  christos 	{""},
   2057      1.111  christos 	{""},
   2058        1.5  augustss };
   2059        1.5  augustss 
   2060        1.5  augustss /*
   2061        1.5  augustss  * Simulate a hardware hub by handling all the necessary requests.
   2062        1.5  augustss  */
   2063        1.5  augustss Static usbd_status
   2064        1.5  augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
   2065        1.5  augustss {
   2066  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2067        1.5  augustss 	usbd_status err;
   2068        1.5  augustss 
   2069        1.5  augustss 	/* Insert last in queue. */
   2070  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   2071        1.5  augustss 	err = usb_insert_transfer(xfer);
   2072  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   2073        1.5  augustss 	if (err)
   2074        1.5  augustss 		return (err);
   2075        1.5  augustss 
   2076        1.5  augustss 	/* Pipe isn't running, start first */
   2077        1.5  augustss 	return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2078        1.5  augustss }
   2079        1.5  augustss 
   2080        1.5  augustss Static usbd_status
   2081        1.5  augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
   2082        1.5  augustss {
   2083      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2084        1.5  augustss 	usb_device_request_t *req;
   2085        1.5  augustss 	void *buf = NULL;
   2086        1.5  augustss 	int port, i;
   2087  1.181.2.2      yamt 	int len, value, index, l, totlen = 0;
   2088        1.5  augustss 	usb_port_status_t ps;
   2089        1.5  augustss 	usb_hub_descriptor_t hubd;
   2090        1.5  augustss 	usbd_status err;
   2091        1.5  augustss 	u_int32_t v;
   2092        1.5  augustss 
   2093        1.5  augustss 	if (sc->sc_dying)
   2094        1.5  augustss 		return (USBD_IOERROR);
   2095        1.5  augustss 
   2096        1.5  augustss #ifdef DIAGNOSTIC
   2097        1.5  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   2098        1.5  augustss 		/* XXX panic */
   2099        1.5  augustss 		return (USBD_INVAL);
   2100        1.5  augustss #endif
   2101        1.5  augustss 	req = &xfer->request;
   2102        1.5  augustss 
   2103       1.72  augustss 	DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n",
   2104        1.5  augustss 		    req->bmRequestType, req->bRequest));
   2105        1.5  augustss 
   2106        1.5  augustss 	len = UGETW(req->wLength);
   2107        1.5  augustss 	value = UGETW(req->wValue);
   2108        1.5  augustss 	index = UGETW(req->wIndex);
   2109        1.5  augustss 
   2110        1.5  augustss 	if (len != 0)
   2111       1.30  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   2112        1.5  augustss 
   2113        1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2114        1.5  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   2115        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   2116        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   2117        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   2118       1.33  augustss 		/*
   2119        1.5  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   2120        1.5  augustss 		 * for the integrated root hub.
   2121        1.5  augustss 		 */
   2122        1.5  augustss 		break;
   2123        1.5  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   2124        1.5  augustss 		if (len > 0) {
   2125        1.5  augustss 			*(u_int8_t *)buf = sc->sc_conf;
   2126        1.5  augustss 			totlen = 1;
   2127        1.5  augustss 		}
   2128        1.5  augustss 		break;
   2129        1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2130       1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value));
   2131      1.109  christos 		if (len == 0)
   2132      1.109  christos 			break;
   2133        1.5  augustss 		switch(value >> 8) {
   2134        1.5  augustss 		case UDESC_DEVICE:
   2135        1.5  augustss 			if ((value & 0xff) != 0) {
   2136        1.5  augustss 				err = USBD_IOERROR;
   2137        1.5  augustss 				goto ret;
   2138        1.5  augustss 			}
   2139        1.5  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2140        1.5  augustss 			USETW(ehci_devd.idVendor, sc->sc_id_vendor);
   2141        1.5  augustss 			memcpy(buf, &ehci_devd, l);
   2142        1.5  augustss 			break;
   2143       1.33  augustss 		/*
   2144       1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2145       1.11  augustss 		 * we need this descriptor.
   2146       1.11  augustss 		 */
   2147       1.11  augustss 		case UDESC_DEVICE_QUALIFIER:
   2148       1.11  augustss 			if ((value & 0xff) != 0) {
   2149       1.11  augustss 				err = USBD_IOERROR;
   2150       1.11  augustss 				goto ret;
   2151       1.11  augustss 			}
   2152       1.11  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2153       1.11  augustss 			memcpy(buf, &ehci_odevd, l);
   2154       1.11  augustss 			break;
   2155       1.33  augustss 		/*
   2156       1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2157       1.11  augustss 		 * we need this descriptor.
   2158       1.11  augustss 		 */
   2159       1.11  augustss 		case UDESC_OTHER_SPEED_CONFIGURATION:
   2160        1.5  augustss 		case UDESC_CONFIG:
   2161        1.5  augustss 			if ((value & 0xff) != 0) {
   2162        1.5  augustss 				err = USBD_IOERROR;
   2163        1.5  augustss 				goto ret;
   2164        1.5  augustss 			}
   2165        1.5  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   2166        1.5  augustss 			memcpy(buf, &ehci_confd, l);
   2167       1.11  augustss 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   2168       1.11  augustss 				value >> 8;
   2169        1.5  augustss 			buf = (char *)buf + l;
   2170        1.5  augustss 			len -= l;
   2171        1.5  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   2172        1.5  augustss 			totlen += l;
   2173        1.5  augustss 			memcpy(buf, &ehci_ifcd, l);
   2174        1.5  augustss 			buf = (char *)buf + l;
   2175        1.5  augustss 			len -= l;
   2176        1.5  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   2177        1.5  augustss 			totlen += l;
   2178        1.5  augustss 			memcpy(buf, &ehci_endpd, l);
   2179        1.5  augustss 			break;
   2180        1.5  augustss 		case UDESC_STRING:
   2181      1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2182        1.5  augustss 			switch (value & 0xff) {
   2183       1.88  augustss 			case 0: /* Language table */
   2184      1.131  drochner 				totlen = usb_makelangtbl(sd, len);
   2185       1.88  augustss 				break;
   2186        1.5  augustss 			case 1: /* Vendor */
   2187      1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2188      1.131  drochner 							 sc->sc_vendor);
   2189        1.5  augustss 				break;
   2190        1.5  augustss 			case 2: /* Product */
   2191      1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2192      1.131  drochner 							 "EHCI root hub");
   2193        1.5  augustss 				break;
   2194        1.5  augustss 			}
   2195      1.131  drochner #undef sd
   2196        1.5  augustss 			break;
   2197        1.5  augustss 		default:
   2198        1.5  augustss 			err = USBD_IOERROR;
   2199        1.5  augustss 			goto ret;
   2200        1.5  augustss 		}
   2201        1.5  augustss 		break;
   2202        1.5  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   2203        1.5  augustss 		if (len > 0) {
   2204        1.5  augustss 			*(u_int8_t *)buf = 0;
   2205        1.5  augustss 			totlen = 1;
   2206        1.5  augustss 		}
   2207        1.5  augustss 		break;
   2208        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   2209        1.5  augustss 		if (len > 1) {
   2210        1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   2211        1.5  augustss 			totlen = 2;
   2212        1.5  augustss 		}
   2213        1.5  augustss 		break;
   2214        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   2215        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   2216        1.5  augustss 		if (len > 1) {
   2217        1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   2218        1.5  augustss 			totlen = 2;
   2219        1.5  augustss 		}
   2220        1.5  augustss 		break;
   2221        1.5  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   2222        1.5  augustss 		if (value >= USB_MAX_DEVICES) {
   2223        1.5  augustss 			err = USBD_IOERROR;
   2224        1.5  augustss 			goto ret;
   2225        1.5  augustss 		}
   2226        1.5  augustss 		sc->sc_addr = value;
   2227        1.5  augustss 		break;
   2228        1.5  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   2229        1.5  augustss 		if (value != 0 && value != 1) {
   2230        1.5  augustss 			err = USBD_IOERROR;
   2231        1.5  augustss 			goto ret;
   2232        1.5  augustss 		}
   2233        1.5  augustss 		sc->sc_conf = value;
   2234        1.5  augustss 		break;
   2235        1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   2236        1.5  augustss 		break;
   2237        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   2238        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   2239        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   2240        1.5  augustss 		err = USBD_IOERROR;
   2241        1.5  augustss 		goto ret;
   2242        1.5  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   2243        1.5  augustss 		break;
   2244        1.5  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   2245        1.5  augustss 		break;
   2246        1.5  augustss 	/* Hub requests */
   2247        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2248        1.5  augustss 		break;
   2249        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2250      1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE "
   2251        1.5  augustss 			     "port=%d feature=%d\n",
   2252        1.5  augustss 			     index, value));
   2253        1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2254        1.5  augustss 			err = USBD_IOERROR;
   2255        1.5  augustss 			goto ret;
   2256        1.5  augustss 		}
   2257        1.5  augustss 		port = EHCI_PORTSC(index);
   2258      1.106  augustss 		v = EOREAD4(sc, port);
   2259      1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2260      1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2261        1.5  augustss 		switch(value) {
   2262        1.5  augustss 		case UHF_PORT_ENABLE:
   2263        1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2264        1.5  augustss 			break;
   2265        1.5  augustss 		case UHF_PORT_SUSPEND:
   2266      1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2267      1.137  drochner 				break;
   2268      1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2269      1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2270      1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2271      1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2272      1.137  drochner 			EOWRITE4(sc, port, v);
   2273      1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2274      1.137  drochner #ifdef DEBUG
   2275      1.137  drochner 			v = EOREAD4(sc, port);
   2276      1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2277      1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2278      1.137  drochner #endif
   2279        1.5  augustss 			break;
   2280        1.5  augustss 		case UHF_PORT_POWER:
   2281      1.106  augustss 			if (sc->sc_hasppc)
   2282      1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2283        1.5  augustss 			break;
   2284       1.14  augustss 		case UHF_PORT_TEST:
   2285       1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port test "
   2286       1.14  augustss 				    "%d\n", index));
   2287       1.14  augustss 			break;
   2288       1.14  augustss 		case UHF_PORT_INDICATOR:
   2289       1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port ind "
   2290       1.14  augustss 				    "%d\n", index));
   2291       1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2292       1.14  augustss 			break;
   2293        1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2294        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2295        1.5  augustss 			break;
   2296        1.5  augustss 		case UHF_C_PORT_ENABLE:
   2297        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2298        1.5  augustss 			break;
   2299        1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2300        1.5  augustss 			/* how? */
   2301        1.5  augustss 			break;
   2302        1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2303        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2304        1.5  augustss 			break;
   2305        1.5  augustss 		case UHF_C_PORT_RESET:
   2306      1.106  augustss 			sc->sc_isreset[index] = 0;
   2307        1.5  augustss 			break;
   2308        1.5  augustss 		default:
   2309        1.5  augustss 			err = USBD_IOERROR;
   2310        1.5  augustss 			goto ret;
   2311        1.5  augustss 		}
   2312        1.5  augustss #if 0
   2313        1.5  augustss 		switch(value) {
   2314        1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2315        1.5  augustss 		case UHF_C_PORT_ENABLE:
   2316        1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2317        1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2318        1.5  augustss 		case UHF_C_PORT_RESET:
   2319        1.5  augustss 		default:
   2320        1.5  augustss 			break;
   2321        1.5  augustss 		}
   2322        1.5  augustss #endif
   2323        1.5  augustss 		break;
   2324        1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2325      1.109  christos 		if (len == 0)
   2326      1.109  christos 			break;
   2327       1.51    toshii 		if ((value & 0xff) != 0) {
   2328        1.5  augustss 			err = USBD_IOERROR;
   2329        1.5  augustss 			goto ret;
   2330        1.5  augustss 		}
   2331        1.5  augustss 		hubd = ehci_hubd;
   2332        1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2333        1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2334        1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2335       1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2336       1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2337      1.164  uebayasi 			? UHD_PORT_IND : 0);
   2338        1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2339       1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2340        1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2341        1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2342        1.5  augustss 		l = min(len, hubd.bDescLength);
   2343        1.5  augustss 		totlen = l;
   2344        1.5  augustss 		memcpy(buf, &hubd, l);
   2345        1.5  augustss 		break;
   2346        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2347        1.5  augustss 		if (len != 4) {
   2348        1.5  augustss 			err = USBD_IOERROR;
   2349        1.5  augustss 			goto ret;
   2350        1.5  augustss 		}
   2351        1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2352        1.5  augustss 		totlen = len;
   2353        1.5  augustss 		break;
   2354        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2355       1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n",
   2356        1.5  augustss 			    index));
   2357        1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2358        1.5  augustss 			err = USBD_IOERROR;
   2359        1.5  augustss 			goto ret;
   2360        1.5  augustss 		}
   2361        1.5  augustss 		if (len != 4) {
   2362        1.5  augustss 			err = USBD_IOERROR;
   2363        1.5  augustss 			goto ret;
   2364        1.5  augustss 		}
   2365        1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2366      1.178      matt 		DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n", v));
   2367      1.172      matt 
   2368      1.178      matt 		i = UPS_HIGH_SPEED;
   2369      1.172      matt 		if (sc->sc_flags & EHCIF_ETTF) {
   2370      1.172      matt 			/*
   2371      1.172      matt 			 * If we are doing embedded transaction translation,
   2372      1.172      matt 			 * then directly attached LS/FS devices are reset by
   2373      1.172      matt 			 * the EHCI controller itself.  PSPD is encoded
   2374  1.181.2.4      yamt 			 * the same way as in USBSTATUS.
   2375      1.172      matt 			 */
   2376      1.172      matt 			i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED;
   2377      1.172      matt 		}
   2378        1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2379        1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2380        1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2381        1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2382        1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2383        1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2384      1.170  kiyohara 		if (sc->sc_vendor_port_status)
   2385      1.170  kiyohara 			i = sc->sc_vendor_port_status(sc, v, i);
   2386        1.5  augustss 		USETW(ps.wPortStatus, i);
   2387        1.5  augustss 		i = 0;
   2388        1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2389        1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2390        1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2391      1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2392        1.5  augustss 		USETW(ps.wPortChange, i);
   2393        1.5  augustss 		l = min(len, sizeof ps);
   2394        1.5  augustss 		memcpy(buf, &ps, l);
   2395        1.5  augustss 		totlen = l;
   2396        1.5  augustss 		break;
   2397        1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2398        1.5  augustss 		err = USBD_IOERROR;
   2399        1.5  augustss 		goto ret;
   2400        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2401        1.5  augustss 		break;
   2402        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2403        1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2404        1.5  augustss 			err = USBD_IOERROR;
   2405        1.5  augustss 			goto ret;
   2406        1.5  augustss 		}
   2407        1.5  augustss 		port = EHCI_PORTSC(index);
   2408      1.106  augustss 		v = EOREAD4(sc, port);
   2409      1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2410      1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2411        1.5  augustss 		switch(value) {
   2412        1.5  augustss 		case UHF_PORT_ENABLE:
   2413        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2414        1.5  augustss 			break;
   2415        1.5  augustss 		case UHF_PORT_SUSPEND:
   2416        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2417        1.5  augustss 			break;
   2418        1.5  augustss 		case UHF_PORT_RESET:
   2419       1.72  augustss 			DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n",
   2420        1.5  augustss 				    index));
   2421      1.172      matt 			if (EHCI_PS_IS_LOWSPEED(v)
   2422      1.172      matt 			    && sc->sc_ncomp > 0
   2423      1.172      matt 			    && !(sc->sc_flags & EHCIF_ETTF)) {
   2424      1.172      matt 				/*
   2425      1.172      matt 				 * Low speed device on non-ETTF controller or
   2426      1.172      matt 				 * unaccompanied controller, give up ownership.
   2427      1.172      matt 				 */
   2428        1.6  augustss 				ehci_disown(sc, index, 1);
   2429        1.6  augustss 				break;
   2430        1.6  augustss 			}
   2431        1.8  augustss 			/* Start reset sequence. */
   2432        1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2433        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2434        1.8  augustss 			/* Wait for reset to complete. */
   2435       1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2436       1.17  augustss 			if (sc->sc_dying) {
   2437       1.17  augustss 				err = USBD_IOERROR;
   2438       1.17  augustss 				goto ret;
   2439       1.17  augustss 			}
   2440      1.172      matt 			/*
   2441      1.172      matt 			 * An embedded transaction translater will automatically
   2442      1.172      matt 			 * terminate the reset sequence so there's no need to
   2443      1.172      matt 			 * it.
   2444      1.172      matt 			 */
   2445      1.178      matt 			v = EOREAD4(sc, port);
   2446      1.178      matt 			if (v & EHCI_PS_PR) {
   2447      1.172      matt 				/* Terminate reset sequence. */
   2448      1.173  jmcneill 				EOWRITE4(sc, port, v & ~EHCI_PS_PR);
   2449      1.172      matt 				/* Wait for HC to complete reset. */
   2450      1.172      matt 				usb_delay_ms(&sc->sc_bus,
   2451      1.172      matt 				    EHCI_PORT_RESET_COMPLETE);
   2452      1.172      matt 				if (sc->sc_dying) {
   2453      1.172      matt 					err = USBD_IOERROR;
   2454      1.172      matt 					goto ret;
   2455      1.172      matt 				}
   2456       1.17  augustss 			}
   2457      1.172      matt 
   2458        1.8  augustss 			v = EOREAD4(sc, port);
   2459        1.8  augustss 			DPRINTF(("ehci after reset, status=0x%08x\n", v));
   2460        1.8  augustss 			if (v & EHCI_PS_PR) {
   2461        1.8  augustss 				printf("%s: port reset timeout\n",
   2462      1.134  drochner 				       device_xname(sc->sc_dev));
   2463        1.8  augustss 				return (USBD_TIMEOUT);
   2464        1.5  augustss 			}
   2465        1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2466        1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2467        1.6  augustss 				ehci_disown(sc, index, 0);
   2468        1.6  augustss 				break;
   2469        1.6  augustss 			}
   2470      1.106  augustss 			sc->sc_isreset[index] = 1;
   2471        1.8  augustss 			DPRINTF(("ehci port %d reset, status = 0x%08x\n",
   2472        1.6  augustss 				 index, v));
   2473        1.5  augustss 			break;
   2474        1.5  augustss 		case UHF_PORT_POWER:
   2475       1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port power "
   2476      1.106  augustss 				    "%d (has PPC = %d)\n", index,
   2477      1.106  augustss 				    sc->sc_hasppc));
   2478      1.106  augustss 			if (sc->sc_hasppc)
   2479      1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2480        1.5  augustss 			break;
   2481       1.11  augustss 		case UHF_PORT_TEST:
   2482       1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port test "
   2483       1.11  augustss 				    "%d\n", index));
   2484       1.11  augustss 			break;
   2485       1.11  augustss 		case UHF_PORT_INDICATOR:
   2486       1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port ind "
   2487       1.11  augustss 				    "%d\n", index));
   2488       1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2489       1.11  augustss 			break;
   2490        1.5  augustss 		default:
   2491        1.5  augustss 			err = USBD_IOERROR;
   2492        1.5  augustss 			goto ret;
   2493        1.5  augustss 		}
   2494        1.5  augustss 		break;
   2495       1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2496       1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2497       1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2498       1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2499       1.11  augustss 		break;
   2500        1.5  augustss 	default:
   2501        1.5  augustss 		err = USBD_IOERROR;
   2502        1.5  augustss 		goto ret;
   2503        1.5  augustss 	}
   2504        1.5  augustss 	xfer->actlen = totlen;
   2505        1.5  augustss 	err = USBD_NORMAL_COMPLETION;
   2506        1.5  augustss  ret:
   2507  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   2508        1.5  augustss 	xfer->status = err;
   2509        1.5  augustss 	usb_transfer_complete(xfer);
   2510  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   2511        1.5  augustss 	return (USBD_IN_PROGRESS);
   2512        1.6  augustss }
   2513        1.6  augustss 
   2514      1.164  uebayasi Static void
   2515      1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2516        1.6  augustss {
   2517       1.24  augustss 	int port;
   2518        1.6  augustss 	u_int32_t v;
   2519        1.6  augustss 
   2520        1.6  augustss 	DPRINTF(("ehci_disown: index=%d lowspeed=%d\n", index, lowspeed));
   2521        1.6  augustss #ifdef DIAGNOSTIC
   2522        1.6  augustss 	if (sc->sc_npcomp != 0) {
   2523       1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2524        1.6  augustss 		if (i >= sc->sc_ncomp)
   2525        1.6  augustss 			printf("%s: strange port\n",
   2526      1.134  drochner 			       device_xname(sc->sc_dev));
   2527        1.6  augustss 		else
   2528        1.6  augustss 			printf("%s: handing over %s speed device on "
   2529        1.6  augustss 			       "port %d to %s\n",
   2530      1.134  drochner 			       device_xname(sc->sc_dev),
   2531        1.6  augustss 			       lowspeed ? "low" : "full",
   2532      1.134  drochner 			       index, device_xname(sc->sc_comps[i]));
   2533        1.6  augustss 	} else {
   2534      1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2535        1.6  augustss 	}
   2536        1.6  augustss #endif
   2537        1.6  augustss 	port = EHCI_PORTSC(index);
   2538        1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2539        1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2540        1.5  augustss }
   2541        1.5  augustss 
   2542        1.5  augustss /* Abort a root control request. */
   2543        1.5  augustss Static void
   2544      1.115  christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
   2545        1.5  augustss {
   2546        1.5  augustss 	/* Nothing to do, all transfers are synchronous. */
   2547        1.5  augustss }
   2548        1.5  augustss 
   2549        1.5  augustss /* Close the root pipe. */
   2550        1.5  augustss Static void
   2551      1.115  christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
   2552        1.5  augustss {
   2553        1.5  augustss 	DPRINTF(("ehci_root_ctrl_close\n"));
   2554        1.5  augustss 	/* Nothing to do. */
   2555        1.5  augustss }
   2556        1.5  augustss 
   2557      1.164  uebayasi Static void
   2558        1.5  augustss ehci_root_intr_done(usbd_xfer_handle xfer)
   2559        1.5  augustss {
   2560       1.78  augustss 	xfer->hcpriv = NULL;
   2561        1.5  augustss }
   2562        1.5  augustss 
   2563        1.5  augustss Static usbd_status
   2564        1.5  augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
   2565        1.5  augustss {
   2566  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2567        1.5  augustss 	usbd_status err;
   2568        1.5  augustss 
   2569        1.5  augustss 	/* Insert last in queue. */
   2570  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   2571        1.5  augustss 	err = usb_insert_transfer(xfer);
   2572  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   2573        1.5  augustss 	if (err)
   2574        1.5  augustss 		return (err);
   2575        1.5  augustss 
   2576        1.5  augustss 	/* Pipe isn't running, start first */
   2577        1.5  augustss 	return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2578        1.5  augustss }
   2579        1.5  augustss 
   2580        1.5  augustss Static usbd_status
   2581        1.5  augustss ehci_root_intr_start(usbd_xfer_handle xfer)
   2582        1.5  augustss {
   2583        1.5  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   2584      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2585        1.5  augustss 
   2586        1.5  augustss 	if (sc->sc_dying)
   2587        1.5  augustss 		return (USBD_IOERROR);
   2588        1.5  augustss 
   2589  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   2590        1.5  augustss 	sc->sc_intrxfer = xfer;
   2591  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   2592        1.5  augustss 
   2593        1.5  augustss 	return (USBD_IN_PROGRESS);
   2594        1.5  augustss }
   2595        1.5  augustss 
   2596        1.5  augustss /* Abort a root interrupt request. */
   2597        1.5  augustss Static void
   2598        1.5  augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
   2599        1.5  augustss {
   2600  1.181.2.2      yamt #ifdef DIAGNOSTIC
   2601  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2602  1.181.2.2      yamt #endif
   2603        1.5  augustss 
   2604  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   2605        1.5  augustss 	if (xfer->pipe->intrxfer == xfer) {
   2606        1.5  augustss 		DPRINTF(("ehci_root_intr_abort: remove\n"));
   2607        1.5  augustss 		xfer->pipe->intrxfer = NULL;
   2608        1.5  augustss 	}
   2609        1.5  augustss 	xfer->status = USBD_CANCELLED;
   2610        1.5  augustss 	usb_transfer_complete(xfer);
   2611        1.5  augustss }
   2612        1.5  augustss 
   2613        1.5  augustss /* Close the root pipe. */
   2614        1.5  augustss Static void
   2615        1.5  augustss ehci_root_intr_close(usbd_pipe_handle pipe)
   2616        1.5  augustss {
   2617      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2618       1.33  augustss 
   2619  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   2620  1.181.2.2      yamt 
   2621        1.5  augustss 	DPRINTF(("ehci_root_intr_close\n"));
   2622        1.5  augustss 
   2623        1.5  augustss 	sc->sc_intrxfer = NULL;
   2624        1.5  augustss }
   2625        1.5  augustss 
   2626      1.164  uebayasi Static void
   2627        1.5  augustss ehci_root_ctrl_done(usbd_xfer_handle xfer)
   2628        1.5  augustss {
   2629       1.78  augustss 	xfer->hcpriv = NULL;
   2630        1.9  augustss }
   2631        1.9  augustss 
   2632        1.9  augustss /************************/
   2633        1.9  augustss 
   2634      1.164  uebayasi Static ehci_soft_qh_t *
   2635        1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2636        1.9  augustss {
   2637        1.9  augustss 	ehci_soft_qh_t *sqh;
   2638        1.9  augustss 	usbd_status err;
   2639        1.9  augustss 	int i, offs;
   2640        1.9  augustss 	usb_dma_t dma;
   2641        1.9  augustss 
   2642        1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2643        1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n"));
   2644        1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2645        1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2646       1.25  augustss #ifdef EHCI_DEBUG
   2647       1.25  augustss 		if (err)
   2648       1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2649       1.25  augustss #endif
   2650        1.9  augustss 		if (err)
   2651       1.11  augustss 			return (NULL);
   2652        1.9  augustss 		for(i = 0; i < EHCI_SQH_CHUNK; i++) {
   2653        1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2654       1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2655       1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2656      1.138    bouyer 			sqh->dma = dma;
   2657      1.138    bouyer 			sqh->offs = offs;
   2658        1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2659        1.9  augustss 			sc->sc_freeqhs = sqh;
   2660        1.9  augustss 		}
   2661        1.9  augustss 	}
   2662        1.9  augustss 	sqh = sc->sc_freeqhs;
   2663        1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2664        1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2665       1.11  augustss 	sqh->next = NULL;
   2666        1.9  augustss 	return (sqh);
   2667        1.9  augustss }
   2668        1.9  augustss 
   2669      1.164  uebayasi Static void
   2670        1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2671        1.9  augustss {
   2672        1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2673        1.9  augustss 	sc->sc_freeqhs = sqh;
   2674        1.9  augustss }
   2675        1.9  augustss 
   2676      1.164  uebayasi Static ehci_soft_qtd_t *
   2677        1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2678        1.9  augustss {
   2679  1.181.2.2      yamt 	ehci_soft_qtd_t *sqtd = NULL;
   2680        1.9  augustss 	usbd_status err;
   2681        1.9  augustss 	int i, offs;
   2682        1.9  augustss 	usb_dma_t dma;
   2683        1.9  augustss 
   2684        1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2685        1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n"));
   2686  1.181.2.2      yamt 
   2687        1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2688        1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2689       1.25  augustss #ifdef EHCI_DEBUG
   2690       1.25  augustss 		if (err)
   2691       1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2692       1.25  augustss #endif
   2693        1.9  augustss 		if (err)
   2694  1.181.2.2      yamt 			goto done;
   2695  1.181.2.2      yamt 
   2696        1.9  augustss 		for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2697        1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2698       1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2699       1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2700      1.138    bouyer 			sqtd->dma = dma;
   2701      1.138    bouyer 			sqtd->offs = offs;
   2702  1.181.2.2      yamt 
   2703        1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2704        1.9  augustss 			sc->sc_freeqtds = sqtd;
   2705        1.9  augustss 		}
   2706        1.9  augustss 	}
   2707        1.9  augustss 
   2708        1.9  augustss 	sqtd = sc->sc_freeqtds;
   2709        1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2710        1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2711        1.9  augustss 	sqtd->nextqtd = NULL;
   2712        1.9  augustss 	sqtd->xfer = NULL;
   2713        1.9  augustss 
   2714  1.181.2.2      yamt done:
   2715        1.9  augustss 	return (sqtd);
   2716        1.9  augustss }
   2717        1.9  augustss 
   2718      1.164  uebayasi Static void
   2719        1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2720        1.9  augustss {
   2721        1.9  augustss 
   2722  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   2723  1.181.2.2      yamt 
   2724        1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2725        1.9  augustss 	sc->sc_freeqtds = sqtd;
   2726        1.9  augustss }
   2727        1.9  augustss 
   2728      1.164  uebayasi Static usbd_status
   2729       1.25  augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
   2730       1.15  augustss 		     int alen, int rd, usbd_xfer_handle xfer,
   2731       1.15  augustss 		     ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2732       1.15  augustss {
   2733       1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2734  1.181.2.4      yamt 	ehci_physaddr_t nextphys;
   2735       1.15  augustss 	u_int32_t qtdstatus;
   2736       1.55   mycroft 	int len, curlen, mps;
   2737       1.55   mycroft 	int i, tog;
   2738  1.181.2.4      yamt 	int pages, pageoffs;
   2739  1.181.2.4      yamt 	bus_size_t curoffs;
   2740  1.181.2.4      yamt 	vaddr_t va, va_offs;
   2741       1.15  augustss 	usb_dma_t *dma = &xfer->dmabuf;
   2742      1.102  augustss 	u_int16_t flags = xfer->flags;
   2743  1.181.2.4      yamt 	paddr_t a;
   2744       1.15  augustss 
   2745       1.25  augustss 	DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen));
   2746       1.15  augustss 
   2747       1.15  augustss 	len = alen;
   2748       1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2749       1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2750       1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2751       1.15  augustss 	    /* IOC set below */
   2752       1.15  augustss 	    /* BYTES set below */
   2753       1.67   mycroft 	    ;
   2754       1.55   mycroft 	mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   2755       1.55   mycroft 	tog = epipe->nexttoggle;
   2756       1.64   mycroft 	qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
   2757       1.15  augustss 
   2758       1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2759       1.25  augustss 	*sp = cur;
   2760       1.15  augustss 	if (cur == NULL)
   2761       1.15  augustss 		goto nomem;
   2762      1.138    bouyer 
   2763      1.138    bouyer 	usb_syncmem(dma, 0, alen,
   2764      1.138    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2765  1.181.2.4      yamt 	curoffs = 0;
   2766       1.15  augustss 	for (;;) {
   2767       1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2768  1.181.2.4      yamt 		va_offs = (vaddr_t)KERNADDR(dma, curoffs);
   2769  1.181.2.4      yamt 		va_offs = EHCI_PAGE_OFFSET(va_offs);
   2770  1.181.2.4      yamt 		if (len-curoffs < EHCI_QTD_NBUFFERS*EHCI_PAGE_SIZE - va_offs) {
   2771       1.15  augustss 			/* we can handle it in this QTD */
   2772  1.181.2.4      yamt 			curlen = len - curoffs;
   2773       1.15  augustss 		} else {
   2774       1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2775  1.181.2.4      yamt 			curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE - va_offs;
   2776  1.181.2.4      yamt 
   2777       1.15  augustss 			/* the length must be a multiple of the max size */
   2778       1.55   mycroft 			curlen -= curlen % mps;
   2779       1.25  augustss 			DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, "
   2780       1.25  augustss 				    "curlen=%d\n", curlen));
   2781       1.15  augustss #ifdef DIAGNOSTIC
   2782       1.15  augustss 			if (curlen == 0)
   2783      1.103  augustss 				panic("ehci_alloc_sqtd_chain: curlen == 0");
   2784       1.15  augustss #endif
   2785       1.15  augustss 		}
   2786  1.181.2.4      yamt 		DPRINTFN(4,("ehci_alloc_sqtd_chain: len=%d curlen=%d "
   2787  1.181.2.4      yamt 			    "curoffs=%zu\n", len, curlen, (size_t)curoffs));
   2788       1.15  augustss 
   2789      1.102  augustss 		/*
   2790      1.110     blymn 		 * Allocate another transfer if there's more data left,
   2791      1.110     blymn 		 * or if force last short transfer flag is set and we're
   2792      1.102  augustss 		 * allocating a multiple of the max packet size.
   2793      1.102  augustss 		 */
   2794  1.181.2.4      yamt 
   2795  1.181.2.4      yamt 		if (curoffs + curlen != len ||
   2796      1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2797      1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2798       1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2799       1.15  augustss 			if (next == NULL)
   2800       1.15  augustss 				goto nomem;
   2801       1.66   mycroft 			nextphys = htole32(next->physaddr);
   2802       1.15  augustss 		} else {
   2803       1.15  augustss 			next = NULL;
   2804       1.15  augustss 			nextphys = EHCI_NULL;
   2805       1.15  augustss 		}
   2806       1.15  augustss 
   2807  1.181.2.4      yamt 		/* Find number of pages we'll be using, insert dma addresses */
   2808  1.181.2.4      yamt 		pages = EHCI_PAGE(curlen + EHCI_PAGE_SIZE -1) >> 12;
   2809  1.181.2.4      yamt 		KASSERT(pages <= EHCI_QTD_NBUFFERS);
   2810  1.181.2.4      yamt 		pageoffs = EHCI_PAGE(curoffs);
   2811  1.181.2.4      yamt 		for (i = 0; i < pages; i++) {
   2812  1.181.2.4      yamt 			a = DMAADDR(dma, pageoffs + i * EHCI_PAGE_SIZE);
   2813  1.181.2.4      yamt 			cur->qtd.qtd_buffer[i] = htole32(a & 0xFFFFF000);
   2814  1.181.2.4      yamt 			/* Cast up to avoid compiler warnings */
   2815  1.181.2.4      yamt 			cur->qtd.qtd_buffer_hi[i] = htole32((uint64_t)a >> 32);
   2816       1.15  augustss 		}
   2817  1.181.2.4      yamt 
   2818  1.181.2.4      yamt 		/* First buffer pointer requires a page offset to start at */
   2819  1.181.2.4      yamt 		va = (vaddr_t)KERNADDR(dma, curoffs);
   2820  1.181.2.4      yamt 		cur->qtd.qtd_buffer[0] |= htole32(EHCI_PAGE_OFFSET(va));
   2821  1.181.2.4      yamt 
   2822       1.15  augustss 		cur->nextqtd = next;
   2823       1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2824       1.15  augustss 		cur->qtd.qtd_status =
   2825       1.67   mycroft 		    htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
   2826       1.15  augustss 		cur->xfer = xfer;
   2827       1.18  augustss 		cur->len = curlen;
   2828      1.138    bouyer 
   2829  1.181.2.4      yamt 		DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08zx end=0x%08zx\n",
   2830  1.181.2.4      yamt 			    (size_t)curoffs, (size_t)(curoffs + curlen)));
   2831  1.181.2.4      yamt 
   2832       1.55   mycroft 		/* adjust the toggle based on the number of packets in this
   2833       1.55   mycroft 		   qtd */
   2834       1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2835       1.55   mycroft 			tog ^= 1;
   2836       1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2837       1.55   mycroft 		}
   2838      1.102  augustss 		if (next == NULL)
   2839       1.15  augustss 			break;
   2840      1.138    bouyer 		usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2841      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2842       1.25  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n"));
   2843      1.174  drochner 		if (len)
   2844  1.181.2.4      yamt 			curoffs += curlen;
   2845       1.15  augustss 		cur = next;
   2846       1.15  augustss 	}
   2847       1.15  augustss 	cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   2848      1.138    bouyer 	usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2849      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2850       1.15  augustss 	*ep = cur;
   2851       1.55   mycroft 	epipe->nexttoggle = tog;
   2852       1.15  augustss 
   2853       1.29  augustss 	DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n",
   2854       1.29  augustss 		     *sp, *ep));
   2855       1.29  augustss 
   2856       1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   2857       1.15  augustss 
   2858       1.15  augustss  nomem:
   2859       1.15  augustss 	/* XXX free chain */
   2860       1.25  augustss 	DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n"));
   2861       1.15  augustss 	return (USBD_NOMEM);
   2862       1.15  augustss }
   2863       1.15  augustss 
   2864       1.18  augustss Static void
   2865       1.25  augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
   2866       1.18  augustss 		    ehci_soft_qtd_t *sqtdend)
   2867       1.18  augustss {
   2868       1.18  augustss 	ehci_soft_qtd_t *p;
   2869       1.25  augustss 	int i;
   2870       1.18  augustss 
   2871       1.29  augustss 	DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p sqtdend=%p\n",
   2872       1.29  augustss 		     sqtd, sqtdend));
   2873       1.29  augustss 
   2874       1.25  augustss 	for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
   2875       1.18  augustss 		p = sqtd->nextqtd;
   2876       1.18  augustss 		ehci_free_sqtd(sc, sqtd);
   2877       1.18  augustss 	}
   2878       1.18  augustss }
   2879       1.18  augustss 
   2880      1.164  uebayasi Static ehci_soft_itd_t *
   2881      1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   2882      1.139  jmcneill {
   2883      1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   2884      1.139  jmcneill 	usbd_status err;
   2885  1.181.2.2      yamt 	int i, offs, frindex, previndex;
   2886      1.139  jmcneill 	usb_dma_t dma;
   2887      1.139  jmcneill 
   2888  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   2889      1.139  jmcneill 
   2890      1.139  jmcneill 	/* Find an itd that wasn't freed this frame or last frame. This can
   2891      1.139  jmcneill 	 * discard itds that were freed before frindex wrapped around
   2892      1.139  jmcneill 	 * XXX - can this lead to thrashing? Could fix by enabling wrap-around
   2893      1.139  jmcneill 	 *       interrupt and fiddling with list when that happens */
   2894      1.139  jmcneill 	frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
   2895      1.139  jmcneill 	previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
   2896      1.139  jmcneill 
   2897      1.139  jmcneill 	freeitd = NULL;
   2898      1.139  jmcneill 	LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
   2899      1.139  jmcneill 		if (itd == NULL)
   2900      1.139  jmcneill 			break;
   2901      1.139  jmcneill 		if (itd->slot != frindex && itd->slot != previndex) {
   2902      1.139  jmcneill 			freeitd = itd;
   2903      1.139  jmcneill 			break;
   2904      1.139  jmcneill 		}
   2905      1.139  jmcneill 	}
   2906      1.139  jmcneill 
   2907      1.139  jmcneill 	if (freeitd == NULL) {
   2908      1.139  jmcneill 		DPRINTFN(2, ("ehci_alloc_itd allocating chunk\n"));
   2909      1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   2910      1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   2911      1.139  jmcneill 
   2912      1.139  jmcneill 		if (err) {
   2913      1.139  jmcneill 			DPRINTF(("ehci_alloc_itd, alloc returned %d\n", err));
   2914  1.181.2.2      yamt 			mutex_exit(&sc->sc_lock);
   2915      1.139  jmcneill 			return NULL;
   2916      1.139  jmcneill 		}
   2917      1.139  jmcneill 
   2918      1.139  jmcneill 		for (i = 0; i < EHCI_ITD_CHUNK; i++) {
   2919      1.139  jmcneill 			offs = i * EHCI_ITD_SIZE;
   2920      1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   2921      1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   2922      1.139  jmcneill 	 		itd->dma = dma;
   2923      1.139  jmcneill 			itd->offs = offs;
   2924      1.139  jmcneill 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2925      1.139  jmcneill 		}
   2926      1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   2927      1.139  jmcneill 	}
   2928      1.139  jmcneill 
   2929      1.139  jmcneill 	itd = freeitd;
   2930      1.139  jmcneill 	LIST_REMOVE(itd, u.free_list);
   2931      1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   2932      1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
   2933      1.139  jmcneill                     sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE |
   2934      1.139  jmcneill                     BUS_DMASYNC_PREREAD);
   2935      1.139  jmcneill 
   2936      1.139  jmcneill 	itd->u.frame_list.next = NULL;
   2937      1.139  jmcneill 	itd->u.frame_list.prev = NULL;
   2938      1.139  jmcneill 	itd->xfer_next = NULL;
   2939      1.139  jmcneill 	itd->slot = 0;
   2940  1.181.2.2      yamt 
   2941  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   2942      1.139  jmcneill 
   2943      1.139  jmcneill 	return itd;
   2944      1.139  jmcneill }
   2945      1.139  jmcneill 
   2946      1.164  uebayasi Static void
   2947      1.139  jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
   2948      1.139  jmcneill {
   2949      1.139  jmcneill 
   2950  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   2951  1.181.2.2      yamt 
   2952      1.150  jmcneill 	LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2953      1.139  jmcneill }
   2954      1.139  jmcneill 
   2955       1.15  augustss /****************/
   2956       1.15  augustss 
   2957        1.9  augustss /*
   2958       1.10  augustss  * Close a reqular pipe.
   2959       1.10  augustss  * Assumes that there are no pending transactions.
   2960       1.10  augustss  */
   2961      1.164  uebayasi Static void
   2962       1.10  augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
   2963       1.10  augustss {
   2964       1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   2965      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2966       1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2967       1.10  augustss 
   2968  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   2969  1.181.2.2      yamt 
   2970       1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   2971       1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   2972       1.10  augustss }
   2973       1.10  augustss 
   2974       1.33  augustss /*
   2975       1.10  augustss  * Abort a device request.
   2976       1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   2977       1.10  augustss  * will be removed from the hardware scheduling and that the callback
   2978       1.10  augustss  * for it will be called with USBD_CANCELLED status.
   2979       1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   2980       1.10  augustss  * have happened since the hardware runs concurrently.
   2981       1.10  augustss  * If the transaction has already happened we rely on the ordinary
   2982       1.10  augustss  * interrupt processing to process it.
   2983       1.26  augustss  * XXX This is most probably wrong.
   2984  1.181.2.2      yamt  * XXXMRG this doesn't make sense anymore.
   2985       1.10  augustss  */
   2986      1.164  uebayasi Static void
   2987       1.10  augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   2988       1.10  augustss {
   2989       1.26  augustss #define exfer EXFER(xfer)
   2990       1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2991      1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   2992       1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2993       1.26  augustss 	ehci_soft_qtd_t *sqtd;
   2994       1.26  augustss 	ehci_physaddr_t cur;
   2995       1.26  augustss 	u_int32_t qhstatus;
   2996       1.26  augustss 	int hit;
   2997       1.96  augustss 	int wake;
   2998       1.10  augustss 
   2999       1.24  augustss 	DPRINTF(("ehci_abort_xfer: xfer=%p pipe=%p\n", xfer, epipe));
   3000       1.10  augustss 
   3001  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3002  1.181.2.2      yamt 
   3003       1.17  augustss 	if (sc->sc_dying) {
   3004       1.17  augustss 		/* If we're dying, just do the software part. */
   3005       1.17  augustss 		xfer->status = status;	/* make software ignore it */
   3006      1.171    dyoung 		callout_stop(&xfer->timeout_handle);
   3007       1.17  augustss 		usb_transfer_complete(xfer);
   3008       1.17  augustss 		return;
   3009       1.17  augustss 	}
   3010       1.17  augustss 
   3011  1.181.2.1      yamt 	if (cpu_intr_p() || cpu_softintr_p())
   3012       1.37    provos 		panic("ehci_abort_xfer: not in process context");
   3013       1.10  augustss 
   3014       1.11  augustss 	/*
   3015       1.96  augustss 	 * If an abort is already in progress then just wait for it to
   3016       1.96  augustss 	 * complete and return.
   3017       1.96  augustss 	 */
   3018       1.96  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   3019       1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: already aborting\n"));
   3020       1.96  augustss #ifdef DIAGNOSTIC
   3021       1.96  augustss 		if (status == USBD_TIMEOUT)
   3022       1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   3023       1.96  augustss #endif
   3024       1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   3025       1.96  augustss 		xfer->status = status;
   3026       1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   3027       1.96  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   3028       1.96  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   3029  1.181.2.2      yamt 			cv_wait(&xfer->hccv, &sc->sc_lock);
   3030       1.96  augustss 		return;
   3031       1.96  augustss 	}
   3032       1.96  augustss 	xfer->hcflags |= UXFER_ABORTING;
   3033       1.96  augustss 
   3034       1.96  augustss 	/*
   3035       1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   3036       1.11  augustss 	 */
   3037       1.11  augustss 	xfer->status = status;	/* make software ignore it */
   3038      1.171    dyoung 	callout_stop(&xfer->timeout_handle);
   3039      1.138    bouyer 
   3040      1.138    bouyer 	usb_syncmem(&sqh->dma,
   3041      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3042      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3043      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3044       1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   3045       1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   3046      1.138    bouyer 	usb_syncmem(&sqh->dma,
   3047      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3048      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3049      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3050       1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   3051      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3052      1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3053      1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3054      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3055       1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   3056      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3057      1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3058      1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3059      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3060       1.26  augustss 		if (sqtd == exfer->sqtdend)
   3061       1.26  augustss 			break;
   3062       1.26  augustss 	}
   3063       1.11  augustss 
   3064       1.33  augustss 	/*
   3065       1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   3066       1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   3067       1.11  augustss 	 * has run.
   3068       1.11  augustss 	 */
   3069       1.26  augustss 	ehci_sync_hc(sc);
   3070       1.29  augustss 	sc->sc_softwake = 1;
   3071       1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   3072  1.181.2.2      yamt 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3073       1.33  augustss 
   3074       1.33  augustss 	/*
   3075       1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   3076       1.11  augustss 	 * The complication here is that the hardware may have executed
   3077       1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   3078       1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   3079       1.11  augustss 	 * any of them.
   3080       1.11  augustss 	 */
   3081      1.138    bouyer 
   3082      1.138    bouyer 	usb_syncmem(&sqh->dma,
   3083      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3084      1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   3085      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3086       1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   3087       1.26  augustss 	hit = 0;
   3088       1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   3089       1.26  augustss 		hit |= cur == sqtd->physaddr;
   3090       1.26  augustss 		if (sqtd == exfer->sqtdend)
   3091       1.26  augustss 			break;
   3092       1.26  augustss 	}
   3093       1.26  augustss 	sqtd = sqtd->nextqtd;
   3094       1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   3095       1.26  augustss 	if (hit && sqtd != NULL) {
   3096       1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: cur=0x%08x\n", sqtd->physaddr));
   3097       1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   3098      1.138    bouyer 		usb_syncmem(&sqh->dma,
   3099      1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3100      1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   3101      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3102       1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   3103      1.138    bouyer 		usb_syncmem(&sqh->dma,
   3104      1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3105      1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   3106      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3107       1.26  augustss 	} else {
   3108       1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: no hit\n"));
   3109       1.26  augustss 	}
   3110       1.11  augustss 
   3111       1.11  augustss 	/*
   3112       1.26  augustss 	 * Step 4: Execute callback.
   3113       1.11  augustss 	 */
   3114       1.18  augustss #ifdef DIAGNOSTIC
   3115       1.26  augustss 	exfer->isdone = 1;
   3116       1.18  augustss #endif
   3117       1.96  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3118       1.96  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3119       1.11  augustss 	usb_transfer_complete(xfer);
   3120  1.181.2.2      yamt 	if (wake) {
   3121  1.181.2.2      yamt 		cv_broadcast(&xfer->hccv);
   3122  1.181.2.2      yamt 	}
   3123       1.11  augustss 
   3124  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3125       1.26  augustss #undef exfer
   3126       1.10  augustss }
   3127       1.10  augustss 
   3128      1.164  uebayasi Static void
   3129      1.139  jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
   3130      1.139  jmcneill {
   3131      1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3132      1.139  jmcneill 	struct ehci_pipe *epipe;
   3133      1.139  jmcneill 	struct ehci_xfer *exfer;
   3134      1.139  jmcneill 	ehci_softc_t *sc;
   3135      1.139  jmcneill 	struct ehci_soft_itd *itd;
   3136  1.181.2.2      yamt 	int i, wake;
   3137      1.139  jmcneill 
   3138      1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   3139      1.139  jmcneill 	exfer = EXFER(xfer);
   3140      1.139  jmcneill 	sc = epipe->pipe.device->bus->hci_private;
   3141      1.139  jmcneill 
   3142      1.139  jmcneill 	DPRINTF(("ehci_abort_isoc_xfer: xfer %p pipe %p\n", xfer, epipe));
   3143      1.139  jmcneill 
   3144  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3145  1.181.2.2      yamt 
   3146      1.139  jmcneill 	if (sc->sc_dying) {
   3147      1.139  jmcneill 		xfer->status = status;
   3148      1.171    dyoung 		callout_stop(&xfer->timeout_handle);
   3149      1.139  jmcneill 		usb_transfer_complete(xfer);
   3150      1.139  jmcneill 		return;
   3151      1.139  jmcneill 	}
   3152      1.139  jmcneill 
   3153      1.139  jmcneill 	if (xfer->hcflags & UXFER_ABORTING) {
   3154      1.139  jmcneill 		DPRINTFN(2, ("ehci_abort_isoc_xfer: already aborting\n"));
   3155      1.139  jmcneill 
   3156      1.139  jmcneill #ifdef DIAGNOSTIC
   3157      1.139  jmcneill 		if (status == USBD_TIMEOUT)
   3158  1.181.2.2      yamt 			printf("ehci_abort_isoc_xfer: TIMEOUT while aborting\n");
   3159      1.139  jmcneill #endif
   3160      1.139  jmcneill 
   3161      1.139  jmcneill 		xfer->status = status;
   3162  1.181.2.2      yamt 		DPRINTFN(2, ("ehci_abort_isoc_xfer: waiting for abort to finish\n"));
   3163      1.139  jmcneill 		xfer->hcflags |= UXFER_ABORTWAIT;
   3164      1.139  jmcneill 		while (xfer->hcflags & UXFER_ABORTING)
   3165  1.181.2.2      yamt 			cv_wait(&xfer->hccv, &sc->sc_lock);
   3166  1.181.2.2      yamt 		goto done;
   3167      1.139  jmcneill 	}
   3168      1.139  jmcneill 	xfer->hcflags |= UXFER_ABORTING;
   3169      1.139  jmcneill 
   3170      1.139  jmcneill 	xfer->status = status;
   3171      1.171    dyoung 	callout_stop(&xfer->timeout_handle);
   3172      1.139  jmcneill 
   3173      1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   3174      1.139  jmcneill 		usb_syncmem(&itd->dma,
   3175      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3176      1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3177      1.139  jmcneill 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3178      1.139  jmcneill 
   3179      1.139  jmcneill 		for (i = 0; i < 8; i++) {
   3180      1.139  jmcneill 			trans_status = le32toh(itd->itd.itd_ctl[i]);
   3181      1.139  jmcneill 			trans_status &= ~EHCI_ITD_ACTIVE;
   3182      1.139  jmcneill 			itd->itd.itd_ctl[i] = htole32(trans_status);
   3183      1.139  jmcneill 		}
   3184      1.139  jmcneill 
   3185      1.139  jmcneill 		usb_syncmem(&itd->dma,
   3186      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3187      1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3188      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3189      1.139  jmcneill 	}
   3190      1.139  jmcneill 
   3191      1.139  jmcneill         sc->sc_softwake = 1;
   3192      1.139  jmcneill         usb_schedsoftintr(&sc->sc_bus);
   3193  1.181.2.2      yamt 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3194      1.139  jmcneill 
   3195      1.139  jmcneill #ifdef DIAGNOSTIC
   3196      1.139  jmcneill 	exfer->isdone = 1;
   3197      1.139  jmcneill #endif
   3198      1.139  jmcneill 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3199      1.139  jmcneill 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3200      1.139  jmcneill 	usb_transfer_complete(xfer);
   3201  1.181.2.2      yamt 	if (wake) {
   3202  1.181.2.2      yamt 		cv_broadcast(&xfer->hccv);
   3203  1.181.2.2      yamt 	}
   3204      1.139  jmcneill 
   3205  1.181.2.2      yamt done:
   3206  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3207      1.139  jmcneill 	return;
   3208      1.139  jmcneill }
   3209      1.139  jmcneill 
   3210      1.164  uebayasi Static void
   3211       1.15  augustss ehci_timeout(void *addr)
   3212       1.15  augustss {
   3213       1.15  augustss 	struct ehci_xfer *exfer = addr;
   3214       1.17  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
   3215      1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   3216       1.15  augustss 
   3217       1.15  augustss 	DPRINTF(("ehci_timeout: exfer=%p\n", exfer));
   3218      1.158    sketch #ifdef EHCI_DEBUG
   3219       1.26  augustss 	if (ehcidebug > 1)
   3220       1.22  augustss 		usbd_dump_pipe(exfer->xfer.pipe);
   3221       1.22  augustss #endif
   3222       1.15  augustss 
   3223       1.17  augustss 	if (sc->sc_dying) {
   3224  1.181.2.2      yamt 		mutex_enter(&sc->sc_lock);
   3225       1.17  augustss 		ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
   3226  1.181.2.2      yamt 		mutex_exit(&sc->sc_lock);
   3227       1.17  augustss 		return;
   3228       1.17  augustss 	}
   3229       1.17  augustss 
   3230       1.15  augustss 	/* Execute the abort in a process context. */
   3231  1.181.2.4      yamt 	usb_init_task(&exfer->abort_task, ehci_timeout_task, addr,
   3232  1.181.2.4      yamt 	    USB_TASKQ_MPSAFE);
   3233      1.114     joerg 	usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
   3234      1.114     joerg 	    USB_TASKQ_HC);
   3235       1.15  augustss }
   3236       1.15  augustss 
   3237      1.164  uebayasi Static void
   3238       1.15  augustss ehci_timeout_task(void *addr)
   3239       1.15  augustss {
   3240       1.15  augustss 	usbd_xfer_handle xfer = addr;
   3241  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3242       1.15  augustss 
   3243       1.15  augustss 	DPRINTF(("ehci_timeout_task: xfer=%p\n", xfer));
   3244       1.15  augustss 
   3245  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3246       1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3247  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3248       1.15  augustss }
   3249       1.15  augustss 
   3250        1.5  augustss /************************/
   3251        1.5  augustss 
   3252       1.10  augustss Static usbd_status
   3253       1.10  augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
   3254       1.10  augustss {
   3255  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3256       1.10  augustss 	usbd_status err;
   3257       1.10  augustss 
   3258       1.10  augustss 	/* Insert last in queue. */
   3259  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3260       1.10  augustss 	err = usb_insert_transfer(xfer);
   3261  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3262       1.10  augustss 	if (err)
   3263       1.10  augustss 		return (err);
   3264       1.10  augustss 
   3265       1.10  augustss 	/* Pipe isn't running, start first */
   3266       1.10  augustss 	return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3267       1.10  augustss }
   3268       1.10  augustss 
   3269       1.12  augustss Static usbd_status
   3270       1.12  augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
   3271       1.12  augustss {
   3272      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3273       1.15  augustss 	usbd_status err;
   3274       1.15  augustss 
   3275       1.15  augustss 	if (sc->sc_dying)
   3276       1.15  augustss 		return (USBD_IOERROR);
   3277       1.15  augustss 
   3278       1.15  augustss #ifdef DIAGNOSTIC
   3279       1.15  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3280       1.15  augustss 		/* XXX panic */
   3281       1.15  augustss 		printf("ehci_device_ctrl_transfer: not a request\n");
   3282       1.15  augustss 		return (USBD_INVAL);
   3283       1.15  augustss 	}
   3284       1.15  augustss #endif
   3285       1.15  augustss 
   3286       1.15  augustss 	err = ehci_device_request(xfer);
   3287  1.181.2.2      yamt 	if (err) {
   3288       1.15  augustss 		return (err);
   3289  1.181.2.2      yamt 	}
   3290       1.15  augustss 
   3291       1.15  augustss 	if (sc->sc_bus.use_polling)
   3292       1.15  augustss 		ehci_waitintr(sc, xfer);
   3293  1.181.2.2      yamt 
   3294       1.15  augustss 	return (USBD_IN_PROGRESS);
   3295       1.12  augustss }
   3296       1.10  augustss 
   3297      1.164  uebayasi Static void
   3298       1.10  augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
   3299       1.10  augustss {
   3300       1.18  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3301      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3302      1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3303      1.138    bouyer 	usb_device_request_t *req = &xfer->request;
   3304      1.138    bouyer 	int len = UGETW(req->wLength);
   3305      1.138    bouyer 	int rd = req->bmRequestType & UT_READ;
   3306       1.18  augustss 
   3307       1.10  augustss 	DPRINTFN(10,("ehci_ctrl_done: xfer=%p\n", xfer));
   3308       1.10  augustss 
   3309  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3310  1.181.2.2      yamt 
   3311       1.10  augustss #ifdef DIAGNOSTIC
   3312       1.10  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3313       1.37    provos 		panic("ehci_ctrl_done: not a request");
   3314       1.10  augustss 	}
   3315       1.10  augustss #endif
   3316       1.18  augustss 
   3317       1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3318      1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3319       1.25  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3320      1.138    bouyer 		usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
   3321      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE);
   3322      1.138    bouyer 		if (len)
   3323      1.138    bouyer 			usb_syncmem(&xfer->dmabuf, 0, len,
   3324      1.138    bouyer 			    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3325       1.25  augustss 	}
   3326       1.18  augustss 
   3327       1.25  augustss 	DPRINTFN(5, ("ehci_ctrl_done: length=%d\n", xfer->actlen));
   3328       1.10  augustss }
   3329       1.10  augustss 
   3330       1.10  augustss /* Abort a device control request. */
   3331       1.10  augustss Static void
   3332       1.10  augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
   3333       1.10  augustss {
   3334       1.10  augustss 	DPRINTF(("ehci_device_ctrl_abort: xfer=%p\n", xfer));
   3335       1.10  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3336       1.10  augustss }
   3337       1.10  augustss 
   3338       1.10  augustss /* Close a device control pipe. */
   3339       1.10  augustss Static void
   3340       1.10  augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
   3341       1.10  augustss {
   3342      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3343       1.10  augustss 	/*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
   3344       1.10  augustss 
   3345  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3346  1.181.2.2      yamt 
   3347       1.10  augustss 	DPRINTF(("ehci_device_ctrl_close: pipe=%p\n", pipe));
   3348  1.181.2.2      yamt 
   3349       1.11  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3350       1.15  augustss }
   3351       1.15  augustss 
   3352      1.164  uebayasi Static usbd_status
   3353       1.15  augustss ehci_device_request(usbd_xfer_handle xfer)
   3354       1.15  augustss {
   3355       1.18  augustss #define exfer EXFER(xfer)
   3356       1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3357       1.15  augustss 	usb_device_request_t *req = &xfer->request;
   3358       1.15  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3359      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3360       1.15  augustss 	int addr = dev->address;
   3361       1.15  augustss 	ehci_soft_qtd_t *setup, *stat, *next;
   3362       1.15  augustss 	ehci_soft_qh_t *sqh;
   3363       1.15  augustss 	int isread;
   3364       1.15  augustss 	int len;
   3365       1.15  augustss 	usbd_status err;
   3366       1.15  augustss 
   3367       1.15  augustss 	isread = req->bmRequestType & UT_READ;
   3368       1.15  augustss 	len = UGETW(req->wLength);
   3369       1.15  augustss 
   3370       1.72  augustss 	DPRINTFN(3,("ehci_device_request: type=0x%02x, request=0x%02x, "
   3371       1.15  augustss 		    "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
   3372       1.15  augustss 		    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3373       1.33  augustss 		    UGETW(req->wIndex), len, addr,
   3374       1.15  augustss 		    epipe->pipe.endpoint->edesc->bEndpointAddress));
   3375       1.15  augustss 
   3376       1.15  augustss 	setup = ehci_alloc_sqtd(sc);
   3377       1.15  augustss 	if (setup == NULL) {
   3378       1.15  augustss 		err = USBD_NOMEM;
   3379       1.15  augustss 		goto bad1;
   3380       1.15  augustss 	}
   3381       1.15  augustss 	stat = ehci_alloc_sqtd(sc);
   3382       1.15  augustss 	if (stat == NULL) {
   3383       1.15  augustss 		err = USBD_NOMEM;
   3384       1.15  augustss 		goto bad2;
   3385       1.15  augustss 	}
   3386       1.15  augustss 
   3387  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3388  1.181.2.2      yamt 
   3389       1.15  augustss 	sqh = epipe->sqh;
   3390       1.15  augustss 
   3391  1.181.2.4      yamt 	/*
   3392  1.181.2.4      yamt 	 * Update device address and length since they may have changed
   3393  1.181.2.4      yamt 	 * during the setup of the control pipe in usbd_new_device().
   3394  1.181.2.4      yamt 	 */
   3395       1.15  augustss 	/* XXX This only needs to be done once, but it's too early in open. */
   3396       1.15  augustss 	/* XXXX Should not touch ED here! */
   3397       1.33  augustss 	sqh->qh.qh_endp =
   3398       1.55   mycroft 	    (sqh->qh.qh_endp & htole32(~(EHCI_QH_ADDRMASK | EHCI_QH_MPLMASK))) |
   3399       1.15  augustss 	    htole32(
   3400       1.15  augustss 	     EHCI_QH_SET_ADDR(addr) |
   3401       1.15  augustss 	     EHCI_QH_SET_MPL(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize))
   3402       1.15  augustss 	    );
   3403       1.15  augustss 
   3404       1.15  augustss 	/* Set up data transaction */
   3405       1.15  augustss 	if (len != 0) {
   3406       1.15  augustss 		ehci_soft_qtd_t *end;
   3407       1.15  augustss 
   3408       1.55   mycroft 		/* Start toggle at 1. */
   3409       1.55   mycroft 		epipe->nexttoggle = 1;
   3410       1.25  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3411       1.15  augustss 			  &next, &end);
   3412       1.15  augustss 		if (err)
   3413       1.15  augustss 			goto bad3;
   3414       1.83  augustss 		end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
   3415       1.15  augustss 		end->nextqtd = stat;
   3416       1.33  augustss 		end->qtd.qtd_next =
   3417       1.15  augustss 		end->qtd.qtd_altnext = htole32(stat->physaddr);
   3418      1.138    bouyer 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3419      1.138    bouyer 		   BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3420       1.15  augustss 	} else {
   3421       1.15  augustss 		next = stat;
   3422       1.15  augustss 	}
   3423       1.15  augustss 
   3424       1.30  augustss 	memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
   3425      1.138    bouyer 	usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   3426       1.15  augustss 
   3427       1.55   mycroft 	/* Clear toggle */
   3428       1.15  augustss 	setup->qtd.qtd_status = htole32(
   3429       1.26  augustss 	    EHCI_QTD_ACTIVE |
   3430       1.15  augustss 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3431       1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3432       1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3433       1.15  augustss 	    EHCI_QTD_SET_BYTES(sizeof *req)
   3434       1.15  augustss 	    );
   3435       1.31  augustss 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
   3436       1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3437       1.15  augustss 	setup->nextqtd = next;
   3438       1.15  augustss 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3439       1.15  augustss 	setup->xfer = xfer;
   3440       1.18  augustss 	setup->len = sizeof *req;
   3441      1.138    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3442      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3443       1.15  augustss 
   3444       1.15  augustss 	stat->qtd.qtd_status = htole32(
   3445       1.26  augustss 	    EHCI_QTD_ACTIVE |
   3446       1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3447       1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3448       1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3449       1.15  augustss 	    EHCI_QTD_IOC
   3450       1.15  augustss 	    );
   3451       1.15  augustss 	stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
   3452       1.48   mycroft 	stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
   3453       1.15  augustss 	stat->nextqtd = NULL;
   3454       1.15  augustss 	stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
   3455       1.15  augustss 	stat->xfer = xfer;
   3456       1.18  augustss 	stat->len = 0;
   3457      1.138    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
   3458      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3459       1.15  augustss 
   3460       1.15  augustss #ifdef EHCI_DEBUG
   3461       1.23  augustss 	if (ehcidebug > 5) {
   3462       1.15  augustss 		DPRINTF(("ehci_device_request:\n"));
   3463       1.15  augustss 		ehci_dump_sqh(sqh);
   3464       1.15  augustss 		ehci_dump_sqtds(setup);
   3465       1.15  augustss 	}
   3466       1.15  augustss #endif
   3467       1.15  augustss 
   3468       1.18  augustss 	exfer->sqtdstart = setup;
   3469       1.18  augustss 	exfer->sqtdend = stat;
   3470       1.18  augustss #ifdef DIAGNOSTIC
   3471       1.18  augustss 	if (!exfer->isdone) {
   3472       1.18  augustss 		printf("ehci_device_request: not done, exfer=%p\n", exfer);
   3473       1.18  augustss 	}
   3474       1.18  augustss 	exfer->isdone = 0;
   3475       1.18  augustss #endif
   3476       1.18  augustss 
   3477       1.15  augustss 	/* Insert qTD in QH list. */
   3478      1.138    bouyer 	ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
   3479       1.15  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3480  1.181.2.2      yamt 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3481  1.181.2.2      yamt 		    ehci_timeout, xfer);
   3482       1.15  augustss 	}
   3483       1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3484       1.18  augustss 	xfer->status = USBD_IN_PROGRESS;
   3485  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3486       1.15  augustss 
   3487       1.17  augustss #ifdef EHCI_DEBUG
   3488       1.15  augustss 	if (ehcidebug > 10) {
   3489       1.15  augustss 		DPRINTF(("ehci_device_request: status=%x\n",
   3490       1.15  augustss 			 EOREAD4(sc, EHCI_USBSTS)));
   3491       1.23  augustss 		delay(10000);
   3492       1.18  augustss 		ehci_dump_regs(sc);
   3493       1.15  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3494       1.15  augustss 		ehci_dump_sqh(sqh);
   3495       1.15  augustss 		ehci_dump_sqtds(setup);
   3496       1.15  augustss 	}
   3497       1.15  augustss #endif
   3498       1.15  augustss 
   3499       1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   3500       1.15  augustss 
   3501       1.15  augustss  bad3:
   3502  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3503       1.15  augustss 	ehci_free_sqtd(sc, stat);
   3504       1.15  augustss  bad2:
   3505       1.15  augustss 	ehci_free_sqtd(sc, setup);
   3506       1.15  augustss  bad1:
   3507       1.25  augustss 	DPRINTFN(-1,("ehci_device_request: no memory\n"));
   3508  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3509       1.25  augustss 	xfer->status = err;
   3510       1.25  augustss 	usb_transfer_complete(xfer);
   3511  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3512       1.15  augustss 	return (err);
   3513       1.18  augustss #undef exfer
   3514       1.10  augustss }
   3515       1.10  augustss 
   3516      1.108   xtraeme /*
   3517      1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3518      1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3519      1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3520      1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3521      1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3522      1.108   xtraeme  *
   3523      1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3524      1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3525      1.108   xtraeme  * check for completion after the writeback has taken place.
   3526      1.108   xtraeme  */
   3527      1.164  uebayasi Static void
   3528      1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3529      1.108   xtraeme {
   3530      1.108   xtraeme 	ehci_softc_t *sc = arg;
   3531      1.108   xtraeme 
   3532      1.108   xtraeme 	DPRINTF(("ehci_intrlist_timeout\n"));
   3533      1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3534      1.108   xtraeme }
   3535      1.108   xtraeme 
   3536       1.10  augustss /************************/
   3537        1.5  augustss 
   3538       1.19  augustss Static usbd_status
   3539       1.19  augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
   3540       1.19  augustss {
   3541  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3542       1.19  augustss 	usbd_status err;
   3543       1.19  augustss 
   3544       1.19  augustss 	/* Insert last in queue. */
   3545  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3546       1.19  augustss 	err = usb_insert_transfer(xfer);
   3547  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3548       1.19  augustss 	if (err)
   3549       1.19  augustss 		return (err);
   3550       1.19  augustss 
   3551       1.19  augustss 	/* Pipe isn't running, start first */
   3552       1.19  augustss 	return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3553       1.19  augustss }
   3554       1.19  augustss 
   3555      1.164  uebayasi Static usbd_status
   3556       1.19  augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
   3557       1.19  augustss {
   3558       1.19  augustss #define exfer EXFER(xfer)
   3559       1.19  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3560       1.19  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3561      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3562       1.19  augustss 	ehci_soft_qtd_t *data, *dataend;
   3563       1.19  augustss 	ehci_soft_qh_t *sqh;
   3564       1.19  augustss 	usbd_status err;
   3565       1.19  augustss 	int len, isread, endpt;
   3566       1.19  augustss 
   3567       1.72  augustss 	DPRINTFN(2, ("ehci_device_bulk_start: xfer=%p len=%d flags=%d\n",
   3568       1.19  augustss 		     xfer, xfer->length, xfer->flags));
   3569       1.19  augustss 
   3570       1.19  augustss 	if (sc->sc_dying)
   3571       1.19  augustss 		return (USBD_IOERROR);
   3572       1.19  augustss 
   3573       1.19  augustss #ifdef DIAGNOSTIC
   3574       1.19  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3575       1.72  augustss 		panic("ehci_device_bulk_start: a request");
   3576       1.19  augustss #endif
   3577       1.19  augustss 
   3578  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3579  1.181.2.2      yamt 
   3580       1.19  augustss 	len = xfer->length;
   3581       1.19  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3582       1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3583       1.19  augustss 	sqh = epipe->sqh;
   3584       1.19  augustss 
   3585       1.19  augustss 	epipe->u.bulk.length = len;
   3586       1.19  augustss 
   3587       1.25  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3588       1.19  augustss 				   &dataend);
   3589       1.25  augustss 	if (err) {
   3590       1.25  augustss 		DPRINTFN(-1,("ehci_device_bulk_transfer: no memory\n"));
   3591       1.25  augustss 		xfer->status = err;
   3592       1.25  augustss 		usb_transfer_complete(xfer);
   3593  1.181.2.2      yamt 		mutex_exit(&sc->sc_lock);
   3594       1.19  augustss 		return (err);
   3595       1.25  augustss 	}
   3596       1.19  augustss 
   3597       1.19  augustss #ifdef EHCI_DEBUG
   3598       1.23  augustss 	if (ehcidebug > 5) {
   3599       1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(1)\n"));
   3600       1.23  augustss 		ehci_dump_sqh(sqh);
   3601       1.19  augustss 		ehci_dump_sqtds(data);
   3602       1.19  augustss 	}
   3603       1.19  augustss #endif
   3604       1.19  augustss 
   3605       1.19  augustss 	/* Set up interrupt info. */
   3606       1.19  augustss 	exfer->sqtdstart = data;
   3607       1.19  augustss 	exfer->sqtdend = dataend;
   3608       1.19  augustss #ifdef DIAGNOSTIC
   3609       1.19  augustss 	if (!exfer->isdone) {
   3610       1.72  augustss 		printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
   3611       1.19  augustss 	}
   3612       1.19  augustss 	exfer->isdone = 0;
   3613       1.19  augustss #endif
   3614       1.19  augustss 
   3615      1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3616       1.19  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3617  1.181.2.2      yamt 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3618  1.181.2.2      yamt 		    ehci_timeout, xfer);
   3619       1.19  augustss 	}
   3620       1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3621       1.19  augustss 	xfer->status = USBD_IN_PROGRESS;
   3622  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3623       1.19  augustss 
   3624       1.19  augustss #ifdef EHCI_DEBUG
   3625       1.19  augustss 	if (ehcidebug > 10) {
   3626       1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(2)\n"));
   3627       1.23  augustss 		delay(10000);
   3628       1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(3)\n"));
   3629       1.23  augustss 		ehci_dump_regs(sc);
   3630       1.29  augustss #if 0
   3631       1.29  augustss 		printf("async_head:\n");
   3632       1.23  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3633       1.29  augustss #endif
   3634       1.29  augustss 		printf("sqh:\n");
   3635       1.23  augustss 		ehci_dump_sqh(sqh);
   3636       1.19  augustss 		ehci_dump_sqtds(data);
   3637       1.19  augustss 	}
   3638       1.19  augustss #endif
   3639       1.19  augustss 
   3640       1.19  augustss 	if (sc->sc_bus.use_polling)
   3641       1.19  augustss 		ehci_waitintr(sc, xfer);
   3642       1.19  augustss 
   3643       1.19  augustss 	return (USBD_IN_PROGRESS);
   3644       1.19  augustss #undef exfer
   3645       1.19  augustss }
   3646       1.19  augustss 
   3647       1.19  augustss Static void
   3648       1.19  augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
   3649       1.19  augustss {
   3650       1.19  augustss 	DPRINTF(("ehci_device_bulk_abort: xfer=%p\n", xfer));
   3651       1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3652       1.19  augustss }
   3653       1.19  augustss 
   3654       1.33  augustss /*
   3655       1.19  augustss  * Close a device bulk pipe.
   3656       1.19  augustss  */
   3657       1.19  augustss Static void
   3658       1.19  augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
   3659       1.19  augustss {
   3660      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3661      1.175  drochner 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3662       1.19  augustss 
   3663  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3664  1.181.2.2      yamt 
   3665       1.19  augustss 	DPRINTF(("ehci_device_bulk_close: pipe=%p\n", pipe));
   3666      1.175  drochner 	pipe->endpoint->datatoggle = epipe->nexttoggle;
   3667       1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3668       1.19  augustss }
   3669       1.19  augustss 
   3670      1.164  uebayasi Static void
   3671       1.19  augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
   3672       1.19  augustss {
   3673       1.19  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3674      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3675      1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3676      1.138    bouyer 	int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3677      1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3678       1.19  augustss 
   3679       1.33  augustss 	DPRINTFN(10,("ehci_bulk_done: xfer=%p, actlen=%d\n",
   3680       1.19  augustss 		     xfer, xfer->actlen));
   3681       1.19  augustss 
   3682  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3683  1.181.2.2      yamt 
   3684       1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3685      1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3686       1.44  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3687      1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3688      1.138    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3689       1.25  augustss 	}
   3690       1.19  augustss 
   3691       1.19  augustss 	DPRINTFN(5, ("ehci_bulk_done: length=%d\n", xfer->actlen));
   3692       1.19  augustss }
   3693        1.5  augustss 
   3694       1.10  augustss /************************/
   3695       1.10  augustss 
   3696       1.78  augustss Static usbd_status
   3697       1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3698       1.78  augustss {
   3699       1.78  augustss 	struct ehci_soft_islot *isp;
   3700       1.78  augustss 	int islot, lev;
   3701       1.78  augustss 
   3702       1.78  augustss 	/* Find a poll rate that is large enough. */
   3703       1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3704       1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3705       1.78  augustss 			break;
   3706       1.78  augustss 
   3707       1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3708       1.78  augustss 	/* XXX could do better than picking at random */
   3709       1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3710       1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3711       1.78  augustss 
   3712       1.78  augustss 	sqh->islot = islot;
   3713       1.78  augustss 	isp = &sc->sc_islots[islot];
   3714  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3715  1.181.2.2      yamt 	ehci_add_qh(sc, sqh, isp->sqh);
   3716  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3717       1.78  augustss 
   3718       1.78  augustss 	return (USBD_NORMAL_COMPLETION);
   3719       1.78  augustss }
   3720       1.78  augustss 
   3721       1.78  augustss Static usbd_status
   3722       1.78  augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
   3723       1.78  augustss {
   3724  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3725       1.78  augustss 	usbd_status err;
   3726       1.78  augustss 
   3727       1.78  augustss 	/* Insert last in queue. */
   3728  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3729       1.78  augustss 	err = usb_insert_transfer(xfer);
   3730  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3731       1.78  augustss 	if (err)
   3732       1.78  augustss 		return (err);
   3733       1.78  augustss 
   3734       1.78  augustss 	/*
   3735       1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3736       1.78  augustss 	 * so start it first.
   3737       1.78  augustss 	 */
   3738       1.78  augustss 	return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3739       1.78  augustss }
   3740       1.78  augustss 
   3741       1.78  augustss Static usbd_status
   3742       1.78  augustss ehci_device_intr_start(usbd_xfer_handle xfer)
   3743       1.78  augustss {
   3744       1.78  augustss #define exfer EXFER(xfer)
   3745       1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3746       1.78  augustss 	usbd_device_handle dev = xfer->pipe->device;
   3747      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3748       1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3749       1.78  augustss 	ehci_soft_qh_t *sqh;
   3750       1.78  augustss 	usbd_status err;
   3751       1.78  augustss 	int len, isread, endpt;
   3752       1.78  augustss 
   3753       1.78  augustss 	DPRINTFN(2, ("ehci_device_intr_start: xfer=%p len=%d flags=%d\n",
   3754       1.78  augustss 	    xfer, xfer->length, xfer->flags));
   3755       1.78  augustss 
   3756       1.78  augustss 	if (sc->sc_dying)
   3757       1.78  augustss 		return (USBD_IOERROR);
   3758       1.78  augustss 
   3759       1.78  augustss #ifdef DIAGNOSTIC
   3760       1.78  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3761       1.78  augustss 		panic("ehci_device_intr_start: a request");
   3762       1.78  augustss #endif
   3763       1.78  augustss 
   3764  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3765  1.181.2.2      yamt 
   3766       1.78  augustss 	len = xfer->length;
   3767       1.78  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3768       1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3769       1.78  augustss 	sqh = epipe->sqh;
   3770       1.78  augustss 
   3771       1.78  augustss 	epipe->u.intr.length = len;
   3772       1.78  augustss 
   3773       1.78  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3774       1.78  augustss 	    &dataend);
   3775       1.78  augustss 	if (err) {
   3776       1.78  augustss 		DPRINTFN(-1, ("ehci_device_intr_start: no memory\n"));
   3777       1.78  augustss 		xfer->status = err;
   3778       1.78  augustss 		usb_transfer_complete(xfer);
   3779  1.181.2.2      yamt 		mutex_exit(&sc->sc_lock);
   3780       1.78  augustss 		return (err);
   3781       1.78  augustss 	}
   3782       1.78  augustss 
   3783       1.78  augustss #ifdef EHCI_DEBUG
   3784       1.78  augustss 	if (ehcidebug > 5) {
   3785       1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(1)\n"));
   3786       1.78  augustss 		ehci_dump_sqh(sqh);
   3787       1.78  augustss 		ehci_dump_sqtds(data);
   3788       1.78  augustss 	}
   3789       1.78  augustss #endif
   3790       1.78  augustss 
   3791       1.78  augustss 	/* Set up interrupt info. */
   3792       1.78  augustss 	exfer->sqtdstart = data;
   3793       1.78  augustss 	exfer->sqtdend = dataend;
   3794       1.78  augustss #ifdef DIAGNOSTIC
   3795       1.78  augustss 	if (!exfer->isdone) {
   3796       1.78  augustss 		printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
   3797       1.78  augustss 	}
   3798       1.78  augustss 	exfer->isdone = 0;
   3799       1.78  augustss #endif
   3800       1.78  augustss 
   3801      1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3802       1.78  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3803  1.181.2.2      yamt 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3804  1.181.2.2      yamt 		    ehci_timeout, xfer);
   3805       1.78  augustss 	}
   3806       1.78  augustss 	ehci_add_intr_list(sc, exfer);
   3807       1.78  augustss 	xfer->status = USBD_IN_PROGRESS;
   3808  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3809       1.78  augustss 
   3810       1.78  augustss #ifdef EHCI_DEBUG
   3811       1.78  augustss 	if (ehcidebug > 10) {
   3812       1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(2)\n"));
   3813       1.78  augustss 		delay(10000);
   3814       1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(3)\n"));
   3815       1.78  augustss 		ehci_dump_regs(sc);
   3816       1.78  augustss 		printf("sqh:\n");
   3817       1.78  augustss 		ehci_dump_sqh(sqh);
   3818       1.78  augustss 		ehci_dump_sqtds(data);
   3819       1.78  augustss 	}
   3820       1.78  augustss #endif
   3821       1.78  augustss 
   3822       1.78  augustss 	if (sc->sc_bus.use_polling)
   3823       1.78  augustss 		ehci_waitintr(sc, xfer);
   3824       1.78  augustss 
   3825       1.78  augustss 	return (USBD_IN_PROGRESS);
   3826       1.78  augustss #undef exfer
   3827       1.78  augustss }
   3828       1.78  augustss 
   3829       1.78  augustss Static void
   3830       1.78  augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
   3831       1.78  augustss {
   3832       1.78  augustss 	DPRINTFN(1, ("ehci_device_intr_abort: xfer=%p\n", xfer));
   3833       1.78  augustss 	if (xfer->pipe->intrxfer == xfer) {
   3834       1.78  augustss 		DPRINTFN(1, ("echi_device_intr_abort: remove\n"));
   3835       1.78  augustss 		xfer->pipe->intrxfer = NULL;
   3836       1.78  augustss 	}
   3837      1.139  jmcneill 	/*
   3838      1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   3839      1.180       wiz 	 *       async doorbell. That's dependent on the async list, wheras
   3840      1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   3841      1.139  jmcneill 	 */
   3842       1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3843       1.78  augustss }
   3844       1.78  augustss 
   3845       1.78  augustss Static void
   3846       1.78  augustss ehci_device_intr_close(usbd_pipe_handle pipe)
   3847       1.78  augustss {
   3848      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3849       1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3850       1.78  augustss 	struct ehci_soft_islot *isp;
   3851       1.78  augustss 
   3852  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3853  1.181.2.2      yamt 
   3854       1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   3855       1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   3856       1.78  augustss }
   3857       1.78  augustss 
   3858       1.78  augustss Static void
   3859       1.78  augustss ehci_device_intr_done(usbd_xfer_handle xfer)
   3860       1.78  augustss {
   3861       1.78  augustss #define exfer EXFER(xfer)
   3862       1.78  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3863      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3864       1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3865       1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3866       1.78  augustss 	ehci_soft_qh_t *sqh;
   3867       1.78  augustss 	usbd_status err;
   3868  1.181.2.2      yamt 	int len, isread, endpt;
   3869       1.78  augustss 
   3870       1.78  augustss 	DPRINTFN(10, ("ehci_device_intr_done: xfer=%p, actlen=%d\n",
   3871       1.78  augustss 	    xfer, xfer->actlen));
   3872       1.78  augustss 
   3873  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   3874  1.181.2.2      yamt 
   3875       1.78  augustss 	if (xfer->pipe->repeat) {
   3876       1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3877       1.78  augustss 
   3878       1.78  augustss 		len = epipe->u.intr.length;
   3879       1.78  augustss 		xfer->length = len;
   3880       1.78  augustss 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3881       1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3882      1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, len,
   3883      1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3884       1.78  augustss 		sqh = epipe->sqh;
   3885       1.78  augustss 
   3886       1.78  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3887       1.78  augustss 		    &data, &dataend);
   3888       1.78  augustss 		if (err) {
   3889       1.78  augustss 			DPRINTFN(-1, ("ehci_device_intr_done: no memory\n"));
   3890       1.78  augustss 			xfer->status = err;
   3891       1.78  augustss 			return;
   3892       1.78  augustss 		}
   3893       1.78  augustss 
   3894       1.78  augustss 		/* Set up interrupt info. */
   3895       1.78  augustss 		exfer->sqtdstart = data;
   3896       1.78  augustss 		exfer->sqtdend = dataend;
   3897       1.78  augustss #ifdef DIAGNOSTIC
   3898       1.78  augustss 		if (!exfer->isdone) {
   3899       1.78  augustss 			printf("ehci_device_intr_done: not done, ex=%p\n",
   3900       1.78  augustss 			    exfer);
   3901       1.78  augustss 		}
   3902       1.78  augustss 		exfer->isdone = 0;
   3903       1.78  augustss #endif
   3904       1.78  augustss 
   3905      1.138    bouyer 		ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3906       1.78  augustss 		if (xfer->timeout && !sc->sc_bus.use_polling) {
   3907  1.181.2.2      yamt 			callout_reset(&xfer->timeout_handle,
   3908  1.181.2.2      yamt 			    mstohz(xfer->timeout), ehci_timeout, xfer);
   3909       1.78  augustss 		}
   3910       1.78  augustss 
   3911       1.78  augustss 		xfer->status = USBD_IN_PROGRESS;
   3912       1.78  augustss 	} else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3913      1.153  jmcneill 		ehci_del_intr_list(sc, ex); /* remove from active list */
   3914       1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3915      1.138    bouyer 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3916      1.138    bouyer 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3917      1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3918      1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3919       1.78  augustss 	}
   3920       1.78  augustss #undef exfer
   3921       1.78  augustss }
   3922       1.10  augustss 
   3923       1.10  augustss /************************/
   3924        1.5  augustss 
   3925      1.113  christos Static usbd_status
   3926      1.115  christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
   3927      1.113  christos {
   3928  1.181.2.2      yamt 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3929      1.139  jmcneill 	usbd_status err;
   3930      1.139  jmcneill 
   3931  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   3932      1.139  jmcneill 	err = usb_insert_transfer(xfer);
   3933  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   3934      1.139  jmcneill 	if (err && err != USBD_IN_PROGRESS)
   3935      1.139  jmcneill 		return err;
   3936      1.139  jmcneill 
   3937      1.139  jmcneill 	return ehci_device_isoc_start(xfer);
   3938      1.113  christos }
   3939      1.139  jmcneill 
   3940      1.113  christos Static usbd_status
   3941      1.115  christos ehci_device_isoc_start(usbd_xfer_handle xfer)
   3942      1.113  christos {
   3943      1.139  jmcneill 	struct ehci_pipe *epipe;
   3944      1.139  jmcneill 	usbd_device_handle dev;
   3945      1.139  jmcneill 	ehci_softc_t *sc;
   3946      1.139  jmcneill 	struct ehci_xfer *exfer;
   3947      1.139  jmcneill 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   3948      1.139  jmcneill 	usb_dma_t *dma_buf;
   3949      1.142  drochner 	int i, j, k, frames, uframes, ufrperframe;
   3950  1.181.2.2      yamt 	int trans_count, offs, total_length;
   3951      1.139  jmcneill 	int frindex;
   3952      1.139  jmcneill 
   3953      1.139  jmcneill 	start = NULL;
   3954      1.139  jmcneill 	prev = NULL;
   3955      1.139  jmcneill 	itd = NULL;
   3956      1.139  jmcneill 	trans_count = 0;
   3957      1.139  jmcneill 	total_length = 0;
   3958      1.139  jmcneill 	exfer = (struct ehci_xfer *) xfer;
   3959      1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   3960      1.139  jmcneill 	dev = xfer->pipe->device;
   3961      1.139  jmcneill 	epipe = (struct ehci_pipe *)xfer->pipe;
   3962      1.139  jmcneill 
   3963      1.139  jmcneill 	/*
   3964      1.139  jmcneill 	 * To allow continuous transfers, above we start all transfers
   3965      1.139  jmcneill 	 * immediately. However, we're still going to get usbd_start_next call
   3966      1.139  jmcneill 	 * this when another xfer completes. So, check if this is already
   3967      1.139  jmcneill 	 * in progress or not
   3968      1.139  jmcneill 	 */
   3969      1.139  jmcneill 
   3970      1.139  jmcneill 	if (exfer->itdstart != NULL)
   3971      1.139  jmcneill 		return USBD_IN_PROGRESS;
   3972      1.139  jmcneill 
   3973      1.139  jmcneill 	DPRINTFN(2, ("ehci_device_isoc_start: xfer %p len %d flags %d\n",
   3974      1.139  jmcneill 			xfer, xfer->length, xfer->flags));
   3975      1.139  jmcneill 
   3976      1.139  jmcneill 	if (sc->sc_dying)
   3977      1.139  jmcneill 		return USBD_IOERROR;
   3978      1.139  jmcneill 
   3979      1.139  jmcneill 	/*
   3980      1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   3981      1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   3982      1.139  jmcneill 	 * on either side of where the hc currently is.
   3983      1.139  jmcneill 	 */
   3984      1.139  jmcneill 	if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
   3985      1.139  jmcneill 			xfer->nframes >= (sc->sc_flsize - 4) * 8) {
   3986      1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   3987      1.139  jmcneill 		return USBD_INVAL;
   3988      1.139  jmcneill 	}
   3989      1.139  jmcneill 
   3990      1.139  jmcneill #ifdef DIAGNOSTIC
   3991      1.139  jmcneill 	if (xfer->rqflags & URQ_REQUEST)
   3992      1.139  jmcneill 		panic("ehci_device_isoc_start: request\n");
   3993      1.139  jmcneill 
   3994      1.139  jmcneill 	if (!exfer->isdone)
   3995      1.139  jmcneill 		printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
   3996      1.139  jmcneill 	exfer->isdone = 0;
   3997      1.139  jmcneill #endif
   3998      1.139  jmcneill 
   3999      1.139  jmcneill 	/*
   4000      1.139  jmcneill 	 * Step 1: Allocate and initialize itds, how many do we need?
   4001      1.139  jmcneill 	 * One per transfer if interval >= 8 microframes, fewer if we use
   4002      1.139  jmcneill 	 * multiple microframes per frame.
   4003      1.139  jmcneill 	 */
   4004      1.139  jmcneill 
   4005      1.139  jmcneill 	i = epipe->pipe.endpoint->edesc->bInterval;
   4006      1.139  jmcneill 	if (i > 16 || i == 0) {
   4007      1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   4008      1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: bInvertal %d invalid\n", i));
   4009      1.139  jmcneill 		return USBD_INVAL;
   4010      1.139  jmcneill 	}
   4011      1.139  jmcneill 
   4012      1.168  jakllsch 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4013      1.142  drochner 	frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
   4014      1.168  jakllsch 	uframes = USB_UFRAMES_PER_FRAME / ufrperframe;
   4015      1.142  drochner 
   4016      1.139  jmcneill 	if (frames == 0) {
   4017      1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: frames == 0\n"));
   4018      1.139  jmcneill 		return USBD_INVAL;
   4019      1.139  jmcneill 	}
   4020      1.139  jmcneill 
   4021      1.139  jmcneill 	dma_buf = &xfer->dmabuf;
   4022      1.139  jmcneill 	offs = 0;
   4023      1.139  jmcneill 
   4024      1.139  jmcneill 	for (i = 0; i < frames; i++) {
   4025      1.139  jmcneill 		int froffs = offs;
   4026      1.139  jmcneill 		itd = ehci_alloc_itd(sc);
   4027      1.139  jmcneill 
   4028      1.139  jmcneill 		if (prev != NULL) {
   4029      1.139  jmcneill 			prev->itd.itd_next =
   4030      1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4031      1.139  jmcneill 			usb_syncmem(&itd->dma,
   4032      1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   4033      1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   4034      1.139  jmcneill 
   4035      1.139  jmcneill 			prev->xfer_next = itd;
   4036      1.139  jmcneill 	    	} else {
   4037      1.139  jmcneill 			start = itd;
   4038      1.139  jmcneill 		}
   4039      1.139  jmcneill 
   4040      1.139  jmcneill 		/*
   4041      1.139  jmcneill 		 * Step 1.5, initialize uframes
   4042      1.139  jmcneill 		 */
   4043      1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) {
   4044      1.139  jmcneill 			/* Calculate which page in the list this starts in */
   4045      1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   4046      1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   4047      1.139  jmcneill 			addr += (offs - froffs);
   4048      1.139  jmcneill 			addr = EHCI_PAGE(addr);
   4049      1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   4050      1.139  jmcneill 
   4051      1.139  jmcneill 			/* This gets the initial offset into the first page,
   4052      1.139  jmcneill 			 * looks how far further along the current uframe
   4053      1.139  jmcneill 			 * offset is. Works out how many pages that is.
   4054      1.139  jmcneill 			 */
   4055      1.139  jmcneill 
   4056      1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   4057  1.181.2.4      yamt 			    EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
   4058      1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   4059      1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   4060      1.139  jmcneill 
   4061      1.139  jmcneill 			total_length += xfer->frlengths[trans_count];
   4062      1.139  jmcneill 			offs += xfer->frlengths[trans_count];
   4063      1.139  jmcneill 			trans_count++;
   4064      1.139  jmcneill 
   4065      1.139  jmcneill 			if (trans_count >= xfer->nframes) { /*Set IOC*/
   4066      1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   4067      1.145  drochner 				break;
   4068      1.139  jmcneill 			}
   4069  1.181.2.4      yamt 		}
   4070      1.139  jmcneill 
   4071      1.139  jmcneill 		/* Step 1.75, set buffer pointers. To simplify matters, all
   4072      1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   4073      1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   4074      1.139  jmcneill 		 * and what to not.
   4075      1.139  jmcneill 		 */
   4076      1.139  jmcneill 
   4077      1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NBUFFERS; j++) {
   4078      1.139  jmcneill 			/*
   4079      1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   4080      1.139  jmcneill 			 * of buffer
   4081      1.139  jmcneill 			 */
   4082      1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   4083      1.139  jmcneill 			if (page_offs >= dma_buf->block->size)
   4084      1.139  jmcneill 				break;
   4085      1.139  jmcneill 
   4086      1.181       mrg 			unsigned long long page = DMAADDR(dma_buf, page_offs);
   4087      1.139  jmcneill 			page = EHCI_PAGE(page);
   4088      1.139  jmcneill 			itd->itd.itd_bufr[j] =
   4089      1.155    jmorse 			    htole32(EHCI_ITD_SET_BPTR(page));
   4090      1.155    jmorse 			itd->itd.itd_bufr_hi[j] =
   4091      1.155    jmorse 			    htole32(page >> 32);
   4092      1.139  jmcneill 		}
   4093      1.139  jmcneill 
   4094      1.139  jmcneill 		/*
   4095      1.139  jmcneill 		 * Other special values
   4096      1.139  jmcneill 		 */
   4097      1.139  jmcneill 
   4098      1.139  jmcneill 		k = epipe->pipe.endpoint->edesc->bEndpointAddress;
   4099      1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4100      1.139  jmcneill 		    EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
   4101      1.139  jmcneill 
   4102      1.139  jmcneill 		k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
   4103      1.139  jmcneill 		    ? 1 : 0;
   4104      1.149  jmcneill 		j = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   4105      1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   4106      1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4107      1.139  jmcneill 
   4108      1.139  jmcneill 		/* FIXME: handle invalid trans */
   4109  1.181.2.4      yamt 		itd->itd.itd_bufr[2] |=
   4110      1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4111      1.139  jmcneill 
   4112      1.139  jmcneill 		usb_syncmem(&itd->dma,
   4113      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4114      1.139  jmcneill                     sizeof(ehci_itd_t),
   4115      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4116      1.139  jmcneill 
   4117      1.139  jmcneill 		prev = itd;
   4118      1.139  jmcneill 	} /* End of frame */
   4119      1.139  jmcneill 
   4120      1.139  jmcneill 	stop = itd;
   4121      1.139  jmcneill 	stop->xfer_next = NULL;
   4122      1.139  jmcneill 	exfer->isoc_len = total_length;
   4123      1.139  jmcneill 
   4124      1.155    jmorse 	usb_syncmem(&exfer->xfer.dmabuf, 0, total_length,
   4125      1.155    jmorse 		BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4126      1.155    jmorse 
   4127      1.139  jmcneill 	/*
   4128      1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   4129      1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   4130      1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4131      1.139  jmcneill 	 * more than the period frame list.
   4132      1.139  jmcneill 	 */
   4133      1.139  jmcneill 
   4134  1.181.2.2      yamt 	mutex_enter(&sc->sc_lock);
   4135      1.139  jmcneill 
   4136      1.139  jmcneill 	/* Start inserting frames */
   4137      1.139  jmcneill 	if (epipe->u.isoc.cur_xfers > 0) {
   4138      1.139  jmcneill 		frindex = epipe->u.isoc.next_frame;
   4139      1.139  jmcneill 	} else {
   4140      1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4141      1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   4142      1.139  jmcneill 		frindex += 2;
   4143      1.139  jmcneill 	}
   4144      1.139  jmcneill 
   4145      1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   4146      1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   4147      1.139  jmcneill 
   4148      1.168  jakllsch 	/* What's the frame interval? */
   4149      1.168  jakllsch 	i = (1 << (epipe->pipe.endpoint->edesc->bInterval - 1));
   4150      1.168  jakllsch 	if (i / USB_UFRAMES_PER_FRAME == 0)
   4151      1.139  jmcneill 		i = 1;
   4152      1.139  jmcneill 	else
   4153      1.168  jakllsch 		i /= USB_UFRAMES_PER_FRAME;
   4154      1.139  jmcneill 
   4155      1.139  jmcneill 	itd = start;
   4156      1.139  jmcneill 	for (j = 0; j < frames; j++) {
   4157      1.139  jmcneill 		if (itd == NULL)
   4158      1.139  jmcneill 			panic("ehci: unexpectedly ran out of isoc itds, isoc_start\n");
   4159      1.139  jmcneill 
   4160      1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   4161      1.139  jmcneill 		if (itd->itd.itd_next == 0)
   4162      1.139  jmcneill 			/* FIXME: frindex table gets initialized to NULL
   4163      1.139  jmcneill 			 * or EHCI_NULL? */
   4164      1.162  uebayasi 			itd->itd.itd_next = EHCI_NULL;
   4165      1.139  jmcneill 
   4166      1.139  jmcneill 		usb_syncmem(&itd->dma,
   4167      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4168      1.139  jmcneill                     sizeof(itd->itd.itd_next),
   4169      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4170      1.139  jmcneill 
   4171      1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   4172      1.139  jmcneill 
   4173      1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   4174      1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   4175      1.139  jmcneill                     sizeof(ehci_link_t),
   4176      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4177      1.139  jmcneill 
   4178      1.139  jmcneill 		itd->u.frame_list.next = sc->sc_softitds[frindex];
   4179      1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   4180      1.139  jmcneill 		if (itd->u.frame_list.next != NULL)
   4181      1.139  jmcneill 			itd->u.frame_list.next->u.frame_list.prev = itd;
   4182      1.139  jmcneill 		itd->slot = frindex;
   4183      1.139  jmcneill 		itd->u.frame_list.prev = NULL;
   4184      1.139  jmcneill 
   4185      1.139  jmcneill 		frindex += i;
   4186      1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   4187      1.139  jmcneill 			frindex -= sc->sc_flsize;
   4188      1.139  jmcneill 
   4189      1.139  jmcneill 		itd = itd->xfer_next;
   4190      1.139  jmcneill 	}
   4191      1.139  jmcneill 
   4192      1.139  jmcneill 	epipe->u.isoc.cur_xfers++;
   4193      1.139  jmcneill 	epipe->u.isoc.next_frame = frindex;
   4194      1.139  jmcneill 
   4195      1.139  jmcneill 	exfer->itdstart = start;
   4196      1.139  jmcneill 	exfer->itdend = stop;
   4197      1.139  jmcneill 	exfer->sqtdstart = NULL;
   4198      1.139  jmcneill 	exfer->sqtdstart = NULL;
   4199      1.139  jmcneill 
   4200      1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   4201      1.139  jmcneill 	xfer->status = USBD_IN_PROGRESS;
   4202      1.139  jmcneill 	xfer->done = 0;
   4203  1.181.2.2      yamt 	mutex_exit(&sc->sc_lock);
   4204      1.139  jmcneill 
   4205      1.139  jmcneill 	if (sc->sc_bus.use_polling) {
   4206      1.139  jmcneill 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   4207      1.139  jmcneill 		ehci_waitintr(sc, xfer);
   4208      1.139  jmcneill 	}
   4209      1.139  jmcneill 
   4210      1.139  jmcneill 	return USBD_IN_PROGRESS;
   4211      1.113  christos }
   4212      1.139  jmcneill 
   4213      1.113  christos Static void
   4214      1.115  christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
   4215      1.113  christos {
   4216      1.139  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_abort: xfer = %p\n", xfer));
   4217      1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4218      1.113  christos }
   4219      1.139  jmcneill 
   4220      1.113  christos Static void
   4221      1.115  christos ehci_device_isoc_close(usbd_pipe_handle pipe)
   4222      1.113  christos {
   4223      1.146  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_close: nothing in the pipe to free?\n"));
   4224      1.113  christos }
   4225      1.139  jmcneill 
   4226      1.113  christos Static void
   4227      1.115  christos ehci_device_isoc_done(usbd_xfer_handle xfer)
   4228      1.113  christos {
   4229      1.139  jmcneill 	struct ehci_xfer *exfer;
   4230      1.139  jmcneill 	ehci_softc_t *sc;
   4231      1.139  jmcneill 	struct ehci_pipe *epipe;
   4232      1.139  jmcneill 
   4233      1.139  jmcneill 	exfer = EXFER(xfer);
   4234      1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   4235      1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   4236      1.139  jmcneill 
   4237  1.181.2.2      yamt 	KASSERT(mutex_owned(&sc->sc_lock));
   4238  1.181.2.2      yamt 
   4239      1.139  jmcneill 	epipe->u.isoc.cur_xfers--;
   4240      1.139  jmcneill 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
   4241      1.153  jmcneill 		ehci_del_intr_list(sc, exfer);
   4242      1.139  jmcneill 		ehci_rem_free_itd_chain(sc, exfer);
   4243      1.139  jmcneill 	}
   4244      1.139  jmcneill 
   4245      1.139  jmcneill 	usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
   4246      1.139  jmcneill                     BUS_DMASYNC_POSTREAD);
   4247      1.139  jmcneill 
   4248      1.113  christos }
   4249