Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.181.6.15
      1  1.181.6.15       mrg /*	$NetBSD: ehci.c,v 1.181.6.15 2012/03/03 02:28:52 mrg Exp $ */
      2         1.1  augustss 
      3         1.1  augustss /*
      4  1.181.6.12       mrg  * Copyright (c) 2004-2012 The NetBSD Foundation, Inc.
      5         1.1  augustss  * All rights reserved.
      6         1.1  augustss  *
      7         1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8   1.181.6.1  jmcneill  * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum,
      9  1.181.6.12       mrg  * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill
     10  1.181.6.12       mrg  * (jmcneill (at) invisible.ca) and Matthew R. Green (mrg (at) eterna.com.au).
     11         1.1  augustss  *
     12         1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13         1.1  augustss  * modification, are permitted provided that the following conditions
     14         1.1  augustss  * are met:
     15         1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16         1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17         1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18         1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19         1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20         1.1  augustss  *
     21         1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22         1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23         1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24         1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25         1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26         1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27         1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28         1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29         1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30         1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31         1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32         1.1  augustss  */
     33         1.1  augustss 
     34         1.1  augustss /*
     35         1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     36         1.1  augustss  *
     37        1.35     enami  * The EHCI 1.0 spec can be found at
     38       1.160  uebayasi  * http://www.intel.com/technology/usb/spec.htm
     39         1.7  augustss  * and the USB 2.0 spec at
     40       1.160  uebayasi  * http://www.usb.org/developers/docs/
     41         1.1  augustss  *
     42         1.1  augustss  */
     43         1.4     lukem 
     44        1.52  jdolecek /*
     45        1.52  jdolecek  * TODO:
     46        1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     47        1.52  jdolecek  *
     48       1.148    cegger  * 2) The hub driver needs to handle and schedule the transaction translator,
     49       1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     50        1.91     perry  *    on hubs in USB 2.0 for details.
     51        1.52  jdolecek  *
     52       1.164  uebayasi  * 3) Command failures are not recovered correctly.
     53       1.148    cegger  */
     54        1.52  jdolecek 
     55         1.4     lukem #include <sys/cdefs.h>
     56  1.181.6.15       mrg __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.181.6.15 2012/03/03 02:28:52 mrg Exp $");
     57        1.47  augustss 
     58        1.47  augustss #include "ohci.h"
     59        1.47  augustss #include "uhci.h"
     60       1.178      matt #include "opt_usb.h"
     61         1.1  augustss 
     62         1.1  augustss #include <sys/param.h>
     63         1.1  augustss #include <sys/systm.h>
     64         1.1  augustss #include <sys/kernel.h>
     65   1.181.6.1  jmcneill #include <sys/kmem.h>
     66         1.1  augustss #include <sys/device.h>
     67         1.1  augustss #include <sys/select.h>
     68         1.1  augustss #include <sys/proc.h>
     69         1.1  augustss #include <sys/queue.h>
     70       1.126        ad #include <sys/mutex.h>
     71       1.126        ad #include <sys/bus.h>
     72  1.181.6.13       mrg #include <sys/cpu.h>
     73         1.1  augustss 
     74         1.1  augustss #include <machine/endian.h>
     75         1.1  augustss 
     76         1.1  augustss #include <dev/usb/usb.h>
     77         1.1  augustss #include <dev/usb/usbdi.h>
     78         1.1  augustss #include <dev/usb/usbdivar.h>
     79         1.1  augustss #include <dev/usb/usb_mem.h>
     80         1.1  augustss #include <dev/usb/usb_quirks.h>
     81         1.1  augustss 
     82         1.1  augustss #include <dev/usb/ehcireg.h>
     83         1.1  augustss #include <dev/usb/ehcivar.h>
     84       1.131  drochner #include <dev/usb/usbroothub_subr.h>
     85         1.1  augustss 
     86         1.1  augustss #ifdef EHCI_DEBUG
     87   1.181.6.1  jmcneill #include <sys/kprintf.h>
     88   1.181.6.1  jmcneill static void
     89   1.181.6.1  jmcneill ehciprintf(const char *fmt, ...)
     90   1.181.6.1  jmcneill {
     91   1.181.6.1  jmcneill 	va_list ap;
     92   1.181.6.1  jmcneill 
     93   1.181.6.1  jmcneill 	va_start(ap, fmt);
     94   1.181.6.1  jmcneill 	kprintf(fmt, TOLOG|TOCONS, NULL, NULL, ap);
     95   1.181.6.1  jmcneill 	va_end(ap);
     96   1.181.6.1  jmcneill }
     97   1.181.6.1  jmcneill 
     98   1.181.6.1  jmcneill #define DPRINTF(x)	do { if (ehcidebug) ehciprintf x; } while(0)
     99   1.181.6.1  jmcneill #define DPRINTFN(n,x)	do { if (ehcidebug>(n)) ehciprintf x; } while (0)
    100         1.6  augustss int ehcidebug = 0;
    101         1.1  augustss #else
    102         1.1  augustss #define DPRINTF(x)
    103         1.1  augustss #define DPRINTFN(n,x)
    104         1.1  augustss #endif
    105         1.1  augustss 
    106         1.5  augustss struct ehci_pipe {
    107         1.5  augustss 	struct usbd_pipe pipe;
    108        1.55   mycroft 	int nexttoggle;
    109        1.55   mycroft 
    110        1.10  augustss 	ehci_soft_qh_t *sqh;
    111        1.10  augustss 	union {
    112        1.10  augustss 		ehci_soft_qtd_t *qtd;
    113        1.10  augustss 		/* ehci_soft_itd_t *itd; */
    114        1.10  augustss 	} tail;
    115        1.10  augustss 	union {
    116        1.10  augustss 		/* Control pipe */
    117        1.10  augustss 		struct {
    118        1.10  augustss 			usb_dma_t reqdma;
    119        1.10  augustss 			u_int length;
    120        1.10  augustss 		} ctl;
    121        1.10  augustss 		/* Interrupt pipe */
    122        1.78  augustss 		struct {
    123        1.78  augustss 			u_int length;
    124        1.78  augustss 		} intr;
    125        1.10  augustss 		/* Bulk pipe */
    126        1.10  augustss 		struct {
    127        1.10  augustss 			u_int length;
    128        1.10  augustss 		} bulk;
    129        1.10  augustss 		/* Iso pipe */
    130       1.139  jmcneill 		struct {
    131       1.139  jmcneill 			u_int next_frame;
    132       1.139  jmcneill 			u_int cur_xfers;
    133       1.139  jmcneill 		} isoc;
    134        1.10  augustss 	} u;
    135         1.5  augustss };
    136         1.5  augustss 
    137         1.5  augustss Static usbd_status	ehci_open(usbd_pipe_handle);
    138         1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    139         1.5  augustss Static void		ehci_softintr(void *);
    140        1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    141        1.15  augustss Static void		ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
    142        1.18  augustss Static void		ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
    143       1.139  jmcneill Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
    144       1.139  jmcneill Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
    145        1.18  augustss Static void		ehci_idone(struct ehci_xfer *);
    146        1.15  augustss Static void		ehci_timeout(void *);
    147        1.15  augustss Static void		ehci_timeout_task(void *);
    148       1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    149   1.181.6.1  jmcneill Static void		ehci_doorbell(void *);
    150   1.181.6.1  jmcneill Static void		ehci_pcd(void *);
    151         1.5  augustss 
    152         1.5  augustss Static usbd_status	ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
    153         1.5  augustss Static void		ehci_freem(struct usbd_bus *, usb_dma_t *);
    154         1.5  augustss 
    155         1.5  augustss Static usbd_xfer_handle	ehci_allocx(struct usbd_bus *);
    156         1.5  augustss Static void		ehci_freex(struct usbd_bus *, usbd_xfer_handle);
    157   1.181.6.9       mrg Static void		ehci_get_lock(struct usbd_bus *, kmutex_t **);
    158         1.5  augustss 
    159         1.5  augustss Static usbd_status	ehci_root_ctrl_transfer(usbd_xfer_handle);
    160         1.5  augustss Static usbd_status	ehci_root_ctrl_start(usbd_xfer_handle);
    161         1.5  augustss Static void		ehci_root_ctrl_abort(usbd_xfer_handle);
    162         1.5  augustss Static void		ehci_root_ctrl_close(usbd_pipe_handle);
    163         1.5  augustss Static void		ehci_root_ctrl_done(usbd_xfer_handle);
    164         1.5  augustss 
    165         1.5  augustss Static usbd_status	ehci_root_intr_transfer(usbd_xfer_handle);
    166         1.5  augustss Static usbd_status	ehci_root_intr_start(usbd_xfer_handle);
    167         1.5  augustss Static void		ehci_root_intr_abort(usbd_xfer_handle);
    168         1.5  augustss Static void		ehci_root_intr_close(usbd_pipe_handle);
    169         1.5  augustss Static void		ehci_root_intr_done(usbd_xfer_handle);
    170         1.5  augustss 
    171         1.5  augustss Static usbd_status	ehci_device_ctrl_transfer(usbd_xfer_handle);
    172         1.5  augustss Static usbd_status	ehci_device_ctrl_start(usbd_xfer_handle);
    173         1.5  augustss Static void		ehci_device_ctrl_abort(usbd_xfer_handle);
    174         1.5  augustss Static void		ehci_device_ctrl_close(usbd_pipe_handle);
    175         1.5  augustss Static void		ehci_device_ctrl_done(usbd_xfer_handle);
    176         1.5  augustss 
    177         1.5  augustss Static usbd_status	ehci_device_bulk_transfer(usbd_xfer_handle);
    178         1.5  augustss Static usbd_status	ehci_device_bulk_start(usbd_xfer_handle);
    179         1.5  augustss Static void		ehci_device_bulk_abort(usbd_xfer_handle);
    180         1.5  augustss Static void		ehci_device_bulk_close(usbd_pipe_handle);
    181         1.5  augustss Static void		ehci_device_bulk_done(usbd_xfer_handle);
    182         1.5  augustss 
    183         1.5  augustss Static usbd_status	ehci_device_intr_transfer(usbd_xfer_handle);
    184         1.5  augustss Static usbd_status	ehci_device_intr_start(usbd_xfer_handle);
    185         1.5  augustss Static void		ehci_device_intr_abort(usbd_xfer_handle);
    186         1.5  augustss Static void		ehci_device_intr_close(usbd_pipe_handle);
    187         1.5  augustss Static void		ehci_device_intr_done(usbd_xfer_handle);
    188         1.5  augustss 
    189         1.5  augustss Static usbd_status	ehci_device_isoc_transfer(usbd_xfer_handle);
    190         1.5  augustss Static usbd_status	ehci_device_isoc_start(usbd_xfer_handle);
    191         1.5  augustss Static void		ehci_device_isoc_abort(usbd_xfer_handle);
    192         1.5  augustss Static void		ehci_device_isoc_close(usbd_pipe_handle);
    193         1.5  augustss Static void		ehci_device_isoc_done(usbd_xfer_handle);
    194         1.5  augustss 
    195         1.5  augustss Static void		ehci_device_clear_toggle(usbd_pipe_handle pipe);
    196         1.5  augustss Static void		ehci_noop(usbd_pipe_handle pipe);
    197         1.5  augustss 
    198         1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    199         1.5  augustss 
    200         1.9  augustss Static ehci_soft_qh_t  *ehci_alloc_sqh(ehci_softc_t *);
    201         1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    202         1.9  augustss 
    203         1.9  augustss Static ehci_soft_qtd_t  *ehci_alloc_sqtd(ehci_softc_t *);
    204         1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    205        1.25  augustss Static usbd_status	ehci_alloc_sqtd_chain(struct ehci_pipe *,
    206        1.15  augustss 			    ehci_softc_t *, int, int, usbd_xfer_handle,
    207        1.15  augustss 			    ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    208        1.25  augustss Static void		ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
    209        1.18  augustss 					    ehci_soft_qtd_t *);
    210        1.15  augustss 
    211       1.139  jmcneill Static ehci_soft_itd_t	*ehci_alloc_itd(ehci_softc_t *sc);
    212       1.139  jmcneill Static void		ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
    213       1.139  jmcneill Static void 		ehci_rem_free_itd_chain(ehci_softc_t *sc,
    214       1.139  jmcneill 						struct ehci_xfer *exfer);
    215       1.139  jmcneill Static void 		ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
    216       1.139  jmcneill 						usbd_status status);
    217       1.139  jmcneill 
    218        1.15  augustss Static usbd_status	ehci_device_request(usbd_xfer_handle xfer);
    219         1.9  augustss 
    220        1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    221        1.78  augustss 			    int ival);
    222        1.78  augustss 
    223   1.181.6.4       mrg Static void		ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *,
    224   1.181.6.4       mrg 				    ehci_soft_qh_t *);
    225        1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    226        1.10  augustss 				    ehci_soft_qh_t *);
    227        1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    228        1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    229        1.10  augustss 
    230        1.10  augustss Static void		ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
    231        1.10  augustss Static void		ehci_abort_xfer(usbd_xfer_handle, usbd_status);
    232         1.9  augustss 
    233         1.5  augustss #ifdef EHCI_DEBUG
    234        1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    235       1.107  augustss void			ehci_dump(void);
    236         1.6  augustss Static ehci_softc_t 	*theehci;
    237        1.15  augustss Static void		ehci_dump_link(ehci_link_t, int);
    238        1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    239         1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    240         1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    241         1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    242       1.139  jmcneill #if notyet
    243       1.139  jmcneill Static void		ehci_dump_sitd(struct ehci_soft_itd *itd);
    244       1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    245       1.139  jmcneill #endif
    246        1.38    martin #ifdef DIAGNOSTIC
    247       1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    248         1.5  augustss #endif
    249        1.38    martin #endif
    250         1.5  augustss 
    251        1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    252        1.11  augustss 
    253         1.5  augustss #define EHCI_INTR_ENDPT 1
    254         1.5  augustss 
    255        1.18  augustss #define ehci_add_intr_list(sc, ex) \
    256       1.153  jmcneill 	TAILQ_INSERT_TAIL(&(sc)->sc_intrhead, (ex), inext);
    257       1.153  jmcneill #define ehci_del_intr_list(sc, ex) \
    258        1.44  augustss 	do { \
    259       1.153  jmcneill 		TAILQ_REMOVE(&sc->sc_intrhead, (ex), inext); \
    260       1.153  jmcneill 		(ex)->inext.tqe_prev = NULL; \
    261        1.44  augustss 	} while (0)
    262       1.153  jmcneill #define ehci_active_intr_list(ex) ((ex)->inext.tqe_prev != NULL)
    263        1.18  augustss 
    264       1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    265   1.181.6.4       mrg 	.open_pipe =	ehci_open,
    266   1.181.6.4       mrg 	.soft_intr =	ehci_softintr,
    267   1.181.6.4       mrg 	.do_poll =	ehci_poll,
    268   1.181.6.4       mrg 	.allocm =	ehci_allocm,
    269   1.181.6.4       mrg 	.freem =	ehci_freem,
    270   1.181.6.4       mrg 	.allocx =	ehci_allocx,
    271   1.181.6.4       mrg 	.freex =	ehci_freex,
    272   1.181.6.9       mrg 	.get_lock =	ehci_get_lock,
    273         1.5  augustss };
    274         1.5  augustss 
    275       1.123  drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
    276   1.181.6.4       mrg 	.transfer =	ehci_root_ctrl_transfer,
    277   1.181.6.4       mrg 	.start =	ehci_root_ctrl_start,
    278   1.181.6.4       mrg 	.abort =	ehci_root_ctrl_abort,
    279   1.181.6.4       mrg 	.close =	ehci_root_ctrl_close,
    280   1.181.6.4       mrg 	.cleartoggle =	ehci_noop,
    281   1.181.6.4       mrg 	.done =		ehci_root_ctrl_done,
    282         1.5  augustss };
    283         1.5  augustss 
    284       1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    285   1.181.6.4       mrg 	.transfer =	ehci_root_intr_transfer,
    286   1.181.6.4       mrg 	.start =	ehci_root_intr_start,
    287   1.181.6.4       mrg 	.abort =	ehci_root_intr_abort,
    288   1.181.6.4       mrg 	.close =	ehci_root_intr_close,
    289   1.181.6.4       mrg 	.cleartoggle =	ehci_noop,
    290   1.181.6.4       mrg 	.done =		ehci_root_intr_done,
    291         1.5  augustss };
    292         1.5  augustss 
    293       1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    294   1.181.6.4       mrg 	.transfer =	ehci_device_ctrl_transfer,
    295   1.181.6.4       mrg 	.start =	ehci_device_ctrl_start,
    296   1.181.6.4       mrg 	.abort =	ehci_device_ctrl_abort,
    297   1.181.6.4       mrg 	.close =	ehci_device_ctrl_close,
    298   1.181.6.4       mrg 	.cleartoggle =	ehci_noop,
    299   1.181.6.4       mrg 	.done =		ehci_device_ctrl_done,
    300         1.5  augustss };
    301         1.5  augustss 
    302       1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    303   1.181.6.4       mrg 	.transfer =	ehci_device_intr_transfer,
    304   1.181.6.4       mrg 	.start =	ehci_device_intr_start,
    305   1.181.6.4       mrg 	.abort =	ehci_device_intr_abort,
    306   1.181.6.4       mrg 	.close =	ehci_device_intr_close,
    307   1.181.6.4       mrg 	.cleartoggle =	ehci_device_clear_toggle,
    308   1.181.6.4       mrg 	.done =		ehci_device_intr_done,
    309         1.5  augustss };
    310         1.5  augustss 
    311       1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    312   1.181.6.4       mrg 	.transfer =	ehci_device_bulk_transfer,
    313   1.181.6.4       mrg 	.start =	ehci_device_bulk_start,
    314   1.181.6.4       mrg 	.abort =	ehci_device_bulk_abort,
    315   1.181.6.4       mrg 	.close =	ehci_device_bulk_close,
    316   1.181.6.4       mrg 	.cleartoggle =	ehci_device_clear_toggle,
    317   1.181.6.4       mrg 	.done =		ehci_device_bulk_done,
    318         1.5  augustss };
    319         1.5  augustss 
    320       1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    321   1.181.6.4       mrg 	.transfer =	ehci_device_isoc_transfer,
    322   1.181.6.4       mrg 	.start =	ehci_device_isoc_start,
    323   1.181.6.4       mrg 	.abort =	ehci_device_isoc_abort,
    324   1.181.6.4       mrg 	.close =	ehci_device_isoc_close,
    325   1.181.6.4       mrg 	.cleartoggle =	ehci_noop,
    326   1.181.6.4       mrg 	.done =		ehci_device_isoc_done,
    327         1.5  augustss };
    328         1.5  augustss 
    329       1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    330        1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    331        1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    332        1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    333        1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    334        1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    335        1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    336        1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    337        1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    338        1.94  augustss };
    339        1.94  augustss 
    340         1.1  augustss usbd_status
    341         1.1  augustss ehci_init(ehci_softc_t *sc)
    342         1.1  augustss {
    343       1.104  christos 	u_int32_t vers, sparams, cparams, hcr;
    344         1.3  augustss 	u_int i;
    345         1.3  augustss 	usbd_status err;
    346        1.11  augustss 	ehci_soft_qh_t *sqh;
    347        1.89  augustss 	u_int ncomp;
    348         1.3  augustss 
    349         1.3  augustss 	DPRINTF(("ehci_init: start\n"));
    350         1.6  augustss #ifdef EHCI_DEBUG
    351         1.6  augustss 	theehci = sc;
    352         1.6  augustss #endif
    353         1.3  augustss 
    354   1.181.6.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    355   1.181.6.5       mrg 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    356   1.181.6.1  jmcneill 	cv_init(&sc->sc_softwake_cv, "ehciab");
    357   1.181.6.1  jmcneill 	cv_init(&sc->sc_doorbell, "ehcidi");
    358   1.181.6.1  jmcneill 
    359   1.181.6.1  jmcneill 	sc->sc_doorbell_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    360   1.181.6.1  jmcneill 	    ehci_doorbell, sc);
    361   1.181.6.1  jmcneill 	sc->sc_pcd_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    362   1.181.6.1  jmcneill 	    ehci_pcd, sc);
    363   1.181.6.1  jmcneill 
    364         1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    365         1.3  augustss 
    366       1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    367       1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    368       1.104  christos 	       vers >> 8, vers & 0xff);
    369         1.3  augustss 
    370         1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    371         1.3  augustss 	DPRINTF(("ehci_init: sparams=0x%x\n", sparams));
    372         1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    373        1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    374        1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    375       1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    376       1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    377        1.47  augustss #if NOHCI == 0 || NUHCI == 0
    378        1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    379       1.134  drochner 			     device_xname(sc->sc_dev));
    380        1.47  augustss #endif
    381        1.89  augustss 		if (ncomp < sc->sc_ncomp)
    382        1.89  augustss 			sc->sc_ncomp = ncomp;
    383         1.3  augustss 	}
    384         1.3  augustss 	if (sc->sc_ncomp > 0) {
    385       1.172      matt 		KASSERT(!(sc->sc_flags & EHCIF_ETTF));
    386        1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    387       1.134  drochner 		    device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
    388         1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    389         1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    390         1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    391       1.134  drochner 			aprint_normal(" %s", device_xname(sc->sc_comps[i]));
    392        1.41   thorpej 		aprint_normal("\n");
    393         1.3  augustss 	}
    394         1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    395         1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    396         1.3  augustss 	DPRINTF(("ehci_init: cparams=0x%x\n", cparams));
    397       1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    398        1.36  augustss 
    399        1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    400        1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    401        1.36  augustss 		EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    402        1.36  augustss 	}
    403        1.33  augustss 
    404         1.3  augustss 	sc->sc_bus.usbrev = USBREV_2_0;
    405         1.3  augustss 
    406       1.136  drochner 	usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    407        1.90      fvdl 	    USB_MEM_RESERVE);
    408        1.90      fvdl 
    409         1.3  augustss 	/* Reset the controller */
    410       1.134  drochner 	DPRINTF(("%s: resetting\n", device_xname(sc->sc_dev)));
    411         1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    412         1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    413         1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    414         1.3  augustss 	for (i = 0; i < 100; i++) {
    415        1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    416         1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    417         1.3  augustss 		if (!hcr)
    418         1.3  augustss 			break;
    419         1.3  augustss 	}
    420         1.3  augustss 	if (hcr) {
    421       1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    422         1.3  augustss 		return (USBD_IOERROR);
    423         1.3  augustss 	}
    424       1.170  kiyohara 	if (sc->sc_vendor_init)
    425       1.170  kiyohara 		sc->sc_vendor_init(sc);
    426         1.3  augustss 
    427       1.172      matt 	/*
    428       1.172      matt 	 * If we are doing embedded transaction translation function, force
    429       1.172      matt 	 * the controller to host mode.
    430       1.172      matt 	 */
    431       1.172      matt 	if (sc->sc_flags & EHCIF_ETTF) {
    432       1.172      matt 		uint32_t usbmode = EREAD4(sc, EHCI_USBMODE);
    433       1.172      matt 		usbmode &= ~EHCI_USBMODE_CM;
    434       1.172      matt 		usbmode |= EHCI_USBMODE_CM_HOST;
    435       1.172      matt 		EWRITE4(sc, EHCI_USBMODE, usbmode);
    436       1.172      matt 	}
    437       1.172      matt 
    438        1.78  augustss 	/* XXX need proper intr scheduling */
    439        1.78  augustss 	sc->sc_rand = 96;
    440        1.78  augustss 
    441         1.3  augustss 	/* frame list size at default, read back what we got and use that */
    442         1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    443        1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    444        1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    445        1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    446         1.3  augustss 	case 3: return (USBD_IOERROR);
    447         1.3  augustss 	}
    448        1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    449        1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    450         1.3  augustss 	if (err)
    451         1.3  augustss 		return (err);
    452       1.134  drochner 	DPRINTF(("%s: flsize=%d\n", device_xname(sc->sc_dev),sc->sc_flsize));
    453        1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    454       1.139  jmcneill 
    455       1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    456       1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    457       1.139  jmcneill 	}
    458       1.139  jmcneill 
    459        1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    460         1.3  augustss 
    461   1.181.6.1  jmcneill 	sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    462   1.181.6.1  jmcneill 				     KM_SLEEP);
    463       1.139  jmcneill 	if (sc->sc_softitds == NULL)
    464       1.139  jmcneill 		return ENOMEM;
    465       1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    466       1.153  jmcneill 	TAILQ_INIT(&sc->sc_intrhead);
    467       1.139  jmcneill 
    468         1.5  augustss 	/* Set up the bus struct. */
    469         1.5  augustss 	sc->sc_bus.methods = &ehci_bus_methods;
    470         1.5  augustss 	sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
    471         1.5  augustss 
    472         1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    473         1.6  augustss 
    474        1.78  augustss 	/*
    475        1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    476        1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    477        1.78  augustss 	 */
    478        1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    479        1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    480        1.78  augustss 		if (sqh == NULL) {
    481        1.78  augustss 			err = USBD_NOMEM;
    482        1.78  augustss 			goto bad1;
    483        1.78  augustss 		}
    484        1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    485        1.78  augustss 	}
    486        1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    487        1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    488        1.78  augustss 		if (i == 0) {
    489        1.78  augustss 			/* The last (1ms) QH terminates. */
    490        1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    491        1.78  augustss 			sqh->next = NULL;
    492        1.78  augustss 		} else {
    493        1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    494        1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    495        1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    496        1.78  augustss 			    EHCI_LINK_QH);
    497        1.78  augustss 		}
    498        1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    499        1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    500        1.78  augustss 		sqh->next = NULL;
    501        1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    502        1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    503        1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    504        1.78  augustss 		sqh->sqtd = NULL;
    505       1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    506       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    507        1.78  augustss 	}
    508        1.78  augustss 	/* Point the frame list at the last level (128ms). */
    509        1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    510        1.94  augustss 		int j;
    511        1.94  augustss 
    512        1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    513        1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    514        1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    515        1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    516        1.78  augustss 		    i)].sqh->physaddr);
    517        1.78  augustss 	}
    518       1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    519       1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    520        1.78  augustss 
    521        1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    522        1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    523        1.11  augustss 	if (sqh == NULL) {
    524         1.9  augustss 		err = USBD_NOMEM;
    525         1.9  augustss 		goto bad1;
    526         1.9  augustss 	}
    527        1.11  augustss 	/* Fill the QH */
    528        1.11  augustss 	sqh->qh.qh_endp =
    529        1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    530        1.11  augustss 	sqh->qh.qh_link =
    531        1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    532        1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    533        1.11  augustss 	sqh->next = NULL;
    534        1.11  augustss 	/* Fill the overlay qTD */
    535        1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    536        1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    537        1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    538        1.11  augustss 	sqh->sqtd = NULL;
    539       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    540       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    541         1.9  augustss #ifdef EHCI_DEBUG
    542         1.9  augustss 	if (ehcidebug) {
    543        1.27     enami 		ehci_dump_sqh(sqh);
    544         1.9  augustss 	}
    545         1.9  augustss #endif
    546         1.9  augustss 
    547         1.9  augustss 	/* Point to async list */
    548        1.11  augustss 	sc->sc_async_head = sqh;
    549        1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    550         1.9  augustss 
    551  1.181.6.14       mrg 	callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE);
    552        1.10  augustss 
    553         1.6  augustss 	/* Turn on controller */
    554         1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    555        1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    556         1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    557        1.10  augustss 		 EHCI_CMD_ASE |
    558        1.78  augustss 		 EHCI_CMD_PSE |
    559         1.6  augustss 		 EHCI_CMD_RS);
    560         1.6  augustss 
    561         1.6  augustss 	/* Take over port ownership */
    562         1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    563         1.6  augustss 
    564         1.8  augustss 	for (i = 0; i < 100; i++) {
    565        1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    566         1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    567         1.8  augustss 		if (!hcr)
    568         1.8  augustss 			break;
    569         1.8  augustss 	}
    570         1.8  augustss 	if (hcr) {
    571       1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    572         1.8  augustss 		return (USBD_IOERROR);
    573         1.8  augustss 	}
    574         1.8  augustss 
    575       1.105  augustss 	/* Enable interrupts */
    576       1.105  augustss 	DPRINTFN(1,("ehci_init: enabling\n"));
    577       1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    578       1.105  augustss 
    579         1.5  augustss 	return (USBD_NORMAL_COMPLETION);
    580         1.9  augustss 
    581         1.9  augustss #if 0
    582        1.11  augustss  bad2:
    583        1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    584         1.9  augustss #endif
    585         1.9  augustss  bad1:
    586         1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    587         1.9  augustss 	return (err);
    588         1.1  augustss }
    589         1.1  augustss 
    590         1.1  augustss int
    591         1.1  augustss ehci_intr(void *v)
    592         1.1  augustss {
    593         1.6  augustss 	ehci_softc_t *sc = v;
    594   1.181.6.1  jmcneill 	int ret = 0;
    595         1.6  augustss 
    596   1.181.6.1  jmcneill 	if (sc == NULL)
    597   1.181.6.1  jmcneill 		return 0;
    598   1.181.6.1  jmcneill 
    599   1.181.6.1  jmcneill 	mutex_spin_enter(&sc->sc_intr_lock);
    600   1.181.6.1  jmcneill 
    601   1.181.6.1  jmcneill 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    602   1.181.6.1  jmcneill 		goto done;
    603        1.15  augustss 
    604         1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    605         1.6  augustss 	if (sc->sc_bus.use_polling) {
    606        1.78  augustss 		u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    607        1.78  augustss 
    608        1.78  augustss 		if (intrs)
    609        1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    610         1.6  augustss #ifdef DIAGNOSTIC
    611        1.65   mycroft 		DPRINTFN(16, ("ehci_intr: ignored interrupt while polling\n"));
    612         1.6  augustss #endif
    613   1.181.6.1  jmcneill 		goto done;
    614         1.6  augustss 	}
    615         1.6  augustss 
    616   1.181.6.1  jmcneill 	ret = ehci_intr1(sc);
    617   1.181.6.1  jmcneill 
    618   1.181.6.1  jmcneill done:
    619   1.181.6.1  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
    620   1.181.6.1  jmcneill 	return ret;
    621         1.6  augustss }
    622         1.6  augustss 
    623         1.6  augustss Static int
    624         1.6  augustss ehci_intr1(ehci_softc_t *sc)
    625         1.6  augustss {
    626         1.6  augustss 	u_int32_t intrs, eintrs;
    627         1.6  augustss 
    628         1.6  augustss 	DPRINTFN(20,("ehci_intr1: enter\n"));
    629         1.6  augustss 
    630         1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    631         1.6  augustss 	if (sc == NULL) {
    632         1.6  augustss #ifdef DIAGNOSTIC
    633        1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    634         1.6  augustss #endif
    635         1.6  augustss 		return (0);
    636         1.6  augustss 	}
    637         1.6  augustss 
    638   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    639   1.181.6.1  jmcneill 
    640         1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    641         1.6  augustss 	if (!intrs)
    642         1.6  augustss 		return (0);
    643         1.6  augustss 
    644         1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    645        1.72  augustss 	DPRINTFN(7, ("ehci_intr1: sc=%p intrs=0x%x(0x%x) eintrs=0x%x\n",
    646         1.6  augustss 		     sc, (u_int)intrs, EOREAD4(sc, EHCI_USBSTS),
    647         1.6  augustss 		     (u_int)eintrs));
    648         1.6  augustss 	if (!eintrs)
    649         1.6  augustss 		return (0);
    650         1.6  augustss 
    651        1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    652         1.6  augustss 	sc->sc_bus.no_intrs++;
    653        1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    654        1.10  augustss 		DPRINTF(("ehci_intr1: door bell\n"));
    655   1.181.6.3       mrg 		kpreempt_disable();
    656   1.181.6.1  jmcneill 		softint_schedule(sc->sc_doorbell_si);
    657   1.181.6.3       mrg 		kpreempt_enable();
    658        1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    659        1.10  augustss 	}
    660        1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    661        1.46  augustss 		DPRINTFN(5,("ehci_intr1: %s %s\n",
    662        1.46  augustss 			    eintrs & EHCI_STS_INT ? "INT" : "",
    663        1.46  augustss 			    eintrs & EHCI_STS_ERRINT ? "ERRINT" : ""));
    664        1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    665        1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    666         1.6  augustss 	}
    667         1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    668         1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    669       1.134  drochner 		       device_xname(sc->sc_dev));
    670         1.6  augustss 		/* XXX what else */
    671         1.6  augustss 	}
    672         1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    673   1.181.6.3       mrg 		kpreempt_disable();
    674   1.181.6.1  jmcneill 		softint_schedule(sc->sc_pcd_si);
    675   1.181.6.3       mrg 		kpreempt_enable();
    676         1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    677         1.6  augustss 	}
    678         1.6  augustss 
    679         1.6  augustss 	if (eintrs != 0) {
    680         1.6  augustss 		/* Block unprocessed interrupts. */
    681         1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    682         1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    683         1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    684       1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    685         1.6  augustss 	}
    686         1.6  augustss 
    687         1.6  augustss 	return (1);
    688         1.6  augustss }
    689         1.6  augustss 
    690   1.181.6.1  jmcneill Static void
    691   1.181.6.1  jmcneill ehci_doorbell(void *addr)
    692   1.181.6.1  jmcneill {
    693   1.181.6.1  jmcneill 	ehci_softc_t *sc = addr;
    694   1.181.6.1  jmcneill 
    695   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
    696   1.181.6.1  jmcneill 	cv_broadcast(&sc->sc_doorbell);
    697   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
    698   1.181.6.1  jmcneill }
    699         1.6  augustss 
    700       1.164  uebayasi Static void
    701   1.181.6.1  jmcneill ehci_pcd(void *addr)
    702         1.6  augustss {
    703   1.181.6.1  jmcneill 	ehci_softc_t *sc = addr;
    704   1.181.6.1  jmcneill 	usbd_xfer_handle xfer;
    705         1.6  augustss 	usbd_pipe_handle pipe;
    706         1.6  augustss 	u_char *p;
    707         1.6  augustss 	int i, m;
    708         1.6  augustss 
    709   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
    710   1.181.6.1  jmcneill 	xfer = sc->sc_intrxfer;
    711   1.181.6.1  jmcneill 
    712         1.6  augustss 	if (xfer == NULL) {
    713         1.6  augustss 		/* Just ignore the change. */
    714   1.181.6.1  jmcneill 		goto done;
    715         1.6  augustss 	}
    716         1.6  augustss 
    717         1.6  augustss 	pipe = xfer->pipe;
    718         1.6  augustss 
    719        1.30  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
    720         1.6  augustss 	m = min(sc->sc_noport, xfer->length * 8 - 1);
    721         1.6  augustss 	memset(p, 0, xfer->length);
    722         1.6  augustss 	for (i = 1; i <= m; i++) {
    723         1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    724         1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    725         1.6  augustss 			p[i/8] |= 1 << (i%8);
    726         1.6  augustss 	}
    727         1.6  augustss 	DPRINTF(("ehci_pcd: change=0x%02x\n", *p));
    728         1.6  augustss 	xfer->actlen = xfer->length;
    729         1.6  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
    730         1.6  augustss 
    731         1.6  augustss 	usb_transfer_complete(xfer);
    732   1.181.6.1  jmcneill 
    733   1.181.6.1  jmcneill done:
    734   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
    735         1.1  augustss }
    736         1.1  augustss 
    737       1.164  uebayasi Static void
    738         1.5  augustss ehci_softintr(void *v)
    739         1.5  augustss {
    740       1.134  drochner 	struct usbd_bus *bus = v;
    741       1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
    742        1.53       chs 	struct ehci_xfer *ex, *nextex;
    743        1.18  augustss 
    744   1.181.6.6       mrg 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
    745   1.181.6.6       mrg 
    746  1.181.6.13       mrg 	DPRINTFN(10,("%s: ehci_softintr\n", device_xname(sc->sc_dev)));
    747        1.18  augustss 
    748        1.18  augustss 	/*
    749        1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    750        1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    751        1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    752        1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    753        1.18  augustss 	 */
    754       1.153  jmcneill 	for (ex = TAILQ_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
    755       1.153  jmcneill 		nextex = TAILQ_NEXT(ex, inext);
    756        1.18  augustss 		ehci_check_intr(sc, ex);
    757        1.53       chs 	}
    758        1.18  augustss 
    759       1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    760       1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    761       1.153  jmcneill 	    !TAILQ_EMPTY(&sc->sc_intrhead))
    762   1.181.6.6       mrg 		callout_reset(&sc->sc_tmo_intrlist,
    763   1.181.6.6       mrg 		    hz, ehci_intrlist_timeout, sc);
    764       1.108   xtraeme 
    765        1.29  augustss 	if (sc->sc_softwake) {
    766        1.29  augustss 		sc->sc_softwake = 0;
    767   1.181.6.1  jmcneill 		cv_broadcast(&sc->sc_softwake_cv);
    768        1.29  augustss 	}
    769        1.18  augustss }
    770        1.18  augustss 
    771        1.18  augustss /* Check for an interrupt. */
    772       1.164  uebayasi Static void
    773       1.115  christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    774        1.18  augustss {
    775       1.139  jmcneill 	int attr;
    776        1.18  augustss 
    777        1.22  augustss 	DPRINTFN(/*15*/2, ("ehci_check_intr: ex=%p\n", ex));
    778        1.18  augustss 
    779   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    780   1.181.6.1  jmcneill 
    781       1.139  jmcneill 	attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
    782       1.139  jmcneill 	if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
    783       1.139  jmcneill 		ehci_check_itd_intr(sc, ex);
    784       1.139  jmcneill 	else
    785       1.139  jmcneill 		ehci_check_qh_intr(sc, ex);
    786       1.139  jmcneill 
    787       1.139  jmcneill 	return;
    788       1.139  jmcneill }
    789       1.139  jmcneill 
    790       1.164  uebayasi Static void
    791       1.139  jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    792       1.139  jmcneill {
    793       1.139  jmcneill 	ehci_soft_qtd_t *sqtd, *lsqtd;
    794       1.139  jmcneill 	__uint32_t status;
    795       1.139  jmcneill 
    796   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    797   1.181.6.1  jmcneill 
    798        1.18  augustss 	if (ex->sqtdstart == NULL) {
    799       1.139  jmcneill 		printf("ehci_check_qh_intr: not valid sqtd\n");
    800        1.18  augustss 		return;
    801        1.18  augustss 	}
    802       1.139  jmcneill 
    803        1.18  augustss 	lsqtd = ex->sqtdend;
    804        1.18  augustss #ifdef DIAGNOSTIC
    805        1.18  augustss 	if (lsqtd == NULL) {
    806       1.139  jmcneill 		printf("ehci_check_qh_intr: lsqtd==0\n");
    807        1.18  augustss 		return;
    808        1.18  augustss 	}
    809        1.18  augustss #endif
    810        1.33  augustss 	/*
    811        1.18  augustss 	 * If the last TD is still active we need to check whether there
    812        1.18  augustss 	 * is a an error somewhere in the middle, or whether there was a
    813        1.18  augustss 	 * short packet (SPD and not ACTIVE).
    814        1.18  augustss 	 */
    815       1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    816       1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    817       1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    818       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    819        1.18  augustss 	if (le32toh(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) {
    820        1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex));
    821        1.18  augustss 		for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
    822       1.138    bouyer 			usb_syncmem(&sqtd->dma,
    823       1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    824       1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    825       1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    826        1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    827       1.138    bouyer 			usb_syncmem(&sqtd->dma,
    828       1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    829       1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    830        1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    831        1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    832        1.18  augustss 				break;
    833        1.18  augustss 			/* Any kind of error makes the xfer done. */
    834        1.18  augustss 			if (status & EHCI_QTD_HALTED)
    835        1.18  augustss 				goto done;
    836        1.18  augustss 			/* We want short packets, and it is short: it's done */
    837        1.58   mycroft 			if (EHCI_QTD_GET_BYTES(status) != 0)
    838        1.18  augustss 				goto done;
    839        1.18  augustss 		}
    840        1.18  augustss 		DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n",
    841        1.18  augustss 			      ex, ex->sqtdstart));
    842       1.138    bouyer 		usb_syncmem(&lsqtd->dma,
    843       1.138    bouyer 		    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    844       1.138    bouyer 		    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    845        1.18  augustss 		return;
    846        1.18  augustss 	}
    847        1.18  augustss  done:
    848        1.18  augustss 	DPRINTFN(12, ("ehci_check_intr: ex=%p done\n", ex));
    849       1.171    dyoung 	callout_stop(&ex->xfer.timeout_handle);
    850        1.18  augustss 	ehci_idone(ex);
    851        1.18  augustss }
    852        1.18  augustss 
    853       1.164  uebayasi Static void
    854       1.139  jmcneill ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex) {
    855       1.139  jmcneill 	ehci_soft_itd_t *itd;
    856       1.139  jmcneill 	int i;
    857       1.139  jmcneill 
    858   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    859   1.181.6.1  jmcneill 
    860       1.153  jmcneill 	if (&ex->xfer != SIMPLEQ_FIRST(&ex->xfer.pipe->queue))
    861       1.153  jmcneill 		return;
    862       1.153  jmcneill 
    863       1.139  jmcneill 	if (ex->itdstart == NULL) {
    864       1.139  jmcneill 		printf("ehci_check_itd_intr: not valid itd\n");
    865       1.139  jmcneill 		return;
    866       1.139  jmcneill 	}
    867       1.139  jmcneill 
    868       1.139  jmcneill 	itd = ex->itdend;
    869       1.139  jmcneill #ifdef DIAGNOSTIC
    870       1.139  jmcneill 	if (itd == NULL) {
    871       1.139  jmcneill 		printf("ehci_check_itd_intr: itdend == 0\n");
    872       1.139  jmcneill 		return;
    873       1.139  jmcneill 	}
    874       1.139  jmcneill #endif
    875       1.139  jmcneill 
    876       1.139  jmcneill 	/*
    877       1.153  jmcneill 	 * check no active transfers in last itd, meaning we're finished
    878       1.139  jmcneill 	 */
    879       1.139  jmcneill 
    880       1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    881       1.139  jmcneill 		    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    882       1.139  jmcneill 		    BUS_DMASYNC_POSTREAD);
    883       1.139  jmcneill 
    884       1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
    885       1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    886       1.152  jmcneill 			break;
    887       1.139  jmcneill 	}
    888       1.139  jmcneill 
    889       1.168  jakllsch 	if (i == EHCI_ITD_NUFRAMES) {
    890       1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    891       1.139  jmcneill 	}
    892       1.139  jmcneill 
    893       1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex %p itd %p still active\n", ex,
    894       1.139  jmcneill 			ex->itdstart));
    895       1.139  jmcneill 	return;
    896       1.139  jmcneill done:
    897       1.139  jmcneill 	DPRINTFN(12, ("ehci_check_itd_intr: ex=%p done\n", ex));
    898       1.171    dyoung 	callout_stop(&ex->xfer.timeout_handle);
    899       1.139  jmcneill 	ehci_idone(ex);
    900       1.139  jmcneill }
    901       1.139  jmcneill 
    902       1.164  uebayasi Static void
    903        1.18  augustss ehci_idone(struct ehci_xfer *ex)
    904        1.18  augustss {
    905        1.18  augustss 	usbd_xfer_handle xfer = &ex->xfer;
    906        1.18  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
    907   1.181.6.1  jmcneill 	struct ehci_softc *sc = xfer->pipe->device->bus->hci_private;
    908        1.82  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    909        1.82  augustss 	u_int32_t status = 0, nstatus = 0;
    910        1.18  augustss 	int actlen;
    911        1.18  augustss 
    912   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    913   1.181.6.1  jmcneill 
    914        1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p\n", ex));
    915   1.181.6.1  jmcneill 
    916        1.18  augustss #ifdef DIAGNOSTIC
    917        1.18  augustss 	{
    918        1.18  augustss 		if (ex->isdone) {
    919        1.18  augustss #ifdef EHCI_DEBUG
    920        1.18  augustss 			printf("ehci_idone: ex is done!\n   ");
    921        1.18  augustss 			ehci_dump_exfer(ex);
    922        1.18  augustss #else
    923        1.18  augustss 			printf("ehci_idone: ex=%p is done!\n", ex);
    924        1.18  augustss #endif
    925        1.18  augustss 			return;
    926        1.18  augustss 		}
    927        1.18  augustss 		ex->isdone = 1;
    928        1.18  augustss 	}
    929        1.18  augustss #endif
    930        1.18  augustss 	if (xfer->status == USBD_CANCELLED ||
    931        1.18  augustss 	    xfer->status == USBD_TIMEOUT) {
    932        1.18  augustss 		DPRINTF(("ehci_idone: aborted xfer=%p\n", xfer));
    933        1.18  augustss 		return;
    934        1.18  augustss 	}
    935        1.18  augustss 
    936        1.18  augustss #ifdef EHCI_DEBUG
    937        1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: xfer=%p, pipe=%p ready\n", xfer, epipe));
    938        1.18  augustss 	if (ehcidebug > 10)
    939        1.18  augustss 		ehci_dump_sqtds(ex->sqtdstart);
    940        1.18  augustss #endif
    941        1.18  augustss 
    942        1.18  augustss 	/* The transfer is done, compute actual length and status. */
    943       1.139  jmcneill 
    944       1.139  jmcneill 	if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
    945       1.139  jmcneill 				== UE_ISOCHRONOUS) {
    946       1.139  jmcneill 		/* Isoc transfer */
    947       1.139  jmcneill 		struct ehci_soft_itd *itd;
    948       1.139  jmcneill 		int i, nframes, len, uframes;
    949       1.139  jmcneill 
    950       1.139  jmcneill 		nframes = 0;
    951       1.139  jmcneill 		actlen = 0;
    952       1.139  jmcneill 
    953       1.168  jakllsch 		i = xfer->pipe->endpoint->edesc->bInterval;
    954       1.168  jakllsch 		uframes = min(1 << (i - 1), USB_UFRAMES_PER_FRAME);
    955       1.139  jmcneill 
    956       1.139  jmcneill 		for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
    957       1.139  jmcneill 			usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
    958       1.139  jmcneill 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    959       1.139  jmcneill 			    BUS_DMASYNC_POSTREAD);
    960       1.139  jmcneill 
    961       1.168  jakllsch 			for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) {
    962       1.139  jmcneill 				/* XXX - driver didn't fill in the frame full
    963       1.139  jmcneill 				 *   of uframes. This leads to scheduling
    964       1.139  jmcneill 				 *   inefficiencies, but working around
    965       1.139  jmcneill 				 *   this doubles complexity of tracking
    966       1.139  jmcneill 				 *   an xfer.
    967       1.139  jmcneill 				 */
    968       1.139  jmcneill 				if (nframes >= xfer->nframes)
    969       1.139  jmcneill 					break;
    970       1.139  jmcneill 
    971       1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
    972       1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
    973       1.155    jmorse 				if (EHCI_ITD_GET_STATUS(status) != 0)
    974       1.155    jmorse 					len = 0; /*No valid data on error*/
    975       1.155    jmorse 
    976       1.139  jmcneill 				xfer->frlengths[nframes++] = len;
    977       1.139  jmcneill 				actlen += len;
    978       1.139  jmcneill 			}
    979       1.139  jmcneill 
    980       1.139  jmcneill 			if (nframes >= xfer->nframes)
    981       1.139  jmcneill 				break;
    982       1.139  jmcneill 	    	}
    983       1.139  jmcneill 
    984       1.139  jmcneill 		xfer->actlen = actlen;
    985       1.139  jmcneill 		xfer->status = USBD_NORMAL_COMPLETION;
    986       1.139  jmcneill 		goto end;
    987       1.139  jmcneill 	}
    988       1.139  jmcneill 
    989       1.139  jmcneill 	/* Continue processing xfers using queue heads */
    990       1.139  jmcneill 
    991        1.82  augustss 	lsqtd = ex->sqtdend;
    992        1.18  augustss 	actlen = 0;
    993       1.139  jmcneill 	for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
    994       1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
    995       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    996        1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
    997        1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
    998        1.18  augustss 			break;
    999        1.18  augustss 
   1000        1.18  augustss 		status = nstatus;
   1001       1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
   1002        1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
   1003        1.18  augustss 	}
   1004        1.22  augustss 
   1005       1.139  jmcneill 
   1006        1.91     perry 	/*
   1007        1.86  augustss 	 * If there are left over TDs we need to update the toggle.
   1008        1.86  augustss 	 * The default pipe doesn't need it since control transfers
   1009        1.86  augustss 	 * start the toggle at 0 every time.
   1010       1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
   1011       1.117  drochner 	 * packets within the qTD.
   1012        1.86  augustss 	 */
   1013       1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
   1014        1.82  augustss 	    xfer->pipe->device->default_pipe != xfer->pipe) {
   1015       1.117  drochner 		DPRINTFN(2, ("ehci_idone: need toggle update "
   1016       1.117  drochner 			     "status=%08x nstatus=%08x\n", status, nstatus));
   1017        1.58   mycroft #if 0
   1018        1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
   1019        1.58   mycroft 		ehci_dump_sqtds(ex->sqtdstart);
   1020        1.58   mycroft #endif
   1021        1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
   1022        1.22  augustss 	}
   1023        1.18  augustss 
   1024        1.23  augustss 	DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, status=0x%x\n",
   1025        1.22  augustss 			   xfer->length, actlen, status));
   1026        1.18  augustss 	xfer->actlen = actlen;
   1027        1.98  augustss 	if (status & EHCI_QTD_HALTED) {
   1028        1.18  augustss #ifdef EHCI_DEBUG
   1029        1.18  augustss 		char sbuf[128];
   1030        1.18  augustss 
   1031       1.156  christos 		snprintb(sbuf, sizeof(sbuf),
   1032       1.156  christos 		    "\20\7HALTED\6BUFERR\5BABBLE\4XACTERR\3MISSED\1PINGSTATE",
   1033       1.156  christos 		    (u_int32_t)status);
   1034        1.18  augustss 
   1035        1.98  augustss 		DPRINTFN(2, ("ehci_idone: error, addr=%d, endpt=0x%02x, "
   1036        1.18  augustss 			  "status 0x%s\n",
   1037        1.18  augustss 			  xfer->pipe->device->address,
   1038        1.18  augustss 			  xfer->pipe->endpoint->edesc->bEndpointAddress,
   1039        1.18  augustss 			  sbuf));
   1040        1.23  augustss 		if (ehcidebug > 2) {
   1041        1.23  augustss 			ehci_dump_sqh(epipe->sqh);
   1042        1.23  augustss 			ehci_dump_sqtds(ex->sqtdstart);
   1043        1.23  augustss 		}
   1044        1.18  augustss #endif
   1045        1.98  augustss 		/* low&full speed has an extra error flag */
   1046        1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
   1047        1.98  augustss 		    EHCI_QH_SPEED_HIGH)
   1048        1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
   1049        1.98  augustss 		else
   1050        1.98  augustss 			status &= EHCI_QTD_STATERRS;
   1051       1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
   1052        1.18  augustss 			xfer->status = USBD_STALLED;
   1053       1.139  jmcneill 		} else {
   1054        1.18  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
   1055       1.139  jmcneill 		}
   1056        1.98  augustss 		/* XXX need to reset TT on missed microframe */
   1057        1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
   1058        1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1059        1.98  augustss 			    "implemented, hub might be inoperational\n",
   1060       1.134  drochner 			    device_xname(sc->sc_dev));
   1061        1.98  augustss 		}
   1062        1.18  augustss 	} else {
   1063        1.18  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1064        1.18  augustss 	}
   1065        1.18  augustss 
   1066       1.139  jmcneill     end:
   1067       1.139  jmcneill 	/* XXX transfer_complete memcpys out transfer data (for in endpoints)
   1068       1.139  jmcneill 	 * during this call, before methods->done is called: dma sync required
   1069       1.139  jmcneill 	 * beforehand? */
   1070        1.18  augustss 	usb_transfer_complete(xfer);
   1071        1.22  augustss 	DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex));
   1072         1.5  augustss }
   1073         1.5  augustss 
   1074        1.15  augustss /*
   1075        1.15  augustss  * Wait here until controller claims to have an interrupt.
   1076        1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
   1077        1.15  augustss  * too long.
   1078        1.15  augustss  */
   1079       1.164  uebayasi Static void
   1080        1.15  augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
   1081        1.15  augustss {
   1082        1.97  augustss 	int timo;
   1083        1.15  augustss 	u_int32_t intrs;
   1084        1.15  augustss 
   1085        1.15  augustss 	xfer->status = USBD_IN_PROGRESS;
   1086        1.97  augustss 	for (timo = xfer->timeout; timo >= 0; timo--) {
   1087        1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1088        1.17  augustss 		if (sc->sc_dying)
   1089        1.17  augustss 			break;
   1090        1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
   1091        1.15  augustss 			sc->sc_eintrs;
   1092        1.15  augustss 		DPRINTFN(15,("ehci_waitintr: 0x%04x\n", intrs));
   1093        1.70      yamt #ifdef EHCI_DEBUG
   1094        1.15  augustss 		if (ehcidebug > 15)
   1095        1.18  augustss 			ehci_dump_regs(sc);
   1096        1.15  augustss #endif
   1097        1.15  augustss 		if (intrs) {
   1098   1.181.6.1  jmcneill 			mutex_spin_enter(&sc->sc_intr_lock);
   1099        1.15  augustss 			ehci_intr1(sc);
   1100   1.181.6.1  jmcneill 			mutex_spin_exit(&sc->sc_intr_lock);
   1101        1.15  augustss 			if (xfer->status != USBD_IN_PROGRESS)
   1102        1.15  augustss 				return;
   1103        1.15  augustss 		}
   1104        1.15  augustss 	}
   1105        1.15  augustss 
   1106        1.15  augustss 	/* Timeout */
   1107        1.15  augustss 	DPRINTF(("ehci_waitintr: timeout\n"));
   1108        1.15  augustss 	xfer->status = USBD_TIMEOUT;
   1109   1.181.6.6       mrg 	mutex_enter(&sc->sc_lock);
   1110        1.15  augustss 	usb_transfer_complete(xfer);
   1111   1.181.6.6       mrg 	mutex_exit(&sc->sc_lock);
   1112        1.15  augustss 	/* XXX should free TD */
   1113        1.15  augustss }
   1114        1.15  augustss 
   1115       1.164  uebayasi Static void
   1116         1.5  augustss ehci_poll(struct usbd_bus *bus)
   1117         1.5  augustss {
   1118       1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
   1119         1.5  augustss #ifdef EHCI_DEBUG
   1120         1.5  augustss 	static int last;
   1121         1.5  augustss 	int new;
   1122         1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1123         1.5  augustss 	if (new != last) {
   1124         1.5  augustss 		DPRINTFN(10,("ehci_poll: intrs=0x%04x\n", new));
   1125         1.5  augustss 		last = new;
   1126         1.5  augustss 	}
   1127         1.5  augustss #endif
   1128         1.5  augustss 
   1129   1.181.6.1  jmcneill 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) {
   1130   1.181.6.1  jmcneill 		mutex_spin_enter(&sc->sc_intr_lock);
   1131         1.5  augustss 		ehci_intr1(sc);
   1132   1.181.6.1  jmcneill 		mutex_spin_exit(&sc->sc_intr_lock);
   1133   1.181.6.1  jmcneill 	}
   1134         1.5  augustss }
   1135         1.5  augustss 
   1136       1.132    dyoung void
   1137       1.132    dyoung ehci_childdet(device_t self, device_t child)
   1138       1.132    dyoung {
   1139       1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1140       1.132    dyoung 
   1141       1.132    dyoung 	KASSERT(sc->sc_child == child);
   1142       1.132    dyoung 	sc->sc_child = NULL;
   1143       1.132    dyoung }
   1144       1.132    dyoung 
   1145         1.1  augustss int
   1146         1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1147         1.1  augustss {
   1148   1.181.6.1  jmcneill 	usbd_xfer_handle xfer;
   1149         1.1  augustss 	int rv = 0;
   1150         1.1  augustss 
   1151         1.1  augustss 	if (sc->sc_child != NULL)
   1152         1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1153        1.33  augustss 
   1154         1.1  augustss 	if (rv != 0)
   1155         1.1  augustss 		return (rv);
   1156         1.1  augustss 
   1157   1.181.6.2  jmcneill 	callout_halt(&sc->sc_tmo_intrlist, NULL);
   1158   1.181.6.2  jmcneill 	callout_destroy(&sc->sc_tmo_intrlist);
   1159        1.15  augustss 
   1160         1.1  augustss 	/* XXX free other data structures XXX */
   1161   1.181.6.1  jmcneill 	if (sc->sc_softitds)
   1162   1.181.6.1  jmcneill 		kmem_free(sc->sc_softitds,
   1163   1.181.6.1  jmcneill 		    sc->sc_flsize * sizeof(ehci_soft_itd_t *));
   1164   1.181.6.1  jmcneill 	cv_destroy(&sc->sc_doorbell);
   1165   1.181.6.1  jmcneill 	cv_destroy(&sc->sc_softwake_cv);
   1166   1.181.6.1  jmcneill 
   1167   1.181.6.1  jmcneill 	softint_disestablish(sc->sc_doorbell_si);
   1168   1.181.6.1  jmcneill 	softint_disestablish(sc->sc_pcd_si);
   1169   1.181.6.1  jmcneill 
   1170   1.181.6.1  jmcneill 	while ((xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers)) != NULL) {
   1171   1.181.6.1  jmcneill 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1172   1.181.6.1  jmcneill 		kmem_free(xfer, sizeof(struct ehci_xfer));
   1173   1.181.6.1  jmcneill 	}
   1174         1.1  augustss 
   1175       1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1176       1.128  jmcneill 
   1177         1.1  augustss 	return (rv);
   1178         1.1  augustss }
   1179         1.1  augustss 
   1180         1.1  augustss 
   1181         1.1  augustss int
   1182       1.132    dyoung ehci_activate(device_t self, enum devact act)
   1183         1.1  augustss {
   1184       1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1185         1.1  augustss 
   1186         1.1  augustss 	switch (act) {
   1187         1.1  augustss 	case DVACT_DEACTIVATE:
   1188       1.124  kiyohara 		sc->sc_dying = 1;
   1189       1.163    dyoung 		return 0;
   1190       1.163    dyoung 	default:
   1191       1.163    dyoung 		return EOPNOTSUPP;
   1192         1.1  augustss 	}
   1193         1.1  augustss }
   1194         1.1  augustss 
   1195         1.5  augustss /*
   1196         1.5  augustss  * Handle suspend/resume.
   1197         1.5  augustss  *
   1198         1.5  augustss  * We need to switch to polling mode here, because this routine is
   1199        1.73  augustss  * called from an interrupt context.  This is all right since we
   1200         1.5  augustss  * are almost suspended anyway.
   1201       1.127  jmcneill  *
   1202       1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1203       1.127  jmcneill  * bus glue needs to call out to it.
   1204         1.5  augustss  */
   1205       1.127  jmcneill bool
   1206       1.166    dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual)
   1207         1.5  augustss {
   1208       1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1209   1.181.6.1  jmcneill 	int i;
   1210       1.127  jmcneill 	uint32_t cmd, hcr;
   1211       1.127  jmcneill 
   1212   1.181.6.1  jmcneill 	mutex_spin_enter(&sc->sc_intr_lock);
   1213       1.127  jmcneill 	sc->sc_bus.use_polling++;
   1214   1.181.6.1  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
   1215       1.127  jmcneill 
   1216       1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1217       1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1218       1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1219       1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1220       1.127  jmcneill 	}
   1221       1.127  jmcneill 
   1222       1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1223       1.127  jmcneill 
   1224       1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1225       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1226       1.127  jmcneill 
   1227       1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1228       1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1229       1.127  jmcneill 		if (hcr == 0)
   1230       1.127  jmcneill 			break;
   1231         1.5  augustss 
   1232       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1233       1.127  jmcneill 	}
   1234       1.127  jmcneill 	if (hcr != 0)
   1235       1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1236         1.5  augustss 
   1237       1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1238       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1239        1.74  augustss 
   1240       1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1241       1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1242       1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1243       1.127  jmcneill 			break;
   1244        1.74  augustss 
   1245       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1246       1.127  jmcneill 	}
   1247       1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1248       1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1249        1.74  augustss 
   1250   1.181.6.1  jmcneill 	mutex_spin_enter(&sc->sc_intr_lock);
   1251       1.127  jmcneill 	sc->sc_bus.use_polling--;
   1252   1.181.6.1  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
   1253        1.74  augustss 
   1254       1.127  jmcneill 	return true;
   1255       1.127  jmcneill }
   1256        1.74  augustss 
   1257       1.127  jmcneill bool
   1258       1.166    dyoung ehci_resume(device_t dv, const pmf_qual_t *qual)
   1259       1.127  jmcneill {
   1260       1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1261       1.132    dyoung 	int i;
   1262       1.127  jmcneill 	uint32_t cmd, hcr;
   1263        1.74  augustss 
   1264       1.127  jmcneill 	/* restore things in case the bios sucks */
   1265       1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1266       1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1267       1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1268       1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1269       1.130  jmcneill 
   1270       1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1271        1.74  augustss 
   1272       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1273        1.74  augustss 
   1274       1.127  jmcneill 	hcr = 0;
   1275       1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1276       1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1277       1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1278       1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1279       1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1280       1.127  jmcneill 			hcr = 1;
   1281        1.74  augustss 		}
   1282       1.127  jmcneill 	}
   1283       1.127  jmcneill 
   1284       1.127  jmcneill 	if (hcr) {
   1285       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1286       1.127  jmcneill 
   1287       1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1288       1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1289       1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1290       1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1291       1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1292       1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1293        1.74  augustss 		}
   1294       1.127  jmcneill 	}
   1295       1.127  jmcneill 
   1296       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1297       1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1298        1.74  augustss 
   1299       1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1300       1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1301       1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1302       1.127  jmcneill 			break;
   1303        1.74  augustss 
   1304       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1305         1.5  augustss 	}
   1306       1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1307       1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1308       1.127  jmcneill 
   1309       1.127  jmcneill 	return true;
   1310         1.5  augustss }
   1311         1.5  augustss 
   1312         1.5  augustss /*
   1313         1.5  augustss  * Shut down the controller when the system is going down.
   1314         1.5  augustss  */
   1315       1.133    dyoung bool
   1316       1.133    dyoung ehci_shutdown(device_t self, int flags)
   1317         1.5  augustss {
   1318       1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1319         1.5  augustss 
   1320         1.5  augustss 	DPRINTF(("ehci_shutdown: stopping the HC\n"));
   1321         1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1322         1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1323       1.133    dyoung 	return true;
   1324         1.5  augustss }
   1325         1.5  augustss 
   1326       1.164  uebayasi Static usbd_status
   1327         1.5  augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
   1328         1.5  augustss {
   1329       1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1330        1.25  augustss 	usbd_status err;
   1331         1.5  augustss 
   1332        1.25  augustss 	err = usb_allocmem(&sc->sc_bus, size, 0, dma);
   1333        1.90      fvdl 	if (err == USBD_NOMEM)
   1334        1.90      fvdl 		err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
   1335        1.25  augustss #ifdef EHCI_DEBUG
   1336        1.25  augustss 	if (err)
   1337        1.25  augustss 		printf("ehci_allocm: usb_allocmem()=%d\n", err);
   1338        1.25  augustss #endif
   1339        1.25  augustss 	return (err);
   1340         1.5  augustss }
   1341         1.5  augustss 
   1342       1.164  uebayasi Static void
   1343         1.5  augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
   1344         1.5  augustss {
   1345       1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1346         1.5  augustss 
   1347        1.90      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
   1348       1.134  drochner 		usb_reserve_freem(&sc->sc_dma_reserve,
   1349        1.90      fvdl 		    dma);
   1350        1.90      fvdl 		return;
   1351        1.90      fvdl 	}
   1352         1.5  augustss 	usb_freemem(&sc->sc_bus, dma);
   1353         1.5  augustss }
   1354         1.5  augustss 
   1355       1.164  uebayasi Static usbd_xfer_handle
   1356         1.5  augustss ehci_allocx(struct usbd_bus *bus)
   1357         1.5  augustss {
   1358       1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1359         1.5  augustss 	usbd_xfer_handle xfer;
   1360         1.5  augustss 
   1361         1.5  augustss 	xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
   1362        1.28  augustss 	if (xfer != NULL) {
   1363        1.32     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
   1364        1.28  augustss #ifdef DIAGNOSTIC
   1365        1.28  augustss 		if (xfer->busy_free != XFER_FREE) {
   1366        1.72  augustss 			printf("ehci_allocx: xfer=%p not free, 0x%08x\n", xfer,
   1367        1.28  augustss 			       xfer->busy_free);
   1368        1.28  augustss 		}
   1369        1.28  augustss #endif
   1370        1.28  augustss 	} else {
   1371   1.181.6.1  jmcneill 		xfer = kmem_alloc(sizeof(struct ehci_xfer), KM_SLEEP);
   1372        1.28  augustss 	}
   1373        1.18  augustss 	if (xfer != NULL) {
   1374       1.177   tsutsui 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1375        1.18  augustss #ifdef DIAGNOSTIC
   1376       1.177   tsutsui 		EXFER(xfer)->isdone = 1;
   1377        1.18  augustss 		xfer->busy_free = XFER_BUSY;
   1378        1.18  augustss #endif
   1379        1.18  augustss 	}
   1380         1.5  augustss 	return (xfer);
   1381         1.5  augustss }
   1382         1.5  augustss 
   1383       1.164  uebayasi Static void
   1384         1.5  augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1385         1.5  augustss {
   1386       1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1387         1.5  augustss 
   1388        1.18  augustss #ifdef DIAGNOSTIC
   1389        1.18  augustss 	if (xfer->busy_free != XFER_BUSY) {
   1390        1.18  augustss 		printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
   1391        1.18  augustss 		       xfer->busy_free);
   1392        1.18  augustss 	}
   1393        1.18  augustss 	xfer->busy_free = XFER_FREE;
   1394       1.177   tsutsui 	if (!EXFER(xfer)->isdone) {
   1395        1.18  augustss 		printf("ehci_freex: !isdone\n");
   1396        1.18  augustss 	}
   1397        1.18  augustss #endif
   1398         1.5  augustss 	SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
   1399         1.5  augustss }
   1400         1.5  augustss 
   1401         1.5  augustss Static void
   1402  1.181.6.11       mrg ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1403   1.181.6.1  jmcneill {
   1404   1.181.6.1  jmcneill 	struct ehci_softc *sc = bus->hci_private;
   1405   1.181.6.1  jmcneill 
   1406  1.181.6.11       mrg 	*lock = &sc->sc_lock;
   1407   1.181.6.1  jmcneill }
   1408   1.181.6.1  jmcneill 
   1409   1.181.6.1  jmcneill Static void
   1410         1.5  augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
   1411         1.5  augustss {
   1412        1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1413        1.15  augustss 
   1414        1.23  augustss 	DPRINTF(("ehci_device_clear_toggle: epipe=%p status=0x%x\n",
   1415        1.23  augustss 		 epipe, epipe->sqh->qh.qh_qtd.qtd_status));
   1416       1.158    sketch #ifdef EHCI_DEBUG
   1417        1.22  augustss 	if (ehcidebug)
   1418        1.22  augustss 		usbd_dump_pipe(pipe);
   1419         1.5  augustss #endif
   1420        1.55   mycroft 	epipe->nexttoggle = 0;
   1421         1.5  augustss }
   1422         1.5  augustss 
   1423         1.5  augustss Static void
   1424       1.115  christos ehci_noop(usbd_pipe_handle pipe)
   1425         1.5  augustss {
   1426         1.5  augustss }
   1427         1.5  augustss 
   1428         1.5  augustss #ifdef EHCI_DEBUG
   1429       1.164  uebayasi Static void
   1430        1.18  augustss ehci_dump_regs(ehci_softc_t *sc)
   1431         1.5  augustss {
   1432         1.6  augustss 	int i;
   1433         1.6  augustss 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1434         1.6  augustss 	       EOREAD4(sc, EHCI_USBCMD),
   1435         1.6  augustss 	       EOREAD4(sc, EHCI_USBSTS),
   1436         1.6  augustss 	       EOREAD4(sc, EHCI_USBINTR));
   1437        1.29  augustss 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1438        1.15  augustss 	       EOREAD4(sc, EHCI_FRINDEX),
   1439        1.15  augustss 	       EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1440        1.15  augustss 	       EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1441        1.15  augustss 	       EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1442         1.6  augustss 	for (i = 1; i <= sc->sc_noport; i++)
   1443        1.33  augustss 		printf("port %d status=0x%08x\n", i,
   1444         1.6  augustss 		       EOREAD4(sc, EHCI_PORTSC(i)));
   1445        1.39    martin }
   1446        1.39    martin 
   1447        1.40    martin /*
   1448        1.40    martin  * Unused function - this is meant to be called from a kernel
   1449        1.40    martin  * debugger.
   1450        1.40    martin  */
   1451        1.39    martin void
   1452       1.157    cegger ehci_dump(void)
   1453        1.39    martin {
   1454        1.39    martin 	ehci_dump_regs(theehci);
   1455         1.6  augustss }
   1456         1.6  augustss 
   1457       1.164  uebayasi Static void
   1458        1.15  augustss ehci_dump_link(ehci_link_t link, int type)
   1459         1.9  augustss {
   1460        1.15  augustss 	link = le32toh(link);
   1461        1.15  augustss 	printf("0x%08x", link);
   1462         1.9  augustss 	if (link & EHCI_LINK_TERMINATE)
   1463        1.15  augustss 		printf("<T>");
   1464        1.15  augustss 	else {
   1465        1.15  augustss 		printf("<");
   1466        1.15  augustss 		if (type) {
   1467        1.15  augustss 			switch (EHCI_LINK_TYPE(link)) {
   1468        1.15  augustss 			case EHCI_LINK_ITD: printf("ITD"); break;
   1469        1.15  augustss 			case EHCI_LINK_QH: printf("QH"); break;
   1470        1.15  augustss 			case EHCI_LINK_SITD: printf("SITD"); break;
   1471        1.15  augustss 			case EHCI_LINK_FSTN: printf("FSTN"); break;
   1472        1.16  augustss 			}
   1473        1.15  augustss 		}
   1474         1.9  augustss 		printf(">");
   1475        1.15  augustss 	}
   1476        1.15  augustss }
   1477        1.15  augustss 
   1478       1.164  uebayasi Static void
   1479        1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1480        1.15  augustss {
   1481        1.29  augustss 	int i;
   1482        1.29  augustss 	u_int32_t stop;
   1483        1.29  augustss 
   1484        1.29  augustss 	stop = 0;
   1485        1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1486        1.15  augustss 		ehci_dump_sqtd(sqtd);
   1487       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1488       1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1489       1.138    bouyer 		    sizeof(sqtd->qtd),
   1490       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1491        1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1492       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1493       1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1494       1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1495        1.29  augustss 	}
   1496        1.29  augustss 	if (sqtd)
   1497        1.29  augustss 		printf("dump aborted, too many TDs\n");
   1498         1.9  augustss }
   1499         1.9  augustss 
   1500       1.164  uebayasi Static void
   1501         1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1502         1.9  augustss {
   1503       1.138    bouyer 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1504       1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1505         1.9  augustss 	printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr);
   1506         1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1507       1.138    bouyer 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1508       1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1509         1.9  augustss }
   1510         1.9  augustss 
   1511       1.164  uebayasi Static void
   1512         1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1513         1.9  augustss {
   1514         1.9  augustss 	u_int32_t s;
   1515        1.15  augustss 	char sbuf[128];
   1516         1.9  augustss 
   1517        1.15  augustss 	printf("  next="); ehci_dump_link(qtd->qtd_next, 0);
   1518        1.15  augustss 	printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0);
   1519         1.9  augustss 	printf("\n");
   1520        1.15  augustss 	s = le32toh(qtd->qtd_status);
   1521       1.156  christos 	snprintb(sbuf, sizeof(sbuf),
   1522       1.156  christos 	    "\20\10ACTIVE\7HALTED\6BUFERR\5BABBLE\4XACTERR"
   1523       1.156  christos 	    "\3MISSED\2SPLIT\1PING", EHCI_QTD_GET_STATUS(s));
   1524         1.9  augustss 	printf("  status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n",
   1525         1.9  augustss 	       s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s),
   1526         1.9  augustss 	       EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s));
   1527        1.15  augustss 	printf("    cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s),
   1528        1.15  augustss 	       EHCI_QTD_GET_PID(s), sbuf);
   1529         1.9  augustss 	for (s = 0; s < 5; s++)
   1530        1.15  augustss 		printf("  buffer[%d]=0x%08x\n", s, le32toh(qtd->qtd_buffer[s]));
   1531         1.9  augustss }
   1532         1.9  augustss 
   1533       1.164  uebayasi Static void
   1534         1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1535         1.9  augustss {
   1536         1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1537        1.15  augustss 	u_int32_t endp, endphub;
   1538         1.9  augustss 
   1539       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs,
   1540       1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1541         1.9  augustss 	printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr);
   1542        1.15  augustss 	printf("  link="); ehci_dump_link(qh->qh_link, 1); printf("\n");
   1543        1.15  augustss 	endp = le32toh(qh->qh_endp);
   1544        1.15  augustss 	printf("  endp=0x%08x\n", endp);
   1545        1.15  augustss 	printf("    addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n",
   1546        1.15  augustss 	       EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1547        1.15  augustss 	       EHCI_QH_GET_ENDPT(endp),  EHCI_QH_GET_EPS(endp),
   1548        1.15  augustss 	       EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp));
   1549        1.15  augustss 	printf("    mpl=0x%x ctl=%d nrl=%d\n",
   1550        1.15  augustss 	       EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp),
   1551        1.15  augustss 	       EHCI_QH_GET_NRL(endp));
   1552        1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1553        1.15  augustss 	printf("  endphub=0x%08x\n", endphub);
   1554        1.15  augustss 	printf("    smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n",
   1555        1.15  augustss 	       EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub),
   1556        1.15  augustss 	       EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1557        1.15  augustss 	       EHCI_QH_GET_MULT(endphub));
   1558        1.15  augustss 	printf("  curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n");
   1559        1.12  augustss 	printf("Overlay qTD:\n");
   1560         1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1561       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs,
   1562       1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
   1563         1.9  augustss }
   1564         1.9  augustss 
   1565       1.154  jmcneill #if notyet
   1566       1.164  uebayasi Static void
   1567       1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1568       1.139  jmcneill {
   1569       1.139  jmcneill 	ehci_isoc_trans_t t;
   1570       1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1571       1.139  jmcneill 	int i;
   1572       1.139  jmcneill 
   1573       1.139  jmcneill 	printf("ITD: next phys=%X\n", itd->itd.itd_next);
   1574       1.139  jmcneill 
   1575       1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
   1576       1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1577       1.139  jmcneill 		printf("ITDctl %d: stat=%X len=%X ioc=%X pg=%X offs=%X\n", i,
   1578       1.139  jmcneill 		    EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t),
   1579       1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1580       1.139  jmcneill 		    EHCI_ITD_GET_OFFS(t));
   1581       1.139  jmcneill 	}
   1582       1.139  jmcneill 	printf("ITDbufr: ");
   1583       1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NBUFFERS; i++)
   1584       1.139  jmcneill 		printf("%X,", EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])));
   1585       1.139  jmcneill 
   1586       1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1587       1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1588       1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1589       1.139  jmcneill 	printf("\nep=%X daddr=%X dir=%d maxpkt=%X multi=%X\n",
   1590       1.139  jmcneill 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2),
   1591       1.139  jmcneill 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3));
   1592       1.139  jmcneill }
   1593       1.139  jmcneill 
   1594       1.164  uebayasi Static void
   1595       1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1596       1.139  jmcneill {
   1597       1.139  jmcneill 	printf("SITD %p next=%p prev=%p xfernext=%p physaddr=%X slot=%d\n",
   1598       1.139  jmcneill 			itd, itd->u.frame_list.next, itd->u.frame_list.prev,
   1599       1.139  jmcneill 			itd->xfer_next, itd->physaddr, itd->slot);
   1600       1.139  jmcneill }
   1601       1.154  jmcneill #endif
   1602       1.139  jmcneill 
   1603        1.38    martin #ifdef DIAGNOSTIC
   1604       1.164  uebayasi Static void
   1605        1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1606        1.18  augustss {
   1607       1.139  jmcneill 	printf("ehci_dump_exfer: ex=%p sqtdstart=%p end=%p itdstart=%p end=%p isdone=%d\n", ex, ex->sqtdstart, ex->sqtdend, ex->itdstart, ex->itdend, ex->isdone);
   1608        1.18  augustss }
   1609        1.38    martin #endif
   1610         1.5  augustss #endif
   1611         1.5  augustss 
   1612       1.164  uebayasi Static usbd_status
   1613         1.5  augustss ehci_open(usbd_pipe_handle pipe)
   1614         1.5  augustss {
   1615         1.5  augustss 	usbd_device_handle dev = pipe->device;
   1616       1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   1617         1.5  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   1618         1.5  augustss 	u_int8_t addr = dev->address;
   1619         1.5  augustss 	u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE;
   1620         1.5  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1621        1.10  augustss 	ehci_soft_qh_t *sqh;
   1622        1.10  augustss 	usbd_status err;
   1623        1.78  augustss 	int ival, speed, naks;
   1624        1.80  augustss 	int hshubaddr, hshubport;
   1625         1.5  augustss 
   1626         1.5  augustss 	DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
   1627         1.5  augustss 		     pipe, addr, ed->bEndpointAddress, sc->sc_addr));
   1628         1.5  augustss 
   1629        1.80  augustss 	if (dev->myhsport) {
   1630       1.172      matt 		/*
   1631       1.172      matt 		 * When directly attached FS/LS device while doing embedded
   1632       1.172      matt 		 * transaction translations and we are the hub, set the hub
   1633       1.172      matt 		 * adddress to 0 (us).
   1634       1.172      matt 		 */
   1635       1.172      matt 		if (!(sc->sc_flags & EHCIF_ETTF)
   1636       1.172      matt 		    || (dev->myhsport->parent->address != sc->sc_addr)) {
   1637       1.172      matt 			hshubaddr = dev->myhsport->parent->address;
   1638       1.172      matt 		} else {
   1639       1.172      matt 			hshubaddr = 0;
   1640       1.172      matt 		}
   1641        1.80  augustss 		hshubport = dev->myhsport->portno;
   1642        1.80  augustss 	} else {
   1643        1.80  augustss 		hshubaddr = 0;
   1644        1.80  augustss 		hshubport = 0;
   1645        1.80  augustss 	}
   1646        1.80  augustss 
   1647        1.17  augustss 	if (sc->sc_dying)
   1648        1.17  augustss 		return (USBD_IOERROR);
   1649        1.17  augustss 
   1650       1.175  drochner 	/* toggle state needed for bulk endpoints */
   1651       1.175  drochner 	epipe->nexttoggle = pipe->endpoint->datatoggle;
   1652        1.55   mycroft 
   1653         1.5  augustss 	if (addr == sc->sc_addr) {
   1654         1.5  augustss 		switch (ed->bEndpointAddress) {
   1655         1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1656         1.5  augustss 			pipe->methods = &ehci_root_ctrl_methods;
   1657         1.5  augustss 			break;
   1658         1.5  augustss 		case UE_DIR_IN | EHCI_INTR_ENDPT:
   1659         1.5  augustss 			pipe->methods = &ehci_root_intr_methods;
   1660         1.5  augustss 			break;
   1661         1.5  augustss 		default:
   1662       1.139  jmcneill 			DPRINTF(("ehci_open: bad bEndpointAddress 0x%02x\n",
   1663       1.139  jmcneill 			    ed->bEndpointAddress));
   1664         1.5  augustss 			return (USBD_INVAL);
   1665         1.5  augustss 		}
   1666        1.10  augustss 		return (USBD_NORMAL_COMPLETION);
   1667        1.10  augustss 	}
   1668        1.10  augustss 
   1669        1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1670        1.11  augustss 	switch (dev->speed) {
   1671        1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1672        1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1673        1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1674        1.37    provos 	default: panic("ehci_open: bad device speed %d", dev->speed);
   1675        1.11  augustss 	}
   1676        1.99  augustss 	if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
   1677       1.146  jmcneill 		aprint_error_dev(sc->sc_dev, "error opening low/full speed "
   1678       1.146  jmcneill 		    "isoc endpoint.\n");
   1679       1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "a low/full speed device is "
   1680       1.146  jmcneill 		    "attached to a USB2 hub, and transaction translations are "
   1681       1.146  jmcneill 		    "not yet supported.\n");
   1682       1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "reattach the device to the "
   1683       1.146  jmcneill 		    "root hub instead.\n");
   1684        1.80  augustss 		DPRINTFN(1,("ehci_open: hshubaddr=%d hshubport=%d\n",
   1685        1.80  augustss 			    hshubaddr, hshubport));
   1686        1.99  augustss 		return USBD_INVAL;
   1687        1.80  augustss 	}
   1688        1.80  augustss 
   1689       1.169   msaitoh 	/*
   1690       1.169   msaitoh 	 * For interrupt transfer, nak throttling must be disabled, but for
   1691       1.169   msaitoh 	 * the other transfer type, nak throttling should be enabled from the
   1692       1.169   msaitoh 	 * veiwpoint that avoids the memory thrashing.
   1693       1.169   msaitoh 	 */
   1694       1.169   msaitoh 	naks = (xfertype == UE_INTERRUPT) ? 0
   1695       1.169   msaitoh 	    : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0);
   1696        1.10  augustss 
   1697       1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1698       1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1699       1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1700       1.139  jmcneill 		if (sqh == NULL)
   1701       1.139  jmcneill 			return (USBD_NOMEM);
   1702       1.139  jmcneill 		/* qh_link filled when the QH is added */
   1703       1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1704       1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1705       1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1706       1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   1707       1.139  jmcneill 		    EHCI_QH_DTC |
   1708       1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1709       1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1710       1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   1711       1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   1712       1.139  jmcneill 		    );
   1713       1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   1714       1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   1715       1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1716       1.139  jmcneill 		    );
   1717       1.167  jakllsch 		if (speed != EHCI_QH_SPEED_HIGH)
   1718       1.167  jakllsch 			sqh->qh.qh_endphub |= htole32(
   1719       1.167  jakllsch 			    EHCI_QH_SET_PORT(hshubport) |
   1720       1.167  jakllsch 			    EHCI_QH_SET_HUBA(hshubaddr) |
   1721       1.167  jakllsch 			    EHCI_QH_SET_CMASK(0x08) /* XXX */
   1722       1.167  jakllsch 			);
   1723       1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   1724       1.139  jmcneill 		/* Fill the overlay qTD */
   1725       1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1726       1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1727       1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   1728       1.139  jmcneill 
   1729       1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1730       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1731       1.139  jmcneill 		epipe->sqh = sqh;
   1732       1.139  jmcneill 	} else {
   1733       1.139  jmcneill 		sqh = NULL;
   1734       1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   1735         1.5  augustss 
   1736        1.10  augustss 	switch (xfertype) {
   1737        1.10  augustss 	case UE_CONTROL:
   1738        1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1739        1.10  augustss 				   0, &epipe->u.ctl.reqdma);
   1740        1.25  augustss #ifdef EHCI_DEBUG
   1741        1.25  augustss 		if (err)
   1742        1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1743        1.25  augustss #endif
   1744        1.10  augustss 		if (err)
   1745       1.116  drochner 			goto bad;
   1746        1.11  augustss 		pipe->methods = &ehci_device_ctrl_methods;
   1747   1.181.6.1  jmcneill 		mutex_enter(&sc->sc_lock);
   1748   1.181.6.4       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1749   1.181.6.1  jmcneill 		mutex_exit(&sc->sc_lock);
   1750        1.10  augustss 		break;
   1751        1.10  augustss 	case UE_BULK:
   1752        1.10  augustss 		pipe->methods = &ehci_device_bulk_methods;
   1753   1.181.6.1  jmcneill 		mutex_enter(&sc->sc_lock);
   1754   1.181.6.4       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1755   1.181.6.1  jmcneill 		mutex_exit(&sc->sc_lock);
   1756        1.10  augustss 		break;
   1757        1.24  augustss 	case UE_INTERRUPT:
   1758        1.24  augustss 		pipe->methods = &ehci_device_intr_methods;
   1759        1.78  augustss 		ival = pipe->interval;
   1760       1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   1761       1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   1762       1.116  drochner 				if (ed->bInterval > 16) {
   1763       1.116  drochner 					/*
   1764       1.116  drochner 					 * illegal with high-speed, but there
   1765       1.116  drochner 					 * were documentation bugs in the spec,
   1766       1.116  drochner 					 * so be generous
   1767       1.116  drochner 					 */
   1768       1.116  drochner 					ival = 256;
   1769       1.116  drochner 				} else
   1770       1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   1771       1.116  drochner 			} else
   1772       1.116  drochner 				ival = ed->bInterval;
   1773       1.116  drochner 		}
   1774       1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   1775       1.116  drochner 		if (err)
   1776       1.116  drochner 			goto bad;
   1777       1.116  drochner 		break;
   1778        1.24  augustss 	case UE_ISOCHRONOUS:
   1779        1.24  augustss 		pipe->methods = &ehci_device_isoc_methods;
   1780       1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   1781       1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   1782       1.139  jmcneill 			err = USBD_INVAL;
   1783       1.139  jmcneill 			goto bad;
   1784       1.139  jmcneill 		}
   1785       1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   1786       1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   1787       1.139  jmcneill 			err = USBD_INVAL;
   1788       1.139  jmcneill 			goto bad;
   1789       1.139  jmcneill 		}
   1790       1.139  jmcneill 		epipe->u.isoc.next_frame = 0;
   1791       1.139  jmcneill 		epipe->u.isoc.cur_xfers = 0;
   1792       1.139  jmcneill 		break;
   1793        1.10  augustss 	default:
   1794       1.139  jmcneill 		DPRINTF(("ehci: bad xfer type %d\n", xfertype));
   1795       1.116  drochner 		err = USBD_INVAL;
   1796       1.116  drochner 		goto bad;
   1797         1.5  augustss 	}
   1798         1.5  augustss 	return (USBD_NORMAL_COMPLETION);
   1799         1.5  augustss 
   1800       1.116  drochner  bad:
   1801       1.139  jmcneill 	if (sqh != NULL)
   1802       1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   1803       1.116  drochner 	return (err);
   1804        1.10  augustss }
   1805        1.10  augustss 
   1806        1.10  augustss /*
   1807  1.181.6.11       mrg  * Add an ED to the schedule.  Called with USB lock held.
   1808        1.10  augustss  */
   1809       1.164  uebayasi Static void
   1810   1.181.6.4       mrg ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1811        1.10  augustss {
   1812   1.181.6.4       mrg 
   1813   1.181.6.4       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1814        1.10  augustss 
   1815       1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1816       1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1817        1.10  augustss 	sqh->next = head->next;
   1818        1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   1819       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1820       1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1821        1.10  augustss 	head->next = sqh;
   1822        1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   1823       1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1824       1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1825        1.10  augustss 
   1826        1.10  augustss #ifdef EHCI_DEBUG
   1827        1.22  augustss 	if (ehcidebug > 5) {
   1828        1.10  augustss 		printf("ehci_add_qh:\n");
   1829        1.10  augustss 		ehci_dump_sqh(sqh);
   1830        1.10  augustss 	}
   1831         1.5  augustss #endif
   1832         1.5  augustss }
   1833         1.5  augustss 
   1834        1.10  augustss /*
   1835  1.181.6.11       mrg  * Remove an ED from the schedule.  Called with USB lock held.
   1836        1.10  augustss  */
   1837       1.164  uebayasi Static void
   1838        1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1839        1.10  augustss {
   1840        1.33  augustss 	ehci_soft_qh_t *p;
   1841        1.10  augustss 
   1842   1.181.6.4       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1843   1.181.6.4       mrg 
   1844        1.10  augustss 	/* XXX */
   1845        1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   1846        1.10  augustss 		;
   1847        1.10  augustss 	if (p == NULL)
   1848        1.37    provos 		panic("ehci_rem_qh: ED not found");
   1849       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1850       1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1851        1.10  augustss 	p->next = sqh->next;
   1852        1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   1853       1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   1854       1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1855        1.10  augustss 
   1856        1.11  augustss 	ehci_sync_hc(sc);
   1857        1.11  augustss }
   1858        1.11  augustss 
   1859       1.164  uebayasi Static void
   1860        1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   1861        1.23  augustss {
   1862        1.85  augustss 	int i;
   1863        1.87  augustss 	u_int32_t status;
   1864        1.85  augustss 
   1865        1.87  augustss 	/* Save toggle bit and ping status. */
   1866       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1867       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1868        1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   1869        1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   1870        1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   1871        1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   1872        1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   1873        1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   1874       1.138    bouyer 	usb_syncmem(&sqh->dma,
   1875       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1876       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1877       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1878        1.23  augustss 	sqh->qh.qh_curqtd = 0;
   1879        1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   1880       1.179  jmcneill 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1881        1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   1882        1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   1883        1.23  augustss 	sqh->sqtd = sqtd;
   1884       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1885       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1886        1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   1887        1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   1888       1.138    bouyer 	usb_syncmem(&sqh->dma,
   1889       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   1890       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   1891       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1892        1.23  augustss }
   1893        1.23  augustss 
   1894        1.11  augustss /*
   1895        1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   1896        1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   1897        1.11  augustss  * the interrupt.
   1898        1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   1899        1.11  augustss  */
   1900       1.164  uebayasi Static void
   1901        1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   1902        1.11  augustss {
   1903   1.181.6.1  jmcneill 	int error;
   1904   1.181.6.1  jmcneill 
   1905   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   1906        1.11  augustss 
   1907        1.12  augustss 	if (sc->sc_dying) {
   1908        1.12  augustss 		DPRINTFN(2,("ehci_sync_hc: dying\n"));
   1909        1.12  augustss 		return;
   1910        1.12  augustss 	}
   1911        1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: enter\n"));
   1912        1.10  augustss 	/* ask for doorbell */
   1913        1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   1914        1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1915        1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1916   1.181.6.1  jmcneill 	error = cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, hz); /* bell wait */
   1917        1.15  augustss 	DPRINTFN(1,("ehci_sync_hc: cmd=0x%08x sts=0x%08x\n",
   1918        1.15  augustss 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS)));
   1919        1.15  augustss #ifdef DIAGNOSTIC
   1920        1.15  augustss 	if (error)
   1921   1.181.6.1  jmcneill 		printf("ehci_sync_hc: cv_timedwait() = %d\n", error);
   1922        1.15  augustss #endif
   1923        1.12  augustss 	DPRINTFN(2,("ehci_sync_hc: exit\n"));
   1924        1.10  augustss }
   1925        1.10  augustss 
   1926       1.164  uebayasi Static void
   1927       1.139  jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
   1928       1.139  jmcneill {
   1929       1.139  jmcneill 	struct ehci_soft_itd *itd, *prev;
   1930       1.139  jmcneill 
   1931       1.139  jmcneill 	prev = NULL;
   1932       1.139  jmcneill 
   1933       1.139  jmcneill 	if (exfer->itdstart == NULL || exfer->itdend == NULL)
   1934       1.139  jmcneill 		panic("ehci isoc xfer being freed, but with no itd chain\n");
   1935       1.139  jmcneill 
   1936       1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1937       1.139  jmcneill 		prev = itd->u.frame_list.prev;
   1938       1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   1939       1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   1940       1.139  jmcneill 			sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
   1941       1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   1942       1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   1943       1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   1944       1.139  jmcneill                 	    sizeof(ehci_link_t),
   1945       1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1946       1.139  jmcneill 
   1947       1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1948       1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = NULL;
   1949       1.139  jmcneill 		} else {
   1950       1.139  jmcneill 			/* XXX this part is untested... */
   1951       1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   1952       1.139  jmcneill 			usb_syncmem(&itd->dma,
   1953       1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   1954       1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   1955       1.139  jmcneill 
   1956       1.139  jmcneill 			prev->u.frame_list.next = itd->u.frame_list.next;
   1957       1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   1958       1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = prev;
   1959       1.139  jmcneill 		}
   1960       1.139  jmcneill 	}
   1961       1.139  jmcneill 
   1962       1.139  jmcneill 	prev = NULL;
   1963       1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   1964       1.139  jmcneill 		if (prev != NULL)
   1965       1.139  jmcneill 			ehci_free_itd(sc, prev);
   1966       1.139  jmcneill 		prev = itd;
   1967       1.139  jmcneill 	}
   1968       1.139  jmcneill 	if (prev)
   1969       1.139  jmcneill 		ehci_free_itd(sc, prev);
   1970       1.139  jmcneill 	exfer->itdstart = NULL;
   1971       1.139  jmcneill 	exfer->itdend = NULL;
   1972       1.139  jmcneill }
   1973       1.139  jmcneill 
   1974         1.5  augustss /***********/
   1975         1.5  augustss 
   1976         1.5  augustss /*
   1977         1.5  augustss  * Data structures and routines to emulate the root hub.
   1978         1.5  augustss  */
   1979         1.5  augustss Static usb_device_descriptor_t ehci_devd = {
   1980         1.5  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1981         1.5  augustss 	UDESC_DEVICE,		/* type */
   1982         1.5  augustss 	{0x00, 0x02},		/* USB version */
   1983         1.5  augustss 	UDCLASS_HUB,		/* class */
   1984         1.5  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1985        1.11  augustss 	UDPROTO_HSHUBSTT,	/* protocol */
   1986         1.5  augustss 	64,			/* max packet */
   1987         1.5  augustss 	{0},{0},{0x00,0x01},	/* device id */
   1988         1.5  augustss 	1,2,0,			/* string indicies */
   1989         1.5  augustss 	1			/* # of configurations */
   1990         1.5  augustss };
   1991         1.5  augustss 
   1992       1.123  drochner Static const usb_device_qualifier_t ehci_odevd = {
   1993        1.11  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   1994        1.11  augustss 	UDESC_DEVICE_QUALIFIER,	/* type */
   1995        1.11  augustss 	{0x00, 0x02},		/* USB version */
   1996        1.11  augustss 	UDCLASS_HUB,		/* class */
   1997        1.11  augustss 	UDSUBCLASS_HUB,		/* subclass */
   1998        1.11  augustss 	UDPROTO_FSHUB,		/* protocol */
   1999        1.11  augustss 	64,			/* max packet */
   2000        1.11  augustss 	1,			/* # of configurations */
   2001        1.11  augustss 	0
   2002        1.11  augustss };
   2003        1.11  augustss 
   2004       1.123  drochner Static const usb_config_descriptor_t ehci_confd = {
   2005         1.5  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   2006         1.5  augustss 	UDESC_CONFIG,
   2007         1.5  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   2008         1.5  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   2009         1.5  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   2010         1.5  augustss 	1,
   2011         1.5  augustss 	1,
   2012         1.5  augustss 	0,
   2013       1.120  drochner 	UC_ATTR_MBO | UC_SELF_POWERED,
   2014         1.5  augustss 	0			/* max power */
   2015         1.5  augustss };
   2016         1.5  augustss 
   2017       1.123  drochner Static const usb_interface_descriptor_t ehci_ifcd = {
   2018         1.5  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   2019         1.5  augustss 	UDESC_INTERFACE,
   2020         1.5  augustss 	0,
   2021         1.5  augustss 	0,
   2022         1.5  augustss 	1,
   2023         1.5  augustss 	UICLASS_HUB,
   2024         1.5  augustss 	UISUBCLASS_HUB,
   2025        1.11  augustss 	UIPROTO_HSHUBSTT,
   2026         1.5  augustss 	0
   2027         1.5  augustss };
   2028         1.5  augustss 
   2029       1.123  drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
   2030         1.5  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   2031         1.5  augustss 	UDESC_ENDPOINT,
   2032         1.5  augustss 	UE_DIR_IN | EHCI_INTR_ENDPT,
   2033         1.5  augustss 	UE_INTERRUPT,
   2034         1.5  augustss 	{8, 0},			/* max packet */
   2035       1.118  drochner 	12
   2036         1.5  augustss };
   2037         1.5  augustss 
   2038       1.123  drochner Static const usb_hub_descriptor_t ehci_hubd = {
   2039         1.5  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   2040         1.5  augustss 	UDESC_HUB,
   2041         1.5  augustss 	0,
   2042         1.5  augustss 	{0,0},
   2043         1.5  augustss 	0,
   2044         1.5  augustss 	0,
   2045       1.111  christos 	{""},
   2046       1.111  christos 	{""},
   2047         1.5  augustss };
   2048         1.5  augustss 
   2049         1.5  augustss /*
   2050         1.5  augustss  * Simulate a hardware hub by handling all the necessary requests.
   2051         1.5  augustss  */
   2052         1.5  augustss Static usbd_status
   2053         1.5  augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
   2054         1.5  augustss {
   2055   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2056         1.5  augustss 	usbd_status err;
   2057         1.5  augustss 
   2058         1.5  augustss 	/* Insert last in queue. */
   2059   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   2060         1.5  augustss 	err = usb_insert_transfer(xfer);
   2061   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   2062         1.5  augustss 	if (err)
   2063         1.5  augustss 		return (err);
   2064         1.5  augustss 
   2065         1.5  augustss 	/* Pipe isn't running, start first */
   2066         1.5  augustss 	return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2067         1.5  augustss }
   2068         1.5  augustss 
   2069         1.5  augustss Static usbd_status
   2070         1.5  augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
   2071         1.5  augustss {
   2072       1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2073         1.5  augustss 	usb_device_request_t *req;
   2074         1.5  augustss 	void *buf = NULL;
   2075         1.5  augustss 	int port, i;
   2076   1.181.6.1  jmcneill 	int len, value, index, l, totlen = 0;
   2077         1.5  augustss 	usb_port_status_t ps;
   2078         1.5  augustss 	usb_hub_descriptor_t hubd;
   2079         1.5  augustss 	usbd_status err;
   2080         1.5  augustss 	u_int32_t v;
   2081         1.5  augustss 
   2082         1.5  augustss 	if (sc->sc_dying)
   2083         1.5  augustss 		return (USBD_IOERROR);
   2084         1.5  augustss 
   2085         1.5  augustss #ifdef DIAGNOSTIC
   2086         1.5  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   2087         1.5  augustss 		/* XXX panic */
   2088         1.5  augustss 		return (USBD_INVAL);
   2089         1.5  augustss #endif
   2090         1.5  augustss 	req = &xfer->request;
   2091         1.5  augustss 
   2092        1.72  augustss 	DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n",
   2093         1.5  augustss 		    req->bmRequestType, req->bRequest));
   2094         1.5  augustss 
   2095         1.5  augustss 	len = UGETW(req->wLength);
   2096         1.5  augustss 	value = UGETW(req->wValue);
   2097         1.5  augustss 	index = UGETW(req->wIndex);
   2098         1.5  augustss 
   2099         1.5  augustss 	if (len != 0)
   2100        1.30  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   2101         1.5  augustss 
   2102         1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2103         1.5  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   2104         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   2105         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   2106         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   2107        1.33  augustss 		/*
   2108         1.5  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   2109         1.5  augustss 		 * for the integrated root hub.
   2110         1.5  augustss 		 */
   2111         1.5  augustss 		break;
   2112         1.5  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   2113         1.5  augustss 		if (len > 0) {
   2114         1.5  augustss 			*(u_int8_t *)buf = sc->sc_conf;
   2115         1.5  augustss 			totlen = 1;
   2116         1.5  augustss 		}
   2117         1.5  augustss 		break;
   2118         1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2119        1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value));
   2120       1.109  christos 		if (len == 0)
   2121       1.109  christos 			break;
   2122         1.5  augustss 		switch(value >> 8) {
   2123         1.5  augustss 		case UDESC_DEVICE:
   2124         1.5  augustss 			if ((value & 0xff) != 0) {
   2125         1.5  augustss 				err = USBD_IOERROR;
   2126         1.5  augustss 				goto ret;
   2127         1.5  augustss 			}
   2128         1.5  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2129         1.5  augustss 			USETW(ehci_devd.idVendor, sc->sc_id_vendor);
   2130         1.5  augustss 			memcpy(buf, &ehci_devd, l);
   2131         1.5  augustss 			break;
   2132        1.33  augustss 		/*
   2133        1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2134        1.11  augustss 		 * we need this descriptor.
   2135        1.11  augustss 		 */
   2136        1.11  augustss 		case UDESC_DEVICE_QUALIFIER:
   2137        1.11  augustss 			if ((value & 0xff) != 0) {
   2138        1.11  augustss 				err = USBD_IOERROR;
   2139        1.11  augustss 				goto ret;
   2140        1.11  augustss 			}
   2141        1.11  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2142        1.11  augustss 			memcpy(buf, &ehci_odevd, l);
   2143        1.11  augustss 			break;
   2144        1.33  augustss 		/*
   2145        1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2146        1.11  augustss 		 * we need this descriptor.
   2147        1.11  augustss 		 */
   2148        1.11  augustss 		case UDESC_OTHER_SPEED_CONFIGURATION:
   2149         1.5  augustss 		case UDESC_CONFIG:
   2150         1.5  augustss 			if ((value & 0xff) != 0) {
   2151         1.5  augustss 				err = USBD_IOERROR;
   2152         1.5  augustss 				goto ret;
   2153         1.5  augustss 			}
   2154         1.5  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   2155         1.5  augustss 			memcpy(buf, &ehci_confd, l);
   2156        1.11  augustss 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   2157        1.11  augustss 				value >> 8;
   2158         1.5  augustss 			buf = (char *)buf + l;
   2159         1.5  augustss 			len -= l;
   2160         1.5  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   2161         1.5  augustss 			totlen += l;
   2162         1.5  augustss 			memcpy(buf, &ehci_ifcd, l);
   2163         1.5  augustss 			buf = (char *)buf + l;
   2164         1.5  augustss 			len -= l;
   2165         1.5  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   2166         1.5  augustss 			totlen += l;
   2167         1.5  augustss 			memcpy(buf, &ehci_endpd, l);
   2168         1.5  augustss 			break;
   2169         1.5  augustss 		case UDESC_STRING:
   2170       1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2171         1.5  augustss 			switch (value & 0xff) {
   2172        1.88  augustss 			case 0: /* Language table */
   2173       1.131  drochner 				totlen = usb_makelangtbl(sd, len);
   2174        1.88  augustss 				break;
   2175         1.5  augustss 			case 1: /* Vendor */
   2176       1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2177       1.131  drochner 							 sc->sc_vendor);
   2178         1.5  augustss 				break;
   2179         1.5  augustss 			case 2: /* Product */
   2180       1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2181       1.131  drochner 							 "EHCI root hub");
   2182         1.5  augustss 				break;
   2183         1.5  augustss 			}
   2184       1.131  drochner #undef sd
   2185         1.5  augustss 			break;
   2186         1.5  augustss 		default:
   2187         1.5  augustss 			err = USBD_IOERROR;
   2188         1.5  augustss 			goto ret;
   2189         1.5  augustss 		}
   2190         1.5  augustss 		break;
   2191         1.5  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   2192         1.5  augustss 		if (len > 0) {
   2193         1.5  augustss 			*(u_int8_t *)buf = 0;
   2194         1.5  augustss 			totlen = 1;
   2195         1.5  augustss 		}
   2196         1.5  augustss 		break;
   2197         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   2198         1.5  augustss 		if (len > 1) {
   2199         1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   2200         1.5  augustss 			totlen = 2;
   2201         1.5  augustss 		}
   2202         1.5  augustss 		break;
   2203         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   2204         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   2205         1.5  augustss 		if (len > 1) {
   2206         1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   2207         1.5  augustss 			totlen = 2;
   2208         1.5  augustss 		}
   2209         1.5  augustss 		break;
   2210         1.5  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   2211         1.5  augustss 		if (value >= USB_MAX_DEVICES) {
   2212         1.5  augustss 			err = USBD_IOERROR;
   2213         1.5  augustss 			goto ret;
   2214         1.5  augustss 		}
   2215         1.5  augustss 		sc->sc_addr = value;
   2216         1.5  augustss 		break;
   2217         1.5  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   2218         1.5  augustss 		if (value != 0 && value != 1) {
   2219         1.5  augustss 			err = USBD_IOERROR;
   2220         1.5  augustss 			goto ret;
   2221         1.5  augustss 		}
   2222         1.5  augustss 		sc->sc_conf = value;
   2223         1.5  augustss 		break;
   2224         1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   2225         1.5  augustss 		break;
   2226         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   2227         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   2228         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   2229         1.5  augustss 		err = USBD_IOERROR;
   2230         1.5  augustss 		goto ret;
   2231         1.5  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   2232         1.5  augustss 		break;
   2233         1.5  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   2234         1.5  augustss 		break;
   2235         1.5  augustss 	/* Hub requests */
   2236         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2237         1.5  augustss 		break;
   2238         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2239       1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE "
   2240         1.5  augustss 			     "port=%d feature=%d\n",
   2241         1.5  augustss 			     index, value));
   2242         1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2243         1.5  augustss 			err = USBD_IOERROR;
   2244         1.5  augustss 			goto ret;
   2245         1.5  augustss 		}
   2246         1.5  augustss 		port = EHCI_PORTSC(index);
   2247       1.106  augustss 		v = EOREAD4(sc, port);
   2248       1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2249       1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2250         1.5  augustss 		switch(value) {
   2251         1.5  augustss 		case UHF_PORT_ENABLE:
   2252         1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2253         1.5  augustss 			break;
   2254         1.5  augustss 		case UHF_PORT_SUSPEND:
   2255       1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2256       1.137  drochner 				break;
   2257       1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2258       1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2259       1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2260       1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2261       1.137  drochner 			EOWRITE4(sc, port, v);
   2262       1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2263       1.137  drochner #ifdef DEBUG
   2264       1.137  drochner 			v = EOREAD4(sc, port);
   2265       1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2266       1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2267       1.137  drochner #endif
   2268         1.5  augustss 			break;
   2269         1.5  augustss 		case UHF_PORT_POWER:
   2270       1.106  augustss 			if (sc->sc_hasppc)
   2271       1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2272         1.5  augustss 			break;
   2273        1.14  augustss 		case UHF_PORT_TEST:
   2274        1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port test "
   2275        1.14  augustss 				    "%d\n", index));
   2276        1.14  augustss 			break;
   2277        1.14  augustss 		case UHF_PORT_INDICATOR:
   2278        1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: clear port ind "
   2279        1.14  augustss 				    "%d\n", index));
   2280        1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2281        1.14  augustss 			break;
   2282         1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2283         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2284         1.5  augustss 			break;
   2285         1.5  augustss 		case UHF_C_PORT_ENABLE:
   2286         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2287         1.5  augustss 			break;
   2288         1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2289         1.5  augustss 			/* how? */
   2290         1.5  augustss 			break;
   2291         1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2292         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2293         1.5  augustss 			break;
   2294         1.5  augustss 		case UHF_C_PORT_RESET:
   2295       1.106  augustss 			sc->sc_isreset[index] = 0;
   2296         1.5  augustss 			break;
   2297         1.5  augustss 		default:
   2298         1.5  augustss 			err = USBD_IOERROR;
   2299         1.5  augustss 			goto ret;
   2300         1.5  augustss 		}
   2301         1.5  augustss #if 0
   2302         1.5  augustss 		switch(value) {
   2303         1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2304         1.5  augustss 		case UHF_C_PORT_ENABLE:
   2305         1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2306         1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2307         1.5  augustss 		case UHF_C_PORT_RESET:
   2308         1.5  augustss 		default:
   2309         1.5  augustss 			break;
   2310         1.5  augustss 		}
   2311         1.5  augustss #endif
   2312         1.5  augustss 		break;
   2313         1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2314       1.109  christos 		if (len == 0)
   2315       1.109  christos 			break;
   2316        1.51    toshii 		if ((value & 0xff) != 0) {
   2317         1.5  augustss 			err = USBD_IOERROR;
   2318         1.5  augustss 			goto ret;
   2319         1.5  augustss 		}
   2320         1.5  augustss 		hubd = ehci_hubd;
   2321         1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2322         1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2323         1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2324        1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2325        1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2326       1.164  uebayasi 			? UHD_PORT_IND : 0);
   2327         1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2328        1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2329         1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2330         1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2331         1.5  augustss 		l = min(len, hubd.bDescLength);
   2332         1.5  augustss 		totlen = l;
   2333         1.5  augustss 		memcpy(buf, &hubd, l);
   2334         1.5  augustss 		break;
   2335         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2336         1.5  augustss 		if (len != 4) {
   2337         1.5  augustss 			err = USBD_IOERROR;
   2338         1.5  augustss 			goto ret;
   2339         1.5  augustss 		}
   2340         1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2341         1.5  augustss 		totlen = len;
   2342         1.5  augustss 		break;
   2343         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2344        1.72  augustss 		DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n",
   2345         1.5  augustss 			    index));
   2346         1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2347         1.5  augustss 			err = USBD_IOERROR;
   2348         1.5  augustss 			goto ret;
   2349         1.5  augustss 		}
   2350         1.5  augustss 		if (len != 4) {
   2351         1.5  augustss 			err = USBD_IOERROR;
   2352         1.5  augustss 			goto ret;
   2353         1.5  augustss 		}
   2354         1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2355       1.178      matt 		DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n", v));
   2356       1.172      matt 
   2357       1.178      matt 		i = UPS_HIGH_SPEED;
   2358       1.178      matt #if 0
   2359       1.172      matt 		if (sc->sc_flags & EHCIF_ETTF) {
   2360       1.172      matt 			/*
   2361       1.172      matt 			 * If we are doing embedded transaction translation,
   2362       1.172      matt 			 * then directly attached LS/FS devices are reset by
   2363       1.172      matt 			 * the EHCI controller itself.  PSPD is encoded
   2364       1.172      matt 			 * the same way as in USBSTATUS.
   2365       1.172      matt 			 */
   2366       1.172      matt 			i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED;
   2367       1.172      matt 		}
   2368       1.178      matt #endif
   2369         1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2370         1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2371         1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2372         1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2373         1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2374         1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2375       1.170  kiyohara 		if (sc->sc_vendor_port_status)
   2376       1.170  kiyohara 			i = sc->sc_vendor_port_status(sc, v, i);
   2377         1.5  augustss 		USETW(ps.wPortStatus, i);
   2378         1.5  augustss 		i = 0;
   2379         1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2380         1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2381         1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2382       1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2383         1.5  augustss 		USETW(ps.wPortChange, i);
   2384         1.5  augustss 		l = min(len, sizeof ps);
   2385         1.5  augustss 		memcpy(buf, &ps, l);
   2386         1.5  augustss 		totlen = l;
   2387         1.5  augustss 		break;
   2388         1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2389         1.5  augustss 		err = USBD_IOERROR;
   2390         1.5  augustss 		goto ret;
   2391         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2392         1.5  augustss 		break;
   2393         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2394         1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2395         1.5  augustss 			err = USBD_IOERROR;
   2396         1.5  augustss 			goto ret;
   2397         1.5  augustss 		}
   2398         1.5  augustss 		port = EHCI_PORTSC(index);
   2399       1.106  augustss 		v = EOREAD4(sc, port);
   2400       1.106  augustss 		DPRINTFN(4, ("ehci_root_ctrl_start: portsc=0x%08x\n", v));
   2401       1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2402         1.5  augustss 		switch(value) {
   2403         1.5  augustss 		case UHF_PORT_ENABLE:
   2404         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2405         1.5  augustss 			break;
   2406         1.5  augustss 		case UHF_PORT_SUSPEND:
   2407         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2408         1.5  augustss 			break;
   2409         1.5  augustss 		case UHF_PORT_RESET:
   2410        1.72  augustss 			DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n",
   2411         1.5  augustss 				    index));
   2412       1.172      matt 			if (EHCI_PS_IS_LOWSPEED(v)
   2413       1.172      matt 			    && sc->sc_ncomp > 0
   2414       1.172      matt 			    && !(sc->sc_flags & EHCIF_ETTF)) {
   2415       1.172      matt 				/*
   2416       1.172      matt 				 * Low speed device on non-ETTF controller or
   2417       1.172      matt 				 * unaccompanied controller, give up ownership.
   2418       1.172      matt 				 */
   2419         1.6  augustss 				ehci_disown(sc, index, 1);
   2420         1.6  augustss 				break;
   2421         1.6  augustss 			}
   2422         1.8  augustss 			/* Start reset sequence. */
   2423         1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2424         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2425         1.8  augustss 			/* Wait for reset to complete. */
   2426        1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2427        1.17  augustss 			if (sc->sc_dying) {
   2428        1.17  augustss 				err = USBD_IOERROR;
   2429        1.17  augustss 				goto ret;
   2430        1.17  augustss 			}
   2431       1.172      matt 			/*
   2432       1.172      matt 			 * An embedded transaction translater will automatically
   2433       1.172      matt 			 * terminate the reset sequence so there's no need to
   2434       1.172      matt 			 * it.
   2435       1.172      matt 			 */
   2436       1.178      matt 			v = EOREAD4(sc, port);
   2437       1.178      matt 			if (v & EHCI_PS_PR) {
   2438       1.172      matt 				/* Terminate reset sequence. */
   2439       1.173  jmcneill 				EOWRITE4(sc, port, v & ~EHCI_PS_PR);
   2440       1.172      matt 				/* Wait for HC to complete reset. */
   2441       1.172      matt 				usb_delay_ms(&sc->sc_bus,
   2442       1.172      matt 				    EHCI_PORT_RESET_COMPLETE);
   2443       1.172      matt 				if (sc->sc_dying) {
   2444       1.172      matt 					err = USBD_IOERROR;
   2445       1.172      matt 					goto ret;
   2446       1.172      matt 				}
   2447        1.17  augustss 			}
   2448       1.172      matt 
   2449         1.8  augustss 			v = EOREAD4(sc, port);
   2450         1.8  augustss 			DPRINTF(("ehci after reset, status=0x%08x\n", v));
   2451         1.8  augustss 			if (v & EHCI_PS_PR) {
   2452         1.8  augustss 				printf("%s: port reset timeout\n",
   2453       1.134  drochner 				       device_xname(sc->sc_dev));
   2454         1.8  augustss 				return (USBD_TIMEOUT);
   2455         1.5  augustss 			}
   2456         1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2457         1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2458         1.6  augustss 				ehci_disown(sc, index, 0);
   2459         1.6  augustss 				break;
   2460         1.6  augustss 			}
   2461       1.106  augustss 			sc->sc_isreset[index] = 1;
   2462         1.8  augustss 			DPRINTF(("ehci port %d reset, status = 0x%08x\n",
   2463         1.6  augustss 				 index, v));
   2464         1.5  augustss 			break;
   2465         1.5  augustss 		case UHF_PORT_POWER:
   2466        1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port power "
   2467       1.106  augustss 				    "%d (has PPC = %d)\n", index,
   2468       1.106  augustss 				    sc->sc_hasppc));
   2469       1.106  augustss 			if (sc->sc_hasppc)
   2470       1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2471         1.5  augustss 			break;
   2472        1.11  augustss 		case UHF_PORT_TEST:
   2473        1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port test "
   2474        1.11  augustss 				    "%d\n", index));
   2475        1.11  augustss 			break;
   2476        1.11  augustss 		case UHF_PORT_INDICATOR:
   2477        1.72  augustss 			DPRINTFN(2,("ehci_root_ctrl_start: set port ind "
   2478        1.11  augustss 				    "%d\n", index));
   2479        1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2480        1.11  augustss 			break;
   2481         1.5  augustss 		default:
   2482         1.5  augustss 			err = USBD_IOERROR;
   2483         1.5  augustss 			goto ret;
   2484         1.5  augustss 		}
   2485         1.5  augustss 		break;
   2486        1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2487        1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2488        1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2489        1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2490        1.11  augustss 		break;
   2491         1.5  augustss 	default:
   2492         1.5  augustss 		err = USBD_IOERROR;
   2493         1.5  augustss 		goto ret;
   2494         1.5  augustss 	}
   2495         1.5  augustss 	xfer->actlen = totlen;
   2496         1.5  augustss 	err = USBD_NORMAL_COMPLETION;
   2497         1.5  augustss  ret:
   2498   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   2499         1.5  augustss 	xfer->status = err;
   2500         1.5  augustss 	usb_transfer_complete(xfer);
   2501   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   2502         1.5  augustss 	return (USBD_IN_PROGRESS);
   2503         1.6  augustss }
   2504         1.6  augustss 
   2505       1.164  uebayasi Static void
   2506       1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2507         1.6  augustss {
   2508        1.24  augustss 	int port;
   2509         1.6  augustss 	u_int32_t v;
   2510         1.6  augustss 
   2511         1.6  augustss 	DPRINTF(("ehci_disown: index=%d lowspeed=%d\n", index, lowspeed));
   2512         1.6  augustss #ifdef DIAGNOSTIC
   2513         1.6  augustss 	if (sc->sc_npcomp != 0) {
   2514        1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2515         1.6  augustss 		if (i >= sc->sc_ncomp)
   2516         1.6  augustss 			printf("%s: strange port\n",
   2517       1.134  drochner 			       device_xname(sc->sc_dev));
   2518         1.6  augustss 		else
   2519         1.6  augustss 			printf("%s: handing over %s speed device on "
   2520         1.6  augustss 			       "port %d to %s\n",
   2521       1.134  drochner 			       device_xname(sc->sc_dev),
   2522         1.6  augustss 			       lowspeed ? "low" : "full",
   2523       1.134  drochner 			       index, device_xname(sc->sc_comps[i]));
   2524         1.6  augustss 	} else {
   2525       1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2526         1.6  augustss 	}
   2527         1.6  augustss #endif
   2528         1.6  augustss 	port = EHCI_PORTSC(index);
   2529         1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2530         1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2531         1.5  augustss }
   2532         1.5  augustss 
   2533         1.5  augustss /* Abort a root control request. */
   2534         1.5  augustss Static void
   2535       1.115  christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
   2536         1.5  augustss {
   2537         1.5  augustss 	/* Nothing to do, all transfers are synchronous. */
   2538         1.5  augustss }
   2539         1.5  augustss 
   2540         1.5  augustss /* Close the root pipe. */
   2541         1.5  augustss Static void
   2542       1.115  christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
   2543         1.5  augustss {
   2544         1.5  augustss 	DPRINTF(("ehci_root_ctrl_close\n"));
   2545         1.5  augustss 	/* Nothing to do. */
   2546         1.5  augustss }
   2547         1.5  augustss 
   2548       1.164  uebayasi Static void
   2549         1.5  augustss ehci_root_intr_done(usbd_xfer_handle xfer)
   2550         1.5  augustss {
   2551        1.78  augustss 	xfer->hcpriv = NULL;
   2552         1.5  augustss }
   2553         1.5  augustss 
   2554         1.5  augustss Static usbd_status
   2555         1.5  augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
   2556         1.5  augustss {
   2557   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2558         1.5  augustss 	usbd_status err;
   2559         1.5  augustss 
   2560         1.5  augustss 	/* Insert last in queue. */
   2561   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   2562         1.5  augustss 	err = usb_insert_transfer(xfer);
   2563   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   2564         1.5  augustss 	if (err)
   2565         1.5  augustss 		return (err);
   2566         1.5  augustss 
   2567         1.5  augustss 	/* Pipe isn't running, start first */
   2568         1.5  augustss 	return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2569         1.5  augustss }
   2570         1.5  augustss 
   2571         1.5  augustss Static usbd_status
   2572         1.5  augustss ehci_root_intr_start(usbd_xfer_handle xfer)
   2573         1.5  augustss {
   2574         1.5  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   2575       1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2576         1.5  augustss 
   2577         1.5  augustss 	if (sc->sc_dying)
   2578         1.5  augustss 		return (USBD_IOERROR);
   2579         1.5  augustss 
   2580   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   2581         1.5  augustss 	sc->sc_intrxfer = xfer;
   2582   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   2583         1.5  augustss 
   2584         1.5  augustss 	return (USBD_IN_PROGRESS);
   2585         1.5  augustss }
   2586         1.5  augustss 
   2587         1.5  augustss /* Abort a root interrupt request. */
   2588         1.5  augustss Static void
   2589         1.5  augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
   2590         1.5  augustss {
   2591   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2592         1.5  augustss 
   2593   1.181.6.6       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2594         1.5  augustss 	if (xfer->pipe->intrxfer == xfer) {
   2595         1.5  augustss 		DPRINTF(("ehci_root_intr_abort: remove\n"));
   2596         1.5  augustss 		xfer->pipe->intrxfer = NULL;
   2597         1.5  augustss 	}
   2598         1.5  augustss 	xfer->status = USBD_CANCELLED;
   2599         1.5  augustss 	usb_transfer_complete(xfer);
   2600         1.5  augustss }
   2601         1.5  augustss 
   2602         1.5  augustss /* Close the root pipe. */
   2603         1.5  augustss Static void
   2604         1.5  augustss ehci_root_intr_close(usbd_pipe_handle pipe)
   2605         1.5  augustss {
   2606       1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2607        1.33  augustss 
   2608   1.181.6.5       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2609   1.181.6.5       mrg 
   2610         1.5  augustss 	DPRINTF(("ehci_root_intr_close\n"));
   2611         1.5  augustss 
   2612         1.5  augustss 	sc->sc_intrxfer = NULL;
   2613         1.5  augustss }
   2614         1.5  augustss 
   2615       1.164  uebayasi Static void
   2616         1.5  augustss ehci_root_ctrl_done(usbd_xfer_handle xfer)
   2617         1.5  augustss {
   2618        1.78  augustss 	xfer->hcpriv = NULL;
   2619         1.9  augustss }
   2620         1.9  augustss 
   2621         1.9  augustss /************************/
   2622         1.9  augustss 
   2623       1.164  uebayasi Static ehci_soft_qh_t *
   2624         1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2625         1.9  augustss {
   2626         1.9  augustss 	ehci_soft_qh_t *sqh;
   2627         1.9  augustss 	usbd_status err;
   2628         1.9  augustss 	int i, offs;
   2629         1.9  augustss 	usb_dma_t dma;
   2630         1.9  augustss 
   2631         1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2632         1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n"));
   2633         1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2634         1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2635        1.25  augustss #ifdef EHCI_DEBUG
   2636        1.25  augustss 		if (err)
   2637        1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2638        1.25  augustss #endif
   2639         1.9  augustss 		if (err)
   2640        1.11  augustss 			return (NULL);
   2641         1.9  augustss 		for(i = 0; i < EHCI_SQH_CHUNK; i++) {
   2642         1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2643        1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2644        1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2645       1.138    bouyer 			sqh->dma = dma;
   2646       1.138    bouyer 			sqh->offs = offs;
   2647         1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2648         1.9  augustss 			sc->sc_freeqhs = sqh;
   2649         1.9  augustss 		}
   2650         1.9  augustss 	}
   2651         1.9  augustss 	sqh = sc->sc_freeqhs;
   2652         1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2653         1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2654        1.11  augustss 	sqh->next = NULL;
   2655         1.9  augustss 	return (sqh);
   2656         1.9  augustss }
   2657         1.9  augustss 
   2658       1.164  uebayasi Static void
   2659         1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2660         1.9  augustss {
   2661         1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2662         1.9  augustss 	sc->sc_freeqhs = sqh;
   2663         1.9  augustss }
   2664         1.9  augustss 
   2665       1.164  uebayasi Static ehci_soft_qtd_t *
   2666         1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2667         1.9  augustss {
   2668   1.181.6.1  jmcneill 	ehci_soft_qtd_t *sqtd = NULL;
   2669         1.9  augustss 	usbd_status err;
   2670         1.9  augustss 	int i, offs;
   2671         1.9  augustss 	usb_dma_t dma;
   2672         1.9  augustss 
   2673         1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2674         1.9  augustss 		DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n"));
   2675   1.181.6.1  jmcneill 
   2676         1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2677         1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2678        1.25  augustss #ifdef EHCI_DEBUG
   2679        1.25  augustss 		if (err)
   2680        1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2681        1.25  augustss #endif
   2682         1.9  augustss 		if (err)
   2683   1.181.6.1  jmcneill 			goto done;
   2684   1.181.6.1  jmcneill 
   2685         1.9  augustss 		for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2686         1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2687        1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2688        1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2689       1.138    bouyer 			sqtd->dma = dma;
   2690       1.138    bouyer 			sqtd->offs = offs;
   2691   1.181.6.1  jmcneill 
   2692         1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2693         1.9  augustss 			sc->sc_freeqtds = sqtd;
   2694         1.9  augustss 		}
   2695         1.9  augustss 	}
   2696         1.9  augustss 
   2697         1.9  augustss 	sqtd = sc->sc_freeqtds;
   2698         1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2699         1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2700         1.9  augustss 	sqtd->nextqtd = NULL;
   2701         1.9  augustss 	sqtd->xfer = NULL;
   2702         1.9  augustss 
   2703   1.181.6.1  jmcneill done:
   2704         1.9  augustss 	return (sqtd);
   2705         1.9  augustss }
   2706         1.9  augustss 
   2707       1.164  uebayasi Static void
   2708         1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2709         1.9  augustss {
   2710         1.9  augustss 
   2711   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   2712   1.181.6.1  jmcneill 
   2713         1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2714         1.9  augustss 	sc->sc_freeqtds = sqtd;
   2715         1.9  augustss }
   2716         1.9  augustss 
   2717       1.164  uebayasi Static usbd_status
   2718        1.25  augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
   2719        1.15  augustss 		     int alen, int rd, usbd_xfer_handle xfer,
   2720        1.15  augustss 		     ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2721        1.15  augustss {
   2722        1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2723        1.22  augustss 	ehci_physaddr_t dataphys, dataphyspage, dataphyslastpage, nextphys;
   2724        1.15  augustss 	u_int32_t qtdstatus;
   2725        1.55   mycroft 	int len, curlen, mps;
   2726        1.55   mycroft 	int i, tog;
   2727        1.15  augustss 	usb_dma_t *dma = &xfer->dmabuf;
   2728       1.102  augustss 	u_int16_t flags = xfer->flags;
   2729        1.15  augustss 
   2730        1.25  augustss 	DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen));
   2731        1.15  augustss 
   2732        1.15  augustss 	len = alen;
   2733        1.31  augustss 	dataphys = DMAADDR(dma, 0);
   2734        1.22  augustss 	dataphyslastpage = EHCI_PAGE(dataphys + len - 1);
   2735        1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2736        1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2737        1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2738        1.15  augustss 	    /* IOC set below */
   2739        1.15  augustss 	    /* BYTES set below */
   2740        1.67   mycroft 	    ;
   2741        1.55   mycroft 	mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   2742        1.55   mycroft 	tog = epipe->nexttoggle;
   2743        1.64   mycroft 	qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
   2744        1.15  augustss 
   2745        1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2746        1.25  augustss 	*sp = cur;
   2747        1.15  augustss 	if (cur == NULL)
   2748        1.15  augustss 		goto nomem;
   2749       1.138    bouyer 
   2750       1.138    bouyer 	usb_syncmem(dma, 0, alen,
   2751       1.138    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2752        1.15  augustss 	for (;;) {
   2753        1.22  augustss 		dataphyspage = EHCI_PAGE(dataphys);
   2754        1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2755        1.33  augustss 		if (dataphyslastpage - dataphyspage <
   2756        1.26  augustss 		    EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE) {
   2757        1.15  augustss 			/* we can handle it in this QTD */
   2758        1.15  augustss 			curlen = len;
   2759        1.15  augustss 		} else {
   2760        1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2761        1.33  augustss 			curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE -
   2762        1.22  augustss 				 EHCI_PAGE_OFFSET(dataphys);
   2763        1.25  augustss #ifdef DIAGNOSTIC
   2764        1.25  augustss 			if (curlen > len) {
   2765        1.26  augustss 				printf("ehci_alloc_sqtd_chain: curlen=0x%x "
   2766        1.26  augustss 				       "len=0x%x offs=0x%x\n", curlen, len,
   2767        1.26  augustss 				       EHCI_PAGE_OFFSET(dataphys));
   2768        1.26  augustss 				printf("lastpage=0x%x page=0x%x phys=0x%x\n",
   2769        1.26  augustss 				       dataphyslastpage, dataphyspage,
   2770        1.26  augustss 				       dataphys);
   2771        1.25  augustss 				curlen = len;
   2772        1.25  augustss 			}
   2773        1.25  augustss #endif
   2774        1.15  augustss 			/* the length must be a multiple of the max size */
   2775        1.55   mycroft 			curlen -= curlen % mps;
   2776        1.25  augustss 			DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, "
   2777        1.25  augustss 				    "curlen=%d\n", curlen));
   2778        1.15  augustss #ifdef DIAGNOSTIC
   2779        1.15  augustss 			if (curlen == 0)
   2780       1.103  augustss 				panic("ehci_alloc_sqtd_chain: curlen == 0");
   2781        1.15  augustss #endif
   2782        1.15  augustss 		}
   2783        1.25  augustss 		DPRINTFN(4,("ehci_alloc_sqtd_chain: dataphys=0x%08x "
   2784        1.22  augustss 			    "dataphyslastpage=0x%08x len=%d curlen=%d\n",
   2785        1.22  augustss 			    dataphys, dataphyslastpage,
   2786        1.15  augustss 			    len, curlen));
   2787        1.15  augustss 		len -= curlen;
   2788        1.15  augustss 
   2789       1.102  augustss 		/*
   2790       1.110     blymn 		 * Allocate another transfer if there's more data left,
   2791       1.110     blymn 		 * or if force last short transfer flag is set and we're
   2792       1.102  augustss 		 * allocating a multiple of the max packet size.
   2793       1.102  augustss 		 */
   2794       1.102  augustss 		if (len != 0 ||
   2795       1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2796       1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2797        1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2798        1.15  augustss 			if (next == NULL)
   2799        1.15  augustss 				goto nomem;
   2800        1.66   mycroft 			nextphys = htole32(next->physaddr);
   2801        1.15  augustss 		} else {
   2802        1.15  augustss 			next = NULL;
   2803        1.15  augustss 			nextphys = EHCI_NULL;
   2804        1.15  augustss 		}
   2805        1.15  augustss 
   2806       1.110     blymn 		for (i = 0; i * EHCI_PAGE_SIZE <
   2807       1.103  augustss 		            curlen + EHCI_PAGE_OFFSET(dataphys); i++) {
   2808        1.15  augustss 			ehci_physaddr_t a = dataphys + i * EHCI_PAGE_SIZE;
   2809        1.15  augustss 			if (i != 0) /* use offset only in first buffer */
   2810        1.15  augustss 				a = EHCI_PAGE(a);
   2811        1.15  augustss 			cur->qtd.qtd_buffer[i] = htole32(a);
   2812        1.48   mycroft 			cur->qtd.qtd_buffer_hi[i] = 0;
   2813        1.25  augustss #ifdef DIAGNOSTIC
   2814        1.25  augustss 			if (i >= EHCI_QTD_NBUFFERS) {
   2815        1.25  augustss 				printf("ehci_alloc_sqtd_chain: i=%d\n", i);
   2816        1.25  augustss 				goto nomem;
   2817        1.25  augustss 			}
   2818        1.25  augustss #endif
   2819        1.15  augustss 		}
   2820        1.15  augustss 		cur->nextqtd = next;
   2821        1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2822        1.15  augustss 		cur->qtd.qtd_status =
   2823        1.67   mycroft 		    htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
   2824        1.15  augustss 		cur->xfer = xfer;
   2825        1.18  augustss 		cur->len = curlen;
   2826       1.138    bouyer 
   2827        1.29  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08x end=0x%08x\n",
   2828        1.29  augustss 			    dataphys, dataphys + curlen));
   2829        1.55   mycroft 		/* adjust the toggle based on the number of packets in this
   2830        1.55   mycroft 		   qtd */
   2831        1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2832        1.55   mycroft 			tog ^= 1;
   2833        1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2834        1.55   mycroft 		}
   2835       1.102  augustss 		if (next == NULL)
   2836        1.15  augustss 			break;
   2837       1.138    bouyer 		usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2838       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2839        1.25  augustss 		DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n"));
   2840       1.174  drochner 		if (len)
   2841       1.174  drochner 			dataphys += curlen;
   2842        1.15  augustss 		cur = next;
   2843        1.15  augustss 	}
   2844        1.15  augustss 	cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   2845       1.138    bouyer 	usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2846       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2847        1.15  augustss 	*ep = cur;
   2848        1.55   mycroft 	epipe->nexttoggle = tog;
   2849        1.15  augustss 
   2850        1.29  augustss 	DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n",
   2851        1.29  augustss 		     *sp, *ep));
   2852        1.29  augustss 
   2853        1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   2854        1.15  augustss 
   2855        1.15  augustss  nomem:
   2856        1.15  augustss 	/* XXX free chain */
   2857        1.25  augustss 	DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n"));
   2858        1.15  augustss 	return (USBD_NOMEM);
   2859        1.15  augustss }
   2860        1.15  augustss 
   2861        1.18  augustss Static void
   2862        1.25  augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
   2863        1.18  augustss 		    ehci_soft_qtd_t *sqtdend)
   2864        1.18  augustss {
   2865        1.18  augustss 	ehci_soft_qtd_t *p;
   2866        1.25  augustss 	int i;
   2867        1.18  augustss 
   2868        1.29  augustss 	DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p sqtdend=%p\n",
   2869        1.29  augustss 		     sqtd, sqtdend));
   2870        1.29  augustss 
   2871        1.25  augustss 	for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
   2872        1.18  augustss 		p = sqtd->nextqtd;
   2873        1.18  augustss 		ehci_free_sqtd(sc, sqtd);
   2874        1.18  augustss 	}
   2875        1.18  augustss }
   2876        1.18  augustss 
   2877       1.164  uebayasi Static ehci_soft_itd_t *
   2878       1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   2879       1.139  jmcneill {
   2880       1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   2881       1.139  jmcneill 	usbd_status err;
   2882  1.181.6.15       mrg 	int i, offs, frindex, previndex;
   2883       1.139  jmcneill 	usb_dma_t dma;
   2884       1.139  jmcneill 
   2885   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   2886       1.139  jmcneill 
   2887       1.139  jmcneill 	/* Find an itd that wasn't freed this frame or last frame. This can
   2888       1.139  jmcneill 	 * discard itds that were freed before frindex wrapped around
   2889       1.139  jmcneill 	 * XXX - can this lead to thrashing? Could fix by enabling wrap-around
   2890       1.139  jmcneill 	 *       interrupt and fiddling with list when that happens */
   2891       1.139  jmcneill 	frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
   2892       1.139  jmcneill 	previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
   2893       1.139  jmcneill 
   2894       1.139  jmcneill 	freeitd = NULL;
   2895       1.139  jmcneill 	LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
   2896       1.139  jmcneill 		if (itd == NULL)
   2897       1.139  jmcneill 			break;
   2898       1.139  jmcneill 		if (itd->slot != frindex && itd->slot != previndex) {
   2899       1.139  jmcneill 			freeitd = itd;
   2900       1.139  jmcneill 			break;
   2901       1.139  jmcneill 		}
   2902       1.139  jmcneill 	}
   2903       1.139  jmcneill 
   2904       1.139  jmcneill 	if (freeitd == NULL) {
   2905       1.139  jmcneill 		DPRINTFN(2, ("ehci_alloc_itd allocating chunk\n"));
   2906       1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   2907       1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   2908       1.139  jmcneill 
   2909       1.139  jmcneill 		if (err) {
   2910       1.139  jmcneill 			DPRINTF(("ehci_alloc_itd, alloc returned %d\n", err));
   2911       1.139  jmcneill 			return NULL;
   2912       1.139  jmcneill 		}
   2913       1.139  jmcneill 
   2914       1.139  jmcneill 		for (i = 0; i < EHCI_ITD_CHUNK; i++) {
   2915       1.139  jmcneill 			offs = i * EHCI_ITD_SIZE;
   2916       1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   2917       1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   2918       1.139  jmcneill 	 		itd->dma = dma;
   2919       1.139  jmcneill 			itd->offs = offs;
   2920       1.139  jmcneill 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2921       1.139  jmcneill 		}
   2922       1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   2923       1.139  jmcneill 	}
   2924       1.139  jmcneill 
   2925       1.139  jmcneill 	itd = freeitd;
   2926       1.139  jmcneill 	LIST_REMOVE(itd, u.free_list);
   2927       1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   2928       1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
   2929       1.139  jmcneill                     sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE |
   2930       1.139  jmcneill                     BUS_DMASYNC_PREREAD);
   2931       1.139  jmcneill 
   2932       1.139  jmcneill 	itd->u.frame_list.next = NULL;
   2933       1.139  jmcneill 	itd->u.frame_list.prev = NULL;
   2934       1.139  jmcneill 	itd->xfer_next = NULL;
   2935       1.139  jmcneill 	itd->slot = 0;
   2936       1.139  jmcneill 
   2937       1.139  jmcneill 	return itd;
   2938       1.139  jmcneill }
   2939       1.139  jmcneill 
   2940       1.164  uebayasi Static void
   2941       1.139  jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
   2942       1.139  jmcneill {
   2943       1.139  jmcneill 
   2944   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   2945   1.181.6.1  jmcneill 
   2946       1.150  jmcneill 	LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   2947       1.139  jmcneill }
   2948       1.139  jmcneill 
   2949        1.15  augustss /****************/
   2950        1.15  augustss 
   2951         1.9  augustss /*
   2952        1.10  augustss  * Close a reqular pipe.
   2953        1.10  augustss  * Assumes that there are no pending transactions.
   2954        1.10  augustss  */
   2955       1.164  uebayasi Static void
   2956        1.10  augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
   2957        1.10  augustss {
   2958        1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   2959       1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2960        1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2961        1.10  augustss 
   2962   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   2963   1.181.6.1  jmcneill 
   2964        1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   2965        1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   2966        1.10  augustss }
   2967        1.10  augustss 
   2968        1.33  augustss /*
   2969        1.10  augustss  * Abort a device request.
   2970        1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   2971        1.10  augustss  * will be removed from the hardware scheduling and that the callback
   2972        1.10  augustss  * for it will be called with USBD_CANCELLED status.
   2973        1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   2974        1.10  augustss  * have happened since the hardware runs concurrently.
   2975        1.10  augustss  * If the transaction has already happened we rely on the ordinary
   2976        1.10  augustss  * interrupt processing to process it.
   2977        1.26  augustss  * XXX This is most probably wrong.
   2978   1.181.6.7       mrg  * XXXMRG this doesn't make sense anymore.
   2979        1.10  augustss  */
   2980       1.164  uebayasi Static void
   2981        1.10  augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   2982        1.10  augustss {
   2983        1.26  augustss #define exfer EXFER(xfer)
   2984        1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   2985       1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   2986        1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   2987        1.26  augustss 	ehci_soft_qtd_t *sqtd;
   2988        1.26  augustss 	ehci_physaddr_t cur;
   2989        1.26  augustss 	u_int32_t qhstatus;
   2990        1.26  augustss 	int hit;
   2991        1.96  augustss 	int wake;
   2992        1.10  augustss 
   2993        1.24  augustss 	DPRINTF(("ehci_abort_xfer: xfer=%p pipe=%p\n", xfer, epipe));
   2994        1.10  augustss 
   2995   1.181.6.6       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2996   1.181.6.6       mrg 
   2997        1.17  augustss 	if (sc->sc_dying) {
   2998        1.17  augustss 		/* If we're dying, just do the software part. */
   2999        1.17  augustss 		xfer->status = status;	/* make software ignore it */
   3000       1.171    dyoung 		callout_stop(&xfer->timeout_handle);
   3001        1.17  augustss 		usb_transfer_complete(xfer);
   3002        1.17  augustss 		return;
   3003        1.17  augustss 	}
   3004        1.17  augustss 
   3005  1.181.6.14       mrg 	if (cpu_intr_p() || cpu_softintr_p())
   3006        1.37    provos 		panic("ehci_abort_xfer: not in process context");
   3007        1.10  augustss 
   3008        1.11  augustss 	/*
   3009        1.96  augustss 	 * If an abort is already in progress then just wait for it to
   3010        1.96  augustss 	 * complete and return.
   3011        1.96  augustss 	 */
   3012        1.96  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   3013        1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: already aborting\n"));
   3014        1.96  augustss #ifdef DIAGNOSTIC
   3015        1.96  augustss 		if (status == USBD_TIMEOUT)
   3016        1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   3017        1.96  augustss #endif
   3018        1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   3019        1.96  augustss 		xfer->status = status;
   3020        1.96  augustss 		DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n"));
   3021        1.96  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   3022        1.96  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   3023   1.181.6.1  jmcneill 			cv_wait(&xfer->hccv, &sc->sc_lock);
   3024        1.96  augustss 		return;
   3025        1.96  augustss 	}
   3026        1.96  augustss 	xfer->hcflags |= UXFER_ABORTING;
   3027        1.96  augustss 
   3028        1.96  augustss 	/*
   3029        1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   3030        1.11  augustss 	 */
   3031        1.11  augustss 	xfer->status = status;	/* make software ignore it */
   3032       1.171    dyoung 	callout_stop(&xfer->timeout_handle);
   3033       1.138    bouyer 
   3034       1.138    bouyer 	usb_syncmem(&sqh->dma,
   3035       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3036       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3037       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3038        1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   3039        1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   3040       1.138    bouyer 	usb_syncmem(&sqh->dma,
   3041       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3042       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3043       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3044        1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   3045       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3046       1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3047       1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3048       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3049        1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   3050       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3051       1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3052       1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3053       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3054        1.26  augustss 		if (sqtd == exfer->sqtdend)
   3055        1.26  augustss 			break;
   3056        1.26  augustss 	}
   3057        1.11  augustss 
   3058        1.33  augustss 	/*
   3059        1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   3060        1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   3061        1.11  augustss 	 * has run.
   3062        1.11  augustss 	 */
   3063        1.26  augustss 	ehci_sync_hc(sc);
   3064        1.29  augustss 	sc->sc_softwake = 1;
   3065        1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   3066   1.181.6.1  jmcneill 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3067        1.33  augustss 
   3068        1.33  augustss 	/*
   3069        1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   3070        1.11  augustss 	 * The complication here is that the hardware may have executed
   3071        1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   3072        1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   3073        1.11  augustss 	 * any of them.
   3074        1.11  augustss 	 */
   3075       1.138    bouyer 
   3076       1.138    bouyer 	usb_syncmem(&sqh->dma,
   3077       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3078       1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   3079       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3080        1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   3081        1.26  augustss 	hit = 0;
   3082        1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   3083        1.26  augustss 		hit |= cur == sqtd->physaddr;
   3084        1.26  augustss 		if (sqtd == exfer->sqtdend)
   3085        1.26  augustss 			break;
   3086        1.26  augustss 	}
   3087        1.26  augustss 	sqtd = sqtd->nextqtd;
   3088        1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   3089        1.26  augustss 	if (hit && sqtd != NULL) {
   3090        1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: cur=0x%08x\n", sqtd->physaddr));
   3091        1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   3092       1.138    bouyer 		usb_syncmem(&sqh->dma,
   3093       1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3094       1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   3095       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3096        1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   3097       1.138    bouyer 		usb_syncmem(&sqh->dma,
   3098       1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3099       1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   3100       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3101        1.26  augustss 	} else {
   3102        1.26  augustss 		DPRINTFN(1,("ehci_abort_xfer: no hit\n"));
   3103        1.26  augustss 	}
   3104        1.11  augustss 
   3105        1.11  augustss 	/*
   3106        1.26  augustss 	 * Step 4: Execute callback.
   3107        1.11  augustss 	 */
   3108        1.18  augustss #ifdef DIAGNOSTIC
   3109        1.26  augustss 	exfer->isdone = 1;
   3110        1.18  augustss #endif
   3111        1.96  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3112        1.96  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3113        1.11  augustss 	usb_transfer_complete(xfer);
   3114   1.181.6.1  jmcneill 	if (wake) {
   3115   1.181.6.1  jmcneill 		cv_broadcast(&xfer->hccv);
   3116   1.181.6.1  jmcneill 	}
   3117        1.11  augustss 
   3118   1.181.6.6       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3119        1.26  augustss #undef exfer
   3120        1.10  augustss }
   3121        1.10  augustss 
   3122       1.164  uebayasi Static void
   3123       1.139  jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
   3124       1.139  jmcneill {
   3125       1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3126       1.139  jmcneill 	struct ehci_pipe *epipe;
   3127       1.139  jmcneill 	struct ehci_xfer *exfer;
   3128       1.139  jmcneill 	ehci_softc_t *sc;
   3129       1.139  jmcneill 	struct ehci_soft_itd *itd;
   3130   1.181.6.1  jmcneill 	int i, wake;
   3131       1.139  jmcneill 
   3132       1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   3133       1.139  jmcneill 	exfer = EXFER(xfer);
   3134       1.139  jmcneill 	sc = epipe->pipe.device->bus->hci_private;
   3135       1.139  jmcneill 
   3136       1.139  jmcneill 	DPRINTF(("ehci_abort_isoc_xfer: xfer %p pipe %p\n", xfer, epipe));
   3137       1.139  jmcneill 
   3138   1.181.6.6       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3139   1.181.6.6       mrg 
   3140       1.139  jmcneill 	if (sc->sc_dying) {
   3141       1.139  jmcneill 		xfer->status = status;
   3142       1.171    dyoung 		callout_stop(&xfer->timeout_handle);
   3143       1.139  jmcneill 		usb_transfer_complete(xfer);
   3144       1.139  jmcneill 		return;
   3145       1.139  jmcneill 	}
   3146       1.139  jmcneill 
   3147       1.139  jmcneill 	if (xfer->hcflags & UXFER_ABORTING) {
   3148       1.139  jmcneill 		DPRINTFN(2, ("ehci_abort_isoc_xfer: already aborting\n"));
   3149       1.139  jmcneill 
   3150       1.139  jmcneill #ifdef DIAGNOSTIC
   3151       1.139  jmcneill 		if (status == USBD_TIMEOUT)
   3152   1.181.6.6       mrg 			printf("ehci_abort_isoc_xfer: TIMEOUT while aborting\n");
   3153       1.139  jmcneill #endif
   3154       1.139  jmcneill 
   3155       1.139  jmcneill 		xfer->status = status;
   3156   1.181.6.6       mrg 		DPRINTFN(2, ("ehci_abort_isoc_xfer: waiting for abort to finish\n"));
   3157       1.139  jmcneill 		xfer->hcflags |= UXFER_ABORTWAIT;
   3158       1.139  jmcneill 		while (xfer->hcflags & UXFER_ABORTING)
   3159   1.181.6.6       mrg 			cv_wait(&xfer->hccv, &sc->sc_lock);
   3160   1.181.6.1  jmcneill 		goto done;
   3161       1.139  jmcneill 	}
   3162       1.139  jmcneill 	xfer->hcflags |= UXFER_ABORTING;
   3163       1.139  jmcneill 
   3164       1.139  jmcneill 	xfer->status = status;
   3165       1.171    dyoung 	callout_stop(&xfer->timeout_handle);
   3166       1.139  jmcneill 
   3167       1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   3168       1.139  jmcneill 		usb_syncmem(&itd->dma,
   3169       1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3170       1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3171       1.139  jmcneill 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3172       1.139  jmcneill 
   3173       1.139  jmcneill 		for (i = 0; i < 8; i++) {
   3174       1.139  jmcneill 			trans_status = le32toh(itd->itd.itd_ctl[i]);
   3175       1.139  jmcneill 			trans_status &= ~EHCI_ITD_ACTIVE;
   3176       1.139  jmcneill 			itd->itd.itd_ctl[i] = htole32(trans_status);
   3177       1.139  jmcneill 		}
   3178       1.139  jmcneill 
   3179       1.139  jmcneill 		usb_syncmem(&itd->dma,
   3180       1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3181       1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3182       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3183       1.139  jmcneill 	}
   3184       1.139  jmcneill 
   3185       1.139  jmcneill         sc->sc_softwake = 1;
   3186       1.139  jmcneill         usb_schedsoftintr(&sc->sc_bus);
   3187   1.181.6.6       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3188       1.139  jmcneill 
   3189       1.139  jmcneill #ifdef DIAGNOSTIC
   3190       1.139  jmcneill 	exfer->isdone = 1;
   3191       1.139  jmcneill #endif
   3192       1.139  jmcneill 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3193       1.139  jmcneill 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3194       1.139  jmcneill 	usb_transfer_complete(xfer);
   3195   1.181.6.1  jmcneill 	if (wake) {
   3196   1.181.6.1  jmcneill 		cv_broadcast(&xfer->hccv);
   3197   1.181.6.1  jmcneill 	}
   3198       1.139  jmcneill 
   3199   1.181.6.1  jmcneill done:
   3200   1.181.6.6       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3201       1.139  jmcneill 	return;
   3202       1.139  jmcneill }
   3203       1.139  jmcneill 
   3204       1.164  uebayasi Static void
   3205        1.15  augustss ehci_timeout(void *addr)
   3206        1.15  augustss {
   3207        1.15  augustss 	struct ehci_xfer *exfer = addr;
   3208        1.17  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
   3209       1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   3210        1.15  augustss 
   3211        1.15  augustss 	DPRINTF(("ehci_timeout: exfer=%p\n", exfer));
   3212       1.158    sketch #ifdef EHCI_DEBUG
   3213        1.26  augustss 	if (ehcidebug > 1)
   3214        1.22  augustss 		usbd_dump_pipe(exfer->xfer.pipe);
   3215        1.22  augustss #endif
   3216        1.15  augustss 
   3217        1.17  augustss 	if (sc->sc_dying) {
   3218   1.181.6.6       mrg 		mutex_enter(&sc->sc_lock);
   3219        1.17  augustss 		ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
   3220   1.181.6.6       mrg 		mutex_exit(&sc->sc_lock);
   3221        1.17  augustss 		return;
   3222        1.17  augustss 	}
   3223        1.17  augustss 
   3224        1.15  augustss 	/* Execute the abort in a process context. */
   3225       1.177   tsutsui 	usb_init_task(&exfer->abort_task, ehci_timeout_task, addr);
   3226       1.114     joerg 	usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
   3227       1.114     joerg 	    USB_TASKQ_HC);
   3228        1.15  augustss }
   3229        1.15  augustss 
   3230       1.164  uebayasi Static void
   3231        1.15  augustss ehci_timeout_task(void *addr)
   3232        1.15  augustss {
   3233        1.15  augustss 	usbd_xfer_handle xfer = addr;
   3234   1.181.6.6       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3235        1.15  augustss 
   3236        1.15  augustss 	DPRINTF(("ehci_timeout_task: xfer=%p\n", xfer));
   3237        1.15  augustss 
   3238   1.181.6.6       mrg 	mutex_enter(&sc->sc_lock);
   3239        1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3240   1.181.6.6       mrg 	mutex_exit(&sc->sc_lock);
   3241        1.15  augustss }
   3242        1.15  augustss 
   3243         1.5  augustss /************************/
   3244         1.5  augustss 
   3245        1.10  augustss Static usbd_status
   3246        1.10  augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
   3247        1.10  augustss {
   3248   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3249        1.10  augustss 	usbd_status err;
   3250        1.10  augustss 
   3251        1.10  augustss 	/* Insert last in queue. */
   3252   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   3253        1.10  augustss 	err = usb_insert_transfer(xfer);
   3254   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3255        1.10  augustss 	if (err)
   3256        1.10  augustss 		return (err);
   3257        1.10  augustss 
   3258        1.10  augustss 	/* Pipe isn't running, start first */
   3259        1.10  augustss 	return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3260        1.10  augustss }
   3261        1.10  augustss 
   3262        1.12  augustss Static usbd_status
   3263        1.12  augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
   3264        1.12  augustss {
   3265       1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3266        1.15  augustss 	usbd_status err;
   3267        1.15  augustss 
   3268        1.15  augustss 	if (sc->sc_dying)
   3269        1.15  augustss 		return (USBD_IOERROR);
   3270        1.15  augustss 
   3271        1.15  augustss #ifdef DIAGNOSTIC
   3272        1.15  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3273        1.15  augustss 		/* XXX panic */
   3274        1.15  augustss 		printf("ehci_device_ctrl_transfer: not a request\n");
   3275        1.15  augustss 		return (USBD_INVAL);
   3276        1.15  augustss 	}
   3277        1.15  augustss #endif
   3278        1.15  augustss 
   3279        1.15  augustss 	err = ehci_device_request(xfer);
   3280   1.181.6.1  jmcneill 	if (err) {
   3281        1.15  augustss 		return (err);
   3282   1.181.6.1  jmcneill 	}
   3283        1.15  augustss 
   3284        1.15  augustss 	if (sc->sc_bus.use_polling)
   3285        1.15  augustss 		ehci_waitintr(sc, xfer);
   3286   1.181.6.1  jmcneill 
   3287        1.15  augustss 	return (USBD_IN_PROGRESS);
   3288        1.12  augustss }
   3289        1.10  augustss 
   3290       1.164  uebayasi Static void
   3291        1.10  augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
   3292        1.10  augustss {
   3293        1.18  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3294       1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3295       1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3296       1.138    bouyer 	usb_device_request_t *req = &xfer->request;
   3297       1.138    bouyer 	int len = UGETW(req->wLength);
   3298       1.138    bouyer 	int rd = req->bmRequestType & UT_READ;
   3299        1.18  augustss 
   3300        1.10  augustss 	DPRINTFN(10,("ehci_ctrl_done: xfer=%p\n", xfer));
   3301        1.10  augustss 
   3302   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   3303   1.181.6.1  jmcneill 
   3304        1.10  augustss #ifdef DIAGNOSTIC
   3305        1.10  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3306        1.37    provos 		panic("ehci_ctrl_done: not a request");
   3307        1.10  augustss 	}
   3308        1.10  augustss #endif
   3309        1.18  augustss 
   3310        1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3311       1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3312        1.25  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3313       1.138    bouyer 		usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
   3314       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE);
   3315       1.138    bouyer 		if (len)
   3316       1.138    bouyer 			usb_syncmem(&xfer->dmabuf, 0, len,
   3317       1.138    bouyer 			    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3318        1.25  augustss 	}
   3319        1.18  augustss 
   3320        1.25  augustss 	DPRINTFN(5, ("ehci_ctrl_done: length=%d\n", xfer->actlen));
   3321        1.10  augustss }
   3322        1.10  augustss 
   3323        1.10  augustss /* Abort a device control request. */
   3324        1.10  augustss Static void
   3325        1.10  augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
   3326        1.10  augustss {
   3327        1.10  augustss 	DPRINTF(("ehci_device_ctrl_abort: xfer=%p\n", xfer));
   3328        1.10  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3329        1.10  augustss }
   3330        1.10  augustss 
   3331        1.10  augustss /* Close a device control pipe. */
   3332        1.10  augustss Static void
   3333        1.10  augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
   3334        1.10  augustss {
   3335       1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3336        1.10  augustss 	/*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
   3337        1.10  augustss 
   3338   1.181.6.5       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3339   1.181.6.5       mrg 
   3340        1.10  augustss 	DPRINTF(("ehci_device_ctrl_close: pipe=%p\n", pipe));
   3341   1.181.6.1  jmcneill 
   3342        1.11  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3343        1.15  augustss }
   3344        1.15  augustss 
   3345       1.164  uebayasi Static usbd_status
   3346        1.15  augustss ehci_device_request(usbd_xfer_handle xfer)
   3347        1.15  augustss {
   3348        1.18  augustss #define exfer EXFER(xfer)
   3349        1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3350        1.15  augustss 	usb_device_request_t *req = &xfer->request;
   3351        1.15  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3352       1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3353        1.15  augustss 	int addr = dev->address;
   3354        1.15  augustss 	ehci_soft_qtd_t *setup, *stat, *next;
   3355        1.15  augustss 	ehci_soft_qh_t *sqh;
   3356        1.15  augustss 	int isread;
   3357        1.15  augustss 	int len;
   3358        1.15  augustss 	usbd_status err;
   3359        1.15  augustss 
   3360        1.15  augustss 	isread = req->bmRequestType & UT_READ;
   3361        1.15  augustss 	len = UGETW(req->wLength);
   3362        1.15  augustss 
   3363        1.72  augustss 	DPRINTFN(3,("ehci_device_request: type=0x%02x, request=0x%02x, "
   3364        1.15  augustss 		    "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
   3365        1.15  augustss 		    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3366        1.33  augustss 		    UGETW(req->wIndex), len, addr,
   3367        1.15  augustss 		    epipe->pipe.endpoint->edesc->bEndpointAddress));
   3368        1.15  augustss 
   3369        1.15  augustss 	setup = ehci_alloc_sqtd(sc);
   3370        1.15  augustss 	if (setup == NULL) {
   3371        1.15  augustss 		err = USBD_NOMEM;
   3372        1.15  augustss 		goto bad1;
   3373        1.15  augustss 	}
   3374        1.15  augustss 	stat = ehci_alloc_sqtd(sc);
   3375        1.15  augustss 	if (stat == NULL) {
   3376        1.15  augustss 		err = USBD_NOMEM;
   3377        1.15  augustss 		goto bad2;
   3378        1.15  augustss 	}
   3379        1.15  augustss 
   3380   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   3381   1.181.6.1  jmcneill 
   3382        1.15  augustss 	sqh = epipe->sqh;
   3383        1.15  augustss 	epipe->u.ctl.length = len;
   3384        1.15  augustss 
   3385        1.62   mycroft 	/* Update device address and length since they may have changed
   3386        1.62   mycroft 	   during the setup of the control pipe in usbd_new_device(). */
   3387        1.15  augustss 	/* XXX This only needs to be done once, but it's too early in open. */
   3388        1.15  augustss 	/* XXXX Should not touch ED here! */
   3389        1.33  augustss 	sqh->qh.qh_endp =
   3390        1.55   mycroft 	    (sqh->qh.qh_endp & htole32(~(EHCI_QH_ADDRMASK | EHCI_QH_MPLMASK))) |
   3391        1.15  augustss 	    htole32(
   3392        1.15  augustss 	     EHCI_QH_SET_ADDR(addr) |
   3393        1.15  augustss 	     EHCI_QH_SET_MPL(UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize))
   3394        1.15  augustss 	    );
   3395        1.15  augustss 
   3396        1.15  augustss 	/* Set up data transaction */
   3397        1.15  augustss 	if (len != 0) {
   3398        1.15  augustss 		ehci_soft_qtd_t *end;
   3399        1.15  augustss 
   3400        1.55   mycroft 		/* Start toggle at 1. */
   3401        1.55   mycroft 		epipe->nexttoggle = 1;
   3402        1.25  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3403        1.15  augustss 			  &next, &end);
   3404        1.15  augustss 		if (err)
   3405        1.15  augustss 			goto bad3;
   3406        1.83  augustss 		end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
   3407        1.15  augustss 		end->nextqtd = stat;
   3408        1.33  augustss 		end->qtd.qtd_next =
   3409        1.15  augustss 		end->qtd.qtd_altnext = htole32(stat->physaddr);
   3410       1.138    bouyer 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3411       1.138    bouyer 		   BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3412        1.15  augustss 	} else {
   3413        1.15  augustss 		next = stat;
   3414        1.15  augustss 	}
   3415        1.15  augustss 
   3416        1.30  augustss 	memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
   3417       1.138    bouyer 	usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   3418        1.15  augustss 
   3419        1.55   mycroft 	/* Clear toggle */
   3420        1.15  augustss 	setup->qtd.qtd_status = htole32(
   3421        1.26  augustss 	    EHCI_QTD_ACTIVE |
   3422        1.15  augustss 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3423        1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3424        1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3425        1.15  augustss 	    EHCI_QTD_SET_BYTES(sizeof *req)
   3426        1.15  augustss 	    );
   3427        1.31  augustss 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
   3428        1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3429        1.15  augustss 	setup->nextqtd = next;
   3430        1.15  augustss 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3431        1.15  augustss 	setup->xfer = xfer;
   3432        1.18  augustss 	setup->len = sizeof *req;
   3433       1.138    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3434       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3435        1.15  augustss 
   3436        1.15  augustss 	stat->qtd.qtd_status = htole32(
   3437        1.26  augustss 	    EHCI_QTD_ACTIVE |
   3438        1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3439        1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3440        1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3441        1.15  augustss 	    EHCI_QTD_IOC
   3442        1.15  augustss 	    );
   3443        1.15  augustss 	stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
   3444        1.48   mycroft 	stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
   3445        1.15  augustss 	stat->nextqtd = NULL;
   3446        1.15  augustss 	stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
   3447        1.15  augustss 	stat->xfer = xfer;
   3448        1.18  augustss 	stat->len = 0;
   3449       1.138    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
   3450       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3451        1.15  augustss 
   3452        1.15  augustss #ifdef EHCI_DEBUG
   3453        1.23  augustss 	if (ehcidebug > 5) {
   3454        1.15  augustss 		DPRINTF(("ehci_device_request:\n"));
   3455        1.15  augustss 		ehci_dump_sqh(sqh);
   3456        1.15  augustss 		ehci_dump_sqtds(setup);
   3457        1.15  augustss 	}
   3458        1.15  augustss #endif
   3459        1.15  augustss 
   3460        1.18  augustss 	exfer->sqtdstart = setup;
   3461        1.18  augustss 	exfer->sqtdend = stat;
   3462        1.18  augustss #ifdef DIAGNOSTIC
   3463        1.18  augustss 	if (!exfer->isdone) {
   3464        1.18  augustss 		printf("ehci_device_request: not done, exfer=%p\n", exfer);
   3465        1.18  augustss 	}
   3466        1.18  augustss 	exfer->isdone = 0;
   3467        1.18  augustss #endif
   3468        1.18  augustss 
   3469        1.15  augustss 	/* Insert qTD in QH list. */
   3470       1.138    bouyer 	ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
   3471        1.15  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3472   1.181.6.8       mrg 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3473   1.181.6.8       mrg 		    ehci_timeout, xfer);
   3474        1.15  augustss 	}
   3475        1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3476        1.18  augustss 	xfer->status = USBD_IN_PROGRESS;
   3477   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3478        1.15  augustss 
   3479        1.17  augustss #ifdef EHCI_DEBUG
   3480        1.15  augustss 	if (ehcidebug > 10) {
   3481        1.15  augustss 		DPRINTF(("ehci_device_request: status=%x\n",
   3482        1.15  augustss 			 EOREAD4(sc, EHCI_USBSTS)));
   3483        1.23  augustss 		delay(10000);
   3484        1.18  augustss 		ehci_dump_regs(sc);
   3485        1.15  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3486        1.15  augustss 		ehci_dump_sqh(sqh);
   3487        1.15  augustss 		ehci_dump_sqtds(setup);
   3488        1.15  augustss 	}
   3489        1.15  augustss #endif
   3490        1.15  augustss 
   3491        1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   3492        1.15  augustss 
   3493        1.15  augustss  bad3:
   3494   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3495        1.15  augustss 	ehci_free_sqtd(sc, stat);
   3496        1.15  augustss  bad2:
   3497        1.15  augustss 	ehci_free_sqtd(sc, setup);
   3498        1.15  augustss  bad1:
   3499        1.25  augustss 	DPRINTFN(-1,("ehci_device_request: no memory\n"));
   3500   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   3501        1.25  augustss 	xfer->status = err;
   3502        1.25  augustss 	usb_transfer_complete(xfer);
   3503   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3504        1.15  augustss 	return (err);
   3505        1.18  augustss #undef exfer
   3506        1.10  augustss }
   3507        1.10  augustss 
   3508       1.108   xtraeme /*
   3509       1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3510       1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3511       1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3512       1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3513       1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3514       1.108   xtraeme  *
   3515       1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3516       1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3517       1.108   xtraeme  * check for completion after the writeback has taken place.
   3518       1.108   xtraeme  */
   3519       1.164  uebayasi Static void
   3520       1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3521       1.108   xtraeme {
   3522       1.108   xtraeme 	ehci_softc_t *sc = arg;
   3523       1.108   xtraeme 
   3524       1.108   xtraeme 	DPRINTF(("ehci_intrlist_timeout\n"));
   3525       1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3526       1.108   xtraeme }
   3527       1.108   xtraeme 
   3528        1.10  augustss /************************/
   3529         1.5  augustss 
   3530        1.19  augustss Static usbd_status
   3531        1.19  augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
   3532        1.19  augustss {
   3533   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3534        1.19  augustss 	usbd_status err;
   3535        1.19  augustss 
   3536        1.19  augustss 	/* Insert last in queue. */
   3537   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   3538        1.19  augustss 	err = usb_insert_transfer(xfer);
   3539   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3540        1.19  augustss 	if (err)
   3541        1.19  augustss 		return (err);
   3542        1.19  augustss 
   3543        1.19  augustss 	/* Pipe isn't running, start first */
   3544        1.19  augustss 	return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3545        1.19  augustss }
   3546        1.19  augustss 
   3547       1.164  uebayasi Static usbd_status
   3548        1.19  augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
   3549        1.19  augustss {
   3550        1.19  augustss #define exfer EXFER(xfer)
   3551        1.19  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3552        1.19  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3553       1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3554        1.19  augustss 	ehci_soft_qtd_t *data, *dataend;
   3555        1.19  augustss 	ehci_soft_qh_t *sqh;
   3556        1.19  augustss 	usbd_status err;
   3557        1.19  augustss 	int len, isread, endpt;
   3558        1.19  augustss 
   3559        1.72  augustss 	DPRINTFN(2, ("ehci_device_bulk_start: xfer=%p len=%d flags=%d\n",
   3560        1.19  augustss 		     xfer, xfer->length, xfer->flags));
   3561        1.19  augustss 
   3562        1.19  augustss 	if (sc->sc_dying)
   3563        1.19  augustss 		return (USBD_IOERROR);
   3564        1.19  augustss 
   3565        1.19  augustss #ifdef DIAGNOSTIC
   3566        1.19  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3567        1.72  augustss 		panic("ehci_device_bulk_start: a request");
   3568        1.19  augustss #endif
   3569        1.19  augustss 
   3570  1.181.6.10       mrg 	mutex_enter(&sc->sc_lock);
   3571  1.181.6.10       mrg 
   3572        1.19  augustss 	len = xfer->length;
   3573        1.19  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3574        1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3575        1.19  augustss 	sqh = epipe->sqh;
   3576        1.19  augustss 
   3577        1.19  augustss 	epipe->u.bulk.length = len;
   3578        1.19  augustss 
   3579        1.25  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3580        1.19  augustss 				   &dataend);
   3581        1.25  augustss 	if (err) {
   3582        1.25  augustss 		DPRINTFN(-1,("ehci_device_bulk_transfer: no memory\n"));
   3583        1.25  augustss 		xfer->status = err;
   3584        1.25  augustss 		usb_transfer_complete(xfer);
   3585  1.181.6.10       mrg 		mutex_exit(&sc->sc_lock);
   3586        1.19  augustss 		return (err);
   3587        1.25  augustss 	}
   3588        1.19  augustss 
   3589        1.19  augustss #ifdef EHCI_DEBUG
   3590        1.23  augustss 	if (ehcidebug > 5) {
   3591        1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(1)\n"));
   3592        1.23  augustss 		ehci_dump_sqh(sqh);
   3593        1.19  augustss 		ehci_dump_sqtds(data);
   3594        1.19  augustss 	}
   3595        1.19  augustss #endif
   3596        1.19  augustss 
   3597        1.19  augustss 	/* Set up interrupt info. */
   3598        1.19  augustss 	exfer->sqtdstart = data;
   3599        1.19  augustss 	exfer->sqtdend = dataend;
   3600        1.19  augustss #ifdef DIAGNOSTIC
   3601        1.19  augustss 	if (!exfer->isdone) {
   3602        1.72  augustss 		printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
   3603        1.19  augustss 	}
   3604        1.19  augustss 	exfer->isdone = 0;
   3605        1.19  augustss #endif
   3606        1.19  augustss 
   3607       1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3608        1.19  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3609   1.181.6.8       mrg 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3610   1.181.6.8       mrg 		    ehci_timeout, xfer);
   3611        1.19  augustss 	}
   3612        1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3613        1.19  augustss 	xfer->status = USBD_IN_PROGRESS;
   3614   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3615        1.19  augustss 
   3616        1.19  augustss #ifdef EHCI_DEBUG
   3617        1.19  augustss 	if (ehcidebug > 10) {
   3618        1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(2)\n"));
   3619        1.23  augustss 		delay(10000);
   3620        1.72  augustss 		DPRINTF(("ehci_device_bulk_start: data(3)\n"));
   3621        1.23  augustss 		ehci_dump_regs(sc);
   3622        1.29  augustss #if 0
   3623        1.29  augustss 		printf("async_head:\n");
   3624        1.23  augustss 		ehci_dump_sqh(sc->sc_async_head);
   3625        1.29  augustss #endif
   3626        1.29  augustss 		printf("sqh:\n");
   3627        1.23  augustss 		ehci_dump_sqh(sqh);
   3628        1.19  augustss 		ehci_dump_sqtds(data);
   3629        1.19  augustss 	}
   3630        1.19  augustss #endif
   3631        1.19  augustss 
   3632        1.19  augustss 	if (sc->sc_bus.use_polling)
   3633        1.19  augustss 		ehci_waitintr(sc, xfer);
   3634        1.19  augustss 
   3635        1.19  augustss 	return (USBD_IN_PROGRESS);
   3636        1.19  augustss #undef exfer
   3637        1.19  augustss }
   3638        1.19  augustss 
   3639        1.19  augustss Static void
   3640        1.19  augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
   3641        1.19  augustss {
   3642        1.19  augustss 	DPRINTF(("ehci_device_bulk_abort: xfer=%p\n", xfer));
   3643        1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3644        1.19  augustss }
   3645        1.19  augustss 
   3646        1.33  augustss /*
   3647        1.19  augustss  * Close a device bulk pipe.
   3648        1.19  augustss  */
   3649        1.19  augustss Static void
   3650        1.19  augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
   3651        1.19  augustss {
   3652       1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3653       1.175  drochner 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3654        1.19  augustss 
   3655   1.181.6.5       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3656   1.181.6.5       mrg 
   3657        1.19  augustss 	DPRINTF(("ehci_device_bulk_close: pipe=%p\n", pipe));
   3658       1.175  drochner 	pipe->endpoint->datatoggle = epipe->nexttoggle;
   3659        1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3660        1.19  augustss }
   3661        1.19  augustss 
   3662       1.164  uebayasi Static void
   3663        1.19  augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
   3664        1.19  augustss {
   3665        1.19  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3666       1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3667       1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3668       1.138    bouyer 	int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3669       1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3670        1.19  augustss 
   3671        1.33  augustss 	DPRINTFN(10,("ehci_bulk_done: xfer=%p, actlen=%d\n",
   3672        1.19  augustss 		     xfer, xfer->actlen));
   3673        1.19  augustss 
   3674   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   3675   1.181.6.1  jmcneill 
   3676        1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3677       1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3678        1.44  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3679       1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3680       1.138    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3681        1.25  augustss 	}
   3682        1.19  augustss 
   3683        1.19  augustss 	DPRINTFN(5, ("ehci_bulk_done: length=%d\n", xfer->actlen));
   3684        1.19  augustss }
   3685         1.5  augustss 
   3686        1.10  augustss /************************/
   3687        1.10  augustss 
   3688        1.78  augustss Static usbd_status
   3689        1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3690        1.78  augustss {
   3691        1.78  augustss 	struct ehci_soft_islot *isp;
   3692        1.78  augustss 	int islot, lev;
   3693        1.78  augustss 
   3694        1.78  augustss 	/* Find a poll rate that is large enough. */
   3695        1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3696        1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3697        1.78  augustss 			break;
   3698        1.78  augustss 
   3699        1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3700        1.78  augustss 	/* XXX could do better than picking at random */
   3701        1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3702        1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3703        1.78  augustss 
   3704        1.78  augustss 	sqh->islot = islot;
   3705        1.78  augustss 	isp = &sc->sc_islots[islot];
   3706   1.181.6.6       mrg 	mutex_enter(&sc->sc_lock);
   3707   1.181.6.4       mrg 	ehci_add_qh(sc, sqh, isp->sqh);
   3708   1.181.6.6       mrg 	mutex_exit(&sc->sc_lock);
   3709        1.78  augustss 
   3710        1.78  augustss 	return (USBD_NORMAL_COMPLETION);
   3711        1.78  augustss }
   3712        1.78  augustss 
   3713        1.78  augustss Static usbd_status
   3714        1.78  augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
   3715        1.78  augustss {
   3716   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3717        1.78  augustss 	usbd_status err;
   3718        1.78  augustss 
   3719        1.78  augustss 	/* Insert last in queue. */
   3720   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   3721        1.78  augustss 	err = usb_insert_transfer(xfer);
   3722   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3723        1.78  augustss 	if (err)
   3724        1.78  augustss 		return (err);
   3725        1.78  augustss 
   3726        1.78  augustss 	/*
   3727        1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3728        1.78  augustss 	 * so start it first.
   3729        1.78  augustss 	 */
   3730        1.78  augustss 	return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3731        1.78  augustss }
   3732        1.78  augustss 
   3733        1.78  augustss Static usbd_status
   3734        1.78  augustss ehci_device_intr_start(usbd_xfer_handle xfer)
   3735        1.78  augustss {
   3736        1.78  augustss #define exfer EXFER(xfer)
   3737        1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3738        1.78  augustss 	usbd_device_handle dev = xfer->pipe->device;
   3739       1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3740        1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3741        1.78  augustss 	ehci_soft_qh_t *sqh;
   3742        1.78  augustss 	usbd_status err;
   3743        1.78  augustss 	int len, isread, endpt;
   3744        1.78  augustss 
   3745        1.78  augustss 	DPRINTFN(2, ("ehci_device_intr_start: xfer=%p len=%d flags=%d\n",
   3746        1.78  augustss 	    xfer, xfer->length, xfer->flags));
   3747        1.78  augustss 
   3748        1.78  augustss 	if (sc->sc_dying)
   3749        1.78  augustss 		return (USBD_IOERROR);
   3750        1.78  augustss 
   3751        1.78  augustss #ifdef DIAGNOSTIC
   3752        1.78  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3753        1.78  augustss 		panic("ehci_device_intr_start: a request");
   3754        1.78  augustss #endif
   3755        1.78  augustss 
   3756  1.181.6.10       mrg 	mutex_enter(&sc->sc_lock);
   3757  1.181.6.10       mrg 
   3758        1.78  augustss 	len = xfer->length;
   3759        1.78  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3760        1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3761        1.78  augustss 	sqh = epipe->sqh;
   3762        1.78  augustss 
   3763        1.78  augustss 	epipe->u.intr.length = len;
   3764        1.78  augustss 
   3765        1.78  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3766        1.78  augustss 	    &dataend);
   3767        1.78  augustss 	if (err) {
   3768        1.78  augustss 		DPRINTFN(-1, ("ehci_device_intr_start: no memory\n"));
   3769        1.78  augustss 		xfer->status = err;
   3770        1.78  augustss 		usb_transfer_complete(xfer);
   3771  1.181.6.10       mrg 		mutex_exit(&sc->sc_lock);
   3772        1.78  augustss 		return (err);
   3773        1.78  augustss 	}
   3774        1.78  augustss 
   3775        1.78  augustss #ifdef EHCI_DEBUG
   3776        1.78  augustss 	if (ehcidebug > 5) {
   3777        1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(1)\n"));
   3778        1.78  augustss 		ehci_dump_sqh(sqh);
   3779        1.78  augustss 		ehci_dump_sqtds(data);
   3780        1.78  augustss 	}
   3781        1.78  augustss #endif
   3782        1.78  augustss 
   3783        1.78  augustss 	/* Set up interrupt info. */
   3784        1.78  augustss 	exfer->sqtdstart = data;
   3785        1.78  augustss 	exfer->sqtdend = dataend;
   3786        1.78  augustss #ifdef DIAGNOSTIC
   3787        1.78  augustss 	if (!exfer->isdone) {
   3788        1.78  augustss 		printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
   3789        1.78  augustss 	}
   3790        1.78  augustss 	exfer->isdone = 0;
   3791        1.78  augustss #endif
   3792        1.78  augustss 
   3793       1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3794        1.78  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3795   1.181.6.8       mrg 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3796   1.181.6.8       mrg 		    ehci_timeout, xfer);
   3797        1.78  augustss 	}
   3798        1.78  augustss 	ehci_add_intr_list(sc, exfer);
   3799        1.78  augustss 	xfer->status = USBD_IN_PROGRESS;
   3800   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3801        1.78  augustss 
   3802        1.78  augustss #ifdef EHCI_DEBUG
   3803        1.78  augustss 	if (ehcidebug > 10) {
   3804        1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(2)\n"));
   3805        1.78  augustss 		delay(10000);
   3806        1.78  augustss 		DPRINTF(("ehci_device_intr_start: data(3)\n"));
   3807        1.78  augustss 		ehci_dump_regs(sc);
   3808        1.78  augustss 		printf("sqh:\n");
   3809        1.78  augustss 		ehci_dump_sqh(sqh);
   3810        1.78  augustss 		ehci_dump_sqtds(data);
   3811        1.78  augustss 	}
   3812        1.78  augustss #endif
   3813        1.78  augustss 
   3814        1.78  augustss 	if (sc->sc_bus.use_polling)
   3815        1.78  augustss 		ehci_waitintr(sc, xfer);
   3816        1.78  augustss 
   3817        1.78  augustss 	return (USBD_IN_PROGRESS);
   3818        1.78  augustss #undef exfer
   3819        1.78  augustss }
   3820        1.78  augustss 
   3821        1.78  augustss Static void
   3822        1.78  augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
   3823        1.78  augustss {
   3824        1.78  augustss 	DPRINTFN(1, ("ehci_device_intr_abort: xfer=%p\n", xfer));
   3825        1.78  augustss 	if (xfer->pipe->intrxfer == xfer) {
   3826        1.78  augustss 		DPRINTFN(1, ("echi_device_intr_abort: remove\n"));
   3827        1.78  augustss 		xfer->pipe->intrxfer = NULL;
   3828        1.78  augustss 	}
   3829       1.139  jmcneill 	/*
   3830       1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   3831       1.180       wiz 	 *       async doorbell. That's dependent on the async list, wheras
   3832       1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   3833       1.139  jmcneill 	 */
   3834        1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3835        1.78  augustss }
   3836        1.78  augustss 
   3837        1.78  augustss Static void
   3838        1.78  augustss ehci_device_intr_close(usbd_pipe_handle pipe)
   3839        1.78  augustss {
   3840       1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3841        1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3842        1.78  augustss 	struct ehci_soft_islot *isp;
   3843        1.78  augustss 
   3844   1.181.6.5       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3845   1.181.6.5       mrg 
   3846        1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   3847        1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   3848        1.78  augustss }
   3849        1.78  augustss 
   3850        1.78  augustss Static void
   3851        1.78  augustss ehci_device_intr_done(usbd_xfer_handle xfer)
   3852        1.78  augustss {
   3853        1.78  augustss #define exfer EXFER(xfer)
   3854        1.78  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3855       1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3856        1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3857        1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3858        1.78  augustss 	ehci_soft_qh_t *sqh;
   3859        1.78  augustss 	usbd_status err;
   3860   1.181.6.1  jmcneill 	int len, isread, endpt;
   3861        1.78  augustss 
   3862        1.78  augustss 	DPRINTFN(10, ("ehci_device_intr_done: xfer=%p, actlen=%d\n",
   3863        1.78  augustss 	    xfer, xfer->actlen));
   3864        1.78  augustss 
   3865   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   3866   1.181.6.1  jmcneill 
   3867        1.78  augustss 	if (xfer->pipe->repeat) {
   3868        1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3869        1.78  augustss 
   3870        1.78  augustss 		len = epipe->u.intr.length;
   3871        1.78  augustss 		xfer->length = len;
   3872        1.78  augustss 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3873        1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3874       1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, len,
   3875       1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3876        1.78  augustss 		sqh = epipe->sqh;
   3877        1.78  augustss 
   3878        1.78  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3879        1.78  augustss 		    &data, &dataend);
   3880        1.78  augustss 		if (err) {
   3881        1.78  augustss 			DPRINTFN(-1, ("ehci_device_intr_done: no memory\n"));
   3882        1.78  augustss 			xfer->status = err;
   3883        1.78  augustss 			return;
   3884        1.78  augustss 		}
   3885        1.78  augustss 
   3886        1.78  augustss 		/* Set up interrupt info. */
   3887        1.78  augustss 		exfer->sqtdstart = data;
   3888        1.78  augustss 		exfer->sqtdend = dataend;
   3889        1.78  augustss #ifdef DIAGNOSTIC
   3890        1.78  augustss 		if (!exfer->isdone) {
   3891        1.78  augustss 			printf("ehci_device_intr_done: not done, ex=%p\n",
   3892        1.78  augustss 			    exfer);
   3893        1.78  augustss 		}
   3894        1.78  augustss 		exfer->isdone = 0;
   3895        1.78  augustss #endif
   3896        1.78  augustss 
   3897       1.138    bouyer 		ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3898        1.78  augustss 		if (xfer->timeout && !sc->sc_bus.use_polling) {
   3899   1.181.6.8       mrg 			callout_reset(&xfer->timeout_handle,
   3900   1.181.6.8       mrg 			    mstohz(xfer->timeout), ehci_timeout, xfer);
   3901        1.78  augustss 		}
   3902        1.78  augustss 
   3903        1.78  augustss 		xfer->status = USBD_IN_PROGRESS;
   3904        1.78  augustss 	} else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3905       1.153  jmcneill 		ehci_del_intr_list(sc, ex); /* remove from active list */
   3906        1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3907       1.138    bouyer 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3908       1.138    bouyer 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3909       1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3910       1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3911        1.78  augustss 	}
   3912        1.78  augustss #undef exfer
   3913        1.78  augustss }
   3914        1.10  augustss 
   3915        1.10  augustss /************************/
   3916         1.5  augustss 
   3917       1.113  christos Static usbd_status
   3918       1.115  christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
   3919       1.113  christos {
   3920   1.181.6.1  jmcneill 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3921       1.139  jmcneill 	usbd_status err;
   3922       1.139  jmcneill 
   3923   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   3924       1.139  jmcneill 	err = usb_insert_transfer(xfer);
   3925   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   3926       1.139  jmcneill 	if (err && err != USBD_IN_PROGRESS)
   3927       1.139  jmcneill 		return err;
   3928       1.139  jmcneill 
   3929       1.139  jmcneill 	return ehci_device_isoc_start(xfer);
   3930       1.113  christos }
   3931       1.139  jmcneill 
   3932       1.113  christos Static usbd_status
   3933       1.115  christos ehci_device_isoc_start(usbd_xfer_handle xfer)
   3934       1.113  christos {
   3935       1.139  jmcneill 	struct ehci_pipe *epipe;
   3936       1.139  jmcneill 	usbd_device_handle dev;
   3937       1.139  jmcneill 	ehci_softc_t *sc;
   3938       1.139  jmcneill 	struct ehci_xfer *exfer;
   3939       1.139  jmcneill 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   3940       1.139  jmcneill 	usb_dma_t *dma_buf;
   3941       1.142  drochner 	int i, j, k, frames, uframes, ufrperframe;
   3942   1.181.6.1  jmcneill 	int trans_count, offs, total_length;
   3943       1.139  jmcneill 	int frindex;
   3944       1.139  jmcneill 
   3945       1.139  jmcneill 	start = NULL;
   3946       1.139  jmcneill 	prev = NULL;
   3947       1.139  jmcneill 	itd = NULL;
   3948       1.139  jmcneill 	trans_count = 0;
   3949       1.139  jmcneill 	total_length = 0;
   3950       1.139  jmcneill 	exfer = (struct ehci_xfer *) xfer;
   3951       1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   3952       1.139  jmcneill 	dev = xfer->pipe->device;
   3953       1.139  jmcneill 	epipe = (struct ehci_pipe *)xfer->pipe;
   3954       1.139  jmcneill 
   3955       1.139  jmcneill 	/*
   3956       1.139  jmcneill 	 * To allow continuous transfers, above we start all transfers
   3957       1.139  jmcneill 	 * immediately. However, we're still going to get usbd_start_next call
   3958       1.139  jmcneill 	 * this when another xfer completes. So, check if this is already
   3959       1.139  jmcneill 	 * in progress or not
   3960       1.139  jmcneill 	 */
   3961       1.139  jmcneill 
   3962       1.139  jmcneill 	if (exfer->itdstart != NULL)
   3963       1.139  jmcneill 		return USBD_IN_PROGRESS;
   3964       1.139  jmcneill 
   3965       1.139  jmcneill 	DPRINTFN(2, ("ehci_device_isoc_start: xfer %p len %d flags %d\n",
   3966       1.139  jmcneill 			xfer, xfer->length, xfer->flags));
   3967       1.139  jmcneill 
   3968       1.139  jmcneill 	if (sc->sc_dying)
   3969       1.139  jmcneill 		return USBD_IOERROR;
   3970       1.139  jmcneill 
   3971       1.139  jmcneill 	/*
   3972       1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   3973       1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   3974       1.139  jmcneill 	 * on either side of where the hc currently is.
   3975       1.139  jmcneill 	 */
   3976       1.139  jmcneill 	if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
   3977       1.139  jmcneill 			xfer->nframes >= (sc->sc_flsize - 4) * 8) {
   3978       1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   3979       1.139  jmcneill 		return USBD_INVAL;
   3980       1.139  jmcneill 	}
   3981       1.139  jmcneill 
   3982       1.139  jmcneill #ifdef DIAGNOSTIC
   3983       1.139  jmcneill 	if (xfer->rqflags & URQ_REQUEST)
   3984       1.139  jmcneill 		panic("ehci_device_isoc_start: request\n");
   3985       1.139  jmcneill 
   3986       1.139  jmcneill 	if (!exfer->isdone)
   3987       1.139  jmcneill 		printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
   3988       1.139  jmcneill 	exfer->isdone = 0;
   3989       1.139  jmcneill #endif
   3990       1.139  jmcneill 
   3991       1.139  jmcneill 	/*
   3992       1.139  jmcneill 	 * Step 1: Allocate and initialize itds, how many do we need?
   3993       1.139  jmcneill 	 * One per transfer if interval >= 8 microframes, fewer if we use
   3994       1.139  jmcneill 	 * multiple microframes per frame.
   3995       1.139  jmcneill 	 */
   3996       1.139  jmcneill 
   3997       1.139  jmcneill 	i = epipe->pipe.endpoint->edesc->bInterval;
   3998       1.139  jmcneill 	if (i > 16 || i == 0) {
   3999       1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   4000       1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: bInvertal %d invalid\n", i));
   4001       1.139  jmcneill 		return USBD_INVAL;
   4002       1.139  jmcneill 	}
   4003       1.139  jmcneill 
   4004       1.168  jakllsch 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4005       1.142  drochner 	frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
   4006       1.168  jakllsch 	uframes = USB_UFRAMES_PER_FRAME / ufrperframe;
   4007       1.142  drochner 
   4008       1.139  jmcneill 	if (frames == 0) {
   4009       1.139  jmcneill 		DPRINTF(("ehci_device_isoc_start: frames == 0\n"));
   4010       1.139  jmcneill 		return USBD_INVAL;
   4011       1.139  jmcneill 	}
   4012       1.139  jmcneill 
   4013       1.139  jmcneill 	dma_buf = &xfer->dmabuf;
   4014       1.139  jmcneill 	offs = 0;
   4015       1.139  jmcneill 
   4016       1.139  jmcneill 	for (i = 0; i < frames; i++) {
   4017       1.139  jmcneill 		int froffs = offs;
   4018       1.139  jmcneill 		itd = ehci_alloc_itd(sc);
   4019       1.139  jmcneill 
   4020       1.139  jmcneill 		if (prev != NULL) {
   4021       1.139  jmcneill 			prev->itd.itd_next =
   4022       1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4023       1.139  jmcneill 			usb_syncmem(&itd->dma,
   4024       1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   4025       1.139  jmcneill                 	    sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   4026       1.139  jmcneill 
   4027       1.139  jmcneill 			prev->xfer_next = itd;
   4028       1.139  jmcneill 	    	} else {
   4029       1.139  jmcneill 			start = itd;
   4030       1.139  jmcneill 		}
   4031       1.139  jmcneill 
   4032       1.139  jmcneill 		/*
   4033       1.139  jmcneill 		 * Step 1.5, initialize uframes
   4034       1.139  jmcneill 		 */
   4035       1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) {
   4036       1.139  jmcneill 			/* Calculate which page in the list this starts in */
   4037       1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   4038       1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   4039       1.139  jmcneill 			addr += (offs - froffs);
   4040       1.139  jmcneill 			addr = EHCI_PAGE(addr);
   4041       1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   4042       1.139  jmcneill 
   4043       1.139  jmcneill 			/* This gets the initial offset into the first page,
   4044       1.139  jmcneill 			 * looks how far further along the current uframe
   4045       1.139  jmcneill 			 * offset is. Works out how many pages that is.
   4046       1.139  jmcneill 			 */
   4047       1.139  jmcneill 
   4048       1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   4049       1.139  jmcneill 			    EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
   4050       1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   4051       1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   4052       1.139  jmcneill 
   4053       1.139  jmcneill 			total_length += xfer->frlengths[trans_count];
   4054       1.139  jmcneill 			offs += xfer->frlengths[trans_count];
   4055       1.139  jmcneill 			trans_count++;
   4056       1.139  jmcneill 
   4057       1.139  jmcneill 			if (trans_count >= xfer->nframes) { /*Set IOC*/
   4058       1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   4059       1.145  drochner 				break;
   4060       1.139  jmcneill 			}
   4061       1.139  jmcneill 		}
   4062       1.139  jmcneill 
   4063       1.139  jmcneill 		/* Step 1.75, set buffer pointers. To simplify matters, all
   4064       1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   4065       1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   4066       1.139  jmcneill 		 * and what to not.
   4067       1.139  jmcneill 		 */
   4068       1.139  jmcneill 
   4069       1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NBUFFERS; j++) {
   4070       1.139  jmcneill 			/*
   4071       1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   4072       1.139  jmcneill 			 * of buffer
   4073       1.139  jmcneill 			 */
   4074       1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   4075       1.139  jmcneill 			if (page_offs >= dma_buf->block->size)
   4076       1.139  jmcneill 				break;
   4077       1.139  jmcneill 
   4078       1.181       mrg 			unsigned long long page = DMAADDR(dma_buf, page_offs);
   4079       1.139  jmcneill 			page = EHCI_PAGE(page);
   4080       1.139  jmcneill 			itd->itd.itd_bufr[j] =
   4081       1.155    jmorse 			    htole32(EHCI_ITD_SET_BPTR(page));
   4082       1.155    jmorse 			itd->itd.itd_bufr_hi[j] =
   4083       1.155    jmorse 			    htole32(page >> 32);
   4084       1.139  jmcneill 		}
   4085       1.139  jmcneill 
   4086       1.139  jmcneill 		/*
   4087       1.139  jmcneill 		 * Other special values
   4088       1.139  jmcneill 		 */
   4089       1.139  jmcneill 
   4090       1.139  jmcneill 		k = epipe->pipe.endpoint->edesc->bEndpointAddress;
   4091       1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4092       1.139  jmcneill 		    EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
   4093       1.139  jmcneill 
   4094       1.139  jmcneill 		k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
   4095       1.139  jmcneill 		    ? 1 : 0;
   4096       1.149  jmcneill 		j = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   4097       1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   4098       1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4099       1.139  jmcneill 
   4100       1.139  jmcneill 		/* FIXME: handle invalid trans */
   4101       1.139  jmcneill 		itd->itd.itd_bufr[2] |=
   4102       1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4103       1.139  jmcneill 
   4104       1.139  jmcneill 		usb_syncmem(&itd->dma,
   4105       1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4106       1.139  jmcneill                     sizeof(ehci_itd_t),
   4107       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4108       1.139  jmcneill 
   4109       1.139  jmcneill 		prev = itd;
   4110       1.139  jmcneill 	} /* End of frame */
   4111       1.139  jmcneill 
   4112       1.139  jmcneill 	stop = itd;
   4113       1.139  jmcneill 	stop->xfer_next = NULL;
   4114       1.139  jmcneill 	exfer->isoc_len = total_length;
   4115       1.139  jmcneill 
   4116       1.155    jmorse 	usb_syncmem(&exfer->xfer.dmabuf, 0, total_length,
   4117       1.155    jmorse 		BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4118       1.155    jmorse 
   4119       1.139  jmcneill 	/*
   4120       1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   4121       1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   4122       1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4123       1.139  jmcneill 	 * more than the period frame list.
   4124       1.139  jmcneill 	 */
   4125       1.139  jmcneill 
   4126   1.181.6.1  jmcneill 	mutex_enter(&sc->sc_lock);
   4127       1.139  jmcneill 
   4128       1.139  jmcneill 	/* Start inserting frames */
   4129       1.139  jmcneill 	if (epipe->u.isoc.cur_xfers > 0) {
   4130       1.139  jmcneill 		frindex = epipe->u.isoc.next_frame;
   4131       1.139  jmcneill 	} else {
   4132       1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4133       1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   4134       1.139  jmcneill 		frindex += 2;
   4135       1.139  jmcneill 	}
   4136       1.139  jmcneill 
   4137       1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   4138       1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   4139       1.139  jmcneill 
   4140       1.168  jakllsch 	/* What's the frame interval? */
   4141       1.168  jakllsch 	i = (1 << (epipe->pipe.endpoint->edesc->bInterval - 1));
   4142       1.168  jakllsch 	if (i / USB_UFRAMES_PER_FRAME == 0)
   4143       1.139  jmcneill 		i = 1;
   4144       1.139  jmcneill 	else
   4145       1.168  jakllsch 		i /= USB_UFRAMES_PER_FRAME;
   4146       1.139  jmcneill 
   4147       1.139  jmcneill 	itd = start;
   4148       1.139  jmcneill 	for (j = 0; j < frames; j++) {
   4149       1.139  jmcneill 		if (itd == NULL)
   4150       1.139  jmcneill 			panic("ehci: unexpectedly ran out of isoc itds, isoc_start\n");
   4151       1.139  jmcneill 
   4152       1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   4153       1.139  jmcneill 		if (itd->itd.itd_next == 0)
   4154       1.139  jmcneill 			/* FIXME: frindex table gets initialized to NULL
   4155       1.139  jmcneill 			 * or EHCI_NULL? */
   4156       1.162  uebayasi 			itd->itd.itd_next = EHCI_NULL;
   4157       1.139  jmcneill 
   4158       1.139  jmcneill 		usb_syncmem(&itd->dma,
   4159       1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4160       1.139  jmcneill                     sizeof(itd->itd.itd_next),
   4161       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4162       1.139  jmcneill 
   4163       1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   4164       1.139  jmcneill 
   4165       1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   4166       1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   4167       1.139  jmcneill                     sizeof(ehci_link_t),
   4168       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4169       1.139  jmcneill 
   4170       1.139  jmcneill 		itd->u.frame_list.next = sc->sc_softitds[frindex];
   4171       1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   4172       1.139  jmcneill 		if (itd->u.frame_list.next != NULL)
   4173       1.139  jmcneill 			itd->u.frame_list.next->u.frame_list.prev = itd;
   4174       1.139  jmcneill 		itd->slot = frindex;
   4175       1.139  jmcneill 		itd->u.frame_list.prev = NULL;
   4176       1.139  jmcneill 
   4177       1.139  jmcneill 		frindex += i;
   4178       1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   4179       1.139  jmcneill 			frindex -= sc->sc_flsize;
   4180       1.139  jmcneill 
   4181       1.139  jmcneill 		itd = itd->xfer_next;
   4182       1.139  jmcneill 	}
   4183       1.139  jmcneill 
   4184       1.139  jmcneill 	epipe->u.isoc.cur_xfers++;
   4185       1.139  jmcneill 	epipe->u.isoc.next_frame = frindex;
   4186       1.139  jmcneill 
   4187       1.139  jmcneill 	exfer->itdstart = start;
   4188       1.139  jmcneill 	exfer->itdend = stop;
   4189       1.139  jmcneill 	exfer->sqtdstart = NULL;
   4190       1.139  jmcneill 	exfer->sqtdstart = NULL;
   4191       1.139  jmcneill 
   4192       1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   4193       1.139  jmcneill 	xfer->status = USBD_IN_PROGRESS;
   4194       1.139  jmcneill 	xfer->done = 0;
   4195   1.181.6.1  jmcneill 	mutex_exit(&sc->sc_lock);
   4196       1.139  jmcneill 
   4197       1.139  jmcneill 	if (sc->sc_bus.use_polling) {
   4198       1.139  jmcneill 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   4199       1.139  jmcneill 		ehci_waitintr(sc, xfer);
   4200       1.139  jmcneill 	}
   4201       1.139  jmcneill 
   4202       1.139  jmcneill 	return USBD_IN_PROGRESS;
   4203       1.113  christos }
   4204       1.139  jmcneill 
   4205       1.113  christos Static void
   4206       1.115  christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
   4207       1.113  christos {
   4208       1.139  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_abort: xfer = %p\n", xfer));
   4209       1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4210       1.113  christos }
   4211       1.139  jmcneill 
   4212       1.113  christos Static void
   4213       1.115  christos ehci_device_isoc_close(usbd_pipe_handle pipe)
   4214       1.113  christos {
   4215       1.146  jmcneill 	DPRINTFN(1, ("ehci_device_isoc_close: nothing in the pipe to free?\n"));
   4216       1.113  christos }
   4217       1.139  jmcneill 
   4218       1.113  christos Static void
   4219       1.115  christos ehci_device_isoc_done(usbd_xfer_handle xfer)
   4220       1.113  christos {
   4221       1.139  jmcneill 	struct ehci_xfer *exfer;
   4222       1.139  jmcneill 	ehci_softc_t *sc;
   4223       1.139  jmcneill 	struct ehci_pipe *epipe;
   4224       1.139  jmcneill 
   4225       1.139  jmcneill 	exfer = EXFER(xfer);
   4226       1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   4227       1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   4228       1.139  jmcneill 
   4229   1.181.6.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
   4230   1.181.6.1  jmcneill 
   4231       1.139  jmcneill 	epipe->u.isoc.cur_xfers--;
   4232       1.139  jmcneill 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
   4233       1.153  jmcneill 		ehci_del_intr_list(sc, exfer);
   4234       1.139  jmcneill 		ehci_rem_free_itd_chain(sc, exfer);
   4235       1.139  jmcneill 	}
   4236       1.139  jmcneill 
   4237       1.139  jmcneill 	usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
   4238       1.139  jmcneill                     BUS_DMASYNC_POSTREAD);
   4239       1.139  jmcneill 
   4240       1.113  christos }
   4241