Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.234.2.110
      1  1.234.2.110     skrll /*	$NetBSD: ehci.c,v 1.234.2.110 2017/09/05 07:01:12 skrll Exp $ */
      2          1.1  augustss 
      3          1.1  augustss /*
      4        1.190       mrg  * Copyright (c) 2004-2012 The NetBSD Foundation, Inc.
      5          1.1  augustss  * All rights reserved.
      6          1.1  augustss  *
      7          1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8        1.190       mrg  * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum,
      9        1.190       mrg  * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill
     10        1.190       mrg  * (jmcneill (at) invisible.ca) and Matthew R. Green (mrg (at) eterna.com.au).
     11          1.1  augustss  *
     12          1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13          1.1  augustss  * modification, are permitted provided that the following conditions
     14          1.1  augustss  * are met:
     15          1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16          1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17          1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18          1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19          1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20          1.1  augustss  *
     21          1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22          1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23          1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24          1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25          1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26          1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27          1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28          1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29          1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30          1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31          1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32          1.1  augustss  */
     33          1.1  augustss 
     34          1.1  augustss /*
     35          1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     36          1.1  augustss  *
     37         1.35     enami  * The EHCI 1.0 spec can be found at
     38        1.160  uebayasi  * http://www.intel.com/technology/usb/spec.htm
     39          1.7  augustss  * and the USB 2.0 spec at
     40        1.160  uebayasi  * http://www.usb.org/developers/docs/
     41          1.1  augustss  *
     42          1.1  augustss  */
     43          1.4     lukem 
     44         1.52  jdolecek /*
     45         1.52  jdolecek  * TODO:
     46         1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     47         1.52  jdolecek  *
     48        1.148    cegger  * 2) The hub driver needs to handle and schedule the transaction translator,
     49        1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     50         1.91     perry  *    on hubs in USB 2.0 for details.
     51         1.52  jdolecek  *
     52        1.164  uebayasi  * 3) Command failures are not recovered correctly.
     53        1.148    cegger  */
     54         1.52  jdolecek 
     55          1.4     lukem #include <sys/cdefs.h>
     56  1.234.2.110     skrll __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.234.2.110 2017/09/05 07:01:12 skrll Exp $");
     57         1.47  augustss 
     58         1.47  augustss #include "ohci.h"
     59         1.47  augustss #include "uhci.h"
     60   1.234.2.50     skrll 
     61   1.234.2.50     skrll #ifdef _KERNEL_OPT
     62        1.229     skrll #include "opt_usb.h"
     63   1.234.2.50     skrll #endif
     64          1.1  augustss 
     65          1.1  augustss #include <sys/param.h>
     66        1.229     skrll 
     67        1.229     skrll #include <sys/bus.h>
     68        1.229     skrll #include <sys/cpu.h>
     69        1.229     skrll #include <sys/device.h>
     70          1.1  augustss #include <sys/kernel.h>
     71        1.190       mrg #include <sys/kmem.h>
     72        1.229     skrll #include <sys/mutex.h>
     73          1.1  augustss #include <sys/proc.h>
     74          1.1  augustss #include <sys/queue.h>
     75        1.229     skrll #include <sys/select.h>
     76        1.229     skrll #include <sys/sysctl.h>
     77        1.229     skrll #include <sys/systm.h>
     78          1.1  augustss 
     79          1.1  augustss #include <machine/endian.h>
     80          1.1  augustss 
     81          1.1  augustss #include <dev/usb/usb.h>
     82          1.1  augustss #include <dev/usb/usbdi.h>
     83          1.1  augustss #include <dev/usb/usbdivar.h>
     84        1.229     skrll #include <dev/usb/usbhist.h>
     85          1.1  augustss #include <dev/usb/usb_mem.h>
     86          1.1  augustss #include <dev/usb/usb_quirks.h>
     87          1.1  augustss 
     88          1.1  augustss #include <dev/usb/ehcireg.h>
     89          1.1  augustss #include <dev/usb/ehcivar.h>
     90   1.234.2.13     skrll #include <dev/usb/usbroothub.h>
     91          1.1  augustss 
     92        1.230     skrll 
     93        1.230     skrll #ifdef USB_DEBUG
     94        1.230     skrll #ifndef EHCI_DEBUG
     95        1.230     skrll #define ehcidebug 0
     96        1.230     skrll #else
     97        1.229     skrll static int ehcidebug = 0;
     98        1.229     skrll 
     99        1.229     skrll SYSCTL_SETUP(sysctl_hw_ehci_setup, "sysctl hw.ehci setup")
    100        1.190       mrg {
    101        1.229     skrll 	int err;
    102        1.229     skrll 	const struct sysctlnode *rnode;
    103        1.229     skrll 	const struct sysctlnode *cnode;
    104        1.229     skrll 
    105        1.229     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
    106        1.229     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "ehci",
    107        1.229     skrll 	    SYSCTL_DESCR("ehci global controls"),
    108        1.229     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    109        1.229     skrll 
    110        1.229     skrll 	if (err)
    111        1.229     skrll 		goto fail;
    112        1.190       mrg 
    113        1.229     skrll 	/* control debugging printfs */
    114        1.229     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    115        1.229     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    116        1.229     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    117        1.229     skrll 	    NULL, 0, &ehcidebug, sizeof(ehcidebug), CTL_CREATE, CTL_EOL);
    118        1.229     skrll 	if (err)
    119        1.229     skrll 		goto fail;
    120        1.229     skrll 
    121        1.229     skrll 	return;
    122        1.229     skrll fail:
    123        1.229     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    124        1.190       mrg }
    125        1.190       mrg 
    126        1.229     skrll #endif /* EHCI_DEBUG */
    127        1.230     skrll #endif /* USB_DEBUG */
    128          1.1  augustss 
    129   1.234.2.93     skrll #define	DPRINTF(FMT,A,B,C,D)	USBHIST_LOG(ehcidebug,FMT,A,B,C,D)
    130   1.234.2.93     skrll #define	DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(ehcidebug,N,FMT,A,B,C,D)
    131   1.234.2.93     skrll #define	EHCIHIST_FUNC()		USBHIST_FUNC()
    132   1.234.2.93     skrll #define	EHCIHIST_CALLED()	USBHIST_CALLED(ehcidebug)
    133   1.234.2.93     skrll 
    134          1.5  augustss struct ehci_pipe {
    135          1.5  augustss 	struct usbd_pipe pipe;
    136         1.55   mycroft 	int nexttoggle;
    137         1.55   mycroft 
    138         1.10  augustss 	ehci_soft_qh_t *sqh;
    139         1.10  augustss 	union {
    140         1.10  augustss 		/* Control pipe */
    141         1.10  augustss 		struct {
    142         1.10  augustss 			usb_dma_t reqdma;
    143   1.234.2.47     skrll 		} ctrl;
    144         1.10  augustss 		/* Interrupt pipe */
    145         1.78  augustss 		struct {
    146         1.78  augustss 			u_int length;
    147         1.78  augustss 		} intr;
    148         1.10  augustss 		/* Iso pipe */
    149        1.139  jmcneill 		struct {
    150        1.139  jmcneill 			u_int next_frame;
    151        1.139  jmcneill 			u_int cur_xfers;
    152        1.139  jmcneill 		} isoc;
    153   1.234.2.47     skrll 	};
    154          1.5  augustss };
    155          1.5  augustss 
    156   1.234.2.83     skrll typedef TAILQ_HEAD(ex_completeq, ehci_xfer) ex_completeq_t;
    157   1.234.2.83     skrll 
    158   1.234.2.45     skrll Static usbd_status	ehci_open(struct usbd_pipe *);
    159          1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    160          1.5  augustss Static void		ehci_softintr(void *);
    161         1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    162   1.234.2.83     skrll Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *,
    163   1.234.2.83     skrll 			    ex_completeq_t *);
    164   1.234.2.83     skrll Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *,
    165   1.234.2.83     skrll 			    ex_completeq_t *);
    166   1.234.2.83     skrll Static void		ehci_check_sitd_intr(ehci_softc_t *, struct ehci_xfer *,
    167   1.234.2.83     skrll 			    ex_completeq_t *);
    168   1.234.2.83     skrll Static void		ehci_idone(struct ehci_xfer *, ex_completeq_t *);
    169         1.15  augustss Static void		ehci_timeout(void *);
    170         1.15  augustss Static void		ehci_timeout_task(void *);
    171        1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    172        1.190       mrg Static void		ehci_doorbell(void *);
    173        1.190       mrg Static void		ehci_pcd(void *);
    174          1.5  augustss 
    175   1.234.2.45     skrll Static struct usbd_xfer *
    176   1.234.2.54     skrll 			ehci_allocx(struct usbd_bus *, unsigned int);
    177   1.234.2.45     skrll Static void		ehci_freex(struct usbd_bus *, struct usbd_xfer *);
    178   1.234.2.64     skrll 
    179        1.190       mrg Static void		ehci_get_lock(struct usbd_bus *, kmutex_t **);
    180   1.234.2.13     skrll Static int		ehci_roothub_ctrl(struct usbd_bus *,
    181   1.234.2.55     skrll 			    usb_device_request_t *, void *, int);
    182          1.5  augustss 
    183   1.234.2.45     skrll Static usbd_status	ehci_root_intr_transfer(struct usbd_xfer *);
    184   1.234.2.45     skrll Static usbd_status	ehci_root_intr_start(struct usbd_xfer *);
    185   1.234.2.45     skrll Static void		ehci_root_intr_abort(struct usbd_xfer *);
    186   1.234.2.45     skrll Static void		ehci_root_intr_close(struct usbd_pipe *);
    187   1.234.2.45     skrll Static void		ehci_root_intr_done(struct usbd_xfer *);
    188   1.234.2.45     skrll 
    189   1.234.2.64     skrll Static int		ehci_device_ctrl_init(struct usbd_xfer *);
    190   1.234.2.64     skrll Static void		ehci_device_ctrl_fini(struct usbd_xfer *);
    191   1.234.2.45     skrll Static usbd_status	ehci_device_ctrl_transfer(struct usbd_xfer *);
    192   1.234.2.45     skrll Static usbd_status	ehci_device_ctrl_start(struct usbd_xfer *);
    193   1.234.2.45     skrll Static void		ehci_device_ctrl_abort(struct usbd_xfer *);
    194   1.234.2.45     skrll Static void		ehci_device_ctrl_close(struct usbd_pipe *);
    195   1.234.2.45     skrll Static void		ehci_device_ctrl_done(struct usbd_xfer *);
    196   1.234.2.45     skrll 
    197   1.234.2.64     skrll Static int		ehci_device_bulk_init(struct usbd_xfer *);
    198   1.234.2.64     skrll Static void		ehci_device_bulk_fini(struct usbd_xfer *);
    199   1.234.2.45     skrll Static usbd_status	ehci_device_bulk_transfer(struct usbd_xfer *);
    200   1.234.2.45     skrll Static usbd_status	ehci_device_bulk_start(struct usbd_xfer *);
    201   1.234.2.45     skrll Static void		ehci_device_bulk_abort(struct usbd_xfer *);
    202   1.234.2.45     skrll Static void		ehci_device_bulk_close(struct usbd_pipe *);
    203   1.234.2.45     skrll Static void		ehci_device_bulk_done(struct usbd_xfer *);
    204   1.234.2.45     skrll 
    205   1.234.2.64     skrll Static int		ehci_device_intr_init(struct usbd_xfer *);
    206   1.234.2.64     skrll Static void		ehci_device_intr_fini(struct usbd_xfer *);
    207   1.234.2.45     skrll Static usbd_status	ehci_device_intr_transfer(struct usbd_xfer *);
    208   1.234.2.45     skrll Static usbd_status	ehci_device_intr_start(struct usbd_xfer *);
    209   1.234.2.45     skrll Static void		ehci_device_intr_abort(struct usbd_xfer *);
    210   1.234.2.45     skrll Static void		ehci_device_intr_close(struct usbd_pipe *);
    211   1.234.2.45     skrll Static void		ehci_device_intr_done(struct usbd_xfer *);
    212   1.234.2.45     skrll 
    213   1.234.2.64     skrll Static int		ehci_device_isoc_init(struct usbd_xfer *);
    214   1.234.2.64     skrll Static void		ehci_device_isoc_fini(struct usbd_xfer *);
    215   1.234.2.45     skrll Static usbd_status	ehci_device_isoc_transfer(struct usbd_xfer *);
    216   1.234.2.45     skrll Static void		ehci_device_isoc_abort(struct usbd_xfer *);
    217   1.234.2.45     skrll Static void		ehci_device_isoc_close(struct usbd_pipe *);
    218   1.234.2.45     skrll Static void		ehci_device_isoc_done(struct usbd_xfer *);
    219   1.234.2.45     skrll 
    220   1.234.2.64     skrll Static int		ehci_device_fs_isoc_init(struct usbd_xfer *);
    221   1.234.2.64     skrll Static void		ehci_device_fs_isoc_fini(struct usbd_xfer *);
    222   1.234.2.45     skrll Static usbd_status	ehci_device_fs_isoc_transfer(struct usbd_xfer *);
    223   1.234.2.45     skrll Static void		ehci_device_fs_isoc_abort(struct usbd_xfer *);
    224   1.234.2.45     skrll Static void		ehci_device_fs_isoc_close(struct usbd_pipe *);
    225   1.234.2.45     skrll Static void		ehci_device_fs_isoc_done(struct usbd_xfer *);
    226    1.234.2.3     skrll 
    227   1.234.2.45     skrll Static void		ehci_device_clear_toggle(struct usbd_pipe *);
    228   1.234.2.45     skrll Static void		ehci_noop(struct usbd_pipe *);
    229          1.5  augustss 
    230          1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    231          1.5  augustss 
    232   1.234.2.55     skrll Static ehci_soft_qh_t *	ehci_alloc_sqh(ehci_softc_t *);
    233          1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    234          1.9  augustss 
    235   1.234.2.55     skrll Static ehci_soft_qtd_t *ehci_alloc_sqtd(ehci_softc_t *);
    236          1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    237  1.234.2.100     skrll Static int		ehci_alloc_sqtd_chain(ehci_softc_t *,
    238   1.234.2.96     skrll 			    struct usbd_xfer *, int, int, ehci_soft_qtd_t **);
    239   1.234.2.64     skrll Static void		ehci_free_sqtds(ehci_softc_t *, struct ehci_xfer *);
    240   1.234.2.64     skrll 
    241   1.234.2.64     skrll Static void		ehci_reset_sqtd_chain(ehci_softc_t *, struct usbd_xfer *,
    242   1.234.2.69     skrll 			    int, int, int *, ehci_soft_qtd_t **);
    243   1.234.2.96     skrll Static void		ehci_append_sqtd(ehci_soft_qtd_t *, ehci_soft_qtd_t *);
    244         1.15  augustss 
    245   1.234.2.55     skrll Static ehci_soft_itd_t *ehci_alloc_itd(ehci_softc_t *);
    246   1.234.2.55     skrll Static ehci_soft_sitd_t *
    247   1.234.2.55     skrll 			ehci_alloc_sitd(ehci_softc_t *);
    248        1.139  jmcneill 
    249   1.234.2.64     skrll Static void 		ehci_remove_itd_chain(ehci_softc_t *, ehci_soft_itd_t *);
    250   1.234.2.64     skrll Static void		ehci_remove_sitd_chain(ehci_softc_t *, ehci_soft_sitd_t *);
    251   1.234.2.64     skrll Static void 		ehci_free_itd_chain(ehci_softc_t *, ehci_soft_itd_t *);
    252   1.234.2.64     skrll Static void		ehci_free_sitd_chain(ehci_softc_t *, ehci_soft_sitd_t *);
    253   1.234.2.64     skrll 
    254   1.234.2.64     skrll static inline void
    255   1.234.2.64     skrll ehci_free_itd_locked(ehci_softc_t *sc, ehci_soft_itd_t *itd)
    256   1.234.2.64     skrll {
    257   1.234.2.64     skrll 
    258   1.234.2.64     skrll 	LIST_INSERT_HEAD(&sc->sc_freeitds, itd, free_list);
    259   1.234.2.64     skrll }
    260   1.234.2.64     skrll 
    261   1.234.2.64     skrll static inline void
    262   1.234.2.64     skrll ehci_free_sitd_locked(ehci_softc_t *sc, ehci_soft_sitd_t *sitd)
    263   1.234.2.64     skrll {
    264   1.234.2.64     skrll 
    265   1.234.2.64     skrll 	LIST_INSERT_HEAD(&sc->sc_freesitds, sitd, free_list);
    266   1.234.2.64     skrll }
    267   1.234.2.64     skrll 
    268   1.234.2.64     skrll Static void 		ehci_abort_isoc_xfer(struct usbd_xfer *, usbd_status);
    269          1.9  augustss 
    270         1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    271   1.234.2.16     skrll 			    int);
    272         1.78  augustss 
    273        1.190       mrg Static void		ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *,
    274        1.190       mrg 				    ehci_soft_qh_t *);
    275         1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    276         1.10  augustss 				    ehci_soft_qh_t *);
    277         1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    278         1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    279         1.10  augustss 
    280   1.234.2.45     skrll Static void		ehci_close_pipe(struct usbd_pipe *, ehci_soft_qh_t *);
    281   1.234.2.45     skrll Static void		ehci_abort_xfer(struct usbd_xfer *, usbd_status);
    282          1.9  augustss 
    283          1.5  augustss #ifdef EHCI_DEBUG
    284        1.229     skrll Static ehci_softc_t 	*theehci;
    285        1.229     skrll void			ehci_dump(void);
    286        1.229     skrll #endif
    287        1.229     skrll 
    288        1.229     skrll #ifdef EHCI_DEBUG
    289         1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    290         1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    291          1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    292          1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    293          1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    294   1.234.2.16     skrll Static void		ehci_dump_sitd(struct ehci_soft_itd *);
    295   1.234.2.64     skrll Static void 		ehci_dump_itds(ehci_soft_itd_t *);
    296        1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    297        1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    298          1.5  augustss #endif
    299          1.5  augustss 
    300         1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    301         1.11  augustss 
    302   1.234.2.83     skrll static inline void
    303   1.234.2.83     skrll ehci_add_intr_list(ehci_softc_t *sc, struct ehci_xfer *ex)
    304   1.234.2.83     skrll {
    305   1.234.2.83     skrll 
    306   1.234.2.83     skrll 	TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, ex_next);
    307   1.234.2.83     skrll }
    308   1.234.2.83     skrll 
    309   1.234.2.83     skrll static inline void
    310   1.234.2.83     skrll ehci_del_intr_list(ehci_softc_t *sc, struct ehci_xfer *ex)
    311   1.234.2.83     skrll {
    312   1.234.2.83     skrll 
    313   1.234.2.83     skrll 	TAILQ_REMOVE(&sc->sc_intrhead, ex, ex_next);
    314   1.234.2.83     skrll }
    315         1.18  augustss 
    316        1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    317    1.234.2.6     skrll 	.ubm_open =	ehci_open,
    318    1.234.2.6     skrll 	.ubm_softint =	ehci_softintr,
    319    1.234.2.6     skrll 	.ubm_dopoll =	ehci_poll,
    320    1.234.2.6     skrll 	.ubm_allocx =	ehci_allocx,
    321    1.234.2.6     skrll 	.ubm_freex =	ehci_freex,
    322    1.234.2.6     skrll 	.ubm_getlock =	ehci_get_lock,
    323   1.234.2.13     skrll 	.ubm_rhctrl =	ehci_roothub_ctrl,
    324          1.5  augustss };
    325          1.5  augustss 
    326        1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    327    1.234.2.6     skrll 	.upm_transfer =	ehci_root_intr_transfer,
    328    1.234.2.6     skrll 	.upm_start =	ehci_root_intr_start,
    329    1.234.2.6     skrll 	.upm_abort =	ehci_root_intr_abort,
    330    1.234.2.6     skrll 	.upm_close =	ehci_root_intr_close,
    331    1.234.2.6     skrll 	.upm_cleartoggle =	ehci_noop,
    332    1.234.2.6     skrll 	.upm_done =	ehci_root_intr_done,
    333          1.5  augustss };
    334          1.5  augustss 
    335        1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    336   1.234.2.64     skrll 	.upm_init =	ehci_device_ctrl_init,
    337   1.234.2.64     skrll 	.upm_fini =	ehci_device_ctrl_fini,
    338    1.234.2.6     skrll 	.upm_transfer =	ehci_device_ctrl_transfer,
    339    1.234.2.6     skrll 	.upm_start =	ehci_device_ctrl_start,
    340    1.234.2.6     skrll 	.upm_abort =	ehci_device_ctrl_abort,
    341    1.234.2.6     skrll 	.upm_close =	ehci_device_ctrl_close,
    342    1.234.2.6     skrll 	.upm_cleartoggle =	ehci_noop,
    343    1.234.2.6     skrll 	.upm_done =	ehci_device_ctrl_done,
    344          1.5  augustss };
    345          1.5  augustss 
    346        1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    347   1.234.2.64     skrll 	.upm_init =	ehci_device_intr_init,
    348   1.234.2.64     skrll 	.upm_fini =	ehci_device_intr_fini,
    349    1.234.2.6     skrll 	.upm_transfer =	ehci_device_intr_transfer,
    350    1.234.2.6     skrll 	.upm_start =	ehci_device_intr_start,
    351    1.234.2.6     skrll 	.upm_abort =	ehci_device_intr_abort,
    352    1.234.2.6     skrll 	.upm_close =	ehci_device_intr_close,
    353    1.234.2.6     skrll 	.upm_cleartoggle =	ehci_device_clear_toggle,
    354    1.234.2.6     skrll 	.upm_done =	ehci_device_intr_done,
    355          1.5  augustss };
    356          1.5  augustss 
    357        1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    358   1.234.2.64     skrll 	.upm_init =	ehci_device_bulk_init,
    359   1.234.2.64     skrll 	.upm_fini =	ehci_device_bulk_fini,
    360    1.234.2.6     skrll 	.upm_transfer =	ehci_device_bulk_transfer,
    361    1.234.2.6     skrll 	.upm_start =	ehci_device_bulk_start,
    362    1.234.2.6     skrll 	.upm_abort =	ehci_device_bulk_abort,
    363    1.234.2.6     skrll 	.upm_close =	ehci_device_bulk_close,
    364    1.234.2.6     skrll 	.upm_cleartoggle =	ehci_device_clear_toggle,
    365    1.234.2.6     skrll 	.upm_done =	ehci_device_bulk_done,
    366          1.5  augustss };
    367          1.5  augustss 
    368        1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    369   1.234.2.64     skrll 	.upm_init =	ehci_device_isoc_init,
    370   1.234.2.64     skrll 	.upm_fini =	ehci_device_isoc_fini,
    371    1.234.2.6     skrll 	.upm_transfer =	ehci_device_isoc_transfer,
    372    1.234.2.6     skrll 	.upm_abort =	ehci_device_isoc_abort,
    373    1.234.2.6     skrll 	.upm_close =	ehci_device_isoc_close,
    374    1.234.2.6     skrll 	.upm_cleartoggle =	ehci_noop,
    375    1.234.2.6     skrll 	.upm_done =	ehci_device_isoc_done,
    376          1.5  augustss };
    377          1.5  augustss 
    378    1.234.2.3     skrll Static const struct usbd_pipe_methods ehci_device_fs_isoc_methods = {
    379   1.234.2.64     skrll 	.upm_init =	ehci_device_fs_isoc_init,
    380   1.234.2.64     skrll 	.upm_fini =	ehci_device_fs_isoc_fini,
    381    1.234.2.6     skrll 	.upm_transfer =	ehci_device_fs_isoc_transfer,
    382    1.234.2.6     skrll 	.upm_abort =	ehci_device_fs_isoc_abort,
    383    1.234.2.6     skrll 	.upm_close =	ehci_device_fs_isoc_close,
    384    1.234.2.6     skrll 	.upm_cleartoggle = ehci_noop,
    385    1.234.2.6     skrll 	.upm_done =	ehci_device_fs_isoc_done,
    386    1.234.2.3     skrll };
    387    1.234.2.3     skrll 
    388        1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    389         1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    390         1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    391         1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    392         1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    393         1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    394         1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    395         1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    396         1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    397         1.94  augustss };
    398         1.94  augustss 
    399   1.234.2.15     skrll int
    400          1.1  augustss ehci_init(ehci_softc_t *sc)
    401          1.1  augustss {
    402    1.234.2.1     skrll 	uint32_t vers, sparams, cparams, hcr;
    403          1.3  augustss 	u_int i;
    404          1.3  augustss 	usbd_status err;
    405         1.11  augustss 	ehci_soft_qh_t *sqh;
    406         1.89  augustss 	u_int ncomp;
    407          1.3  augustss 
    408   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    409          1.6  augustss #ifdef EHCI_DEBUG
    410          1.6  augustss 	theehci = sc;
    411          1.6  augustss #endif
    412          1.3  augustss 
    413        1.190       mrg 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    414   1.234.2.50     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
    415  1.234.2.105     skrll 	cv_init(&sc->sc_doorbell, "ehcidb");
    416        1.190       mrg 
    417        1.204  christos 	sc->sc_xferpool = pool_cache_init(sizeof(struct ehci_xfer), 0, 0, 0,
    418   1.234.2.72     skrll 	    "ehcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    419        1.204  christos 
    420  1.234.2.103     skrll 	sc->sc_doorbell_si = softint_establish(SOFTINT_USB | SOFTINT_MPSAFE,
    421        1.190       mrg 	    ehci_doorbell, sc);
    422        1.211      matt 	KASSERT(sc->sc_doorbell_si != NULL);
    423  1.234.2.103     skrll 	sc->sc_pcd_si = softint_establish(SOFTINT_USB | SOFTINT_MPSAFE,
    424        1.190       mrg 	    ehci_pcd, sc);
    425        1.211      matt 	KASSERT(sc->sc_pcd_si != NULL);
    426        1.190       mrg 
    427          1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    428          1.3  augustss 
    429        1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    430        1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    431   1.234.2.57     skrll 	    vers >> 8, vers & 0xff);
    432          1.3  augustss 
    433          1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    434   1.234.2.93     skrll 	DPRINTF("sparams=%#x", sparams, 0, 0, 0);
    435          1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    436         1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    437         1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    438        1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    439        1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    440         1.47  augustss #if NOHCI == 0 || NUHCI == 0
    441         1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    442        1.134  drochner 			     device_xname(sc->sc_dev));
    443         1.47  augustss #endif
    444         1.89  augustss 		if (ncomp < sc->sc_ncomp)
    445         1.89  augustss 			sc->sc_ncomp = ncomp;
    446          1.3  augustss 	}
    447          1.3  augustss 	if (sc->sc_ncomp > 0) {
    448        1.172      matt 		KASSERT(!(sc->sc_flags & EHCIF_ETTF));
    449  1.234.2.109     skrll 		aprint_normal("%s: %d companion controller%s, %d port%s%s",
    450  1.234.2.109     skrll 		    device_xname(sc->sc_dev), sc->sc_ncomp,
    451  1.234.2.109     skrll 		    sc->sc_ncomp!=1 ? "s" : "",
    452          1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    453  1.234.2.109     skrll 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "",
    454  1.234.2.109     skrll 		    sc->sc_ncomp!=1 ? " each" : "");
    455  1.234.2.109     skrll 		if (sc->sc_comps[0]) {
    456  1.234.2.109     skrll 			aprint_normal(":");
    457  1.234.2.109     skrll 			for (i = 0; i < sc->sc_ncomp; i++)
    458  1.234.2.109     skrll 				aprint_normal(" %s",
    459  1.234.2.109     skrll 				    device_xname(sc->sc_comps[i]));
    460  1.234.2.109     skrll 		}
    461         1.41   thorpej 		aprint_normal("\n");
    462          1.3  augustss 	}
    463          1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    464   1.234.2.94     skrll 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    465   1.234.2.94     skrll 
    466          1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    467   1.234.2.93     skrll 	DPRINTF("cparams=%#x", cparams, 0, 0, 0);
    468         1.36  augustss 
    469         1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    470         1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    471   1.234.2.50     skrll 		EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    472         1.36  augustss 	}
    473         1.33  augustss 
    474   1.234.2.95     skrll 	if (cparams & EHCI_HCC_IST_FULLFRAME) {
    475   1.234.2.95     skrll 		sc->sc_istthreshold = 0;
    476   1.234.2.95     skrll 	} else {
    477   1.234.2.95     skrll 		sc->sc_istthreshold = EHCI_HCC_GET_IST_THRESHOLD(cparams);
    478   1.234.2.95     skrll 	}
    479   1.234.2.95     skrll 
    480    1.234.2.8     skrll 	sc->sc_bus.ub_revision = USBREV_2_0;
    481    1.234.2.8     skrll 	sc->sc_bus.ub_usedma = true;
    482    1.234.2.8     skrll 	sc->sc_bus.ub_dmaflags = USBMALLOC_MULTISEG;
    483         1.90      fvdl 
    484          1.3  augustss 	/* Reset the controller */
    485   1.234.2.93     skrll 	DPRINTF("resetting", 0, 0, 0, 0);
    486          1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    487          1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    488          1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    489          1.3  augustss 	for (i = 0; i < 100; i++) {
    490         1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    491          1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    492          1.3  augustss 		if (!hcr)
    493          1.3  augustss 			break;
    494          1.3  augustss 	}
    495          1.3  augustss 	if (hcr) {
    496        1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    497   1.234.2.15     skrll 		return EIO;
    498          1.3  augustss 	}
    499        1.170  kiyohara 	if (sc->sc_vendor_init)
    500        1.170  kiyohara 		sc->sc_vendor_init(sc);
    501          1.3  augustss 
    502         1.78  augustss 	/* XXX need proper intr scheduling */
    503         1.78  augustss 	sc->sc_rand = 96;
    504         1.78  augustss 
    505          1.3  augustss 	/* frame list size at default, read back what we got and use that */
    506          1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    507         1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    508         1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    509         1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    510   1.234.2.15     skrll 	case 3: return EIO;
    511          1.3  augustss 	}
    512         1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    513         1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    514          1.3  augustss 	if (err)
    515   1.234.2.14     skrll 		return err;
    516   1.234.2.93     skrll 	DPRINTF("flsize=%d", sc->sc_flsize, 0, 0, 0);
    517         1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    518        1.139  jmcneill 
    519        1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    520        1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    521        1.139  jmcneill 	}
    522        1.139  jmcneill 
    523         1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    524          1.3  augustss 
    525        1.190       mrg 	sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    526        1.190       mrg 				     KM_SLEEP);
    527        1.139  jmcneill 	if (sc->sc_softitds == NULL)
    528        1.139  jmcneill 		return ENOMEM;
    529        1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    530    1.234.2.3     skrll 	LIST_INIT(&sc->sc_freesitds);
    531        1.153  jmcneill 	TAILQ_INIT(&sc->sc_intrhead);
    532        1.139  jmcneill 
    533          1.5  augustss 	/* Set up the bus struct. */
    534    1.234.2.8     skrll 	sc->sc_bus.ub_methods = &ehci_bus_methods;
    535    1.234.2.8     skrll 	sc->sc_bus.ub_pipesize= sizeof(struct ehci_pipe);
    536          1.5  augustss 
    537          1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    538          1.6  augustss 
    539         1.78  augustss 	/*
    540         1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    541         1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    542         1.78  augustss 	 */
    543         1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    544         1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    545         1.78  augustss 		if (sqh == NULL) {
    546   1.234.2.15     skrll 			err = ENOMEM;
    547         1.78  augustss 			goto bad1;
    548         1.78  augustss 		}
    549         1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    550         1.78  augustss 	}
    551         1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    552         1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    553         1.78  augustss 		if (i == 0) {
    554         1.78  augustss 			/* The last (1ms) QH terminates. */
    555         1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    556         1.78  augustss 			sqh->next = NULL;
    557         1.78  augustss 		} else {
    558         1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    559         1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    560         1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    561         1.78  augustss 			    EHCI_LINK_QH);
    562         1.78  augustss 		}
    563         1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    564   1.234.2.50     skrll 		sqh->qh.qh_endphub = htole32(EHCI_QH_SET_MULT(1));
    565         1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    566         1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    567         1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    568         1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    569         1.78  augustss 		sqh->sqtd = NULL;
    570        1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    571        1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    572         1.78  augustss 	}
    573         1.78  augustss 	/* Point the frame list at the last level (128ms). */
    574         1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    575         1.94  augustss 		int j;
    576         1.94  augustss 
    577         1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    578         1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    579         1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    580         1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    581         1.78  augustss 		    i)].sqh->physaddr);
    582         1.78  augustss 	}
    583        1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    584        1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    585         1.78  augustss 
    586         1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    587         1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    588         1.11  augustss 	if (sqh == NULL) {
    589   1.234.2.15     skrll 		err = ENOMEM;
    590          1.9  augustss 		goto bad1;
    591          1.9  augustss 	}
    592         1.11  augustss 	/* Fill the QH */
    593         1.11  augustss 	sqh->qh.qh_endp =
    594         1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    595         1.11  augustss 	sqh->qh.qh_link =
    596         1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    597         1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    598         1.11  augustss 	sqh->next = NULL;
    599         1.11  augustss 	/* Fill the overlay qTD */
    600         1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    601         1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    602         1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    603         1.11  augustss 	sqh->sqtd = NULL;
    604        1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    605        1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    606          1.9  augustss #ifdef EHCI_DEBUG
    607   1.234.2.93     skrll 	DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
    608        1.229     skrll 	ehci_dump_sqh(sqh);
    609   1.234.2.93     skrll 	DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
    610          1.9  augustss #endif
    611          1.9  augustss 
    612          1.9  augustss 	/* Point to async list */
    613         1.11  augustss 	sc->sc_async_head = sqh;
    614         1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    615          1.9  augustss 
    616        1.190       mrg 	callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE);
    617         1.10  augustss 
    618          1.6  augustss 	/* Turn on controller */
    619          1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    620         1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    621          1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    622         1.10  augustss 		 EHCI_CMD_ASE |
    623         1.78  augustss 		 EHCI_CMD_PSE |
    624          1.6  augustss 		 EHCI_CMD_RS);
    625          1.6  augustss 
    626          1.6  augustss 	/* Take over port ownership */
    627          1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    628          1.6  augustss 
    629          1.8  augustss 	for (i = 0; i < 100; i++) {
    630         1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    631          1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    632          1.8  augustss 		if (!hcr)
    633          1.8  augustss 			break;
    634          1.8  augustss 	}
    635          1.8  augustss 	if (hcr) {
    636        1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    637   1.234.2.15     skrll 		return EIO;
    638          1.8  augustss 	}
    639          1.8  augustss 
    640        1.105  augustss 	/* Enable interrupts */
    641   1.234.2.93     skrll 	DPRINTF("enabling interupts", 0, 0, 0, 0);
    642        1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    643        1.105  augustss 
    644   1.234.2.15     skrll 	return 0;
    645          1.9  augustss 
    646          1.9  augustss #if 0
    647         1.11  augustss  bad2:
    648         1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    649          1.9  augustss #endif
    650          1.9  augustss  bad1:
    651          1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    652   1.234.2.14     skrll 	return err;
    653          1.1  augustss }
    654          1.1  augustss 
    655          1.1  augustss int
    656          1.1  augustss ehci_intr(void *v)
    657          1.1  augustss {
    658          1.6  augustss 	ehci_softc_t *sc = v;
    659        1.190       mrg 	int ret = 0;
    660          1.6  augustss 
    661   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    662        1.229     skrll 
    663        1.190       mrg 	if (sc == NULL)
    664        1.190       mrg 		return 0;
    665        1.190       mrg 
    666        1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    667        1.190       mrg 
    668        1.190       mrg 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    669        1.190       mrg 		goto done;
    670         1.15  augustss 
    671          1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    672    1.234.2.8     skrll 	if (sc->sc_bus.ub_usepolling) {
    673    1.234.2.1     skrll 		uint32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    674         1.78  augustss 
    675         1.78  augustss 		if (intrs)
    676         1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    677   1.234.2.93     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
    678        1.190       mrg 		goto done;
    679          1.6  augustss 	}
    680          1.6  augustss 
    681        1.190       mrg 	ret = ehci_intr1(sc);
    682        1.190       mrg 
    683        1.190       mrg done:
    684        1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    685        1.190       mrg 	return ret;
    686          1.6  augustss }
    687          1.6  augustss 
    688          1.6  augustss Static int
    689          1.6  augustss ehci_intr1(ehci_softc_t *sc)
    690          1.6  augustss {
    691    1.234.2.1     skrll 	uint32_t intrs, eintrs;
    692          1.6  augustss 
    693   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    694          1.6  augustss 
    695          1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    696          1.6  augustss 	if (sc == NULL) {
    697          1.6  augustss #ifdef DIAGNOSTIC
    698         1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    699          1.6  augustss #endif
    700   1.234.2.14     skrll 		return 0;
    701          1.6  augustss 	}
    702          1.6  augustss 
    703        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    704        1.190       mrg 
    705          1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    706          1.6  augustss 	if (!intrs)
    707   1.234.2.14     skrll 		return 0;
    708          1.6  augustss 
    709          1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    710   1.234.2.93     skrll 	DPRINTF("sc=%p intrs=%#x(%#x) eintrs=%#x", sc, intrs,
    711   1.234.2.93     skrll 	    EOREAD4(sc, EHCI_USBSTS), eintrs);
    712          1.6  augustss 	if (!eintrs)
    713   1.234.2.14     skrll 		return 0;
    714          1.6  augustss 
    715         1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    716         1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    717   1.234.2.93     skrll 		DPRINTF("door bell", 0, 0, 0, 0);
    718        1.190       mrg 		kpreempt_disable();
    719        1.211      matt 		KASSERT(sc->sc_doorbell_si != NULL);
    720        1.190       mrg 		softint_schedule(sc->sc_doorbell_si);
    721        1.190       mrg 		kpreempt_enable();
    722         1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    723         1.10  augustss 	}
    724         1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    725   1.234.2.93     skrll 		DPRINTF("INT=%d  ERRINT=%d",
    726        1.229     skrll 		    eintrs & EHCI_STS_INT ? 1 : 0,
    727        1.229     skrll 		    eintrs & EHCI_STS_ERRINT ? 1 : 0, 0, 0);
    728         1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    729         1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    730          1.6  augustss 	}
    731          1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    732          1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    733        1.134  drochner 		       device_xname(sc->sc_dev));
    734          1.6  augustss 		/* XXX what else */
    735          1.6  augustss 	}
    736          1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    737        1.190       mrg 		kpreempt_disable();
    738        1.211      matt 		KASSERT(sc->sc_pcd_si != NULL);
    739        1.190       mrg 		softint_schedule(sc->sc_pcd_si);
    740        1.190       mrg 		kpreempt_enable();
    741          1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    742          1.6  augustss 	}
    743          1.6  augustss 
    744          1.6  augustss 	if (eintrs != 0) {
    745          1.6  augustss 		/* Block unprocessed interrupts. */
    746          1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    747          1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    748          1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    749        1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    750          1.6  augustss 	}
    751          1.6  augustss 
    752   1.234.2.14     skrll 	return 1;
    753          1.6  augustss }
    754          1.6  augustss 
    755        1.190       mrg Static void
    756        1.190       mrg ehci_doorbell(void *addr)
    757        1.190       mrg {
    758        1.190       mrg 	ehci_softc_t *sc = addr;
    759  1.234.2.105     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    760        1.190       mrg 
    761        1.190       mrg 	mutex_enter(&sc->sc_lock);
    762  1.234.2.105     skrll 	sc->sc_dbanswered = true;
    763        1.190       mrg 	cv_broadcast(&sc->sc_doorbell);
    764        1.190       mrg 	mutex_exit(&sc->sc_lock);
    765        1.190       mrg }
    766          1.6  augustss 
    767        1.164  uebayasi Static void
    768        1.190       mrg ehci_pcd(void *addr)
    769          1.6  augustss {
    770        1.190       mrg 	ehci_softc_t *sc = addr;
    771   1.234.2.45     skrll 	struct usbd_xfer *xfer;
    772          1.6  augustss 	u_char *p;
    773          1.6  augustss 	int i, m;
    774          1.6  augustss 
    775   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    776        1.229     skrll 
    777        1.190       mrg 	mutex_enter(&sc->sc_lock);
    778        1.190       mrg 	xfer = sc->sc_intrxfer;
    779        1.190       mrg 
    780          1.6  augustss 	if (xfer == NULL) {
    781          1.6  augustss 		/* Just ignore the change. */
    782        1.190       mrg 		goto done;
    783          1.6  augustss 	}
    784          1.6  augustss 
    785    1.234.2.8     skrll 	p = xfer->ux_buf;
    786    1.234.2.8     skrll 	m = min(sc->sc_noport, xfer->ux_length * 8 - 1);
    787    1.234.2.8     skrll 	memset(p, 0, xfer->ux_length);
    788          1.6  augustss 	for (i = 1; i <= m; i++) {
    789          1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    790          1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    791          1.6  augustss 			p[i/8] |= 1 << (i%8);
    792        1.229     skrll 		if (i % 8 == 7)
    793   1.234.2.93     skrll 			DPRINTF("change(%d)=0x%02x", i / 8, p[i/8], 0, 0);
    794          1.6  augustss 	}
    795    1.234.2.8     skrll 	xfer->ux_actlen = xfer->ux_length;
    796    1.234.2.8     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
    797          1.6  augustss 
    798          1.6  augustss 	usb_transfer_complete(xfer);
    799        1.190       mrg 
    800        1.190       mrg done:
    801        1.190       mrg 	mutex_exit(&sc->sc_lock);
    802          1.1  augustss }
    803          1.1  augustss 
    804        1.164  uebayasi Static void
    805          1.5  augustss ehci_softintr(void *v)
    806          1.5  augustss {
    807        1.134  drochner 	struct usbd_bus *bus = v;
    808   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_BUS2SC(bus);
    809         1.53       chs 	struct ehci_xfer *ex, *nextex;
    810         1.18  augustss 
    811    1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
    812        1.190       mrg 
    813   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    814         1.18  augustss 
    815   1.234.2.83     skrll 	ex_completeq_t cq;
    816   1.234.2.83     skrll 	TAILQ_INIT(&cq);
    817   1.234.2.83     skrll 
    818         1.18  augustss 	/*
    819         1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    820         1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    821         1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    822         1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    823         1.18  augustss 	 */
    824   1.234.2.83     skrll 
    825   1.234.2.83     skrll 	/*
    826   1.234.2.83     skrll 	 * ehci_idone will remove transfer from sc->sc_intrhead if it's
    827   1.234.2.83     skrll 	 * complete and add to our cq list
    828   1.234.2.98     skrll 	 *
    829   1.234.2.98     skrll 	 */
    830   1.234.2.83     skrll 	TAILQ_FOREACH_SAFE(ex, &sc->sc_intrhead, ex_next, nextex) {
    831   1.234.2.83     skrll 		switch (ex->ex_type) {
    832   1.234.2.83     skrll 		case EX_CTRL:
    833   1.234.2.83     skrll 		case EX_BULK:
    834   1.234.2.83     skrll 		case EX_INTR:
    835   1.234.2.83     skrll 			ehci_check_qh_intr(sc, ex, &cq);
    836   1.234.2.83     skrll 			break;
    837   1.234.2.83     skrll 		case EX_ISOC:
    838   1.234.2.83     skrll 			ehci_check_itd_intr(sc, ex, &cq);
    839   1.234.2.83     skrll 			break;
    840   1.234.2.83     skrll 		case EX_FS_ISOC:
    841   1.234.2.83     skrll 			ehci_check_sitd_intr(sc, ex, &cq);
    842   1.234.2.83     skrll 			break;
    843   1.234.2.83     skrll 		default:
    844   1.234.2.83     skrll 			KASSERT(false);
    845   1.234.2.83     skrll 		}
    846   1.234.2.83     skrll 
    847   1.234.2.83     skrll 	}
    848   1.234.2.83     skrll 
    849   1.234.2.87     skrll 	/*
    850   1.234.2.87     skrll 	 * We abuse ex_next for the interrupt and complete lists and
    851   1.234.2.87     skrll 	 * interrupt transfers will get re-added here so use
    852   1.234.2.87     skrll 	 * the _SAFE version of TAILQ_FOREACH.
    853   1.234.2.87     skrll 	 */
    854   1.234.2.83     skrll 	TAILQ_FOREACH_SAFE(ex, &cq, ex_next, nextex) {
    855   1.234.2.83     skrll 		usb_transfer_complete(&ex->ex_xfer);
    856         1.53       chs 	}
    857         1.18  augustss 
    858        1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    859        1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    860        1.153  jmcneill 	    !TAILQ_EMPTY(&sc->sc_intrhead))
    861        1.190       mrg 		callout_reset(&sc->sc_tmo_intrlist,
    862        1.190       mrg 		    hz, ehci_intrlist_timeout, sc);
    863         1.18  augustss }
    864         1.18  augustss 
    865        1.164  uebayasi Static void
    866   1.234.2.83     skrll ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq)
    867        1.139  jmcneill {
    868   1.234.2.64     skrll 	ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd;
    869    1.234.2.1     skrll 	uint32_t status;
    870        1.139  jmcneill 
    871   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    872        1.229     skrll 
    873    1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
    874        1.190       mrg 
    875   1.234.2.64     skrll 	if (ex->ex_type == EX_CTRL) {
    876   1.234.2.64     skrll 		fsqtd = ex->ex_setup;
    877   1.234.2.64     skrll 		lsqtd = ex->ex_status;
    878   1.234.2.64     skrll 	} else {
    879   1.234.2.64     skrll 		fsqtd = ex->ex_sqtdstart;
    880   1.234.2.64     skrll 		lsqtd = ex->ex_sqtdend;
    881         1.18  augustss 	}
    882   1.234.2.64     skrll 	KASSERTMSG(fsqtd != NULL && lsqtd != NULL,
    883   1.234.2.64     skrll 	    "xfer %p xt %d fsqtd %p lsqtd %p", ex, ex->ex_type, fsqtd, lsqtd);
    884        1.139  jmcneill 
    885         1.33  augustss 	/*
    886         1.18  augustss 	 * If the last TD is still active we need to check whether there
    887        1.210     skrll 	 * is an error somewhere in the middle, or whether there was a
    888         1.18  augustss 	 * short packet (SPD and not ACTIVE).
    889         1.18  augustss 	 */
    890        1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    891        1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    892        1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    893        1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    894        1.205   tsutsui 	status = le32toh(lsqtd->qtd.qtd_status);
    895        1.205   tsutsui 	usb_syncmem(&lsqtd->dma,
    896        1.205   tsutsui 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    897        1.205   tsutsui 	    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    898        1.205   tsutsui 	if (status & EHCI_QTD_ACTIVE) {
    899   1.234.2.93     skrll 		DPRINTFN(10, "active ex=%p", ex, 0, 0, 0);
    900   1.234.2.80     skrll 
    901   1.234.2.80     skrll 		/* last qTD has already been checked */
    902   1.234.2.64     skrll 		for (sqtd = fsqtd; sqtd != lsqtd; sqtd = sqtd->nextqtd) {
    903        1.138    bouyer 			usb_syncmem(&sqtd->dma,
    904        1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    905        1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    906        1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    907         1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    908        1.138    bouyer 			usb_syncmem(&sqtd->dma,
    909        1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    910        1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    911         1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    912         1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    913         1.18  augustss 				break;
    914         1.18  augustss 			/* Any kind of error makes the xfer done. */
    915         1.18  augustss 			if (status & EHCI_QTD_HALTED)
    916         1.18  augustss 				goto done;
    917        1.221     skrll 			/* Handle short packets */
    918        1.221     skrll 			if (EHCI_QTD_GET_BYTES(status) != 0) {
    919        1.221     skrll 				/*
    920        1.221     skrll 				 * If we get here for a control transfer then
    921        1.221     skrll 				 * we need to let the hardware complete the
    922        1.221     skrll 				 * status phase.  That is, we're not done
    923        1.221     skrll 				 * quite yet.
    924        1.221     skrll 				 *
    925        1.221     skrll 				 * Otherwise, we're done.
    926        1.221     skrll 				 */
    927   1.234.2.64     skrll 				if (ex->ex_type == EX_CTRL) {
    928        1.221     skrll 					break;
    929        1.221     skrll 				}
    930         1.18  augustss 				goto done;
    931        1.221     skrll 			}
    932         1.18  augustss 		}
    933   1.234.2.93     skrll 		DPRINTFN(10, "ex=%p std=%p still active", ex, ex->ex_sqtdstart,
    934   1.234.2.51     skrll 		    0, 0);
    935   1.234.2.93     skrll #ifdef EHCI_DEBUG
    936   1.234.2.93     skrll 		DPRINTFN(5, "--- still active start ---", 0, 0, 0, 0);
    937   1.234.2.33     skrll 		ehci_dump_sqtds(ex->ex_sqtdstart);
    938   1.234.2.93     skrll 		DPRINTFN(5, "--- still active end ---", 0, 0, 0, 0);
    939   1.234.2.33     skrll #endif
    940         1.18  augustss 		return;
    941         1.18  augustss 	}
    942         1.18  augustss  done:
    943   1.234.2.93     skrll 	DPRINTFN(10, "ex=%p done", ex, 0, 0, 0);
    944   1.234.2.83     skrll 	ehci_idone(ex, cq);
    945         1.18  augustss }
    946         1.18  augustss 
    947        1.164  uebayasi Static void
    948   1.234.2.83     skrll ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq)
    949        1.190       mrg {
    950        1.139  jmcneill 	ehci_soft_itd_t *itd;
    951        1.139  jmcneill 	int i;
    952        1.139  jmcneill 
    953   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    954        1.229     skrll 
    955        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
    956        1.190       mrg 
    957   1.234.2.20     skrll 	if (&ex->ex_xfer != SIMPLEQ_FIRST(&ex->ex_xfer.ux_pipe->up_queue))
    958        1.153  jmcneill 		return;
    959        1.153  jmcneill 
    960   1.234.2.64     skrll 	KASSERTMSG(ex->ex_itdstart != NULL && ex->ex_itdend != NULL,
    961   1.234.2.64     skrll 	    "xfer %p fitd %p litd %p", ex, ex->ex_itdstart, ex->ex_itdend);
    962        1.139  jmcneill 
    963   1.234.2.20     skrll 	itd = ex->ex_itdend;
    964        1.139  jmcneill 
    965        1.139  jmcneill 	/*
    966        1.153  jmcneill 	 * check no active transfers in last itd, meaning we're finished
    967        1.139  jmcneill 	 */
    968        1.139  jmcneill 
    969        1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    970   1.234.2.57     skrll 	    sizeof(itd->itd.itd_ctl),
    971   1.234.2.57     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    972        1.139  jmcneill 
    973        1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
    974        1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    975        1.152  jmcneill 			break;
    976        1.139  jmcneill 	}
    977        1.139  jmcneill 
    978        1.168  jakllsch 	if (i == EHCI_ITD_NUFRAMES) {
    979        1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    980        1.139  jmcneill 	}
    981        1.139  jmcneill 
    982   1.234.2.42     skrll 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    983   1.234.2.42     skrll 	    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_PREREAD);
    984   1.234.2.42     skrll 
    985   1.234.2.93     skrll 	DPRINTFN(10, "ex %p itd %p still active", ex, ex->ex_itdstart, 0, 0);
    986        1.139  jmcneill 	return;
    987        1.139  jmcneill done:
    988   1.234.2.93     skrll 	DPRINTF("ex %p done", ex, 0, 0, 0);
    989   1.234.2.83     skrll 	ehci_idone(ex, cq);
    990        1.139  jmcneill }
    991        1.139  jmcneill 
    992    1.234.2.3     skrll void
    993   1.234.2.83     skrll ehci_check_sitd_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq)
    994    1.234.2.3     skrll {
    995    1.234.2.3     skrll 	ehci_soft_sitd_t *sitd;
    996    1.234.2.3     skrll 
    997   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
    998    1.234.2.3     skrll 
    999    1.234.2.3     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1000    1.234.2.3     skrll 
   1001   1.234.2.20     skrll 	if (&ex->ex_xfer != SIMPLEQ_FIRST(&ex->ex_xfer.ux_pipe->up_queue))
   1002    1.234.2.3     skrll 		return;
   1003    1.234.2.3     skrll 
   1004   1.234.2.64     skrll 	KASSERTMSG(ex->ex_sitdstart != NULL && ex->ex_sitdend != NULL,
   1005   1.234.2.64     skrll 	    "xfer %p fsitd %p lsitd %p", ex, ex->ex_sitdstart, ex->ex_sitdend);
   1006    1.234.2.3     skrll 
   1007   1.234.2.20     skrll 	sitd = ex->ex_sitdend;
   1008    1.234.2.3     skrll 
   1009    1.234.2.3     skrll 	/*
   1010    1.234.2.3     skrll 	 * check no active transfers in last sitd, meaning we're finished
   1011    1.234.2.3     skrll 	 */
   1012    1.234.2.3     skrll 
   1013   1.234.2.42     skrll 	usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1014   1.234.2.57     skrll 	    sizeof(sitd->sitd.sitd_trans),
   1015   1.234.2.57     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1016    1.234.2.3     skrll 
   1017   1.234.2.64     skrll 	bool active = ((le32toh(sitd->sitd.sitd_trans) & EHCI_SITD_ACTIVE) != 0);
   1018    1.234.2.3     skrll 
   1019   1.234.2.42     skrll 	usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1020   1.234.2.42     skrll 	    sizeof(sitd->sitd.sitd_trans), BUS_DMASYNC_PREREAD);
   1021   1.234.2.42     skrll 
   1022   1.234.2.64     skrll 	if (active)
   1023   1.234.2.64     skrll 		return;
   1024   1.234.2.64     skrll 
   1025   1.234.2.93     skrll 	DPRINTFN(10, "ex=%p done", ex, 0, 0, 0);
   1026   1.234.2.83     skrll 	ehci_idone(ex, cq);
   1027    1.234.2.3     skrll }
   1028    1.234.2.3     skrll 
   1029    1.234.2.3     skrll 
   1030        1.164  uebayasi Static void
   1031   1.234.2.83     skrll ehci_idone(struct ehci_xfer *ex, ex_completeq_t *cq)
   1032         1.18  augustss {
   1033  1.234.2.105     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1034   1.234.2.45     skrll 	struct usbd_xfer *xfer = &ex->ex_xfer;
   1035   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   1036   1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_XFER2SC(xfer);
   1037   1.234.2.64     skrll 	ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd;
   1038    1.234.2.1     skrll 	uint32_t status = 0, nstatus = 0;
   1039   1.234.2.64     skrll 	int actlen = 0;
   1040  1.234.2.105     skrll 	bool polling = sc->sc_bus.ub_usepolling;
   1041         1.18  augustss 
   1042  1.234.2.105     skrll 	KASSERT(polling || mutex_owned(&sc->sc_lock));
   1043        1.190       mrg 
   1044   1.234.2.93     skrll 	DPRINTF("ex=%p", ex, 0, 0, 0);
   1045        1.190       mrg 
   1046  1.234.2.105     skrll 	/*
   1047  1.234.2.105     skrll 	 * Make sure the timeout handler didn't run or ran to the end
   1048  1.234.2.105     skrll 	 * and set the transfer status.
   1049  1.234.2.105     skrll 	 */
   1050  1.234.2.105     skrll 	callout_halt(&ex->ex_xfer.ux_callout, polling ? NULL : &sc->sc_lock);
   1051   1.234.2.75     skrll 	if (xfer->ux_status == USBD_CANCELLED ||
   1052   1.234.2.75     skrll 	    xfer->ux_status == USBD_TIMEOUT) {
   1053   1.234.2.93     skrll 		DPRINTF("aborted xfer=%p", xfer, 0, 0, 0);
   1054   1.234.2.75     skrll 		return;
   1055   1.234.2.75     skrll 	}
   1056   1.234.2.75     skrll 
   1057         1.18  augustss #ifdef DIAGNOSTIC
   1058         1.18  augustss #ifdef EHCI_DEBUG
   1059   1.234.2.35     skrll 	if (ex->ex_isdone) {
   1060   1.234.2.93     skrll 		DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   1061        1.216     skrll 		ehci_dump_exfer(ex);
   1062   1.234.2.93     skrll 		DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   1063         1.18  augustss 	}
   1064   1.234.2.35     skrll #endif
   1065   1.234.2.90     skrll 	KASSERTMSG(!ex->ex_isdone, "xfer %p type %d status %d", xfer,
   1066   1.234.2.90     skrll 	    ex->ex_type, xfer->ux_status);
   1067   1.234.2.35     skrll 	ex->ex_isdone = true;
   1068         1.18  augustss #endif
   1069        1.217     skrll 
   1070   1.234.2.93     skrll 	DPRINTF("xfer=%p, pipe=%p ready", xfer, epipe, 0, 0);
   1071         1.18  augustss 
   1072         1.18  augustss 	/* The transfer is done, compute actual length and status. */
   1073   1.234.2.64     skrll 	if (ex->ex_type == EX_ISOC) {
   1074    1.234.2.3     skrll 		/* HS isoc transfer */
   1075    1.234.2.3     skrll 
   1076        1.139  jmcneill 		struct ehci_soft_itd *itd;
   1077        1.139  jmcneill 		int i, nframes, len, uframes;
   1078        1.139  jmcneill 
   1079        1.139  jmcneill 		nframes = 0;
   1080   1.234.2.64     skrll 
   1081   1.234.2.64     skrll #ifdef EHCI_DEBUG
   1082   1.234.2.93     skrll 		DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   1083   1.234.2.64     skrll 		ehci_dump_itds(ex->ex_itdstart);
   1084   1.234.2.93     skrll 		DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   1085   1.234.2.64     skrll #endif
   1086        1.139  jmcneill 
   1087    1.234.2.8     skrll 		i = xfer->ux_pipe->up_endpoint->ue_edesc->bInterval;
   1088        1.168  jakllsch 		uframes = min(1 << (i - 1), USB_UFRAMES_PER_FRAME);
   1089        1.139  jmcneill 
   1090   1.234.2.20     skrll 		for (itd = ex->ex_itdstart; itd != NULL; itd = itd->xfer_next) {
   1091   1.234.2.51     skrll 			usb_syncmem(&itd->dma,
   1092   1.234.2.51     skrll 			    itd->offs + offsetof(ehci_itd_t,itd_ctl),
   1093   1.234.2.51     skrll 			    sizeof(itd->itd.itd_ctl),
   1094   1.234.2.51     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1095        1.139  jmcneill 
   1096        1.168  jakllsch 			for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) {
   1097   1.234.2.27     skrll 				/*
   1098   1.234.2.27     skrll 				 * XXX - driver didn't fill in the frame full
   1099        1.139  jmcneill 				 *   of uframes. This leads to scheduling
   1100        1.139  jmcneill 				 *   inefficiencies, but working around
   1101        1.139  jmcneill 				 *   this doubles complexity of tracking
   1102        1.139  jmcneill 				 *   an xfer.
   1103        1.139  jmcneill 				 */
   1104    1.234.2.8     skrll 				if (nframes >= xfer->ux_nframes)
   1105        1.139  jmcneill 					break;
   1106        1.139  jmcneill 
   1107        1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
   1108        1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
   1109        1.155    jmorse 				if (EHCI_ITD_GET_STATUS(status) != 0)
   1110        1.155    jmorse 					len = 0; /*No valid data on error*/
   1111        1.155    jmorse 
   1112    1.234.2.8     skrll 				xfer->ux_frlengths[nframes++] = len;
   1113        1.139  jmcneill 				actlen += len;
   1114        1.139  jmcneill 			}
   1115   1.234.2.51     skrll 			usb_syncmem(&itd->dma,
   1116   1.234.2.51     skrll 			    itd->offs + offsetof(ehci_itd_t,itd_ctl),
   1117   1.234.2.42     skrll 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_PREREAD);
   1118        1.139  jmcneill 
   1119    1.234.2.8     skrll 			if (nframes >= xfer->ux_nframes)
   1120        1.139  jmcneill 				break;
   1121   1.234.2.56     skrll 		}
   1122        1.139  jmcneill 
   1123    1.234.2.8     skrll 		xfer->ux_actlen = actlen;
   1124    1.234.2.8     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1125        1.139  jmcneill 		goto end;
   1126   1.234.2.64     skrll 	} else if (ex->ex_type == EX_FS_ISOC) {
   1127    1.234.2.3     skrll 		/* FS isoc transfer */
   1128    1.234.2.3     skrll 		struct ehci_soft_sitd *sitd;
   1129    1.234.2.3     skrll 		int nframes, len;
   1130    1.234.2.3     skrll 
   1131    1.234.2.3     skrll 		nframes = 0;
   1132    1.234.2.3     skrll 
   1133   1.234.2.51     skrll 		for (sitd = ex->ex_sitdstart; sitd != NULL;
   1134   1.234.2.51     skrll 		     sitd = sitd->xfer_next) {
   1135   1.234.2.51     skrll 			usb_syncmem(&sitd->dma,
   1136   1.234.2.51     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1137   1.234.2.51     skrll 			    sizeof(sitd->sitd.sitd_trans),
   1138   1.234.2.51     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1139    1.234.2.3     skrll 
   1140   1.234.2.27     skrll 			/*
   1141   1.234.2.27     skrll 			 * XXX - driver didn't fill in the frame full
   1142    1.234.2.3     skrll 			 *   of uframes. This leads to scheduling
   1143    1.234.2.3     skrll 			 *   inefficiencies, but working around
   1144    1.234.2.3     skrll 			 *   this doubles complexity of tracking
   1145    1.234.2.3     skrll 			 *   an xfer.
   1146    1.234.2.3     skrll 			 */
   1147    1.234.2.8     skrll 			if (nframes >= xfer->ux_nframes)
   1148    1.234.2.3     skrll 				break;
   1149    1.234.2.3     skrll 
   1150    1.234.2.3     skrll 			status = le32toh(sitd->sitd.sitd_trans);
   1151   1.234.2.51     skrll 			usb_syncmem(&sitd->dma,
   1152   1.234.2.51     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1153   1.234.2.42     skrll 			    sizeof(sitd->sitd.sitd_trans), BUS_DMASYNC_PREREAD);
   1154   1.234.2.42     skrll 
   1155    1.234.2.3     skrll 			len = EHCI_SITD_GET_LEN(status);
   1156    1.234.2.3     skrll 			if (status & (EHCI_SITD_ERR|EHCI_SITD_BUFERR|
   1157    1.234.2.3     skrll 			    EHCI_SITD_BABBLE|EHCI_SITD_XACTERR|EHCI_SITD_MISS)) {
   1158    1.234.2.3     skrll 				/* No valid data on error */
   1159    1.234.2.8     skrll 				len = xfer->ux_frlengths[nframes];
   1160    1.234.2.3     skrll 			}
   1161    1.234.2.3     skrll 
   1162    1.234.2.3     skrll 			/*
   1163    1.234.2.3     skrll 			 * frlengths[i]: # of bytes to send
   1164    1.234.2.3     skrll 			 * len: # of bytes host didn't send
   1165    1.234.2.3     skrll 			 */
   1166    1.234.2.8     skrll 			xfer->ux_frlengths[nframes] -= len;
   1167    1.234.2.3     skrll 			/* frlengths[i]: # of bytes host sent */
   1168    1.234.2.8     skrll 			actlen += xfer->ux_frlengths[nframes++];
   1169    1.234.2.3     skrll 
   1170    1.234.2.8     skrll 			if (nframes >= xfer->ux_nframes)
   1171    1.234.2.3     skrll 				break;
   1172    1.234.2.3     skrll 	    	}
   1173    1.234.2.3     skrll 
   1174    1.234.2.8     skrll 		xfer->ux_actlen = actlen;
   1175    1.234.2.8     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1176    1.234.2.3     skrll 		goto end;
   1177    1.234.2.3     skrll 	}
   1178   1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_CTRL || ex->ex_type == EX_INTR ||
   1179   1.234.2.64     skrll 	   ex->ex_type == EX_BULK);
   1180    1.234.2.3     skrll 
   1181        1.139  jmcneill 	/* Continue processing xfers using queue heads */
   1182   1.234.2.64     skrll 	if (ex->ex_type == EX_CTRL) {
   1183   1.234.2.64     skrll 		fsqtd = ex->ex_setup;
   1184   1.234.2.64     skrll 		lsqtd = ex->ex_status;
   1185   1.234.2.64     skrll 	} else {
   1186   1.234.2.64     skrll 		fsqtd = ex->ex_sqtdstart;
   1187   1.234.2.64     skrll 		lsqtd = ex->ex_sqtdend;
   1188   1.234.2.64     skrll 	}
   1189   1.234.2.41     skrll #ifdef EHCI_DEBUG
   1190   1.234.2.93     skrll 	DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   1191   1.234.2.64     skrll 	ehci_dump_sqtds(fsqtd);
   1192   1.234.2.93     skrll 	DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   1193   1.234.2.41     skrll #endif
   1194   1.234.2.41     skrll 
   1195   1.234.2.64     skrll 	for (sqtd = fsqtd; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
   1196        1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   1197        1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1198         1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
   1199   1.234.2.42     skrll 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   1200   1.234.2.42     skrll 		    BUS_DMASYNC_PREREAD);
   1201         1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
   1202         1.18  augustss 			break;
   1203         1.18  augustss 
   1204         1.18  augustss 		status = nstatus;
   1205        1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
   1206         1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
   1207         1.18  augustss 	}
   1208         1.22  augustss 
   1209         1.91     perry 	/*
   1210         1.86  augustss 	 * If there are left over TDs we need to update the toggle.
   1211         1.86  augustss 	 * The default pipe doesn't need it since control transfers
   1212         1.86  augustss 	 * start the toggle at 0 every time.
   1213        1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
   1214        1.117  drochner 	 * packets within the qTD.
   1215         1.86  augustss 	 */
   1216        1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
   1217    1.234.2.8     skrll 	    xfer->ux_pipe->up_dev->ud_pipe0 != xfer->ux_pipe) {
   1218   1.234.2.93     skrll 		DPRINTF("toggle update status=0x%08x nstatus=0x%08x",
   1219        1.229     skrll 		    status, nstatus, 0, 0);
   1220         1.58   mycroft #if 0
   1221         1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
   1222   1.234.2.20     skrll 		ehci_dump_sqtds(ex->ex_sqtdstart);
   1223         1.58   mycroft #endif
   1224         1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
   1225         1.22  augustss 	}
   1226         1.18  augustss 
   1227   1.234.2.93     skrll 	DPRINTF("len=%d actlen=%d status=0x%08x", xfer->ux_length, actlen,
   1228   1.234.2.93     skrll 	    status, 0);
   1229    1.234.2.8     skrll 	xfer->ux_actlen = actlen;
   1230         1.98  augustss 	if (status & EHCI_QTD_HALTED) {
   1231         1.18  augustss #ifdef EHCI_DEBUG
   1232   1.234.2.93     skrll 		DPRINTF("halted addr=%d endpt=0x%02x",
   1233   1.234.2.32     skrll 		    xfer->ux_pipe->up_dev->ud_addr,
   1234   1.234.2.93     skrll 		    xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1235   1.234.2.93     skrll 		    0, 0);
   1236   1.234.2.93     skrll 		DPRINTF("cerr=%d pid=%d",
   1237   1.234.2.32     skrll 		    EHCI_QTD_GET_CERR(status), EHCI_QTD_GET_PID(status),
   1238   1.234.2.32     skrll 		    0, 0);
   1239   1.234.2.93     skrll 		DPRINTF("active =%d halted=%d buferr=%d babble=%d",
   1240        1.229     skrll 		    status & EHCI_QTD_ACTIVE ? 1 : 0,
   1241        1.229     skrll 		    status & EHCI_QTD_HALTED ? 1 : 0,
   1242        1.229     skrll 		    status & EHCI_QTD_BUFERR ? 1 : 0,
   1243        1.229     skrll 		    status & EHCI_QTD_BABBLE ? 1 : 0);
   1244        1.229     skrll 
   1245   1.234.2.93     skrll 		DPRINTF("xacterr=%d missed=%d split =%d ping  =%d",
   1246        1.229     skrll 		    status & EHCI_QTD_XACTERR ? 1 : 0,
   1247        1.229     skrll 		    status & EHCI_QTD_MISSEDMICRO ? 1 : 0,
   1248        1.229     skrll 		    status & EHCI_QTD_SPLITXSTATE ? 1 : 0,
   1249        1.229     skrll 		    status & EHCI_QTD_PINGSTATE ? 1 : 0);
   1250        1.218     skrll 
   1251   1.234.2.93     skrll 		DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   1252        1.229     skrll 		ehci_dump_sqh(epipe->sqh);
   1253   1.234.2.20     skrll 		ehci_dump_sqtds(ex->ex_sqtdstart);
   1254   1.234.2.93     skrll 		DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   1255         1.18  augustss #endif
   1256         1.98  augustss 		/* low&full speed has an extra error flag */
   1257         1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
   1258         1.98  augustss 		    EHCI_QH_SPEED_HIGH)
   1259         1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
   1260         1.98  augustss 		else
   1261         1.98  augustss 			status &= EHCI_QTD_STATERRS;
   1262        1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
   1263    1.234.2.8     skrll 			xfer->ux_status = USBD_STALLED;
   1264        1.139  jmcneill 		} else {
   1265    1.234.2.8     skrll 			xfer->ux_status = USBD_IOERROR; /* more info XXX */
   1266        1.139  jmcneill 		}
   1267         1.98  augustss 		/* XXX need to reset TT on missed microframe */
   1268         1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
   1269         1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1270         1.98  augustss 			    "implemented, hub might be inoperational\n",
   1271        1.134  drochner 			    device_xname(sc->sc_dev));
   1272         1.98  augustss 		}
   1273         1.18  augustss 	} else {
   1274    1.234.2.8     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1275         1.18  augustss 	}
   1276         1.18  augustss 
   1277        1.139  jmcneill     end:
   1278   1.234.2.84     skrll 
   1279   1.234.2.84     skrll 	ehci_del_intr_list(sc, ex);
   1280   1.234.2.84     skrll 	TAILQ_INSERT_TAIL(cq, ex, ex_next);
   1281   1.234.2.84     skrll 
   1282   1.234.2.93     skrll 	DPRINTF("ex=%p done", ex, 0, 0, 0);
   1283          1.5  augustss }
   1284          1.5  augustss 
   1285        1.164  uebayasi Static void
   1286          1.5  augustss ehci_poll(struct usbd_bus *bus)
   1287          1.5  augustss {
   1288   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_BUS2SC(bus);
   1289        1.229     skrll 
   1290   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1291        1.229     skrll 
   1292          1.5  augustss #ifdef EHCI_DEBUG
   1293          1.5  augustss 	static int last;
   1294          1.5  augustss 	int new;
   1295          1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1296          1.5  augustss 	if (new != last) {
   1297   1.234.2.93     skrll 		DPRINTF("intrs=0x%04x", new, 0, 0, 0);
   1298          1.5  augustss 		last = new;
   1299          1.5  augustss 	}
   1300          1.5  augustss #endif
   1301          1.5  augustss 
   1302        1.190       mrg 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) {
   1303        1.190       mrg 		mutex_spin_enter(&sc->sc_intr_lock);
   1304          1.5  augustss 		ehci_intr1(sc);
   1305        1.190       mrg 		mutex_spin_exit(&sc->sc_intr_lock);
   1306        1.190       mrg 	}
   1307          1.5  augustss }
   1308          1.5  augustss 
   1309        1.132    dyoung void
   1310        1.132    dyoung ehci_childdet(device_t self, device_t child)
   1311        1.132    dyoung {
   1312        1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1313        1.132    dyoung 
   1314        1.132    dyoung 	KASSERT(sc->sc_child == child);
   1315        1.132    dyoung 	sc->sc_child = NULL;
   1316        1.132    dyoung }
   1317        1.132    dyoung 
   1318          1.1  augustss int
   1319          1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1320          1.1  augustss {
   1321          1.1  augustss 	int rv = 0;
   1322          1.1  augustss 
   1323   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1324        1.229     skrll 
   1325          1.1  augustss 	if (sc->sc_child != NULL)
   1326          1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1327         1.33  augustss 
   1328          1.1  augustss 	if (rv != 0)
   1329   1.234.2.14     skrll 		return rv;
   1330          1.1  augustss 
   1331        1.190       mrg 	callout_halt(&sc->sc_tmo_intrlist, NULL);
   1332        1.190       mrg 	callout_destroy(&sc->sc_tmo_intrlist);
   1333        1.190       mrg 
   1334        1.190       mrg 	/* XXX free other data structures XXX */
   1335        1.190       mrg 	if (sc->sc_softitds)
   1336        1.190       mrg 		kmem_free(sc->sc_softitds,
   1337        1.190       mrg 		    sc->sc_flsize * sizeof(ehci_soft_itd_t *));
   1338        1.190       mrg 	cv_destroy(&sc->sc_doorbell);
   1339        1.190       mrg 
   1340        1.190       mrg #if 0
   1341        1.190       mrg 	/* XXX destroyed in ehci_pci.c as it controls ehci_intr access */
   1342          1.6  augustss 
   1343        1.190       mrg 	softint_disestablish(sc->sc_doorbell_si);
   1344        1.190       mrg 	softint_disestablish(sc->sc_pcd_si);
   1345         1.15  augustss 
   1346        1.190       mrg 	mutex_destroy(&sc->sc_lock);
   1347        1.190       mrg 	mutex_destroy(&sc->sc_intr_lock);
   1348        1.190       mrg #endif
   1349        1.190       mrg 
   1350        1.204  christos 	pool_cache_destroy(sc->sc_xferpool);
   1351          1.1  augustss 
   1352        1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1353        1.128  jmcneill 
   1354   1.234.2.14     skrll 	return rv;
   1355          1.1  augustss }
   1356          1.1  augustss 
   1357          1.1  augustss 
   1358          1.1  augustss int
   1359        1.132    dyoung ehci_activate(device_t self, enum devact act)
   1360          1.1  augustss {
   1361        1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1362          1.1  augustss 
   1363          1.1  augustss 	switch (act) {
   1364          1.1  augustss 	case DVACT_DEACTIVATE:
   1365        1.124  kiyohara 		sc->sc_dying = 1;
   1366        1.163    dyoung 		return 0;
   1367        1.163    dyoung 	default:
   1368        1.163    dyoung 		return EOPNOTSUPP;
   1369          1.1  augustss 	}
   1370          1.1  augustss }
   1371          1.1  augustss 
   1372          1.5  augustss /*
   1373          1.5  augustss  * Handle suspend/resume.
   1374          1.5  augustss  *
   1375          1.5  augustss  * We need to switch to polling mode here, because this routine is
   1376         1.73  augustss  * called from an interrupt context.  This is all right since we
   1377          1.5  augustss  * are almost suspended anyway.
   1378        1.127  jmcneill  *
   1379        1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1380        1.127  jmcneill  * bus glue needs to call out to it.
   1381          1.5  augustss  */
   1382        1.127  jmcneill bool
   1383        1.166    dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual)
   1384          1.5  augustss {
   1385        1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1386        1.190       mrg 	int i;
   1387        1.127  jmcneill 	uint32_t cmd, hcr;
   1388        1.127  jmcneill 
   1389   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1390        1.229     skrll 
   1391        1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1392    1.234.2.8     skrll 	sc->sc_bus.ub_usepolling++;
   1393        1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1394        1.127  jmcneill 
   1395        1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1396        1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1397        1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1398        1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1399        1.127  jmcneill 	}
   1400        1.127  jmcneill 
   1401        1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1402        1.127  jmcneill 
   1403        1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1404        1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1405        1.127  jmcneill 
   1406        1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1407        1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1408        1.127  jmcneill 		if (hcr == 0)
   1409        1.127  jmcneill 			break;
   1410          1.5  augustss 
   1411        1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1412        1.127  jmcneill 	}
   1413        1.127  jmcneill 	if (hcr != 0)
   1414        1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1415          1.5  augustss 
   1416        1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1417        1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1418         1.74  augustss 
   1419        1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1420        1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1421        1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1422        1.127  jmcneill 			break;
   1423         1.74  augustss 
   1424        1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1425        1.127  jmcneill 	}
   1426        1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1427        1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1428         1.74  augustss 
   1429        1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1430    1.234.2.8     skrll 	sc->sc_bus.ub_usepolling--;
   1431        1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1432         1.74  augustss 
   1433        1.127  jmcneill 	return true;
   1434        1.127  jmcneill }
   1435         1.74  augustss 
   1436        1.127  jmcneill bool
   1437        1.166    dyoung ehci_resume(device_t dv, const pmf_qual_t *qual)
   1438        1.127  jmcneill {
   1439        1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1440        1.132    dyoung 	int i;
   1441        1.127  jmcneill 	uint32_t cmd, hcr;
   1442         1.74  augustss 
   1443   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1444        1.229     skrll 
   1445        1.127  jmcneill 	/* restore things in case the bios sucks */
   1446        1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1447        1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1448        1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1449        1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1450        1.130  jmcneill 
   1451        1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1452         1.74  augustss 
   1453        1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1454         1.74  augustss 
   1455        1.127  jmcneill 	hcr = 0;
   1456        1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1457        1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1458        1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1459        1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1460        1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1461        1.127  jmcneill 			hcr = 1;
   1462         1.74  augustss 		}
   1463        1.127  jmcneill 	}
   1464        1.127  jmcneill 
   1465        1.127  jmcneill 	if (hcr) {
   1466        1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1467        1.127  jmcneill 
   1468        1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1469        1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1470        1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1471        1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1472        1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1473        1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1474         1.74  augustss 		}
   1475        1.127  jmcneill 	}
   1476        1.127  jmcneill 
   1477        1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1478        1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1479         1.74  augustss 
   1480        1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1481        1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1482        1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1483        1.127  jmcneill 			break;
   1484         1.74  augustss 
   1485        1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1486          1.5  augustss 	}
   1487        1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1488        1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1489        1.127  jmcneill 
   1490        1.127  jmcneill 	return true;
   1491          1.5  augustss }
   1492          1.5  augustss 
   1493          1.5  augustss /*
   1494          1.5  augustss  * Shut down the controller when the system is going down.
   1495          1.5  augustss  */
   1496        1.133    dyoung bool
   1497        1.133    dyoung ehci_shutdown(device_t self, int flags)
   1498          1.5  augustss {
   1499        1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1500          1.5  augustss 
   1501   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1502        1.229     skrll 
   1503          1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1504          1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1505        1.133    dyoung 	return true;
   1506          1.5  augustss }
   1507          1.5  augustss 
   1508   1.234.2.45     skrll Static struct usbd_xfer *
   1509   1.234.2.54     skrll ehci_allocx(struct usbd_bus *bus, unsigned int nframes)
   1510          1.5  augustss {
   1511   1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_BUS2SC(bus);
   1512   1.234.2.45     skrll 	struct usbd_xfer *xfer;
   1513          1.5  augustss 
   1514        1.204  christos 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1515         1.18  augustss 	if (xfer != NULL) {
   1516        1.177   tsutsui 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1517         1.18  augustss #ifdef DIAGNOSTIC
   1518   1.234.2.52     skrll 		struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   1519   1.234.2.52     skrll 		ex->ex_isdone = true;
   1520    1.234.2.8     skrll 		xfer->ux_state = XFER_BUSY;
   1521         1.18  augustss #endif
   1522         1.18  augustss 	}
   1523   1.234.2.14     skrll 	return xfer;
   1524          1.5  augustss }
   1525          1.5  augustss 
   1526        1.164  uebayasi Static void
   1527   1.234.2.45     skrll ehci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   1528          1.5  augustss {
   1529   1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_BUS2SC(bus);
   1530   1.234.2.64     skrll 	struct ehci_xfer *ex __diagused = EHCI_XFER2EXFER(xfer);
   1531   1.234.2.64     skrll 
   1532   1.234.2.64     skrll 	KASSERTMSG(xfer->ux_state == XFER_BUSY, "xfer %p state %d\n", xfer,
   1533   1.234.2.64     skrll 	    xfer->ux_state);
   1534   1.234.2.64     skrll 	KASSERT(ex->ex_isdone);
   1535          1.5  augustss 
   1536         1.18  augustss #ifdef DIAGNOSTIC
   1537    1.234.2.8     skrll 	xfer->ux_state = XFER_FREE;
   1538         1.18  augustss #endif
   1539   1.234.2.64     skrll 
   1540        1.204  christos 	pool_cache_put(sc->sc_xferpool, xfer);
   1541          1.5  augustss }
   1542          1.5  augustss 
   1543          1.5  augustss Static void
   1544        1.190       mrg ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1545        1.190       mrg {
   1546   1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_BUS2SC(bus);
   1547        1.190       mrg 
   1548        1.190       mrg 	*lock = &sc->sc_lock;
   1549        1.190       mrg }
   1550        1.190       mrg 
   1551        1.190       mrg Static void
   1552   1.234.2.45     skrll ehci_device_clear_toggle(struct usbd_pipe *pipe)
   1553          1.5  augustss {
   1554   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   1555         1.15  augustss 
   1556   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1557        1.229     skrll 
   1558   1.234.2.93     skrll 	DPRINTF("epipe=%p status=0x%08x", epipe,
   1559   1.234.2.93     skrll 	    epipe->sqh->qh.qh_qtd.qtd_status, 0, 0);
   1560        1.158    sketch #ifdef EHCI_DEBUG
   1561         1.22  augustss 	if (ehcidebug)
   1562         1.22  augustss 		usbd_dump_pipe(pipe);
   1563          1.5  augustss #endif
   1564         1.55   mycroft 	epipe->nexttoggle = 0;
   1565          1.5  augustss }
   1566          1.5  augustss 
   1567          1.5  augustss Static void
   1568   1.234.2.45     skrll ehci_noop(struct usbd_pipe *pipe)
   1569          1.5  augustss {
   1570          1.5  augustss }
   1571          1.5  augustss 
   1572          1.5  augustss #ifdef EHCI_DEBUG
   1573         1.40    martin /*
   1574         1.40    martin  * Unused function - this is meant to be called from a kernel
   1575         1.40    martin  * debugger.
   1576         1.40    martin  */
   1577         1.39    martin void
   1578        1.157    cegger ehci_dump(void)
   1579         1.39    martin {
   1580        1.229     skrll 	ehci_softc_t *sc = theehci;
   1581        1.229     skrll 	int i;
   1582        1.229     skrll 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1583        1.229     skrll 	    EOREAD4(sc, EHCI_USBCMD),
   1584        1.229     skrll 	    EOREAD4(sc, EHCI_USBSTS),
   1585        1.229     skrll 	    EOREAD4(sc, EHCI_USBINTR));
   1586        1.229     skrll 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1587        1.229     skrll 	    EOREAD4(sc, EHCI_FRINDEX),
   1588        1.229     skrll 	    EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1589        1.229     skrll 	    EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1590        1.229     skrll 	    EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1591        1.229     skrll 	for (i = 1; i <= sc->sc_noport; i++)
   1592        1.229     skrll 		printf("port %d status=0x%08x\n", i,
   1593        1.229     skrll 		    EOREAD4(sc, EHCI_PORTSC(i)));
   1594          1.6  augustss }
   1595          1.6  augustss 
   1596        1.164  uebayasi Static void
   1597        1.229     skrll ehci_dump_regs(ehci_softc_t *sc)
   1598          1.9  augustss {
   1599        1.229     skrll 	int i;
   1600        1.229     skrll 
   1601   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1602        1.229     skrll 
   1603   1.234.2.93     skrll 	DPRINTF("cmd     = 0x%08x  sts      = 0x%08x  ien      = 0x%08x",
   1604        1.229     skrll 	    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS),
   1605        1.229     skrll 	    EOREAD4(sc, EHCI_USBINTR), 0);
   1606   1.234.2.93     skrll 	DPRINTF("frindex = 0x%08x  ctrdsegm = 0x%08x  periodic = 0x%08x  "
   1607        1.229     skrll 	    "async   = 0x%08x",
   1608        1.229     skrll 	    EOREAD4(sc, EHCI_FRINDEX), EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1609        1.229     skrll 	    EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1610        1.229     skrll 	    EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1611        1.229     skrll 	for (i = 1; i <= sc->sc_noport; i += 2) {
   1612        1.229     skrll 		if (i == sc->sc_noport) {
   1613   1.234.2.93     skrll 			DPRINTF("port %d status = 0x%08x", i,
   1614        1.229     skrll 			    EOREAD4(sc, EHCI_PORTSC(i)), 0, 0);
   1615        1.229     skrll 		} else {
   1616   1.234.2.93     skrll 			DPRINTF(
   1617        1.229     skrll 			    "port %d status = 0x%08x  port %d status = 0x%08x",
   1618        1.229     skrll 			    i, EOREAD4(sc, EHCI_PORTSC(i)),
   1619        1.229     skrll 			    i+1, EOREAD4(sc, EHCI_PORTSC(i+1)));
   1620         1.15  augustss 		}
   1621         1.15  augustss 	}
   1622         1.15  augustss }
   1623         1.15  augustss 
   1624        1.229     skrll #define ehci_dump_link(link, type) do {					\
   1625   1.234.2.93     skrll 	DPRINTF("    link 0x%08x (T = %d):",		\
   1626        1.229     skrll 	    link,							\
   1627        1.229     skrll 	    link & EHCI_LINK_TERMINATE ? 1 : 0, 0, 0);			\
   1628        1.229     skrll 	if (type) {							\
   1629   1.234.2.93     skrll 		DPRINTF(					\
   1630        1.229     skrll 		    "        ITD  = %d  QH   = %d  SITD = %d  FSTN = %d",\
   1631        1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_ITD ? 1 : 0,	\
   1632        1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_QH ? 1 : 0,	\
   1633        1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_SITD ? 1 : 0,	\
   1634        1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_FSTN ? 1 : 0);	\
   1635        1.229     skrll 	}								\
   1636        1.229     skrll } while(0)
   1637        1.229     skrll 
   1638        1.164  uebayasi Static void
   1639         1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1640         1.15  augustss {
   1641   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1642         1.29  augustss 	int i;
   1643        1.229     skrll 	uint32_t stop = 0;
   1644         1.29  augustss 
   1645         1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1646         1.15  augustss 		ehci_dump_sqtd(sqtd);
   1647        1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1648        1.195  christos 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1649        1.138    bouyer 		    sizeof(sqtd->qtd),
   1650        1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1651         1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1652        1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1653        1.195  christos 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1654        1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1655         1.29  augustss 	}
   1656   1.234.2.33     skrll 	if (!stop)
   1657   1.234.2.93     skrll 		DPRINTF("dump aborted, too many TDs", 0, 0, 0, 0);
   1658          1.9  augustss }
   1659          1.9  augustss 
   1660        1.164  uebayasi Static void
   1661          1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1662          1.9  augustss {
   1663   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1664        1.229     skrll 
   1665        1.195  christos 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1666        1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1667        1.229     skrll 
   1668   1.234.2.93     skrll 	DPRINTFN(10, "QTD(%p) at 0x%08x:", sqtd, sqtd->physaddr, 0, 0);
   1669          1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1670        1.229     skrll 
   1671        1.195  christos 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1672        1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1673          1.9  augustss }
   1674          1.9  augustss 
   1675        1.164  uebayasi Static void
   1676          1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1677          1.9  augustss {
   1678   1.234.2.93     skrll 	EHCIHIST_FUNC();	EHCIHIST_CALLED();
   1679        1.229     skrll 	uint32_t s = le32toh(qtd->qtd_status);
   1680        1.229     skrll 
   1681   1.234.2.93     skrll 	DPRINTFN(10,
   1682        1.229     skrll 	    "     next = 0x%08x  altnext = 0x%08x  status = 0x%08x",
   1683        1.231     skrll 	    qtd->qtd_next, qtd->qtd_altnext, s, 0);
   1684   1.234.2.93     skrll 	DPRINTFN(10,
   1685        1.229     skrll 	    "   toggle = %d ioc = %d bytes = %#x "
   1686        1.229     skrll 	    "c_page = %#x", EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_IOC(s),
   1687        1.229     skrll 	    EHCI_QTD_GET_BYTES(s), EHCI_QTD_GET_C_PAGE(s));
   1688   1.234.2.93     skrll 	DPRINTFN(10,
   1689        1.229     skrll 	    "     cerr = %d pid = %d stat  = %x",
   1690        1.229     skrll 	    EHCI_QTD_GET_CERR(s), EHCI_QTD_GET_PID(s), EHCI_QTD_GET_STATUS(s),
   1691        1.229     skrll 	    0);
   1692   1.234.2.93     skrll 	DPRINTFN(10,
   1693        1.229     skrll 	    "active =%d halted=%d buferr=%d babble=%d",
   1694        1.229     skrll 	    s & EHCI_QTD_ACTIVE ? 1 : 0,
   1695        1.229     skrll 	    s & EHCI_QTD_HALTED ? 1 : 0,
   1696        1.229     skrll 	    s & EHCI_QTD_BUFERR ? 1 : 0,
   1697        1.229     skrll 	    s & EHCI_QTD_BABBLE ? 1 : 0);
   1698   1.234.2.93     skrll 	DPRINTFN(10,
   1699        1.229     skrll 	    "xacterr=%d missed=%d split =%d ping  =%d",
   1700        1.229     skrll 	    s & EHCI_QTD_XACTERR ? 1 : 0,
   1701        1.229     skrll 	    s & EHCI_QTD_MISSEDMICRO ? 1 : 0,
   1702        1.229     skrll 	    s & EHCI_QTD_SPLITXSTATE ? 1 : 0,
   1703        1.229     skrll 	    s & EHCI_QTD_PINGSTATE ? 1 : 0);
   1704   1.234.2.93     skrll 	DPRINTFN(10,
   1705        1.229     skrll 	    "buffer[0] = %#x  buffer[1] = %#x  "
   1706        1.229     skrll 	    "buffer[2] = %#x  buffer[3] = %#x",
   1707        1.229     skrll 	    le32toh(qtd->qtd_buffer[0]), le32toh(qtd->qtd_buffer[1]),
   1708        1.229     skrll 	    le32toh(qtd->qtd_buffer[2]), le32toh(qtd->qtd_buffer[3]));
   1709   1.234.2.93     skrll 	DPRINTFN(10,
   1710        1.229     skrll 	    "buffer[4] = %#x", le32toh(qtd->qtd_buffer[4]), 0, 0, 0);
   1711          1.9  augustss }
   1712          1.9  augustss 
   1713        1.164  uebayasi Static void
   1714          1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1715          1.9  augustss {
   1716          1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1717        1.229     skrll 	ehci_link_t link;
   1718    1.234.2.1     skrll 	uint32_t endp, endphub;
   1719   1.234.2.93     skrll 	EHCIHIST_FUNC();	EHCIHIST_CALLED();
   1720          1.9  augustss 
   1721        1.195  christos 	usb_syncmem(&sqh->dma, sqh->offs,
   1722        1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1723        1.229     skrll 
   1724   1.234.2.93     skrll 	DPRINTFN(10, "QH(%p) at %#x:", sqh, sqh->physaddr, 0, 0);
   1725        1.229     skrll 	link = le32toh(qh->qh_link);
   1726        1.229     skrll 	ehci_dump_link(link, true);
   1727        1.229     skrll 
   1728         1.15  augustss 	endp = le32toh(qh->qh_endp);
   1729   1.234.2.93     skrll 	DPRINTFN(10, "    endp = %#x", endp, 0, 0, 0);
   1730   1.234.2.93     skrll 	DPRINTFN(10, "        addr = 0x%02x  inact = %d  endpt = %d  eps = %d",
   1731        1.229     skrll 	    EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1732   1.234.2.32     skrll 	    EHCI_QH_GET_ENDPT(endp), EHCI_QH_GET_EPS(endp));
   1733   1.234.2.93     skrll 	DPRINTFN(10, "        dtc  = %d     hrecl = %d",
   1734        1.229     skrll 	    EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp), 0, 0);
   1735   1.234.2.93     skrll 	DPRINTFN(10, "        ctl  = %d     nrl   = %d  mpl   = %#x(%d)",
   1736        1.229     skrll 	    EHCI_QH_GET_CTL(endp),EHCI_QH_GET_NRL(endp),
   1737        1.229     skrll 	    EHCI_QH_GET_MPL(endp), EHCI_QH_GET_MPL(endp));
   1738        1.229     skrll 
   1739         1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1740   1.234.2.93     skrll 	DPRINTFN(10, " endphub = %#x", endphub, 0, 0, 0);
   1741   1.234.2.93     skrll 	DPRINTFN(10, "      smask = 0x%02x  cmask = 0x%02x",
   1742        1.229     skrll 	    EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub), 1, 0);
   1743   1.234.2.93     skrll 	DPRINTFN(10, "      huba  = 0x%02x  port  = %d  mult = %d",
   1744        1.229     skrll 	    EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1745        1.229     skrll 	    EHCI_QH_GET_MULT(endphub), 0);
   1746        1.229     skrll 
   1747        1.229     skrll 	link = le32toh(qh->qh_curqtd);
   1748        1.229     skrll 	ehci_dump_link(link, false);
   1749   1.234.2.93     skrll 	DPRINTFN(10, "Overlay qTD:", 0, 0, 0, 0);
   1750          1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1751        1.229     skrll 
   1752   1.234.2.57     skrll 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1753   1.234.2.57     skrll 	    BUS_DMASYNC_PREREAD);
   1754          1.9  augustss }
   1755          1.9  augustss 
   1756        1.164  uebayasi Static void
   1757   1.234.2.64     skrll ehci_dump_itds(ehci_soft_itd_t *itd)
   1758   1.234.2.64     skrll {
   1759   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1760   1.234.2.64     skrll 	int i;
   1761   1.234.2.64     skrll 	uint32_t stop = 0;
   1762   1.234.2.64     skrll 
   1763   1.234.2.64     skrll 	for (i = 0; itd && i < 20 && !stop; itd = itd->xfer_next, i++) {
   1764   1.234.2.64     skrll 		ehci_dump_itd(itd);
   1765   1.234.2.64     skrll 		usb_syncmem(&itd->dma,
   1766   1.234.2.64     skrll 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   1767   1.234.2.64     skrll 		    sizeof(itd->itd),
   1768   1.234.2.64     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1769   1.234.2.64     skrll 		stop = itd->itd.itd_next & htole32(EHCI_LINK_TERMINATE);
   1770   1.234.2.64     skrll 		usb_syncmem(&itd->dma,
   1771   1.234.2.64     skrll 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   1772   1.234.2.64     skrll 		    sizeof(itd->itd), BUS_DMASYNC_PREREAD);
   1773   1.234.2.64     skrll 	}
   1774   1.234.2.64     skrll 	if (!stop)
   1775   1.234.2.93     skrll 		DPRINTF("dump aborted, too many TDs", 0, 0, 0, 0);
   1776   1.234.2.64     skrll }
   1777   1.234.2.64     skrll 
   1778   1.234.2.64     skrll Static void
   1779        1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1780        1.139  jmcneill {
   1781        1.139  jmcneill 	ehci_isoc_trans_t t;
   1782        1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1783        1.139  jmcneill 	int i;
   1784        1.139  jmcneill 
   1785   1.234.2.93     skrll 	EHCIHIST_FUNC();	EHCIHIST_CALLED();
   1786        1.229     skrll 
   1787   1.234.2.93     skrll 	DPRINTF("ITD: next phys = %#x", itd->itd.itd_next, 0, 0, 0);
   1788        1.139  jmcneill 
   1789        1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
   1790        1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1791   1.234.2.93     skrll 		DPRINTF("ITDctl %d: stat = %x len = %x",
   1792        1.229     skrll 		    i, EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t), 0);
   1793   1.234.2.93     skrll 		DPRINTF("     ioc = %x pg = %x offs = %x",
   1794        1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1795        1.229     skrll 		    EHCI_ITD_GET_OFFS(t), 0);
   1796        1.139  jmcneill 	}
   1797   1.234.2.93     skrll 	DPRINTF("ITDbufr: ", 0, 0, 0, 0);
   1798        1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NBUFFERS; i++)
   1799   1.234.2.93     skrll 		DPRINTF("      %x",
   1800        1.229     skrll 		    EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])), 0, 0, 0);
   1801        1.139  jmcneill 
   1802        1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1803        1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1804        1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1805   1.234.2.93     skrll 	DPRINTF("     ep = %x daddr = %x dir = %d",
   1806        1.229     skrll 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2), 0);
   1807   1.234.2.93     skrll 	DPRINTF("     maxpkt = %x multi = %x",
   1808        1.229     skrll 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3), 0, 0);
   1809        1.139  jmcneill }
   1810        1.139  jmcneill 
   1811        1.164  uebayasi Static void
   1812        1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1813        1.139  jmcneill {
   1814   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1815        1.229     skrll 
   1816   1.234.2.93     skrll 	DPRINTF("SITD %p next = %p prev = %p",
   1817   1.234.2.48     skrll 	    itd, itd->frame_list.next, itd->frame_list.prev, 0);
   1818   1.234.2.93     skrll 	DPRINTF("        xfernext=%p physaddr=%X slot=%d",
   1819        1.229     skrll 	    itd->xfer_next, itd->physaddr, itd->slot, 0);
   1820        1.139  jmcneill }
   1821        1.139  jmcneill 
   1822        1.164  uebayasi Static void
   1823         1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1824         1.18  augustss {
   1825   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1826        1.229     skrll 
   1827   1.234.2.93     skrll 	DPRINTF("ex = %p type %d isdone", ex, ex->ex_type,
   1828   1.234.2.78     skrll 	    ex->ex_isdone, 0);
   1829   1.234.2.78     skrll 
   1830   1.234.2.78     skrll 	switch (ex->ex_type) {
   1831   1.234.2.78     skrll 	case EX_CTRL:
   1832   1.234.2.93     skrll 		DPRINTF("   setup = %p data = %p status = %p",
   1833   1.234.2.78     skrll 		    ex->ex_setup, ex->ex_data, ex->ex_status, 0);
   1834   1.234.2.78     skrll 		break;
   1835   1.234.2.78     skrll 	case EX_BULK:
   1836   1.234.2.78     skrll 	case EX_INTR:
   1837   1.234.2.93     skrll 		DPRINTF("   qtdstart = %p qtdend = %p",
   1838   1.234.2.78     skrll 		    ex->ex_sqtdstart, ex->ex_sqtdend, 0, 0);
   1839   1.234.2.78     skrll 		break;
   1840   1.234.2.78     skrll 	case EX_ISOC:
   1841   1.234.2.93     skrll 		DPRINTF("   itdstart = %p itdend = %p",
   1842   1.234.2.78     skrll 		    ex->ex_itdstart, ex->ex_itdend, 0, 0);
   1843   1.234.2.78     skrll 		break;
   1844   1.234.2.78     skrll 	case EX_FS_ISOC:
   1845   1.234.2.93     skrll 		DPRINTF("   sitdstart = %p sitdend = %p",
   1846   1.234.2.78     skrll 		    ex->ex_sitdstart, ex->ex_sitdend, 0, 0);
   1847   1.234.2.78     skrll 		break;
   1848   1.234.2.78     skrll 	default:
   1849   1.234.2.93     skrll 		DPRINTF("   unknown type", 0, 0, 0, 0);
   1850   1.234.2.78     skrll 	}
   1851         1.18  augustss }
   1852         1.38    martin #endif
   1853          1.5  augustss 
   1854        1.164  uebayasi Static usbd_status
   1855   1.234.2.45     skrll ehci_open(struct usbd_pipe *pipe)
   1856          1.5  augustss {
   1857   1.234.2.45     skrll 	struct usbd_device *dev = pipe->up_dev;
   1858   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   1859    1.234.2.8     skrll 	usb_endpoint_descriptor_t *ed = pipe->up_endpoint->ue_edesc;
   1860   1.234.2.13     skrll 	uint8_t rhaddr = dev->ud_bus->ub_rhaddr;
   1861    1.234.2.8     skrll 	uint8_t addr = dev->ud_addr;
   1862    1.234.2.1     skrll 	uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1863   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   1864         1.10  augustss 	ehci_soft_qh_t *sqh;
   1865         1.10  augustss 	usbd_status err;
   1866         1.78  augustss 	int ival, speed, naks;
   1867         1.80  augustss 	int hshubaddr, hshubport;
   1868          1.5  augustss 
   1869   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   1870        1.229     skrll 
   1871   1.234.2.93     skrll 	DPRINTF("pipe=%p, addr=%d, endpt=%d (%d)", pipe, addr,
   1872   1.234.2.93     skrll 	    ed->bEndpointAddress, rhaddr);
   1873          1.5  augustss 
   1874    1.234.2.8     skrll 	if (dev->ud_myhsport) {
   1875        1.172      matt 		/*
   1876        1.172      matt 		 * When directly attached FS/LS device while doing embedded
   1877        1.172      matt 		 * transaction translations and we are the hub, set the hub
   1878        1.191     skrll 		 * address to 0 (us).
   1879        1.172      matt 		 */
   1880        1.172      matt 		if (!(sc->sc_flags & EHCIF_ETTF)
   1881   1.234.2.13     skrll 		    || (dev->ud_myhsport->up_parent->ud_addr != rhaddr)) {
   1882    1.234.2.8     skrll 			hshubaddr = dev->ud_myhsport->up_parent->ud_addr;
   1883        1.172      matt 		} else {
   1884        1.172      matt 			hshubaddr = 0;
   1885        1.172      matt 		}
   1886    1.234.2.8     skrll 		hshubport = dev->ud_myhsport->up_portno;
   1887         1.80  augustss 	} else {
   1888         1.80  augustss 		hshubaddr = 0;
   1889         1.80  augustss 		hshubport = 0;
   1890         1.80  augustss 	}
   1891         1.80  augustss 
   1892         1.17  augustss 	if (sc->sc_dying)
   1893   1.234.2.14     skrll 		return USBD_IOERROR;
   1894         1.17  augustss 
   1895        1.175  drochner 	/* toggle state needed for bulk endpoints */
   1896    1.234.2.8     skrll 	epipe->nexttoggle = pipe->up_endpoint->ue_toggle;
   1897         1.55   mycroft 
   1898   1.234.2.13     skrll 	if (addr == rhaddr) {
   1899          1.5  augustss 		switch (ed->bEndpointAddress) {
   1900          1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1901   1.234.2.13     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1902          1.5  augustss 			break;
   1903   1.234.2.13     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1904    1.234.2.8     skrll 			pipe->up_methods = &ehci_root_intr_methods;
   1905          1.5  augustss 			break;
   1906          1.5  augustss 		default:
   1907   1.234.2.93     skrll 			DPRINTF("bad bEndpointAddress 0x%02x",
   1908        1.229     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1909   1.234.2.14     skrll 			return USBD_INVAL;
   1910          1.5  augustss 		}
   1911   1.234.2.14     skrll 		return USBD_NORMAL_COMPLETION;
   1912         1.10  augustss 	}
   1913         1.10  augustss 
   1914         1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1915    1.234.2.8     skrll 	switch (dev->ud_speed) {
   1916         1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1917         1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1918         1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1919    1.234.2.8     skrll 	default: panic("ehci_open: bad device speed %d", dev->ud_speed);
   1920         1.11  augustss 	}
   1921    1.234.2.3     skrll 	if (speed == EHCI_QH_SPEED_LOW && xfertype == UE_ISOCHRONOUS) {
   1922   1.234.2.93     skrll 		DPRINTF("hshubaddr=%d hshubport=%d", hshubaddr, hshubport, 0,
   1923   1.234.2.93     skrll 		    0);
   1924         1.99  augustss 		return USBD_INVAL;
   1925         1.80  augustss 	}
   1926         1.80  augustss 
   1927        1.169   msaitoh 	/*
   1928        1.169   msaitoh 	 * For interrupt transfer, nak throttling must be disabled, but for
   1929        1.169   msaitoh 	 * the other transfer type, nak throttling should be enabled from the
   1930        1.191     skrll 	 * viewpoint that avoids the memory thrashing.
   1931        1.169   msaitoh 	 */
   1932        1.169   msaitoh 	naks = (xfertype == UE_INTERRUPT) ? 0
   1933        1.169   msaitoh 	    : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0);
   1934         1.10  augustss 
   1935        1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1936        1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1937        1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1938        1.139  jmcneill 		if (sqh == NULL)
   1939   1.234.2.14     skrll 			return USBD_NOMEM;
   1940        1.139  jmcneill 		/* qh_link filled when the QH is added */
   1941        1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1942        1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1943        1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1944        1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   1945        1.139  jmcneill 		    EHCI_QH_DTC |
   1946        1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1947        1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1948        1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   1949        1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   1950        1.139  jmcneill 		    );
   1951        1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   1952        1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   1953        1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1954        1.139  jmcneill 		    );
   1955        1.167  jakllsch 		if (speed != EHCI_QH_SPEED_HIGH)
   1956        1.167  jakllsch 			sqh->qh.qh_endphub |= htole32(
   1957        1.167  jakllsch 			    EHCI_QH_SET_PORT(hshubport) |
   1958        1.167  jakllsch 			    EHCI_QH_SET_HUBA(hshubaddr) |
   1959  1.234.2.102     skrll 			    (xfertype == UE_INTERRUPT ?
   1960  1.234.2.102     skrll 				 EHCI_QH_SET_CMASK(0x08) : 0)
   1961        1.167  jakllsch 			);
   1962        1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   1963        1.139  jmcneill 		/* Fill the overlay qTD */
   1964        1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1965        1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1966        1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   1967        1.139  jmcneill 
   1968        1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1969        1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1970        1.139  jmcneill 		epipe->sqh = sqh;
   1971        1.139  jmcneill 	} else {
   1972        1.139  jmcneill 		sqh = NULL;
   1973        1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   1974          1.5  augustss 
   1975         1.10  augustss 	switch (xfertype) {
   1976         1.10  augustss 	case UE_CONTROL:
   1977         1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1978   1.234.2.47     skrll 				   0, &epipe->ctrl.reqdma);
   1979         1.25  augustss #ifdef EHCI_DEBUG
   1980         1.25  augustss 		if (err)
   1981         1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1982         1.25  augustss #endif
   1983         1.10  augustss 		if (err)
   1984        1.116  drochner 			goto bad;
   1985    1.234.2.8     skrll 		pipe->up_methods = &ehci_device_ctrl_methods;
   1986        1.190       mrg 		mutex_enter(&sc->sc_lock);
   1987        1.190       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1988        1.190       mrg 		mutex_exit(&sc->sc_lock);
   1989         1.10  augustss 		break;
   1990         1.10  augustss 	case UE_BULK:
   1991    1.234.2.8     skrll 		pipe->up_methods = &ehci_device_bulk_methods;
   1992        1.190       mrg 		mutex_enter(&sc->sc_lock);
   1993        1.190       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1994        1.190       mrg 		mutex_exit(&sc->sc_lock);
   1995         1.10  augustss 		break;
   1996         1.24  augustss 	case UE_INTERRUPT:
   1997    1.234.2.8     skrll 		pipe->up_methods = &ehci_device_intr_methods;
   1998    1.234.2.8     skrll 		ival = pipe->up_interval;
   1999        1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   2000        1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   2001        1.116  drochner 				if (ed->bInterval > 16) {
   2002        1.116  drochner 					/*
   2003        1.116  drochner 					 * illegal with high-speed, but there
   2004        1.116  drochner 					 * were documentation bugs in the spec,
   2005        1.116  drochner 					 * so be generous
   2006        1.116  drochner 					 */
   2007        1.116  drochner 					ival = 256;
   2008        1.116  drochner 				} else
   2009        1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   2010        1.116  drochner 			} else
   2011        1.116  drochner 				ival = ed->bInterval;
   2012        1.116  drochner 		}
   2013        1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   2014        1.116  drochner 		if (err)
   2015        1.116  drochner 			goto bad;
   2016        1.116  drochner 		break;
   2017         1.24  augustss 	case UE_ISOCHRONOUS:
   2018   1.234.2.92     skrll 		pipe->up_serialise = false;
   2019    1.234.2.3     skrll 		if (speed == EHCI_QH_SPEED_HIGH)
   2020    1.234.2.8     skrll 			pipe->up_methods = &ehci_device_isoc_methods;
   2021    1.234.2.3     skrll 		else
   2022    1.234.2.8     skrll 			pipe->up_methods = &ehci_device_fs_isoc_methods;
   2023        1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   2024        1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   2025        1.139  jmcneill 			err = USBD_INVAL;
   2026        1.139  jmcneill 			goto bad;
   2027        1.139  jmcneill 		}
   2028        1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   2029        1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   2030        1.139  jmcneill 			err = USBD_INVAL;
   2031        1.139  jmcneill 			goto bad;
   2032        1.139  jmcneill 		}
   2033   1.234.2.47     skrll 		epipe->isoc.next_frame = 0;
   2034   1.234.2.47     skrll 		epipe->isoc.cur_xfers = 0;
   2035        1.139  jmcneill 		break;
   2036         1.10  augustss 	default:
   2037   1.234.2.93     skrll 		DPRINTF("bad xfer type %d", xfertype, 0, 0, 0);
   2038        1.116  drochner 		err = USBD_INVAL;
   2039        1.116  drochner 		goto bad;
   2040          1.5  augustss 	}
   2041   1.234.2.14     skrll 	return USBD_NORMAL_COMPLETION;
   2042          1.5  augustss 
   2043        1.116  drochner  bad:
   2044   1.234.2.64     skrll 	if (sqh != NULL) {
   2045   1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   2046        1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   2047   1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   2048   1.234.2.64     skrll 	}
   2049   1.234.2.14     skrll 	return err;
   2050         1.10  augustss }
   2051         1.10  augustss 
   2052         1.10  augustss /*
   2053        1.190       mrg  * Add an ED to the schedule.  Called with USB lock held.
   2054         1.10  augustss  */
   2055        1.164  uebayasi Static void
   2056        1.190       mrg ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   2057         1.10  augustss {
   2058         1.10  augustss 
   2059        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2060        1.190       mrg 
   2061   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2062        1.229     skrll 
   2063        1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   2064        1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   2065        1.229     skrll 
   2066         1.10  augustss 	sqh->next = head->next;
   2067         1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   2068        1.229     skrll 
   2069        1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   2070        1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2071        1.229     skrll 
   2072         1.10  augustss 	head->next = sqh;
   2073         1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   2074        1.229     skrll 
   2075        1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   2076        1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2077         1.10  augustss 
   2078         1.10  augustss #ifdef EHCI_DEBUG
   2079   1.234.2.93     skrll 	DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   2080        1.229     skrll 	ehci_dump_sqh(sqh);
   2081   1.234.2.93     skrll 	DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   2082          1.5  augustss #endif
   2083          1.5  augustss }
   2084          1.5  augustss 
   2085         1.10  augustss /*
   2086        1.190       mrg  * Remove an ED from the schedule.  Called with USB lock held.
   2087         1.10  augustss  */
   2088        1.164  uebayasi Static void
   2089         1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   2090         1.10  augustss {
   2091         1.33  augustss 	ehci_soft_qh_t *p;
   2092         1.10  augustss 
   2093        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2094        1.190       mrg 
   2095         1.10  augustss 	/* XXX */
   2096         1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   2097         1.10  augustss 		;
   2098         1.10  augustss 	if (p == NULL)
   2099         1.37    provos 		panic("ehci_rem_qh: ED not found");
   2100        1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   2101        1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   2102         1.10  augustss 	p->next = sqh->next;
   2103         1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   2104        1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   2105        1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2106         1.10  augustss 
   2107         1.11  augustss 	ehci_sync_hc(sc);
   2108         1.11  augustss }
   2109         1.11  augustss 
   2110        1.164  uebayasi Static void
   2111         1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   2112         1.23  augustss {
   2113         1.85  augustss 	int i;
   2114    1.234.2.1     skrll 	uint32_t status;
   2115         1.85  augustss 
   2116         1.87  augustss 	/* Save toggle bit and ping status. */
   2117        1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2118        1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2119         1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   2120         1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   2121         1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   2122         1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   2123         1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   2124         1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   2125        1.138    bouyer 	usb_syncmem(&sqh->dma,
   2126        1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2127        1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2128        1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2129         1.23  augustss 	sqh->qh.qh_curqtd = 0;
   2130         1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   2131        1.179  jmcneill 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   2132         1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   2133         1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   2134         1.23  augustss 	sqh->sqtd = sqtd;
   2135        1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2136        1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2137         1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   2138         1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   2139        1.138    bouyer 	usb_syncmem(&sqh->dma,
   2140        1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2141        1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2142        1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2143         1.23  augustss }
   2144         1.23  augustss 
   2145         1.11  augustss /*
   2146         1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   2147         1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   2148         1.11  augustss  * the interrupt.
   2149         1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   2150         1.11  augustss  */
   2151        1.164  uebayasi Static void
   2152         1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   2153         1.11  augustss {
   2154        1.215  christos 	int error __diagused;
   2155        1.190       mrg 
   2156        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2157         1.11  augustss 
   2158   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2159        1.229     skrll 
   2160         1.12  augustss 	if (sc->sc_dying) {
   2161   1.234.2.93     skrll 		DPRINTF("dying", 0, 0, 0, 0);
   2162         1.12  augustss 		return;
   2163         1.12  augustss 	}
   2164  1.234.2.105     skrll 
   2165         1.10  augustss 	/* ask for doorbell */
   2166         1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   2167   1.234.2.93     skrll 	DPRINTF("cmd = 0x%08x sts = 0x%08x",
   2168   1.234.2.93     skrll 	    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
   2169        1.229     skrll 
   2170  1.234.2.105     skrll 	sc->sc_dbanswered = false;
   2171  1.234.2.105     skrll 	/* bell wait */
   2172  1.234.2.105     skrll 	while (!sc->sc_dbanswered) {
   2173  1.234.2.105     skrll 		error = cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, hz);
   2174        1.229     skrll 
   2175  1.234.2.105     skrll 		DPRINTF("cmd = 0x%08x sts = 0x%08x ... done",
   2176  1.234.2.105     skrll 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
   2177         1.15  augustss #ifdef DIAGNOSTIC
   2178  1.234.2.105     skrll 		if (error == EWOULDBLOCK) {
   2179  1.234.2.105     skrll 			printf("%s: timed out\n", __func__);
   2180  1.234.2.105     skrll 		} else if (error) {
   2181  1.234.2.105     skrll 			printf("%s: cv_timedwait: error %d\n", __func__, error);
   2182  1.234.2.105     skrll 		}
   2183         1.15  augustss #endif
   2184  1.234.2.105     skrll 	}
   2185         1.10  augustss }
   2186         1.10  augustss 
   2187        1.164  uebayasi Static void
   2188   1.234.2.64     skrll ehci_remove_itd_chain(ehci_softc_t *sc, struct ehci_soft_itd *itd)
   2189        1.139  jmcneill {
   2190        1.139  jmcneill 
   2191   1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2192        1.139  jmcneill 
   2193   1.234.2.64     skrll 	for (; itd != NULL; itd = itd->xfer_next) {
   2194   1.234.2.64     skrll 		struct ehci_soft_itd *prev = itd->frame_list.prev;
   2195        1.139  jmcneill 
   2196        1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   2197        1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   2198   1.234.2.48     skrll 			sc->sc_softitds[itd->slot] = itd->frame_list.next;
   2199        1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   2200        1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   2201        1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   2202    1.234.2.2     skrll 			    sizeof(ehci_link_t),
   2203        1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2204        1.139  jmcneill 
   2205   1.234.2.48     skrll 			if (itd->frame_list.next != NULL)
   2206   1.234.2.48     skrll 				itd->frame_list.next->frame_list.prev = NULL;
   2207        1.139  jmcneill 		} else {
   2208        1.139  jmcneill 			/* XXX this part is untested... */
   2209        1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   2210        1.139  jmcneill 			usb_syncmem(&itd->dma,
   2211        1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   2212    1.234.2.2     skrll 			    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   2213        1.139  jmcneill 
   2214   1.234.2.48     skrll 			prev->frame_list.next = itd->frame_list.next;
   2215   1.234.2.48     skrll 			if (itd->frame_list.next != NULL)
   2216   1.234.2.48     skrll 				itd->frame_list.next->frame_list.prev = prev;
   2217        1.139  jmcneill 		}
   2218        1.139  jmcneill 	}
   2219   1.234.2.64     skrll }
   2220        1.139  jmcneill 
   2221   1.234.2.64     skrll Static void
   2222   1.234.2.64     skrll ehci_free_itd_chain(ehci_softc_t *sc, struct ehci_soft_itd *itd)
   2223   1.234.2.64     skrll {
   2224   1.234.2.64     skrll 	struct ehci_soft_itd *next;
   2225   1.234.2.64     skrll 
   2226   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2227   1.234.2.64     skrll 	next = NULL;
   2228   1.234.2.64     skrll 	for (; itd != NULL; itd = next) {
   2229   1.234.2.64     skrll 		next = itd->xfer_next;
   2230   1.234.2.64     skrll 		ehci_free_itd_locked(sc, itd);
   2231        1.139  jmcneill 	}
   2232   1.234.2.70     skrll 	mutex_exit(&sc->sc_lock);
   2233        1.139  jmcneill }
   2234        1.139  jmcneill 
   2235    1.234.2.3     skrll Static void
   2236   1.234.2.64     skrll ehci_remove_sitd_chain(ehci_softc_t *sc, struct ehci_soft_sitd *sitd)
   2237    1.234.2.3     skrll {
   2238    1.234.2.3     skrll 
   2239   1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2240    1.234.2.3     skrll 
   2241   1.234.2.64     skrll 	for (; sitd != NULL; sitd = sitd->xfer_next) {
   2242   1.234.2.64     skrll 		struct ehci_soft_sitd *prev = sitd->frame_list.prev;
   2243    1.234.2.3     skrll 
   2244    1.234.2.3     skrll 		/* Unlink sitd from hardware chain, or frame array */
   2245    1.234.2.3     skrll 		if (prev == NULL) { /* We're at the table head */
   2246   1.234.2.48     skrll 			sc->sc_softsitds[sitd->slot] = sitd->frame_list.next;
   2247    1.234.2.3     skrll 			sc->sc_flist[sitd->slot] = sitd->sitd.sitd_next;
   2248    1.234.2.3     skrll 			usb_syncmem(&sc->sc_fldma,
   2249    1.234.2.3     skrll 			    sizeof(ehci_link_t) * sitd->slot,
   2250    1.234.2.3     skrll 			    sizeof(ehci_link_t),
   2251    1.234.2.3     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2252    1.234.2.3     skrll 
   2253   1.234.2.48     skrll 			if (sitd->frame_list.next != NULL)
   2254   1.234.2.48     skrll 				sitd->frame_list.next->frame_list.prev = NULL;
   2255    1.234.2.3     skrll 		} else {
   2256    1.234.2.3     skrll 			/* XXX this part is untested... */
   2257    1.234.2.3     skrll 			prev->sitd.sitd_next = sitd->sitd.sitd_next;
   2258    1.234.2.3     skrll 			usb_syncmem(&sitd->dma,
   2259    1.234.2.3     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_next),
   2260    1.234.2.3     skrll 			    sizeof(sitd->sitd.sitd_next), BUS_DMASYNC_PREWRITE);
   2261    1.234.2.3     skrll 
   2262   1.234.2.48     skrll 			prev->frame_list.next = sitd->frame_list.next;
   2263   1.234.2.48     skrll 			if (sitd->frame_list.next != NULL)
   2264   1.234.2.48     skrll 				sitd->frame_list.next->frame_list.prev = prev;
   2265    1.234.2.3     skrll 		}
   2266    1.234.2.3     skrll 	}
   2267   1.234.2.64     skrll }
   2268    1.234.2.3     skrll 
   2269   1.234.2.64     skrll Static void
   2270   1.234.2.64     skrll ehci_free_sitd_chain(ehci_softc_t *sc, struct ehci_soft_sitd *sitd)
   2271   1.234.2.64     skrll {
   2272   1.234.2.64     skrll 
   2273   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2274   1.234.2.64     skrll 	struct ehci_soft_sitd *next  = NULL;
   2275   1.234.2.64     skrll 	for (; sitd != NULL; sitd = next) {
   2276   1.234.2.64     skrll 		next = sitd->xfer_next;
   2277   1.234.2.64     skrll 		ehci_free_sitd_locked(sc, sitd);
   2278   1.234.2.64     skrll 	}
   2279   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2280    1.234.2.3     skrll }
   2281    1.234.2.3     skrll 
   2282          1.5  augustss /***********/
   2283          1.5  augustss 
   2284   1.234.2.13     skrll Static int
   2285   1.234.2.13     skrll ehci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   2286   1.234.2.13     skrll     void *buf, int buflen)
   2287          1.5  augustss {
   2288   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_BUS2SC(bus);
   2289          1.5  augustss 	usb_hub_descriptor_t hubd;
   2290   1.234.2.13     skrll 	usb_port_status_t ps;
   2291   1.234.2.13     skrll 	uint16_t len, value, index;
   2292   1.234.2.13     skrll 	int l, totlen = 0;
   2293   1.234.2.13     skrll 	int port, i;
   2294    1.234.2.1     skrll 	uint32_t v;
   2295          1.5  augustss 
   2296   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2297        1.229     skrll 
   2298          1.5  augustss 	if (sc->sc_dying)
   2299   1.234.2.13     skrll 		return -1;
   2300          1.5  augustss 
   2301   1.234.2.93     skrll 	DPRINTF("type=0x%02x request=%02x", req->bmRequestType, req->bRequest,
   2302   1.234.2.93     skrll 	    0, 0);
   2303          1.5  augustss 
   2304          1.5  augustss 	len = UGETW(req->wLength);
   2305          1.5  augustss 	value = UGETW(req->wValue);
   2306          1.5  augustss 	index = UGETW(req->wIndex);
   2307          1.5  augustss 
   2308          1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2309   1.234.2.13     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   2310          1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2311        1.109  christos 		if (len == 0)
   2312        1.109  christos 			break;
   2313   1.234.2.13     skrll 		switch (value) {
   2314   1.234.2.13     skrll 		case C(0, UDESC_DEVICE): {
   2315   1.234.2.13     skrll 			usb_device_descriptor_t devd;
   2316   1.234.2.13     skrll 			totlen = min(buflen, sizeof(devd));
   2317   1.234.2.13     skrll 			memcpy(&devd, buf, totlen);
   2318   1.234.2.13     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   2319   1.234.2.13     skrll 			memcpy(buf, &devd, totlen);
   2320          1.5  augustss 			break;
   2321   1.234.2.14     skrll 
   2322   1.234.2.13     skrll 		}
   2323        1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2324   1.234.2.13     skrll 		case C(1, UDESC_STRING):
   2325   1.234.2.13     skrll 			/* Vendor */
   2326   1.234.2.13     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   2327   1.234.2.13     skrll 			break;
   2328   1.234.2.13     skrll 		case C(2, UDESC_STRING):
   2329   1.234.2.13     skrll 			/* Product */
   2330   1.234.2.13     skrll 			totlen = usb_makestrdesc(sd, len, "EHCI root hub");
   2331          1.5  augustss 			break;
   2332   1.234.2.13     skrll #undef sd
   2333          1.5  augustss 		default:
   2334   1.234.2.13     skrll 			/* default from usbroothub */
   2335   1.234.2.13     skrll 			return buflen;
   2336          1.5  augustss 		}
   2337          1.5  augustss 		break;
   2338   1.234.2.13     skrll 
   2339          1.5  augustss 	/* Hub requests */
   2340          1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2341          1.5  augustss 		break;
   2342          1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2343   1.234.2.93     skrll 		DPRINTF("UR_CLEAR_PORT_FEATURE port=%d feature=%d", index,
   2344   1.234.2.93     skrll 		    value, 0, 0);
   2345          1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2346   1.234.2.13     skrll 			return -1;
   2347          1.5  augustss 		}
   2348          1.5  augustss 		port = EHCI_PORTSC(index);
   2349        1.106  augustss 		v = EOREAD4(sc, port);
   2350   1.234.2.93     skrll 		DPRINTF("portsc=0x%08x", v, 0, 0, 0);
   2351        1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2352   1.234.2.13     skrll 		switch (value) {
   2353          1.5  augustss 		case UHF_PORT_ENABLE:
   2354          1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2355          1.5  augustss 			break;
   2356          1.5  augustss 		case UHF_PORT_SUSPEND:
   2357        1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2358        1.137  drochner 				break;
   2359        1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2360        1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2361        1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2362        1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2363        1.137  drochner 			EOWRITE4(sc, port, v);
   2364        1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2365        1.137  drochner #ifdef DEBUG
   2366        1.137  drochner 			v = EOREAD4(sc, port);
   2367        1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2368        1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2369        1.137  drochner #endif
   2370          1.5  augustss 			break;
   2371          1.5  augustss 		case UHF_PORT_POWER:
   2372        1.106  augustss 			if (sc->sc_hasppc)
   2373        1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2374          1.5  augustss 			break;
   2375         1.14  augustss 		case UHF_PORT_TEST:
   2376   1.234.2.93     skrll 			DPRINTF("clear port test %d", index, 0, 0, 0);
   2377         1.14  augustss 			break;
   2378         1.14  augustss 		case UHF_PORT_INDICATOR:
   2379   1.234.2.93     skrll 			DPRINTF("clear port ind %d", index, 0, 0, 0);
   2380         1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2381         1.14  augustss 			break;
   2382          1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2383          1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2384          1.5  augustss 			break;
   2385          1.5  augustss 		case UHF_C_PORT_ENABLE:
   2386          1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2387          1.5  augustss 			break;
   2388          1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2389          1.5  augustss 			/* how? */
   2390          1.5  augustss 			break;
   2391          1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2392          1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2393          1.5  augustss 			break;
   2394          1.5  augustss 		case UHF_C_PORT_RESET:
   2395        1.106  augustss 			sc->sc_isreset[index] = 0;
   2396          1.5  augustss 			break;
   2397          1.5  augustss 		default:
   2398   1.234.2.13     skrll 			return -1;
   2399          1.5  augustss 		}
   2400          1.5  augustss #if 0
   2401          1.5  augustss 		switch(value) {
   2402          1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2403          1.5  augustss 		case UHF_C_PORT_ENABLE:
   2404          1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2405          1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2406          1.5  augustss 		case UHF_C_PORT_RESET:
   2407          1.5  augustss 		default:
   2408          1.5  augustss 			break;
   2409          1.5  augustss 		}
   2410          1.5  augustss #endif
   2411          1.5  augustss 		break;
   2412          1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2413        1.109  christos 		if (len == 0)
   2414        1.109  christos 			break;
   2415         1.51    toshii 		if ((value & 0xff) != 0) {
   2416   1.234.2.13     skrll 			return -1;
   2417          1.5  augustss 		}
   2418   1.234.2.13     skrll 		totlen = min(buflen, sizeof(hubd));
   2419   1.234.2.13     skrll 		memcpy(&hubd, buf, totlen);
   2420          1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2421          1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2422          1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2423         1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2424         1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2425        1.164  uebayasi 			? UHD_PORT_IND : 0);
   2426          1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2427         1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2428          1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2429          1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2430   1.234.2.13     skrll 		totlen = min(totlen, hubd.bDescLength);
   2431   1.234.2.13     skrll 		memcpy(buf, &hubd, totlen);
   2432          1.5  augustss 		break;
   2433          1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2434          1.5  augustss 		if (len != 4) {
   2435   1.234.2.13     skrll 			return -1;
   2436          1.5  augustss 		}
   2437          1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2438          1.5  augustss 		totlen = len;
   2439          1.5  augustss 		break;
   2440          1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2441   1.234.2.93     skrll 		DPRINTF("get port status i=%d", index, 0, 0, 0);
   2442          1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2443   1.234.2.13     skrll 			return -1;
   2444          1.5  augustss 		}
   2445          1.5  augustss 		if (len != 4) {
   2446   1.234.2.13     skrll 			return -1;
   2447          1.5  augustss 		}
   2448          1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2449   1.234.2.93     skrll 		DPRINTF("port status=0x%04x", v, 0, 0, 0);
   2450        1.172      matt 
   2451        1.178      matt 		i = UPS_HIGH_SPEED;
   2452        1.172      matt 		if (sc->sc_flags & EHCIF_ETTF) {
   2453        1.172      matt 			/*
   2454        1.172      matt 			 * If we are doing embedded transaction translation,
   2455        1.172      matt 			 * then directly attached LS/FS devices are reset by
   2456        1.172      matt 			 * the EHCI controller itself.  PSPD is encoded
   2457        1.195  christos 			 * the same way as in USBSTATUS.
   2458        1.172      matt 			 */
   2459        1.172      matt 			i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED;
   2460        1.172      matt 		}
   2461          1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2462          1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2463          1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2464          1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2465          1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2466          1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2467        1.170  kiyohara 		if (sc->sc_vendor_port_status)
   2468        1.170  kiyohara 			i = sc->sc_vendor_port_status(sc, v, i);
   2469          1.5  augustss 		USETW(ps.wPortStatus, i);
   2470          1.5  augustss 		i = 0;
   2471          1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2472          1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2473          1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2474        1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2475          1.5  augustss 		USETW(ps.wPortChange, i);
   2476   1.234.2.13     skrll 		totlen = min(len, sizeof(ps));
   2477   1.234.2.13     skrll 		memcpy(buf, &ps, totlen);
   2478          1.5  augustss 		break;
   2479          1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2480   1.234.2.13     skrll 		return -1;
   2481          1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2482          1.5  augustss 		break;
   2483          1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2484          1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2485   1.234.2.13     skrll 			return -1;
   2486          1.5  augustss 		}
   2487          1.5  augustss 		port = EHCI_PORTSC(index);
   2488        1.106  augustss 		v = EOREAD4(sc, port);
   2489   1.234.2.93     skrll 		DPRINTF("portsc=0x%08x", v, 0, 0, 0);
   2490        1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2491          1.5  augustss 		switch(value) {
   2492          1.5  augustss 		case UHF_PORT_ENABLE:
   2493          1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2494          1.5  augustss 			break;
   2495          1.5  augustss 		case UHF_PORT_SUSPEND:
   2496          1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2497          1.5  augustss 			break;
   2498          1.5  augustss 		case UHF_PORT_RESET:
   2499   1.234.2.93     skrll 			DPRINTF("reset port %d", index, 0, 0, 0);
   2500        1.172      matt 			if (EHCI_PS_IS_LOWSPEED(v)
   2501        1.172      matt 			    && sc->sc_ncomp > 0
   2502        1.172      matt 			    && !(sc->sc_flags & EHCIF_ETTF)) {
   2503        1.172      matt 				/*
   2504        1.172      matt 				 * Low speed device on non-ETTF controller or
   2505        1.172      matt 				 * unaccompanied controller, give up ownership.
   2506        1.172      matt 				 */
   2507          1.6  augustss 				ehci_disown(sc, index, 1);
   2508          1.6  augustss 				break;
   2509          1.6  augustss 			}
   2510          1.8  augustss 			/* Start reset sequence. */
   2511          1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2512          1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2513          1.8  augustss 			/* Wait for reset to complete. */
   2514         1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2515         1.17  augustss 			if (sc->sc_dying) {
   2516   1.234.2.13     skrll 				return -1;
   2517         1.17  augustss 			}
   2518        1.172      matt 			/*
   2519        1.207  jakllsch 			 * An embedded transaction translator will automatically
   2520        1.172      matt 			 * terminate the reset sequence so there's no need to
   2521        1.172      matt 			 * it.
   2522        1.172      matt 			 */
   2523        1.178      matt 			v = EOREAD4(sc, port);
   2524        1.178      matt 			if (v & EHCI_PS_PR) {
   2525        1.172      matt 				/* Terminate reset sequence. */
   2526        1.173  jmcneill 				EOWRITE4(sc, port, v & ~EHCI_PS_PR);
   2527        1.172      matt 				/* Wait for HC to complete reset. */
   2528        1.172      matt 				usb_delay_ms(&sc->sc_bus,
   2529        1.172      matt 				    EHCI_PORT_RESET_COMPLETE);
   2530        1.172      matt 				if (sc->sc_dying) {
   2531   1.234.2.13     skrll 					return -1;
   2532        1.172      matt 				}
   2533         1.17  augustss 			}
   2534        1.172      matt 
   2535          1.8  augustss 			v = EOREAD4(sc, port);
   2536   1.234.2.93     skrll 			DPRINTF("ehci after reset, status=0x%08x", v, 0, 0, 0);
   2537          1.8  augustss 			if (v & EHCI_PS_PR) {
   2538          1.8  augustss 				printf("%s: port reset timeout\n",
   2539        1.134  drochner 				       device_xname(sc->sc_dev));
   2540   1.234.2.14     skrll 				return USBD_TIMEOUT;
   2541          1.5  augustss 			}
   2542          1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2543          1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2544          1.6  augustss 				ehci_disown(sc, index, 0);
   2545          1.6  augustss 				break;
   2546          1.6  augustss 			}
   2547        1.106  augustss 			sc->sc_isreset[index] = 1;
   2548   1.234.2.93     skrll 			DPRINTF("ehci port %d reset, status = 0x%08x", index,
   2549   1.234.2.93     skrll 			    v, 0, 0);
   2550          1.5  augustss 			break;
   2551          1.5  augustss 		case UHF_PORT_POWER:
   2552   1.234.2.93     skrll 			DPRINTF("set port power %d (has PPC = %d)", index,
   2553        1.229     skrll 			    sc->sc_hasppc, 0, 0);
   2554        1.106  augustss 			if (sc->sc_hasppc)
   2555        1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2556          1.5  augustss 			break;
   2557         1.11  augustss 		case UHF_PORT_TEST:
   2558   1.234.2.93     skrll 			DPRINTF("set port test %d", index, 0, 0, 0);
   2559         1.11  augustss 			break;
   2560         1.11  augustss 		case UHF_PORT_INDICATOR:
   2561   1.234.2.93     skrll 			DPRINTF("set port ind %d", index, 0, 0, 0);
   2562         1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2563         1.11  augustss 			break;
   2564          1.5  augustss 		default:
   2565   1.234.2.13     skrll 			return -1;
   2566          1.5  augustss 		}
   2567          1.5  augustss 		break;
   2568         1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2569         1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2570         1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2571         1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2572         1.11  augustss 		break;
   2573          1.5  augustss 	default:
   2574   1.234.2.13     skrll 		/* default from usbroothub */
   2575   1.234.2.93     skrll 		DPRINTF("returning %d (usbroothub default)", buflen, 0, 0, 0);
   2576   1.234.2.31     skrll 
   2577   1.234.2.13     skrll 		return buflen;
   2578          1.5  augustss 	}
   2579   1.234.2.13     skrll 
   2580   1.234.2.93     skrll 	DPRINTF("returning %d", totlen, 0, 0, 0);
   2581   1.234.2.31     skrll 
   2582   1.234.2.13     skrll 	return totlen;
   2583          1.6  augustss }
   2584          1.6  augustss 
   2585        1.164  uebayasi Static void
   2586        1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2587          1.6  augustss {
   2588         1.24  augustss 	int port;
   2589    1.234.2.1     skrll 	uint32_t v;
   2590          1.6  augustss 
   2591   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2592        1.229     skrll 
   2593   1.234.2.93     skrll 	DPRINTF("index=%d lowspeed=%d", index, lowspeed, 0, 0);
   2594          1.6  augustss #ifdef DIAGNOSTIC
   2595          1.6  augustss 	if (sc->sc_npcomp != 0) {
   2596         1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2597          1.6  augustss 		if (i >= sc->sc_ncomp)
   2598          1.6  augustss 			printf("%s: strange port\n",
   2599        1.134  drochner 			       device_xname(sc->sc_dev));
   2600          1.6  augustss 		else
   2601          1.6  augustss 			printf("%s: handing over %s speed device on "
   2602          1.6  augustss 			       "port %d to %s\n",
   2603        1.134  drochner 			       device_xname(sc->sc_dev),
   2604          1.6  augustss 			       lowspeed ? "low" : "full",
   2605  1.234.2.109     skrll 			       index, sc->sc_comps[i] ?
   2606  1.234.2.109     skrll 			         device_xname(sc->sc_comps[i]) :
   2607  1.234.2.109     skrll 			         "companion controller");
   2608          1.6  augustss 	} else {
   2609        1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2610          1.6  augustss 	}
   2611          1.6  augustss #endif
   2612          1.6  augustss 	port = EHCI_PORTSC(index);
   2613          1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2614          1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2615          1.5  augustss }
   2616          1.5  augustss 
   2617          1.5  augustss Static usbd_status
   2618   1.234.2.45     skrll ehci_root_intr_transfer(struct usbd_xfer *xfer)
   2619          1.5  augustss {
   2620   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   2621          1.5  augustss 	usbd_status err;
   2622          1.5  augustss 
   2623          1.5  augustss 	/* Insert last in queue. */
   2624        1.190       mrg 	mutex_enter(&sc->sc_lock);
   2625          1.5  augustss 	err = usb_insert_transfer(xfer);
   2626        1.190       mrg 	mutex_exit(&sc->sc_lock);
   2627          1.5  augustss 	if (err)
   2628   1.234.2.14     skrll 		return err;
   2629          1.5  augustss 
   2630          1.5  augustss 	/* Pipe isn't running, start first */
   2631   1.234.2.14     skrll 	return ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2632          1.5  augustss }
   2633          1.5  augustss 
   2634          1.5  augustss Static usbd_status
   2635   1.234.2.45     skrll ehci_root_intr_start(struct usbd_xfer *xfer)
   2636          1.5  augustss {
   2637   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   2638          1.5  augustss 
   2639          1.5  augustss 	if (sc->sc_dying)
   2640   1.234.2.14     skrll 		return USBD_IOERROR;
   2641          1.5  augustss 
   2642        1.190       mrg 	mutex_enter(&sc->sc_lock);
   2643          1.5  augustss 	sc->sc_intrxfer = xfer;
   2644        1.190       mrg 	mutex_exit(&sc->sc_lock);
   2645          1.5  augustss 
   2646   1.234.2.14     skrll 	return USBD_IN_PROGRESS;
   2647          1.5  augustss }
   2648          1.5  augustss 
   2649          1.5  augustss /* Abort a root interrupt request. */
   2650          1.5  augustss Static void
   2651   1.234.2.45     skrll ehci_root_intr_abort(struct usbd_xfer *xfer)
   2652          1.5  augustss {
   2653   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   2654          1.5  augustss 
   2655        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2656    1.234.2.8     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2657        1.227     skrll 
   2658        1.227     skrll 	sc->sc_intrxfer = NULL;
   2659        1.227     skrll 
   2660    1.234.2.8     skrll 	xfer->ux_status = USBD_CANCELLED;
   2661          1.5  augustss 	usb_transfer_complete(xfer);
   2662          1.5  augustss }
   2663          1.5  augustss 
   2664          1.5  augustss /* Close the root pipe. */
   2665          1.5  augustss Static void
   2666   1.234.2.45     skrll ehci_root_intr_close(struct usbd_pipe *pipe)
   2667          1.5  augustss {
   2668   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   2669         1.33  augustss 
   2670   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2671        1.229     skrll 
   2672        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2673        1.190       mrg 
   2674          1.5  augustss 	sc->sc_intrxfer = NULL;
   2675          1.5  augustss }
   2676          1.5  augustss 
   2677        1.164  uebayasi Static void
   2678   1.234.2.45     skrll ehci_root_intr_done(struct usbd_xfer *xfer)
   2679          1.5  augustss {
   2680          1.9  augustss }
   2681          1.9  augustss 
   2682          1.9  augustss /************************/
   2683          1.9  augustss 
   2684        1.164  uebayasi Static ehci_soft_qh_t *
   2685          1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2686          1.9  augustss {
   2687          1.9  augustss 	ehci_soft_qh_t *sqh;
   2688          1.9  augustss 	usbd_status err;
   2689          1.9  augustss 	int i, offs;
   2690          1.9  augustss 	usb_dma_t dma;
   2691          1.9  augustss 
   2692   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2693        1.229     skrll 
   2694   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2695          1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2696   1.234.2.93     skrll 		DPRINTF("allocating chunk", 0, 0, 0, 0);
   2697   1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   2698   1.234.2.64     skrll 
   2699          1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2700          1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2701         1.25  augustss #ifdef EHCI_DEBUG
   2702         1.25  augustss 		if (err)
   2703         1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2704         1.25  augustss #endif
   2705          1.9  augustss 		if (err)
   2706   1.234.2.14     skrll 			return NULL;
   2707   1.234.2.64     skrll 
   2708   1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   2709   1.234.2.28     skrll 		for (i = 0; i < EHCI_SQH_CHUNK; i++) {
   2710          1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2711         1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2712         1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2713        1.138    bouyer 			sqh->dma = dma;
   2714        1.138    bouyer 			sqh->offs = offs;
   2715          1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2716          1.9  augustss 			sc->sc_freeqhs = sqh;
   2717          1.9  augustss 		}
   2718          1.9  augustss 	}
   2719          1.9  augustss 	sqh = sc->sc_freeqhs;
   2720          1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2721   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2722   1.234.2.64     skrll 
   2723          1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2724         1.11  augustss 	sqh->next = NULL;
   2725   1.234.2.14     skrll 	return sqh;
   2726          1.9  augustss }
   2727          1.9  augustss 
   2728        1.164  uebayasi Static void
   2729          1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2730          1.9  augustss {
   2731   1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2732   1.234.2.64     skrll 
   2733          1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2734          1.9  augustss 	sc->sc_freeqhs = sqh;
   2735          1.9  augustss }
   2736          1.9  augustss 
   2737        1.164  uebayasi Static ehci_soft_qtd_t *
   2738          1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2739          1.9  augustss {
   2740        1.190       mrg 	ehci_soft_qtd_t *sqtd = NULL;
   2741          1.9  augustss 	usbd_status err;
   2742          1.9  augustss 	int i, offs;
   2743          1.9  augustss 	usb_dma_t dma;
   2744          1.9  augustss 
   2745   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2746        1.229     skrll 
   2747   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2748          1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2749   1.234.2.93     skrll 		DPRINTF("allocating chunk", 0, 0, 0, 0);
   2750   1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   2751        1.190       mrg 
   2752          1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2753          1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2754         1.25  augustss #ifdef EHCI_DEBUG
   2755         1.25  augustss 		if (err)
   2756         1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2757         1.25  augustss #endif
   2758          1.9  augustss 		if (err)
   2759        1.190       mrg 			goto done;
   2760        1.190       mrg 
   2761   1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   2762   1.234.2.28     skrll 		for (i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2763          1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2764         1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2765         1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2766        1.138    bouyer 			sqtd->dma = dma;
   2767        1.138    bouyer 			sqtd->offs = offs;
   2768        1.190       mrg 
   2769          1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2770          1.9  augustss 			sc->sc_freeqtds = sqtd;
   2771          1.9  augustss 		}
   2772          1.9  augustss 	}
   2773          1.9  augustss 
   2774          1.9  augustss 	sqtd = sc->sc_freeqtds;
   2775          1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2776   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2777   1.234.2.64     skrll 
   2778          1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2779          1.9  augustss 	sqtd->nextqtd = NULL;
   2780          1.9  augustss 	sqtd->xfer = NULL;
   2781          1.9  augustss 
   2782        1.190       mrg done:
   2783   1.234.2.14     skrll 	return sqtd;
   2784          1.9  augustss }
   2785          1.9  augustss 
   2786        1.164  uebayasi Static void
   2787          1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2788          1.9  augustss {
   2789          1.9  augustss 
   2790   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2791          1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2792          1.9  augustss 	sc->sc_freeqtds = sqtd;
   2793   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2794          1.9  augustss }
   2795          1.9  augustss 
   2796  1.234.2.100     skrll Static int
   2797   1.234.2.64     skrll ehci_alloc_sqtd_chain(ehci_softc_t *sc, struct usbd_xfer *xfer,
   2798   1.234.2.96     skrll     int alen, int rd, ehci_soft_qtd_t **sp)
   2799         1.15  augustss {
   2800   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   2801    1.234.2.8     skrll 	uint16_t flags = xfer->ux_flags;
   2802         1.15  augustss 
   2803   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2804         1.15  augustss 
   2805   1.234.2.64     skrll 	ASSERT_SLEEPABLE();
   2806   1.234.2.64     skrll 	KASSERT(sp);
   2807   1.234.2.96     skrll 	KASSERT(alen != 0 || (!rd && (flags & USBD_FORCE_SHORT_XFER)));
   2808         1.15  augustss 
   2809   1.234.2.96     skrll 	size_t nsqtd = (!rd && (flags & USBD_FORCE_SHORT_XFER)) ? 1 : 0;
   2810   1.234.2.96     skrll 	nsqtd += ((alen + EHCI_PAGE_SIZE - 1) / EHCI_PAGE_SIZE);
   2811   1.234.2.69     skrll 	exfer->ex_sqtds = kmem_zalloc(sizeof(ehci_soft_qtd_t *) * nsqtd,
   2812   1.234.2.64     skrll 	    KM_SLEEP);
   2813   1.234.2.64     skrll 	exfer->ex_nsqtd = nsqtd;
   2814   1.234.2.64     skrll 
   2815   1.234.2.96     skrll 	DPRINTF("xfer %p len %d nsqtd %d flags %x", xfer, alen, nsqtd, flags);
   2816        1.197     prlw1 
   2817   1.234.2.96     skrll 	for (size_t j = 0; j < exfer->ex_nsqtd;) {
   2818   1.234.2.96     skrll 		ehci_soft_qtd_t *cur = ehci_alloc_sqtd(sc);
   2819   1.234.2.96     skrll 		if (cur == NULL)
   2820   1.234.2.96     skrll 			goto nomem;
   2821   1.234.2.96     skrll 		exfer->ex_sqtds[j++] = cur;
   2822        1.197     prlw1 
   2823         1.15  augustss 		cur->xfer = xfer;
   2824   1.234.2.64     skrll 		cur->len = 0;
   2825        1.138    bouyer 
   2826         1.15  augustss 	}
   2827         1.15  augustss 
   2828   1.234.2.96     skrll 	*sp = exfer->ex_sqtds[0];
   2829   1.234.2.96     skrll 	DPRINTF("return sqtd=%p", *sp, 0, 0, 0);
   2830         1.29  augustss 
   2831  1.234.2.100     skrll 	return 0;
   2832         1.15  augustss 
   2833         1.15  augustss  nomem:
   2834   1.234.2.64     skrll 	ehci_free_sqtds(sc, exfer);
   2835   1.234.2.99     skrll 	kmem_free(exfer->ex_sqtds, sizeof(ehci_soft_qtd_t *) * nsqtd);
   2836   1.234.2.93     skrll 	DPRINTF("no memory", 0, 0, 0, 0);
   2837  1.234.2.100     skrll 	return ENOMEM;
   2838         1.15  augustss }
   2839         1.15  augustss 
   2840         1.18  augustss Static void
   2841   1.234.2.64     skrll ehci_free_sqtds(ehci_softc_t *sc, struct ehci_xfer *exfer)
   2842         1.18  augustss {
   2843   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2844   1.234.2.93     skrll 	DPRINTF("exfer=%p", exfer, 0, 0, 0);
   2845   1.234.2.64     skrll 
   2846   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2847   1.234.2.64     skrll 	for (size_t i = 0; i < exfer->ex_nsqtd; i++) {
   2848   1.234.2.69     skrll 		ehci_soft_qtd_t *sqtd = exfer->ex_sqtds[i];
   2849   1.234.2.69     skrll 
   2850   1.234.2.69     skrll 		if (sqtd == NULL)
   2851   1.234.2.69     skrll 			break;
   2852   1.234.2.69     skrll 
   2853   1.234.2.69     skrll 		sqtd->nextqtd = sc->sc_freeqtds;
   2854   1.234.2.76     skrll 		sc->sc_freeqtds = sqtd;
   2855   1.234.2.64     skrll 	}
   2856   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2857   1.234.2.64     skrll }
   2858   1.234.2.64     skrll 
   2859   1.234.2.64     skrll Static void
   2860   1.234.2.96     skrll ehci_append_sqtd(ehci_soft_qtd_t *sqtd, ehci_soft_qtd_t *prev)
   2861   1.234.2.96     skrll {
   2862   1.234.2.96     skrll 	if (prev) {
   2863   1.234.2.96     skrll 		prev->nextqtd = sqtd;
   2864   1.234.2.96     skrll 		prev->qtd.qtd_next = htole32(sqtd->physaddr);
   2865   1.234.2.96     skrll 		prev->qtd.qtd_altnext = prev->qtd.qtd_next;
   2866   1.234.2.96     skrll 		usb_syncmem(&prev->dma, prev->offs, sizeof(prev->qtd),
   2867   1.234.2.96     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2868   1.234.2.96     skrll 	}
   2869   1.234.2.96     skrll }
   2870   1.234.2.96     skrll 
   2871   1.234.2.96     skrll Static void
   2872   1.234.2.64     skrll ehci_reset_sqtd_chain(ehci_softc_t *sc, struct usbd_xfer *xfer,
   2873   1.234.2.69     skrll     int length, int isread, int *toggle, ehci_soft_qtd_t **lsqtd)
   2874   1.234.2.64     skrll {
   2875   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   2876   1.234.2.96     skrll 	usb_dma_t *dma = &xfer->ux_dmabuf;
   2877   1.234.2.96     skrll 	uint16_t flags = xfer->ux_flags;
   2878   1.234.2.64     skrll 	ehci_soft_qtd_t *sqtd, *prev;
   2879   1.234.2.64     skrll 	int tog = *toggle;
   2880   1.234.2.64     skrll 	int mps = UGETW(xfer->ux_pipe->up_endpoint->ue_edesc->wMaxPacketSize);
   2881   1.234.2.64     skrll 	int len = length;
   2882   1.234.2.64     skrll 
   2883   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2884   1.234.2.96     skrll 	DPRINTF("xfer=%p len %d isread %d toggle %d", xfer, len, isread, tog);
   2885   1.234.2.93     skrll 	DPRINTF("    VA %p", KERNADDR(&xfer->ux_dmabuf, 0), 0, 0, 0);
   2886   1.234.2.64     skrll 
   2887   1.234.2.96     skrll 	KASSERT(length != 0 || (!isread && (flags & USBD_FORCE_SHORT_XFER)));
   2888   1.234.2.96     skrll 
   2889   1.234.2.96     skrll 	const uint32_t qtdstatus = EHCI_QTD_ACTIVE |
   2890   1.234.2.96     skrll 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2891   1.234.2.96     skrll 	    EHCI_QTD_SET_CERR(3)
   2892   1.234.2.96     skrll 	    ;
   2893   1.234.2.96     skrll 
   2894   1.234.2.64     skrll 	sqtd = prev = NULL;
   2895   1.234.2.96     skrll 	size_t curoffs = 0;
   2896   1.234.2.96     skrll 	size_t j = 0;
   2897   1.234.2.96     skrll 	for (; len != 0 && j < exfer->ex_nsqtd; prev = sqtd) {
   2898   1.234.2.96     skrll 		sqtd = exfer->ex_sqtds[j++];
   2899   1.234.2.96     skrll 		DPRINTF("sqtd[%d]=%p prev %p", j, sqtd, prev, 0);
   2900   1.234.2.96     skrll 
   2901   1.234.2.96     skrll 		/*
   2902   1.234.2.96     skrll 		 * The EHCI hardware can handle at most 5 pages and they do
   2903   1.234.2.96     skrll 		 * not have to be contiguous
   2904   1.234.2.96     skrll 		 */
   2905   1.234.2.96     skrll 		vaddr_t va = (vaddr_t)KERNADDR(dma, curoffs);
   2906   1.234.2.96     skrll 		vaddr_t va_offs = EHCI_PAGE_OFFSET(va);
   2907   1.234.2.96     skrll 		size_t curlen = len;
   2908   1.234.2.96     skrll 		if (curlen >= EHCI_QTD_MAXTRANSFER - va_offs) {
   2909   1.234.2.96     skrll 			/* must use multiple TDs, fill as much as possible. */
   2910   1.234.2.96     skrll 			curlen = EHCI_QTD_MAXTRANSFER - va_offs;
   2911   1.234.2.96     skrll 
   2912   1.234.2.96     skrll 			/* the length must be a multiple of the max size */
   2913   1.234.2.96     skrll 			curlen -= curlen % mps;
   2914   1.234.2.64     skrll 		}
   2915   1.234.2.96     skrll 		KASSERT(curlen != 0);
   2916   1.234.2.96     skrll 		DPRINTF("    len=%d curlen=%d curoffs=%zu", len, curlen,
   2917   1.234.2.96     skrll 		    curoffs, 0);
   2918   1.234.2.64     skrll 
   2919   1.234.2.96     skrll 		/* Fill the qTD */
   2920   1.234.2.96     skrll 		sqtd->qtd.qtd_next = sqtd->qtd.qtd_altnext = EHCI_NULL;
   2921   1.234.2.96     skrll 		sqtd->qtd.qtd_status = htole32(
   2922   1.234.2.96     skrll 		    qtdstatus |
   2923   1.234.2.96     skrll 		    EHCI_QTD_SET_BYTES(curlen) |
   2924   1.234.2.64     skrll 		    EHCI_QTD_SET_TOGGLE(tog));
   2925   1.234.2.64     skrll 
   2926   1.234.2.96     skrll 		/* Find number of pages we'll be using, insert dma addresses */
   2927   1.234.2.96     skrll 		size_t pages = EHCI_NPAGES(curlen);
   2928   1.234.2.96     skrll 		KASSERT(pages <= EHCI_QTD_NBUFFERS);
   2929   1.234.2.96     skrll 		size_t pageoffs = EHCI_PAGE(curoffs);
   2930   1.234.2.96     skrll 		for (size_t i = 0; i < pages; i++) {
   2931   1.234.2.96     skrll 			paddr_t a = DMAADDR(dma,
   2932   1.234.2.96     skrll 			    pageoffs + i * EHCI_PAGE_SIZE);
   2933   1.234.2.96     skrll 			sqtd->qtd.qtd_buffer[i] = htole32(EHCI_PAGE(a));
   2934   1.234.2.96     skrll 			/* Cast up to avoid compiler warnings */
   2935   1.234.2.96     skrll 			sqtd->qtd.qtd_buffer_hi[i] = htole32((uint64_t)a >> 32);
   2936   1.234.2.96     skrll 			DPRINTF("      buffer[%d/%d] 0x%08x 0x%08x", i, pages,
   2937   1.234.2.96     skrll 			    le32toh(sqtd->qtd.qtd_buffer_hi[i]),
   2938   1.234.2.96     skrll 			    le32toh(sqtd->qtd.qtd_buffer[i]));
   2939   1.234.2.96     skrll 		}
   2940   1.234.2.96     skrll 		/* First buffer pointer requires a page offset to start at */
   2941   1.234.2.96     skrll 		sqtd->qtd.qtd_buffer[0] |= htole32(va_offs);
   2942   1.234.2.96     skrll 
   2943   1.234.2.96     skrll 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   2944   1.234.2.64     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2945   1.234.2.64     skrll 
   2946   1.234.2.96     skrll 		sqtd->len = curlen;
   2947   1.234.2.96     skrll 
   2948   1.234.2.96     skrll 		DPRINTF("    va %p pa %p len %d", va,
   2949   1.234.2.96     skrll 		    DMAADDR(&xfer->ux_dmabuf, curoffs), curlen, 0);
   2950   1.234.2.96     skrll 
   2951   1.234.2.96     skrll 		ehci_append_sqtd(sqtd, prev);
   2952   1.234.2.96     skrll 
   2953   1.234.2.96     skrll 		if (((curlen + mps - 1) / mps) & 1) {
   2954   1.234.2.64     skrll 			tog ^= 1;
   2955   1.234.2.64     skrll 		}
   2956        1.229     skrll 
   2957   1.234.2.96     skrll 		curoffs += curlen;
   2958   1.234.2.96     skrll 		len -= curlen;
   2959   1.234.2.64     skrll 	}
   2960   1.234.2.96     skrll 	KASSERTMSG(len == 0, "xfer %p olen %d len %d mps %d ex_nsqtd %zu j %zu",
   2961   1.234.2.96     skrll 	    xfer, length, len, mps, exfer->ex_nsqtd, j);
   2962         1.29  augustss 
   2963   1.234.2.96     skrll 	if (!isread &&
   2964   1.234.2.96     skrll 	    (flags & USBD_FORCE_SHORT_XFER) &&
   2965   1.234.2.96     skrll 	    length % mps == 0) {
   2966   1.234.2.96     skrll 		/* Force a 0 length transfer at the end. */
   2967   1.234.2.96     skrll 
   2968   1.234.2.96     skrll 		KASSERTMSG(j < exfer->ex_nsqtd, "j=%zu nsqtd=%zu", j,
   2969   1.234.2.96     skrll 		    exfer->ex_nsqtd);
   2970   1.234.2.96     skrll 		prev = sqtd;
   2971   1.234.2.96     skrll 		sqtd = exfer->ex_sqtds[j++];
   2972   1.234.2.96     skrll 		memset(&sqtd->qtd, 0, sizeof(sqtd->qtd));
   2973   1.234.2.64     skrll 		sqtd->qtd.qtd_next = sqtd->qtd.qtd_altnext = EHCI_NULL;
   2974   1.234.2.96     skrll 		sqtd->qtd.qtd_status = htole32(
   2975   1.234.2.96     skrll 		    qtdstatus |
   2976   1.234.2.96     skrll 		    EHCI_QTD_SET_BYTES(0) |
   2977   1.234.2.96     skrll 		    EHCI_QTD_SET_TOGGLE(tog));
   2978   1.234.2.96     skrll 
   2979   1.234.2.96     skrll 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   2980   1.234.2.96     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2981   1.234.2.96     skrll 
   2982   1.234.2.96     skrll 		ehci_append_sqtd(sqtd, prev);
   2983   1.234.2.96     skrll 		tog ^= 1;
   2984         1.18  augustss 	}
   2985   1.234.2.96     skrll 
   2986   1.234.2.64     skrll 	*lsqtd = sqtd;
   2987   1.234.2.64     skrll 	*toggle = tog;
   2988         1.18  augustss }
   2989         1.18  augustss 
   2990        1.164  uebayasi Static ehci_soft_itd_t *
   2991        1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   2992        1.139  jmcneill {
   2993        1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   2994        1.139  jmcneill 	usbd_status err;
   2995        1.139  jmcneill 	usb_dma_t dma;
   2996        1.139  jmcneill 
   2997   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   2998        1.229     skrll 
   2999        1.192       mrg 	mutex_enter(&sc->sc_lock);
   3000        1.139  jmcneill 
   3001   1.234.2.64     skrll 	freeitd = LIST_FIRST(&sc->sc_freeitds);
   3002        1.139  jmcneill 	if (freeitd == NULL) {
   3003   1.234.2.93     skrll 		DPRINTF("allocating chunk", 0, 0, 0, 0);
   3004   1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   3005        1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   3006        1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   3007        1.139  jmcneill 
   3008        1.139  jmcneill 		if (err) {
   3009   1.234.2.93     skrll 			DPRINTF("alloc returned %d", err, 0, 0, 0);
   3010        1.139  jmcneill 			return NULL;
   3011        1.139  jmcneill 		}
   3012   1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   3013        1.139  jmcneill 
   3014   1.234.2.64     skrll 		for (int i = 0; i < EHCI_ITD_CHUNK; i++) {
   3015   1.234.2.64     skrll 			int offs = i * EHCI_ITD_SIZE;
   3016        1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   3017        1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   3018        1.183  jakllsch 	 		itd->dma = dma;
   3019        1.139  jmcneill 			itd->offs = offs;
   3020   1.234.2.48     skrll 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, free_list);
   3021        1.139  jmcneill 		}
   3022        1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   3023        1.139  jmcneill 	}
   3024        1.139  jmcneill 
   3025        1.139  jmcneill 	itd = freeitd;
   3026   1.234.2.48     skrll 	LIST_REMOVE(itd, free_list);
   3027   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3028        1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   3029        1.139  jmcneill 
   3030   1.234.2.48     skrll 	itd->frame_list.next = NULL;
   3031   1.234.2.48     skrll 	itd->frame_list.prev = NULL;
   3032        1.139  jmcneill 	itd->xfer_next = NULL;
   3033        1.139  jmcneill 	itd->slot = 0;
   3034        1.139  jmcneill 
   3035        1.139  jmcneill 	return itd;
   3036        1.139  jmcneill }
   3037        1.139  jmcneill 
   3038    1.234.2.3     skrll Static ehci_soft_sitd_t *
   3039    1.234.2.3     skrll ehci_alloc_sitd(ehci_softc_t *sc)
   3040    1.234.2.3     skrll {
   3041    1.234.2.3     skrll 	struct ehci_soft_sitd *sitd, *freesitd;
   3042    1.234.2.3     skrll 	usbd_status err;
   3043   1.234.2.64     skrll 	int i, offs;
   3044    1.234.2.3     skrll 	usb_dma_t dma;
   3045    1.234.2.3     skrll 
   3046   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3047    1.234.2.3     skrll 
   3048    1.234.2.3     skrll 	mutex_enter(&sc->sc_lock);
   3049   1.234.2.64     skrll 	freesitd = LIST_FIRST(&sc->sc_freesitds);
   3050    1.234.2.3     skrll 	if (freesitd == NULL) {
   3051   1.234.2.93     skrll 		DPRINTF("allocating chunk", 0, 0, 0, 0);
   3052   1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   3053    1.234.2.3     skrll 		err = usb_allocmem(&sc->sc_bus, EHCI_SITD_SIZE * EHCI_SITD_CHUNK,
   3054    1.234.2.3     skrll 				EHCI_PAGE_SIZE, &dma);
   3055    1.234.2.3     skrll 
   3056    1.234.2.3     skrll 		if (err) {
   3057   1.234.2.93     skrll 			DPRINTF("alloc returned %d", err, 0, 0,
   3058   1.234.2.51     skrll 			    0);
   3059    1.234.2.3     skrll 			return NULL;
   3060    1.234.2.3     skrll 		}
   3061    1.234.2.3     skrll 
   3062   1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   3063    1.234.2.3     skrll 		for (i = 0; i < EHCI_SITD_CHUNK; i++) {
   3064    1.234.2.3     skrll 			offs = i * EHCI_SITD_SIZE;
   3065    1.234.2.3     skrll 			sitd = KERNADDR(&dma, offs);
   3066    1.234.2.3     skrll 			sitd->physaddr = DMAADDR(&dma, offs);
   3067    1.234.2.3     skrll 	 		sitd->dma = dma;
   3068    1.234.2.3     skrll 			sitd->offs = offs;
   3069   1.234.2.48     skrll 			LIST_INSERT_HEAD(&sc->sc_freesitds, sitd, free_list);
   3070    1.234.2.3     skrll 		}
   3071    1.234.2.3     skrll 		freesitd = LIST_FIRST(&sc->sc_freesitds);
   3072    1.234.2.3     skrll 	}
   3073    1.234.2.3     skrll 
   3074    1.234.2.3     skrll 	sitd = freesitd;
   3075   1.234.2.48     skrll 	LIST_REMOVE(sitd, free_list);
   3076   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3077   1.234.2.64     skrll 
   3078    1.234.2.3     skrll 	memset(&sitd->sitd, 0, sizeof(ehci_sitd_t));
   3079    1.234.2.3     skrll 
   3080   1.234.2.48     skrll 	sitd->frame_list.next = NULL;
   3081   1.234.2.48     skrll 	sitd->frame_list.prev = NULL;
   3082    1.234.2.3     skrll 	sitd->xfer_next = NULL;
   3083    1.234.2.3     skrll 	sitd->slot = 0;
   3084    1.234.2.3     skrll 
   3085    1.234.2.3     skrll 	return sitd;
   3086    1.234.2.3     skrll }
   3087    1.234.2.3     skrll 
   3088         1.15  augustss /****************/
   3089         1.15  augustss 
   3090          1.9  augustss /*
   3091         1.10  augustss  * Close a reqular pipe.
   3092         1.10  augustss  * Assumes that there are no pending transactions.
   3093         1.10  augustss  */
   3094        1.164  uebayasi Static void
   3095   1.234.2.45     skrll ehci_close_pipe(struct usbd_pipe *pipe, ehci_soft_qh_t *head)
   3096         1.10  augustss {
   3097   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   3098   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   3099         1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   3100         1.10  augustss 
   3101        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3102        1.190       mrg 
   3103         1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   3104         1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   3105         1.10  augustss }
   3106         1.10  augustss 
   3107         1.33  augustss /*
   3108  1.234.2.105     skrll  * Cancel or timeout a device request.  We have two cases to deal with
   3109  1.234.2.105     skrll  *
   3110  1.234.2.105     skrll  * 1) A driver wants to stop scheduled or inflight transfers
   3111  1.234.2.105     skrll  * 2) A transfer has timed out
   3112  1.234.2.105     skrll  *
   3113  1.234.2.105     skrll  * have (partially) happened since the hardware runs concurrently.
   3114  1.234.2.105     skrll  *
   3115  1.234.2.105     skrll  * Transfer state is protected by the bus lock and we set the transfer status
   3116  1.234.2.105     skrll  * as soon as either of the above happens (with bus lock held).
   3117  1.234.2.105     skrll  *
   3118  1.234.2.105     skrll  * Then we arrange for the hardware to tells us that it is not still
   3119  1.234.2.105     skrll  * processing the TDs by setting the QH halted bit and wait for the ehci
   3120  1.234.2.105     skrll  * door bell
   3121         1.10  augustss  */
   3122        1.164  uebayasi Static void
   3123   1.234.2.45     skrll ehci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   3124         1.10  augustss {
   3125   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3126   1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3127   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3128         1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   3129   1.234.2.79     skrll 	ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd;
   3130         1.26  augustss 	ehci_physaddr_t cur;
   3131    1.234.2.1     skrll 	uint32_t qhstatus;
   3132         1.26  augustss 	int hit;
   3133         1.96  augustss 	int wake;
   3134         1.10  augustss 
   3135   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3136        1.229     skrll 
   3137   1.234.2.93     skrll 	DPRINTF("xfer=%p pipe=%p", xfer, epipe, 0, 0);
   3138         1.10  augustss 
   3139        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3140    1.234.2.4     skrll 	ASSERT_SLEEPABLE();
   3141        1.190       mrg 
   3142         1.17  augustss 	if (sc->sc_dying) {
   3143         1.17  augustss 		/* If we're dying, just do the software part. */
   3144  1.234.2.105     skrll 		xfer->ux_status = status;
   3145  1.234.2.105     skrll 		callout_halt(&xfer->ux_callout, &sc->sc_lock);
   3146  1.234.2.105     skrll 		KASSERT(xfer->ux_status == status);
   3147         1.17  augustss 		usb_transfer_complete(xfer);
   3148         1.17  augustss 		return;
   3149         1.17  augustss 	}
   3150         1.17  augustss 
   3151         1.11  augustss 	/*
   3152         1.96  augustss 	 * If an abort is already in progress then just wait for it to
   3153         1.96  augustss 	 * complete and return.
   3154         1.96  augustss 	 */
   3155    1.234.2.8     skrll 	if (xfer->ux_hcflags & UXFER_ABORTING) {
   3156   1.234.2.93     skrll 		DPRINTF("already aborting", 0, 0, 0, 0);
   3157  1.234.2.110     skrll 		KASSERT(status != USBD_TIMEOUT);
   3158  1.234.2.110     skrll 
   3159         1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   3160    1.234.2.8     skrll 		xfer->ux_status = status;
   3161   1.234.2.93     skrll 		DPRINTF("waiting for abort to finish", 0, 0, 0, 0);
   3162    1.234.2.8     skrll 		xfer->ux_hcflags |= UXFER_ABORTWAIT;
   3163    1.234.2.8     skrll 		while (xfer->ux_hcflags & UXFER_ABORTING)
   3164    1.234.2.8     skrll 			cv_wait(&xfer->ux_hccv, &sc->sc_lock);
   3165         1.96  augustss 		return;
   3166         1.96  augustss 	}
   3167    1.234.2.8     skrll 	xfer->ux_hcflags |= UXFER_ABORTING;
   3168         1.96  augustss 
   3169         1.96  augustss 	/*
   3170  1.234.2.105     skrll 	 * Step 1: When cancelling a transfer make sure the timeout handler
   3171  1.234.2.105     skrll 	 * didn't run or ran to the end and saw the USBD_CANCELLED status.
   3172  1.234.2.105     skrll 	 * Otherwise we must have got here via a timeout.
   3173  1.234.2.105     skrll 	 */
   3174  1.234.2.105     skrll 	if (status == USBD_CANCELLED) {
   3175  1.234.2.105     skrll 		xfer->ux_status = status;
   3176  1.234.2.105     skrll 		callout_halt(&xfer->ux_callout, &sc->sc_lock);
   3177  1.234.2.105     skrll 	} else {
   3178  1.234.2.105     skrll 		KASSERT(xfer->ux_status == USBD_TIMEOUT);
   3179  1.234.2.105     skrll 	}
   3180  1.234.2.105     skrll 
   3181  1.234.2.105     skrll 	/*
   3182  1.234.2.105     skrll 	 * Step 2: Make interrupt routine and hardware ignore xfer.
   3183         1.11  augustss 	 */
   3184   1.234.2.83     skrll 	ehci_del_intr_list(sc, exfer);
   3185        1.138    bouyer 
   3186        1.138    bouyer 	usb_syncmem(&sqh->dma,
   3187        1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3188        1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3189        1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3190         1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   3191   1.234.2.79     skrll 	if (exfer->ex_type == EX_CTRL) {
   3192   1.234.2.79     skrll 		fsqtd = exfer->ex_setup;
   3193   1.234.2.79     skrll 		lsqtd = exfer->ex_status;
   3194   1.234.2.79     skrll 	} else {
   3195   1.234.2.79     skrll 		fsqtd = exfer->ex_sqtdstart;
   3196   1.234.2.79     skrll 		lsqtd = exfer->ex_sqtdend;
   3197   1.234.2.79     skrll 	}
   3198  1.234.2.105     skrll 	if (!(qhstatus & htole32(EHCI_QTD_HALTED))) {
   3199  1.234.2.105     skrll 		sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   3200  1.234.2.105     skrll 		usb_syncmem(&sqh->dma,
   3201  1.234.2.105     skrll 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3202  1.234.2.105     skrll 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   3203        1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3204  1.234.2.105     skrll 
   3205  1.234.2.105     skrll 		for (sqtd = fsqtd; ; sqtd = sqtd->nextqtd) {
   3206  1.234.2.105     skrll 			usb_syncmem(&sqtd->dma,
   3207  1.234.2.105     skrll 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3208  1.234.2.105     skrll 			    sizeof(sqtd->qtd.qtd_status),
   3209  1.234.2.105     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3210  1.234.2.105     skrll 			sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   3211  1.234.2.105     skrll 			usb_syncmem(&sqtd->dma,
   3212  1.234.2.105     skrll 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3213  1.234.2.105     skrll 			    sizeof(sqtd->qtd.qtd_status),
   3214  1.234.2.105     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3215  1.234.2.105     skrll 			if (sqtd == lsqtd)
   3216  1.234.2.105     skrll 				break;
   3217  1.234.2.105     skrll 		}
   3218         1.26  augustss 	}
   3219         1.11  augustss 
   3220         1.33  augustss 	/*
   3221  1.234.2.105     skrll 	 * Step 3: Wait until we know hardware has finished any possible
   3222  1.234.2.105     skrll 	 * use of the xfer.
   3223         1.11  augustss 	 */
   3224         1.26  augustss 	ehci_sync_hc(sc);
   3225         1.33  augustss 
   3226         1.33  augustss 	/*
   3227  1.234.2.105     skrll 	 * Step 4: Remove any vestiges of the xfer from the hardware.
   3228         1.11  augustss 	 * The complication here is that the hardware may have executed
   3229         1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   3230         1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   3231         1.11  augustss 	 * any of them.
   3232         1.11  augustss 	 */
   3233        1.138    bouyer 
   3234        1.138    bouyer 	usb_syncmem(&sqh->dma,
   3235        1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3236        1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   3237        1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3238         1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   3239         1.26  augustss 	hit = 0;
   3240   1.234.2.80     skrll 	for (sqtd = fsqtd; ; sqtd = sqtd->nextqtd) {
   3241         1.26  augustss 		hit |= cur == sqtd->physaddr;
   3242   1.234.2.80     skrll 		if (sqtd == lsqtd)
   3243   1.234.2.80     skrll 			break;
   3244         1.26  augustss 	}
   3245         1.26  augustss 	sqtd = sqtd->nextqtd;
   3246         1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   3247         1.26  augustss 	if (hit && sqtd != NULL) {
   3248   1.234.2.93     skrll 		DPRINTF("cur=0x%08x", sqtd->physaddr, 0, 0, 0);
   3249         1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   3250        1.138    bouyer 		usb_syncmem(&sqh->dma,
   3251        1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3252        1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   3253        1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3254         1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   3255        1.138    bouyer 		usb_syncmem(&sqh->dma,
   3256        1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3257        1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   3258        1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3259         1.26  augustss 	} else {
   3260   1.234.2.93     skrll 		DPRINTF("no hit", 0, 0, 0, 0);
   3261   1.234.2.42     skrll 		usb_syncmem(&sqh->dma,
   3262   1.234.2.42     skrll 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3263   1.234.2.42     skrll 		    sizeof(sqh->qh.qh_curqtd),
   3264   1.234.2.42     skrll 		    BUS_DMASYNC_PREREAD);
   3265         1.26  augustss 	}
   3266         1.11  augustss 
   3267         1.11  augustss 	/*
   3268  1.234.2.105     skrll 	 * Step 5: Execute callback.
   3269         1.11  augustss 	 */
   3270         1.18  augustss #ifdef DIAGNOSTIC
   3271   1.234.2.35     skrll 	exfer->ex_isdone = true;
   3272         1.18  augustss #endif
   3273    1.234.2.8     skrll 	wake = xfer->ux_hcflags & UXFER_ABORTWAIT;
   3274    1.234.2.8     skrll 	xfer->ux_hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3275         1.11  augustss 	usb_transfer_complete(xfer);
   3276        1.190       mrg 	if (wake) {
   3277    1.234.2.8     skrll 		cv_broadcast(&xfer->ux_hccv);
   3278        1.190       mrg 	}
   3279         1.11  augustss 
   3280        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3281         1.10  augustss }
   3282         1.10  augustss 
   3283        1.164  uebayasi Static void
   3284   1.234.2.45     skrll ehci_abort_isoc_xfer(struct usbd_xfer *xfer, usbd_status status)
   3285        1.139  jmcneill {
   3286        1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3287        1.139  jmcneill 	struct ehci_xfer *exfer;
   3288        1.139  jmcneill 	ehci_softc_t *sc;
   3289        1.139  jmcneill 	struct ehci_soft_itd *itd;
   3290    1.234.2.3     skrll 	struct ehci_soft_sitd *sitd;
   3291        1.190       mrg 	int i, wake;
   3292        1.139  jmcneill 
   3293   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3294        1.229     skrll 
   3295   1.234.2.52     skrll 	exfer = EHCI_XFER2EXFER(xfer);
   3296   1.234.2.58     skrll 	sc = EHCI_XFER2SC(xfer);
   3297        1.139  jmcneill 
   3298   1.234.2.93     skrll 	DPRINTF("xfer %p pipe %p", xfer, xfer->ux_pipe, 0, 0);
   3299        1.139  jmcneill 
   3300        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3301        1.190       mrg 
   3302        1.139  jmcneill 	if (sc->sc_dying) {
   3303  1.234.2.105     skrll 		/* If we're dying, just do the software part. */
   3304    1.234.2.8     skrll 		xfer->ux_status = status;
   3305  1.234.2.105     skrll 		callout_halt(&xfer->ux_callout, &sc->sc_lock);
   3306  1.234.2.105     skrll 		KASSERT(xfer->ux_status == status);
   3307        1.139  jmcneill 		usb_transfer_complete(xfer);
   3308        1.139  jmcneill 		return;
   3309        1.139  jmcneill 	}
   3310        1.139  jmcneill 
   3311    1.234.2.8     skrll 	if (xfer->ux_hcflags & UXFER_ABORTING) {
   3312   1.234.2.93     skrll 		DPRINTF("already aborting", 0, 0, 0, 0);
   3313        1.139  jmcneill 
   3314  1.234.2.110     skrll 		KASSERT(status != USBD_TIMEOUT);
   3315        1.139  jmcneill 
   3316    1.234.2.8     skrll 		xfer->ux_status = status;
   3317   1.234.2.93     skrll 		DPRINTF("waiting for abort to finish", 0, 0, 0, 0);
   3318    1.234.2.8     skrll 		xfer->ux_hcflags |= UXFER_ABORTWAIT;
   3319    1.234.2.8     skrll 		while (xfer->ux_hcflags & UXFER_ABORTING)
   3320    1.234.2.8     skrll 			cv_wait(&xfer->ux_hccv, &sc->sc_lock);
   3321        1.190       mrg 		goto done;
   3322        1.139  jmcneill 	}
   3323    1.234.2.8     skrll 	xfer->ux_hcflags |= UXFER_ABORTING;
   3324        1.139  jmcneill 
   3325  1.234.2.105     skrll 	/*
   3326  1.234.2.105     skrll 	 * Step 1: When cancelling a transfer make sure the timeout handler
   3327  1.234.2.105     skrll 	 * didn't run or ran to the end and saw the USBD_CANCELLED status.
   3328  1.234.2.105     skrll 	 * Otherwise we must have got here via a timeout.
   3329  1.234.2.105     skrll 	 */
   3330  1.234.2.105     skrll 	if (status == USBD_CANCELLED) {
   3331  1.234.2.105     skrll 		xfer->ux_status = status;
   3332  1.234.2.105     skrll 		callout_halt(&xfer->ux_callout, &sc->sc_lock);
   3333  1.234.2.105     skrll 	} else {
   3334  1.234.2.105     skrll 		KASSERT(xfer->ux_status == USBD_TIMEOUT);
   3335  1.234.2.105     skrll 	}
   3336  1.234.2.105     skrll 
   3337  1.234.2.105     skrll 	/*
   3338  1.234.2.105     skrll 	 * Step 2: Make interrupt routine and hardware ignore xfer.
   3339  1.234.2.105     skrll 	 */
   3340   1.234.2.88     skrll 	ehci_del_intr_list(sc, exfer);
   3341        1.139  jmcneill 
   3342   1.234.2.19     skrll 	if (xfer->ux_pipe->up_dev->ud_speed == USB_SPEED_HIGH) {
   3343   1.234.2.20     skrll 		for (itd = exfer->ex_itdstart; itd != NULL;
   3344   1.234.2.19     skrll 		     itd = itd->xfer_next) {
   3345   1.234.2.19     skrll 			usb_syncmem(&itd->dma,
   3346   1.234.2.19     skrll 			    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3347   1.234.2.19     skrll 			    sizeof(itd->itd.itd_ctl),
   3348   1.234.2.19     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3349        1.139  jmcneill 
   3350   1.234.2.19     skrll 			for (i = 0; i < 8; i++) {
   3351   1.234.2.19     skrll 				trans_status = le32toh(itd->itd.itd_ctl[i]);
   3352   1.234.2.19     skrll 				trans_status &= ~EHCI_ITD_ACTIVE;
   3353   1.234.2.19     skrll 				itd->itd.itd_ctl[i] = htole32(trans_status);
   3354   1.234.2.19     skrll 			}
   3355        1.139  jmcneill 
   3356   1.234.2.19     skrll 			usb_syncmem(&itd->dma,
   3357   1.234.2.19     skrll 			    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3358   1.234.2.19     skrll 			    sizeof(itd->itd.itd_ctl),
   3359   1.234.2.19     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3360   1.234.2.19     skrll 		}
   3361   1.234.2.19     skrll 	} else {
   3362   1.234.2.20     skrll 		for (sitd = exfer->ex_sitdstart; sitd != NULL;
   3363   1.234.2.19     skrll 		     sitd = sitd->xfer_next) {
   3364   1.234.2.19     skrll 			usb_syncmem(&sitd->dma,
   3365   1.234.2.19     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_buffer),
   3366   1.234.2.19     skrll 			    sizeof(sitd->sitd.sitd_buffer),
   3367   1.234.2.19     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3368    1.234.2.3     skrll 
   3369   1.234.2.19     skrll 			trans_status = le32toh(sitd->sitd.sitd_trans);
   3370   1.234.2.19     skrll 			trans_status &= ~EHCI_SITD_ACTIVE;
   3371   1.234.2.19     skrll 			sitd->sitd.sitd_trans = htole32(trans_status);
   3372    1.234.2.3     skrll 
   3373   1.234.2.19     skrll 			usb_syncmem(&sitd->dma,
   3374   1.234.2.19     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_buffer),
   3375   1.234.2.19     skrll 			    sizeof(sitd->sitd.sitd_buffer),
   3376   1.234.2.19     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3377   1.234.2.19     skrll 		}
   3378    1.234.2.3     skrll 	}
   3379        1.139  jmcneill 
   3380        1.139  jmcneill #ifdef DIAGNOSTIC
   3381   1.234.2.35     skrll 	exfer->ex_isdone = true;
   3382        1.139  jmcneill #endif
   3383    1.234.2.8     skrll 	wake = xfer->ux_hcflags & UXFER_ABORTWAIT;
   3384    1.234.2.8     skrll 	xfer->ux_hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3385        1.139  jmcneill 	usb_transfer_complete(xfer);
   3386        1.190       mrg 	if (wake) {
   3387    1.234.2.8     skrll 		cv_broadcast(&xfer->ux_hccv);
   3388        1.190       mrg 	}
   3389        1.139  jmcneill 
   3390        1.190       mrg done:
   3391        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3392        1.139  jmcneill 	return;
   3393        1.139  jmcneill }
   3394        1.139  jmcneill 
   3395        1.164  uebayasi Static void
   3396         1.15  augustss ehci_timeout(void *addr)
   3397         1.15  augustss {
   3398  1.234.2.107     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3399   1.234.2.52     skrll 	struct usbd_xfer *xfer = addr;
   3400   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3401  1.234.2.105     skrll 	bool timeout = false;
   3402         1.15  augustss 
   3403  1.234.2.101     skrll 	DPRINTF("xfer %p", xfer, 0, 0, 0);
   3404        1.158    sketch #ifdef EHCI_DEBUG
   3405  1.234.2.107     skrll 	if (ehcidebug >= 2) {
   3406  1.234.2.107     skrll 		struct usbd_pipe *pipe = xfer->ux_pipe;
   3407   1.234.2.64     skrll 		usbd_dump_pipe(pipe);
   3408  1.234.2.107     skrll 	}
   3409         1.22  augustss #endif
   3410         1.15  augustss 
   3411  1.234.2.105     skrll 	mutex_enter(&sc->sc_lock);
   3412         1.17  augustss 	if (sc->sc_dying) {
   3413        1.190       mrg 		mutex_exit(&sc->sc_lock);
   3414         1.17  augustss 		return;
   3415         1.17  augustss 	}
   3416  1.234.2.105     skrll 	if (xfer->ux_status != USBD_CANCELLED) {
   3417  1.234.2.105     skrll 		xfer->ux_status = USBD_TIMEOUT;
   3418  1.234.2.105     skrll 		timeout = true;
   3419  1.234.2.105     skrll 	}
   3420  1.234.2.105     skrll 	mutex_exit(&sc->sc_lock);
   3421         1.17  augustss 
   3422  1.234.2.105     skrll 	if (timeout) {
   3423  1.234.2.107     skrll 		struct usbd_device *dev = xfer->ux_pipe->up_dev;
   3424  1.234.2.107     skrll 
   3425  1.234.2.105     skrll 		/* Execute the abort in a process context. */
   3426  1.234.2.105     skrll 		usb_init_task(&xfer->ux_aborttask, ehci_timeout_task, xfer,
   3427  1.234.2.105     skrll 		    USB_TASKQ_MPSAFE);
   3428  1.234.2.105     skrll 		usb_add_task(dev, &xfer->ux_aborttask, USB_TASKQ_HC);
   3429  1.234.2.105     skrll 	}
   3430         1.15  augustss }
   3431         1.15  augustss 
   3432        1.164  uebayasi Static void
   3433         1.15  augustss ehci_timeout_task(void *addr)
   3434         1.15  augustss {
   3435   1.234.2.45     skrll 	struct usbd_xfer *xfer = addr;
   3436   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3437         1.15  augustss 
   3438   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3439        1.229     skrll 
   3440   1.234.2.93     skrll 	DPRINTF("xfer=%p", xfer, 0, 0, 0);
   3441         1.15  augustss 
   3442        1.190       mrg 	mutex_enter(&sc->sc_lock);
   3443  1.234.2.110     skrll 	KASSERT(xfer->ux_status == USBD_TIMEOUT);
   3444         1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3445        1.190       mrg 	mutex_exit(&sc->sc_lock);
   3446         1.15  augustss }
   3447         1.15  augustss 
   3448          1.5  augustss /************************/
   3449          1.5  augustss 
   3450   1.234.2.64     skrll Static int
   3451   1.234.2.64     skrll ehci_device_ctrl_init(struct usbd_xfer *xfer)
   3452         1.10  augustss {
   3453   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3454   1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3455   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3456   1.234.2.64     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3457   1.234.2.64     skrll 	ehci_soft_qtd_t *setup, *status, *next;
   3458   1.234.2.64     skrll 	int isread = req->bmRequestType & UT_READ;
   3459   1.234.2.64     skrll 	int len = xfer->ux_bufsize;
   3460   1.234.2.64     skrll 	int err;
   3461         1.10  augustss 
   3462   1.234.2.64     skrll 	exfer->ex_type = EX_CTRL;
   3463   1.234.2.64     skrll 	exfer->ex_status = NULL;
   3464   1.234.2.64     skrll 	exfer->ex_data = NULL;
   3465   1.234.2.64     skrll 	exfer->ex_setup = ehci_alloc_sqtd(sc);
   3466   1.234.2.64     skrll 	if (exfer->ex_setup == NULL) {
   3467   1.234.2.64     skrll 		err = ENOMEM;
   3468   1.234.2.64     skrll 		goto bad1;
   3469   1.234.2.64     skrll 	}
   3470   1.234.2.64     skrll 	exfer->ex_status = ehci_alloc_sqtd(sc);
   3471   1.234.2.64     skrll 	if (exfer->ex_status == NULL) {
   3472   1.234.2.64     skrll 		err = ENOMEM;
   3473   1.234.2.64     skrll 		goto bad2;
   3474   1.234.2.64     skrll 	}
   3475   1.234.2.64     skrll 	setup = exfer->ex_setup;
   3476   1.234.2.64     skrll 	status = exfer->ex_status;
   3477   1.234.2.64     skrll 	exfer->ex_nsqtd = 0;
   3478   1.234.2.64     skrll 	next = status;
   3479   1.234.2.64     skrll 	/* Set up data transaction */
   3480   1.234.2.64     skrll 	if (len != 0) {
   3481   1.234.2.64     skrll 		err = ehci_alloc_sqtd_chain(sc, xfer, len, isread,
   3482   1.234.2.96     skrll 		    &exfer->ex_data);
   3483   1.234.2.64     skrll 		if (err)
   3484   1.234.2.64     skrll 			goto bad3;
   3485   1.234.2.64     skrll 		next = exfer->ex_data;
   3486   1.234.2.64     skrll 	}
   3487         1.10  augustss 
   3488   1.234.2.64     skrll 	/* Clear toggle */
   3489   1.234.2.64     skrll 	setup->qtd.qtd_status = htole32(
   3490   1.234.2.64     skrll 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3491   1.234.2.64     skrll 	    EHCI_QTD_SET_TOGGLE(0) |
   3492   1.234.2.64     skrll 	    EHCI_QTD_SET_BYTES(sizeof(*req))
   3493   1.234.2.64     skrll 	    );
   3494   1.234.2.64     skrll 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->ctrl.reqdma, 0));
   3495   1.234.2.64     skrll 	setup->qtd.qtd_buffer_hi[0] = 0;
   3496   1.234.2.64     skrll 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3497   1.234.2.64     skrll 	setup->nextqtd = next;
   3498   1.234.2.64     skrll 	setup->xfer = xfer;
   3499   1.234.2.96     skrll 	setup->len = sizeof(*req);
   3500   1.234.2.64     skrll 
   3501   1.234.2.64     skrll 	status->qtd.qtd_status = htole32(
   3502   1.234.2.64     skrll 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3503   1.234.2.64     skrll 	    EHCI_QTD_SET_TOGGLE(1) |
   3504   1.234.2.64     skrll 	    EHCI_QTD_IOC
   3505   1.234.2.64     skrll 	    );
   3506   1.234.2.64     skrll 	status->qtd.qtd_buffer[0] = 0;
   3507   1.234.2.64     skrll 	status->qtd.qtd_buffer_hi[0] = 0;
   3508   1.234.2.64     skrll 	status->qtd.qtd_next = status->qtd.qtd_altnext = EHCI_NULL;
   3509   1.234.2.64     skrll 	status->nextqtd = NULL;
   3510   1.234.2.64     skrll 	status->xfer = xfer;
   3511   1.234.2.96     skrll 	status->len = 0;
   3512   1.234.2.64     skrll 
   3513   1.234.2.64     skrll 	return 0;
   3514   1.234.2.64     skrll bad3:
   3515   1.234.2.64     skrll 	ehci_free_sqtd(sc, exfer->ex_status);
   3516   1.234.2.64     skrll bad2:
   3517   1.234.2.64     skrll 	ehci_free_sqtd(sc, exfer->ex_setup);
   3518   1.234.2.64     skrll bad1:
   3519   1.234.2.64     skrll 	return err;
   3520         1.12  augustss }
   3521         1.10  augustss 
   3522        1.164  uebayasi Static void
   3523   1.234.2.64     skrll ehci_device_ctrl_fini(struct usbd_xfer *xfer)
   3524         1.10  augustss {
   3525   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3526   1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   3527         1.18  augustss 
   3528   1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_CTRL);
   3529         1.10  augustss 
   3530   1.234.2.64     skrll 	ehci_free_sqtd(sc, ex->ex_setup);
   3531   1.234.2.64     skrll 	ehci_free_sqtd(sc, ex->ex_status);
   3532   1.234.2.64     skrll 	ehci_free_sqtds(sc, ex);
   3533   1.234.2.64     skrll 	if (ex->ex_nsqtd)
   3534   1.234.2.68     skrll 		kmem_free(ex->ex_sqtds,
   3535   1.234.2.68     skrll 		    sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd);
   3536         1.10  augustss }
   3537         1.10  augustss 
   3538   1.234.2.64     skrll Static usbd_status
   3539   1.234.2.64     skrll ehci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3540         1.10  augustss {
   3541   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3542   1.234.2.64     skrll 	usbd_status err;
   3543        1.190       mrg 
   3544   1.234.2.64     skrll 	/* Insert last in queue. */
   3545   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   3546   1.234.2.64     skrll 	err = usb_insert_transfer(xfer);
   3547   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3548   1.234.2.64     skrll 	if (err)
   3549   1.234.2.64     skrll 		return err;
   3550        1.190       mrg 
   3551   1.234.2.64     skrll 	/* Pipe isn't running, start first */
   3552   1.234.2.64     skrll 	return ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3553         1.15  augustss }
   3554         1.15  augustss 
   3555        1.164  uebayasi Static usbd_status
   3556   1.234.2.64     skrll ehci_device_ctrl_start(struct usbd_xfer *xfer)
   3557         1.15  augustss {
   3558   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3559   1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3560    1.234.2.8     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3561   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3562   1.234.2.64     skrll 	ehci_soft_qtd_t *setup, *status, *next;
   3563         1.15  augustss 	ehci_soft_qh_t *sqh;
   3564         1.15  augustss 
   3565   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3566        1.229     skrll 
   3567   1.234.2.64     skrll 	KASSERT(xfer->ux_rqflags & URQ_REQUEST);
   3568   1.234.2.64     skrll 
   3569   1.234.2.64     skrll 	if (sc->sc_dying)
   3570   1.234.2.64     skrll 		return USBD_IOERROR;
   3571   1.234.2.64     skrll 
   3572   1.234.2.64     skrll 	const int isread = req->bmRequestType & UT_READ;
   3573   1.234.2.64     skrll 	const int len = UGETW(req->wLength);
   3574         1.15  augustss 
   3575   1.234.2.93     skrll 	DPRINTF("type=0x%02x, request=0x%02x, wValue=0x%04x, wIndex=0x%04x",
   3576        1.229     skrll 	    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3577        1.229     skrll 	    UGETW(req->wIndex));
   3578   1.234.2.93     skrll 	DPRINTF("len=%d, addr=%d, endpt=%d", len, epipe->pipe.up_dev->ud_addr,
   3579    1.234.2.8     skrll 	    epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress, 0);
   3580         1.15  augustss 
   3581         1.15  augustss 	sqh = epipe->sqh;
   3582         1.15  augustss 
   3583   1.234.2.64     skrll 	KASSERTMSG(EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)) == epipe->pipe.up_dev->ud_addr,
   3584   1.234.2.38     skrll 	    "address QH %" __PRIuBIT " pipe %d\n",
   3585   1.234.2.64     skrll 	    EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)),
   3586   1.234.2.64     skrll 	    epipe->pipe.up_dev->ud_addr);
   3587        1.225     skrll 	KASSERTMSG(EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)) ==
   3588    1.234.2.8     skrll 	    UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize),
   3589   1.234.2.38     skrll 	    "MPS QH %" __PRIuBIT " pipe %d\n",
   3590        1.225     skrll 	    EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)),
   3591    1.234.2.8     skrll 	    UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize));
   3592         1.15  augustss 
   3593   1.234.2.64     skrll 	setup = exfer->ex_setup;
   3594   1.234.2.64     skrll 	status = exfer->ex_status;
   3595         1.15  augustss 
   3596   1.234.2.93     skrll 	DPRINTF("setup %p status %p data %p", setup, status, exfer->ex_data, 0);
   3597   1.234.2.64     skrll 	KASSERTMSG(setup != NULL && status != NULL,
   3598   1.234.2.64     skrll 	    "Failed memory allocation, setup %p status %p",
   3599   1.234.2.64     skrll 	    setup, status);
   3600         1.15  augustss 
   3601   1.234.2.47     skrll 	memcpy(KERNADDR(&epipe->ctrl.reqdma, 0), req, sizeof(*req));
   3602   1.234.2.47     skrll 	usb_syncmem(&epipe->ctrl.reqdma, 0, sizeof(*req), BUS_DMASYNC_PREWRITE);
   3603         1.15  augustss 
   3604         1.55   mycroft 	/* Clear toggle */
   3605   1.234.2.64     skrll 	setup->qtd.qtd_status &= ~htole32(
   3606   1.234.2.64     skrll 	    EHCI_QTD_STATUS_MASK |
   3607   1.234.2.64     skrll 	    EHCI_QTD_BYTES_MASK |
   3608   1.234.2.64     skrll 	    EHCI_QTD_TOGGLE_MASK |
   3609   1.234.2.64     skrll 	    EHCI_QTD_CERR_MASK
   3610   1.234.2.64     skrll 	    );
   3611   1.234.2.64     skrll 	setup->qtd.qtd_status |= htole32(
   3612         1.26  augustss 	    EHCI_QTD_ACTIVE |
   3613         1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3614         1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3615   1.234.2.29     skrll 	    EHCI_QTD_SET_BYTES(sizeof(*req))
   3616         1.15  augustss 	    );
   3617   1.234.2.47     skrll 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->ctrl.reqdma, 0));
   3618         1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3619         1.15  augustss 
   3620   1.234.2.64     skrll 	next = status;
   3621   1.234.2.64     skrll 	status->qtd.qtd_status &= ~htole32(
   3622   1.234.2.64     skrll 	    EHCI_QTD_STATUS_MASK |
   3623   1.234.2.64     skrll 	    EHCI_QTD_PID_MASK |
   3624   1.234.2.64     skrll 	    EHCI_QTD_BYTES_MASK |
   3625   1.234.2.64     skrll 	    EHCI_QTD_TOGGLE_MASK |
   3626   1.234.2.64     skrll 	    EHCI_QTD_CERR_MASK
   3627   1.234.2.64     skrll 	    );
   3628   1.234.2.64     skrll 	status->qtd.qtd_status |= htole32(
   3629         1.26  augustss 	    EHCI_QTD_ACTIVE |
   3630         1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3631         1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3632         1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3633   1.234.2.64     skrll 	    EHCI_QTD_SET_BYTES(0) |
   3634         1.15  augustss 	    EHCI_QTD_IOC
   3635         1.15  augustss 	    );
   3636   1.234.2.64     skrll 	KASSERT(status->qtd.qtd_status & htole32(EHCI_QTD_TOGGLE_MASK));
   3637   1.234.2.64     skrll 
   3638   1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   3639   1.234.2.64     skrll #ifdef DIAGNOSTIC
   3640   1.234.2.64     skrll 	exfer->ex_isdone = false;
   3641   1.234.2.64     skrll #endif
   3642   1.234.2.64     skrll 
   3643   1.234.2.64     skrll 	/* Set up data transaction */
   3644   1.234.2.64     skrll 	if (len != 0) {
   3645   1.234.2.64     skrll 		ehci_soft_qtd_t *end;
   3646   1.234.2.64     skrll 
   3647   1.234.2.64     skrll 		/* Start toggle at 1. */
   3648   1.234.2.64     skrll 		int toggle = 1;
   3649   1.234.2.64     skrll 		next = exfer->ex_data;
   3650   1.234.2.66     skrll 		KASSERTMSG(next != NULL, "Failed memory allocation");
   3651   1.234.2.69     skrll 		ehci_reset_sqtd_chain(sc, xfer, len, isread, &toggle, &end);
   3652   1.234.2.64     skrll 		end->nextqtd = status;
   3653   1.234.2.64     skrll 		end->qtd.qtd_next = end->qtd.qtd_altnext =
   3654   1.234.2.64     skrll 		    htole32(status->physaddr);
   3655   1.234.2.64     skrll 
   3656   1.234.2.64     skrll 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3657   1.234.2.64     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3658   1.234.2.64     skrll 
   3659   1.234.2.64     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3660   1.234.2.64     skrll 		    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   3661   1.234.2.64     skrll 	}
   3662   1.234.2.64     skrll 
   3663   1.234.2.64     skrll 	setup->nextqtd = next;
   3664   1.234.2.64     skrll 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3665   1.234.2.64     skrll 
   3666   1.234.2.64     skrll 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3667   1.234.2.64     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3668   1.234.2.64     skrll 
   3669   1.234.2.64     skrll 	 usb_syncmem(&status->dma, status->offs, sizeof(status->qtd),
   3670        1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3671         1.15  augustss 
   3672   1.234.2.64     skrll 	KASSERT(status->qtd.qtd_status & htole32(EHCI_QTD_TOGGLE_MASK));
   3673   1.234.2.64     skrll 
   3674         1.15  augustss #ifdef EHCI_DEBUG
   3675   1.234.2.93     skrll 	DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   3676        1.229     skrll 	ehci_dump_sqh(sqh);
   3677        1.229     skrll 	ehci_dump_sqtds(setup);
   3678   1.234.2.93     skrll 	DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   3679         1.15  augustss #endif
   3680         1.15  augustss 
   3681   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   3682         1.18  augustss 
   3683   1.234.2.67     skrll 	/* Insert qTD in QH list - also does usb_syncmem(sqh) */
   3684   1.234.2.67     skrll 	ehci_set_qh_qtd(sqh, setup);
   3685    1.234.2.8     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3686    1.234.2.8     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3687        1.190       mrg 		    ehci_timeout, xfer);
   3688         1.15  augustss 	}
   3689         1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3690    1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   3691        1.190       mrg 	mutex_exit(&sc->sc_lock);
   3692         1.15  augustss 
   3693   1.234.2.64     skrll #if 0
   3694         1.17  augustss #ifdef EHCI_DEBUG
   3695   1.234.2.93     skrll 	DPRINTFN(10, "status=%x, dump:", EOREAD4(sc, EHCI_USBSTS), 0, 0, 0);
   3696        1.229     skrll //	delay(10000);
   3697        1.229     skrll 	ehci_dump_regs(sc);
   3698        1.229     skrll 	ehci_dump_sqh(sc->sc_async_head);
   3699        1.229     skrll 	ehci_dump_sqh(sqh);
   3700        1.229     skrll 	ehci_dump_sqtds(setup);
   3701         1.15  augustss #endif
   3702   1.234.2.64     skrll #endif
   3703         1.15  augustss 
   3704   1.234.2.64     skrll 	return USBD_IN_PROGRESS;
   3705   1.234.2.64     skrll }
   3706   1.234.2.64     skrll 
   3707   1.234.2.64     skrll Static void
   3708   1.234.2.64     skrll ehci_device_ctrl_done(struct usbd_xfer *xfer)
   3709   1.234.2.64     skrll {
   3710   1.234.2.83     skrll 	ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer);
   3711   1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3712   1.234.2.64     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3713   1.234.2.64     skrll 	int len = UGETW(req->wLength);
   3714   1.234.2.64     skrll 	int rd = req->bmRequestType & UT_READ;
   3715   1.234.2.64     skrll 
   3716   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3717   1.234.2.93     skrll 	DPRINTF("xfer=%p", xfer, 0, 0, 0);
   3718   1.234.2.64     skrll 
   3719   1.234.2.64     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3720   1.234.2.64     skrll 	KASSERT(xfer->ux_rqflags & URQ_REQUEST);
   3721   1.234.2.64     skrll 
   3722   1.234.2.83     skrll 	usb_syncmem(&epipe->ctrl.reqdma, 0, sizeof(*req),
   3723   1.234.2.83     skrll 	    BUS_DMASYNC_POSTWRITE);
   3724   1.234.2.83     skrll 	if (len)
   3725   1.234.2.83     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3726   1.234.2.83     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3727   1.234.2.64     skrll 
   3728   1.234.2.93     skrll 	DPRINTF("length=%d", xfer->ux_actlen, 0, 0, 0);
   3729   1.234.2.64     skrll }
   3730   1.234.2.64     skrll 
   3731   1.234.2.64     skrll /* Abort a device control request. */
   3732   1.234.2.64     skrll Static void
   3733   1.234.2.64     skrll ehci_device_ctrl_abort(struct usbd_xfer *xfer)
   3734   1.234.2.64     skrll {
   3735   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3736   1.234.2.64     skrll 
   3737   1.234.2.93     skrll 	DPRINTF("xfer=%p", xfer, 0, 0, 0);
   3738   1.234.2.64     skrll 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3739   1.234.2.64     skrll }
   3740   1.234.2.64     skrll 
   3741   1.234.2.64     skrll /* Close a device control pipe. */
   3742   1.234.2.64     skrll Static void
   3743   1.234.2.64     skrll ehci_device_ctrl_close(struct usbd_pipe *pipe)
   3744   1.234.2.64     skrll {
   3745   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   3746   1.234.2.64     skrll 	/*struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);*/
   3747   1.234.2.64     skrll 
   3748   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3749   1.234.2.64     skrll 
   3750   1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3751   1.234.2.64     skrll 
   3752   1.234.2.93     skrll 	DPRINTF("pipe=%p", pipe, 0, 0, 0);
   3753   1.234.2.64     skrll 
   3754   1.234.2.64     skrll 	ehci_close_pipe(pipe, sc->sc_async_head);
   3755         1.10  augustss }
   3756         1.10  augustss 
   3757        1.108   xtraeme /*
   3758        1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3759        1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3760        1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3761        1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3762        1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3763        1.108   xtraeme  *
   3764        1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3765        1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3766        1.108   xtraeme  * check for completion after the writeback has taken place.
   3767        1.108   xtraeme  */
   3768        1.164  uebayasi Static void
   3769        1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3770        1.108   xtraeme {
   3771        1.108   xtraeme 	ehci_softc_t *sc = arg;
   3772        1.108   xtraeme 
   3773   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3774        1.229     skrll 
   3775        1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3776        1.108   xtraeme }
   3777        1.108   xtraeme 
   3778         1.10  augustss /************************/
   3779          1.5  augustss 
   3780   1.234.2.64     skrll Static int
   3781   1.234.2.64     skrll ehci_device_bulk_init(struct usbd_xfer *xfer)
   3782   1.234.2.64     skrll {
   3783   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3784   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3785   1.234.2.64     skrll 	usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc;
   3786   1.234.2.64     skrll 	int endpt = ed->bEndpointAddress;
   3787   1.234.2.64     skrll 	int isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3788   1.234.2.64     skrll 	int len = xfer->ux_bufsize;
   3789   1.234.2.64     skrll 	int err = 0;
   3790   1.234.2.64     skrll 
   3791   1.234.2.64     skrll 	exfer->ex_type = EX_BULK;
   3792   1.234.2.64     skrll 	exfer->ex_nsqtd = 0;
   3793   1.234.2.64     skrll 	err = ehci_alloc_sqtd_chain(sc, xfer, len, isread,
   3794   1.234.2.96     skrll 	    &exfer->ex_sqtdstart);
   3795   1.234.2.64     skrll 
   3796   1.234.2.64     skrll 	return err;
   3797   1.234.2.64     skrll }
   3798   1.234.2.64     skrll 
   3799   1.234.2.64     skrll Static void
   3800   1.234.2.64     skrll ehci_device_bulk_fini(struct usbd_xfer *xfer)
   3801   1.234.2.64     skrll {
   3802   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3803   1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   3804   1.234.2.64     skrll 
   3805   1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_BULK);
   3806   1.234.2.64     skrll 
   3807   1.234.2.64     skrll 	ehci_free_sqtds(sc, ex);
   3808   1.234.2.64     skrll 	if (ex->ex_nsqtd)
   3809   1.234.2.64     skrll 		kmem_free(ex->ex_sqtds, sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd);
   3810   1.234.2.64     skrll }
   3811   1.234.2.64     skrll 
   3812         1.19  augustss Static usbd_status
   3813   1.234.2.45     skrll ehci_device_bulk_transfer(struct usbd_xfer *xfer)
   3814         1.19  augustss {
   3815   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3816         1.19  augustss 	usbd_status err;
   3817         1.19  augustss 
   3818         1.19  augustss 	/* Insert last in queue. */
   3819        1.190       mrg 	mutex_enter(&sc->sc_lock);
   3820         1.19  augustss 	err = usb_insert_transfer(xfer);
   3821        1.190       mrg 	mutex_exit(&sc->sc_lock);
   3822         1.19  augustss 	if (err)
   3823   1.234.2.14     skrll 		return err;
   3824         1.19  augustss 
   3825         1.19  augustss 	/* Pipe isn't running, start first */
   3826   1.234.2.14     skrll 	return ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3827         1.19  augustss }
   3828         1.19  augustss 
   3829        1.164  uebayasi Static usbd_status
   3830   1.234.2.45     skrll ehci_device_bulk_start(struct usbd_xfer *xfer)
   3831         1.19  augustss {
   3832   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3833   1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3834   1.234.2.62     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3835         1.19  augustss 	ehci_soft_qh_t *sqh;
   3836   1.234.2.64     skrll 	ehci_soft_qtd_t *end;
   3837         1.19  augustss 	int len, isread, endpt;
   3838         1.19  augustss 
   3839   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3840        1.229     skrll 
   3841   1.234.2.93     skrll 	DPRINTF("xfer=%p len=%d flags=%d", xfer, xfer->ux_length,
   3842   1.234.2.93     skrll 	    xfer->ux_flags, 0);
   3843         1.19  augustss 
   3844         1.19  augustss 	if (sc->sc_dying)
   3845   1.234.2.14     skrll 		return USBD_IOERROR;
   3846         1.19  augustss 
   3847   1.234.2.25     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   3848   1.234.2.64     skrll 	KASSERT(xfer->ux_length <= xfer->ux_bufsize);
   3849        1.190       mrg 
   3850    1.234.2.8     skrll 	len = xfer->ux_length;
   3851    1.234.2.8     skrll 	endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   3852         1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3853         1.19  augustss 	sqh = epipe->sqh;
   3854         1.19  augustss 
   3855   1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   3856   1.234.2.64     skrll #ifdef DIAGNOSTIC
   3857   1.234.2.64     skrll 	exfer->ex_isdone = false;
   3858   1.234.2.64     skrll #endif
   3859   1.234.2.64     skrll 
   3860   1.234.2.64     skrll 	/* Take lock here to protect nexttoggle */
   3861   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   3862   1.234.2.64     skrll 
   3863   1.234.2.69     skrll 	ehci_reset_sqtd_chain(sc, xfer, len, isread, &epipe->nexttoggle, &end);
   3864   1.234.2.64     skrll 
   3865   1.234.2.64     skrll 	exfer->ex_sqtdend = end;
   3866   1.234.2.64     skrll 	end->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   3867   1.234.2.64     skrll 	usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3868   1.234.2.64     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3869         1.19  augustss 
   3870         1.19  augustss #ifdef EHCI_DEBUG
   3871   1.234.2.93     skrll 	DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   3872        1.229     skrll 	ehci_dump_sqh(sqh);
   3873   1.234.2.64     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   3874   1.234.2.93     skrll 	DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   3875         1.19  augustss #endif
   3876         1.19  augustss 
   3877   1.234.2.64     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3878   1.234.2.64     skrll 	    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   3879   1.234.2.67     skrll 
   3880   1.234.2.67     skrll 	/* also does usb_syncmem(sqh) */
   3881   1.234.2.67     skrll 	ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart);
   3882    1.234.2.8     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3883    1.234.2.8     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3884        1.190       mrg 		    ehci_timeout, xfer);
   3885         1.19  augustss 	}
   3886         1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3887    1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   3888        1.190       mrg 	mutex_exit(&sc->sc_lock);
   3889         1.19  augustss 
   3890   1.234.2.64     skrll #if 0
   3891         1.19  augustss #ifdef EHCI_DEBUG
   3892   1.234.2.93     skrll 	DPRINTFN(5, "data(2)", 0, 0, 0, 0);
   3893        1.229     skrll //	delay(10000);
   3894   1.234.2.93     skrll 	DPRINTFN(5, "data(3)", 0, 0, 0, 0);
   3895        1.229     skrll 	ehci_dump_regs(sc);
   3896         1.29  augustss #if 0
   3897        1.229     skrll 	printf("async_head:\n");
   3898        1.229     skrll 	ehci_dump_sqh(sc->sc_async_head);
   3899         1.29  augustss #endif
   3900   1.234.2.93     skrll 	DPRINTF("sqh:", 0, 0, 0, 0);
   3901        1.229     skrll 	ehci_dump_sqh(sqh);
   3902   1.234.2.64     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   3903   1.234.2.64     skrll #endif
   3904         1.19  augustss #endif
   3905         1.19  augustss 
   3906   1.234.2.14     skrll 	return USBD_IN_PROGRESS;
   3907         1.19  augustss }
   3908         1.19  augustss 
   3909         1.19  augustss Static void
   3910   1.234.2.45     skrll ehci_device_bulk_abort(struct usbd_xfer *xfer)
   3911         1.19  augustss {
   3912   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3913        1.229     skrll 
   3914   1.234.2.93     skrll 	DPRINTF("xfer %p", xfer, 0, 0, 0);
   3915         1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3916         1.19  augustss }
   3917         1.19  augustss 
   3918         1.33  augustss /*
   3919         1.19  augustss  * Close a device bulk pipe.
   3920         1.19  augustss  */
   3921         1.19  augustss Static void
   3922   1.234.2.45     skrll ehci_device_bulk_close(struct usbd_pipe *pipe)
   3923         1.19  augustss {
   3924   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   3925   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   3926         1.19  augustss 
   3927   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3928        1.229     skrll 
   3929        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3930        1.190       mrg 
   3931   1.234.2.93     skrll 	DPRINTF("pipe=%p", pipe, 0, 0, 0);
   3932    1.234.2.8     skrll 	pipe->up_endpoint->ue_toggle = epipe->nexttoggle;
   3933         1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3934         1.19  augustss }
   3935         1.19  augustss 
   3936        1.164  uebayasi Static void
   3937   1.234.2.45     skrll ehci_device_bulk_done(struct usbd_xfer *xfer)
   3938         1.19  augustss {
   3939   1.234.2.83     skrll 	ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer);
   3940   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3941    1.234.2.8     skrll 	int endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   3942        1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3943         1.19  augustss 
   3944   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3945        1.229     skrll 
   3946   1.234.2.93     skrll 	DPRINTF("xfer=%p, actlen=%d", xfer, xfer->ux_actlen, 0, 0);
   3947         1.19  augustss 
   3948  1.234.2.102     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3949        1.190       mrg 
   3950   1.234.2.83     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3951   1.234.2.83     skrll 	    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3952         1.19  augustss 
   3953   1.234.2.93     skrll 	DPRINTF("length=%d", xfer->ux_actlen, 0, 0, 0);
   3954         1.19  augustss }
   3955          1.5  augustss 
   3956         1.10  augustss /************************/
   3957         1.10  augustss 
   3958         1.78  augustss Static usbd_status
   3959         1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3960         1.78  augustss {
   3961         1.78  augustss 	struct ehci_soft_islot *isp;
   3962         1.78  augustss 	int islot, lev;
   3963         1.78  augustss 
   3964         1.78  augustss 	/* Find a poll rate that is large enough. */
   3965         1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3966         1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3967         1.78  augustss 			break;
   3968         1.78  augustss 
   3969         1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3970         1.78  augustss 	/* XXX could do better than picking at random */
   3971         1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3972         1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3973         1.78  augustss 
   3974         1.78  augustss 	sqh->islot = islot;
   3975         1.78  augustss 	isp = &sc->sc_islots[islot];
   3976        1.190       mrg 	mutex_enter(&sc->sc_lock);
   3977        1.190       mrg 	ehci_add_qh(sc, sqh, isp->sqh);
   3978        1.190       mrg 	mutex_exit(&sc->sc_lock);
   3979         1.78  augustss 
   3980   1.234.2.14     skrll 	return USBD_NORMAL_COMPLETION;
   3981         1.78  augustss }
   3982         1.78  augustss 
   3983   1.234.2.64     skrll 
   3984   1.234.2.64     skrll Static int
   3985   1.234.2.64     skrll ehci_device_intr_init(struct usbd_xfer *xfer)
   3986   1.234.2.64     skrll {
   3987   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3988   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3989   1.234.2.64     skrll 	usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc;
   3990   1.234.2.64     skrll 	int endpt = ed->bEndpointAddress;
   3991   1.234.2.64     skrll 	int isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3992   1.234.2.64     skrll 	int len = xfer->ux_bufsize;
   3993   1.234.2.64     skrll 	int err;
   3994   1.234.2.64     skrll 
   3995   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   3996   1.234.2.64     skrll 
   3997   1.234.2.93     skrll 	DPRINTF("xfer=%p len=%d flags=%d", xfer, xfer->ux_length,
   3998   1.234.2.64     skrll 	    xfer->ux_flags, 0);
   3999   1.234.2.64     skrll 
   4000   1.234.2.64     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4001   1.234.2.64     skrll 	KASSERT(len != 0);
   4002   1.234.2.64     skrll 
   4003   1.234.2.64     skrll 	exfer->ex_type = EX_INTR;
   4004   1.234.2.64     skrll 	exfer->ex_nsqtd = 0;
   4005   1.234.2.64     skrll 	err = ehci_alloc_sqtd_chain(sc, xfer, len, isread,
   4006   1.234.2.96     skrll 	    &exfer->ex_sqtdstart);
   4007   1.234.2.64     skrll 
   4008   1.234.2.64     skrll 	return err;
   4009   1.234.2.64     skrll }
   4010   1.234.2.64     skrll 
   4011   1.234.2.64     skrll Static void
   4012   1.234.2.64     skrll ehci_device_intr_fini(struct usbd_xfer *xfer)
   4013   1.234.2.64     skrll {
   4014   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4015   1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   4016   1.234.2.64     skrll 
   4017   1.234.2.74     skrll 	KASSERT(ex->ex_type == EX_INTR);
   4018   1.234.2.64     skrll 
   4019   1.234.2.64     skrll 	ehci_free_sqtds(sc, ex);
   4020   1.234.2.64     skrll 	if (ex->ex_nsqtd)
   4021   1.234.2.64     skrll 		kmem_free(ex->ex_sqtds, sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd);
   4022   1.234.2.64     skrll }
   4023   1.234.2.64     skrll 
   4024         1.78  augustss Static usbd_status
   4025   1.234.2.45     skrll ehci_device_intr_transfer(struct usbd_xfer *xfer)
   4026         1.78  augustss {
   4027   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4028         1.78  augustss 	usbd_status err;
   4029         1.78  augustss 
   4030         1.78  augustss 	/* Insert last in queue. */
   4031        1.190       mrg 	mutex_enter(&sc->sc_lock);
   4032         1.78  augustss 	err = usb_insert_transfer(xfer);
   4033        1.190       mrg 	mutex_exit(&sc->sc_lock);
   4034         1.78  augustss 	if (err)
   4035   1.234.2.14     skrll 		return err;
   4036         1.78  augustss 
   4037         1.78  augustss 	/*
   4038         1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   4039         1.78  augustss 	 * so start it first.
   4040         1.78  augustss 	 */
   4041   1.234.2.14     skrll 	return ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4042         1.78  augustss }
   4043         1.78  augustss 
   4044         1.78  augustss Static usbd_status
   4045   1.234.2.45     skrll ehci_device_intr_start(struct usbd_xfer *xfer)
   4046         1.78  augustss {
   4047   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4048   1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4049   1.234.2.62     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4050   1.234.2.69     skrll 	ehci_soft_qtd_t *end;
   4051         1.78  augustss 	ehci_soft_qh_t *sqh;
   4052         1.78  augustss 	int len, isread, endpt;
   4053         1.78  augustss 
   4054   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4055        1.229     skrll 
   4056   1.234.2.93     skrll 	DPRINTF("xfer=%p len=%d flags=%d", xfer, xfer->ux_length,
   4057   1.234.2.64     skrll 	    xfer->ux_flags, 0);
   4058         1.78  augustss 
   4059         1.78  augustss 	if (sc->sc_dying)
   4060   1.234.2.14     skrll 		return USBD_IOERROR;
   4061         1.78  augustss 
   4062   1.234.2.26     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4063   1.234.2.64     skrll 	KASSERT(xfer->ux_length <= xfer->ux_bufsize);
   4064        1.190       mrg 
   4065    1.234.2.8     skrll 	len = xfer->ux_length;
   4066    1.234.2.8     skrll 	endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4067         1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4068         1.78  augustss 	sqh = epipe->sqh;
   4069         1.78  augustss 
   4070   1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   4071   1.234.2.64     skrll #ifdef DIAGNOSTIC
   4072   1.234.2.64     skrll 	exfer->ex_isdone = false;
   4073   1.234.2.64     skrll #endif
   4074   1.234.2.64     skrll 
   4075   1.234.2.64     skrll 	/* Take lock to protect nexttoggle */
   4076   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   4077   1.234.2.96     skrll 
   4078   1.234.2.69     skrll 	ehci_reset_sqtd_chain(sc, xfer, len, isread, &epipe->nexttoggle, &end);
   4079   1.234.2.64     skrll 
   4080   1.234.2.64     skrll 	end->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   4081   1.234.2.64     skrll 	usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   4082   1.234.2.64     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4083   1.234.2.64     skrll 	exfer->ex_sqtdend = end;
   4084         1.78  augustss 
   4085         1.78  augustss #ifdef EHCI_DEBUG
   4086   1.234.2.93     skrll 	DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   4087        1.229     skrll 	ehci_dump_sqh(sqh);
   4088   1.234.2.64     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   4089   1.234.2.93     skrll 	DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   4090         1.78  augustss #endif
   4091         1.78  augustss 
   4092   1.234.2.64     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4093   1.234.2.64     skrll 	    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   4094   1.234.2.67     skrll 
   4095   1.234.2.67     skrll 	/* also does usb_syncmem(sqh) */
   4096   1.234.2.69     skrll 	ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart);
   4097    1.234.2.8     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   4098    1.234.2.8     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   4099        1.190       mrg 		    ehci_timeout, xfer);
   4100         1.78  augustss 	}
   4101         1.78  augustss 	ehci_add_intr_list(sc, exfer);
   4102    1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   4103        1.190       mrg 	mutex_exit(&sc->sc_lock);
   4104         1.78  augustss 
   4105   1.234.2.64     skrll #if 0
   4106         1.78  augustss #ifdef EHCI_DEBUG
   4107   1.234.2.93     skrll 	DPRINTFN(5, "data(2)", 0, 0, 0, 0);
   4108        1.229     skrll //	delay(10000);
   4109   1.234.2.93     skrll 	DPRINTFN(5, "data(3)", 0, 0, 0, 0);
   4110        1.229     skrll 	ehci_dump_regs(sc);
   4111   1.234.2.93     skrll 	DPRINTFN(5, "sqh:", 0, 0, 0, 0);
   4112        1.229     skrll 	ehci_dump_sqh(sqh);
   4113   1.234.2.69     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   4114         1.78  augustss #endif
   4115   1.234.2.64     skrll #endif
   4116         1.78  augustss 
   4117   1.234.2.14     skrll 	return USBD_IN_PROGRESS;
   4118         1.78  augustss }
   4119         1.78  augustss 
   4120         1.78  augustss Static void
   4121   1.234.2.45     skrll ehci_device_intr_abort(struct usbd_xfer *xfer)
   4122         1.78  augustss {
   4123   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4124        1.229     skrll 
   4125   1.234.2.93     skrll 	DPRINTF("xfer=%p", xfer, 0, 0, 0);
   4126    1.234.2.8     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   4127        1.227     skrll 
   4128        1.139  jmcneill 	/*
   4129        1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   4130        1.180       wiz 	 *       async doorbell. That's dependent on the async list, wheras
   4131        1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   4132        1.139  jmcneill 	 */
   4133         1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   4134         1.78  augustss }
   4135         1.78  augustss 
   4136         1.78  augustss Static void
   4137   1.234.2.45     skrll ehci_device_intr_close(struct usbd_pipe *pipe)
   4138         1.78  augustss {
   4139   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   4140   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   4141         1.78  augustss 	struct ehci_soft_islot *isp;
   4142         1.78  augustss 
   4143        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4144        1.190       mrg 
   4145         1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   4146         1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   4147         1.78  augustss }
   4148         1.78  augustss 
   4149         1.78  augustss Static void
   4150   1.234.2.45     skrll ehci_device_intr_done(struct usbd_xfer *xfer)
   4151         1.78  augustss {
   4152   1.234.2.91     skrll 	ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer);
   4153   1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4154   1.234.2.91     skrll 	int isread, endpt;
   4155         1.78  augustss 
   4156   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4157        1.229     skrll 
   4158   1.234.2.93     skrll 	DPRINTF("xfer=%p, actlen=%d", xfer, xfer->ux_actlen,
   4159   1.234.2.64     skrll 	    0, 0);
   4160         1.78  augustss 
   4161    1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   4162        1.190       mrg 
   4163   1.234.2.91     skrll 	endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4164   1.234.2.91     skrll 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4165   1.234.2.91     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4166   1.234.2.91     skrll 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4167         1.78  augustss }
   4168         1.10  augustss 
   4169         1.10  augustss /************************/
   4170   1.234.2.64     skrll Static int
   4171   1.234.2.64     skrll ehci_device_fs_isoc_init(struct usbd_xfer *xfer)
   4172   1.234.2.64     skrll {
   4173   1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(xfer->ux_pipe);
   4174   1.234.2.64     skrll 	struct usbd_device *dev = xfer->ux_pipe->up_dev;
   4175   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4176   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4177   1.234.2.64     skrll 	ehci_soft_sitd_t *sitd, *prev, *start, *stop;
   4178   1.234.2.64     skrll 	int i, k, frames;
   4179   1.234.2.64     skrll 	u_int huba, dir;
   4180   1.234.2.64     skrll 	int err;
   4181   1.234.2.64     skrll 
   4182   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4183   1.234.2.64     skrll 
   4184   1.234.2.64     skrll 	start = NULL;
   4185   1.234.2.64     skrll 	sitd = NULL;
   4186   1.234.2.64     skrll 
   4187   1.234.2.93     skrll 	DPRINTF("xfer %p len %d flags %d", xfer, xfer->ux_length,
   4188   1.234.2.64     skrll 	    xfer->ux_flags, 0);
   4189   1.234.2.64     skrll 
   4190   1.234.2.64     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4191   1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0);
   4192   1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   4193   1.234.2.64     skrll 
   4194   1.234.2.64     skrll 	exfer->ex_type = EX_FS_ISOC;
   4195   1.234.2.64     skrll 	/*
   4196   1.234.2.64     skrll 	 * Step 1: Allocate and initialize sitds.
   4197   1.234.2.64     skrll 	 */
   4198   1.234.2.64     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4199   1.234.2.64     skrll 	if (i > 16 || i == 0) {
   4200   1.234.2.64     skrll 		/* Spec page 271 says intervals > 16 are invalid */
   4201   1.234.2.93     skrll 		DPRINTF("bInterval %d invalid", i, 0, 0, 0);
   4202   1.234.2.64     skrll 
   4203   1.234.2.64     skrll 		return EINVAL;
   4204   1.234.2.64     skrll 	}
   4205   1.234.2.64     skrll 
   4206   1.234.2.64     skrll 	frames = xfer->ux_nframes;
   4207   1.234.2.64     skrll 	for (i = 0, prev = NULL; i < frames; i++, prev = sitd) {
   4208   1.234.2.64     skrll 		sitd = ehci_alloc_sitd(sc);
   4209   1.234.2.64     skrll 		if (sitd == NULL) {
   4210   1.234.2.64     skrll 			err = ENOMEM;
   4211   1.234.2.64     skrll 			goto fail;
   4212   1.234.2.64     skrll 		}
   4213   1.234.2.64     skrll 
   4214   1.234.2.64     skrll 		if (prev)
   4215   1.234.2.64     skrll 			prev->xfer_next = sitd;
   4216   1.234.2.64     skrll 		else
   4217   1.234.2.64     skrll 			start = sitd;
   4218   1.234.2.64     skrll 
   4219   1.234.2.64     skrll 		huba = dev->ud_myhsport->up_parent->ud_addr;
   4220   1.234.2.64     skrll 
   4221   1.234.2.64     skrll #if 0
   4222   1.234.2.64     skrll 		if (sc->sc_flags & EHCIF_FREESCALE) {
   4223   1.234.2.64     skrll 			// Set hub address to 0 if embedded TT is used.
   4224   1.234.2.64     skrll 			if (huba == sc->sc_addr)
   4225   1.234.2.64     skrll 				huba = 0;
   4226   1.234.2.64     skrll 		}
   4227   1.234.2.64     skrll #endif
   4228   1.234.2.64     skrll 
   4229   1.234.2.64     skrll 		k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4230   1.234.2.64     skrll 		dir = UE_GET_DIR(k) ? 1 : 0;
   4231   1.234.2.64     skrll 		sitd->sitd.sitd_endp =
   4232   1.234.2.64     skrll 		    htole32(EHCI_SITD_SET_ENDPT(UE_GET_ADDR(k)) |
   4233   1.234.2.64     skrll 		    EHCI_SITD_SET_DADDR(dev->ud_addr) |
   4234   1.234.2.64     skrll 		    EHCI_SITD_SET_PORT(dev->ud_myhsport->up_portno) |
   4235   1.234.2.64     skrll 		    EHCI_SITD_SET_HUBA(huba) |
   4236   1.234.2.64     skrll 		    EHCI_SITD_SET_DIR(dir));
   4237   1.234.2.64     skrll 
   4238   1.234.2.64     skrll 		sitd->sitd.sitd_back = htole32(EHCI_LINK_TERMINATE);
   4239   1.234.2.64     skrll 	} /* End of frame */
   4240   1.234.2.64     skrll 
   4241   1.234.2.64     skrll 	sitd->sitd.sitd_trans |= htole32(EHCI_SITD_IOC);
   4242   1.234.2.64     skrll 
   4243   1.234.2.64     skrll 	stop = sitd;
   4244   1.234.2.64     skrll 	stop->xfer_next = NULL;
   4245   1.234.2.64     skrll 	exfer->ex_sitdstart = start;
   4246   1.234.2.64     skrll 	exfer->ex_sitdend = stop;
   4247   1.234.2.64     skrll 
   4248   1.234.2.64     skrll 	return 0;
   4249   1.234.2.64     skrll 
   4250   1.234.2.64     skrll fail:
   4251   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   4252   1.234.2.64     skrll 	ehci_soft_sitd_t *next;
   4253   1.234.2.64     skrll 	for (sitd = start; sitd; sitd = next) {
   4254   1.234.2.64     skrll 		next = sitd->xfer_next;
   4255   1.234.2.64     skrll 		ehci_free_sitd_locked(sc, sitd);
   4256   1.234.2.64     skrll 	}
   4257   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   4258   1.234.2.64     skrll 
   4259   1.234.2.64     skrll 	return err;
   4260   1.234.2.64     skrll }
   4261   1.234.2.64     skrll 
   4262   1.234.2.64     skrll Static void
   4263   1.234.2.64     skrll ehci_device_fs_isoc_fini(struct usbd_xfer *xfer)
   4264   1.234.2.64     skrll {
   4265   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4266   1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   4267   1.234.2.64     skrll 
   4268   1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_FS_ISOC);
   4269   1.234.2.64     skrll 
   4270   1.234.2.64     skrll 	ehci_free_sitd_chain(sc, ex->ex_sitdstart);
   4271   1.234.2.64     skrll }
   4272          1.5  augustss 
   4273        1.113  christos Static usbd_status
   4274   1.234.2.45     skrll ehci_device_fs_isoc_transfer(struct usbd_xfer *xfer)
   4275    1.234.2.3     skrll {
   4276   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4277   1.234.2.92     skrll 	usbd_status __diagused err;
   4278    1.234.2.3     skrll 
   4279   1.234.2.40     skrll 	mutex_enter(&sc->sc_lock);
   4280    1.234.2.3     skrll 	err = usb_insert_transfer(xfer);
   4281   1.234.2.40     skrll 	mutex_exit(&sc->sc_lock);
   4282   1.234.2.40     skrll 
   4283   1.234.2.92     skrll 	KASSERT(err == USBD_NORMAL_COMPLETION);
   4284    1.234.2.3     skrll 
   4285   1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);;
   4286   1.234.2.64     skrll 	struct usbd_device *dev = xfer->ux_pipe->up_dev;;
   4287   1.234.2.63     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4288   1.234.2.64     skrll 	ehci_soft_sitd_t *sitd;
   4289    1.234.2.3     skrll 	usb_dma_t *dma_buf;
   4290    1.234.2.3     skrll 	int i, j, k, frames;
   4291    1.234.2.3     skrll 	int offs, total_length;
   4292    1.234.2.3     skrll 	int frindex;
   4293   1.234.2.64     skrll 	u_int dir;
   4294    1.234.2.3     skrll 
   4295   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4296    1.234.2.3     skrll 
   4297    1.234.2.3     skrll 	sitd = NULL;
   4298    1.234.2.3     skrll 	total_length = 0;
   4299    1.234.2.3     skrll 
   4300    1.234.2.3     skrll 
   4301   1.234.2.93     skrll 	DPRINTF("xfer %p len %d flags %d", xfer, xfer->ux_length,
   4302   1.234.2.93     skrll 	    xfer->ux_flags, 0);
   4303    1.234.2.3     skrll 
   4304    1.234.2.3     skrll 	if (sc->sc_dying)
   4305    1.234.2.3     skrll 		return USBD_IOERROR;
   4306    1.234.2.3     skrll 
   4307    1.234.2.3     skrll 	/*
   4308    1.234.2.3     skrll 	 * To avoid complication, don't allow a request right now that'll span
   4309    1.234.2.3     skrll 	 * the entire frame table. To within 4 frames, to allow some leeway
   4310    1.234.2.3     skrll 	 * on either side of where the hc currently is.
   4311    1.234.2.3     skrll 	 */
   4312    1.234.2.8     skrll 	if (epipe->pipe.up_endpoint->ue_edesc->bInterval *
   4313    1.234.2.8     skrll 			xfer->ux_nframes >= sc->sc_flsize - 4) {
   4314    1.234.2.3     skrll 		printf("ehci: isoc descriptor requested that spans the entire"
   4315    1.234.2.3     skrll 		    "frametable, too many frames\n");
   4316    1.234.2.3     skrll 		return USBD_INVAL;
   4317    1.234.2.3     skrll 	}
   4318    1.234.2.3     skrll 
   4319   1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths);
   4320   1.234.2.25     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4321   1.234.2.35     skrll 	KASSERT(exfer->ex_isdone);
   4322   1.234.2.25     skrll #ifdef DIAGNOSTIC
   4323   1.234.2.35     skrll 	exfer->ex_isdone = false;
   4324    1.234.2.3     skrll #endif
   4325    1.234.2.3     skrll 
   4326    1.234.2.3     skrll 	/*
   4327   1.234.2.64     skrll 	 * Step 1: Initialize sitds.
   4328    1.234.2.3     skrll 	 */
   4329    1.234.2.3     skrll 
   4330    1.234.2.8     skrll 	frames = xfer->ux_nframes;
   4331    1.234.2.8     skrll 	dma_buf = &xfer->ux_dmabuf;
   4332    1.234.2.3     skrll 	offs = 0;
   4333    1.234.2.3     skrll 
   4334   1.234.2.64     skrll 	for (sitd = exfer->ex_sitdstart, i = 0; i < frames;
   4335   1.234.2.64     skrll 	    i++, sitd = sitd->xfer_next) {
   4336   1.234.2.64     skrll 		KASSERT(sitd != NULL);
   4337   1.234.2.64     skrll 		KASSERT(xfer->ux_frlengths[i] <= 0x3ff);
   4338    1.234.2.3     skrll 
   4339    1.234.2.3     skrll 		sitd->sitd.sitd_trans = htole32(EHCI_SITD_ACTIVE |
   4340    1.234.2.8     skrll 		    EHCI_SITD_SET_LEN(xfer->ux_frlengths[i]));
   4341    1.234.2.3     skrll 
   4342   1.234.2.64     skrll 		/* Set page0 index and offset - TP and T-offset are set below */
   4343    1.234.2.3     skrll 		sitd->sitd.sitd_buffer[0] = htole32(DMAADDR(dma_buf, offs));
   4344    1.234.2.3     skrll 
   4345    1.234.2.8     skrll 		total_length += xfer->ux_frlengths[i];
   4346    1.234.2.8     skrll 		offs += xfer->ux_frlengths[i];
   4347    1.234.2.3     skrll 
   4348    1.234.2.3     skrll 		sitd->sitd.sitd_buffer[1] =
   4349    1.234.2.3     skrll 		    htole32(EHCI_SITD_SET_BPTR(DMAADDR(dma_buf, offs - 1)));
   4350    1.234.2.3     skrll 
   4351   1.234.2.64     skrll 		u_int huba __diagused = dev->ud_myhsport->up_parent->ud_addr;
   4352    1.234.2.3     skrll 
   4353   1.234.2.59     skrll #if 0
   4354   1.234.2.59     skrll 		if (sc->sc_flags & EHCIF_FREESCALE) {
   4355    1.234.2.3     skrll 			// Set hub address to 0 if embedded TT is used.
   4356    1.234.2.3     skrll 			if (huba == sc->sc_addr)
   4357    1.234.2.3     skrll 				huba = 0;
   4358    1.234.2.3     skrll 		}
   4359   1.234.2.59     skrll #endif
   4360    1.234.2.3     skrll 
   4361    1.234.2.8     skrll 		k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4362    1.234.2.3     skrll 		dir = UE_GET_DIR(k) ? 1 : 0;
   4363   1.234.2.64     skrll 		KASSERT(sitd->sitd.sitd_endp == htole32(
   4364   1.234.2.64     skrll 		    EHCI_SITD_SET_ENDPT(UE_GET_ADDR(k)) |
   4365    1.234.2.8     skrll 		    EHCI_SITD_SET_DADDR(dev->ud_addr) |
   4366    1.234.2.8     skrll 		    EHCI_SITD_SET_PORT(dev->ud_myhsport->up_portno) |
   4367    1.234.2.3     skrll 		    EHCI_SITD_SET_HUBA(huba) |
   4368   1.234.2.64     skrll 		    EHCI_SITD_SET_DIR(dir)));
   4369   1.234.2.64     skrll 		KASSERT(sitd->sitd.sitd_back == htole32(EHCI_LINK_TERMINATE));
   4370    1.234.2.3     skrll 
   4371   1.234.2.64     skrll 		uint8_t sa = 0;
   4372   1.234.2.64     skrll 		uint8_t sb = 0;
   4373    1.234.2.3     skrll 		u_int temp, tlen;
   4374    1.234.2.3     skrll 
   4375    1.234.2.3     skrll 		if (dir == 0) {	/* OUT */
   4376    1.234.2.3     skrll 			temp = 0;
   4377    1.234.2.8     skrll 			tlen = xfer->ux_frlengths[i];
   4378    1.234.2.3     skrll 			if (tlen <= 188) {
   4379    1.234.2.3     skrll 				temp |= 1;	/* T-count = 1, TP = ALL */
   4380    1.234.2.3     skrll 				tlen = 1;
   4381    1.234.2.3     skrll 			} else {
   4382    1.234.2.3     skrll 				tlen += 187;
   4383    1.234.2.3     skrll 				tlen /= 188;
   4384    1.234.2.3     skrll 				temp |= tlen;	/* T-count = [1..6] */
   4385    1.234.2.3     skrll 				temp |= 8;	/* TP = Begin */
   4386    1.234.2.3     skrll 			}
   4387    1.234.2.3     skrll 			sitd->sitd.sitd_buffer[1] |= htole32(temp);
   4388    1.234.2.3     skrll 
   4389    1.234.2.3     skrll 			tlen += sa;
   4390    1.234.2.3     skrll 
   4391    1.234.2.3     skrll 			if (tlen >= 8) {
   4392    1.234.2.3     skrll 				sb = 0;
   4393    1.234.2.3     skrll 			} else {
   4394    1.234.2.3     skrll 				sb = (1 << tlen);
   4395    1.234.2.3     skrll 			}
   4396    1.234.2.3     skrll 
   4397    1.234.2.3     skrll 			sa = (1 << sa);
   4398    1.234.2.3     skrll 			sa = (sb - sa) & 0x3F;
   4399    1.234.2.3     skrll 			sb = 0;
   4400    1.234.2.3     skrll 		} else {
   4401    1.234.2.3     skrll 			sb = (-(4 << sa)) & 0xFE;
   4402    1.234.2.3     skrll 			sa = (1 << sa) & 0x3F;
   4403    1.234.2.3     skrll 			sa = 0x01;
   4404    1.234.2.3     skrll 			sb = 0xfc;
   4405    1.234.2.3     skrll 		}
   4406    1.234.2.3     skrll 
   4407   1.234.2.64     skrll 		sitd->sitd.sitd_sched = htole32(
   4408   1.234.2.64     skrll 		    EHCI_SITD_SET_SMASK(sa) |
   4409   1.234.2.64     skrll 		    EHCI_SITD_SET_CMASK(sb)
   4410   1.234.2.64     skrll 		    );
   4411    1.234.2.3     skrll 
   4412   1.234.2.42     skrll 		usb_syncmem(&sitd->dma, sitd->offs, sizeof(ehci_sitd_t),
   4413   1.234.2.42     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4414    1.234.2.3     skrll 	} /* End of frame */
   4415    1.234.2.3     skrll 
   4416   1.234.2.64     skrll 	sitd = exfer->ex_sitdend;
   4417    1.234.2.3     skrll 	sitd->sitd.sitd_trans |= htole32(EHCI_SITD_IOC);
   4418    1.234.2.3     skrll 
   4419   1.234.2.42     skrll 	usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   4420   1.234.2.42     skrll 	    sizeof(sitd->sitd.sitd_trans),
   4421   1.234.2.42     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4422   1.234.2.42     skrll 
   4423   1.234.2.20     skrll 	usb_syncmem(&exfer->ex_xfer.ux_dmabuf, 0, total_length,
   4424   1.234.2.57     skrll 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4425    1.234.2.3     skrll 
   4426    1.234.2.3     skrll 	/*
   4427    1.234.2.3     skrll 	 * Part 2: Transfer descriptors have now been set up, now they must
   4428    1.234.2.3     skrll 	 * be scheduled into the periodic frame list. Erk. Not wanting to
   4429    1.234.2.3     skrll 	 * complicate matters, transfer is denied if the transfer spans
   4430    1.234.2.3     skrll 	 * more than the period frame list.
   4431    1.234.2.3     skrll 	 */
   4432    1.234.2.3     skrll 
   4433    1.234.2.3     skrll 	mutex_enter(&sc->sc_lock);
   4434    1.234.2.3     skrll 
   4435    1.234.2.3     skrll 	/* Start inserting frames */
   4436   1.234.2.47     skrll 	if (epipe->isoc.cur_xfers > 0) {
   4437   1.234.2.47     skrll 		frindex = epipe->isoc.next_frame;
   4438    1.234.2.3     skrll 	} else {
   4439    1.234.2.3     skrll 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4440    1.234.2.3     skrll 		frindex = frindex >> 3; /* Erase microframe index */
   4441    1.234.2.3     skrll 		frindex += 2;
   4442    1.234.2.3     skrll 	}
   4443    1.234.2.3     skrll 
   4444    1.234.2.3     skrll 	if (frindex >= sc->sc_flsize)
   4445    1.234.2.3     skrll 		frindex &= (sc->sc_flsize - 1);
   4446    1.234.2.3     skrll 
   4447    1.234.2.3     skrll 	/* Whats the frame interval? */
   4448    1.234.2.8     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4449    1.234.2.3     skrll 
   4450   1.234.2.64     skrll 	for (sitd = exfer->ex_sitdstart, j = 0; j < frames;
   4451   1.234.2.64     skrll 	    j++, sitd = sitd->xfer_next) {
   4452   1.234.2.64     skrll 		KASSERT(sitd);
   4453    1.234.2.3     skrll 
   4454   1.234.2.42     skrll 		usb_syncmem(&sc->sc_fldma,
   4455   1.234.2.42     skrll 		    sizeof(ehci_link_t) * frindex,
   4456   1.234.2.42     skrll 		    sizeof(ehci_link_t),
   4457   1.234.2.42     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   4458   1.234.2.42     skrll 
   4459    1.234.2.3     skrll 		sitd->sitd.sitd_next = sc->sc_flist[frindex];
   4460    1.234.2.3     skrll 		if (sitd->sitd.sitd_next == 0)
   4461   1.234.2.43     skrll 			/*
   4462   1.234.2.43     skrll 			 * FIXME: frindex table gets initialized to NULL
   4463   1.234.2.43     skrll 			 * or EHCI_NULL?
   4464   1.234.2.43     skrll 			 */
   4465    1.234.2.3     skrll 			sitd->sitd.sitd_next = EHCI_NULL;
   4466    1.234.2.3     skrll 
   4467    1.234.2.3     skrll 		usb_syncmem(&sitd->dma,
   4468    1.234.2.3     skrll 		    sitd->offs + offsetof(ehci_sitd_t, sitd_next),
   4469    1.234.2.3     skrll 		    sizeof(ehci_sitd_t),
   4470    1.234.2.3     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4471    1.234.2.3     skrll 
   4472    1.234.2.3     skrll 		sc->sc_flist[frindex] =
   4473    1.234.2.3     skrll 		    htole32(EHCI_LINK_SITD | sitd->physaddr);
   4474    1.234.2.3     skrll 
   4475    1.234.2.3     skrll 		usb_syncmem(&sc->sc_fldma,
   4476    1.234.2.3     skrll 		    sizeof(ehci_link_t) * frindex,
   4477    1.234.2.3     skrll 		    sizeof(ehci_link_t),
   4478    1.234.2.3     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4479    1.234.2.3     skrll 
   4480   1.234.2.48     skrll 		sitd->frame_list.next = sc->sc_softsitds[frindex];
   4481    1.234.2.3     skrll 		sc->sc_softsitds[frindex] = sitd;
   4482   1.234.2.48     skrll 		if (sitd->frame_list.next != NULL)
   4483   1.234.2.48     skrll 			sitd->frame_list.next->frame_list.prev = sitd;
   4484    1.234.2.3     skrll 		sitd->slot = frindex;
   4485   1.234.2.48     skrll 		sitd->frame_list.prev = NULL;
   4486    1.234.2.3     skrll 
   4487    1.234.2.3     skrll 		frindex += i;
   4488    1.234.2.3     skrll 		if (frindex >= sc->sc_flsize)
   4489    1.234.2.3     skrll 			frindex -= sc->sc_flsize;
   4490    1.234.2.3     skrll 	}
   4491    1.234.2.3     skrll 
   4492   1.234.2.47     skrll 	epipe->isoc.cur_xfers++;
   4493   1.234.2.47     skrll 	epipe->isoc.next_frame = frindex;
   4494    1.234.2.3     skrll 
   4495    1.234.2.3     skrll 	ehci_add_intr_list(sc, exfer);
   4496    1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   4497    1.234.2.3     skrll 	mutex_exit(&sc->sc_lock);
   4498    1.234.2.3     skrll 
   4499    1.234.2.3     skrll 	return USBD_IN_PROGRESS;
   4500    1.234.2.3     skrll }
   4501    1.234.2.3     skrll 
   4502    1.234.2.3     skrll Static void
   4503   1.234.2.45     skrll ehci_device_fs_isoc_abort(struct usbd_xfer *xfer)
   4504    1.234.2.3     skrll {
   4505   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4506    1.234.2.3     skrll 
   4507   1.234.2.93     skrll 	DPRINTF("xfer = %p", xfer, 0, 0, 0);
   4508    1.234.2.3     skrll 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4509    1.234.2.3     skrll }
   4510    1.234.2.3     skrll 
   4511    1.234.2.3     skrll Static void
   4512   1.234.2.45     skrll ehci_device_fs_isoc_close(struct usbd_pipe *pipe)
   4513    1.234.2.3     skrll {
   4514   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4515    1.234.2.3     skrll 
   4516   1.234.2.93     skrll 	DPRINTF("nothing in the pipe to free?", 0, 0, 0, 0);
   4517    1.234.2.3     skrll }
   4518    1.234.2.3     skrll 
   4519    1.234.2.3     skrll Static void
   4520   1.234.2.45     skrll ehci_device_fs_isoc_done(struct usbd_xfer *xfer)
   4521    1.234.2.3     skrll {
   4522   1.234.2.61     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4523   1.234.2.61     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4524   1.234.2.62     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4525    1.234.2.3     skrll 
   4526    1.234.2.3     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   4527    1.234.2.3     skrll 
   4528   1.234.2.47     skrll 	epipe->isoc.cur_xfers--;
   4529   1.234.2.92     skrll 	ehci_remove_sitd_chain(sc, exfer->ex_itdstart);
   4530    1.234.2.3     skrll 
   4531   1.234.2.51     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4532   1.234.2.51     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   4533    1.234.2.3     skrll }
   4534   1.234.2.64     skrll 
   4535   1.234.2.64     skrll 
   4536   1.234.2.64     skrll /************************/
   4537   1.234.2.64     skrll 
   4538   1.234.2.64     skrll 
   4539   1.234.2.64     skrll Static int
   4540   1.234.2.64     skrll ehci_device_isoc_init(struct usbd_xfer *xfer)
   4541   1.234.2.64     skrll {
   4542   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4543   1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4544   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4545   1.234.2.64     skrll 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   4546   1.234.2.64     skrll 	int i, j, k;
   4547   1.234.2.64     skrll 	int frames, ufrperframe;
   4548   1.234.2.64     skrll 	int err;
   4549   1.234.2.64     skrll 
   4550   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4551   1.234.2.64     skrll 
   4552   1.234.2.64     skrll 	start = NULL;
   4553   1.234.2.64     skrll 	prev = NULL;
   4554   1.234.2.64     skrll 	itd = NULL;
   4555   1.234.2.64     skrll 
   4556   1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0);
   4557   1.234.2.64     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4558   1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   4559   1.234.2.64     skrll 
   4560   1.234.2.64     skrll 	exfer->ex_type = EX_ISOC;
   4561   1.234.2.64     skrll 
   4562   1.234.2.64     skrll 	/*
   4563   1.234.2.64     skrll 	 * Step 1: Allocate and initialize itds, how many do we need?
   4564   1.234.2.64     skrll 	 * One per transfer if interval >= 8 microframes, less if we use
   4565   1.234.2.64     skrll 	 * multiple microframes per frame.
   4566   1.234.2.64     skrll 	 */
   4567   1.234.2.64     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4568   1.234.2.64     skrll 	if (i > 16 || i == 0) {
   4569   1.234.2.64     skrll 		/* Spec page 271 says intervals > 16 are invalid */
   4570   1.234.2.93     skrll 		DPRINTF("bInterval %d invalid", i, 0, 0, 0);
   4571   1.234.2.64     skrll 		return USBD_INVAL;
   4572   1.234.2.64     skrll 	}
   4573   1.234.2.64     skrll 
   4574   1.234.2.64     skrll 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4575   1.234.2.64     skrll 	frames = (xfer->ux_nframes + (ufrperframe - 1)) / ufrperframe;
   4576   1.234.2.64     skrll 
   4577   1.234.2.64     skrll 	for (i = 0, prev = NULL; i < frames; i++, prev = itd) {
   4578   1.234.2.64     skrll 		itd = ehci_alloc_itd(sc);
   4579   1.234.2.64     skrll 		if (itd == NULL) {
   4580   1.234.2.64     skrll 			err = ENOMEM;
   4581   1.234.2.64     skrll 			goto fail;
   4582   1.234.2.64     skrll 		}
   4583   1.234.2.64     skrll 
   4584   1.234.2.64     skrll 		if (prev != NULL) {
   4585   1.234.2.64     skrll 			/* Maybe not as it's updated by the scheduling? */
   4586   1.234.2.64     skrll 			prev->itd.itd_next =
   4587   1.234.2.64     skrll 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4588   1.234.2.64     skrll 
   4589   1.234.2.64     skrll 			prev->xfer_next = itd;
   4590   1.234.2.64     skrll 		} else {
   4591   1.234.2.64     skrll 			start = itd;
   4592   1.234.2.64     skrll 		}
   4593   1.234.2.64     skrll 
   4594   1.234.2.64     skrll 		/*
   4595   1.234.2.64     skrll 		 * Other special values
   4596   1.234.2.64     skrll 		 */
   4597   1.234.2.64     skrll 		k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4598   1.234.2.64     skrll 		itd->itd.itd_bufr[0] = htole32(
   4599   1.234.2.64     skrll 		    EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4600   1.234.2.64     skrll 		    EHCI_ITD_SET_DADDR(epipe->pipe.up_dev->ud_addr));
   4601   1.234.2.64     skrll 
   4602   1.234.2.64     skrll 		k = (UE_GET_DIR(epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress))
   4603   1.234.2.64     skrll 		    ? 1 : 0;
   4604   1.234.2.64     skrll 		j = UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize);
   4605   1.234.2.64     skrll 		itd->itd.itd_bufr[1] |= htole32(
   4606   1.234.2.64     skrll 		    EHCI_ITD_SET_DIR(k) |
   4607   1.234.2.64     skrll 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4608   1.234.2.64     skrll 
   4609   1.234.2.64     skrll 		/* FIXME: handle invalid trans - should be done in openpipe */
   4610   1.234.2.64     skrll 		itd->itd.itd_bufr[2] |=
   4611   1.234.2.64     skrll 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4612   1.234.2.64     skrll 	} /* End of frame */
   4613   1.234.2.64     skrll 
   4614   1.234.2.64     skrll 	stop = itd;
   4615   1.234.2.64     skrll 	stop->xfer_next = NULL;
   4616   1.234.2.64     skrll 
   4617   1.234.2.64     skrll 	exfer->ex_itdstart = start;
   4618   1.234.2.64     skrll 	exfer->ex_itdend = stop;
   4619   1.234.2.64     skrll 
   4620   1.234.2.64     skrll 	return 0;
   4621   1.234.2.64     skrll fail:
   4622   1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   4623   1.234.2.64     skrll 	ehci_soft_itd_t *next;
   4624   1.234.2.64     skrll 	for (itd = start; itd; itd = next) {
   4625   1.234.2.64     skrll 		next = itd->xfer_next;
   4626   1.234.2.64     skrll 		ehci_free_itd_locked(sc, itd);
   4627   1.234.2.64     skrll 	}
   4628   1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   4629   1.234.2.64     skrll 
   4630   1.234.2.64     skrll 	return err;
   4631   1.234.2.64     skrll 
   4632   1.234.2.64     skrll }
   4633   1.234.2.64     skrll 
   4634   1.234.2.64     skrll Static void
   4635   1.234.2.64     skrll ehci_device_isoc_fini(struct usbd_xfer *xfer)
   4636   1.234.2.64     skrll {
   4637   1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4638   1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   4639   1.234.2.64     skrll 
   4640   1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_ISOC);
   4641   1.234.2.64     skrll 
   4642   1.234.2.64     skrll 	ehci_free_itd_chain(sc, ex->ex_itdstart);
   4643   1.234.2.64     skrll }
   4644   1.234.2.64     skrll 
   4645    1.234.2.3     skrll Static usbd_status
   4646   1.234.2.45     skrll ehci_device_isoc_transfer(struct usbd_xfer *xfer)
   4647        1.113  christos {
   4648   1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4649   1.234.2.92     skrll 	usbd_status __diagused err;
   4650        1.139  jmcneill 
   4651        1.190       mrg 	mutex_enter(&sc->sc_lock);
   4652        1.139  jmcneill 	err = usb_insert_transfer(xfer);
   4653        1.190       mrg 	mutex_exit(&sc->sc_lock);
   4654        1.139  jmcneill 
   4655   1.234.2.92     skrll 	KASSERT(err == USBD_NORMAL_COMPLETION);
   4656        1.139  jmcneill 
   4657   1.234.2.61     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4658   1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4659   1.234.2.64     skrll 	ehci_soft_itd_t *itd, *prev;
   4660        1.139  jmcneill 	usb_dma_t *dma_buf;
   4661   1.234.2.64     skrll 	int i, j;
   4662   1.234.2.64     skrll 	int frames, uframes, ufrperframe;
   4663        1.190       mrg 	int trans_count, offs, total_length;
   4664        1.139  jmcneill 	int frindex;
   4665        1.139  jmcneill 
   4666   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4667        1.229     skrll 
   4668        1.139  jmcneill 	prev = NULL;
   4669        1.139  jmcneill 	itd = NULL;
   4670        1.139  jmcneill 	trans_count = 0;
   4671        1.139  jmcneill 	total_length = 0;
   4672        1.139  jmcneill 
   4673   1.234.2.93     skrll 	DPRINTF("xfer %p flags %d", xfer, xfer->ux_flags, 0, 0);
   4674        1.139  jmcneill 
   4675        1.139  jmcneill 	if (sc->sc_dying)
   4676        1.139  jmcneill 		return USBD_IOERROR;
   4677        1.139  jmcneill 
   4678        1.139  jmcneill 	/*
   4679        1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   4680        1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   4681        1.139  jmcneill 	 * on either side of where the hc currently is.
   4682        1.139  jmcneill 	 */
   4683    1.234.2.8     skrll 	if ((1 << (epipe->pipe.up_endpoint->ue_edesc->bInterval)) *
   4684    1.234.2.8     skrll 			xfer->ux_nframes >= (sc->sc_flsize - 4) * 8) {
   4685   1.234.2.93     skrll 		DPRINTF(
   4686        1.229     skrll 		    "isoc descriptor spans entire frametable", 0, 0, 0, 0);
   4687        1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   4688        1.139  jmcneill 		return USBD_INVAL;
   4689        1.139  jmcneill 	}
   4690        1.139  jmcneill 
   4691   1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths);
   4692   1.234.2.25     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4693   1.234.2.35     skrll 	KASSERT(exfer->ex_isdone);
   4694   1.234.2.25     skrll #ifdef DIAGNOSTIC
   4695   1.234.2.35     skrll 	exfer->ex_isdone = false;
   4696        1.139  jmcneill #endif
   4697        1.139  jmcneill 
   4698        1.139  jmcneill 	/*
   4699   1.234.2.64     skrll 	 * Step 1: Re-Initialize itds
   4700        1.139  jmcneill 	 */
   4701        1.139  jmcneill 
   4702    1.234.2.8     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4703        1.139  jmcneill 	if (i > 16 || i == 0) {
   4704        1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   4705   1.234.2.93     skrll 		DPRINTF("bInterval %d invalid", i, 0, 0, 0);
   4706        1.139  jmcneill 		return USBD_INVAL;
   4707        1.139  jmcneill 	}
   4708        1.139  jmcneill 
   4709        1.168  jakllsch 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4710    1.234.2.8     skrll 	frames = (xfer->ux_nframes + (ufrperframe - 1)) / ufrperframe;
   4711        1.168  jakllsch 	uframes = USB_UFRAMES_PER_FRAME / ufrperframe;
   4712        1.142  drochner 
   4713        1.139  jmcneill 	if (frames == 0) {
   4714   1.234.2.93     skrll 		DPRINTF("frames == 0", 0, 0, 0, 0);
   4715        1.139  jmcneill 		return USBD_INVAL;
   4716        1.139  jmcneill 	}
   4717        1.139  jmcneill 
   4718    1.234.2.8     skrll 	dma_buf = &xfer->ux_dmabuf;
   4719        1.139  jmcneill 	offs = 0;
   4720        1.139  jmcneill 
   4721   1.234.2.64     skrll 	itd = exfer->ex_itdstart;
   4722   1.234.2.64     skrll 	for (i = 0; i < frames; i++, itd = itd->xfer_next) {
   4723        1.139  jmcneill 		int froffs = offs;
   4724        1.139  jmcneill 
   4725        1.139  jmcneill 		if (prev != NULL) {
   4726        1.139  jmcneill 			prev->itd.itd_next =
   4727        1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4728   1.234.2.42     skrll 			usb_syncmem(&prev->dma,
   4729   1.234.2.42     skrll 			    prev->offs + offsetof(ehci_itd_t, itd_next),
   4730   1.234.2.64     skrll 			    sizeof(prev->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   4731        1.139  jmcneill 			prev->xfer_next = itd;
   4732        1.139  jmcneill 		}
   4733        1.139  jmcneill 
   4734        1.139  jmcneill 		/*
   4735        1.139  jmcneill 		 * Step 1.5, initialize uframes
   4736   1.234.2.85     skrll 		 */
   4737        1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) {
   4738        1.139  jmcneill 			/* Calculate which page in the list this starts in */
   4739        1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   4740        1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   4741        1.139  jmcneill 			addr += (offs - froffs);
   4742        1.139  jmcneill 			addr = EHCI_PAGE(addr);
   4743        1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   4744        1.139  jmcneill 
   4745   1.234.2.27     skrll 			/*
   4746   1.234.2.27     skrll 			 * This gets the initial offset into the first page,
   4747        1.139  jmcneill 			 * looks how far further along the current uframe
   4748        1.139  jmcneill 			 * offset is. Works out how many pages that is.
   4749        1.139  jmcneill 			 */
   4750        1.139  jmcneill 
   4751        1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   4752    1.234.2.8     skrll 			    EHCI_ITD_SET_LEN(xfer->ux_frlengths[trans_count]) |
   4753        1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   4754        1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   4755        1.139  jmcneill 
   4756    1.234.2.8     skrll 			total_length += xfer->ux_frlengths[trans_count];
   4757    1.234.2.8     skrll 			offs += xfer->ux_frlengths[trans_count];
   4758        1.139  jmcneill 			trans_count++;
   4759        1.139  jmcneill 
   4760    1.234.2.8     skrll 			if (trans_count >= xfer->ux_nframes) { /*Set IOC*/
   4761        1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   4762        1.145  drochner 				break;
   4763        1.139  jmcneill 			}
   4764        1.195  christos 		}
   4765        1.139  jmcneill 
   4766   1.234.2.27     skrll 		/*
   4767   1.234.2.27     skrll 		 * Step 1.75, set buffer pointers. To simplify matters, all
   4768        1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   4769        1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   4770        1.139  jmcneill 		 * and what to not.
   4771        1.139  jmcneill 		 */
   4772        1.139  jmcneill 
   4773        1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NBUFFERS; j++) {
   4774        1.139  jmcneill 			/*
   4775        1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   4776        1.139  jmcneill 			 * of buffer
   4777        1.139  jmcneill 			 */
   4778        1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   4779    1.234.2.8     skrll 			if (page_offs >= dma_buf->udma_block->size)
   4780        1.139  jmcneill 				break;
   4781        1.139  jmcneill 
   4782   1.234.2.64     skrll 			uint64_t page = DMAADDR(dma_buf, page_offs);
   4783        1.139  jmcneill 			page = EHCI_PAGE(page);
   4784   1.234.2.64     skrll 			itd->itd.itd_bufr[j] = htole32(EHCI_ITD_SET_BPTR(page));
   4785   1.234.2.64     skrll 			itd->itd.itd_bufr_hi[j] = htole32(page >> 32);
   4786        1.139  jmcneill 		}
   4787        1.139  jmcneill 		/*
   4788        1.139  jmcneill 		 * Other special values
   4789        1.139  jmcneill 		 */
   4790        1.139  jmcneill 
   4791   1.234.2.64     skrll 		int k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4792        1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4793    1.234.2.8     skrll 		    EHCI_ITD_SET_DADDR(epipe->pipe.up_dev->ud_addr));
   4794        1.139  jmcneill 
   4795    1.234.2.8     skrll 		k = (UE_GET_DIR(epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress))
   4796        1.139  jmcneill 		    ? 1 : 0;
   4797    1.234.2.8     skrll 		j = UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize);
   4798        1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   4799        1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4800        1.139  jmcneill 
   4801        1.139  jmcneill 		/* FIXME: handle invalid trans */
   4802        1.195  christos 		itd->itd.itd_bufr[2] |=
   4803        1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4804        1.139  jmcneill 
   4805   1.234.2.42     skrll 		usb_syncmem(&itd->dma, itd->offs, sizeof(ehci_itd_t),
   4806        1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4807        1.139  jmcneill 
   4808        1.139  jmcneill 		prev = itd;
   4809        1.139  jmcneill 	} /* End of frame */
   4810        1.139  jmcneill 
   4811   1.234.2.20     skrll 	usb_syncmem(&exfer->ex_xfer.ux_dmabuf, 0, total_length,
   4812   1.234.2.57     skrll 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4813        1.155    jmorse 
   4814        1.139  jmcneill 	/*
   4815        1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   4816        1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   4817        1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4818        1.139  jmcneill 	 * more than the period frame list.
   4819        1.139  jmcneill 	 */
   4820        1.139  jmcneill 
   4821        1.190       mrg 	mutex_enter(&sc->sc_lock);
   4822        1.139  jmcneill 
   4823        1.139  jmcneill 	/* Start inserting frames */
   4824   1.234.2.47     skrll 	if (epipe->isoc.cur_xfers > 0) {
   4825   1.234.2.47     skrll 		frindex = epipe->isoc.next_frame;
   4826        1.139  jmcneill 	} else {
   4827        1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4828        1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   4829        1.139  jmcneill 		frindex += 2;
   4830        1.139  jmcneill 	}
   4831        1.139  jmcneill 
   4832        1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   4833        1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   4834        1.139  jmcneill 
   4835        1.168  jakllsch 	/* What's the frame interval? */
   4836    1.234.2.8     skrll 	i = (1 << (epipe->pipe.up_endpoint->ue_edesc->bInterval - 1));
   4837        1.168  jakllsch 	if (i / USB_UFRAMES_PER_FRAME == 0)
   4838        1.139  jmcneill 		i = 1;
   4839        1.139  jmcneill 	else
   4840        1.168  jakllsch 		i /= USB_UFRAMES_PER_FRAME;
   4841        1.139  jmcneill 
   4842   1.234.2.64     skrll 	itd = exfer->ex_itdstart;
   4843        1.139  jmcneill 	for (j = 0; j < frames; j++) {
   4844   1.234.2.64     skrll 		KASSERTMSG(itd != NULL, "frame %d\n", j);
   4845        1.139  jmcneill 
   4846   1.234.2.42     skrll 		usb_syncmem(&sc->sc_fldma,
   4847   1.234.2.42     skrll 		    sizeof(ehci_link_t) * frindex,
   4848   1.234.2.42     skrll 		    sizeof(ehci_link_t),
   4849   1.234.2.42     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   4850   1.234.2.42     skrll 
   4851        1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   4852        1.139  jmcneill 		if (itd->itd.itd_next == 0)
   4853   1.234.2.60     skrll 			/*
   4854   1.234.2.60     skrll 			 * FIXME: frindex table gets initialized to NULL
   4855   1.234.2.60     skrll 			 * or EHCI_NULL?
   4856   1.234.2.60     skrll 			 */
   4857        1.162  uebayasi 			itd->itd.itd_next = EHCI_NULL;
   4858        1.139  jmcneill 
   4859        1.139  jmcneill 		usb_syncmem(&itd->dma,
   4860        1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4861    1.234.2.2     skrll 		    sizeof(itd->itd.itd_next),
   4862        1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4863        1.139  jmcneill 
   4864        1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   4865        1.139  jmcneill 
   4866        1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   4867        1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   4868    1.234.2.2     skrll 		    sizeof(ehci_link_t),
   4869        1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4870        1.139  jmcneill 
   4871   1.234.2.48     skrll 		itd->frame_list.next = sc->sc_softitds[frindex];
   4872        1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   4873   1.234.2.48     skrll 		if (itd->frame_list.next != NULL)
   4874   1.234.2.48     skrll 			itd->frame_list.next->frame_list.prev = itd;
   4875        1.139  jmcneill 		itd->slot = frindex;
   4876   1.234.2.48     skrll 		itd->frame_list.prev = NULL;
   4877        1.139  jmcneill 
   4878        1.139  jmcneill 		frindex += i;
   4879        1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   4880        1.139  jmcneill 			frindex -= sc->sc_flsize;
   4881        1.139  jmcneill 
   4882        1.139  jmcneill 		itd = itd->xfer_next;
   4883        1.139  jmcneill 	}
   4884        1.139  jmcneill 
   4885   1.234.2.47     skrll 	epipe->isoc.cur_xfers++;
   4886   1.234.2.47     skrll 	epipe->isoc.next_frame = frindex;
   4887        1.139  jmcneill 
   4888        1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   4889    1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   4890        1.190       mrg 	mutex_exit(&sc->sc_lock);
   4891        1.139  jmcneill 
   4892        1.139  jmcneill 	return USBD_IN_PROGRESS;
   4893        1.113  christos }
   4894        1.139  jmcneill 
   4895        1.113  christos Static void
   4896   1.234.2.45     skrll ehci_device_isoc_abort(struct usbd_xfer *xfer)
   4897        1.113  christos {
   4898   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4899        1.229     skrll 
   4900   1.234.2.93     skrll 	DPRINTF("xfer = %p", xfer, 0, 0, 0);
   4901        1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4902        1.113  christos }
   4903        1.139  jmcneill 
   4904        1.113  christos Static void
   4905   1.234.2.45     skrll ehci_device_isoc_close(struct usbd_pipe *pipe)
   4906        1.113  christos {
   4907   1.234.2.93     skrll 	EHCIHIST_FUNC(); EHCIHIST_CALLED();
   4908        1.229     skrll 
   4909   1.234.2.93     skrll 	DPRINTF("nothing in the pipe to free?", 0, 0, 0, 0);
   4910        1.113  christos }
   4911        1.139  jmcneill 
   4912        1.113  christos Static void
   4913   1.234.2.45     skrll ehci_device_isoc_done(struct usbd_xfer *xfer)
   4914        1.113  christos {
   4915   1.234.2.61     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4916   1.234.2.61     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4917   1.234.2.61     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4918        1.139  jmcneill 
   4919        1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4920        1.190       mrg 
   4921   1.234.2.47     skrll 	epipe->isoc.cur_xfers--;
   4922   1.234.2.92     skrll 	ehci_remove_itd_chain(sc, exfer->ex_sitdstart);
   4923   1.234.2.51     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4924   1.234.2.51     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   4925        1.113  christos }
   4926