Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.234.2.2
      1  1.234.2.2     skrll /*	$NetBSD: ehci.c,v 1.234.2.2 2014/11/30 13:14:11 skrll Exp $ */
      2        1.1  augustss 
      3        1.1  augustss /*
      4      1.190       mrg  * Copyright (c) 2004-2012 The NetBSD Foundation, Inc.
      5        1.1  augustss  * All rights reserved.
      6        1.1  augustss  *
      7        1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8      1.190       mrg  * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum,
      9      1.190       mrg  * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill
     10      1.190       mrg  * (jmcneill (at) invisible.ca) and Matthew R. Green (mrg (at) eterna.com.au).
     11        1.1  augustss  *
     12        1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13        1.1  augustss  * modification, are permitted provided that the following conditions
     14        1.1  augustss  * are met:
     15        1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16        1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17        1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18        1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19        1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20        1.1  augustss  *
     21        1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22        1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23        1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24        1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25        1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26        1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27        1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28        1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29        1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30        1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31        1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32        1.1  augustss  */
     33        1.1  augustss 
     34        1.1  augustss /*
     35        1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     36        1.1  augustss  *
     37       1.35     enami  * The EHCI 1.0 spec can be found at
     38      1.160  uebayasi  * http://www.intel.com/technology/usb/spec.htm
     39        1.7  augustss  * and the USB 2.0 spec at
     40      1.160  uebayasi  * http://www.usb.org/developers/docs/
     41        1.1  augustss  *
     42        1.1  augustss  */
     43        1.4     lukem 
     44       1.52  jdolecek /*
     45       1.52  jdolecek  * TODO:
     46       1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     47       1.52  jdolecek  *
     48      1.148    cegger  * 2) The hub driver needs to handle and schedule the transaction translator,
     49      1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     50       1.91     perry  *    on hubs in USB 2.0 for details.
     51       1.52  jdolecek  *
     52      1.164  uebayasi  * 3) Command failures are not recovered correctly.
     53      1.148    cegger  */
     54       1.52  jdolecek 
     55        1.4     lukem #include <sys/cdefs.h>
     56  1.234.2.2     skrll __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.234.2.2 2014/11/30 13:14:11 skrll Exp $");
     57       1.47  augustss 
     58       1.47  augustss #include "ohci.h"
     59       1.47  augustss #include "uhci.h"
     60      1.229     skrll #include "opt_usb.h"
     61        1.1  augustss 
     62        1.1  augustss #include <sys/param.h>
     63      1.229     skrll 
     64      1.229     skrll #include <sys/bus.h>
     65      1.229     skrll #include <sys/cpu.h>
     66      1.229     skrll #include <sys/device.h>
     67        1.1  augustss #include <sys/kernel.h>
     68      1.190       mrg #include <sys/kmem.h>
     69      1.229     skrll #include <sys/mutex.h>
     70        1.1  augustss #include <sys/proc.h>
     71        1.1  augustss #include <sys/queue.h>
     72      1.229     skrll #include <sys/select.h>
     73      1.229     skrll #include <sys/sysctl.h>
     74      1.229     skrll #include <sys/systm.h>
     75        1.1  augustss 
     76        1.1  augustss #include <machine/endian.h>
     77        1.1  augustss 
     78        1.1  augustss #include <dev/usb/usb.h>
     79        1.1  augustss #include <dev/usb/usbdi.h>
     80        1.1  augustss #include <dev/usb/usbdivar.h>
     81      1.229     skrll #include <dev/usb/usbhist.h>
     82        1.1  augustss #include <dev/usb/usb_mem.h>
     83        1.1  augustss #include <dev/usb/usb_quirks.h>
     84      1.229     skrll #include <dev/usb/usbroothub_subr.h>
     85        1.1  augustss 
     86        1.1  augustss #include <dev/usb/ehcireg.h>
     87        1.1  augustss #include <dev/usb/ehcivar.h>
     88        1.1  augustss 
     89      1.230     skrll 
     90      1.230     skrll #ifdef USB_DEBUG
     91      1.230     skrll #ifndef EHCI_DEBUG
     92      1.230     skrll #define ehcidebug 0
     93      1.230     skrll #else
     94      1.229     skrll static int ehcidebug = 0;
     95      1.229     skrll 
     96      1.229     skrll SYSCTL_SETUP(sysctl_hw_ehci_setup, "sysctl hw.ehci setup")
     97      1.190       mrg {
     98      1.229     skrll 	int err;
     99      1.229     skrll 	const struct sysctlnode *rnode;
    100      1.229     skrll 	const struct sysctlnode *cnode;
    101      1.229     skrll 
    102      1.229     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
    103      1.229     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "ehci",
    104      1.229     skrll 	    SYSCTL_DESCR("ehci global controls"),
    105      1.229     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    106      1.229     skrll 
    107      1.229     skrll 	if (err)
    108      1.229     skrll 		goto fail;
    109      1.190       mrg 
    110      1.229     skrll 	/* control debugging printfs */
    111      1.229     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    112      1.229     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    113      1.229     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    114      1.229     skrll 	    NULL, 0, &ehcidebug, sizeof(ehcidebug), CTL_CREATE, CTL_EOL);
    115      1.229     skrll 	if (err)
    116      1.229     skrll 		goto fail;
    117      1.229     skrll 
    118      1.229     skrll 	return;
    119      1.229     skrll fail:
    120      1.229     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    121      1.190       mrg }
    122      1.190       mrg 
    123      1.229     skrll #endif /* EHCI_DEBUG */
    124      1.230     skrll #endif /* USB_DEBUG */
    125        1.1  augustss 
    126        1.5  augustss struct ehci_pipe {
    127        1.5  augustss 	struct usbd_pipe pipe;
    128       1.55   mycroft 	int nexttoggle;
    129       1.55   mycroft 
    130       1.10  augustss 	ehci_soft_qh_t *sqh;
    131       1.10  augustss 	union {
    132       1.10  augustss 		ehci_soft_qtd_t *qtd;
    133       1.10  augustss 		/* ehci_soft_itd_t *itd; */
    134       1.10  augustss 	} tail;
    135       1.10  augustss 	union {
    136       1.10  augustss 		/* Control pipe */
    137       1.10  augustss 		struct {
    138       1.10  augustss 			usb_dma_t reqdma;
    139       1.10  augustss 		} ctl;
    140       1.10  augustss 		/* Interrupt pipe */
    141       1.78  augustss 		struct {
    142       1.78  augustss 			u_int length;
    143       1.78  augustss 		} intr;
    144       1.10  augustss 		/* Bulk pipe */
    145       1.10  augustss 		struct {
    146       1.10  augustss 			u_int length;
    147       1.10  augustss 		} bulk;
    148       1.10  augustss 		/* Iso pipe */
    149      1.139  jmcneill 		struct {
    150      1.139  jmcneill 			u_int next_frame;
    151      1.139  jmcneill 			u_int cur_xfers;
    152      1.139  jmcneill 		} isoc;
    153       1.10  augustss 	} u;
    154        1.5  augustss };
    155        1.5  augustss 
    156        1.5  augustss Static usbd_status	ehci_open(usbd_pipe_handle);
    157        1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    158        1.5  augustss Static void		ehci_softintr(void *);
    159       1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    160       1.15  augustss Static void		ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
    161       1.18  augustss Static void		ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
    162      1.139  jmcneill Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
    163      1.139  jmcneill Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
    164       1.18  augustss Static void		ehci_idone(struct ehci_xfer *);
    165       1.15  augustss Static void		ehci_timeout(void *);
    166       1.15  augustss Static void		ehci_timeout_task(void *);
    167      1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    168      1.190       mrg Static void		ehci_doorbell(void *);
    169      1.190       mrg Static void		ehci_pcd(void *);
    170        1.5  augustss 
    171  1.234.2.1     skrll Static usbd_status	ehci_allocm(struct usbd_bus *, usb_dma_t *, uint32_t);
    172        1.5  augustss Static void		ehci_freem(struct usbd_bus *, usb_dma_t *);
    173        1.5  augustss 
    174        1.5  augustss Static usbd_xfer_handle	ehci_allocx(struct usbd_bus *);
    175        1.5  augustss Static void		ehci_freex(struct usbd_bus *, usbd_xfer_handle);
    176      1.190       mrg Static void		ehci_get_lock(struct usbd_bus *, kmutex_t **);
    177        1.5  augustss 
    178        1.5  augustss Static usbd_status	ehci_root_ctrl_transfer(usbd_xfer_handle);
    179        1.5  augustss Static usbd_status	ehci_root_ctrl_start(usbd_xfer_handle);
    180        1.5  augustss Static void		ehci_root_ctrl_abort(usbd_xfer_handle);
    181        1.5  augustss Static void		ehci_root_ctrl_close(usbd_pipe_handle);
    182        1.5  augustss Static void		ehci_root_ctrl_done(usbd_xfer_handle);
    183        1.5  augustss 
    184        1.5  augustss Static usbd_status	ehci_root_intr_transfer(usbd_xfer_handle);
    185        1.5  augustss Static usbd_status	ehci_root_intr_start(usbd_xfer_handle);
    186        1.5  augustss Static void		ehci_root_intr_abort(usbd_xfer_handle);
    187        1.5  augustss Static void		ehci_root_intr_close(usbd_pipe_handle);
    188        1.5  augustss Static void		ehci_root_intr_done(usbd_xfer_handle);
    189        1.5  augustss 
    190        1.5  augustss Static usbd_status	ehci_device_ctrl_transfer(usbd_xfer_handle);
    191        1.5  augustss Static usbd_status	ehci_device_ctrl_start(usbd_xfer_handle);
    192        1.5  augustss Static void		ehci_device_ctrl_abort(usbd_xfer_handle);
    193        1.5  augustss Static void		ehci_device_ctrl_close(usbd_pipe_handle);
    194        1.5  augustss Static void		ehci_device_ctrl_done(usbd_xfer_handle);
    195        1.5  augustss 
    196        1.5  augustss Static usbd_status	ehci_device_bulk_transfer(usbd_xfer_handle);
    197        1.5  augustss Static usbd_status	ehci_device_bulk_start(usbd_xfer_handle);
    198        1.5  augustss Static void		ehci_device_bulk_abort(usbd_xfer_handle);
    199        1.5  augustss Static void		ehci_device_bulk_close(usbd_pipe_handle);
    200        1.5  augustss Static void		ehci_device_bulk_done(usbd_xfer_handle);
    201        1.5  augustss 
    202        1.5  augustss Static usbd_status	ehci_device_intr_transfer(usbd_xfer_handle);
    203        1.5  augustss Static usbd_status	ehci_device_intr_start(usbd_xfer_handle);
    204        1.5  augustss Static void		ehci_device_intr_abort(usbd_xfer_handle);
    205        1.5  augustss Static void		ehci_device_intr_close(usbd_pipe_handle);
    206        1.5  augustss Static void		ehci_device_intr_done(usbd_xfer_handle);
    207        1.5  augustss 
    208        1.5  augustss Static usbd_status	ehci_device_isoc_transfer(usbd_xfer_handle);
    209        1.5  augustss Static usbd_status	ehci_device_isoc_start(usbd_xfer_handle);
    210        1.5  augustss Static void		ehci_device_isoc_abort(usbd_xfer_handle);
    211        1.5  augustss Static void		ehci_device_isoc_close(usbd_pipe_handle);
    212        1.5  augustss Static void		ehci_device_isoc_done(usbd_xfer_handle);
    213        1.5  augustss 
    214        1.5  augustss Static void		ehci_device_clear_toggle(usbd_pipe_handle pipe);
    215        1.5  augustss Static void		ehci_noop(usbd_pipe_handle pipe);
    216        1.5  augustss 
    217        1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    218        1.5  augustss 
    219        1.9  augustss Static ehci_soft_qh_t  *ehci_alloc_sqh(ehci_softc_t *);
    220        1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    221        1.9  augustss 
    222        1.9  augustss Static ehci_soft_qtd_t  *ehci_alloc_sqtd(ehci_softc_t *);
    223        1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    224       1.25  augustss Static usbd_status	ehci_alloc_sqtd_chain(struct ehci_pipe *,
    225       1.15  augustss 			    ehci_softc_t *, int, int, usbd_xfer_handle,
    226       1.15  augustss 			    ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    227       1.25  augustss Static void		ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
    228       1.18  augustss 					    ehci_soft_qtd_t *);
    229       1.15  augustss 
    230      1.139  jmcneill Static ehci_soft_itd_t	*ehci_alloc_itd(ehci_softc_t *sc);
    231      1.139  jmcneill Static void		ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
    232      1.139  jmcneill Static void 		ehci_rem_free_itd_chain(ehci_softc_t *sc,
    233      1.139  jmcneill 						struct ehci_xfer *exfer);
    234      1.139  jmcneill Static void 		ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
    235      1.139  jmcneill 						usbd_status status);
    236      1.139  jmcneill 
    237       1.15  augustss Static usbd_status	ehci_device_request(usbd_xfer_handle xfer);
    238        1.9  augustss 
    239       1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    240       1.78  augustss 			    int ival);
    241       1.78  augustss 
    242      1.190       mrg Static void		ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *,
    243      1.190       mrg 				    ehci_soft_qh_t *);
    244       1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    245       1.10  augustss 				    ehci_soft_qh_t *);
    246       1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    247       1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    248       1.10  augustss 
    249       1.10  augustss Static void		ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
    250       1.10  augustss Static void		ehci_abort_xfer(usbd_xfer_handle, usbd_status);
    251        1.9  augustss 
    252        1.5  augustss #ifdef EHCI_DEBUG
    253      1.229     skrll Static ehci_softc_t 	*theehci;
    254      1.229     skrll void			ehci_dump(void);
    255      1.229     skrll #endif
    256      1.229     skrll 
    257      1.229     skrll #ifdef EHCI_DEBUG
    258       1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    259       1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    260        1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    261        1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    262        1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    263      1.139  jmcneill Static void		ehci_dump_sitd(struct ehci_soft_itd *itd);
    264      1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    265      1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    266        1.5  augustss #endif
    267        1.5  augustss 
    268       1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    269       1.11  augustss 
    270        1.5  augustss #define EHCI_INTR_ENDPT 1
    271        1.5  augustss 
    272       1.18  augustss #define ehci_add_intr_list(sc, ex) \
    273      1.153  jmcneill 	TAILQ_INSERT_TAIL(&(sc)->sc_intrhead, (ex), inext);
    274      1.153  jmcneill #define ehci_del_intr_list(sc, ex) \
    275       1.44  augustss 	do { \
    276      1.153  jmcneill 		TAILQ_REMOVE(&sc->sc_intrhead, (ex), inext); \
    277      1.153  jmcneill 		(ex)->inext.tqe_prev = NULL; \
    278       1.44  augustss 	} while (0)
    279      1.153  jmcneill #define ehci_active_intr_list(ex) ((ex)->inext.tqe_prev != NULL)
    280       1.18  augustss 
    281      1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    282      1.186       mrg 	.open_pipe =	ehci_open,
    283      1.186       mrg 	.soft_intr =	ehci_softintr,
    284      1.186       mrg 	.do_poll =	ehci_poll,
    285      1.186       mrg 	.allocm =	ehci_allocm,
    286      1.186       mrg 	.freem =	ehci_freem,
    287      1.186       mrg 	.allocx =	ehci_allocx,
    288      1.186       mrg 	.freex =	ehci_freex,
    289      1.190       mrg 	.get_lock =	ehci_get_lock,
    290      1.213      matt 	.new_device =	NULL,
    291        1.5  augustss };
    292        1.5  augustss 
    293      1.123  drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
    294      1.186       mrg 	.transfer =	ehci_root_ctrl_transfer,
    295      1.186       mrg 	.start =	ehci_root_ctrl_start,
    296      1.186       mrg 	.abort =	ehci_root_ctrl_abort,
    297      1.186       mrg 	.close =	ehci_root_ctrl_close,
    298      1.186       mrg 	.cleartoggle =	ehci_noop,
    299      1.186       mrg 	.done =		ehci_root_ctrl_done,
    300        1.5  augustss };
    301        1.5  augustss 
    302      1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    303      1.186       mrg 	.transfer =	ehci_root_intr_transfer,
    304      1.186       mrg 	.start =	ehci_root_intr_start,
    305      1.186       mrg 	.abort =	ehci_root_intr_abort,
    306      1.186       mrg 	.close =	ehci_root_intr_close,
    307      1.186       mrg 	.cleartoggle =	ehci_noop,
    308      1.186       mrg 	.done =		ehci_root_intr_done,
    309        1.5  augustss };
    310        1.5  augustss 
    311      1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    312      1.186       mrg 	.transfer =	ehci_device_ctrl_transfer,
    313      1.186       mrg 	.start =	ehci_device_ctrl_start,
    314      1.186       mrg 	.abort =	ehci_device_ctrl_abort,
    315      1.186       mrg 	.close =	ehci_device_ctrl_close,
    316      1.186       mrg 	.cleartoggle =	ehci_noop,
    317      1.186       mrg 	.done =		ehci_device_ctrl_done,
    318        1.5  augustss };
    319        1.5  augustss 
    320      1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    321      1.186       mrg 	.transfer =	ehci_device_intr_transfer,
    322      1.186       mrg 	.start =	ehci_device_intr_start,
    323      1.186       mrg 	.abort =	ehci_device_intr_abort,
    324      1.186       mrg 	.close =	ehci_device_intr_close,
    325      1.186       mrg 	.cleartoggle =	ehci_device_clear_toggle,
    326      1.186       mrg 	.done =		ehci_device_intr_done,
    327        1.5  augustss };
    328        1.5  augustss 
    329      1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    330      1.186       mrg 	.transfer =	ehci_device_bulk_transfer,
    331      1.186       mrg 	.start =	ehci_device_bulk_start,
    332      1.186       mrg 	.abort =	ehci_device_bulk_abort,
    333      1.186       mrg 	.close =	ehci_device_bulk_close,
    334      1.186       mrg 	.cleartoggle =	ehci_device_clear_toggle,
    335      1.186       mrg 	.done =		ehci_device_bulk_done,
    336        1.5  augustss };
    337        1.5  augustss 
    338      1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    339      1.186       mrg 	.transfer =	ehci_device_isoc_transfer,
    340      1.186       mrg 	.start =	ehci_device_isoc_start,
    341      1.186       mrg 	.abort =	ehci_device_isoc_abort,
    342      1.186       mrg 	.close =	ehci_device_isoc_close,
    343      1.186       mrg 	.cleartoggle =	ehci_noop,
    344      1.186       mrg 	.done =		ehci_device_isoc_done,
    345        1.5  augustss };
    346        1.5  augustss 
    347      1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    348       1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    349       1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    350       1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    351       1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    352       1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    353       1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    354       1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    355       1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    356       1.94  augustss };
    357       1.94  augustss 
    358        1.1  augustss usbd_status
    359        1.1  augustss ehci_init(ehci_softc_t *sc)
    360        1.1  augustss {
    361  1.234.2.1     skrll 	uint32_t vers, sparams, cparams, hcr;
    362        1.3  augustss 	u_int i;
    363        1.3  augustss 	usbd_status err;
    364       1.11  augustss 	ehci_soft_qh_t *sqh;
    365       1.89  augustss 	u_int ncomp;
    366        1.3  augustss 
    367      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    368        1.6  augustss #ifdef EHCI_DEBUG
    369        1.6  augustss 	theehci = sc;
    370        1.6  augustss #endif
    371        1.3  augustss 
    372      1.190       mrg 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    373      1.190       mrg 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    374      1.190       mrg 	cv_init(&sc->sc_softwake_cv, "ehciab");
    375      1.190       mrg 	cv_init(&sc->sc_doorbell, "ehcidi");
    376      1.190       mrg 
    377      1.204  christos 	sc->sc_xferpool = pool_cache_init(sizeof(struct ehci_xfer), 0, 0, 0,
    378      1.204  christos 	    "ehcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    379      1.204  christos 
    380      1.190       mrg 	sc->sc_doorbell_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    381      1.190       mrg 	    ehci_doorbell, sc);
    382      1.211      matt 	KASSERT(sc->sc_doorbell_si != NULL);
    383      1.190       mrg 	sc->sc_pcd_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    384      1.190       mrg 	    ehci_pcd, sc);
    385      1.211      matt 	KASSERT(sc->sc_pcd_si != NULL);
    386      1.190       mrg 
    387        1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    388        1.3  augustss 
    389      1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    390      1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    391      1.104  christos 	       vers >> 8, vers & 0xff);
    392        1.3  augustss 
    393        1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    394      1.229     skrll 	USBHIST_LOG(ehcidebug, "sparams=%#x", sparams, 0, 0, 0);
    395        1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    396       1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    397       1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    398      1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    399      1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    400       1.47  augustss #if NOHCI == 0 || NUHCI == 0
    401       1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    402      1.134  drochner 			     device_xname(sc->sc_dev));
    403       1.47  augustss #endif
    404       1.89  augustss 		if (ncomp < sc->sc_ncomp)
    405       1.89  augustss 			sc->sc_ncomp = ncomp;
    406        1.3  augustss 	}
    407        1.3  augustss 	if (sc->sc_ncomp > 0) {
    408      1.172      matt 		KASSERT(!(sc->sc_flags & EHCIF_ETTF));
    409       1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    410      1.134  drochner 		    device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
    411        1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    412        1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    413        1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    414      1.134  drochner 			aprint_normal(" %s", device_xname(sc->sc_comps[i]));
    415       1.41   thorpej 		aprint_normal("\n");
    416        1.3  augustss 	}
    417        1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    418        1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    419      1.229     skrll 	USBHIST_LOG(ehcidebug, "cparams=%#x", cparams, 0, 0, 0);
    420      1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    421       1.36  augustss 
    422       1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    423       1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    424       1.36  augustss 		EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    425       1.36  augustss 	}
    426       1.33  augustss 
    427        1.3  augustss 	sc->sc_bus.usbrev = USBREV_2_0;
    428        1.3  augustss 
    429      1.136  drochner 	usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    430       1.90      fvdl 	    USB_MEM_RESERVE);
    431       1.90      fvdl 
    432        1.3  augustss 	/* Reset the controller */
    433      1.229     skrll 	USBHIST_LOG(ehcidebug, "resetting", 0, 0, 0, 0);
    434        1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    435        1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    436        1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    437        1.3  augustss 	for (i = 0; i < 100; i++) {
    438       1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    439        1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    440        1.3  augustss 		if (!hcr)
    441        1.3  augustss 			break;
    442        1.3  augustss 	}
    443        1.3  augustss 	if (hcr) {
    444      1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    445        1.3  augustss 		return (USBD_IOERROR);
    446        1.3  augustss 	}
    447      1.170  kiyohara 	if (sc->sc_vendor_init)
    448      1.170  kiyohara 		sc->sc_vendor_init(sc);
    449        1.3  augustss 
    450      1.172      matt 	/*
    451      1.172      matt 	 * If we are doing embedded transaction translation function, force
    452      1.172      matt 	 * the controller to host mode.
    453      1.172      matt 	 */
    454      1.172      matt 	if (sc->sc_flags & EHCIF_ETTF) {
    455      1.172      matt 		uint32_t usbmode = EREAD4(sc, EHCI_USBMODE);
    456      1.172      matt 		usbmode &= ~EHCI_USBMODE_CM;
    457      1.172      matt 		usbmode |= EHCI_USBMODE_CM_HOST;
    458      1.172      matt 		EWRITE4(sc, EHCI_USBMODE, usbmode);
    459      1.172      matt 	}
    460      1.172      matt 
    461       1.78  augustss 	/* XXX need proper intr scheduling */
    462       1.78  augustss 	sc->sc_rand = 96;
    463       1.78  augustss 
    464        1.3  augustss 	/* frame list size at default, read back what we got and use that */
    465        1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    466       1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    467       1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    468       1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    469        1.3  augustss 	case 3: return (USBD_IOERROR);
    470        1.3  augustss 	}
    471       1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    472       1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    473        1.3  augustss 	if (err)
    474        1.3  augustss 		return (err);
    475      1.229     skrll 	USBHIST_LOG(ehcidebug, "flsize=%d", sc->sc_flsize, 0, 0, 0);
    476       1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    477      1.139  jmcneill 
    478      1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    479      1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    480      1.139  jmcneill 	}
    481      1.139  jmcneill 
    482       1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    483        1.3  augustss 
    484      1.190       mrg 	sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    485      1.190       mrg 				     KM_SLEEP);
    486      1.139  jmcneill 	if (sc->sc_softitds == NULL)
    487      1.139  jmcneill 		return ENOMEM;
    488      1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    489      1.153  jmcneill 	TAILQ_INIT(&sc->sc_intrhead);
    490      1.139  jmcneill 
    491        1.5  augustss 	/* Set up the bus struct. */
    492        1.5  augustss 	sc->sc_bus.methods = &ehci_bus_methods;
    493        1.5  augustss 	sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
    494        1.5  augustss 
    495        1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    496        1.6  augustss 
    497       1.78  augustss 	/*
    498       1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    499       1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    500       1.78  augustss 	 */
    501       1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    502       1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    503       1.78  augustss 		if (sqh == NULL) {
    504       1.78  augustss 			err = USBD_NOMEM;
    505       1.78  augustss 			goto bad1;
    506       1.78  augustss 		}
    507       1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    508       1.78  augustss 	}
    509       1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    510       1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    511       1.78  augustss 		if (i == 0) {
    512       1.78  augustss 			/* The last (1ms) QH terminates. */
    513       1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    514       1.78  augustss 			sqh->next = NULL;
    515       1.78  augustss 		} else {
    516       1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    517       1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    518       1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    519       1.78  augustss 			    EHCI_LINK_QH);
    520       1.78  augustss 		}
    521       1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    522       1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    523       1.78  augustss 		sqh->next = NULL;
    524       1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    525       1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    526       1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    527       1.78  augustss 		sqh->sqtd = NULL;
    528      1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    529      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    530       1.78  augustss 	}
    531       1.78  augustss 	/* Point the frame list at the last level (128ms). */
    532       1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    533       1.94  augustss 		int j;
    534       1.94  augustss 
    535       1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    536       1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    537       1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    538       1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    539       1.78  augustss 		    i)].sqh->physaddr);
    540       1.78  augustss 	}
    541      1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    542      1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    543       1.78  augustss 
    544       1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    545       1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    546       1.11  augustss 	if (sqh == NULL) {
    547        1.9  augustss 		err = USBD_NOMEM;
    548        1.9  augustss 		goto bad1;
    549        1.9  augustss 	}
    550       1.11  augustss 	/* Fill the QH */
    551       1.11  augustss 	sqh->qh.qh_endp =
    552       1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    553       1.11  augustss 	sqh->qh.qh_link =
    554       1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    555       1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    556       1.11  augustss 	sqh->next = NULL;
    557       1.11  augustss 	/* Fill the overlay qTD */
    558       1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    559       1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    560       1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    561       1.11  augustss 	sqh->sqtd = NULL;
    562      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    563      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    564        1.9  augustss #ifdef EHCI_DEBUG
    565      1.229     skrll 	ehci_dump_sqh(sqh);
    566        1.9  augustss #endif
    567        1.9  augustss 
    568        1.9  augustss 	/* Point to async list */
    569       1.11  augustss 	sc->sc_async_head = sqh;
    570       1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    571        1.9  augustss 
    572      1.190       mrg 	callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE);
    573       1.10  augustss 
    574        1.6  augustss 	/* Turn on controller */
    575        1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    576       1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    577        1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    578       1.10  augustss 		 EHCI_CMD_ASE |
    579       1.78  augustss 		 EHCI_CMD_PSE |
    580        1.6  augustss 		 EHCI_CMD_RS);
    581        1.6  augustss 
    582        1.6  augustss 	/* Take over port ownership */
    583        1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    584        1.6  augustss 
    585        1.8  augustss 	for (i = 0; i < 100; i++) {
    586       1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    587        1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    588        1.8  augustss 		if (!hcr)
    589        1.8  augustss 			break;
    590        1.8  augustss 	}
    591        1.8  augustss 	if (hcr) {
    592      1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    593        1.8  augustss 		return (USBD_IOERROR);
    594        1.8  augustss 	}
    595        1.8  augustss 
    596      1.105  augustss 	/* Enable interrupts */
    597      1.229     skrll 	USBHIST_LOG(ehcidebug, "enabling interupts", 0, 0, 0, 0);
    598      1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    599      1.105  augustss 
    600        1.5  augustss 	return (USBD_NORMAL_COMPLETION);
    601        1.9  augustss 
    602        1.9  augustss #if 0
    603       1.11  augustss  bad2:
    604       1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    605        1.9  augustss #endif
    606        1.9  augustss  bad1:
    607        1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    608        1.9  augustss 	return (err);
    609        1.1  augustss }
    610        1.1  augustss 
    611        1.1  augustss int
    612        1.1  augustss ehci_intr(void *v)
    613        1.1  augustss {
    614        1.6  augustss 	ehci_softc_t *sc = v;
    615      1.190       mrg 	int ret = 0;
    616        1.6  augustss 
    617      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    618      1.229     skrll 
    619      1.190       mrg 	if (sc == NULL)
    620      1.190       mrg 		return 0;
    621      1.190       mrg 
    622      1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    623      1.190       mrg 
    624      1.190       mrg 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    625      1.190       mrg 		goto done;
    626       1.15  augustss 
    627        1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    628        1.6  augustss 	if (sc->sc_bus.use_polling) {
    629  1.234.2.1     skrll 		uint32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    630       1.78  augustss 
    631       1.78  augustss 		if (intrs)
    632       1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    633        1.6  augustss #ifdef DIAGNOSTIC
    634      1.229     skrll 		USBHIST_LOGN(ehcidebug, 16,
    635      1.229     skrll 		    "ignored interrupt while polling", 0, 0, 0, 0);
    636        1.6  augustss #endif
    637      1.190       mrg 		goto done;
    638        1.6  augustss 	}
    639        1.6  augustss 
    640      1.190       mrg 	ret = ehci_intr1(sc);
    641      1.190       mrg 
    642      1.190       mrg done:
    643      1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    644      1.190       mrg 	return ret;
    645        1.6  augustss }
    646        1.6  augustss 
    647        1.6  augustss Static int
    648        1.6  augustss ehci_intr1(ehci_softc_t *sc)
    649        1.6  augustss {
    650  1.234.2.1     skrll 	uint32_t intrs, eintrs;
    651        1.6  augustss 
    652      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    653        1.6  augustss 
    654        1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    655        1.6  augustss 	if (sc == NULL) {
    656        1.6  augustss #ifdef DIAGNOSTIC
    657       1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    658        1.6  augustss #endif
    659        1.6  augustss 		return (0);
    660        1.6  augustss 	}
    661        1.6  augustss 
    662      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    663      1.190       mrg 
    664        1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    665        1.6  augustss 	if (!intrs)
    666        1.6  augustss 		return (0);
    667        1.6  augustss 
    668        1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    669      1.229     skrll 	USBHIST_LOG(ehcidebug, "sc=%p intrs=%#x(%#x) eintrs=%#x",
    670      1.229     skrll 	    sc, intrs, EOREAD4(sc, EHCI_USBSTS), eintrs);
    671        1.6  augustss 	if (!eintrs)
    672        1.6  augustss 		return (0);
    673        1.6  augustss 
    674       1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    675        1.6  augustss 	sc->sc_bus.no_intrs++;
    676       1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    677      1.229     skrll 		USBHIST_LOG(ehcidebug, "door bell", 0, 0, 0, 0);
    678      1.190       mrg 		kpreempt_disable();
    679      1.211      matt 		KASSERT(sc->sc_doorbell_si != NULL);
    680      1.190       mrg 		softint_schedule(sc->sc_doorbell_si);
    681      1.190       mrg 		kpreempt_enable();
    682       1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    683       1.10  augustss 	}
    684       1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    685      1.229     skrll 		USBHIST_LOG(ehcidebug, "INT=%d  ERRINT=%d",
    686      1.229     skrll 		    eintrs & EHCI_STS_INT ? 1 : 0,
    687      1.229     skrll 		    eintrs & EHCI_STS_ERRINT ? 1 : 0, 0, 0);
    688       1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    689       1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    690        1.6  augustss 	}
    691        1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    692        1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    693      1.134  drochner 		       device_xname(sc->sc_dev));
    694        1.6  augustss 		/* XXX what else */
    695        1.6  augustss 	}
    696        1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    697      1.190       mrg 		kpreempt_disable();
    698      1.211      matt 		KASSERT(sc->sc_pcd_si != NULL);
    699      1.190       mrg 		softint_schedule(sc->sc_pcd_si);
    700      1.190       mrg 		kpreempt_enable();
    701        1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    702        1.6  augustss 	}
    703        1.6  augustss 
    704        1.6  augustss 	if (eintrs != 0) {
    705        1.6  augustss 		/* Block unprocessed interrupts. */
    706        1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    707        1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    708        1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    709      1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    710        1.6  augustss 	}
    711        1.6  augustss 
    712        1.6  augustss 	return (1);
    713        1.6  augustss }
    714        1.6  augustss 
    715      1.190       mrg Static void
    716      1.190       mrg ehci_doorbell(void *addr)
    717      1.190       mrg {
    718      1.190       mrg 	ehci_softc_t *sc = addr;
    719      1.190       mrg 
    720      1.190       mrg 	mutex_enter(&sc->sc_lock);
    721      1.190       mrg 	cv_broadcast(&sc->sc_doorbell);
    722      1.190       mrg 	mutex_exit(&sc->sc_lock);
    723      1.190       mrg }
    724        1.6  augustss 
    725      1.164  uebayasi Static void
    726      1.190       mrg ehci_pcd(void *addr)
    727        1.6  augustss {
    728      1.190       mrg 	ehci_softc_t *sc = addr;
    729      1.190       mrg 	usbd_xfer_handle xfer;
    730        1.6  augustss 	u_char *p;
    731        1.6  augustss 	int i, m;
    732        1.6  augustss 
    733      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    734      1.229     skrll 
    735      1.190       mrg 	mutex_enter(&sc->sc_lock);
    736      1.190       mrg 	xfer = sc->sc_intrxfer;
    737      1.190       mrg 
    738        1.6  augustss 	if (xfer == NULL) {
    739        1.6  augustss 		/* Just ignore the change. */
    740      1.190       mrg 		goto done;
    741        1.6  augustss 	}
    742        1.6  augustss 
    743       1.30  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
    744        1.6  augustss 	m = min(sc->sc_noport, xfer->length * 8 - 1);
    745        1.6  augustss 	memset(p, 0, xfer->length);
    746        1.6  augustss 	for (i = 1; i <= m; i++) {
    747        1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    748        1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    749        1.6  augustss 			p[i/8] |= 1 << (i%8);
    750      1.229     skrll 		if (i % 8 == 7)
    751      1.229     skrll 			USBHIST_LOG(ehcidebug, "change(%d)=0x%02x", i / 8,
    752      1.229     skrll 			    p[i/8], 0, 0);
    753        1.6  augustss 	}
    754        1.6  augustss 	xfer->actlen = xfer->length;
    755        1.6  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
    756        1.6  augustss 
    757        1.6  augustss 	usb_transfer_complete(xfer);
    758      1.190       mrg 
    759      1.190       mrg done:
    760      1.190       mrg 	mutex_exit(&sc->sc_lock);
    761        1.1  augustss }
    762        1.1  augustss 
    763      1.164  uebayasi Static void
    764        1.5  augustss ehci_softintr(void *v)
    765        1.5  augustss {
    766      1.134  drochner 	struct usbd_bus *bus = v;
    767      1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
    768       1.53       chs 	struct ehci_xfer *ex, *nextex;
    769       1.18  augustss 
    770      1.190       mrg 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
    771      1.190       mrg 
    772      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    773       1.18  augustss 
    774       1.18  augustss 	/*
    775       1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    776       1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    777       1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    778       1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    779       1.18  augustss 	 */
    780      1.153  jmcneill 	for (ex = TAILQ_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
    781      1.153  jmcneill 		nextex = TAILQ_NEXT(ex, inext);
    782       1.18  augustss 		ehci_check_intr(sc, ex);
    783       1.53       chs 	}
    784       1.18  augustss 
    785      1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    786      1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    787      1.153  jmcneill 	    !TAILQ_EMPTY(&sc->sc_intrhead))
    788      1.190       mrg 		callout_reset(&sc->sc_tmo_intrlist,
    789      1.190       mrg 		    hz, ehci_intrlist_timeout, sc);
    790      1.108   xtraeme 
    791       1.29  augustss 	if (sc->sc_softwake) {
    792       1.29  augustss 		sc->sc_softwake = 0;
    793      1.190       mrg 		cv_broadcast(&sc->sc_softwake_cv);
    794       1.29  augustss 	}
    795       1.18  augustss }
    796       1.18  augustss 
    797       1.18  augustss /* Check for an interrupt. */
    798      1.164  uebayasi Static void
    799      1.115  christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    800       1.18  augustss {
    801      1.139  jmcneill 	int attr;
    802       1.18  augustss 
    803      1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
    804      1.229     skrll 	USBHIST_LOG(ehcidebug, "ex = %p", ex, 0, 0, 0);
    805       1.18  augustss 
    806      1.206     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
    807      1.190       mrg 
    808      1.139  jmcneill 	attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
    809      1.139  jmcneill 	if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
    810      1.139  jmcneill 		ehci_check_itd_intr(sc, ex);
    811      1.139  jmcneill 	else
    812      1.139  jmcneill 		ehci_check_qh_intr(sc, ex);
    813      1.139  jmcneill 
    814      1.139  jmcneill 	return;
    815      1.139  jmcneill }
    816      1.139  jmcneill 
    817      1.164  uebayasi Static void
    818      1.139  jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    819      1.139  jmcneill {
    820      1.139  jmcneill 	ehci_soft_qtd_t *sqtd, *lsqtd;
    821  1.234.2.1     skrll 	uint32_t status;
    822      1.139  jmcneill 
    823      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    824      1.229     skrll 
    825      1.206     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
    826      1.190       mrg 
    827       1.18  augustss 	if (ex->sqtdstart == NULL) {
    828      1.139  jmcneill 		printf("ehci_check_qh_intr: not valid sqtd\n");
    829       1.18  augustss 		return;
    830       1.18  augustss 	}
    831      1.139  jmcneill 
    832       1.18  augustss 	lsqtd = ex->sqtdend;
    833       1.18  augustss #ifdef DIAGNOSTIC
    834       1.18  augustss 	if (lsqtd == NULL) {
    835      1.139  jmcneill 		printf("ehci_check_qh_intr: lsqtd==0\n");
    836       1.18  augustss 		return;
    837       1.18  augustss 	}
    838       1.18  augustss #endif
    839       1.33  augustss 	/*
    840       1.18  augustss 	 * If the last TD is still active we need to check whether there
    841      1.210     skrll 	 * is an error somewhere in the middle, or whether there was a
    842       1.18  augustss 	 * short packet (SPD and not ACTIVE).
    843       1.18  augustss 	 */
    844      1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    845      1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    846      1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    847      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    848      1.205   tsutsui 	status = le32toh(lsqtd->qtd.qtd_status);
    849      1.205   tsutsui 	usb_syncmem(&lsqtd->dma,
    850      1.205   tsutsui 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    851      1.205   tsutsui 	    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    852      1.205   tsutsui 	if (status & EHCI_QTD_ACTIVE) {
    853      1.229     skrll 		USBHIST_LOGN(ehcidebug, 10, "active ex=%p", ex, 0, 0, 0);
    854       1.18  augustss 		for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
    855      1.138    bouyer 			usb_syncmem(&sqtd->dma,
    856      1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    857      1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    858      1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    859       1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    860      1.138    bouyer 			usb_syncmem(&sqtd->dma,
    861      1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    862      1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    863       1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    864       1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    865       1.18  augustss 				break;
    866       1.18  augustss 			/* Any kind of error makes the xfer done. */
    867       1.18  augustss 			if (status & EHCI_QTD_HALTED)
    868       1.18  augustss 				goto done;
    869      1.221     skrll 			/* Handle short packets */
    870      1.221     skrll 			if (EHCI_QTD_GET_BYTES(status) != 0) {
    871      1.221     skrll 				usbd_pipe_handle pipe = ex->xfer.pipe;
    872      1.221     skrll 				usb_endpoint_descriptor_t *ed =
    873      1.221     skrll 				    pipe->endpoint->edesc;
    874      1.221     skrll 				uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
    875      1.221     skrll 
    876      1.221     skrll 				/*
    877      1.221     skrll 				 * If we get here for a control transfer then
    878      1.221     skrll 				 * we need to let the hardware complete the
    879      1.221     skrll 				 * status phase.  That is, we're not done
    880      1.221     skrll 				 * quite yet.
    881      1.221     skrll 				 *
    882      1.221     skrll 				 * Otherwise, we're done.
    883      1.221     skrll 				 */
    884      1.221     skrll 				if (xt == UE_CONTROL) {
    885      1.221     skrll 					break;
    886      1.221     skrll 				}
    887       1.18  augustss 				goto done;
    888      1.221     skrll 			}
    889       1.18  augustss 		}
    890      1.229     skrll 		USBHIST_LOGN(ehcidebug, 10, "ex=%p std=%p still active",
    891      1.229     skrll 		    ex, ex->sqtdstart, 0, 0);
    892       1.18  augustss 		return;
    893       1.18  augustss 	}
    894       1.18  augustss  done:
    895      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "ex=%p done", ex, 0, 0, 0);
    896      1.171    dyoung 	callout_stop(&ex->xfer.timeout_handle);
    897       1.18  augustss 	ehci_idone(ex);
    898       1.18  augustss }
    899       1.18  augustss 
    900      1.164  uebayasi Static void
    901      1.190       mrg ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
    902      1.190       mrg {
    903      1.139  jmcneill 	ehci_soft_itd_t *itd;
    904      1.139  jmcneill 	int i;
    905      1.139  jmcneill 
    906      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    907      1.229     skrll 
    908      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
    909      1.190       mrg 
    910      1.153  jmcneill 	if (&ex->xfer != SIMPLEQ_FIRST(&ex->xfer.pipe->queue))
    911      1.153  jmcneill 		return;
    912      1.153  jmcneill 
    913      1.139  jmcneill 	if (ex->itdstart == NULL) {
    914      1.139  jmcneill 		printf("ehci_check_itd_intr: not valid itd\n");
    915      1.139  jmcneill 		return;
    916      1.139  jmcneill 	}
    917      1.139  jmcneill 
    918      1.139  jmcneill 	itd = ex->itdend;
    919      1.139  jmcneill #ifdef DIAGNOSTIC
    920      1.139  jmcneill 	if (itd == NULL) {
    921      1.139  jmcneill 		printf("ehci_check_itd_intr: itdend == 0\n");
    922      1.139  jmcneill 		return;
    923      1.139  jmcneill 	}
    924      1.139  jmcneill #endif
    925      1.139  jmcneill 
    926      1.139  jmcneill 	/*
    927      1.153  jmcneill 	 * check no active transfers in last itd, meaning we're finished
    928      1.139  jmcneill 	 */
    929      1.139  jmcneill 
    930      1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    931      1.139  jmcneill 		    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
    932      1.139  jmcneill 		    BUS_DMASYNC_POSTREAD);
    933      1.139  jmcneill 
    934      1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
    935      1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    936      1.152  jmcneill 			break;
    937      1.139  jmcneill 	}
    938      1.139  jmcneill 
    939      1.168  jakllsch 	if (i == EHCI_ITD_NUFRAMES) {
    940      1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    941      1.139  jmcneill 	}
    942      1.139  jmcneill 
    943      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "ex %p itd %p still active", ex,
    944      1.229     skrll 	    ex->itdstart, 0, 0);
    945      1.139  jmcneill 	return;
    946      1.139  jmcneill done:
    947      1.229     skrll 	USBHIST_LOG(ehcidebug, "ex %p done", ex, 0, 0, 0);
    948      1.171    dyoung 	callout_stop(&ex->xfer.timeout_handle);
    949      1.139  jmcneill 	ehci_idone(ex);
    950      1.139  jmcneill }
    951      1.139  jmcneill 
    952      1.164  uebayasi Static void
    953       1.18  augustss ehci_idone(struct ehci_xfer *ex)
    954       1.18  augustss {
    955       1.18  augustss 	usbd_xfer_handle xfer = &ex->xfer;
    956       1.18  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
    957      1.190       mrg 	struct ehci_softc *sc = xfer->pipe->device->bus->hci_private;
    958       1.82  augustss 	ehci_soft_qtd_t *sqtd, *lsqtd;
    959  1.234.2.1     skrll 	uint32_t status = 0, nstatus = 0;
    960       1.18  augustss 	int actlen;
    961       1.18  augustss 
    962      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    963      1.229     skrll 
    964      1.206     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
    965      1.190       mrg 
    966      1.229     skrll 	USBHIST_LOG(ehcidebug, "ex=%p", ex, 0, 0, 0);
    967      1.190       mrg 
    968       1.18  augustss #ifdef DIAGNOSTIC
    969      1.216     skrll 	if (ex->isdone) {
    970      1.217     skrll 		printf("ehci_idone: ex=%p is done!\n", ex);
    971       1.18  augustss #ifdef EHCI_DEBUG
    972      1.216     skrll 		ehci_dump_exfer(ex);
    973       1.18  augustss #endif
    974      1.216     skrll 		return;
    975       1.18  augustss 	}
    976      1.216     skrll 	ex->isdone = 1;
    977       1.18  augustss #endif
    978      1.217     skrll 
    979       1.18  augustss 	if (xfer->status == USBD_CANCELLED ||
    980       1.18  augustss 	    xfer->status == USBD_TIMEOUT) {
    981      1.229     skrll 		USBHIST_LOG(ehcidebug, "aborted xfer=%p", xfer, 0, 0, 0);
    982       1.18  augustss 		return;
    983       1.18  augustss 	}
    984       1.18  augustss 
    985      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p, pipe=%p ready", xfer, epipe, 0, 0);
    986       1.18  augustss #ifdef EHCI_DEBUG
    987      1.229     skrll 	ehci_dump_sqtds(ex->sqtdstart);
    988       1.18  augustss #endif
    989       1.18  augustss 
    990       1.18  augustss 	/* The transfer is done, compute actual length and status. */
    991      1.139  jmcneill 
    992      1.139  jmcneill 	if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
    993      1.139  jmcneill 				== UE_ISOCHRONOUS) {
    994      1.139  jmcneill 		/* Isoc transfer */
    995      1.139  jmcneill 		struct ehci_soft_itd *itd;
    996      1.139  jmcneill 		int i, nframes, len, uframes;
    997      1.139  jmcneill 
    998      1.139  jmcneill 		nframes = 0;
    999      1.139  jmcneill 		actlen = 0;
   1000      1.139  jmcneill 
   1001      1.168  jakllsch 		i = xfer->pipe->endpoint->edesc->bInterval;
   1002      1.168  jakllsch 		uframes = min(1 << (i - 1), USB_UFRAMES_PER_FRAME);
   1003      1.139  jmcneill 
   1004      1.139  jmcneill 		for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
   1005      1.139  jmcneill 			usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
   1006      1.139  jmcneill 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
   1007      1.139  jmcneill 			    BUS_DMASYNC_POSTREAD);
   1008      1.139  jmcneill 
   1009      1.168  jakllsch 			for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) {
   1010      1.139  jmcneill 				/* XXX - driver didn't fill in the frame full
   1011      1.139  jmcneill 				 *   of uframes. This leads to scheduling
   1012      1.139  jmcneill 				 *   inefficiencies, but working around
   1013      1.139  jmcneill 				 *   this doubles complexity of tracking
   1014      1.139  jmcneill 				 *   an xfer.
   1015      1.139  jmcneill 				 */
   1016      1.139  jmcneill 				if (nframes >= xfer->nframes)
   1017      1.139  jmcneill 					break;
   1018      1.139  jmcneill 
   1019      1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
   1020      1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
   1021      1.155    jmorse 				if (EHCI_ITD_GET_STATUS(status) != 0)
   1022      1.155    jmorse 					len = 0; /*No valid data on error*/
   1023      1.155    jmorse 
   1024      1.139  jmcneill 				xfer->frlengths[nframes++] = len;
   1025      1.139  jmcneill 				actlen += len;
   1026      1.139  jmcneill 			}
   1027      1.139  jmcneill 
   1028      1.139  jmcneill 			if (nframes >= xfer->nframes)
   1029      1.139  jmcneill 				break;
   1030      1.183  jakllsch 	    	}
   1031      1.139  jmcneill 
   1032      1.139  jmcneill 		xfer->actlen = actlen;
   1033      1.139  jmcneill 		xfer->status = USBD_NORMAL_COMPLETION;
   1034      1.139  jmcneill 		goto end;
   1035      1.139  jmcneill 	}
   1036      1.139  jmcneill 
   1037      1.139  jmcneill 	/* Continue processing xfers using queue heads */
   1038      1.139  jmcneill 
   1039       1.82  augustss 	lsqtd = ex->sqtdend;
   1040       1.18  augustss 	actlen = 0;
   1041      1.234     skrll 	for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd;
   1042      1.234     skrll 	     sqtd = sqtd->nextqtd) {
   1043      1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   1044      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1045       1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
   1046       1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
   1047       1.18  augustss 			break;
   1048       1.18  augustss 
   1049       1.18  augustss 		status = nstatus;
   1050      1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
   1051       1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
   1052       1.18  augustss 	}
   1053       1.22  augustss 
   1054      1.139  jmcneill 
   1055       1.91     perry 	/*
   1056       1.86  augustss 	 * If there are left over TDs we need to update the toggle.
   1057       1.86  augustss 	 * The default pipe doesn't need it since control transfers
   1058       1.86  augustss 	 * start the toggle at 0 every time.
   1059      1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
   1060      1.117  drochner 	 * packets within the qTD.
   1061       1.86  augustss 	 */
   1062      1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
   1063       1.82  augustss 	    xfer->pipe->device->default_pipe != xfer->pipe) {
   1064      1.229     skrll 		USBHIST_LOG(ehcidebug,
   1065      1.229     skrll 		    "toggle update status=0x%08x nstatus=0x%08x",
   1066      1.229     skrll 		    status, nstatus, 0, 0);
   1067       1.58   mycroft #if 0
   1068       1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
   1069       1.58   mycroft 		ehci_dump_sqtds(ex->sqtdstart);
   1070       1.58   mycroft #endif
   1071       1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
   1072       1.22  augustss 	}
   1073       1.18  augustss 
   1074      1.229     skrll 	USBHIST_LOG(ehcidebug, "len=%d actlen=%d status=0x%08x", xfer->length,
   1075      1.229     skrll 	    actlen, status, 0);
   1076       1.18  augustss 	xfer->actlen = actlen;
   1077       1.98  augustss 	if (status & EHCI_QTD_HALTED) {
   1078       1.18  augustss #ifdef EHCI_DEBUG
   1079      1.229     skrll 		USBHIST_LOG(ehcidebug, "halted addr=%d endpt=0x%02x",
   1080      1.218     skrll 		   xfer->pipe->device->address,
   1081      1.229     skrll 		   xfer->pipe->endpoint->edesc->bEndpointAddress, 0, 0);
   1082      1.229     skrll 		USBHIST_LOG(ehcidebug, "cerr=%d pid=%d stat=%#x",
   1083      1.229     skrll 		   EHCI_QTD_GET_CERR(status), EHCI_QTD_GET_PID(status),
   1084      1.229     skrll 		   status, 0);
   1085      1.229     skrll 		USBHIST_LOG(ehcidebug,
   1086      1.233     skrll 		    "active =%d halted=%d buferr=%d babble=%d",
   1087      1.229     skrll 		    status & EHCI_QTD_ACTIVE ? 1 : 0,
   1088      1.229     skrll 		    status & EHCI_QTD_HALTED ? 1 : 0,
   1089      1.229     skrll 		    status & EHCI_QTD_BUFERR ? 1 : 0,
   1090      1.229     skrll 		    status & EHCI_QTD_BABBLE ? 1 : 0);
   1091      1.229     skrll 
   1092      1.229     skrll 		USBHIST_LOG(ehcidebug,
   1093      1.233     skrll 		    "xacterr=%d missed=%d split =%d ping  =%d",
   1094      1.229     skrll 		    status & EHCI_QTD_XACTERR ? 1 : 0,
   1095      1.229     skrll 		    status & EHCI_QTD_MISSEDMICRO ? 1 : 0,
   1096      1.229     skrll 		    status & EHCI_QTD_SPLITXSTATE ? 1 : 0,
   1097      1.229     skrll 		    status & EHCI_QTD_PINGSTATE ? 1 : 0);
   1098      1.218     skrll 
   1099      1.229     skrll 		ehci_dump_sqh(epipe->sqh);
   1100      1.229     skrll 		ehci_dump_sqtds(ex->sqtdstart);
   1101       1.18  augustss #endif
   1102       1.98  augustss 		/* low&full speed has an extra error flag */
   1103       1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
   1104       1.98  augustss 		    EHCI_QH_SPEED_HIGH)
   1105       1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
   1106       1.98  augustss 		else
   1107       1.98  augustss 			status &= EHCI_QTD_STATERRS;
   1108      1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
   1109       1.18  augustss 			xfer->status = USBD_STALLED;
   1110      1.139  jmcneill 		} else {
   1111       1.18  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
   1112      1.139  jmcneill 		}
   1113       1.98  augustss 		/* XXX need to reset TT on missed microframe */
   1114       1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
   1115       1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1116       1.98  augustss 			    "implemented, hub might be inoperational\n",
   1117      1.134  drochner 			    device_xname(sc->sc_dev));
   1118       1.98  augustss 		}
   1119       1.18  augustss 	} else {
   1120       1.18  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1121       1.18  augustss 	}
   1122       1.18  augustss 
   1123      1.139  jmcneill     end:
   1124      1.139  jmcneill 	/* XXX transfer_complete memcpys out transfer data (for in endpoints)
   1125      1.139  jmcneill 	 * during this call, before methods->done is called: dma sync required
   1126      1.139  jmcneill 	 * beforehand? */
   1127       1.18  augustss 	usb_transfer_complete(xfer);
   1128      1.229     skrll 	USBHIST_LOG(ehcidebug, "ex=%p done", ex, 0, 0, 0);
   1129        1.5  augustss }
   1130        1.5  augustss 
   1131       1.15  augustss /*
   1132       1.15  augustss  * Wait here until controller claims to have an interrupt.
   1133       1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
   1134       1.15  augustss  * too long.
   1135       1.15  augustss  */
   1136      1.164  uebayasi Static void
   1137       1.15  augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
   1138       1.15  augustss {
   1139       1.97  augustss 	int timo;
   1140  1.234.2.1     skrll 	uint32_t intrs;
   1141       1.15  augustss 
   1142      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1143      1.229     skrll 
   1144       1.15  augustss 	xfer->status = USBD_IN_PROGRESS;
   1145       1.97  augustss 	for (timo = xfer->timeout; timo >= 0; timo--) {
   1146       1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1147       1.17  augustss 		if (sc->sc_dying)
   1148       1.17  augustss 			break;
   1149       1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
   1150       1.15  augustss 			sc->sc_eintrs;
   1151      1.229     skrll 		USBHIST_LOG(ehcidebug, "0x%04x", intrs, 0, 0, 0);
   1152       1.70      yamt #ifdef EHCI_DEBUG
   1153       1.15  augustss 		if (ehcidebug > 15)
   1154       1.18  augustss 			ehci_dump_regs(sc);
   1155       1.15  augustss #endif
   1156       1.15  augustss 		if (intrs) {
   1157      1.190       mrg 			mutex_spin_enter(&sc->sc_intr_lock);
   1158       1.15  augustss 			ehci_intr1(sc);
   1159      1.190       mrg 			mutex_spin_exit(&sc->sc_intr_lock);
   1160       1.15  augustss 			if (xfer->status != USBD_IN_PROGRESS)
   1161       1.15  augustss 				return;
   1162       1.15  augustss 		}
   1163       1.15  augustss 	}
   1164       1.15  augustss 
   1165       1.15  augustss 	/* Timeout */
   1166      1.229     skrll 	USBHIST_LOG(ehcidebug, "timeout", 0, 0, 0, 0);
   1167       1.15  augustss 	xfer->status = USBD_TIMEOUT;
   1168      1.190       mrg 	mutex_enter(&sc->sc_lock);
   1169       1.15  augustss 	usb_transfer_complete(xfer);
   1170      1.190       mrg 	mutex_exit(&sc->sc_lock);
   1171       1.15  augustss 	/* XXX should free TD */
   1172       1.15  augustss }
   1173       1.15  augustss 
   1174      1.164  uebayasi Static void
   1175        1.5  augustss ehci_poll(struct usbd_bus *bus)
   1176        1.5  augustss {
   1177      1.134  drochner 	ehci_softc_t *sc = bus->hci_private;
   1178      1.229     skrll 
   1179      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1180      1.229     skrll 
   1181        1.5  augustss #ifdef EHCI_DEBUG
   1182        1.5  augustss 	static int last;
   1183        1.5  augustss 	int new;
   1184        1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1185        1.5  augustss 	if (new != last) {
   1186      1.229     skrll 		USBHIST_LOG(ehcidebug, "intrs=0x%04x", new, 0, 0, 0);
   1187        1.5  augustss 		last = new;
   1188        1.5  augustss 	}
   1189        1.5  augustss #endif
   1190        1.5  augustss 
   1191      1.190       mrg 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) {
   1192      1.190       mrg 		mutex_spin_enter(&sc->sc_intr_lock);
   1193        1.5  augustss 		ehci_intr1(sc);
   1194      1.190       mrg 		mutex_spin_exit(&sc->sc_intr_lock);
   1195      1.190       mrg 	}
   1196        1.5  augustss }
   1197        1.5  augustss 
   1198      1.132    dyoung void
   1199      1.132    dyoung ehci_childdet(device_t self, device_t child)
   1200      1.132    dyoung {
   1201      1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1202      1.132    dyoung 
   1203      1.132    dyoung 	KASSERT(sc->sc_child == child);
   1204      1.132    dyoung 	sc->sc_child = NULL;
   1205      1.132    dyoung }
   1206      1.132    dyoung 
   1207        1.1  augustss int
   1208        1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1209        1.1  augustss {
   1210        1.1  augustss 	int rv = 0;
   1211        1.1  augustss 
   1212      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1213      1.229     skrll 
   1214        1.1  augustss 	if (sc->sc_child != NULL)
   1215        1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1216       1.33  augustss 
   1217        1.1  augustss 	if (rv != 0)
   1218        1.1  augustss 		return (rv);
   1219        1.1  augustss 
   1220      1.190       mrg 	callout_halt(&sc->sc_tmo_intrlist, NULL);
   1221      1.190       mrg 	callout_destroy(&sc->sc_tmo_intrlist);
   1222      1.190       mrg 
   1223      1.190       mrg 	/* XXX free other data structures XXX */
   1224      1.190       mrg 	if (sc->sc_softitds)
   1225      1.190       mrg 		kmem_free(sc->sc_softitds,
   1226      1.190       mrg 		    sc->sc_flsize * sizeof(ehci_soft_itd_t *));
   1227      1.190       mrg 	cv_destroy(&sc->sc_doorbell);
   1228      1.190       mrg 	cv_destroy(&sc->sc_softwake_cv);
   1229      1.190       mrg 
   1230      1.190       mrg #if 0
   1231      1.190       mrg 	/* XXX destroyed in ehci_pci.c as it controls ehci_intr access */
   1232        1.6  augustss 
   1233      1.190       mrg 	softint_disestablish(sc->sc_doorbell_si);
   1234      1.190       mrg 	softint_disestablish(sc->sc_pcd_si);
   1235       1.15  augustss 
   1236      1.190       mrg 	mutex_destroy(&sc->sc_lock);
   1237      1.190       mrg 	mutex_destroy(&sc->sc_intr_lock);
   1238      1.190       mrg #endif
   1239      1.190       mrg 
   1240      1.204  christos 	pool_cache_destroy(sc->sc_xferpool);
   1241        1.1  augustss 
   1242      1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1243      1.128  jmcneill 
   1244        1.1  augustss 	return (rv);
   1245        1.1  augustss }
   1246        1.1  augustss 
   1247        1.1  augustss 
   1248        1.1  augustss int
   1249      1.132    dyoung ehci_activate(device_t self, enum devact act)
   1250        1.1  augustss {
   1251      1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1252        1.1  augustss 
   1253        1.1  augustss 	switch (act) {
   1254        1.1  augustss 	case DVACT_DEACTIVATE:
   1255      1.124  kiyohara 		sc->sc_dying = 1;
   1256      1.163    dyoung 		return 0;
   1257      1.163    dyoung 	default:
   1258      1.163    dyoung 		return EOPNOTSUPP;
   1259        1.1  augustss 	}
   1260        1.1  augustss }
   1261        1.1  augustss 
   1262        1.5  augustss /*
   1263        1.5  augustss  * Handle suspend/resume.
   1264        1.5  augustss  *
   1265        1.5  augustss  * We need to switch to polling mode here, because this routine is
   1266       1.73  augustss  * called from an interrupt context.  This is all right since we
   1267        1.5  augustss  * are almost suspended anyway.
   1268      1.127  jmcneill  *
   1269      1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1270      1.127  jmcneill  * bus glue needs to call out to it.
   1271        1.5  augustss  */
   1272      1.127  jmcneill bool
   1273      1.166    dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual)
   1274        1.5  augustss {
   1275      1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1276      1.190       mrg 	int i;
   1277      1.127  jmcneill 	uint32_t cmd, hcr;
   1278      1.127  jmcneill 
   1279      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1280      1.229     skrll 
   1281      1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1282      1.127  jmcneill 	sc->sc_bus.use_polling++;
   1283      1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1284      1.127  jmcneill 
   1285      1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1286      1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1287      1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1288      1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1289      1.127  jmcneill 	}
   1290      1.127  jmcneill 
   1291      1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1292      1.127  jmcneill 
   1293      1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1294      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1295      1.127  jmcneill 
   1296      1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1297      1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1298      1.127  jmcneill 		if (hcr == 0)
   1299      1.127  jmcneill 			break;
   1300        1.5  augustss 
   1301      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1302      1.127  jmcneill 	}
   1303      1.127  jmcneill 	if (hcr != 0)
   1304      1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1305        1.5  augustss 
   1306      1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1307      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1308       1.74  augustss 
   1309      1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1310      1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1311      1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1312      1.127  jmcneill 			break;
   1313       1.74  augustss 
   1314      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1315      1.127  jmcneill 	}
   1316      1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1317      1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1318       1.74  augustss 
   1319      1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1320      1.127  jmcneill 	sc->sc_bus.use_polling--;
   1321      1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1322       1.74  augustss 
   1323      1.127  jmcneill 	return true;
   1324      1.127  jmcneill }
   1325       1.74  augustss 
   1326      1.127  jmcneill bool
   1327      1.166    dyoung ehci_resume(device_t dv, const pmf_qual_t *qual)
   1328      1.127  jmcneill {
   1329      1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1330      1.132    dyoung 	int i;
   1331      1.127  jmcneill 	uint32_t cmd, hcr;
   1332       1.74  augustss 
   1333      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1334      1.229     skrll 
   1335      1.127  jmcneill 	/* restore things in case the bios sucks */
   1336      1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1337      1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1338      1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1339      1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1340      1.130  jmcneill 
   1341      1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1342       1.74  augustss 
   1343      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1344       1.74  augustss 
   1345      1.127  jmcneill 	hcr = 0;
   1346      1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1347      1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1348      1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1349      1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1350      1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1351      1.127  jmcneill 			hcr = 1;
   1352       1.74  augustss 		}
   1353      1.127  jmcneill 	}
   1354      1.127  jmcneill 
   1355      1.127  jmcneill 	if (hcr) {
   1356      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1357      1.127  jmcneill 
   1358      1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1359      1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1360      1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1361      1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1362      1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1363      1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1364       1.74  augustss 		}
   1365      1.127  jmcneill 	}
   1366      1.127  jmcneill 
   1367      1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1368      1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1369       1.74  augustss 
   1370      1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1371      1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1372      1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1373      1.127  jmcneill 			break;
   1374       1.74  augustss 
   1375      1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1376        1.5  augustss 	}
   1377      1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1378      1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1379      1.127  jmcneill 
   1380      1.127  jmcneill 	return true;
   1381        1.5  augustss }
   1382        1.5  augustss 
   1383        1.5  augustss /*
   1384        1.5  augustss  * Shut down the controller when the system is going down.
   1385        1.5  augustss  */
   1386      1.133    dyoung bool
   1387      1.133    dyoung ehci_shutdown(device_t self, int flags)
   1388        1.5  augustss {
   1389      1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1390        1.5  augustss 
   1391      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1392      1.229     skrll 
   1393        1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1394        1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1395      1.133    dyoung 	return true;
   1396        1.5  augustss }
   1397        1.5  augustss 
   1398      1.164  uebayasi Static usbd_status
   1399  1.234.2.1     skrll ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, uint32_t size)
   1400        1.5  augustss {
   1401      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1402       1.25  augustss 	usbd_status err;
   1403        1.5  augustss 
   1404      1.197     prlw1 	err = usb_allocmem_flags(&sc->sc_bus, size, 0, dma, USBMALLOC_MULTISEG);
   1405      1.197     prlw1 #ifdef EHCI_DEBUG
   1406      1.197     prlw1 	if (err)
   1407      1.197     prlw1 		printf("ehci_allocm: usb_allocmem_flags()= %s (%d)\n",
   1408      1.197     prlw1 			usbd_errstr(err), err);
   1409      1.197     prlw1 #endif
   1410       1.90      fvdl 	if (err == USBD_NOMEM)
   1411       1.90      fvdl 		err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
   1412       1.25  augustss #ifdef EHCI_DEBUG
   1413       1.25  augustss 	if (err)
   1414      1.197     prlw1 		printf("ehci_allocm: usb_reserve_allocm()= %s (%d)\n",
   1415      1.197     prlw1 			usbd_errstr(err), err);
   1416       1.25  augustss #endif
   1417       1.25  augustss 	return (err);
   1418        1.5  augustss }
   1419        1.5  augustss 
   1420      1.164  uebayasi Static void
   1421        1.5  augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
   1422        1.5  augustss {
   1423      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1424        1.5  augustss 
   1425       1.90      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
   1426      1.134  drochner 		usb_reserve_freem(&sc->sc_dma_reserve,
   1427       1.90      fvdl 		    dma);
   1428       1.90      fvdl 		return;
   1429       1.90      fvdl 	}
   1430        1.5  augustss 	usb_freemem(&sc->sc_bus, dma);
   1431        1.5  augustss }
   1432        1.5  augustss 
   1433      1.164  uebayasi Static usbd_xfer_handle
   1434        1.5  augustss ehci_allocx(struct usbd_bus *bus)
   1435        1.5  augustss {
   1436      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1437        1.5  augustss 	usbd_xfer_handle xfer;
   1438        1.5  augustss 
   1439      1.204  christos 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1440       1.18  augustss 	if (xfer != NULL) {
   1441      1.177   tsutsui 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1442       1.18  augustss #ifdef DIAGNOSTIC
   1443      1.177   tsutsui 		EXFER(xfer)->isdone = 1;
   1444       1.18  augustss 		xfer->busy_free = XFER_BUSY;
   1445       1.18  augustss #endif
   1446       1.18  augustss 	}
   1447        1.5  augustss 	return (xfer);
   1448        1.5  augustss }
   1449        1.5  augustss 
   1450      1.164  uebayasi Static void
   1451        1.5  augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1452        1.5  augustss {
   1453      1.134  drochner 	struct ehci_softc *sc = bus->hci_private;
   1454        1.5  augustss 
   1455       1.18  augustss #ifdef DIAGNOSTIC
   1456       1.18  augustss 	if (xfer->busy_free != XFER_BUSY) {
   1457       1.18  augustss 		printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
   1458       1.18  augustss 		       xfer->busy_free);
   1459       1.18  augustss 	}
   1460       1.18  augustss 	xfer->busy_free = XFER_FREE;
   1461      1.177   tsutsui 	if (!EXFER(xfer)->isdone) {
   1462       1.18  augustss 		printf("ehci_freex: !isdone\n");
   1463       1.18  augustss 	}
   1464       1.18  augustss #endif
   1465      1.204  christos 	pool_cache_put(sc->sc_xferpool, xfer);
   1466        1.5  augustss }
   1467        1.5  augustss 
   1468        1.5  augustss Static void
   1469      1.190       mrg ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1470      1.190       mrg {
   1471      1.190       mrg 	struct ehci_softc *sc = bus->hci_private;
   1472      1.190       mrg 
   1473      1.190       mrg 	*lock = &sc->sc_lock;
   1474      1.190       mrg }
   1475      1.190       mrg 
   1476      1.190       mrg Static void
   1477        1.5  augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
   1478        1.5  augustss {
   1479       1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1480       1.15  augustss 
   1481      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1482      1.229     skrll 
   1483      1.229     skrll 	USBHIST_LOG(ehcidebug, "epipe=%p status=0x%08x",
   1484      1.229     skrll 	    epipe, epipe->sqh->qh.qh_qtd.qtd_status, 0, 0);
   1485      1.158    sketch #ifdef EHCI_DEBUG
   1486       1.22  augustss 	if (ehcidebug)
   1487       1.22  augustss 		usbd_dump_pipe(pipe);
   1488        1.5  augustss #endif
   1489       1.55   mycroft 	epipe->nexttoggle = 0;
   1490        1.5  augustss }
   1491        1.5  augustss 
   1492        1.5  augustss Static void
   1493      1.115  christos ehci_noop(usbd_pipe_handle pipe)
   1494        1.5  augustss {
   1495        1.5  augustss }
   1496        1.5  augustss 
   1497        1.5  augustss #ifdef EHCI_DEBUG
   1498       1.40    martin /*
   1499       1.40    martin  * Unused function - this is meant to be called from a kernel
   1500       1.40    martin  * debugger.
   1501       1.40    martin  */
   1502       1.39    martin void
   1503      1.157    cegger ehci_dump(void)
   1504       1.39    martin {
   1505      1.229     skrll 	ehci_softc_t *sc = theehci;
   1506      1.229     skrll 	int i;
   1507      1.229     skrll 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1508      1.229     skrll 	    EOREAD4(sc, EHCI_USBCMD),
   1509      1.229     skrll 	    EOREAD4(sc, EHCI_USBSTS),
   1510      1.229     skrll 	    EOREAD4(sc, EHCI_USBINTR));
   1511      1.229     skrll 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1512      1.229     skrll 	    EOREAD4(sc, EHCI_FRINDEX),
   1513      1.229     skrll 	    EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1514      1.229     skrll 	    EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1515      1.229     skrll 	    EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1516      1.229     skrll 	for (i = 1; i <= sc->sc_noport; i++)
   1517      1.229     skrll 		printf("port %d status=0x%08x\n", i,
   1518      1.229     skrll 		    EOREAD4(sc, EHCI_PORTSC(i)));
   1519        1.6  augustss }
   1520        1.6  augustss 
   1521      1.164  uebayasi Static void
   1522      1.229     skrll ehci_dump_regs(ehci_softc_t *sc)
   1523        1.9  augustss {
   1524      1.229     skrll 	int i;
   1525      1.229     skrll 
   1526      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1527      1.229     skrll 
   1528      1.229     skrll 	USBHIST_LOG(ehcidebug,
   1529      1.229     skrll 	    "cmd     = 0x%08x  sts      = 0x%08x  ien      = 0x%08x",
   1530      1.229     skrll 	    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS),
   1531      1.229     skrll 	    EOREAD4(sc, EHCI_USBINTR), 0);
   1532      1.229     skrll 	USBHIST_LOG(ehcidebug,
   1533      1.229     skrll 	    "frindex = 0x%08x  ctrdsegm = 0x%08x  periodic = 0x%08x  "
   1534      1.229     skrll 	    "async   = 0x%08x",
   1535      1.229     skrll 	    EOREAD4(sc, EHCI_FRINDEX), EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1536      1.229     skrll 	    EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1537      1.229     skrll 	    EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1538      1.229     skrll 	for (i = 1; i <= sc->sc_noport; i += 2) {
   1539      1.229     skrll 		if (i == sc->sc_noport) {
   1540      1.229     skrll 			USBHIST_LOG(ehcidebug,
   1541      1.229     skrll 			    "port %d status = 0x%08x", i,
   1542      1.229     skrll 			    EOREAD4(sc, EHCI_PORTSC(i)), 0, 0);
   1543      1.229     skrll 		} else {
   1544      1.229     skrll 			USBHIST_LOG(ehcidebug,
   1545      1.229     skrll 			    "port %d status = 0x%08x  port %d status = 0x%08x",
   1546      1.229     skrll 			    i, EOREAD4(sc, EHCI_PORTSC(i)),
   1547      1.229     skrll 			    i+1, EOREAD4(sc, EHCI_PORTSC(i+1)));
   1548       1.15  augustss 		}
   1549       1.15  augustss 	}
   1550       1.15  augustss }
   1551       1.15  augustss 
   1552      1.229     skrll #ifdef EHCI_DEBUG
   1553      1.229     skrll #define ehci_dump_link(link, type) do {					\
   1554      1.229     skrll 	USBHIST_LOG(ehcidebug, "    link 0x%08x (T = %d):",		\
   1555      1.229     skrll 	    link,							\
   1556      1.229     skrll 	    link & EHCI_LINK_TERMINATE ? 1 : 0, 0, 0);			\
   1557      1.229     skrll 	if (type) {							\
   1558      1.229     skrll 		USBHIST_LOG(ehcidebug,					\
   1559      1.229     skrll 		    "        ITD  = %d  QH   = %d  SITD = %d  FSTN = %d",\
   1560      1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_ITD ? 1 : 0,	\
   1561      1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_QH ? 1 : 0,	\
   1562      1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_SITD ? 1 : 0,	\
   1563      1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_FSTN ? 1 : 0);	\
   1564      1.229     skrll 	}								\
   1565      1.229     skrll } while(0)
   1566      1.229     skrll #else
   1567      1.229     skrll #define ehci_dump_link(link, type)
   1568      1.229     skrll #endif
   1569      1.229     skrll 
   1570      1.164  uebayasi Static void
   1571       1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1572       1.15  augustss {
   1573      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1574       1.29  augustss 	int i;
   1575      1.229     skrll 	uint32_t stop = 0;
   1576       1.29  augustss 
   1577       1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1578       1.15  augustss 		ehci_dump_sqtd(sqtd);
   1579      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1580      1.195  christos 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1581      1.138    bouyer 		    sizeof(sqtd->qtd),
   1582      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1583       1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1584      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1585      1.195  christos 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1586      1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1587       1.29  augustss 	}
   1588       1.29  augustss 	if (sqtd)
   1589      1.229     skrll 		USBHIST_LOG(ehcidebug,
   1590      1.229     skrll 		    "dump aborted, too many TDs", 0, 0, 0, 0);
   1591        1.9  augustss }
   1592        1.9  augustss 
   1593      1.164  uebayasi Static void
   1594        1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1595        1.9  augustss {
   1596      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1597      1.229     skrll 
   1598      1.195  christos 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1599      1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1600      1.229     skrll 
   1601      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1602      1.229     skrll 	    "QTD(%p) at 0x%08x:", sqtd, sqtd->physaddr, 0, 0);
   1603        1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1604      1.229     skrll 
   1605      1.195  christos 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1606      1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1607        1.9  augustss }
   1608        1.9  augustss 
   1609      1.164  uebayasi Static void
   1610        1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1611        1.9  augustss {
   1612      1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
   1613        1.9  augustss 
   1614      1.229     skrll #ifdef USBHIST
   1615      1.229     skrll 	uint32_t s = le32toh(qtd->qtd_status);
   1616      1.229     skrll #endif
   1617      1.229     skrll 
   1618      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1619      1.229     skrll 	    "     next = 0x%08x  altnext = 0x%08x  status = 0x%08x",
   1620      1.231     skrll 	    qtd->qtd_next, qtd->qtd_altnext, s, 0);
   1621      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1622      1.229     skrll 	    "   toggle = %d ioc = %d bytes = %#x "
   1623      1.229     skrll 	    "c_page = %#x", EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_IOC(s),
   1624      1.229     skrll 	    EHCI_QTD_GET_BYTES(s), EHCI_QTD_GET_C_PAGE(s));
   1625      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1626      1.229     skrll 	    "     cerr = %d pid = %d stat  = %x",
   1627      1.229     skrll 	    EHCI_QTD_GET_CERR(s), EHCI_QTD_GET_PID(s), EHCI_QTD_GET_STATUS(s),
   1628      1.229     skrll 	    0);
   1629      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1630      1.229     skrll 	    "active =%d halted=%d buferr=%d babble=%d",
   1631      1.229     skrll 	    s & EHCI_QTD_ACTIVE ? 1 : 0,
   1632      1.229     skrll 	    s & EHCI_QTD_HALTED ? 1 : 0,
   1633      1.229     skrll 	    s & EHCI_QTD_BUFERR ? 1 : 0,
   1634      1.229     skrll 	    s & EHCI_QTD_BABBLE ? 1 : 0);
   1635      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1636      1.229     skrll 	    "xacterr=%d missed=%d split =%d ping  =%d",
   1637      1.229     skrll 	    s & EHCI_QTD_XACTERR ? 1 : 0,
   1638      1.229     skrll 	    s & EHCI_QTD_MISSEDMICRO ? 1 : 0,
   1639      1.229     skrll 	    s & EHCI_QTD_SPLITXSTATE ? 1 : 0,
   1640      1.229     skrll 	    s & EHCI_QTD_PINGSTATE ? 1 : 0);
   1641      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1642      1.229     skrll 	    "buffer[0] = %#x  buffer[1] = %#x  "
   1643      1.229     skrll 	    "buffer[2] = %#x  buffer[3] = %#x",
   1644      1.229     skrll 	    le32toh(qtd->qtd_buffer[0]), le32toh(qtd->qtd_buffer[1]),
   1645      1.229     skrll 	    le32toh(qtd->qtd_buffer[2]), le32toh(qtd->qtd_buffer[3]));
   1646      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1647      1.229     skrll 	    "buffer[4] = %#x", le32toh(qtd->qtd_buffer[4]), 0, 0, 0);
   1648        1.9  augustss }
   1649        1.9  augustss 
   1650      1.164  uebayasi Static void
   1651        1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1652        1.9  augustss {
   1653      1.229     skrll #ifdef USBHIST
   1654        1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1655      1.229     skrll 	ehci_link_t link;
   1656      1.229     skrll #endif
   1657  1.234.2.1     skrll 	uint32_t endp, endphub;
   1658      1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
   1659        1.9  augustss 
   1660      1.195  christos 	usb_syncmem(&sqh->dma, sqh->offs,
   1661      1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1662      1.229     skrll 
   1663      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1664      1.229     skrll 	    "QH(%p) at %#x:", sqh, sqh->physaddr, 0, 0);
   1665      1.229     skrll 	link = le32toh(qh->qh_link);
   1666      1.229     skrll 	ehci_dump_link(link, true);
   1667      1.229     skrll 
   1668       1.15  augustss 	endp = le32toh(qh->qh_endp);
   1669      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1670      1.229     skrll 	    "    endp = %#x", endp, 0, 0, 0);
   1671      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1672      1.229     skrll 	    "        addr = 0x%02x  inact = %d  endpt = %d  eps = %d",
   1673      1.229     skrll 	    EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1674      1.229     skrll 	    EHCI_QH_GET_ENDPT(endp),  EHCI_QH_GET_EPS(endp));
   1675      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1676      1.229     skrll 	    "        dtc  = %d     hrecl = %d",
   1677      1.229     skrll 	    EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp), 0, 0);
   1678      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1679      1.229     skrll 	    "        ctl  = %d     nrl   = %d  mpl   = %#x(%d)",
   1680      1.229     skrll 	    EHCI_QH_GET_CTL(endp),EHCI_QH_GET_NRL(endp),
   1681      1.229     skrll 	    EHCI_QH_GET_MPL(endp), EHCI_QH_GET_MPL(endp));
   1682      1.229     skrll 
   1683       1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1684      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1685      1.229     skrll 	    " endphub = %#x", endphub, 0, 0, 0);
   1686      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1687      1.229     skrll 	    "      smask = 0x%02x  cmask = 0x%02x",
   1688      1.229     skrll 	    EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub), 1, 0);
   1689      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1690      1.229     skrll 	    "      huba  = 0x%02x  port  = %d  mult = %d",
   1691      1.229     skrll 	    EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1692      1.229     skrll 	    EHCI_QH_GET_MULT(endphub), 0);
   1693      1.229     skrll 
   1694      1.229     skrll 	link = le32toh(qh->qh_curqtd);
   1695      1.229     skrll 	ehci_dump_link(link, false);
   1696      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "Overlay qTD:", 0, 0, 0, 0);
   1697        1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1698      1.229     skrll 
   1699      1.195  christos 	usb_syncmem(&sqh->dma, sqh->offs,
   1700      1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
   1701        1.9  augustss }
   1702        1.9  augustss 
   1703      1.164  uebayasi Static void
   1704      1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1705      1.139  jmcneill {
   1706      1.139  jmcneill 	ehci_isoc_trans_t t;
   1707      1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1708      1.139  jmcneill 	int i;
   1709      1.139  jmcneill 
   1710      1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
   1711      1.229     skrll 
   1712      1.229     skrll 	USBHIST_LOG(ehcidebug, "ITD: next phys = %#x", itd->itd.itd_next, 0,
   1713      1.229     skrll 	    0, 0);
   1714      1.139  jmcneill 
   1715      1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
   1716      1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1717      1.229     skrll 		USBHIST_LOG(ehcidebug, "ITDctl %d: stat = %x len = %x",
   1718      1.229     skrll 		    i, EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t), 0);
   1719      1.229     skrll 		USBHIST_LOG(ehcidebug, "     ioc = %x pg = %x offs = %x",
   1720      1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1721      1.229     skrll 		    EHCI_ITD_GET_OFFS(t), 0);
   1722      1.139  jmcneill 	}
   1723      1.229     skrll 	USBHIST_LOG(ehcidebug, "ITDbufr: ", 0, 0, 0, 0);
   1724      1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NBUFFERS; i++)
   1725      1.229     skrll 		USBHIST_LOG(ehcidebug, "      %x",
   1726      1.229     skrll 		    EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])), 0, 0, 0);
   1727      1.139  jmcneill 
   1728      1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1729      1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1730      1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1731      1.229     skrll 	USBHIST_LOG(ehcidebug, "     ep = %x daddr = %x dir = %d",
   1732      1.229     skrll 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2), 0);
   1733      1.229     skrll 	USBHIST_LOG(ehcidebug, "     maxpkt = %x multi = %x",
   1734      1.229     skrll 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3), 0, 0);
   1735      1.139  jmcneill }
   1736      1.139  jmcneill 
   1737      1.164  uebayasi Static void
   1738      1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1739      1.139  jmcneill {
   1740      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1741      1.229     skrll 
   1742      1.229     skrll 	USBHIST_LOG(ehcidebug, "SITD %p next = %p prev = %p",
   1743      1.229     skrll 	    itd, itd->u.frame_list.next, itd->u.frame_list.prev, 0);
   1744      1.229     skrll 	USBHIST_LOG(ehcidebug, "        xfernext=%p physaddr=%X slot=%d",
   1745      1.229     skrll 	    itd->xfer_next, itd->physaddr, itd->slot, 0);
   1746      1.139  jmcneill }
   1747      1.139  jmcneill 
   1748      1.164  uebayasi Static void
   1749       1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1750       1.18  augustss {
   1751      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1752      1.229     skrll 
   1753      1.229     skrll 	USBHIST_LOG(ehcidebug, "ex = %p sqtdstart = %p end = %p",
   1754      1.229     skrll 	    ex, ex->sqtdstart, ex->sqtdend, 0);
   1755      1.229     skrll 	USBHIST_LOG(ehcidebug, "     itdstart = %p end = %p isdone = %d",
   1756      1.229     skrll 	    ex->itdstart, ex->itdend, ex->isdone, 0);
   1757       1.18  augustss }
   1758       1.38    martin #endif
   1759        1.5  augustss 
   1760      1.164  uebayasi Static usbd_status
   1761        1.5  augustss ehci_open(usbd_pipe_handle pipe)
   1762        1.5  augustss {
   1763        1.5  augustss 	usbd_device_handle dev = pipe->device;
   1764      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   1765        1.5  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   1766  1.234.2.1     skrll 	uint8_t addr = dev->address;
   1767  1.234.2.1     skrll 	uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1768        1.5  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   1769       1.10  augustss 	ehci_soft_qh_t *sqh;
   1770       1.10  augustss 	usbd_status err;
   1771       1.78  augustss 	int ival, speed, naks;
   1772       1.80  augustss 	int hshubaddr, hshubport;
   1773        1.5  augustss 
   1774      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1775      1.229     skrll 
   1776      1.229     skrll 	USBHIST_LOG(ehcidebug, "pipe=%p, addr=%d, endpt=%d (%d)",
   1777      1.229     skrll 	    pipe, addr, ed->bEndpointAddress, sc->sc_addr);
   1778        1.5  augustss 
   1779       1.80  augustss 	if (dev->myhsport) {
   1780      1.172      matt 		/*
   1781      1.172      matt 		 * When directly attached FS/LS device while doing embedded
   1782      1.172      matt 		 * transaction translations and we are the hub, set the hub
   1783      1.191     skrll 		 * address to 0 (us).
   1784      1.172      matt 		 */
   1785      1.172      matt 		if (!(sc->sc_flags & EHCIF_ETTF)
   1786      1.172      matt 		    || (dev->myhsport->parent->address != sc->sc_addr)) {
   1787      1.172      matt 			hshubaddr = dev->myhsport->parent->address;
   1788      1.172      matt 		} else {
   1789      1.172      matt 			hshubaddr = 0;
   1790      1.172      matt 		}
   1791       1.80  augustss 		hshubport = dev->myhsport->portno;
   1792       1.80  augustss 	} else {
   1793       1.80  augustss 		hshubaddr = 0;
   1794       1.80  augustss 		hshubport = 0;
   1795       1.80  augustss 	}
   1796       1.80  augustss 
   1797       1.17  augustss 	if (sc->sc_dying)
   1798       1.17  augustss 		return (USBD_IOERROR);
   1799       1.17  augustss 
   1800      1.175  drochner 	/* toggle state needed for bulk endpoints */
   1801      1.175  drochner 	epipe->nexttoggle = pipe->endpoint->datatoggle;
   1802       1.55   mycroft 
   1803        1.5  augustss 	if (addr == sc->sc_addr) {
   1804        1.5  augustss 		switch (ed->bEndpointAddress) {
   1805        1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1806        1.5  augustss 			pipe->methods = &ehci_root_ctrl_methods;
   1807        1.5  augustss 			break;
   1808        1.5  augustss 		case UE_DIR_IN | EHCI_INTR_ENDPT:
   1809        1.5  augustss 			pipe->methods = &ehci_root_intr_methods;
   1810        1.5  augustss 			break;
   1811        1.5  augustss 		default:
   1812      1.229     skrll 			USBHIST_LOG(ehcidebug,
   1813      1.229     skrll 			    "bad bEndpointAddress 0x%02x",
   1814      1.229     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1815        1.5  augustss 			return (USBD_INVAL);
   1816        1.5  augustss 		}
   1817       1.10  augustss 		return (USBD_NORMAL_COMPLETION);
   1818       1.10  augustss 	}
   1819       1.10  augustss 
   1820       1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1821       1.11  augustss 	switch (dev->speed) {
   1822       1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1823       1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1824       1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1825       1.37    provos 	default: panic("ehci_open: bad device speed %d", dev->speed);
   1826       1.11  augustss 	}
   1827       1.99  augustss 	if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
   1828      1.146  jmcneill 		aprint_error_dev(sc->sc_dev, "error opening low/full speed "
   1829      1.146  jmcneill 		    "isoc endpoint.\n");
   1830      1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "a low/full speed device is "
   1831      1.146  jmcneill 		    "attached to a USB2 hub, and transaction translations are "
   1832      1.146  jmcneill 		    "not yet supported.\n");
   1833      1.146  jmcneill 		aprint_normal_dev(sc->sc_dev, "reattach the device to the "
   1834      1.146  jmcneill 		    "root hub instead.\n");
   1835      1.229     skrll 		USBHIST_LOG(ehcidebug, "hshubaddr=%d hshubport=%d",
   1836      1.229     skrll 			    hshubaddr, hshubport, 0, 0);
   1837       1.99  augustss 		return USBD_INVAL;
   1838       1.80  augustss 	}
   1839       1.80  augustss 
   1840      1.169   msaitoh 	/*
   1841      1.169   msaitoh 	 * For interrupt transfer, nak throttling must be disabled, but for
   1842      1.169   msaitoh 	 * the other transfer type, nak throttling should be enabled from the
   1843      1.191     skrll 	 * viewpoint that avoids the memory thrashing.
   1844      1.169   msaitoh 	 */
   1845      1.169   msaitoh 	naks = (xfertype == UE_INTERRUPT) ? 0
   1846      1.169   msaitoh 	    : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0);
   1847       1.10  augustss 
   1848      1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1849      1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1850      1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1851      1.139  jmcneill 		if (sqh == NULL)
   1852      1.139  jmcneill 			return (USBD_NOMEM);
   1853      1.139  jmcneill 		/* qh_link filled when the QH is added */
   1854      1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1855      1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1856      1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   1857      1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   1858      1.139  jmcneill 		    EHCI_QH_DTC |
   1859      1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   1860      1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   1861      1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   1862      1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   1863      1.139  jmcneill 		    );
   1864      1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   1865      1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   1866      1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   1867      1.139  jmcneill 		    );
   1868      1.167  jakllsch 		if (speed != EHCI_QH_SPEED_HIGH)
   1869      1.167  jakllsch 			sqh->qh.qh_endphub |= htole32(
   1870      1.167  jakllsch 			    EHCI_QH_SET_PORT(hshubport) |
   1871      1.167  jakllsch 			    EHCI_QH_SET_HUBA(hshubaddr) |
   1872      1.167  jakllsch 			    EHCI_QH_SET_CMASK(0x08) /* XXX */
   1873      1.167  jakllsch 			);
   1874      1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   1875      1.139  jmcneill 		/* Fill the overlay qTD */
   1876      1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   1877      1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   1878      1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   1879      1.139  jmcneill 
   1880      1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1881      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1882      1.139  jmcneill 		epipe->sqh = sqh;
   1883      1.139  jmcneill 	} else {
   1884      1.139  jmcneill 		sqh = NULL;
   1885      1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   1886        1.5  augustss 
   1887       1.10  augustss 	switch (xfertype) {
   1888       1.10  augustss 	case UE_CONTROL:
   1889       1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   1890       1.10  augustss 				   0, &epipe->u.ctl.reqdma);
   1891       1.25  augustss #ifdef EHCI_DEBUG
   1892       1.25  augustss 		if (err)
   1893       1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   1894       1.25  augustss #endif
   1895       1.10  augustss 		if (err)
   1896      1.116  drochner 			goto bad;
   1897       1.11  augustss 		pipe->methods = &ehci_device_ctrl_methods;
   1898      1.190       mrg 		mutex_enter(&sc->sc_lock);
   1899      1.190       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1900      1.190       mrg 		mutex_exit(&sc->sc_lock);
   1901       1.10  augustss 		break;
   1902       1.10  augustss 	case UE_BULK:
   1903       1.10  augustss 		pipe->methods = &ehci_device_bulk_methods;
   1904      1.190       mrg 		mutex_enter(&sc->sc_lock);
   1905      1.190       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   1906      1.190       mrg 		mutex_exit(&sc->sc_lock);
   1907       1.10  augustss 		break;
   1908       1.24  augustss 	case UE_INTERRUPT:
   1909       1.24  augustss 		pipe->methods = &ehci_device_intr_methods;
   1910       1.78  augustss 		ival = pipe->interval;
   1911      1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   1912      1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   1913      1.116  drochner 				if (ed->bInterval > 16) {
   1914      1.116  drochner 					/*
   1915      1.116  drochner 					 * illegal with high-speed, but there
   1916      1.116  drochner 					 * were documentation bugs in the spec,
   1917      1.116  drochner 					 * so be generous
   1918      1.116  drochner 					 */
   1919      1.116  drochner 					ival = 256;
   1920      1.116  drochner 				} else
   1921      1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   1922      1.116  drochner 			} else
   1923      1.116  drochner 				ival = ed->bInterval;
   1924      1.116  drochner 		}
   1925      1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   1926      1.116  drochner 		if (err)
   1927      1.116  drochner 			goto bad;
   1928      1.116  drochner 		break;
   1929       1.24  augustss 	case UE_ISOCHRONOUS:
   1930       1.24  augustss 		pipe->methods = &ehci_device_isoc_methods;
   1931      1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   1932      1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   1933      1.139  jmcneill 			err = USBD_INVAL;
   1934      1.139  jmcneill 			goto bad;
   1935      1.139  jmcneill 		}
   1936      1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   1937      1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   1938      1.139  jmcneill 			err = USBD_INVAL;
   1939      1.139  jmcneill 			goto bad;
   1940      1.139  jmcneill 		}
   1941      1.139  jmcneill 		epipe->u.isoc.next_frame = 0;
   1942      1.139  jmcneill 		epipe->u.isoc.cur_xfers = 0;
   1943      1.139  jmcneill 		break;
   1944       1.10  augustss 	default:
   1945      1.229     skrll 		USBHIST_LOG(ehcidebug, "bad xfer type %d", xfertype, 0, 0, 0);
   1946      1.116  drochner 		err = USBD_INVAL;
   1947      1.116  drochner 		goto bad;
   1948        1.5  augustss 	}
   1949        1.5  augustss 	return (USBD_NORMAL_COMPLETION);
   1950        1.5  augustss 
   1951      1.116  drochner  bad:
   1952      1.139  jmcneill 	if (sqh != NULL)
   1953      1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   1954      1.116  drochner 	return (err);
   1955       1.10  augustss }
   1956       1.10  augustss 
   1957       1.10  augustss /*
   1958      1.190       mrg  * Add an ED to the schedule.  Called with USB lock held.
   1959       1.10  augustss  */
   1960      1.164  uebayasi Static void
   1961      1.190       mrg ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1962       1.10  augustss {
   1963       1.10  augustss 
   1964      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1965      1.190       mrg 
   1966      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1967      1.229     skrll 
   1968      1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1969      1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   1970      1.229     skrll 
   1971       1.10  augustss 	sqh->next = head->next;
   1972       1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   1973      1.229     skrll 
   1974      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   1975      1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1976      1.229     skrll 
   1977       1.10  augustss 	head->next = sqh;
   1978       1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   1979      1.229     skrll 
   1980      1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   1981      1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   1982       1.10  augustss 
   1983       1.10  augustss #ifdef EHCI_DEBUG
   1984      1.229     skrll 	ehci_dump_sqh(sqh);
   1985        1.5  augustss #endif
   1986        1.5  augustss }
   1987        1.5  augustss 
   1988       1.10  augustss /*
   1989      1.190       mrg  * Remove an ED from the schedule.  Called with USB lock held.
   1990       1.10  augustss  */
   1991      1.164  uebayasi Static void
   1992       1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   1993       1.10  augustss {
   1994       1.33  augustss 	ehci_soft_qh_t *p;
   1995       1.10  augustss 
   1996      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1997      1.190       mrg 
   1998       1.10  augustss 	/* XXX */
   1999       1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   2000       1.10  augustss 		;
   2001       1.10  augustss 	if (p == NULL)
   2002       1.37    provos 		panic("ehci_rem_qh: ED not found");
   2003      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   2004      1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   2005       1.10  augustss 	p->next = sqh->next;
   2006       1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   2007      1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   2008      1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2009       1.10  augustss 
   2010       1.11  augustss 	ehci_sync_hc(sc);
   2011       1.11  augustss }
   2012       1.11  augustss 
   2013      1.164  uebayasi Static void
   2014       1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   2015       1.23  augustss {
   2016       1.85  augustss 	int i;
   2017  1.234.2.1     skrll 	uint32_t status;
   2018       1.85  augustss 
   2019       1.87  augustss 	/* Save toggle bit and ping status. */
   2020      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2021      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2022       1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   2023       1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   2024       1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   2025       1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   2026       1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   2027       1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   2028      1.138    bouyer 	usb_syncmem(&sqh->dma,
   2029      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2030      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2031      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2032       1.23  augustss 	sqh->qh.qh_curqtd = 0;
   2033       1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   2034      1.179  jmcneill 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   2035       1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   2036       1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   2037       1.23  augustss 	sqh->sqtd = sqtd;
   2038      1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2039      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2040       1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   2041       1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   2042      1.138    bouyer 	usb_syncmem(&sqh->dma,
   2043      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2044      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2045      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2046       1.23  augustss }
   2047       1.23  augustss 
   2048       1.11  augustss /*
   2049       1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   2050       1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   2051       1.11  augustss  * the interrupt.
   2052       1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   2053       1.11  augustss  */
   2054      1.164  uebayasi Static void
   2055       1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   2056       1.11  augustss {
   2057      1.215  christos 	int error __diagused;
   2058      1.190       mrg 
   2059      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2060       1.11  augustss 
   2061      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2062      1.229     skrll 
   2063       1.12  augustss 	if (sc->sc_dying) {
   2064      1.229     skrll 		USBHIST_LOG(ehcidebug, "dying", 0, 0, 0, 0);
   2065       1.12  augustss 		return;
   2066       1.12  augustss 	}
   2067       1.10  augustss 	/* ask for doorbell */
   2068       1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   2069      1.229     skrll 	USBHIST_LOG(ehcidebug, "cmd = 0x%08x sts = 0x%08x",
   2070      1.229     skrll 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
   2071      1.229     skrll 
   2072      1.190       mrg 	error = cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, hz); /* bell wait */
   2073      1.229     skrll 
   2074      1.229     skrll 	USBHIST_LOG(ehcidebug, "cmd = 0x%08x sts = 0x%08x",
   2075      1.229     skrll 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
   2076       1.15  augustss #ifdef DIAGNOSTIC
   2077       1.15  augustss 	if (error)
   2078      1.190       mrg 		printf("ehci_sync_hc: cv_timedwait() = %d\n", error);
   2079       1.15  augustss #endif
   2080       1.10  augustss }
   2081       1.10  augustss 
   2082      1.164  uebayasi Static void
   2083      1.139  jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
   2084      1.139  jmcneill {
   2085      1.139  jmcneill 	struct ehci_soft_itd *itd, *prev;
   2086      1.139  jmcneill 
   2087      1.139  jmcneill 	prev = NULL;
   2088      1.139  jmcneill 
   2089      1.139  jmcneill 	if (exfer->itdstart == NULL || exfer->itdend == NULL)
   2090      1.139  jmcneill 		panic("ehci isoc xfer being freed, but with no itd chain\n");
   2091      1.139  jmcneill 
   2092      1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   2093      1.139  jmcneill 		prev = itd->u.frame_list.prev;
   2094      1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   2095      1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   2096      1.139  jmcneill 			sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
   2097      1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   2098      1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   2099      1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   2100  1.234.2.2     skrll 			    sizeof(ehci_link_t),
   2101      1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2102      1.139  jmcneill 
   2103      1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   2104      1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = NULL;
   2105      1.139  jmcneill 		} else {
   2106      1.139  jmcneill 			/* XXX this part is untested... */
   2107      1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   2108      1.139  jmcneill 			usb_syncmem(&itd->dma,
   2109      1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   2110  1.234.2.2     skrll 			    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   2111      1.139  jmcneill 
   2112      1.139  jmcneill 			prev->u.frame_list.next = itd->u.frame_list.next;
   2113      1.139  jmcneill 			if (itd->u.frame_list.next != NULL)
   2114      1.139  jmcneill 				itd->u.frame_list.next->u.frame_list.prev = prev;
   2115      1.139  jmcneill 		}
   2116      1.139  jmcneill 	}
   2117      1.139  jmcneill 
   2118      1.139  jmcneill 	prev = NULL;
   2119      1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   2120      1.139  jmcneill 		if (prev != NULL)
   2121      1.139  jmcneill 			ehci_free_itd(sc, prev);
   2122      1.139  jmcneill 		prev = itd;
   2123      1.139  jmcneill 	}
   2124      1.139  jmcneill 	if (prev)
   2125      1.139  jmcneill 		ehci_free_itd(sc, prev);
   2126      1.139  jmcneill 	exfer->itdstart = NULL;
   2127      1.139  jmcneill 	exfer->itdend = NULL;
   2128      1.139  jmcneill }
   2129      1.139  jmcneill 
   2130        1.5  augustss /***********/
   2131        1.5  augustss 
   2132        1.5  augustss /*
   2133        1.5  augustss  * Data structures and routines to emulate the root hub.
   2134        1.5  augustss  */
   2135        1.5  augustss Static usb_device_descriptor_t ehci_devd = {
   2136        1.5  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   2137        1.5  augustss 	UDESC_DEVICE,		/* type */
   2138        1.5  augustss 	{0x00, 0x02},		/* USB version */
   2139        1.5  augustss 	UDCLASS_HUB,		/* class */
   2140        1.5  augustss 	UDSUBCLASS_HUB,		/* subclass */
   2141       1.11  augustss 	UDPROTO_HSHUBSTT,	/* protocol */
   2142        1.5  augustss 	64,			/* max packet */
   2143        1.5  augustss 	{0},{0},{0x00,0x01},	/* device id */
   2144        1.5  augustss 	1,2,0,			/* string indicies */
   2145        1.5  augustss 	1			/* # of configurations */
   2146        1.5  augustss };
   2147        1.5  augustss 
   2148      1.123  drochner Static const usb_device_qualifier_t ehci_odevd = {
   2149       1.11  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   2150       1.11  augustss 	UDESC_DEVICE_QUALIFIER,	/* type */
   2151       1.11  augustss 	{0x00, 0x02},		/* USB version */
   2152       1.11  augustss 	UDCLASS_HUB,		/* class */
   2153       1.11  augustss 	UDSUBCLASS_HUB,		/* subclass */
   2154       1.11  augustss 	UDPROTO_FSHUB,		/* protocol */
   2155       1.11  augustss 	64,			/* max packet */
   2156       1.11  augustss 	1,			/* # of configurations */
   2157       1.11  augustss 	0
   2158       1.11  augustss };
   2159       1.11  augustss 
   2160      1.123  drochner Static const usb_config_descriptor_t ehci_confd = {
   2161        1.5  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   2162        1.5  augustss 	UDESC_CONFIG,
   2163        1.5  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   2164        1.5  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   2165        1.5  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   2166        1.5  augustss 	1,
   2167        1.5  augustss 	1,
   2168        1.5  augustss 	0,
   2169      1.120  drochner 	UC_ATTR_MBO | UC_SELF_POWERED,
   2170        1.5  augustss 	0			/* max power */
   2171        1.5  augustss };
   2172        1.5  augustss 
   2173      1.123  drochner Static const usb_interface_descriptor_t ehci_ifcd = {
   2174        1.5  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   2175        1.5  augustss 	UDESC_INTERFACE,
   2176        1.5  augustss 	0,
   2177        1.5  augustss 	0,
   2178        1.5  augustss 	1,
   2179        1.5  augustss 	UICLASS_HUB,
   2180        1.5  augustss 	UISUBCLASS_HUB,
   2181       1.11  augustss 	UIPROTO_HSHUBSTT,
   2182        1.5  augustss 	0
   2183        1.5  augustss };
   2184        1.5  augustss 
   2185      1.123  drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
   2186        1.5  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   2187        1.5  augustss 	UDESC_ENDPOINT,
   2188        1.5  augustss 	UE_DIR_IN | EHCI_INTR_ENDPT,
   2189        1.5  augustss 	UE_INTERRUPT,
   2190        1.5  augustss 	{8, 0},			/* max packet */
   2191      1.118  drochner 	12
   2192        1.5  augustss };
   2193        1.5  augustss 
   2194      1.123  drochner Static const usb_hub_descriptor_t ehci_hubd = {
   2195        1.5  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   2196        1.5  augustss 	UDESC_HUB,
   2197        1.5  augustss 	0,
   2198        1.5  augustss 	{0,0},
   2199        1.5  augustss 	0,
   2200        1.5  augustss 	0,
   2201      1.111  christos 	{""},
   2202      1.111  christos 	{""},
   2203        1.5  augustss };
   2204        1.5  augustss 
   2205        1.5  augustss /*
   2206        1.5  augustss  * Simulate a hardware hub by handling all the necessary requests.
   2207        1.5  augustss  */
   2208        1.5  augustss Static usbd_status
   2209        1.5  augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
   2210        1.5  augustss {
   2211      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2212        1.5  augustss 	usbd_status err;
   2213        1.5  augustss 
   2214        1.5  augustss 	/* Insert last in queue. */
   2215      1.190       mrg 	mutex_enter(&sc->sc_lock);
   2216        1.5  augustss 	err = usb_insert_transfer(xfer);
   2217      1.190       mrg 	mutex_exit(&sc->sc_lock);
   2218        1.5  augustss 	if (err)
   2219        1.5  augustss 		return (err);
   2220        1.5  augustss 
   2221        1.5  augustss 	/* Pipe isn't running, start first */
   2222        1.5  augustss 	return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2223        1.5  augustss }
   2224        1.5  augustss 
   2225        1.5  augustss Static usbd_status
   2226        1.5  augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
   2227        1.5  augustss {
   2228      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2229        1.5  augustss 	usb_device_request_t *req;
   2230        1.5  augustss 	void *buf = NULL;
   2231        1.5  augustss 	int port, i;
   2232      1.190       mrg 	int len, value, index, l, totlen = 0;
   2233        1.5  augustss 	usb_port_status_t ps;
   2234        1.5  augustss 	usb_hub_descriptor_t hubd;
   2235        1.5  augustss 	usbd_status err;
   2236  1.234.2.1     skrll 	uint32_t v;
   2237        1.5  augustss 
   2238      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2239      1.229     skrll 
   2240        1.5  augustss 	if (sc->sc_dying)
   2241        1.5  augustss 		return (USBD_IOERROR);
   2242        1.5  augustss 
   2243        1.5  augustss #ifdef DIAGNOSTIC
   2244        1.5  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   2245        1.5  augustss 		/* XXX panic */
   2246        1.5  augustss 		return (USBD_INVAL);
   2247        1.5  augustss #endif
   2248        1.5  augustss 	req = &xfer->request;
   2249        1.5  augustss 
   2250      1.229     skrll 	USBHIST_LOG(ehcidebug, "type=0x%02x request=%02x",
   2251      1.229     skrll 		    req->bmRequestType, req->bRequest, 0, 0);
   2252        1.5  augustss 
   2253        1.5  augustss 	len = UGETW(req->wLength);
   2254        1.5  augustss 	value = UGETW(req->wValue);
   2255        1.5  augustss 	index = UGETW(req->wIndex);
   2256        1.5  augustss 
   2257        1.5  augustss 	if (len != 0)
   2258       1.30  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   2259        1.5  augustss 
   2260        1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2261        1.5  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   2262        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   2263        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   2264        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   2265       1.33  augustss 		/*
   2266        1.5  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   2267        1.5  augustss 		 * for the integrated root hub.
   2268        1.5  augustss 		 */
   2269        1.5  augustss 		break;
   2270        1.5  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   2271        1.5  augustss 		if (len > 0) {
   2272  1.234.2.1     skrll 			*(uint8_t *)buf = sc->sc_conf;
   2273        1.5  augustss 			totlen = 1;
   2274        1.5  augustss 		}
   2275        1.5  augustss 		break;
   2276        1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2277      1.229     skrll 		USBHIST_LOG(ehcidebug, "wValue=0x%04x", value, 0, 0, 0);
   2278      1.109  christos 		if (len == 0)
   2279      1.109  christos 			break;
   2280        1.5  augustss 		switch(value >> 8) {
   2281        1.5  augustss 		case UDESC_DEVICE:
   2282        1.5  augustss 			if ((value & 0xff) != 0) {
   2283        1.5  augustss 				err = USBD_IOERROR;
   2284        1.5  augustss 				goto ret;
   2285        1.5  augustss 			}
   2286        1.5  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2287        1.5  augustss 			USETW(ehci_devd.idVendor, sc->sc_id_vendor);
   2288        1.5  augustss 			memcpy(buf, &ehci_devd, l);
   2289        1.5  augustss 			break;
   2290       1.33  augustss 		/*
   2291       1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2292       1.11  augustss 		 * we need this descriptor.
   2293       1.11  augustss 		 */
   2294       1.11  augustss 		case UDESC_DEVICE_QUALIFIER:
   2295       1.11  augustss 			if ((value & 0xff) != 0) {
   2296       1.11  augustss 				err = USBD_IOERROR;
   2297       1.11  augustss 				goto ret;
   2298       1.11  augustss 			}
   2299       1.11  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2300       1.11  augustss 			memcpy(buf, &ehci_odevd, l);
   2301       1.11  augustss 			break;
   2302       1.33  augustss 		/*
   2303       1.11  augustss 		 * We can't really operate at another speed, but the spec says
   2304       1.11  augustss 		 * we need this descriptor.
   2305       1.11  augustss 		 */
   2306       1.11  augustss 		case UDESC_OTHER_SPEED_CONFIGURATION:
   2307        1.5  augustss 		case UDESC_CONFIG:
   2308        1.5  augustss 			if ((value & 0xff) != 0) {
   2309        1.5  augustss 				err = USBD_IOERROR;
   2310        1.5  augustss 				goto ret;
   2311        1.5  augustss 			}
   2312        1.5  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   2313        1.5  augustss 			memcpy(buf, &ehci_confd, l);
   2314       1.11  augustss 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   2315       1.11  augustss 				value >> 8;
   2316        1.5  augustss 			buf = (char *)buf + l;
   2317        1.5  augustss 			len -= l;
   2318        1.5  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   2319        1.5  augustss 			totlen += l;
   2320        1.5  augustss 			memcpy(buf, &ehci_ifcd, l);
   2321        1.5  augustss 			buf = (char *)buf + l;
   2322        1.5  augustss 			len -= l;
   2323        1.5  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   2324        1.5  augustss 			totlen += l;
   2325        1.5  augustss 			memcpy(buf, &ehci_endpd, l);
   2326        1.5  augustss 			break;
   2327        1.5  augustss 		case UDESC_STRING:
   2328      1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2329        1.5  augustss 			switch (value & 0xff) {
   2330       1.88  augustss 			case 0: /* Language table */
   2331      1.131  drochner 				totlen = usb_makelangtbl(sd, len);
   2332       1.88  augustss 				break;
   2333        1.5  augustss 			case 1: /* Vendor */
   2334      1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2335      1.131  drochner 							 sc->sc_vendor);
   2336        1.5  augustss 				break;
   2337        1.5  augustss 			case 2: /* Product */
   2338      1.131  drochner 				totlen = usb_makestrdesc(sd, len,
   2339      1.131  drochner 							 "EHCI root hub");
   2340        1.5  augustss 				break;
   2341        1.5  augustss 			}
   2342      1.131  drochner #undef sd
   2343        1.5  augustss 			break;
   2344        1.5  augustss 		default:
   2345        1.5  augustss 			err = USBD_IOERROR;
   2346        1.5  augustss 			goto ret;
   2347        1.5  augustss 		}
   2348        1.5  augustss 		break;
   2349        1.5  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   2350        1.5  augustss 		if (len > 0) {
   2351  1.234.2.1     skrll 			*(uint8_t *)buf = 0;
   2352        1.5  augustss 			totlen = 1;
   2353        1.5  augustss 		}
   2354        1.5  augustss 		break;
   2355        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   2356        1.5  augustss 		if (len > 1) {
   2357        1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   2358        1.5  augustss 			totlen = 2;
   2359        1.5  augustss 		}
   2360        1.5  augustss 		break;
   2361        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   2362        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   2363        1.5  augustss 		if (len > 1) {
   2364        1.5  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   2365        1.5  augustss 			totlen = 2;
   2366        1.5  augustss 		}
   2367        1.5  augustss 		break;
   2368        1.5  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   2369        1.5  augustss 		if (value >= USB_MAX_DEVICES) {
   2370        1.5  augustss 			err = USBD_IOERROR;
   2371        1.5  augustss 			goto ret;
   2372        1.5  augustss 		}
   2373        1.5  augustss 		sc->sc_addr = value;
   2374        1.5  augustss 		break;
   2375        1.5  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   2376        1.5  augustss 		if (value != 0 && value != 1) {
   2377        1.5  augustss 			err = USBD_IOERROR;
   2378        1.5  augustss 			goto ret;
   2379        1.5  augustss 		}
   2380        1.5  augustss 		sc->sc_conf = value;
   2381        1.5  augustss 		break;
   2382        1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   2383        1.5  augustss 		break;
   2384        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   2385        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   2386        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   2387        1.5  augustss 		err = USBD_IOERROR;
   2388        1.5  augustss 		goto ret;
   2389        1.5  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   2390        1.5  augustss 		break;
   2391        1.5  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   2392        1.5  augustss 		break;
   2393        1.5  augustss 	/* Hub requests */
   2394        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2395        1.5  augustss 		break;
   2396        1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2397      1.229     skrll 		USBHIST_LOG(ehcidebug,
   2398      1.229     skrll 		    "UR_CLEAR_PORT_FEATURE port=%d feature=%d", index, value,
   2399      1.229     skrll 		    0, 0);
   2400        1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2401        1.5  augustss 			err = USBD_IOERROR;
   2402        1.5  augustss 			goto ret;
   2403        1.5  augustss 		}
   2404        1.5  augustss 		port = EHCI_PORTSC(index);
   2405      1.106  augustss 		v = EOREAD4(sc, port);
   2406      1.229     skrll 		USBHIST_LOG(ehcidebug, "portsc=0x%08x", v, 0, 0, 0);
   2407      1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2408        1.5  augustss 		switch(value) {
   2409        1.5  augustss 		case UHF_PORT_ENABLE:
   2410        1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2411        1.5  augustss 			break;
   2412        1.5  augustss 		case UHF_PORT_SUSPEND:
   2413      1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2414      1.137  drochner 				break;
   2415      1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2416      1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2417      1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2418      1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2419      1.137  drochner 			EOWRITE4(sc, port, v);
   2420      1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2421      1.137  drochner #ifdef DEBUG
   2422      1.137  drochner 			v = EOREAD4(sc, port);
   2423      1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2424      1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2425      1.137  drochner #endif
   2426        1.5  augustss 			break;
   2427        1.5  augustss 		case UHF_PORT_POWER:
   2428      1.106  augustss 			if (sc->sc_hasppc)
   2429      1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2430        1.5  augustss 			break;
   2431       1.14  augustss 		case UHF_PORT_TEST:
   2432      1.229     skrll 			USBHIST_LOG(ehcidebug, "clear port test "
   2433      1.229     skrll 				    "%d", index, 0, 0, 0);
   2434       1.14  augustss 			break;
   2435       1.14  augustss 		case UHF_PORT_INDICATOR:
   2436      1.229     skrll 			USBHIST_LOG(ehcidebug, "clear port ind "
   2437      1.229     skrll 				    "%d", index, 0, 0, 0);
   2438       1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2439       1.14  augustss 			break;
   2440        1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2441        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2442        1.5  augustss 			break;
   2443        1.5  augustss 		case UHF_C_PORT_ENABLE:
   2444        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2445        1.5  augustss 			break;
   2446        1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2447        1.5  augustss 			/* how? */
   2448        1.5  augustss 			break;
   2449        1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2450        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2451        1.5  augustss 			break;
   2452        1.5  augustss 		case UHF_C_PORT_RESET:
   2453      1.106  augustss 			sc->sc_isreset[index] = 0;
   2454        1.5  augustss 			break;
   2455        1.5  augustss 		default:
   2456        1.5  augustss 			err = USBD_IOERROR;
   2457        1.5  augustss 			goto ret;
   2458        1.5  augustss 		}
   2459        1.5  augustss #if 0
   2460        1.5  augustss 		switch(value) {
   2461        1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2462        1.5  augustss 		case UHF_C_PORT_ENABLE:
   2463        1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2464        1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2465        1.5  augustss 		case UHF_C_PORT_RESET:
   2466        1.5  augustss 		default:
   2467        1.5  augustss 			break;
   2468        1.5  augustss 		}
   2469        1.5  augustss #endif
   2470        1.5  augustss 		break;
   2471        1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2472      1.109  christos 		if (len == 0)
   2473      1.109  christos 			break;
   2474       1.51    toshii 		if ((value & 0xff) != 0) {
   2475        1.5  augustss 			err = USBD_IOERROR;
   2476        1.5  augustss 			goto ret;
   2477        1.5  augustss 		}
   2478        1.5  augustss 		hubd = ehci_hubd;
   2479        1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2480        1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2481        1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2482       1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2483       1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2484      1.164  uebayasi 			? UHD_PORT_IND : 0);
   2485        1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2486       1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2487        1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2488        1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2489        1.5  augustss 		l = min(len, hubd.bDescLength);
   2490        1.5  augustss 		totlen = l;
   2491        1.5  augustss 		memcpy(buf, &hubd, l);
   2492        1.5  augustss 		break;
   2493        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2494        1.5  augustss 		if (len != 4) {
   2495        1.5  augustss 			err = USBD_IOERROR;
   2496        1.5  augustss 			goto ret;
   2497        1.5  augustss 		}
   2498        1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2499        1.5  augustss 		totlen = len;
   2500        1.5  augustss 		break;
   2501        1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2502      1.229     skrll 		USBHIST_LOG(ehcidebug, "get port status i=%d", index, 0, 0, 0);
   2503        1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2504        1.5  augustss 			err = USBD_IOERROR;
   2505        1.5  augustss 			goto ret;
   2506        1.5  augustss 		}
   2507        1.5  augustss 		if (len != 4) {
   2508        1.5  augustss 			err = USBD_IOERROR;
   2509        1.5  augustss 			goto ret;
   2510        1.5  augustss 		}
   2511        1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2512      1.229     skrll 		USBHIST_LOG(ehcidebug, "port status=0x%04x", v, 0, 0, 0);
   2513      1.172      matt 
   2514      1.178      matt 		i = UPS_HIGH_SPEED;
   2515      1.172      matt 		if (sc->sc_flags & EHCIF_ETTF) {
   2516      1.172      matt 			/*
   2517      1.172      matt 			 * If we are doing embedded transaction translation,
   2518      1.172      matt 			 * then directly attached LS/FS devices are reset by
   2519      1.172      matt 			 * the EHCI controller itself.  PSPD is encoded
   2520      1.195  christos 			 * the same way as in USBSTATUS.
   2521      1.172      matt 			 */
   2522      1.172      matt 			i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED;
   2523      1.172      matt 		}
   2524        1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2525        1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2526        1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2527        1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2528        1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2529        1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2530      1.170  kiyohara 		if (sc->sc_vendor_port_status)
   2531      1.170  kiyohara 			i = sc->sc_vendor_port_status(sc, v, i);
   2532        1.5  augustss 		USETW(ps.wPortStatus, i);
   2533        1.5  augustss 		i = 0;
   2534        1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2535        1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2536        1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2537      1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2538        1.5  augustss 		USETW(ps.wPortChange, i);
   2539        1.5  augustss 		l = min(len, sizeof ps);
   2540        1.5  augustss 		memcpy(buf, &ps, l);
   2541        1.5  augustss 		totlen = l;
   2542        1.5  augustss 		break;
   2543        1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2544        1.5  augustss 		err = USBD_IOERROR;
   2545        1.5  augustss 		goto ret;
   2546        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2547        1.5  augustss 		break;
   2548        1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2549        1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2550        1.5  augustss 			err = USBD_IOERROR;
   2551        1.5  augustss 			goto ret;
   2552        1.5  augustss 		}
   2553        1.5  augustss 		port = EHCI_PORTSC(index);
   2554      1.106  augustss 		v = EOREAD4(sc, port);
   2555      1.229     skrll 		USBHIST_LOG(ehcidebug, "portsc=0x%08x", v, 0, 0, 0);
   2556      1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2557        1.5  augustss 		switch(value) {
   2558        1.5  augustss 		case UHF_PORT_ENABLE:
   2559        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2560        1.5  augustss 			break;
   2561        1.5  augustss 		case UHF_PORT_SUSPEND:
   2562        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2563        1.5  augustss 			break;
   2564        1.5  augustss 		case UHF_PORT_RESET:
   2565      1.229     skrll 			USBHIST_LOG(ehcidebug, "reset port %d", index, 0, 0, 0);
   2566      1.172      matt 			if (EHCI_PS_IS_LOWSPEED(v)
   2567      1.172      matt 			    && sc->sc_ncomp > 0
   2568      1.172      matt 			    && !(sc->sc_flags & EHCIF_ETTF)) {
   2569      1.172      matt 				/*
   2570      1.172      matt 				 * Low speed device on non-ETTF controller or
   2571      1.172      matt 				 * unaccompanied controller, give up ownership.
   2572      1.172      matt 				 */
   2573        1.6  augustss 				ehci_disown(sc, index, 1);
   2574        1.6  augustss 				break;
   2575        1.6  augustss 			}
   2576        1.8  augustss 			/* Start reset sequence. */
   2577        1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2578        1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2579        1.8  augustss 			/* Wait for reset to complete. */
   2580       1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2581       1.17  augustss 			if (sc->sc_dying) {
   2582       1.17  augustss 				err = USBD_IOERROR;
   2583       1.17  augustss 				goto ret;
   2584       1.17  augustss 			}
   2585      1.172      matt 			/*
   2586      1.207  jakllsch 			 * An embedded transaction translator will automatically
   2587      1.172      matt 			 * terminate the reset sequence so there's no need to
   2588      1.172      matt 			 * it.
   2589      1.172      matt 			 */
   2590      1.178      matt 			v = EOREAD4(sc, port);
   2591      1.178      matt 			if (v & EHCI_PS_PR) {
   2592      1.172      matt 				/* Terminate reset sequence. */
   2593      1.173  jmcneill 				EOWRITE4(sc, port, v & ~EHCI_PS_PR);
   2594      1.172      matt 				/* Wait for HC to complete reset. */
   2595      1.172      matt 				usb_delay_ms(&sc->sc_bus,
   2596      1.172      matt 				    EHCI_PORT_RESET_COMPLETE);
   2597      1.172      matt 				if (sc->sc_dying) {
   2598      1.172      matt 					err = USBD_IOERROR;
   2599      1.172      matt 					goto ret;
   2600      1.172      matt 				}
   2601       1.17  augustss 			}
   2602      1.172      matt 
   2603        1.8  augustss 			v = EOREAD4(sc, port);
   2604      1.229     skrll 			USBHIST_LOG(ehcidebug,
   2605      1.229     skrll 			    "ehci after reset, status=0x%08x", v, 0, 0, 0);
   2606        1.8  augustss 			if (v & EHCI_PS_PR) {
   2607        1.8  augustss 				printf("%s: port reset timeout\n",
   2608      1.134  drochner 				       device_xname(sc->sc_dev));
   2609        1.8  augustss 				return (USBD_TIMEOUT);
   2610        1.5  augustss 			}
   2611        1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2612        1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2613        1.6  augustss 				ehci_disown(sc, index, 0);
   2614        1.6  augustss 				break;
   2615        1.6  augustss 			}
   2616      1.106  augustss 			sc->sc_isreset[index] = 1;
   2617      1.229     skrll 			USBHIST_LOG(ehcidebug,
   2618      1.229     skrll 			    "ehci port %d reset, status = 0x%08x", index, v, 0,
   2619      1.229     skrll 			    0);
   2620        1.5  augustss 			break;
   2621        1.5  augustss 		case UHF_PORT_POWER:
   2622      1.229     skrll 			USBHIST_LOG(ehcidebug,
   2623      1.229     skrll 			    "set port power %d (has PPC = %d)", index,
   2624      1.229     skrll 			    sc->sc_hasppc, 0, 0);
   2625      1.106  augustss 			if (sc->sc_hasppc)
   2626      1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2627        1.5  augustss 			break;
   2628       1.11  augustss 		case UHF_PORT_TEST:
   2629      1.229     skrll 			USBHIST_LOG(ehcidebug, "set port test %d",
   2630      1.229     skrll 				index, 0, 0, 0);
   2631       1.11  augustss 			break;
   2632       1.11  augustss 		case UHF_PORT_INDICATOR:
   2633      1.229     skrll 			USBHIST_LOG(ehcidebug, "set port ind %d",
   2634      1.229     skrll 				index, 0, 0, 0);
   2635       1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2636       1.11  augustss 			break;
   2637        1.5  augustss 		default:
   2638        1.5  augustss 			err = USBD_IOERROR;
   2639        1.5  augustss 			goto ret;
   2640        1.5  augustss 		}
   2641        1.5  augustss 		break;
   2642       1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2643       1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2644       1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2645       1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2646       1.11  augustss 		break;
   2647        1.5  augustss 	default:
   2648        1.5  augustss 		err = USBD_IOERROR;
   2649        1.5  augustss 		goto ret;
   2650        1.5  augustss 	}
   2651        1.5  augustss 	xfer->actlen = totlen;
   2652        1.5  augustss 	err = USBD_NORMAL_COMPLETION;
   2653        1.5  augustss  ret:
   2654      1.190       mrg 	mutex_enter(&sc->sc_lock);
   2655        1.5  augustss 	xfer->status = err;
   2656        1.5  augustss 	usb_transfer_complete(xfer);
   2657      1.190       mrg 	mutex_exit(&sc->sc_lock);
   2658        1.5  augustss 	return (USBD_IN_PROGRESS);
   2659        1.6  augustss }
   2660        1.6  augustss 
   2661      1.164  uebayasi Static void
   2662      1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2663        1.6  augustss {
   2664       1.24  augustss 	int port;
   2665  1.234.2.1     skrll 	uint32_t v;
   2666        1.6  augustss 
   2667      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2668      1.229     skrll 
   2669      1.229     skrll 	USBHIST_LOG(ehcidebug, "index=%d lowspeed=%d", index, lowspeed, 0, 0);
   2670        1.6  augustss #ifdef DIAGNOSTIC
   2671        1.6  augustss 	if (sc->sc_npcomp != 0) {
   2672       1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2673        1.6  augustss 		if (i >= sc->sc_ncomp)
   2674        1.6  augustss 			printf("%s: strange port\n",
   2675      1.134  drochner 			       device_xname(sc->sc_dev));
   2676        1.6  augustss 		else
   2677        1.6  augustss 			printf("%s: handing over %s speed device on "
   2678        1.6  augustss 			       "port %d to %s\n",
   2679      1.134  drochner 			       device_xname(sc->sc_dev),
   2680        1.6  augustss 			       lowspeed ? "low" : "full",
   2681      1.134  drochner 			       index, device_xname(sc->sc_comps[i]));
   2682        1.6  augustss 	} else {
   2683      1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2684        1.6  augustss 	}
   2685        1.6  augustss #endif
   2686        1.6  augustss 	port = EHCI_PORTSC(index);
   2687        1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2688        1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2689        1.5  augustss }
   2690        1.5  augustss 
   2691        1.5  augustss /* Abort a root control request. */
   2692        1.5  augustss Static void
   2693      1.115  christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
   2694        1.5  augustss {
   2695        1.5  augustss 	/* Nothing to do, all transfers are synchronous. */
   2696        1.5  augustss }
   2697        1.5  augustss 
   2698        1.5  augustss /* Close the root pipe. */
   2699        1.5  augustss Static void
   2700      1.115  christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
   2701        1.5  augustss {
   2702      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2703        1.5  augustss 	/* Nothing to do. */
   2704        1.5  augustss }
   2705        1.5  augustss 
   2706      1.164  uebayasi Static void
   2707      1.208  jakllsch ehci_root_ctrl_done(usbd_xfer_handle xfer)
   2708        1.5  augustss {
   2709       1.78  augustss 	xfer->hcpriv = NULL;
   2710        1.5  augustss }
   2711        1.5  augustss 
   2712        1.5  augustss Static usbd_status
   2713        1.5  augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
   2714        1.5  augustss {
   2715      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2716        1.5  augustss 	usbd_status err;
   2717        1.5  augustss 
   2718        1.5  augustss 	/* Insert last in queue. */
   2719      1.190       mrg 	mutex_enter(&sc->sc_lock);
   2720        1.5  augustss 	err = usb_insert_transfer(xfer);
   2721      1.190       mrg 	mutex_exit(&sc->sc_lock);
   2722        1.5  augustss 	if (err)
   2723        1.5  augustss 		return (err);
   2724        1.5  augustss 
   2725        1.5  augustss 	/* Pipe isn't running, start first */
   2726        1.5  augustss 	return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2727        1.5  augustss }
   2728        1.5  augustss 
   2729        1.5  augustss Static usbd_status
   2730        1.5  augustss ehci_root_intr_start(usbd_xfer_handle xfer)
   2731        1.5  augustss {
   2732        1.5  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   2733      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2734        1.5  augustss 
   2735        1.5  augustss 	if (sc->sc_dying)
   2736        1.5  augustss 		return (USBD_IOERROR);
   2737        1.5  augustss 
   2738      1.190       mrg 	mutex_enter(&sc->sc_lock);
   2739        1.5  augustss 	sc->sc_intrxfer = xfer;
   2740      1.190       mrg 	mutex_exit(&sc->sc_lock);
   2741        1.5  augustss 
   2742        1.5  augustss 	return (USBD_IN_PROGRESS);
   2743        1.5  augustss }
   2744        1.5  augustss 
   2745        1.5  augustss /* Abort a root interrupt request. */
   2746        1.5  augustss Static void
   2747        1.5  augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
   2748        1.5  augustss {
   2749      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2750        1.5  augustss 
   2751      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2752      1.227     skrll 	KASSERT(xfer->pipe->intrxfer == xfer);
   2753      1.227     skrll 
   2754      1.227     skrll 	sc->sc_intrxfer = NULL;
   2755      1.227     skrll 
   2756        1.5  augustss 	xfer->status = USBD_CANCELLED;
   2757        1.5  augustss 	usb_transfer_complete(xfer);
   2758        1.5  augustss }
   2759        1.5  augustss 
   2760        1.5  augustss /* Close the root pipe. */
   2761        1.5  augustss Static void
   2762        1.5  augustss ehci_root_intr_close(usbd_pipe_handle pipe)
   2763        1.5  augustss {
   2764      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   2765       1.33  augustss 
   2766      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2767      1.229     skrll 
   2768      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2769      1.190       mrg 
   2770        1.5  augustss 	sc->sc_intrxfer = NULL;
   2771        1.5  augustss }
   2772        1.5  augustss 
   2773      1.164  uebayasi Static void
   2774      1.208  jakllsch ehci_root_intr_done(usbd_xfer_handle xfer)
   2775        1.5  augustss {
   2776       1.78  augustss 	xfer->hcpriv = NULL;
   2777        1.9  augustss }
   2778        1.9  augustss 
   2779        1.9  augustss /************************/
   2780        1.9  augustss 
   2781      1.164  uebayasi Static ehci_soft_qh_t *
   2782        1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2783        1.9  augustss {
   2784        1.9  augustss 	ehci_soft_qh_t *sqh;
   2785        1.9  augustss 	usbd_status err;
   2786        1.9  augustss 	int i, offs;
   2787        1.9  augustss 	usb_dma_t dma;
   2788        1.9  augustss 
   2789      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2790      1.229     skrll 
   2791        1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2792      1.229     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   2793        1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2794        1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2795       1.25  augustss #ifdef EHCI_DEBUG
   2796       1.25  augustss 		if (err)
   2797       1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2798       1.25  augustss #endif
   2799        1.9  augustss 		if (err)
   2800       1.11  augustss 			return (NULL);
   2801        1.9  augustss 		for(i = 0; i < EHCI_SQH_CHUNK; i++) {
   2802        1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2803       1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2804       1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2805      1.138    bouyer 			sqh->dma = dma;
   2806      1.138    bouyer 			sqh->offs = offs;
   2807        1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2808        1.9  augustss 			sc->sc_freeqhs = sqh;
   2809        1.9  augustss 		}
   2810        1.9  augustss 	}
   2811        1.9  augustss 	sqh = sc->sc_freeqhs;
   2812        1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2813        1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2814       1.11  augustss 	sqh->next = NULL;
   2815        1.9  augustss 	return (sqh);
   2816        1.9  augustss }
   2817        1.9  augustss 
   2818      1.164  uebayasi Static void
   2819        1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2820        1.9  augustss {
   2821        1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2822        1.9  augustss 	sc->sc_freeqhs = sqh;
   2823        1.9  augustss }
   2824        1.9  augustss 
   2825      1.164  uebayasi Static ehci_soft_qtd_t *
   2826        1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2827        1.9  augustss {
   2828      1.190       mrg 	ehci_soft_qtd_t *sqtd = NULL;
   2829        1.9  augustss 	usbd_status err;
   2830        1.9  augustss 	int i, offs;
   2831        1.9  augustss 	usb_dma_t dma;
   2832        1.9  augustss 
   2833      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2834      1.229     skrll 
   2835        1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2836      1.229     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   2837      1.190       mrg 
   2838        1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2839        1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2840       1.25  augustss #ifdef EHCI_DEBUG
   2841       1.25  augustss 		if (err)
   2842       1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2843       1.25  augustss #endif
   2844        1.9  augustss 		if (err)
   2845      1.190       mrg 			goto done;
   2846      1.190       mrg 
   2847        1.9  augustss 		for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2848        1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2849       1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2850       1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2851      1.138    bouyer 			sqtd->dma = dma;
   2852      1.138    bouyer 			sqtd->offs = offs;
   2853      1.190       mrg 
   2854        1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2855        1.9  augustss 			sc->sc_freeqtds = sqtd;
   2856        1.9  augustss 		}
   2857        1.9  augustss 	}
   2858        1.9  augustss 
   2859        1.9  augustss 	sqtd = sc->sc_freeqtds;
   2860        1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2861        1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2862        1.9  augustss 	sqtd->nextqtd = NULL;
   2863        1.9  augustss 	sqtd->xfer = NULL;
   2864        1.9  augustss 
   2865      1.190       mrg done:
   2866        1.9  augustss 	return (sqtd);
   2867        1.9  augustss }
   2868        1.9  augustss 
   2869      1.164  uebayasi Static void
   2870        1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2871        1.9  augustss {
   2872        1.9  augustss 
   2873      1.206     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   2874      1.190       mrg 
   2875        1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2876        1.9  augustss 	sc->sc_freeqtds = sqtd;
   2877        1.9  augustss }
   2878        1.9  augustss 
   2879      1.164  uebayasi Static usbd_status
   2880       1.25  augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
   2881       1.15  augustss 		     int alen, int rd, usbd_xfer_handle xfer,
   2882       1.15  augustss 		     ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2883       1.15  augustss {
   2884       1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2885      1.197     prlw1 	ehci_physaddr_t nextphys;
   2886  1.234.2.1     skrll 	uint32_t qtdstatus;
   2887       1.55   mycroft 	int len, curlen, mps;
   2888       1.55   mycroft 	int i, tog;
   2889      1.197     prlw1 	int pages, pageoffs;
   2890      1.197     prlw1 	bus_size_t curoffs;
   2891      1.197     prlw1 	vaddr_t va, va_offs;
   2892       1.15  augustss 	usb_dma_t *dma = &xfer->dmabuf;
   2893  1.234.2.1     skrll 	uint16_t flags = xfer->flags;
   2894      1.197     prlw1 	paddr_t a;
   2895       1.15  augustss 
   2896      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2897      1.229     skrll 
   2898      1.229     skrll 	USBHIST_LOG(ehcidebug, "start len=%d", alen, 0, 0, 0);
   2899       1.15  augustss 
   2900       1.15  augustss 	len = alen;
   2901       1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2902       1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2903       1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2904       1.15  augustss 	    /* IOC set below */
   2905       1.15  augustss 	    /* BYTES set below */
   2906       1.67   mycroft 	    ;
   2907       1.55   mycroft 	mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   2908       1.55   mycroft 	tog = epipe->nexttoggle;
   2909       1.64   mycroft 	qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
   2910       1.15  augustss 
   2911       1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2912       1.25  augustss 	*sp = cur;
   2913       1.15  augustss 	if (cur == NULL)
   2914       1.15  augustss 		goto nomem;
   2915      1.138    bouyer 
   2916      1.138    bouyer 	usb_syncmem(dma, 0, alen,
   2917      1.138    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2918      1.197     prlw1 	curoffs = 0;
   2919       1.15  augustss 	for (;;) {
   2920       1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2921      1.197     prlw1 		va_offs = (vaddr_t)KERNADDR(dma, curoffs);
   2922      1.197     prlw1 		va_offs = EHCI_PAGE_OFFSET(va_offs);
   2923      1.197     prlw1 		if (len-curoffs < EHCI_QTD_NBUFFERS*EHCI_PAGE_SIZE - va_offs) {
   2924       1.15  augustss 			/* we can handle it in this QTD */
   2925      1.197     prlw1 			curlen = len - curoffs;
   2926       1.15  augustss 		} else {
   2927       1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2928      1.197     prlw1 			curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE - va_offs;
   2929      1.197     prlw1 
   2930       1.15  augustss 			/* the length must be a multiple of the max size */
   2931       1.55   mycroft 			curlen -= curlen % mps;
   2932      1.229     skrll 			USBHIST_LOG(ehcidebug, "multiple QTDs, "
   2933      1.229     skrll 				    "curlen=%d", curlen, 0, 0, 0);
   2934       1.15  augustss #ifdef DIAGNOSTIC
   2935       1.15  augustss 			if (curlen == 0)
   2936      1.103  augustss 				panic("ehci_alloc_sqtd_chain: curlen == 0");
   2937       1.15  augustss #endif
   2938       1.15  augustss 		}
   2939      1.229     skrll 		USBHIST_LOG(ehcidebug, "len=%d curlen=%d curoffs=%zu",
   2940      1.229     skrll 			len, curlen, (size_t)curoffs, 0);
   2941       1.15  augustss 
   2942      1.102  augustss 		/*
   2943      1.110     blymn 		 * Allocate another transfer if there's more data left,
   2944      1.110     blymn 		 * or if force last short transfer flag is set and we're
   2945      1.102  augustss 		 * allocating a multiple of the max packet size.
   2946      1.102  augustss 		 */
   2947      1.197     prlw1 
   2948      1.197     prlw1 		if (curoffs + curlen != len ||
   2949      1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2950      1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2951       1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2952       1.15  augustss 			if (next == NULL)
   2953       1.15  augustss 				goto nomem;
   2954       1.66   mycroft 			nextphys = htole32(next->physaddr);
   2955       1.15  augustss 		} else {
   2956       1.15  augustss 			next = NULL;
   2957       1.15  augustss 			nextphys = EHCI_NULL;
   2958       1.15  augustss 		}
   2959       1.15  augustss 
   2960      1.197     prlw1 		/* Find number of pages we'll be using, insert dma addresses */
   2961      1.197     prlw1 		pages = EHCI_PAGE(curlen + EHCI_PAGE_SIZE -1) >> 12;
   2962      1.197     prlw1 		KASSERT(pages <= EHCI_QTD_NBUFFERS);
   2963      1.197     prlw1 		pageoffs = EHCI_PAGE(curoffs);
   2964      1.197     prlw1 		for (i = 0; i < pages; i++) {
   2965      1.197     prlw1 			a = DMAADDR(dma, pageoffs + i * EHCI_PAGE_SIZE);
   2966      1.197     prlw1 			cur->qtd.qtd_buffer[i] = htole32(a & 0xFFFFF000);
   2967      1.197     prlw1 			/* Cast up to avoid compiler warnings */
   2968      1.197     prlw1 			cur->qtd.qtd_buffer_hi[i] = htole32((uint64_t)a >> 32);
   2969       1.15  augustss 		}
   2970      1.197     prlw1 
   2971      1.197     prlw1 		/* First buffer pointer requires a page offset to start at */
   2972      1.197     prlw1 		va = (vaddr_t)KERNADDR(dma, curoffs);
   2973      1.197     prlw1 		cur->qtd.qtd_buffer[0] |= htole32(EHCI_PAGE_OFFSET(va));
   2974      1.197     prlw1 
   2975       1.15  augustss 		cur->nextqtd = next;
   2976       1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2977       1.15  augustss 		cur->qtd.qtd_status =
   2978       1.67   mycroft 		    htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
   2979       1.15  augustss 		cur->xfer = xfer;
   2980       1.18  augustss 		cur->len = curlen;
   2981      1.138    bouyer 
   2982      1.229     skrll 		USBHIST_LOG(ehcidebug, "cbp=0x%08zx end=0x%08zx",
   2983      1.232     skrll 		    (size_t)curoffs, (size_t)(curoffs + curlen), 0, 0);
   2984      1.197     prlw1 
   2985       1.55   mycroft 		/* adjust the toggle based on the number of packets in this
   2986       1.55   mycroft 		   qtd */
   2987       1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2988       1.55   mycroft 			tog ^= 1;
   2989       1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2990       1.55   mycroft 		}
   2991      1.102  augustss 		if (next == NULL)
   2992       1.15  augustss 			break;
   2993      1.138    bouyer 		usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   2994      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2995      1.229     skrll 		USBHIST_LOG(ehcidebug, "extend chain", 0, 0, 0, 0);
   2996      1.174  drochner 		if (len)
   2997      1.197     prlw1 			curoffs += curlen;
   2998       1.15  augustss 		cur = next;
   2999       1.15  augustss 	}
   3000       1.15  augustss 	cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   3001      1.138    bouyer 	usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
   3002      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3003       1.15  augustss 	*ep = cur;
   3004       1.55   mycroft 	epipe->nexttoggle = tog;
   3005       1.15  augustss 
   3006      1.229     skrll 	USBHIST_LOG(ehcidebug, "return sqtd=%p sqtdend=%p",
   3007      1.229     skrll 	    *sp, *ep, 0, 0);
   3008       1.29  augustss 
   3009       1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   3010       1.15  augustss 
   3011       1.15  augustss  nomem:
   3012       1.15  augustss 	/* XXX free chain */
   3013      1.229     skrll 	USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
   3014       1.15  augustss 	return (USBD_NOMEM);
   3015       1.15  augustss }
   3016       1.15  augustss 
   3017       1.18  augustss Static void
   3018       1.25  augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
   3019       1.18  augustss 		    ehci_soft_qtd_t *sqtdend)
   3020       1.18  augustss {
   3021       1.18  augustss 	ehci_soft_qtd_t *p;
   3022       1.25  augustss 	int i;
   3023       1.18  augustss 
   3024      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3025      1.229     skrll 
   3026      1.229     skrll 	USBHIST_LOG(ehcidebug, "sqtd=%p sqtdend=%p",
   3027      1.229     skrll 	    sqtd, sqtdend, 0, 0);
   3028       1.29  augustss 
   3029       1.25  augustss 	for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
   3030       1.18  augustss 		p = sqtd->nextqtd;
   3031       1.18  augustss 		ehci_free_sqtd(sc, sqtd);
   3032       1.18  augustss 	}
   3033       1.18  augustss }
   3034       1.18  augustss 
   3035      1.164  uebayasi Static ehci_soft_itd_t *
   3036      1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   3037      1.139  jmcneill {
   3038      1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   3039      1.139  jmcneill 	usbd_status err;
   3040      1.190       mrg 	int i, offs, frindex, previndex;
   3041      1.139  jmcneill 	usb_dma_t dma;
   3042      1.139  jmcneill 
   3043      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3044      1.229     skrll 
   3045      1.192       mrg 	mutex_enter(&sc->sc_lock);
   3046      1.139  jmcneill 
   3047      1.139  jmcneill 	/* Find an itd that wasn't freed this frame or last frame. This can
   3048      1.139  jmcneill 	 * discard itds that were freed before frindex wrapped around
   3049      1.139  jmcneill 	 * XXX - can this lead to thrashing? Could fix by enabling wrap-around
   3050      1.139  jmcneill 	 *       interrupt and fiddling with list when that happens */
   3051      1.139  jmcneill 	frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
   3052      1.139  jmcneill 	previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
   3053      1.139  jmcneill 
   3054      1.139  jmcneill 	freeitd = NULL;
   3055      1.139  jmcneill 	LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
   3056      1.139  jmcneill 		if (itd == NULL)
   3057      1.139  jmcneill 			break;
   3058      1.139  jmcneill 		if (itd->slot != frindex && itd->slot != previndex) {
   3059      1.139  jmcneill 			freeitd = itd;
   3060      1.139  jmcneill 			break;
   3061      1.139  jmcneill 		}
   3062      1.139  jmcneill 	}
   3063      1.139  jmcneill 
   3064      1.139  jmcneill 	if (freeitd == NULL) {
   3065      1.229     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   3066      1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   3067      1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   3068      1.139  jmcneill 
   3069      1.139  jmcneill 		if (err) {
   3070      1.229     skrll 			USBHIST_LOG(ehcidebug,
   3071      1.229     skrll 			    "alloc returned %d", err, 0, 0, 0);
   3072      1.192       mrg 			mutex_exit(&sc->sc_lock);
   3073      1.139  jmcneill 			return NULL;
   3074      1.139  jmcneill 		}
   3075      1.139  jmcneill 
   3076      1.139  jmcneill 		for (i = 0; i < EHCI_ITD_CHUNK; i++) {
   3077      1.139  jmcneill 			offs = i * EHCI_ITD_SIZE;
   3078      1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   3079      1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   3080      1.183  jakllsch 	 		itd->dma = dma;
   3081      1.139  jmcneill 			itd->offs = offs;
   3082      1.139  jmcneill 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   3083      1.139  jmcneill 		}
   3084      1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   3085      1.139  jmcneill 	}
   3086      1.139  jmcneill 
   3087      1.139  jmcneill 	itd = freeitd;
   3088      1.139  jmcneill 	LIST_REMOVE(itd, u.free_list);
   3089      1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   3090      1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
   3091  1.234.2.2     skrll 	    sizeof(itd->itd.itd_next),
   3092  1.234.2.2     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3093      1.139  jmcneill 
   3094      1.139  jmcneill 	itd->u.frame_list.next = NULL;
   3095      1.139  jmcneill 	itd->u.frame_list.prev = NULL;
   3096      1.139  jmcneill 	itd->xfer_next = NULL;
   3097      1.139  jmcneill 	itd->slot = 0;
   3098      1.139  jmcneill 
   3099      1.192       mrg 	mutex_exit(&sc->sc_lock);
   3100      1.192       mrg 
   3101      1.139  jmcneill 	return itd;
   3102      1.139  jmcneill }
   3103      1.139  jmcneill 
   3104      1.164  uebayasi Static void
   3105      1.139  jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
   3106      1.139  jmcneill {
   3107      1.139  jmcneill 
   3108      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3109      1.190       mrg 
   3110      1.150  jmcneill 	LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
   3111      1.139  jmcneill }
   3112      1.139  jmcneill 
   3113       1.15  augustss /****************/
   3114       1.15  augustss 
   3115        1.9  augustss /*
   3116       1.10  augustss  * Close a reqular pipe.
   3117       1.10  augustss  * Assumes that there are no pending transactions.
   3118       1.10  augustss  */
   3119      1.164  uebayasi Static void
   3120       1.10  augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
   3121       1.10  augustss {
   3122       1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3123      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3124       1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   3125       1.10  augustss 
   3126      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3127      1.190       mrg 
   3128       1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   3129       1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   3130       1.10  augustss }
   3131       1.10  augustss 
   3132       1.33  augustss /*
   3133       1.10  augustss  * Abort a device request.
   3134       1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   3135       1.10  augustss  * will be removed from the hardware scheduling and that the callback
   3136       1.10  augustss  * for it will be called with USBD_CANCELLED status.
   3137       1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   3138       1.10  augustss  * have happened since the hardware runs concurrently.
   3139       1.10  augustss  * If the transaction has already happened we rely on the ordinary
   3140       1.10  augustss  * interrupt processing to process it.
   3141       1.26  augustss  * XXX This is most probably wrong.
   3142      1.190       mrg  * XXXMRG this doesn't make sense anymore.
   3143       1.10  augustss  */
   3144      1.164  uebayasi Static void
   3145       1.10  augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   3146       1.10  augustss {
   3147       1.26  augustss #define exfer EXFER(xfer)
   3148       1.10  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3149      1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   3150       1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   3151       1.26  augustss 	ehci_soft_qtd_t *sqtd;
   3152       1.26  augustss 	ehci_physaddr_t cur;
   3153  1.234.2.1     skrll 	uint32_t qhstatus;
   3154       1.26  augustss 	int hit;
   3155       1.96  augustss 	int wake;
   3156       1.10  augustss 
   3157      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3158      1.229     skrll 
   3159      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p pipe=%p", xfer, epipe, 0, 0);
   3160       1.10  augustss 
   3161      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3162      1.190       mrg 
   3163       1.17  augustss 	if (sc->sc_dying) {
   3164       1.17  augustss 		/* If we're dying, just do the software part. */
   3165       1.17  augustss 		xfer->status = status;	/* make software ignore it */
   3166      1.171    dyoung 		callout_stop(&xfer->timeout_handle);
   3167       1.17  augustss 		usb_transfer_complete(xfer);
   3168       1.17  augustss 		return;
   3169       1.17  augustss 	}
   3170       1.17  augustss 
   3171      1.187       mrg 	if (cpu_intr_p() || cpu_softintr_p())
   3172       1.37    provos 		panic("ehci_abort_xfer: not in process context");
   3173       1.10  augustss 
   3174       1.11  augustss 	/*
   3175       1.96  augustss 	 * If an abort is already in progress then just wait for it to
   3176       1.96  augustss 	 * complete and return.
   3177       1.96  augustss 	 */
   3178       1.96  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   3179      1.229     skrll 		USBHIST_LOG(ehcidebug, "already aborting", 0, 0, 0, 0);
   3180       1.96  augustss #ifdef DIAGNOSTIC
   3181       1.96  augustss 		if (status == USBD_TIMEOUT)
   3182       1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   3183       1.96  augustss #endif
   3184       1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   3185       1.96  augustss 		xfer->status = status;
   3186      1.229     skrll 		USBHIST_LOG(ehcidebug, "waiting for abort to finish",
   3187      1.229     skrll 			0, 0, 0, 0);
   3188       1.96  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   3189       1.96  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   3190      1.190       mrg 			cv_wait(&xfer->hccv, &sc->sc_lock);
   3191       1.96  augustss 		return;
   3192       1.96  augustss 	}
   3193       1.96  augustss 	xfer->hcflags |= UXFER_ABORTING;
   3194       1.96  augustss 
   3195       1.96  augustss 	/*
   3196       1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   3197       1.11  augustss 	 */
   3198       1.11  augustss 	xfer->status = status;	/* make software ignore it */
   3199      1.171    dyoung 	callout_stop(&xfer->timeout_handle);
   3200      1.138    bouyer 
   3201      1.138    bouyer 	usb_syncmem(&sqh->dma,
   3202      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3203      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3204      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3205       1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   3206       1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   3207      1.138    bouyer 	usb_syncmem(&sqh->dma,
   3208      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3209      1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3210      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3211       1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   3212      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3213      1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3214      1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3215      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3216       1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   3217      1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3218      1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3219      1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3220      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3221       1.26  augustss 		if (sqtd == exfer->sqtdend)
   3222       1.26  augustss 			break;
   3223       1.26  augustss 	}
   3224       1.11  augustss 
   3225       1.33  augustss 	/*
   3226       1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   3227       1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   3228       1.11  augustss 	 * has run.
   3229       1.11  augustss 	 */
   3230       1.26  augustss 	ehci_sync_hc(sc);
   3231       1.29  augustss 	sc->sc_softwake = 1;
   3232       1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   3233      1.190       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3234       1.33  augustss 
   3235       1.33  augustss 	/*
   3236       1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   3237       1.11  augustss 	 * The complication here is that the hardware may have executed
   3238       1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   3239       1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   3240       1.11  augustss 	 * any of them.
   3241       1.11  augustss 	 */
   3242      1.138    bouyer 
   3243      1.138    bouyer 	usb_syncmem(&sqh->dma,
   3244      1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3245      1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   3246      1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3247       1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   3248       1.26  augustss 	hit = 0;
   3249       1.26  augustss 	for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
   3250       1.26  augustss 		hit |= cur == sqtd->physaddr;
   3251       1.26  augustss 		if (sqtd == exfer->sqtdend)
   3252       1.26  augustss 			break;
   3253       1.26  augustss 	}
   3254       1.26  augustss 	sqtd = sqtd->nextqtd;
   3255       1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   3256       1.26  augustss 	if (hit && sqtd != NULL) {
   3257      1.229     skrll 		USBHIST_LOG(ehcidebug, "cur=0x%08x", sqtd->physaddr, 0, 0, 0);
   3258       1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   3259      1.138    bouyer 		usb_syncmem(&sqh->dma,
   3260      1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3261      1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   3262      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3263       1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   3264      1.138    bouyer 		usb_syncmem(&sqh->dma,
   3265      1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3266      1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   3267      1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3268       1.26  augustss 	} else {
   3269      1.229     skrll 		USBHIST_LOG(ehcidebug, "no hit", 0, 0, 0, 0);
   3270       1.26  augustss 	}
   3271       1.11  augustss 
   3272       1.11  augustss 	/*
   3273       1.26  augustss 	 * Step 4: Execute callback.
   3274       1.11  augustss 	 */
   3275       1.18  augustss #ifdef DIAGNOSTIC
   3276       1.26  augustss 	exfer->isdone = 1;
   3277       1.18  augustss #endif
   3278       1.96  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3279       1.96  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3280       1.11  augustss 	usb_transfer_complete(xfer);
   3281      1.190       mrg 	if (wake) {
   3282      1.190       mrg 		cv_broadcast(&xfer->hccv);
   3283      1.190       mrg 	}
   3284       1.11  augustss 
   3285      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3286       1.26  augustss #undef exfer
   3287       1.10  augustss }
   3288       1.10  augustss 
   3289      1.164  uebayasi Static void
   3290      1.139  jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
   3291      1.139  jmcneill {
   3292      1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3293      1.139  jmcneill 	struct ehci_pipe *epipe;
   3294      1.139  jmcneill 	struct ehci_xfer *exfer;
   3295      1.139  jmcneill 	ehci_softc_t *sc;
   3296      1.139  jmcneill 	struct ehci_soft_itd *itd;
   3297      1.190       mrg 	int i, wake;
   3298      1.139  jmcneill 
   3299      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3300      1.229     skrll 
   3301      1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   3302      1.139  jmcneill 	exfer = EXFER(xfer);
   3303      1.139  jmcneill 	sc = epipe->pipe.device->bus->hci_private;
   3304      1.139  jmcneill 
   3305      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer %p pipe %p", xfer, epipe, 0, 0);
   3306      1.139  jmcneill 
   3307      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3308      1.190       mrg 
   3309      1.139  jmcneill 	if (sc->sc_dying) {
   3310      1.139  jmcneill 		xfer->status = status;
   3311      1.171    dyoung 		callout_stop(&xfer->timeout_handle);
   3312      1.139  jmcneill 		usb_transfer_complete(xfer);
   3313      1.139  jmcneill 		return;
   3314      1.139  jmcneill 	}
   3315      1.139  jmcneill 
   3316      1.139  jmcneill 	if (xfer->hcflags & UXFER_ABORTING) {
   3317      1.229     skrll 		USBHIST_LOG(ehcidebug, "already aborting", 0, 0, 0, 0);
   3318      1.139  jmcneill 
   3319      1.139  jmcneill #ifdef DIAGNOSTIC
   3320      1.139  jmcneill 		if (status == USBD_TIMEOUT)
   3321      1.190       mrg 			printf("ehci_abort_isoc_xfer: TIMEOUT while aborting\n");
   3322      1.139  jmcneill #endif
   3323      1.139  jmcneill 
   3324      1.139  jmcneill 		xfer->status = status;
   3325      1.229     skrll 		USBHIST_LOG(ehcidebug,
   3326      1.229     skrll 		    "waiting for abort to finish", 0, 0, 0, 0);
   3327      1.139  jmcneill 		xfer->hcflags |= UXFER_ABORTWAIT;
   3328      1.139  jmcneill 		while (xfer->hcflags & UXFER_ABORTING)
   3329      1.190       mrg 			cv_wait(&xfer->hccv, &sc->sc_lock);
   3330      1.190       mrg 		goto done;
   3331      1.139  jmcneill 	}
   3332      1.139  jmcneill 	xfer->hcflags |= UXFER_ABORTING;
   3333      1.139  jmcneill 
   3334      1.139  jmcneill 	xfer->status = status;
   3335      1.171    dyoung 	callout_stop(&xfer->timeout_handle);
   3336      1.139  jmcneill 
   3337      1.139  jmcneill 	for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
   3338      1.139  jmcneill 		usb_syncmem(&itd->dma,
   3339      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3340      1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3341      1.139  jmcneill 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3342      1.139  jmcneill 
   3343      1.139  jmcneill 		for (i = 0; i < 8; i++) {
   3344      1.139  jmcneill 			trans_status = le32toh(itd->itd.itd_ctl[i]);
   3345      1.139  jmcneill 			trans_status &= ~EHCI_ITD_ACTIVE;
   3346      1.139  jmcneill 			itd->itd.itd_ctl[i] = htole32(trans_status);
   3347      1.139  jmcneill 		}
   3348      1.139  jmcneill 
   3349      1.139  jmcneill 		usb_syncmem(&itd->dma,
   3350      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3351      1.139  jmcneill 		    sizeof(itd->itd.itd_ctl),
   3352      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3353      1.139  jmcneill 	}
   3354      1.139  jmcneill 
   3355  1.234.2.2     skrll 	sc->sc_softwake = 1;
   3356  1.234.2.2     skrll 	usb_schedsoftintr(&sc->sc_bus);
   3357      1.190       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3358      1.139  jmcneill 
   3359      1.139  jmcneill #ifdef DIAGNOSTIC
   3360      1.139  jmcneill 	exfer->isdone = 1;
   3361      1.139  jmcneill #endif
   3362      1.139  jmcneill 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   3363      1.139  jmcneill 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3364      1.139  jmcneill 	usb_transfer_complete(xfer);
   3365      1.190       mrg 	if (wake) {
   3366      1.190       mrg 		cv_broadcast(&xfer->hccv);
   3367      1.190       mrg 	}
   3368      1.139  jmcneill 
   3369      1.190       mrg done:
   3370      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3371      1.139  jmcneill 	return;
   3372      1.139  jmcneill }
   3373      1.139  jmcneill 
   3374      1.164  uebayasi Static void
   3375       1.15  augustss ehci_timeout(void *addr)
   3376       1.15  augustss {
   3377       1.15  augustss 	struct ehci_xfer *exfer = addr;
   3378       1.17  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
   3379      1.134  drochner 	ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
   3380       1.15  augustss 
   3381      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3382      1.229     skrll 
   3383      1.229     skrll 	USBHIST_LOG(ehcidebug, "exfer %p", exfer, 0, 0, 0);
   3384      1.158    sketch #ifdef EHCI_DEBUG
   3385       1.26  augustss 	if (ehcidebug > 1)
   3386       1.22  augustss 		usbd_dump_pipe(exfer->xfer.pipe);
   3387       1.22  augustss #endif
   3388       1.15  augustss 
   3389       1.17  augustss 	if (sc->sc_dying) {
   3390      1.190       mrg 		mutex_enter(&sc->sc_lock);
   3391       1.17  augustss 		ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
   3392      1.190       mrg 		mutex_exit(&sc->sc_lock);
   3393       1.17  augustss 		return;
   3394       1.17  augustss 	}
   3395       1.17  augustss 
   3396       1.15  augustss 	/* Execute the abort in a process context. */
   3397      1.203  jmcneill 	usb_init_task(&exfer->abort_task, ehci_timeout_task, addr,
   3398      1.203  jmcneill 	    USB_TASKQ_MPSAFE);
   3399      1.114     joerg 	usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
   3400      1.114     joerg 	    USB_TASKQ_HC);
   3401       1.15  augustss }
   3402       1.15  augustss 
   3403      1.164  uebayasi Static void
   3404       1.15  augustss ehci_timeout_task(void *addr)
   3405       1.15  augustss {
   3406       1.15  augustss 	usbd_xfer_handle xfer = addr;
   3407      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3408       1.15  augustss 
   3409      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3410      1.229     skrll 
   3411      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   3412       1.15  augustss 
   3413      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3414       1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3415      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3416       1.15  augustss }
   3417       1.15  augustss 
   3418        1.5  augustss /************************/
   3419        1.5  augustss 
   3420       1.10  augustss Static usbd_status
   3421       1.10  augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
   3422       1.10  augustss {
   3423      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3424       1.10  augustss 	usbd_status err;
   3425       1.10  augustss 
   3426       1.10  augustss 	/* Insert last in queue. */
   3427      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3428       1.10  augustss 	err = usb_insert_transfer(xfer);
   3429      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3430       1.10  augustss 	if (err)
   3431       1.10  augustss 		return (err);
   3432       1.10  augustss 
   3433       1.10  augustss 	/* Pipe isn't running, start first */
   3434       1.10  augustss 	return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3435       1.10  augustss }
   3436       1.10  augustss 
   3437       1.12  augustss Static usbd_status
   3438       1.12  augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
   3439       1.12  augustss {
   3440      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3441       1.15  augustss 	usbd_status err;
   3442       1.15  augustss 
   3443       1.15  augustss 	if (sc->sc_dying)
   3444       1.15  augustss 		return (USBD_IOERROR);
   3445       1.15  augustss 
   3446       1.15  augustss #ifdef DIAGNOSTIC
   3447       1.15  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3448       1.15  augustss 		/* XXX panic */
   3449       1.15  augustss 		printf("ehci_device_ctrl_transfer: not a request\n");
   3450       1.15  augustss 		return (USBD_INVAL);
   3451       1.15  augustss 	}
   3452       1.15  augustss #endif
   3453       1.15  augustss 
   3454       1.15  augustss 	err = ehci_device_request(xfer);
   3455      1.190       mrg 	if (err) {
   3456       1.15  augustss 		return (err);
   3457      1.190       mrg 	}
   3458       1.15  augustss 
   3459       1.15  augustss 	if (sc->sc_bus.use_polling)
   3460       1.15  augustss 		ehci_waitintr(sc, xfer);
   3461      1.190       mrg 
   3462       1.15  augustss 	return (USBD_IN_PROGRESS);
   3463       1.12  augustss }
   3464       1.10  augustss 
   3465      1.164  uebayasi Static void
   3466       1.10  augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
   3467       1.10  augustss {
   3468       1.18  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3469      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3470      1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3471      1.138    bouyer 	usb_device_request_t *req = &xfer->request;
   3472      1.138    bouyer 	int len = UGETW(req->wLength);
   3473      1.138    bouyer 	int rd = req->bmRequestType & UT_READ;
   3474       1.18  augustss 
   3475      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3476      1.229     skrll 
   3477      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   3478       1.10  augustss 
   3479      1.220     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   3480      1.190       mrg 
   3481       1.10  augustss #ifdef DIAGNOSTIC
   3482       1.10  augustss 	if (!(xfer->rqflags & URQ_REQUEST)) {
   3483       1.37    provos 		panic("ehci_ctrl_done: not a request");
   3484       1.10  augustss 	}
   3485       1.10  augustss #endif
   3486       1.18  augustss 
   3487       1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3488      1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3489       1.25  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3490      1.138    bouyer 		usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
   3491      1.138    bouyer 		    BUS_DMASYNC_POSTWRITE);
   3492      1.138    bouyer 		if (len)
   3493      1.138    bouyer 			usb_syncmem(&xfer->dmabuf, 0, len,
   3494      1.138    bouyer 			    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3495       1.25  augustss 	}
   3496       1.18  augustss 
   3497      1.229     skrll 	USBHIST_LOG(ehcidebug, "length=%d", xfer->actlen, 0, 0, 0);
   3498       1.10  augustss }
   3499       1.10  augustss 
   3500       1.10  augustss /* Abort a device control request. */
   3501       1.10  augustss Static void
   3502       1.10  augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
   3503       1.10  augustss {
   3504      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3505      1.229     skrll 
   3506      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   3507       1.10  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3508       1.10  augustss }
   3509       1.10  augustss 
   3510       1.10  augustss /* Close a device control pipe. */
   3511       1.10  augustss Static void
   3512       1.10  augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
   3513       1.10  augustss {
   3514      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3515       1.10  augustss 	/*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
   3516       1.10  augustss 
   3517      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3518      1.229     skrll 
   3519      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3520      1.190       mrg 
   3521      1.229     skrll 	USBHIST_LOG(ehcidebug, "pipe=%p", pipe, 0, 0, 0);
   3522      1.190       mrg 
   3523       1.11  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3524       1.15  augustss }
   3525       1.15  augustss 
   3526      1.164  uebayasi Static usbd_status
   3527       1.15  augustss ehci_device_request(usbd_xfer_handle xfer)
   3528       1.15  augustss {
   3529       1.18  augustss #define exfer EXFER(xfer)
   3530       1.15  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3531       1.15  augustss 	usb_device_request_t *req = &xfer->request;
   3532       1.15  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3533      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3534       1.15  augustss 	ehci_soft_qtd_t *setup, *stat, *next;
   3535       1.15  augustss 	ehci_soft_qh_t *sqh;
   3536       1.15  augustss 	int isread;
   3537       1.15  augustss 	int len;
   3538       1.15  augustss 	usbd_status err;
   3539       1.15  augustss 
   3540      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3541      1.229     skrll 
   3542       1.15  augustss 	isread = req->bmRequestType & UT_READ;
   3543       1.15  augustss 	len = UGETW(req->wLength);
   3544       1.15  augustss 
   3545      1.229     skrll 	USBHIST_LOG(ehcidebug, "type=0x%02x, request=0x%02x, "
   3546      1.229     skrll 	    "wValue=0x%04x, wIndex=0x%04x",
   3547      1.229     skrll 	    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3548      1.229     skrll 	    UGETW(req->wIndex));
   3549      1.229     skrll 	USBHIST_LOG(ehcidebug, "len=%d, addr=%d, endpt=%d",
   3550      1.229     skrll 	    len, dev->address,
   3551      1.229     skrll 	    epipe->pipe.endpoint->edesc->bEndpointAddress, 0);
   3552       1.15  augustss 
   3553       1.15  augustss 	setup = ehci_alloc_sqtd(sc);
   3554       1.15  augustss 	if (setup == NULL) {
   3555       1.15  augustss 		err = USBD_NOMEM;
   3556       1.15  augustss 		goto bad1;
   3557       1.15  augustss 	}
   3558       1.15  augustss 	stat = ehci_alloc_sqtd(sc);
   3559       1.15  augustss 	if (stat == NULL) {
   3560       1.15  augustss 		err = USBD_NOMEM;
   3561       1.15  augustss 		goto bad2;
   3562       1.15  augustss 	}
   3563       1.15  augustss 
   3564      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3565      1.190       mrg 
   3566       1.15  augustss 	sqh = epipe->sqh;
   3567       1.15  augustss 
   3568      1.225     skrll 	KASSERTMSG(EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)) == dev->address,
   3569      1.225     skrll 	    "address QH %d pipe %d\n",
   3570      1.225     skrll 	    EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)), dev->address);
   3571      1.225     skrll 	KASSERTMSG(EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)) ==
   3572      1.225     skrll 	    UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize),
   3573      1.225     skrll 	    "MPS QH %d pipe %d\n",
   3574      1.225     skrll 	    EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)),
   3575      1.225     skrll 	    UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize));
   3576       1.15  augustss 
   3577       1.15  augustss 	/* Set up data transaction */
   3578       1.15  augustss 	if (len != 0) {
   3579       1.15  augustss 		ehci_soft_qtd_t *end;
   3580       1.15  augustss 
   3581       1.55   mycroft 		/* Start toggle at 1. */
   3582       1.55   mycroft 		epipe->nexttoggle = 1;
   3583       1.25  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   3584       1.15  augustss 			  &next, &end);
   3585       1.15  augustss 		if (err)
   3586       1.15  augustss 			goto bad3;
   3587       1.83  augustss 		end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
   3588       1.15  augustss 		end->nextqtd = stat;
   3589      1.214     skrll 		end->qtd.qtd_next = end->qtd.qtd_altnext =
   3590      1.214     skrll 		    htole32(stat->physaddr);
   3591      1.138    bouyer 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3592      1.138    bouyer 		   BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3593       1.15  augustss 	} else {
   3594       1.15  augustss 		next = stat;
   3595       1.15  augustss 	}
   3596       1.15  augustss 
   3597       1.30  augustss 	memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
   3598      1.138    bouyer 	usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   3599       1.15  augustss 
   3600       1.55   mycroft 	/* Clear toggle */
   3601       1.15  augustss 	setup->qtd.qtd_status = htole32(
   3602       1.26  augustss 	    EHCI_QTD_ACTIVE |
   3603       1.15  augustss 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3604       1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3605       1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3606       1.15  augustss 	    EHCI_QTD_SET_BYTES(sizeof *req)
   3607       1.15  augustss 	    );
   3608       1.31  augustss 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
   3609       1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3610       1.15  augustss 	setup->nextqtd = next;
   3611       1.15  augustss 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3612       1.15  augustss 	setup->xfer = xfer;
   3613       1.18  augustss 	setup->len = sizeof *req;
   3614      1.138    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3615      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3616       1.15  augustss 
   3617       1.15  augustss 	stat->qtd.qtd_status = htole32(
   3618       1.26  augustss 	    EHCI_QTD_ACTIVE |
   3619       1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3620       1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3621       1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3622       1.15  augustss 	    EHCI_QTD_IOC
   3623       1.15  augustss 	    );
   3624       1.15  augustss 	stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
   3625       1.48   mycroft 	stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
   3626       1.15  augustss 	stat->nextqtd = NULL;
   3627       1.15  augustss 	stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
   3628       1.15  augustss 	stat->xfer = xfer;
   3629       1.18  augustss 	stat->len = 0;
   3630      1.138    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
   3631      1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3632       1.15  augustss 
   3633       1.15  augustss #ifdef EHCI_DEBUG
   3634      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "dump:", 0, 0, 0, 0);
   3635      1.229     skrll 	ehci_dump_sqh(sqh);
   3636      1.229     skrll 	ehci_dump_sqtds(setup);
   3637       1.15  augustss #endif
   3638       1.15  augustss 
   3639       1.18  augustss 	exfer->sqtdstart = setup;
   3640       1.18  augustss 	exfer->sqtdend = stat;
   3641       1.18  augustss #ifdef DIAGNOSTIC
   3642       1.18  augustss 	if (!exfer->isdone) {
   3643       1.18  augustss 		printf("ehci_device_request: not done, exfer=%p\n", exfer);
   3644       1.18  augustss 	}
   3645       1.18  augustss 	exfer->isdone = 0;
   3646       1.18  augustss #endif
   3647       1.18  augustss 
   3648       1.15  augustss 	/* Insert qTD in QH list. */
   3649      1.138    bouyer 	ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
   3650       1.15  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3651      1.190       mrg 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3652      1.190       mrg 		    ehci_timeout, xfer);
   3653       1.15  augustss 	}
   3654       1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3655       1.18  augustss 	xfer->status = USBD_IN_PROGRESS;
   3656      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3657       1.15  augustss 
   3658       1.17  augustss #ifdef EHCI_DEBUG
   3659      1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "status=%x, dump:",
   3660      1.229     skrll 	    EOREAD4(sc, EHCI_USBSTS), 0, 0, 0);
   3661      1.229     skrll //	delay(10000);
   3662      1.229     skrll 	ehci_dump_regs(sc);
   3663      1.229     skrll 	ehci_dump_sqh(sc->sc_async_head);
   3664      1.229     skrll 	ehci_dump_sqh(sqh);
   3665      1.229     skrll 	ehci_dump_sqtds(setup);
   3666       1.15  augustss #endif
   3667       1.15  augustss 
   3668       1.15  augustss 	return (USBD_NORMAL_COMPLETION);
   3669       1.15  augustss 
   3670       1.15  augustss  bad3:
   3671      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3672       1.15  augustss 	ehci_free_sqtd(sc, stat);
   3673       1.15  augustss  bad2:
   3674       1.15  augustss 	ehci_free_sqtd(sc, setup);
   3675       1.15  augustss  bad1:
   3676      1.229     skrll 	USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
   3677      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3678       1.25  augustss 	xfer->status = err;
   3679       1.25  augustss 	usb_transfer_complete(xfer);
   3680      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3681       1.15  augustss 	return (err);
   3682       1.18  augustss #undef exfer
   3683       1.10  augustss }
   3684       1.10  augustss 
   3685      1.108   xtraeme /*
   3686      1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3687      1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3688      1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3689      1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3690      1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3691      1.108   xtraeme  *
   3692      1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3693      1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3694      1.108   xtraeme  * check for completion after the writeback has taken place.
   3695      1.108   xtraeme  */
   3696      1.164  uebayasi Static void
   3697      1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3698      1.108   xtraeme {
   3699      1.108   xtraeme 	ehci_softc_t *sc = arg;
   3700      1.108   xtraeme 
   3701      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3702      1.229     skrll 
   3703      1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3704      1.108   xtraeme }
   3705      1.108   xtraeme 
   3706       1.10  augustss /************************/
   3707        1.5  augustss 
   3708       1.19  augustss Static usbd_status
   3709       1.19  augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
   3710       1.19  augustss {
   3711      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3712       1.19  augustss 	usbd_status err;
   3713       1.19  augustss 
   3714       1.19  augustss 	/* Insert last in queue. */
   3715      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3716       1.19  augustss 	err = usb_insert_transfer(xfer);
   3717      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3718       1.19  augustss 	if (err)
   3719       1.19  augustss 		return (err);
   3720       1.19  augustss 
   3721       1.19  augustss 	/* Pipe isn't running, start first */
   3722       1.19  augustss 	return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3723       1.19  augustss }
   3724       1.19  augustss 
   3725      1.164  uebayasi Static usbd_status
   3726       1.19  augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
   3727       1.19  augustss {
   3728       1.19  augustss #define exfer EXFER(xfer)
   3729       1.19  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3730       1.19  augustss 	usbd_device_handle dev = epipe->pipe.device;
   3731      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3732       1.19  augustss 	ehci_soft_qtd_t *data, *dataend;
   3733       1.19  augustss 	ehci_soft_qh_t *sqh;
   3734       1.19  augustss 	usbd_status err;
   3735       1.19  augustss 	int len, isread, endpt;
   3736       1.19  augustss 
   3737      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3738      1.229     skrll 
   3739      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d",
   3740      1.229     skrll 	    xfer, xfer->length, xfer->flags, 0);
   3741       1.19  augustss 
   3742       1.19  augustss 	if (sc->sc_dying)
   3743       1.19  augustss 		return (USBD_IOERROR);
   3744       1.19  augustss 
   3745       1.19  augustss #ifdef DIAGNOSTIC
   3746       1.19  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3747       1.72  augustss 		panic("ehci_device_bulk_start: a request");
   3748       1.19  augustss #endif
   3749       1.19  augustss 
   3750      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3751      1.190       mrg 
   3752       1.19  augustss 	len = xfer->length;
   3753       1.19  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3754       1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3755       1.19  augustss 	sqh = epipe->sqh;
   3756       1.19  augustss 
   3757       1.19  augustss 	epipe->u.bulk.length = len;
   3758       1.19  augustss 
   3759       1.25  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3760       1.19  augustss 				   &dataend);
   3761       1.25  augustss 	if (err) {
   3762      1.229     skrll 		USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
   3763       1.25  augustss 		xfer->status = err;
   3764       1.25  augustss 		usb_transfer_complete(xfer);
   3765      1.190       mrg 		mutex_exit(&sc->sc_lock);
   3766       1.19  augustss 		return (err);
   3767       1.25  augustss 	}
   3768       1.19  augustss 
   3769       1.19  augustss #ifdef EHCI_DEBUG
   3770      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(1):", 0, 0, 0, 0);
   3771      1.229     skrll 	ehci_dump_sqh(sqh);
   3772      1.229     skrll 	ehci_dump_sqtds(data);
   3773       1.19  augustss #endif
   3774       1.19  augustss 
   3775       1.19  augustss 	/* Set up interrupt info. */
   3776       1.19  augustss 	exfer->sqtdstart = data;
   3777       1.19  augustss 	exfer->sqtdend = dataend;
   3778       1.19  augustss #ifdef DIAGNOSTIC
   3779       1.19  augustss 	if (!exfer->isdone) {
   3780       1.72  augustss 		printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
   3781       1.19  augustss 	}
   3782       1.19  augustss 	exfer->isdone = 0;
   3783       1.19  augustss #endif
   3784       1.19  augustss 
   3785      1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3786       1.19  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3787      1.190       mrg 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3788      1.190       mrg 		    ehci_timeout, xfer);
   3789       1.19  augustss 	}
   3790       1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3791       1.19  augustss 	xfer->status = USBD_IN_PROGRESS;
   3792      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3793       1.19  augustss 
   3794       1.19  augustss #ifdef EHCI_DEBUG
   3795      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(2)", 0, 0, 0, 0);
   3796      1.229     skrll //	delay(10000);
   3797      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(3)", 0, 0, 0, 0);
   3798      1.229     skrll 	ehci_dump_regs(sc);
   3799       1.29  augustss #if 0
   3800      1.229     skrll 	printf("async_head:\n");
   3801      1.229     skrll 	ehci_dump_sqh(sc->sc_async_head);
   3802       1.29  augustss #endif
   3803      1.229     skrll 	USBHIST_LOG(ehcidebug, "sqh:", 0, 0, 0, 0);
   3804      1.229     skrll 	ehci_dump_sqh(sqh);
   3805      1.229     skrll 	ehci_dump_sqtds(data);
   3806       1.19  augustss #endif
   3807       1.19  augustss 
   3808       1.19  augustss 	if (sc->sc_bus.use_polling)
   3809       1.19  augustss 		ehci_waitintr(sc, xfer);
   3810       1.19  augustss 
   3811       1.19  augustss 	return (USBD_IN_PROGRESS);
   3812       1.19  augustss #undef exfer
   3813       1.19  augustss }
   3814       1.19  augustss 
   3815       1.19  augustss Static void
   3816       1.19  augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
   3817       1.19  augustss {
   3818      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3819      1.229     skrll 
   3820      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer %p", xfer, 0, 0, 0);
   3821       1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3822       1.19  augustss }
   3823       1.19  augustss 
   3824       1.33  augustss /*
   3825       1.19  augustss  * Close a device bulk pipe.
   3826       1.19  augustss  */
   3827       1.19  augustss Static void
   3828       1.19  augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
   3829       1.19  augustss {
   3830      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   3831      1.175  drochner 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   3832       1.19  augustss 
   3833      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3834      1.229     skrll 
   3835      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3836      1.190       mrg 
   3837      1.229     skrll 	USBHIST_LOG(ehcidebug, "pipe=%p", pipe, 0, 0, 0);
   3838      1.175  drochner 	pipe->endpoint->datatoggle = epipe->nexttoggle;
   3839       1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   3840       1.19  augustss }
   3841       1.19  augustss 
   3842      1.164  uebayasi Static void
   3843       1.19  augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
   3844       1.19  augustss {
   3845       1.19  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   3846      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3847      1.138    bouyer 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3848      1.138    bouyer 	int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3849      1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   3850       1.19  augustss 
   3851      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3852      1.229     skrll 
   3853      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p, actlen=%d",
   3854      1.229     skrll 	    xfer, xfer->actlen, 0, 0);
   3855       1.19  augustss 
   3856      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3857      1.190       mrg 
   3858       1.44  augustss 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   3859      1.153  jmcneill 		ehci_del_intr_list(sc, ex);	/* remove from active list */
   3860       1.44  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   3861      1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3862      1.138    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3863       1.25  augustss 	}
   3864       1.19  augustss 
   3865      1.229     skrll 	USBHIST_LOG(ehcidebug, "length=%d", xfer->actlen, 0, 0, 0);
   3866       1.19  augustss }
   3867        1.5  augustss 
   3868       1.10  augustss /************************/
   3869       1.10  augustss 
   3870       1.78  augustss Static usbd_status
   3871       1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   3872       1.78  augustss {
   3873       1.78  augustss 	struct ehci_soft_islot *isp;
   3874       1.78  augustss 	int islot, lev;
   3875       1.78  augustss 
   3876       1.78  augustss 	/* Find a poll rate that is large enough. */
   3877       1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   3878       1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   3879       1.78  augustss 			break;
   3880       1.78  augustss 
   3881       1.78  augustss 	/* Pick an interrupt slot at the right level. */
   3882       1.78  augustss 	/* XXX could do better than picking at random */
   3883       1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   3884       1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   3885       1.78  augustss 
   3886       1.78  augustss 	sqh->islot = islot;
   3887       1.78  augustss 	isp = &sc->sc_islots[islot];
   3888      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3889      1.190       mrg 	ehci_add_qh(sc, sqh, isp->sqh);
   3890      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3891       1.78  augustss 
   3892       1.78  augustss 	return (USBD_NORMAL_COMPLETION);
   3893       1.78  augustss }
   3894       1.78  augustss 
   3895       1.78  augustss Static usbd_status
   3896       1.78  augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
   3897       1.78  augustss {
   3898      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3899       1.78  augustss 	usbd_status err;
   3900       1.78  augustss 
   3901       1.78  augustss 	/* Insert last in queue. */
   3902      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3903       1.78  augustss 	err = usb_insert_transfer(xfer);
   3904      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3905       1.78  augustss 	if (err)
   3906       1.78  augustss 		return (err);
   3907       1.78  augustss 
   3908       1.78  augustss 	/*
   3909       1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3910       1.78  augustss 	 * so start it first.
   3911       1.78  augustss 	 */
   3912       1.78  augustss 	return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3913       1.78  augustss }
   3914       1.78  augustss 
   3915       1.78  augustss Static usbd_status
   3916       1.78  augustss ehci_device_intr_start(usbd_xfer_handle xfer)
   3917       1.78  augustss {
   3918       1.78  augustss #define exfer EXFER(xfer)
   3919       1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   3920       1.78  augustss 	usbd_device_handle dev = xfer->pipe->device;
   3921      1.134  drochner 	ehci_softc_t *sc = dev->bus->hci_private;
   3922       1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   3923       1.78  augustss 	ehci_soft_qh_t *sqh;
   3924       1.78  augustss 	usbd_status err;
   3925       1.78  augustss 	int len, isread, endpt;
   3926       1.78  augustss 
   3927      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3928      1.229     skrll 
   3929      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d",
   3930      1.229     skrll 	    xfer, xfer->length, xfer->flags, 0);
   3931       1.78  augustss 
   3932       1.78  augustss 	if (sc->sc_dying)
   3933       1.78  augustss 		return (USBD_IOERROR);
   3934       1.78  augustss 
   3935       1.78  augustss #ifdef DIAGNOSTIC
   3936       1.78  augustss 	if (xfer->rqflags & URQ_REQUEST)
   3937       1.78  augustss 		panic("ehci_device_intr_start: a request");
   3938       1.78  augustss #endif
   3939       1.78  augustss 
   3940      1.190       mrg 	mutex_enter(&sc->sc_lock);
   3941      1.190       mrg 
   3942       1.78  augustss 	len = xfer->length;
   3943       1.78  augustss 	endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   3944       1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3945       1.78  augustss 	sqh = epipe->sqh;
   3946       1.78  augustss 
   3947       1.78  augustss 	epipe->u.intr.length = len;
   3948       1.78  augustss 
   3949       1.78  augustss 	err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
   3950       1.78  augustss 	    &dataend);
   3951       1.78  augustss 	if (err) {
   3952      1.229     skrll 		USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
   3953       1.78  augustss 		xfer->status = err;
   3954       1.78  augustss 		usb_transfer_complete(xfer);
   3955      1.190       mrg 		mutex_exit(&sc->sc_lock);
   3956       1.78  augustss 		return (err);
   3957       1.78  augustss 	}
   3958       1.78  augustss 
   3959       1.78  augustss #ifdef EHCI_DEBUG
   3960      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(1)", 0, 0, 0, 0);
   3961      1.229     skrll 	ehci_dump_sqh(sqh);
   3962      1.229     skrll 	ehci_dump_sqtds(data);
   3963       1.78  augustss #endif
   3964       1.78  augustss 
   3965       1.78  augustss 	/* Set up interrupt info. */
   3966       1.78  augustss 	exfer->sqtdstart = data;
   3967       1.78  augustss 	exfer->sqtdend = dataend;
   3968       1.78  augustss #ifdef DIAGNOSTIC
   3969       1.78  augustss 	if (!exfer->isdone) {
   3970       1.78  augustss 		printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
   3971       1.78  augustss 	}
   3972       1.78  augustss 	exfer->isdone = 0;
   3973       1.78  augustss #endif
   3974       1.78  augustss 
   3975      1.138    bouyer 	ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   3976       1.78  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   3977      1.190       mrg 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   3978      1.190       mrg 		    ehci_timeout, xfer);
   3979       1.78  augustss 	}
   3980       1.78  augustss 	ehci_add_intr_list(sc, exfer);
   3981       1.78  augustss 	xfer->status = USBD_IN_PROGRESS;
   3982      1.190       mrg 	mutex_exit(&sc->sc_lock);
   3983       1.78  augustss 
   3984       1.78  augustss #ifdef EHCI_DEBUG
   3985      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(2)", 0, 0, 0, 0);
   3986      1.229     skrll //	delay(10000);
   3987      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(3)", 0, 0, 0, 0);
   3988      1.229     skrll 	ehci_dump_regs(sc);
   3989      1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "sqh:", 0, 0, 0, 0);
   3990      1.229     skrll 	ehci_dump_sqh(sqh);
   3991      1.229     skrll 	ehci_dump_sqtds(data);
   3992       1.78  augustss #endif
   3993       1.78  augustss 
   3994       1.78  augustss 	if (sc->sc_bus.use_polling)
   3995       1.78  augustss 		ehci_waitintr(sc, xfer);
   3996       1.78  augustss 
   3997       1.78  augustss 	return (USBD_IN_PROGRESS);
   3998       1.78  augustss #undef exfer
   3999       1.78  augustss }
   4000       1.78  augustss 
   4001       1.78  augustss Static void
   4002       1.78  augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
   4003       1.78  augustss {
   4004      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4005      1.229     skrll 
   4006      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   4007      1.227     skrll 	KASSERT(xfer->pipe->intrxfer == xfer);
   4008      1.227     skrll 
   4009      1.139  jmcneill 	/*
   4010      1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   4011      1.180       wiz 	 *       async doorbell. That's dependent on the async list, wheras
   4012      1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   4013      1.139  jmcneill 	 */
   4014       1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   4015       1.78  augustss }
   4016       1.78  augustss 
   4017       1.78  augustss Static void
   4018       1.78  augustss ehci_device_intr_close(usbd_pipe_handle pipe)
   4019       1.78  augustss {
   4020      1.134  drochner 	ehci_softc_t *sc = pipe->device->bus->hci_private;
   4021       1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
   4022       1.78  augustss 	struct ehci_soft_islot *isp;
   4023       1.78  augustss 
   4024      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4025      1.190       mrg 
   4026       1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   4027       1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   4028       1.78  augustss }
   4029       1.78  augustss 
   4030       1.78  augustss Static void
   4031       1.78  augustss ehci_device_intr_done(usbd_xfer_handle xfer)
   4032       1.78  augustss {
   4033       1.78  augustss #define exfer EXFER(xfer)
   4034       1.78  augustss 	struct ehci_xfer *ex = EXFER(xfer);
   4035      1.134  drochner 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   4036       1.78  augustss 	struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
   4037       1.78  augustss 	ehci_soft_qtd_t *data, *dataend;
   4038       1.78  augustss 	ehci_soft_qh_t *sqh;
   4039       1.78  augustss 	usbd_status err;
   4040      1.190       mrg 	int len, isread, endpt;
   4041       1.78  augustss 
   4042      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4043      1.229     skrll 
   4044      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p, actlen=%d",
   4045      1.229     skrll 	    xfer, xfer->actlen, 0, 0);
   4046       1.78  augustss 
   4047      1.206     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   4048      1.190       mrg 
   4049       1.78  augustss 	if (xfer->pipe->repeat) {
   4050       1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   4051       1.78  augustss 
   4052       1.78  augustss 		len = epipe->u.intr.length;
   4053       1.78  augustss 		xfer->length = len;
   4054       1.78  augustss 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   4055       1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4056      1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, len,
   4057      1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4058       1.78  augustss 		sqh = epipe->sqh;
   4059       1.78  augustss 
   4060       1.78  augustss 		err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
   4061       1.78  augustss 		    &data, &dataend);
   4062       1.78  augustss 		if (err) {
   4063      1.229     skrll 			USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
   4064       1.78  augustss 			xfer->status = err;
   4065       1.78  augustss 			return;
   4066       1.78  augustss 		}
   4067       1.78  augustss 
   4068       1.78  augustss 		/* Set up interrupt info. */
   4069       1.78  augustss 		exfer->sqtdstart = data;
   4070       1.78  augustss 		exfer->sqtdend = dataend;
   4071       1.78  augustss #ifdef DIAGNOSTIC
   4072       1.78  augustss 		if (!exfer->isdone) {
   4073      1.229     skrll 			USBHIST_LOG(ehcidebug, "marked not done, ex = %p",
   4074      1.229     skrll 				exfer, 0, 0, 0);
   4075       1.78  augustss 			printf("ehci_device_intr_done: not done, ex=%p\n",
   4076       1.78  augustss 			    exfer);
   4077       1.78  augustss 		}
   4078       1.78  augustss 		exfer->isdone = 0;
   4079       1.78  augustss #endif
   4080       1.78  augustss 
   4081      1.138    bouyer 		ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
   4082       1.78  augustss 		if (xfer->timeout && !sc->sc_bus.use_polling) {
   4083      1.190       mrg 			callout_reset(&xfer->timeout_handle,
   4084      1.190       mrg 			    mstohz(xfer->timeout), ehci_timeout, xfer);
   4085       1.78  augustss 		}
   4086       1.78  augustss 
   4087       1.78  augustss 		xfer->status = USBD_IN_PROGRESS;
   4088       1.78  augustss 	} else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
   4089      1.153  jmcneill 		ehci_del_intr_list(sc, ex); /* remove from active list */
   4090       1.78  augustss 		ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
   4091      1.138    bouyer 		endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
   4092      1.138    bouyer 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4093      1.138    bouyer 		usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   4094      1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4095       1.78  augustss 	}
   4096       1.78  augustss #undef exfer
   4097       1.78  augustss }
   4098       1.10  augustss 
   4099       1.10  augustss /************************/
   4100        1.5  augustss 
   4101      1.113  christos Static usbd_status
   4102      1.115  christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
   4103      1.113  christos {
   4104      1.190       mrg 	ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   4105      1.139  jmcneill 	usbd_status err;
   4106      1.139  jmcneill 
   4107      1.190       mrg 	mutex_enter(&sc->sc_lock);
   4108      1.139  jmcneill 	err = usb_insert_transfer(xfer);
   4109      1.190       mrg 	mutex_exit(&sc->sc_lock);
   4110      1.139  jmcneill 	if (err && err != USBD_IN_PROGRESS)
   4111      1.139  jmcneill 		return err;
   4112      1.139  jmcneill 
   4113      1.139  jmcneill 	return ehci_device_isoc_start(xfer);
   4114      1.113  christos }
   4115      1.139  jmcneill 
   4116      1.113  christos Static usbd_status
   4117      1.115  christos ehci_device_isoc_start(usbd_xfer_handle xfer)
   4118      1.113  christos {
   4119      1.139  jmcneill 	struct ehci_pipe *epipe;
   4120      1.139  jmcneill 	ehci_softc_t *sc;
   4121      1.139  jmcneill 	struct ehci_xfer *exfer;
   4122      1.139  jmcneill 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   4123      1.139  jmcneill 	usb_dma_t *dma_buf;
   4124      1.142  drochner 	int i, j, k, frames, uframes, ufrperframe;
   4125      1.190       mrg 	int trans_count, offs, total_length;
   4126      1.139  jmcneill 	int frindex;
   4127      1.139  jmcneill 
   4128      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4129      1.229     skrll 
   4130      1.139  jmcneill 	start = NULL;
   4131      1.139  jmcneill 	prev = NULL;
   4132      1.139  jmcneill 	itd = NULL;
   4133      1.139  jmcneill 	trans_count = 0;
   4134      1.139  jmcneill 	total_length = 0;
   4135      1.139  jmcneill 	exfer = (struct ehci_xfer *) xfer;
   4136      1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   4137      1.139  jmcneill 	epipe = (struct ehci_pipe *)xfer->pipe;
   4138      1.139  jmcneill 
   4139      1.139  jmcneill 	/*
   4140      1.139  jmcneill 	 * To allow continuous transfers, above we start all transfers
   4141      1.139  jmcneill 	 * immediately. However, we're still going to get usbd_start_next call
   4142      1.139  jmcneill 	 * this when another xfer completes. So, check if this is already
   4143      1.139  jmcneill 	 * in progress or not
   4144      1.139  jmcneill 	 */
   4145      1.139  jmcneill 
   4146      1.139  jmcneill 	if (exfer->itdstart != NULL)
   4147      1.139  jmcneill 		return USBD_IN_PROGRESS;
   4148      1.139  jmcneill 
   4149      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer %p len %d flags %d",
   4150      1.229     skrll 	    xfer, xfer->length, xfer->flags, 0);
   4151      1.139  jmcneill 
   4152      1.139  jmcneill 	if (sc->sc_dying)
   4153      1.139  jmcneill 		return USBD_IOERROR;
   4154      1.139  jmcneill 
   4155      1.139  jmcneill 	/*
   4156      1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   4157      1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   4158      1.139  jmcneill 	 * on either side of where the hc currently is.
   4159      1.139  jmcneill 	 */
   4160      1.139  jmcneill 	if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
   4161      1.139  jmcneill 			xfer->nframes >= (sc->sc_flsize - 4) * 8) {
   4162      1.229     skrll 		USBHIST_LOG(ehcidebug,
   4163      1.229     skrll 		    "isoc descriptor spans entire frametable", 0, 0, 0, 0);
   4164      1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   4165      1.139  jmcneill 		return USBD_INVAL;
   4166      1.139  jmcneill 	}
   4167      1.139  jmcneill 
   4168      1.139  jmcneill #ifdef DIAGNOSTIC
   4169      1.139  jmcneill 	if (xfer->rqflags & URQ_REQUEST)
   4170      1.139  jmcneill 		panic("ehci_device_isoc_start: request\n");
   4171      1.139  jmcneill 
   4172      1.229     skrll 	if (!exfer->isdone) {
   4173      1.229     skrll 		USBHIST_LOG(ehcidebug, "marked not done, ex = %p", exfer,
   4174      1.229     skrll 			0, 0, 0);
   4175      1.139  jmcneill 		printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
   4176      1.229     skrll 	}
   4177      1.139  jmcneill 	exfer->isdone = 0;
   4178      1.139  jmcneill #endif
   4179      1.139  jmcneill 
   4180      1.139  jmcneill 	/*
   4181      1.139  jmcneill 	 * Step 1: Allocate and initialize itds, how many do we need?
   4182      1.139  jmcneill 	 * One per transfer if interval >= 8 microframes, fewer if we use
   4183      1.139  jmcneill 	 * multiple microframes per frame.
   4184      1.139  jmcneill 	 */
   4185      1.139  jmcneill 
   4186      1.139  jmcneill 	i = epipe->pipe.endpoint->edesc->bInterval;
   4187      1.139  jmcneill 	if (i > 16 || i == 0) {
   4188      1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   4189      1.229     skrll 		USBHIST_LOG(ehcidebug, "bInvertal %d invalid", i, 0, 0, 0);
   4190      1.139  jmcneill 		return USBD_INVAL;
   4191      1.139  jmcneill 	}
   4192      1.139  jmcneill 
   4193      1.168  jakllsch 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4194      1.142  drochner 	frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
   4195      1.168  jakllsch 	uframes = USB_UFRAMES_PER_FRAME / ufrperframe;
   4196      1.142  drochner 
   4197      1.139  jmcneill 	if (frames == 0) {
   4198      1.229     skrll 		USBHIST_LOG(ehcidebug, "frames == 0", 0, 0, 0, 0);
   4199      1.139  jmcneill 		return USBD_INVAL;
   4200      1.139  jmcneill 	}
   4201      1.139  jmcneill 
   4202      1.139  jmcneill 	dma_buf = &xfer->dmabuf;
   4203      1.139  jmcneill 	offs = 0;
   4204      1.139  jmcneill 
   4205      1.139  jmcneill 	for (i = 0; i < frames; i++) {
   4206      1.139  jmcneill 		int froffs = offs;
   4207      1.139  jmcneill 		itd = ehci_alloc_itd(sc);
   4208      1.139  jmcneill 
   4209      1.139  jmcneill 		if (prev != NULL) {
   4210      1.139  jmcneill 			prev->itd.itd_next =
   4211      1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4212      1.139  jmcneill 			usb_syncmem(&itd->dma,
   4213      1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   4214  1.234.2.2     skrll 			    sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   4215      1.139  jmcneill 
   4216      1.139  jmcneill 			prev->xfer_next = itd;
   4217      1.183  jakllsch 	    	} else {
   4218      1.139  jmcneill 			start = itd;
   4219      1.139  jmcneill 		}
   4220      1.139  jmcneill 
   4221      1.139  jmcneill 		/*
   4222      1.139  jmcneill 		 * Step 1.5, initialize uframes
   4223      1.139  jmcneill 		 */
   4224      1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) {
   4225      1.139  jmcneill 			/* Calculate which page in the list this starts in */
   4226      1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   4227      1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   4228      1.139  jmcneill 			addr += (offs - froffs);
   4229      1.139  jmcneill 			addr = EHCI_PAGE(addr);
   4230      1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   4231      1.139  jmcneill 
   4232      1.139  jmcneill 			/* This gets the initial offset into the first page,
   4233      1.139  jmcneill 			 * looks how far further along the current uframe
   4234      1.139  jmcneill 			 * offset is. Works out how many pages that is.
   4235      1.139  jmcneill 			 */
   4236      1.139  jmcneill 
   4237      1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   4238      1.195  christos 			    EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
   4239      1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   4240      1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   4241      1.139  jmcneill 
   4242      1.139  jmcneill 			total_length += xfer->frlengths[trans_count];
   4243      1.139  jmcneill 			offs += xfer->frlengths[trans_count];
   4244      1.139  jmcneill 			trans_count++;
   4245      1.139  jmcneill 
   4246      1.139  jmcneill 			if (trans_count >= xfer->nframes) { /*Set IOC*/
   4247      1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   4248      1.145  drochner 				break;
   4249      1.139  jmcneill 			}
   4250      1.195  christos 		}
   4251      1.139  jmcneill 
   4252      1.139  jmcneill 		/* Step 1.75, set buffer pointers. To simplify matters, all
   4253      1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   4254      1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   4255      1.139  jmcneill 		 * and what to not.
   4256      1.139  jmcneill 		 */
   4257      1.139  jmcneill 
   4258      1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NBUFFERS; j++) {
   4259      1.139  jmcneill 			/*
   4260      1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   4261      1.139  jmcneill 			 * of buffer
   4262      1.139  jmcneill 			 */
   4263      1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   4264      1.139  jmcneill 			if (page_offs >= dma_buf->block->size)
   4265      1.139  jmcneill 				break;
   4266      1.139  jmcneill 
   4267      1.181       mrg 			unsigned long long page = DMAADDR(dma_buf, page_offs);
   4268      1.139  jmcneill 			page = EHCI_PAGE(page);
   4269      1.139  jmcneill 			itd->itd.itd_bufr[j] =
   4270      1.155    jmorse 			    htole32(EHCI_ITD_SET_BPTR(page));
   4271      1.155    jmorse 			itd->itd.itd_bufr_hi[j] =
   4272      1.155    jmorse 			    htole32(page >> 32);
   4273      1.139  jmcneill 		}
   4274      1.139  jmcneill 
   4275      1.139  jmcneill 		/*
   4276      1.139  jmcneill 		 * Other special values
   4277      1.139  jmcneill 		 */
   4278      1.139  jmcneill 
   4279      1.139  jmcneill 		k = epipe->pipe.endpoint->edesc->bEndpointAddress;
   4280      1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4281      1.139  jmcneill 		    EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
   4282      1.139  jmcneill 
   4283      1.139  jmcneill 		k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
   4284      1.139  jmcneill 		    ? 1 : 0;
   4285      1.149  jmcneill 		j = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
   4286      1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   4287      1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4288      1.139  jmcneill 
   4289      1.139  jmcneill 		/* FIXME: handle invalid trans */
   4290      1.195  christos 		itd->itd.itd_bufr[2] |=
   4291      1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4292      1.139  jmcneill 
   4293      1.139  jmcneill 		usb_syncmem(&itd->dma,
   4294      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4295  1.234.2.2     skrll 		    sizeof(ehci_itd_t),
   4296      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4297      1.139  jmcneill 
   4298      1.139  jmcneill 		prev = itd;
   4299      1.139  jmcneill 	} /* End of frame */
   4300      1.139  jmcneill 
   4301      1.139  jmcneill 	stop = itd;
   4302      1.139  jmcneill 	stop->xfer_next = NULL;
   4303      1.139  jmcneill 	exfer->isoc_len = total_length;
   4304      1.139  jmcneill 
   4305      1.155    jmorse 	usb_syncmem(&exfer->xfer.dmabuf, 0, total_length,
   4306      1.155    jmorse 		BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4307      1.155    jmorse 
   4308      1.139  jmcneill 	/*
   4309      1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   4310      1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   4311      1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4312      1.139  jmcneill 	 * more than the period frame list.
   4313      1.139  jmcneill 	 */
   4314      1.139  jmcneill 
   4315      1.190       mrg 	mutex_enter(&sc->sc_lock);
   4316      1.139  jmcneill 
   4317      1.139  jmcneill 	/* Start inserting frames */
   4318      1.139  jmcneill 	if (epipe->u.isoc.cur_xfers > 0) {
   4319      1.139  jmcneill 		frindex = epipe->u.isoc.next_frame;
   4320      1.139  jmcneill 	} else {
   4321      1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4322      1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   4323      1.139  jmcneill 		frindex += 2;
   4324      1.139  jmcneill 	}
   4325      1.139  jmcneill 
   4326      1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   4327      1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   4328      1.139  jmcneill 
   4329      1.168  jakllsch 	/* What's the frame interval? */
   4330      1.168  jakllsch 	i = (1 << (epipe->pipe.endpoint->edesc->bInterval - 1));
   4331      1.168  jakllsch 	if (i / USB_UFRAMES_PER_FRAME == 0)
   4332      1.139  jmcneill 		i = 1;
   4333      1.139  jmcneill 	else
   4334      1.168  jakllsch 		i /= USB_UFRAMES_PER_FRAME;
   4335      1.139  jmcneill 
   4336      1.139  jmcneill 	itd = start;
   4337      1.139  jmcneill 	for (j = 0; j < frames; j++) {
   4338      1.139  jmcneill 		if (itd == NULL)
   4339      1.139  jmcneill 			panic("ehci: unexpectedly ran out of isoc itds, isoc_start\n");
   4340      1.139  jmcneill 
   4341      1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   4342      1.139  jmcneill 		if (itd->itd.itd_next == 0)
   4343      1.139  jmcneill 			/* FIXME: frindex table gets initialized to NULL
   4344      1.139  jmcneill 			 * or EHCI_NULL? */
   4345      1.162  uebayasi 			itd->itd.itd_next = EHCI_NULL;
   4346      1.139  jmcneill 
   4347      1.139  jmcneill 		usb_syncmem(&itd->dma,
   4348      1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   4349  1.234.2.2     skrll 		    sizeof(itd->itd.itd_next),
   4350      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4351      1.139  jmcneill 
   4352      1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   4353      1.139  jmcneill 
   4354      1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   4355      1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   4356  1.234.2.2     skrll 		    sizeof(ehci_link_t),
   4357      1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4358      1.139  jmcneill 
   4359      1.139  jmcneill 		itd->u.frame_list.next = sc->sc_softitds[frindex];
   4360      1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   4361      1.139  jmcneill 		if (itd->u.frame_list.next != NULL)
   4362      1.139  jmcneill 			itd->u.frame_list.next->u.frame_list.prev = itd;
   4363      1.139  jmcneill 		itd->slot = frindex;
   4364      1.139  jmcneill 		itd->u.frame_list.prev = NULL;
   4365      1.139  jmcneill 
   4366      1.139  jmcneill 		frindex += i;
   4367      1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   4368      1.139  jmcneill 			frindex -= sc->sc_flsize;
   4369      1.139  jmcneill 
   4370      1.139  jmcneill 		itd = itd->xfer_next;
   4371      1.139  jmcneill 	}
   4372      1.139  jmcneill 
   4373      1.139  jmcneill 	epipe->u.isoc.cur_xfers++;
   4374      1.139  jmcneill 	epipe->u.isoc.next_frame = frindex;
   4375      1.139  jmcneill 
   4376      1.139  jmcneill 	exfer->itdstart = start;
   4377      1.139  jmcneill 	exfer->itdend = stop;
   4378      1.139  jmcneill 	exfer->sqtdstart = NULL;
   4379      1.226     skrll 	exfer->sqtdend = NULL;
   4380      1.139  jmcneill 
   4381      1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   4382      1.139  jmcneill 	xfer->status = USBD_IN_PROGRESS;
   4383      1.139  jmcneill 	xfer->done = 0;
   4384      1.190       mrg 	mutex_exit(&sc->sc_lock);
   4385      1.139  jmcneill 
   4386      1.139  jmcneill 	if (sc->sc_bus.use_polling) {
   4387      1.139  jmcneill 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   4388      1.139  jmcneill 		ehci_waitintr(sc, xfer);
   4389      1.139  jmcneill 	}
   4390      1.139  jmcneill 
   4391      1.139  jmcneill 	return USBD_IN_PROGRESS;
   4392      1.113  christos }
   4393      1.139  jmcneill 
   4394      1.113  christos Static void
   4395      1.115  christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
   4396      1.113  christos {
   4397      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4398      1.229     skrll 
   4399      1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer = %p", xfer, 0, 0, 0);
   4400      1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4401      1.113  christos }
   4402      1.139  jmcneill 
   4403      1.113  christos Static void
   4404      1.115  christos ehci_device_isoc_close(usbd_pipe_handle pipe)
   4405      1.113  christos {
   4406      1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4407      1.229     skrll 
   4408      1.229     skrll 	USBHIST_LOG(ehcidebug, "nothing in the pipe to free?", 0, 0, 0, 0);
   4409      1.113  christos }
   4410      1.139  jmcneill 
   4411      1.113  christos Static void
   4412      1.115  christos ehci_device_isoc_done(usbd_xfer_handle xfer)
   4413      1.113  christos {
   4414      1.139  jmcneill 	struct ehci_xfer *exfer;
   4415      1.139  jmcneill 	ehci_softc_t *sc;
   4416      1.139  jmcneill 	struct ehci_pipe *epipe;
   4417      1.139  jmcneill 
   4418      1.139  jmcneill 	exfer = EXFER(xfer);
   4419      1.139  jmcneill 	sc = xfer->pipe->device->bus->hci_private;
   4420      1.139  jmcneill 	epipe = (struct ehci_pipe *) xfer->pipe;
   4421      1.139  jmcneill 
   4422      1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4423      1.190       mrg 
   4424      1.139  jmcneill 	epipe->u.isoc.cur_xfers--;
   4425      1.139  jmcneill 	if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
   4426      1.153  jmcneill 		ehci_del_intr_list(sc, exfer);
   4427      1.139  jmcneill 		ehci_rem_free_itd_chain(sc, exfer);
   4428      1.139  jmcneill 	}
   4429      1.139  jmcneill 
   4430      1.139  jmcneill 	usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
   4431  1.234.2.2     skrll 	    BUS_DMASYNC_POSTREAD);
   4432      1.139  jmcneill 
   4433      1.113  christos }
   4434