Home | History | Annotate | Line # | Download | only in usb
ehci.c revision 1.234.2.88
      1  1.234.2.88     skrll /*	$NetBSD: ehci.c,v 1.234.2.88 2016/02/21 07:04:13 skrll Exp $ */
      2         1.1  augustss 
      3         1.1  augustss /*
      4       1.190       mrg  * Copyright (c) 2004-2012 The NetBSD Foundation, Inc.
      5         1.1  augustss  * All rights reserved.
      6         1.1  augustss  *
      7         1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8       1.190       mrg  * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum,
      9       1.190       mrg  * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill
     10       1.190       mrg  * (jmcneill (at) invisible.ca) and Matthew R. Green (mrg (at) eterna.com.au).
     11         1.1  augustss  *
     12         1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13         1.1  augustss  * modification, are permitted provided that the following conditions
     14         1.1  augustss  * are met:
     15         1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16         1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17         1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18         1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19         1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20         1.1  augustss  *
     21         1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22         1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23         1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24         1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25         1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26         1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27         1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28         1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29         1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30         1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31         1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32         1.1  augustss  */
     33         1.1  augustss 
     34         1.1  augustss /*
     35         1.3  augustss  * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
     36         1.1  augustss  *
     37        1.35     enami  * The EHCI 1.0 spec can be found at
     38       1.160  uebayasi  * http://www.intel.com/technology/usb/spec.htm
     39         1.7  augustss  * and the USB 2.0 spec at
     40       1.160  uebayasi  * http://www.usb.org/developers/docs/
     41         1.1  augustss  *
     42         1.1  augustss  */
     43         1.4     lukem 
     44        1.52  jdolecek /*
     45        1.52  jdolecek  * TODO:
     46        1.52  jdolecek  * 1) hold off explorations by companion controllers until ehci has started.
     47        1.52  jdolecek  *
     48       1.148    cegger  * 2) The hub driver needs to handle and schedule the transaction translator,
     49       1.100  augustss  *    to assign place in frame where different devices get to go. See chapter
     50        1.91     perry  *    on hubs in USB 2.0 for details.
     51        1.52  jdolecek  *
     52       1.164  uebayasi  * 3) Command failures are not recovered correctly.
     53       1.148    cegger  */
     54        1.52  jdolecek 
     55         1.4     lukem #include <sys/cdefs.h>
     56  1.234.2.88     skrll __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.234.2.88 2016/02/21 07:04:13 skrll Exp $");
     57        1.47  augustss 
     58        1.47  augustss #include "ohci.h"
     59        1.47  augustss #include "uhci.h"
     60  1.234.2.50     skrll 
     61  1.234.2.50     skrll #ifdef _KERNEL_OPT
     62       1.229     skrll #include "opt_usb.h"
     63  1.234.2.50     skrll #endif
     64         1.1  augustss 
     65         1.1  augustss #include <sys/param.h>
     66       1.229     skrll 
     67       1.229     skrll #include <sys/bus.h>
     68       1.229     skrll #include <sys/cpu.h>
     69       1.229     skrll #include <sys/device.h>
     70         1.1  augustss #include <sys/kernel.h>
     71       1.190       mrg #include <sys/kmem.h>
     72       1.229     skrll #include <sys/mutex.h>
     73         1.1  augustss #include <sys/proc.h>
     74         1.1  augustss #include <sys/queue.h>
     75       1.229     skrll #include <sys/select.h>
     76       1.229     skrll #include <sys/sysctl.h>
     77       1.229     skrll #include <sys/systm.h>
     78         1.1  augustss 
     79         1.1  augustss #include <machine/endian.h>
     80         1.1  augustss 
     81         1.1  augustss #include <dev/usb/usb.h>
     82         1.1  augustss #include <dev/usb/usbdi.h>
     83         1.1  augustss #include <dev/usb/usbdivar.h>
     84       1.229     skrll #include <dev/usb/usbhist.h>
     85         1.1  augustss #include <dev/usb/usb_mem.h>
     86         1.1  augustss #include <dev/usb/usb_quirks.h>
     87         1.1  augustss 
     88         1.1  augustss #include <dev/usb/ehcireg.h>
     89         1.1  augustss #include <dev/usb/ehcivar.h>
     90  1.234.2.13     skrll #include <dev/usb/usbroothub.h>
     91         1.1  augustss 
     92       1.230     skrll 
     93       1.230     skrll #ifdef USB_DEBUG
     94       1.230     skrll #ifndef EHCI_DEBUG
     95       1.230     skrll #define ehcidebug 0
     96       1.230     skrll #else
     97       1.229     skrll static int ehcidebug = 0;
     98       1.229     skrll 
     99       1.229     skrll SYSCTL_SETUP(sysctl_hw_ehci_setup, "sysctl hw.ehci setup")
    100       1.190       mrg {
    101       1.229     skrll 	int err;
    102       1.229     skrll 	const struct sysctlnode *rnode;
    103       1.229     skrll 	const struct sysctlnode *cnode;
    104       1.229     skrll 
    105       1.229     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
    106       1.229     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "ehci",
    107       1.229     skrll 	    SYSCTL_DESCR("ehci global controls"),
    108       1.229     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    109       1.229     skrll 
    110       1.229     skrll 	if (err)
    111       1.229     skrll 		goto fail;
    112       1.190       mrg 
    113       1.229     skrll 	/* control debugging printfs */
    114       1.229     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    115       1.229     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    116       1.229     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    117       1.229     skrll 	    NULL, 0, &ehcidebug, sizeof(ehcidebug), CTL_CREATE, CTL_EOL);
    118       1.229     skrll 	if (err)
    119       1.229     skrll 		goto fail;
    120       1.229     skrll 
    121       1.229     skrll 	return;
    122       1.229     skrll fail:
    123       1.229     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    124       1.190       mrg }
    125       1.190       mrg 
    126       1.229     skrll #endif /* EHCI_DEBUG */
    127       1.230     skrll #endif /* USB_DEBUG */
    128         1.1  augustss 
    129         1.5  augustss struct ehci_pipe {
    130         1.5  augustss 	struct usbd_pipe pipe;
    131        1.55   mycroft 	int nexttoggle;
    132        1.55   mycroft 
    133        1.10  augustss 	ehci_soft_qh_t *sqh;
    134        1.10  augustss 	union {
    135        1.10  augustss 		/* Control pipe */
    136        1.10  augustss 		struct {
    137        1.10  augustss 			usb_dma_t reqdma;
    138  1.234.2.47     skrll 		} ctrl;
    139        1.10  augustss 		/* Interrupt pipe */
    140        1.78  augustss 		struct {
    141        1.78  augustss 			u_int length;
    142        1.78  augustss 		} intr;
    143        1.10  augustss 		/* Iso pipe */
    144       1.139  jmcneill 		struct {
    145       1.139  jmcneill 			u_int next_frame;
    146       1.139  jmcneill 			u_int cur_xfers;
    147       1.139  jmcneill 		} isoc;
    148  1.234.2.47     skrll 	};
    149         1.5  augustss };
    150         1.5  augustss 
    151  1.234.2.83     skrll typedef TAILQ_HEAD(ex_completeq, ehci_xfer) ex_completeq_t;
    152  1.234.2.83     skrll 
    153  1.234.2.45     skrll Static usbd_status	ehci_open(struct usbd_pipe *);
    154         1.5  augustss Static void		ehci_poll(struct usbd_bus *);
    155         1.5  augustss Static void		ehci_softintr(void *);
    156        1.11  augustss Static int		ehci_intr1(ehci_softc_t *);
    157  1.234.2.45     skrll Static void		ehci_waitintr(ehci_softc_t *, struct usbd_xfer *);
    158  1.234.2.83     skrll Static void		ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *,
    159  1.234.2.83     skrll 			    ex_completeq_t *);
    160  1.234.2.83     skrll Static void		ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *,
    161  1.234.2.83     skrll 			    ex_completeq_t *);
    162  1.234.2.83     skrll Static void		ehci_check_sitd_intr(ehci_softc_t *, struct ehci_xfer *,
    163  1.234.2.83     skrll 			    ex_completeq_t *);
    164  1.234.2.83     skrll Static void		ehci_idone(struct ehci_xfer *, ex_completeq_t *);
    165        1.15  augustss Static void		ehci_timeout(void *);
    166        1.15  augustss Static void		ehci_timeout_task(void *);
    167       1.108   xtraeme Static void		ehci_intrlist_timeout(void *);
    168       1.190       mrg Static void		ehci_doorbell(void *);
    169       1.190       mrg Static void		ehci_pcd(void *);
    170         1.5  augustss 
    171  1.234.2.45     skrll Static struct usbd_xfer *
    172  1.234.2.54     skrll 			ehci_allocx(struct usbd_bus *, unsigned int);
    173  1.234.2.45     skrll Static void		ehci_freex(struct usbd_bus *, struct usbd_xfer *);
    174  1.234.2.64     skrll 
    175       1.190       mrg Static void		ehci_get_lock(struct usbd_bus *, kmutex_t **);
    176  1.234.2.13     skrll Static int		ehci_roothub_ctrl(struct usbd_bus *,
    177  1.234.2.55     skrll 			    usb_device_request_t *, void *, int);
    178         1.5  augustss 
    179  1.234.2.45     skrll Static usbd_status	ehci_root_intr_transfer(struct usbd_xfer *);
    180  1.234.2.45     skrll Static usbd_status	ehci_root_intr_start(struct usbd_xfer *);
    181  1.234.2.45     skrll Static void		ehci_root_intr_abort(struct usbd_xfer *);
    182  1.234.2.45     skrll Static void		ehci_root_intr_close(struct usbd_pipe *);
    183  1.234.2.45     skrll Static void		ehci_root_intr_done(struct usbd_xfer *);
    184  1.234.2.45     skrll 
    185  1.234.2.64     skrll Static int		ehci_device_ctrl_init(struct usbd_xfer *);
    186  1.234.2.64     skrll Static void		ehci_device_ctrl_fini(struct usbd_xfer *);
    187  1.234.2.45     skrll Static usbd_status	ehci_device_ctrl_transfer(struct usbd_xfer *);
    188  1.234.2.45     skrll Static usbd_status	ehci_device_ctrl_start(struct usbd_xfer *);
    189  1.234.2.45     skrll Static void		ehci_device_ctrl_abort(struct usbd_xfer *);
    190  1.234.2.45     skrll Static void		ehci_device_ctrl_close(struct usbd_pipe *);
    191  1.234.2.45     skrll Static void		ehci_device_ctrl_done(struct usbd_xfer *);
    192  1.234.2.45     skrll 
    193  1.234.2.64     skrll Static int		ehci_device_bulk_init(struct usbd_xfer *);
    194  1.234.2.64     skrll Static void		ehci_device_bulk_fini(struct usbd_xfer *);
    195  1.234.2.45     skrll Static usbd_status	ehci_device_bulk_transfer(struct usbd_xfer *);
    196  1.234.2.45     skrll Static usbd_status	ehci_device_bulk_start(struct usbd_xfer *);
    197  1.234.2.45     skrll Static void		ehci_device_bulk_abort(struct usbd_xfer *);
    198  1.234.2.45     skrll Static void		ehci_device_bulk_close(struct usbd_pipe *);
    199  1.234.2.45     skrll Static void		ehci_device_bulk_done(struct usbd_xfer *);
    200  1.234.2.45     skrll 
    201  1.234.2.64     skrll Static int		ehci_device_intr_init(struct usbd_xfer *);
    202  1.234.2.64     skrll Static void		ehci_device_intr_fini(struct usbd_xfer *);
    203  1.234.2.45     skrll Static usbd_status	ehci_device_intr_transfer(struct usbd_xfer *);
    204  1.234.2.45     skrll Static usbd_status	ehci_device_intr_start(struct usbd_xfer *);
    205  1.234.2.45     skrll Static void		ehci_device_intr_abort(struct usbd_xfer *);
    206  1.234.2.45     skrll Static void		ehci_device_intr_close(struct usbd_pipe *);
    207  1.234.2.45     skrll Static void		ehci_device_intr_done(struct usbd_xfer *);
    208  1.234.2.45     skrll 
    209  1.234.2.64     skrll Static int		ehci_device_isoc_init(struct usbd_xfer *);
    210  1.234.2.64     skrll Static void		ehci_device_isoc_fini(struct usbd_xfer *);
    211  1.234.2.45     skrll Static usbd_status	ehci_device_isoc_transfer(struct usbd_xfer *);
    212  1.234.2.45     skrll Static usbd_status	ehci_device_isoc_start(struct usbd_xfer *);
    213  1.234.2.45     skrll Static void		ehci_device_isoc_abort(struct usbd_xfer *);
    214  1.234.2.45     skrll Static void		ehci_device_isoc_close(struct usbd_pipe *);
    215  1.234.2.45     skrll Static void		ehci_device_isoc_done(struct usbd_xfer *);
    216  1.234.2.45     skrll 
    217  1.234.2.64     skrll Static int		ehci_device_fs_isoc_init(struct usbd_xfer *);
    218  1.234.2.64     skrll Static void		ehci_device_fs_isoc_fini(struct usbd_xfer *);
    219  1.234.2.45     skrll Static usbd_status	ehci_device_fs_isoc_transfer(struct usbd_xfer *);
    220  1.234.2.45     skrll Static usbd_status	ehci_device_fs_isoc_start(struct usbd_xfer *);
    221  1.234.2.45     skrll Static void		ehci_device_fs_isoc_abort(struct usbd_xfer *);
    222  1.234.2.45     skrll Static void		ehci_device_fs_isoc_close(struct usbd_pipe *);
    223  1.234.2.45     skrll Static void		ehci_device_fs_isoc_done(struct usbd_xfer *);
    224   1.234.2.3     skrll 
    225  1.234.2.45     skrll Static void		ehci_device_clear_toggle(struct usbd_pipe *);
    226  1.234.2.45     skrll Static void		ehci_noop(struct usbd_pipe *);
    227         1.5  augustss 
    228         1.6  augustss Static void		ehci_disown(ehci_softc_t *, int, int);
    229         1.5  augustss 
    230  1.234.2.55     skrll Static ehci_soft_qh_t *	ehci_alloc_sqh(ehci_softc_t *);
    231         1.9  augustss Static void		ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
    232         1.9  augustss 
    233  1.234.2.55     skrll Static ehci_soft_qtd_t *ehci_alloc_sqtd(ehci_softc_t *);
    234         1.9  augustss Static void		ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
    235  1.234.2.64     skrll Static usbd_status	ehci_alloc_sqtd_chain(ehci_softc_t *, struct usbd_xfer *,
    236  1.234.2.64     skrll 			    int, int, ehci_soft_qtd_t **, ehci_soft_qtd_t **);
    237  1.234.2.64     skrll Static void		ehci_free_sqtds(ehci_softc_t *, struct ehci_xfer *);
    238  1.234.2.64     skrll 
    239  1.234.2.64     skrll Static void		ehci_reset_sqtd_chain(ehci_softc_t *, struct usbd_xfer *,
    240  1.234.2.69     skrll 			    int, int, int *, ehci_soft_qtd_t **);
    241        1.15  augustss 
    242  1.234.2.55     skrll Static ehci_soft_itd_t *ehci_alloc_itd(ehci_softc_t *);
    243  1.234.2.55     skrll Static ehci_soft_sitd_t *
    244  1.234.2.55     skrll 			ehci_alloc_sitd(ehci_softc_t *);
    245       1.139  jmcneill 
    246  1.234.2.64     skrll Static void 		ehci_remove_itd_chain(ehci_softc_t *, ehci_soft_itd_t *);
    247  1.234.2.64     skrll Static void		ehci_remove_sitd_chain(ehci_softc_t *, ehci_soft_sitd_t *);
    248  1.234.2.64     skrll Static void 		ehci_free_itd_chain(ehci_softc_t *, ehci_soft_itd_t *);
    249  1.234.2.64     skrll Static void		ehci_free_sitd_chain(ehci_softc_t *, ehci_soft_sitd_t *);
    250  1.234.2.64     skrll 
    251  1.234.2.64     skrll static inline void
    252  1.234.2.64     skrll ehci_free_itd_locked(ehci_softc_t *sc, ehci_soft_itd_t *itd)
    253  1.234.2.64     skrll {
    254  1.234.2.64     skrll 
    255  1.234.2.64     skrll 	LIST_INSERT_HEAD(&sc->sc_freeitds, itd, free_list);
    256  1.234.2.64     skrll }
    257  1.234.2.64     skrll 
    258  1.234.2.64     skrll static inline void
    259  1.234.2.64     skrll ehci_free_sitd_locked(ehci_softc_t *sc, ehci_soft_sitd_t *sitd)
    260  1.234.2.64     skrll {
    261  1.234.2.64     skrll 
    262  1.234.2.64     skrll 	LIST_INSERT_HEAD(&sc->sc_freesitds, sitd, free_list);
    263  1.234.2.64     skrll }
    264  1.234.2.64     skrll 
    265  1.234.2.64     skrll Static void 		ehci_abort_isoc_xfer(struct usbd_xfer *, usbd_status);
    266         1.9  augustss 
    267        1.78  augustss Static usbd_status	ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
    268  1.234.2.16     skrll 			    int);
    269        1.78  augustss 
    270       1.190       mrg Static void		ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *,
    271       1.190       mrg 				    ehci_soft_qh_t *);
    272        1.10  augustss Static void		ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
    273        1.10  augustss 				    ehci_soft_qh_t *);
    274        1.23  augustss Static void		ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
    275        1.11  augustss Static void		ehci_sync_hc(ehci_softc_t *);
    276        1.10  augustss 
    277  1.234.2.45     skrll Static void		ehci_close_pipe(struct usbd_pipe *, ehci_soft_qh_t *);
    278  1.234.2.45     skrll Static void		ehci_abort_xfer(struct usbd_xfer *, usbd_status);
    279         1.9  augustss 
    280         1.5  augustss #ifdef EHCI_DEBUG
    281       1.229     skrll Static ehci_softc_t 	*theehci;
    282       1.229     skrll void			ehci_dump(void);
    283       1.229     skrll #endif
    284       1.229     skrll 
    285       1.229     skrll #ifdef EHCI_DEBUG
    286        1.18  augustss Static void		ehci_dump_regs(ehci_softc_t *);
    287        1.15  augustss Static void		ehci_dump_sqtds(ehci_soft_qtd_t *);
    288         1.9  augustss Static void		ehci_dump_sqtd(ehci_soft_qtd_t *);
    289         1.9  augustss Static void		ehci_dump_qtd(ehci_qtd_t *);
    290         1.9  augustss Static void		ehci_dump_sqh(ehci_soft_qh_t *);
    291  1.234.2.16     skrll Static void		ehci_dump_sitd(struct ehci_soft_itd *);
    292  1.234.2.64     skrll Static void 		ehci_dump_itds(ehci_soft_itd_t *);
    293       1.139  jmcneill Static void		ehci_dump_itd(struct ehci_soft_itd *);
    294       1.141    cegger Static void		ehci_dump_exfer(struct ehci_xfer *);
    295         1.5  augustss #endif
    296         1.5  augustss 
    297        1.11  augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
    298        1.11  augustss 
    299  1.234.2.83     skrll static inline void
    300  1.234.2.83     skrll ehci_add_intr_list(ehci_softc_t *sc, struct ehci_xfer *ex)
    301  1.234.2.83     skrll {
    302  1.234.2.83     skrll 
    303  1.234.2.83     skrll 	TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, ex_next);
    304  1.234.2.83     skrll }
    305  1.234.2.83     skrll 
    306  1.234.2.83     skrll static inline void
    307  1.234.2.83     skrll ehci_del_intr_list(ehci_softc_t *sc, struct ehci_xfer *ex)
    308  1.234.2.83     skrll {
    309  1.234.2.83     skrll 
    310  1.234.2.83     skrll 	TAILQ_REMOVE(&sc->sc_intrhead, ex, ex_next);
    311  1.234.2.83     skrll }
    312        1.18  augustss 
    313       1.123  drochner Static const struct usbd_bus_methods ehci_bus_methods = {
    314   1.234.2.6     skrll 	.ubm_open =	ehci_open,
    315   1.234.2.6     skrll 	.ubm_softint =	ehci_softintr,
    316   1.234.2.6     skrll 	.ubm_dopoll =	ehci_poll,
    317   1.234.2.6     skrll 	.ubm_allocx =	ehci_allocx,
    318   1.234.2.6     skrll 	.ubm_freex =	ehci_freex,
    319   1.234.2.6     skrll 	.ubm_getlock =	ehci_get_lock,
    320  1.234.2.13     skrll 	.ubm_rhctrl =	ehci_roothub_ctrl,
    321         1.5  augustss };
    322         1.5  augustss 
    323       1.123  drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
    324   1.234.2.6     skrll 	.upm_transfer =	ehci_root_intr_transfer,
    325   1.234.2.6     skrll 	.upm_start =	ehci_root_intr_start,
    326   1.234.2.6     skrll 	.upm_abort =	ehci_root_intr_abort,
    327   1.234.2.6     skrll 	.upm_close =	ehci_root_intr_close,
    328   1.234.2.6     skrll 	.upm_cleartoggle =	ehci_noop,
    329   1.234.2.6     skrll 	.upm_done =	ehci_root_intr_done,
    330         1.5  augustss };
    331         1.5  augustss 
    332       1.123  drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
    333  1.234.2.64     skrll 	.upm_init =	ehci_device_ctrl_init,
    334  1.234.2.64     skrll 	.upm_fini =	ehci_device_ctrl_fini,
    335   1.234.2.6     skrll 	.upm_transfer =	ehci_device_ctrl_transfer,
    336   1.234.2.6     skrll 	.upm_start =	ehci_device_ctrl_start,
    337   1.234.2.6     skrll 	.upm_abort =	ehci_device_ctrl_abort,
    338   1.234.2.6     skrll 	.upm_close =	ehci_device_ctrl_close,
    339   1.234.2.6     skrll 	.upm_cleartoggle =	ehci_noop,
    340   1.234.2.6     skrll 	.upm_done =	ehci_device_ctrl_done,
    341         1.5  augustss };
    342         1.5  augustss 
    343       1.123  drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
    344  1.234.2.64     skrll 	.upm_init =	ehci_device_intr_init,
    345  1.234.2.64     skrll 	.upm_fini =	ehci_device_intr_fini,
    346   1.234.2.6     skrll 	.upm_transfer =	ehci_device_intr_transfer,
    347   1.234.2.6     skrll 	.upm_start =	ehci_device_intr_start,
    348   1.234.2.6     skrll 	.upm_abort =	ehci_device_intr_abort,
    349   1.234.2.6     skrll 	.upm_close =	ehci_device_intr_close,
    350   1.234.2.6     skrll 	.upm_cleartoggle =	ehci_device_clear_toggle,
    351   1.234.2.6     skrll 	.upm_done =	ehci_device_intr_done,
    352         1.5  augustss };
    353         1.5  augustss 
    354       1.123  drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
    355  1.234.2.64     skrll 	.upm_init =	ehci_device_bulk_init,
    356  1.234.2.64     skrll 	.upm_fini =	ehci_device_bulk_fini,
    357   1.234.2.6     skrll 	.upm_transfer =	ehci_device_bulk_transfer,
    358   1.234.2.6     skrll 	.upm_start =	ehci_device_bulk_start,
    359   1.234.2.6     skrll 	.upm_abort =	ehci_device_bulk_abort,
    360   1.234.2.6     skrll 	.upm_close =	ehci_device_bulk_close,
    361   1.234.2.6     skrll 	.upm_cleartoggle =	ehci_device_clear_toggle,
    362   1.234.2.6     skrll 	.upm_done =	ehci_device_bulk_done,
    363         1.5  augustss };
    364         1.5  augustss 
    365       1.123  drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
    366  1.234.2.64     skrll 	.upm_init =	ehci_device_isoc_init,
    367  1.234.2.64     skrll 	.upm_fini =	ehci_device_isoc_fini,
    368   1.234.2.6     skrll 	.upm_transfer =	ehci_device_isoc_transfer,
    369   1.234.2.6     skrll 	.upm_start =	ehci_device_isoc_start,
    370   1.234.2.6     skrll 	.upm_abort =	ehci_device_isoc_abort,
    371   1.234.2.6     skrll 	.upm_close =	ehci_device_isoc_close,
    372   1.234.2.6     skrll 	.upm_cleartoggle =	ehci_noop,
    373   1.234.2.6     skrll 	.upm_done =	ehci_device_isoc_done,
    374         1.5  augustss };
    375         1.5  augustss 
    376   1.234.2.3     skrll Static const struct usbd_pipe_methods ehci_device_fs_isoc_methods = {
    377  1.234.2.64     skrll 	.upm_init =	ehci_device_fs_isoc_init,
    378  1.234.2.64     skrll 	.upm_fini =	ehci_device_fs_isoc_fini,
    379   1.234.2.6     skrll 	.upm_transfer =	ehci_device_fs_isoc_transfer,
    380   1.234.2.6     skrll 	.upm_start =	ehci_device_fs_isoc_start,
    381   1.234.2.6     skrll 	.upm_abort =	ehci_device_fs_isoc_abort,
    382   1.234.2.6     skrll 	.upm_close =	ehci_device_fs_isoc_close,
    383   1.234.2.6     skrll 	.upm_cleartoggle = ehci_noop,
    384   1.234.2.6     skrll 	.upm_done =	ehci_device_fs_isoc_done,
    385   1.234.2.3     skrll };
    386   1.234.2.3     skrll 
    387       1.123  drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
    388        1.95  augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
    389        1.95  augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
    390        1.95  augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
    391        1.95  augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
    392        1.95  augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
    393        1.95  augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
    394        1.95  augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
    395        1.95  augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
    396        1.94  augustss };
    397        1.94  augustss 
    398  1.234.2.15     skrll int
    399         1.1  augustss ehci_init(ehci_softc_t *sc)
    400         1.1  augustss {
    401   1.234.2.1     skrll 	uint32_t vers, sparams, cparams, hcr;
    402         1.3  augustss 	u_int i;
    403         1.3  augustss 	usbd_status err;
    404        1.11  augustss 	ehci_soft_qh_t *sqh;
    405        1.89  augustss 	u_int ncomp;
    406         1.3  augustss 
    407       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    408         1.6  augustss #ifdef EHCI_DEBUG
    409         1.6  augustss 	theehci = sc;
    410         1.6  augustss #endif
    411         1.3  augustss 
    412       1.190       mrg 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    413  1.234.2.50     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
    414       1.190       mrg 	cv_init(&sc->sc_softwake_cv, "ehciab");
    415       1.190       mrg 	cv_init(&sc->sc_doorbell, "ehcidi");
    416       1.190       mrg 
    417       1.204  christos 	sc->sc_xferpool = pool_cache_init(sizeof(struct ehci_xfer), 0, 0, 0,
    418  1.234.2.72     skrll 	    "ehcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    419       1.204  christos 
    420       1.190       mrg 	sc->sc_doorbell_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    421       1.190       mrg 	    ehci_doorbell, sc);
    422       1.211      matt 	KASSERT(sc->sc_doorbell_si != NULL);
    423       1.190       mrg 	sc->sc_pcd_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
    424       1.190       mrg 	    ehci_pcd, sc);
    425       1.211      matt 	KASSERT(sc->sc_pcd_si != NULL);
    426       1.190       mrg 
    427         1.3  augustss 	sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
    428         1.3  augustss 
    429       1.104  christos 	vers = EREAD2(sc, EHCI_HCIVERSION);
    430       1.134  drochner 	aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
    431  1.234.2.57     skrll 	    vers >> 8, vers & 0xff);
    432         1.3  augustss 
    433         1.3  augustss 	sparams = EREAD4(sc, EHCI_HCSPARAMS);
    434       1.229     skrll 	USBHIST_LOG(ehcidebug, "sparams=%#x", sparams, 0, 0, 0);
    435         1.6  augustss 	sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
    436        1.89  augustss 	ncomp = EHCI_HCS_N_CC(sparams);
    437        1.89  augustss 	if (ncomp != sc->sc_ncomp) {
    438       1.121        ad 		aprint_verbose("%s: wrong number of companions (%d != %d)\n",
    439       1.134  drochner 			       device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
    440        1.47  augustss #if NOHCI == 0 || NUHCI == 0
    441        1.47  augustss 		aprint_error("%s: ohci or uhci probably not configured\n",
    442       1.134  drochner 			     device_xname(sc->sc_dev));
    443        1.47  augustss #endif
    444        1.89  augustss 		if (ncomp < sc->sc_ncomp)
    445        1.89  augustss 			sc->sc_ncomp = ncomp;
    446         1.3  augustss 	}
    447         1.3  augustss 	if (sc->sc_ncomp > 0) {
    448       1.172      matt 		KASSERT(!(sc->sc_flags & EHCIF_ETTF));
    449        1.41   thorpej 		aprint_normal("%s: companion controller%s, %d port%s each:",
    450       1.134  drochner 		    device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
    451         1.3  augustss 		    EHCI_HCS_N_PCC(sparams),
    452         1.3  augustss 		    EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
    453         1.3  augustss 		for (i = 0; i < sc->sc_ncomp; i++)
    454       1.134  drochner 			aprint_normal(" %s", device_xname(sc->sc_comps[i]));
    455        1.41   thorpej 		aprint_normal("\n");
    456         1.3  augustss 	}
    457         1.5  augustss 	sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
    458         1.3  augustss 	cparams = EREAD4(sc, EHCI_HCCPARAMS);
    459       1.229     skrll 	USBHIST_LOG(ehcidebug, "cparams=%#x", cparams, 0, 0, 0);
    460       1.106  augustss 	sc->sc_hasppc = EHCI_HCS_PPC(sparams);
    461        1.36  augustss 
    462        1.36  augustss 	if (EHCI_HCC_64BIT(cparams)) {
    463        1.36  augustss 		/* MUST clear segment register if 64 bit capable. */
    464  1.234.2.50     skrll 		EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
    465        1.36  augustss 	}
    466        1.33  augustss 
    467   1.234.2.8     skrll 	sc->sc_bus.ub_revision = USBREV_2_0;
    468   1.234.2.8     skrll 	sc->sc_bus.ub_usedma = true;
    469   1.234.2.8     skrll 	sc->sc_bus.ub_dmaflags = USBMALLOC_MULTISEG;
    470        1.90      fvdl 
    471         1.3  augustss 	/* Reset the controller */
    472       1.229     skrll 	USBHIST_LOG(ehcidebug, "resetting", 0, 0, 0, 0);
    473         1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
    474         1.3  augustss 	usb_delay_ms(&sc->sc_bus, 1);
    475         1.3  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
    476         1.3  augustss 	for (i = 0; i < 100; i++) {
    477        1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    478         1.3  augustss 		hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
    479         1.3  augustss 		if (!hcr)
    480         1.3  augustss 			break;
    481         1.3  augustss 	}
    482         1.3  augustss 	if (hcr) {
    483       1.134  drochner 		aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
    484  1.234.2.15     skrll 		return EIO;
    485         1.3  augustss 	}
    486       1.170  kiyohara 	if (sc->sc_vendor_init)
    487       1.170  kiyohara 		sc->sc_vendor_init(sc);
    488         1.3  augustss 
    489        1.78  augustss 	/* XXX need proper intr scheduling */
    490        1.78  augustss 	sc->sc_rand = 96;
    491        1.78  augustss 
    492         1.3  augustss 	/* frame list size at default, read back what we got and use that */
    493         1.3  augustss 	switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
    494        1.78  augustss 	case 0: sc->sc_flsize = 1024; break;
    495        1.78  augustss 	case 1: sc->sc_flsize = 512; break;
    496        1.78  augustss 	case 2: sc->sc_flsize = 256; break;
    497  1.234.2.15     skrll 	case 3: return EIO;
    498         1.3  augustss 	}
    499        1.78  augustss 	err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
    500        1.78  augustss 	    EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
    501         1.3  augustss 	if (err)
    502  1.234.2.14     skrll 		return err;
    503       1.229     skrll 	USBHIST_LOG(ehcidebug, "flsize=%d", sc->sc_flsize, 0, 0, 0);
    504        1.78  augustss 	sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
    505       1.139  jmcneill 
    506       1.139  jmcneill 	for (i = 0; i < sc->sc_flsize; i++) {
    507       1.139  jmcneill 		sc->sc_flist[i] = EHCI_NULL;
    508       1.139  jmcneill 	}
    509       1.139  jmcneill 
    510        1.78  augustss 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
    511         1.3  augustss 
    512       1.190       mrg 	sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
    513       1.190       mrg 				     KM_SLEEP);
    514       1.139  jmcneill 	if (sc->sc_softitds == NULL)
    515       1.139  jmcneill 		return ENOMEM;
    516       1.139  jmcneill 	LIST_INIT(&sc->sc_freeitds);
    517   1.234.2.3     skrll 	LIST_INIT(&sc->sc_freesitds);
    518       1.153  jmcneill 	TAILQ_INIT(&sc->sc_intrhead);
    519       1.139  jmcneill 
    520         1.5  augustss 	/* Set up the bus struct. */
    521   1.234.2.8     skrll 	sc->sc_bus.ub_methods = &ehci_bus_methods;
    522   1.234.2.8     skrll 	sc->sc_bus.ub_pipesize= sizeof(struct ehci_pipe);
    523         1.5  augustss 
    524         1.6  augustss 	sc->sc_eintrs = EHCI_NORMAL_INTRS;
    525         1.6  augustss 
    526        1.78  augustss 	/*
    527        1.78  augustss 	 * Allocate the interrupt dummy QHs. These are arranged to give poll
    528        1.78  augustss 	 * intervals that are powers of 2 times 1ms.
    529        1.78  augustss 	 */
    530        1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    531        1.78  augustss 		sqh = ehci_alloc_sqh(sc);
    532        1.78  augustss 		if (sqh == NULL) {
    533  1.234.2.15     skrll 			err = ENOMEM;
    534        1.78  augustss 			goto bad1;
    535        1.78  augustss 		}
    536        1.78  augustss 		sc->sc_islots[i].sqh = sqh;
    537        1.78  augustss 	}
    538        1.78  augustss 	for (i = 0; i < EHCI_INTRQHS; i++) {
    539        1.78  augustss 		sqh = sc->sc_islots[i].sqh;
    540        1.78  augustss 		if (i == 0) {
    541        1.78  augustss 			/* The last (1ms) QH terminates. */
    542        1.78  augustss 			sqh->qh.qh_link = EHCI_NULL;
    543        1.78  augustss 			sqh->next = NULL;
    544        1.78  augustss 		} else {
    545        1.78  augustss 			/* Otherwise the next QH has half the poll interval */
    546        1.78  augustss 			sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
    547        1.78  augustss 			sqh->qh.qh_link = htole32(sqh->next->physaddr |
    548        1.78  augustss 			    EHCI_LINK_QH);
    549        1.78  augustss 		}
    550        1.78  augustss 		sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
    551  1.234.2.50     skrll 		sqh->qh.qh_endphub = htole32(EHCI_QH_SET_MULT(1));
    552        1.78  augustss 		sqh->qh.qh_curqtd = EHCI_NULL;
    553        1.78  augustss 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    554        1.78  augustss 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    555        1.78  augustss 		sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    556        1.78  augustss 		sqh->sqtd = NULL;
    557       1.138    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    558       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    559        1.78  augustss 	}
    560        1.78  augustss 	/* Point the frame list at the last level (128ms). */
    561        1.78  augustss 	for (i = 0; i < sc->sc_flsize; i++) {
    562        1.94  augustss 		int j;
    563        1.94  augustss 
    564        1.94  augustss 		j = (i & ~(EHCI_MAX_POLLRATE-1)) |
    565        1.94  augustss 		    revbits[i & (EHCI_MAX_POLLRATE-1)];
    566        1.94  augustss 		sc->sc_flist[j] = htole32(EHCI_LINK_QH |
    567        1.78  augustss 		    sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
    568        1.78  augustss 		    i)].sqh->physaddr);
    569        1.78  augustss 	}
    570       1.138    bouyer 	usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
    571       1.138    bouyer 	    BUS_DMASYNC_PREWRITE);
    572        1.78  augustss 
    573        1.11  augustss 	/* Allocate dummy QH that starts the async list. */
    574        1.11  augustss 	sqh = ehci_alloc_sqh(sc);
    575        1.11  augustss 	if (sqh == NULL) {
    576  1.234.2.15     skrll 		err = ENOMEM;
    577         1.9  augustss 		goto bad1;
    578         1.9  augustss 	}
    579        1.11  augustss 	/* Fill the QH */
    580        1.11  augustss 	sqh->qh.qh_endp =
    581        1.11  augustss 	    htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
    582        1.11  augustss 	sqh->qh.qh_link =
    583        1.11  augustss 	    htole32(sqh->physaddr | EHCI_LINK_QH);
    584        1.11  augustss 	sqh->qh.qh_curqtd = EHCI_NULL;
    585        1.11  augustss 	sqh->next = NULL;
    586        1.11  augustss 	/* Fill the overlay qTD */
    587        1.11  augustss 	sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
    588        1.11  augustss 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
    589        1.26  augustss 	sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
    590        1.11  augustss 	sqh->sqtd = NULL;
    591       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    592       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    593         1.9  augustss #ifdef EHCI_DEBUG
    594  1.234.2.33     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
    595       1.229     skrll 	ehci_dump_sqh(sqh);
    596  1.234.2.33     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
    597         1.9  augustss #endif
    598         1.9  augustss 
    599         1.9  augustss 	/* Point to async list */
    600        1.11  augustss 	sc->sc_async_head = sqh;
    601        1.11  augustss 	EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
    602         1.9  augustss 
    603       1.190       mrg 	callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE);
    604        1.10  augustss 
    605         1.6  augustss 	/* Turn on controller */
    606         1.6  augustss 	EOWRITE4(sc, EHCI_USBCMD,
    607        1.88  augustss 		 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
    608         1.6  augustss 		 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
    609        1.10  augustss 		 EHCI_CMD_ASE |
    610        1.78  augustss 		 EHCI_CMD_PSE |
    611         1.6  augustss 		 EHCI_CMD_RS);
    612         1.6  augustss 
    613         1.6  augustss 	/* Take over port ownership */
    614         1.6  augustss 	EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
    615         1.6  augustss 
    616         1.8  augustss 	for (i = 0; i < 100; i++) {
    617        1.34  augustss 		usb_delay_ms(&sc->sc_bus, 1);
    618         1.8  augustss 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
    619         1.8  augustss 		if (!hcr)
    620         1.8  augustss 			break;
    621         1.8  augustss 	}
    622         1.8  augustss 	if (hcr) {
    623       1.134  drochner 		aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
    624  1.234.2.15     skrll 		return EIO;
    625         1.8  augustss 	}
    626         1.8  augustss 
    627       1.105  augustss 	/* Enable interrupts */
    628       1.229     skrll 	USBHIST_LOG(ehcidebug, "enabling interupts", 0, 0, 0, 0);
    629       1.105  augustss 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    630       1.105  augustss 
    631  1.234.2.15     skrll 	return 0;
    632         1.9  augustss 
    633         1.9  augustss #if 0
    634        1.11  augustss  bad2:
    635        1.15  augustss 	ehci_free_sqh(sc, sc->sc_async_head);
    636         1.9  augustss #endif
    637         1.9  augustss  bad1:
    638         1.9  augustss 	usb_freemem(&sc->sc_bus, &sc->sc_fldma);
    639  1.234.2.14     skrll 	return err;
    640         1.1  augustss }
    641         1.1  augustss 
    642         1.1  augustss int
    643         1.1  augustss ehci_intr(void *v)
    644         1.1  augustss {
    645         1.6  augustss 	ehci_softc_t *sc = v;
    646       1.190       mrg 	int ret = 0;
    647         1.6  augustss 
    648       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    649       1.229     skrll 
    650       1.190       mrg 	if (sc == NULL)
    651       1.190       mrg 		return 0;
    652       1.190       mrg 
    653       1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    654       1.190       mrg 
    655       1.190       mrg 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    656       1.190       mrg 		goto done;
    657        1.15  augustss 
    658         1.6  augustss 	/* If we get an interrupt while polling, then just ignore it. */
    659   1.234.2.8     skrll 	if (sc->sc_bus.ub_usepolling) {
    660   1.234.2.1     skrll 		uint32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    661        1.78  augustss 
    662        1.78  augustss 		if (intrs)
    663        1.78  augustss 			EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    664       1.229     skrll 		USBHIST_LOGN(ehcidebug, 16,
    665       1.229     skrll 		    "ignored interrupt while polling", 0, 0, 0, 0);
    666       1.190       mrg 		goto done;
    667         1.6  augustss 	}
    668         1.6  augustss 
    669       1.190       mrg 	ret = ehci_intr1(sc);
    670       1.190       mrg 
    671       1.190       mrg done:
    672       1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    673       1.190       mrg 	return ret;
    674         1.6  augustss }
    675         1.6  augustss 
    676         1.6  augustss Static int
    677         1.6  augustss ehci_intr1(ehci_softc_t *sc)
    678         1.6  augustss {
    679   1.234.2.1     skrll 	uint32_t intrs, eintrs;
    680         1.6  augustss 
    681       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    682         1.6  augustss 
    683         1.6  augustss 	/* In case the interrupt occurs before initialization has completed. */
    684         1.6  augustss 	if (sc == NULL) {
    685         1.6  augustss #ifdef DIAGNOSTIC
    686        1.72  augustss 		printf("ehci_intr1: sc == NULL\n");
    687         1.6  augustss #endif
    688  1.234.2.14     skrll 		return 0;
    689         1.6  augustss 	}
    690         1.6  augustss 
    691       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    692       1.190       mrg 
    693         1.6  augustss 	intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
    694         1.6  augustss 	if (!intrs)
    695  1.234.2.14     skrll 		return 0;
    696         1.6  augustss 
    697         1.6  augustss 	eintrs = intrs & sc->sc_eintrs;
    698       1.229     skrll 	USBHIST_LOG(ehcidebug, "sc=%p intrs=%#x(%#x) eintrs=%#x",
    699       1.229     skrll 	    sc, intrs, EOREAD4(sc, EHCI_USBSTS), eintrs);
    700         1.6  augustss 	if (!eintrs)
    701  1.234.2.14     skrll 		return 0;
    702         1.6  augustss 
    703        1.68   mycroft 	EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
    704        1.10  augustss 	if (eintrs & EHCI_STS_IAA) {
    705       1.229     skrll 		USBHIST_LOG(ehcidebug, "door bell", 0, 0, 0, 0);
    706       1.190       mrg 		kpreempt_disable();
    707       1.211      matt 		KASSERT(sc->sc_doorbell_si != NULL);
    708       1.190       mrg 		softint_schedule(sc->sc_doorbell_si);
    709       1.190       mrg 		kpreempt_enable();
    710        1.20  augustss 		eintrs &= ~EHCI_STS_IAA;
    711        1.10  augustss 	}
    712        1.18  augustss 	if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
    713       1.229     skrll 		USBHIST_LOG(ehcidebug, "INT=%d  ERRINT=%d",
    714       1.229     skrll 		    eintrs & EHCI_STS_INT ? 1 : 0,
    715       1.229     skrll 		    eintrs & EHCI_STS_ERRINT ? 1 : 0, 0, 0);
    716        1.18  augustss 		usb_schedsoftintr(&sc->sc_bus);
    717        1.21  augustss 		eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
    718         1.6  augustss 	}
    719         1.6  augustss 	if (eintrs & EHCI_STS_HSE) {
    720         1.6  augustss 		printf("%s: unrecoverable error, controller halted\n",
    721       1.134  drochner 		       device_xname(sc->sc_dev));
    722         1.6  augustss 		/* XXX what else */
    723         1.6  augustss 	}
    724         1.6  augustss 	if (eintrs & EHCI_STS_PCD) {
    725       1.190       mrg 		kpreempt_disable();
    726       1.211      matt 		KASSERT(sc->sc_pcd_si != NULL);
    727       1.190       mrg 		softint_schedule(sc->sc_pcd_si);
    728       1.190       mrg 		kpreempt_enable();
    729         1.6  augustss 		eintrs &= ~EHCI_STS_PCD;
    730         1.6  augustss 	}
    731         1.6  augustss 
    732         1.6  augustss 	if (eintrs != 0) {
    733         1.6  augustss 		/* Block unprocessed interrupts. */
    734         1.6  augustss 		sc->sc_eintrs &= ~eintrs;
    735         1.6  augustss 		EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
    736         1.6  augustss 		printf("%s: blocking intrs 0x%x\n",
    737       1.134  drochner 		       device_xname(sc->sc_dev), eintrs);
    738         1.6  augustss 	}
    739         1.6  augustss 
    740  1.234.2.14     skrll 	return 1;
    741         1.6  augustss }
    742         1.6  augustss 
    743       1.190       mrg Static void
    744       1.190       mrg ehci_doorbell(void *addr)
    745       1.190       mrg {
    746       1.190       mrg 	ehci_softc_t *sc = addr;
    747       1.190       mrg 
    748       1.190       mrg 	mutex_enter(&sc->sc_lock);
    749       1.190       mrg 	cv_broadcast(&sc->sc_doorbell);
    750       1.190       mrg 	mutex_exit(&sc->sc_lock);
    751       1.190       mrg }
    752         1.6  augustss 
    753       1.164  uebayasi Static void
    754       1.190       mrg ehci_pcd(void *addr)
    755         1.6  augustss {
    756       1.190       mrg 	ehci_softc_t *sc = addr;
    757  1.234.2.45     skrll 	struct usbd_xfer *xfer;
    758         1.6  augustss 	u_char *p;
    759         1.6  augustss 	int i, m;
    760         1.6  augustss 
    761       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    762       1.229     skrll 
    763       1.190       mrg 	mutex_enter(&sc->sc_lock);
    764       1.190       mrg 	xfer = sc->sc_intrxfer;
    765       1.190       mrg 
    766         1.6  augustss 	if (xfer == NULL) {
    767         1.6  augustss 		/* Just ignore the change. */
    768       1.190       mrg 		goto done;
    769         1.6  augustss 	}
    770         1.6  augustss 
    771   1.234.2.8     skrll 	p = xfer->ux_buf;
    772   1.234.2.8     skrll 	m = min(sc->sc_noport, xfer->ux_length * 8 - 1);
    773   1.234.2.8     skrll 	memset(p, 0, xfer->ux_length);
    774         1.6  augustss 	for (i = 1; i <= m; i++) {
    775         1.6  augustss 		/* Pick out CHANGE bits from the status reg. */
    776         1.6  augustss 		if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
    777         1.6  augustss 			p[i/8] |= 1 << (i%8);
    778       1.229     skrll 		if (i % 8 == 7)
    779       1.229     skrll 			USBHIST_LOG(ehcidebug, "change(%d)=0x%02x", i / 8,
    780       1.229     skrll 			    p[i/8], 0, 0);
    781         1.6  augustss 	}
    782   1.234.2.8     skrll 	xfer->ux_actlen = xfer->ux_length;
    783   1.234.2.8     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
    784         1.6  augustss 
    785         1.6  augustss 	usb_transfer_complete(xfer);
    786       1.190       mrg 
    787       1.190       mrg done:
    788       1.190       mrg 	mutex_exit(&sc->sc_lock);
    789         1.1  augustss }
    790         1.1  augustss 
    791       1.164  uebayasi Static void
    792         1.5  augustss ehci_softintr(void *v)
    793         1.5  augustss {
    794       1.134  drochner 	struct usbd_bus *bus = v;
    795  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_BUS2SC(bus);
    796        1.53       chs 	struct ehci_xfer *ex, *nextex;
    797        1.18  augustss 
    798   1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
    799       1.190       mrg 
    800       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    801        1.18  augustss 
    802  1.234.2.83     skrll 	ex_completeq_t cq;
    803  1.234.2.83     skrll 	TAILQ_INIT(&cq);
    804  1.234.2.83     skrll 
    805        1.18  augustss 	/*
    806        1.18  augustss 	 * The only explanation I can think of for why EHCI is as brain dead
    807        1.18  augustss 	 * as UHCI interrupt-wise is that Intel was involved in both.
    808        1.18  augustss 	 * An interrupt just tells us that something is done, we have no
    809        1.18  augustss 	 * clue what, so we need to scan through all active transfers. :-(
    810        1.18  augustss 	 */
    811  1.234.2.83     skrll 
    812  1.234.2.83     skrll 	/*
    813  1.234.2.83     skrll 	 * ehci_idone will remove transfer from sc->sc_intrhead if it's
    814  1.234.2.83     skrll 	 * complete and add to our cq list
    815  1.234.2.83     skrll 	 * */
    816  1.234.2.83     skrll 	TAILQ_FOREACH_SAFE(ex, &sc->sc_intrhead, ex_next, nextex) {
    817  1.234.2.83     skrll 		switch (ex->ex_type) {
    818  1.234.2.83     skrll 		case EX_CTRL:
    819  1.234.2.83     skrll 		case EX_BULK:
    820  1.234.2.83     skrll 		case EX_INTR:
    821  1.234.2.83     skrll 			ehci_check_qh_intr(sc, ex, &cq);
    822  1.234.2.83     skrll 			break;
    823  1.234.2.83     skrll 		case EX_ISOC:
    824  1.234.2.83     skrll 			ehci_check_itd_intr(sc, ex, &cq);
    825  1.234.2.83     skrll 			break;
    826  1.234.2.83     skrll 		case EX_FS_ISOC:
    827  1.234.2.83     skrll 			ehci_check_sitd_intr(sc, ex, &cq);
    828  1.234.2.83     skrll 			break;
    829  1.234.2.83     skrll 		default:
    830  1.234.2.83     skrll 			KASSERT(false);
    831  1.234.2.83     skrll 		}
    832  1.234.2.83     skrll 
    833  1.234.2.83     skrll 	}
    834  1.234.2.83     skrll 
    835  1.234.2.87     skrll 	/*
    836  1.234.2.87     skrll 	 * We abuse ex_next for the interrupt and complete lists and
    837  1.234.2.87     skrll 	 * interrupt transfers will get re-added here so use
    838  1.234.2.87     skrll 	 * the _SAFE version of TAILQ_FOREACH.
    839  1.234.2.87     skrll 	 */
    840  1.234.2.83     skrll 	TAILQ_FOREACH_SAFE(ex, &cq, ex_next, nextex) {
    841  1.234.2.83     skrll 		/*
    842  1.234.2.85     skrll 		 * XXX transfer_complete memcpys out transfer data (for in
    843  1.234.2.85     skrll 		 * endpoints) during this call, before methods->done is called.
    844  1.234.2.85     skrll 		 * A dma sync required beforehand.
    845  1.234.2.85     skrll 		 */
    846  1.234.2.83     skrll 		usb_transfer_complete(&ex->ex_xfer);
    847        1.53       chs 	}
    848        1.18  augustss 
    849       1.108   xtraeme 	/* Schedule a callout to catch any dropped transactions. */
    850       1.108   xtraeme 	if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
    851       1.153  jmcneill 	    !TAILQ_EMPTY(&sc->sc_intrhead))
    852       1.190       mrg 		callout_reset(&sc->sc_tmo_intrlist,
    853       1.190       mrg 		    hz, ehci_intrlist_timeout, sc);
    854       1.108   xtraeme 
    855        1.29  augustss 	if (sc->sc_softwake) {
    856        1.29  augustss 		sc->sc_softwake = 0;
    857       1.190       mrg 		cv_broadcast(&sc->sc_softwake_cv);
    858        1.29  augustss 	}
    859        1.18  augustss }
    860        1.18  augustss 
    861       1.164  uebayasi Static void
    862  1.234.2.83     skrll ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq)
    863       1.139  jmcneill {
    864  1.234.2.64     skrll 	ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd;
    865   1.234.2.1     skrll 	uint32_t status;
    866       1.139  jmcneill 
    867       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    868       1.229     skrll 
    869   1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
    870       1.190       mrg 
    871  1.234.2.64     skrll 	if (ex->ex_type == EX_CTRL) {
    872  1.234.2.64     skrll 		fsqtd = ex->ex_setup;
    873  1.234.2.64     skrll 		lsqtd = ex->ex_status;
    874  1.234.2.64     skrll 	} else {
    875  1.234.2.64     skrll 		fsqtd = ex->ex_sqtdstart;
    876  1.234.2.64     skrll 		lsqtd = ex->ex_sqtdend;
    877        1.18  augustss 	}
    878  1.234.2.64     skrll 	KASSERTMSG(fsqtd != NULL && lsqtd != NULL,
    879  1.234.2.64     skrll 	    "xfer %p xt %d fsqtd %p lsqtd %p", ex, ex->ex_type, fsqtd, lsqtd);
    880       1.139  jmcneill 
    881        1.33  augustss 	/*
    882        1.18  augustss 	 * If the last TD is still active we need to check whether there
    883       1.210     skrll 	 * is an error somewhere in the middle, or whether there was a
    884        1.18  augustss 	 * short packet (SPD and not ACTIVE).
    885        1.18  augustss 	 */
    886       1.138    bouyer 	usb_syncmem(&lsqtd->dma,
    887       1.138    bouyer 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    888       1.138    bouyer 	    sizeof(lsqtd->qtd.qtd_status),
    889       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    890       1.205   tsutsui 	status = le32toh(lsqtd->qtd.qtd_status);
    891       1.205   tsutsui 	usb_syncmem(&lsqtd->dma,
    892       1.205   tsutsui 	    lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    893       1.205   tsutsui 	    sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    894       1.205   tsutsui 	if (status & EHCI_QTD_ACTIVE) {
    895       1.229     skrll 		USBHIST_LOGN(ehcidebug, 10, "active ex=%p", ex, 0, 0, 0);
    896  1.234.2.80     skrll 
    897  1.234.2.80     skrll 		/* last qTD has already been checked */
    898  1.234.2.64     skrll 		for (sqtd = fsqtd; sqtd != lsqtd; sqtd = sqtd->nextqtd) {
    899       1.138    bouyer 			usb_syncmem(&sqtd->dma,
    900       1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    901       1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status),
    902       1.138    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    903        1.18  augustss 			status = le32toh(sqtd->qtd.qtd_status);
    904       1.138    bouyer 			usb_syncmem(&sqtd->dma,
    905       1.138    bouyer 			    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
    906       1.138    bouyer 			    sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
    907        1.18  augustss 			/* If there's an active QTD the xfer isn't done. */
    908        1.18  augustss 			if (status & EHCI_QTD_ACTIVE)
    909        1.18  augustss 				break;
    910        1.18  augustss 			/* Any kind of error makes the xfer done. */
    911        1.18  augustss 			if (status & EHCI_QTD_HALTED)
    912        1.18  augustss 				goto done;
    913       1.221     skrll 			/* Handle short packets */
    914       1.221     skrll 			if (EHCI_QTD_GET_BYTES(status) != 0) {
    915       1.221     skrll 				/*
    916       1.221     skrll 				 * If we get here for a control transfer then
    917       1.221     skrll 				 * we need to let the hardware complete the
    918       1.221     skrll 				 * status phase.  That is, we're not done
    919       1.221     skrll 				 * quite yet.
    920       1.221     skrll 				 *
    921       1.221     skrll 				 * Otherwise, we're done.
    922       1.221     skrll 				 */
    923  1.234.2.64     skrll 				if (ex->ex_type == EX_CTRL) {
    924       1.221     skrll 					break;
    925       1.221     skrll 				}
    926        1.18  augustss 				goto done;
    927       1.221     skrll 			}
    928        1.18  augustss 		}
    929       1.229     skrll 		USBHIST_LOGN(ehcidebug, 10, "ex=%p std=%p still active",
    930  1.234.2.20     skrll 		    ex, ex->ex_sqtdstart, 0, 0);
    931  1.234.2.33     skrll #ifdef EHCI_DEBUG
    932  1.234.2.51     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- still active start ---", 0, 0,
    933  1.234.2.51     skrll 		    0, 0);
    934  1.234.2.33     skrll 		ehci_dump_sqtds(ex->ex_sqtdstart);
    935  1.234.2.51     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- still active end ---", 0, 0, 0,
    936  1.234.2.51     skrll 		    0);
    937  1.234.2.33     skrll #endif
    938        1.18  augustss 		return;
    939        1.18  augustss 	}
    940        1.18  augustss  done:
    941       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "ex=%p done", ex, 0, 0, 0);
    942  1.234.2.20     skrll 	callout_stop(&ex->ex_xfer.ux_callout);
    943  1.234.2.83     skrll 	ehci_idone(ex, cq);
    944        1.18  augustss }
    945        1.18  augustss 
    946       1.164  uebayasi Static void
    947  1.234.2.83     skrll ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq)
    948       1.190       mrg {
    949       1.139  jmcneill 	ehci_soft_itd_t *itd;
    950       1.139  jmcneill 	int i;
    951       1.139  jmcneill 
    952       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    953       1.229     skrll 
    954       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
    955       1.190       mrg 
    956  1.234.2.20     skrll 	if (&ex->ex_xfer != SIMPLEQ_FIRST(&ex->ex_xfer.ux_pipe->up_queue))
    957       1.153  jmcneill 		return;
    958       1.153  jmcneill 
    959  1.234.2.64     skrll 	KASSERTMSG(ex->ex_itdstart != NULL && ex->ex_itdend != NULL,
    960  1.234.2.64     skrll 	    "xfer %p fitd %p litd %p", ex, ex->ex_itdstart, ex->ex_itdend);
    961       1.139  jmcneill 
    962  1.234.2.20     skrll 	itd = ex->ex_itdend;
    963       1.139  jmcneill 
    964       1.139  jmcneill 	/*
    965       1.153  jmcneill 	 * check no active transfers in last itd, meaning we're finished
    966       1.139  jmcneill 	 */
    967       1.139  jmcneill 
    968       1.139  jmcneill 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    969  1.234.2.57     skrll 	    sizeof(itd->itd.itd_ctl),
    970  1.234.2.57     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    971       1.139  jmcneill 
    972       1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
    973       1.139  jmcneill 		if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
    974       1.152  jmcneill 			break;
    975       1.139  jmcneill 	}
    976       1.139  jmcneill 
    977       1.168  jakllsch 	if (i == EHCI_ITD_NUFRAMES) {
    978       1.139  jmcneill 		goto done; /* All 8 descriptors inactive, it's done */
    979       1.139  jmcneill 	}
    980       1.139  jmcneill 
    981  1.234.2.42     skrll 	usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
    982  1.234.2.42     skrll 	    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_PREREAD);
    983  1.234.2.42     skrll 
    984       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "ex %p itd %p still active", ex,
    985  1.234.2.20     skrll 	    ex->ex_itdstart, 0, 0);
    986       1.139  jmcneill 	return;
    987       1.139  jmcneill done:
    988       1.229     skrll 	USBHIST_LOG(ehcidebug, "ex %p done", ex, 0, 0, 0);
    989  1.234.2.20     skrll 	callout_stop(&ex->ex_xfer.ux_callout);
    990  1.234.2.83     skrll 	ehci_idone(ex, cq);
    991       1.139  jmcneill }
    992       1.139  jmcneill 
    993   1.234.2.3     skrll void
    994  1.234.2.83     skrll ehci_check_sitd_intr(ehci_softc_t *sc, struct ehci_xfer *ex, ex_completeq_t *cq)
    995   1.234.2.3     skrll {
    996   1.234.2.3     skrll 	ehci_soft_sitd_t *sitd;
    997   1.234.2.3     skrll 
    998   1.234.2.3     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
    999   1.234.2.3     skrll 
   1000   1.234.2.3     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1001   1.234.2.3     skrll 
   1002  1.234.2.20     skrll 	if (&ex->ex_xfer != SIMPLEQ_FIRST(&ex->ex_xfer.ux_pipe->up_queue))
   1003   1.234.2.3     skrll 		return;
   1004   1.234.2.3     skrll 
   1005  1.234.2.64     skrll 	KASSERTMSG(ex->ex_sitdstart != NULL && ex->ex_sitdend != NULL,
   1006  1.234.2.64     skrll 	    "xfer %p fsitd %p lsitd %p", ex, ex->ex_sitdstart, ex->ex_sitdend);
   1007   1.234.2.3     skrll 
   1008  1.234.2.20     skrll 	sitd = ex->ex_sitdend;
   1009   1.234.2.3     skrll 
   1010   1.234.2.3     skrll 	/*
   1011   1.234.2.3     skrll 	 * check no active transfers in last sitd, meaning we're finished
   1012   1.234.2.3     skrll 	 */
   1013   1.234.2.3     skrll 
   1014  1.234.2.42     skrll 	usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1015  1.234.2.57     skrll 	    sizeof(sitd->sitd.sitd_trans),
   1016  1.234.2.57     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1017   1.234.2.3     skrll 
   1018  1.234.2.64     skrll 	bool active = ((le32toh(sitd->sitd.sitd_trans) & EHCI_SITD_ACTIVE) != 0);
   1019   1.234.2.3     skrll 
   1020  1.234.2.42     skrll 	usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1021  1.234.2.42     skrll 	    sizeof(sitd->sitd.sitd_trans), BUS_DMASYNC_PREREAD);
   1022  1.234.2.42     skrll 
   1023  1.234.2.64     skrll 	if (active)
   1024  1.234.2.64     skrll 		return;
   1025  1.234.2.64     skrll 
   1026   1.234.2.3     skrll 	USBHIST_LOGN(ehcidebug, 10, "ex=%p done", ex, 0, 0, 0);
   1027  1.234.2.20     skrll 	callout_stop(&(ex->ex_xfer.ux_callout));
   1028  1.234.2.83     skrll 	ehci_idone(ex, cq);
   1029   1.234.2.3     skrll }
   1030   1.234.2.3     skrll 
   1031   1.234.2.3     skrll 
   1032       1.164  uebayasi Static void
   1033  1.234.2.83     skrll ehci_idone(struct ehci_xfer *ex, ex_completeq_t *cq)
   1034        1.18  augustss {
   1035  1.234.2.45     skrll 	struct usbd_xfer *xfer = &ex->ex_xfer;
   1036  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   1037  1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_XFER2SC(xfer);
   1038  1.234.2.64     skrll 	ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd;
   1039   1.234.2.1     skrll 	uint32_t status = 0, nstatus = 0;
   1040  1.234.2.64     skrll 	int actlen = 0;
   1041        1.18  augustss 
   1042       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1043       1.229     skrll 
   1044   1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1045       1.190       mrg 
   1046       1.229     skrll 	USBHIST_LOG(ehcidebug, "ex=%p", ex, 0, 0, 0);
   1047       1.190       mrg 
   1048  1.234.2.75     skrll 	if (xfer->ux_status == USBD_CANCELLED ||
   1049  1.234.2.75     skrll 	    xfer->ux_status == USBD_TIMEOUT) {
   1050  1.234.2.75     skrll 		USBHIST_LOG(ehcidebug, "aborted xfer=%p", xfer, 0, 0, 0);
   1051  1.234.2.75     skrll 		return;
   1052  1.234.2.75     skrll 	}
   1053  1.234.2.75     skrll 
   1054        1.18  augustss #ifdef DIAGNOSTIC
   1055        1.18  augustss #ifdef EHCI_DEBUG
   1056  1.234.2.35     skrll 	if (ex->ex_isdone) {
   1057  1.234.2.31     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   1058       1.216     skrll 		ehci_dump_exfer(ex);
   1059  1.234.2.31     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   1060        1.18  augustss 	}
   1061  1.234.2.35     skrll #endif
   1062  1.234.2.35     skrll 	KASSERT(!ex->ex_isdone);
   1063  1.234.2.35     skrll 	ex->ex_isdone = true;
   1064        1.18  augustss #endif
   1065       1.217     skrll 
   1066       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p, pipe=%p ready", xfer, epipe, 0, 0);
   1067        1.18  augustss 
   1068        1.18  augustss 	/* The transfer is done, compute actual length and status. */
   1069  1.234.2.64     skrll 	if (ex->ex_type == EX_ISOC) {
   1070   1.234.2.3     skrll 		/* HS isoc transfer */
   1071   1.234.2.3     skrll 
   1072       1.139  jmcneill 		struct ehci_soft_itd *itd;
   1073       1.139  jmcneill 		int i, nframes, len, uframes;
   1074       1.139  jmcneill 
   1075       1.139  jmcneill 		nframes = 0;
   1076  1.234.2.64     skrll 
   1077  1.234.2.64     skrll #ifdef EHCI_DEBUG
   1078  1.234.2.64     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   1079  1.234.2.64     skrll 		ehci_dump_itds(ex->ex_itdstart);
   1080  1.234.2.64     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   1081  1.234.2.64     skrll #endif
   1082       1.139  jmcneill 
   1083   1.234.2.8     skrll 		i = xfer->ux_pipe->up_endpoint->ue_edesc->bInterval;
   1084       1.168  jakllsch 		uframes = min(1 << (i - 1), USB_UFRAMES_PER_FRAME);
   1085       1.139  jmcneill 
   1086  1.234.2.20     skrll 		for (itd = ex->ex_itdstart; itd != NULL; itd = itd->xfer_next) {
   1087  1.234.2.51     skrll 			usb_syncmem(&itd->dma,
   1088  1.234.2.51     skrll 			    itd->offs + offsetof(ehci_itd_t,itd_ctl),
   1089  1.234.2.51     skrll 			    sizeof(itd->itd.itd_ctl),
   1090  1.234.2.51     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1091       1.139  jmcneill 
   1092       1.168  jakllsch 			for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) {
   1093  1.234.2.27     skrll 				/*
   1094  1.234.2.27     skrll 				 * XXX - driver didn't fill in the frame full
   1095       1.139  jmcneill 				 *   of uframes. This leads to scheduling
   1096       1.139  jmcneill 				 *   inefficiencies, but working around
   1097       1.139  jmcneill 				 *   this doubles complexity of tracking
   1098       1.139  jmcneill 				 *   an xfer.
   1099       1.139  jmcneill 				 */
   1100   1.234.2.8     skrll 				if (nframes >= xfer->ux_nframes)
   1101       1.139  jmcneill 					break;
   1102       1.139  jmcneill 
   1103       1.139  jmcneill 				status = le32toh(itd->itd.itd_ctl[i]);
   1104       1.139  jmcneill 				len = EHCI_ITD_GET_LEN(status);
   1105       1.155    jmorse 				if (EHCI_ITD_GET_STATUS(status) != 0)
   1106       1.155    jmorse 					len = 0; /*No valid data on error*/
   1107       1.155    jmorse 
   1108   1.234.2.8     skrll 				xfer->ux_frlengths[nframes++] = len;
   1109       1.139  jmcneill 				actlen += len;
   1110       1.139  jmcneill 			}
   1111  1.234.2.51     skrll 			usb_syncmem(&itd->dma,
   1112  1.234.2.51     skrll 			    itd->offs + offsetof(ehci_itd_t,itd_ctl),
   1113  1.234.2.42     skrll 			    sizeof(itd->itd.itd_ctl), BUS_DMASYNC_PREREAD);
   1114       1.139  jmcneill 
   1115   1.234.2.8     skrll 			if (nframes >= xfer->ux_nframes)
   1116       1.139  jmcneill 				break;
   1117  1.234.2.56     skrll 		}
   1118       1.139  jmcneill 
   1119   1.234.2.8     skrll 		xfer->ux_actlen = actlen;
   1120   1.234.2.8     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1121       1.139  jmcneill 		goto end;
   1122  1.234.2.64     skrll 	} else if (ex->ex_type == EX_FS_ISOC) {
   1123   1.234.2.3     skrll 		/* FS isoc transfer */
   1124   1.234.2.3     skrll 		struct ehci_soft_sitd *sitd;
   1125   1.234.2.3     skrll 		int nframes, len;
   1126   1.234.2.3     skrll 
   1127   1.234.2.3     skrll 		nframes = 0;
   1128   1.234.2.3     skrll 
   1129  1.234.2.51     skrll 		for (sitd = ex->ex_sitdstart; sitd != NULL;
   1130  1.234.2.51     skrll 		     sitd = sitd->xfer_next) {
   1131  1.234.2.51     skrll 			usb_syncmem(&sitd->dma,
   1132  1.234.2.51     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1133  1.234.2.51     skrll 			    sizeof(sitd->sitd.sitd_trans),
   1134  1.234.2.51     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1135   1.234.2.3     skrll 
   1136  1.234.2.27     skrll 			/*
   1137  1.234.2.27     skrll 			 * XXX - driver didn't fill in the frame full
   1138   1.234.2.3     skrll 			 *   of uframes. This leads to scheduling
   1139   1.234.2.3     skrll 			 *   inefficiencies, but working around
   1140   1.234.2.3     skrll 			 *   this doubles complexity of tracking
   1141   1.234.2.3     skrll 			 *   an xfer.
   1142   1.234.2.3     skrll 			 */
   1143   1.234.2.8     skrll 			if (nframes >= xfer->ux_nframes)
   1144   1.234.2.3     skrll 				break;
   1145   1.234.2.3     skrll 
   1146   1.234.2.3     skrll 			status = le32toh(sitd->sitd.sitd_trans);
   1147  1.234.2.51     skrll 			usb_syncmem(&sitd->dma,
   1148  1.234.2.51     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   1149  1.234.2.42     skrll 			    sizeof(sitd->sitd.sitd_trans), BUS_DMASYNC_PREREAD);
   1150  1.234.2.42     skrll 
   1151   1.234.2.3     skrll 			len = EHCI_SITD_GET_LEN(status);
   1152   1.234.2.3     skrll 			if (status & (EHCI_SITD_ERR|EHCI_SITD_BUFERR|
   1153   1.234.2.3     skrll 			    EHCI_SITD_BABBLE|EHCI_SITD_XACTERR|EHCI_SITD_MISS)) {
   1154   1.234.2.3     skrll 				/* No valid data on error */
   1155   1.234.2.8     skrll 				len = xfer->ux_frlengths[nframes];
   1156   1.234.2.3     skrll 			}
   1157   1.234.2.3     skrll 
   1158   1.234.2.3     skrll 			/*
   1159   1.234.2.3     skrll 			 * frlengths[i]: # of bytes to send
   1160   1.234.2.3     skrll 			 * len: # of bytes host didn't send
   1161   1.234.2.3     skrll 			 */
   1162   1.234.2.8     skrll 			xfer->ux_frlengths[nframes] -= len;
   1163   1.234.2.3     skrll 			/* frlengths[i]: # of bytes host sent */
   1164   1.234.2.8     skrll 			actlen += xfer->ux_frlengths[nframes++];
   1165   1.234.2.3     skrll 
   1166   1.234.2.8     skrll 			if (nframes >= xfer->ux_nframes)
   1167   1.234.2.3     skrll 				break;
   1168   1.234.2.3     skrll 	    	}
   1169   1.234.2.3     skrll 
   1170   1.234.2.8     skrll 		xfer->ux_actlen = actlen;
   1171   1.234.2.8     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1172   1.234.2.3     skrll 		goto end;
   1173   1.234.2.3     skrll 	}
   1174  1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_CTRL || ex->ex_type == EX_INTR ||
   1175  1.234.2.64     skrll 	   ex->ex_type == EX_BULK);
   1176   1.234.2.3     skrll 
   1177       1.139  jmcneill 	/* Continue processing xfers using queue heads */
   1178  1.234.2.64     skrll 	if (ex->ex_type == EX_CTRL) {
   1179  1.234.2.64     skrll 		fsqtd = ex->ex_setup;
   1180  1.234.2.64     skrll 		lsqtd = ex->ex_status;
   1181  1.234.2.64     skrll 	} else {
   1182  1.234.2.64     skrll 		fsqtd = ex->ex_sqtdstart;
   1183  1.234.2.64     skrll 		lsqtd = ex->ex_sqtdend;
   1184  1.234.2.64     skrll 	}
   1185  1.234.2.41     skrll #ifdef EHCI_DEBUG
   1186  1.234.2.41     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   1187  1.234.2.64     skrll 	ehci_dump_sqtds(fsqtd);
   1188  1.234.2.41     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   1189  1.234.2.41     skrll #endif
   1190  1.234.2.41     skrll 
   1191  1.234.2.64     skrll 	for (sqtd = fsqtd; sqtd != lsqtd->nextqtd; sqtd = sqtd->nextqtd) {
   1192       1.138    bouyer 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   1193       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1194        1.18  augustss 		nstatus = le32toh(sqtd->qtd.qtd_status);
   1195  1.234.2.42     skrll 		usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
   1196  1.234.2.42     skrll 		    BUS_DMASYNC_PREREAD);
   1197        1.18  augustss 		if (nstatus & EHCI_QTD_ACTIVE)
   1198        1.18  augustss 			break;
   1199        1.18  augustss 
   1200        1.18  augustss 		status = nstatus;
   1201       1.139  jmcneill 		if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
   1202        1.18  augustss 			actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
   1203        1.18  augustss 	}
   1204        1.22  augustss 
   1205        1.91     perry 	/*
   1206        1.86  augustss 	 * If there are left over TDs we need to update the toggle.
   1207        1.86  augustss 	 * The default pipe doesn't need it since control transfers
   1208        1.86  augustss 	 * start the toggle at 0 every time.
   1209       1.117  drochner 	 * For a short transfer we need to update the toggle for the missing
   1210       1.117  drochner 	 * packets within the qTD.
   1211        1.86  augustss 	 */
   1212       1.117  drochner 	if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
   1213   1.234.2.8     skrll 	    xfer->ux_pipe->up_dev->ud_pipe0 != xfer->ux_pipe) {
   1214       1.229     skrll 		USBHIST_LOG(ehcidebug,
   1215       1.229     skrll 		    "toggle update status=0x%08x nstatus=0x%08x",
   1216       1.229     skrll 		    status, nstatus, 0, 0);
   1217        1.58   mycroft #if 0
   1218        1.58   mycroft 		ehci_dump_sqh(epipe->sqh);
   1219  1.234.2.20     skrll 		ehci_dump_sqtds(ex->ex_sqtdstart);
   1220        1.58   mycroft #endif
   1221        1.58   mycroft 		epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
   1222        1.22  augustss 	}
   1223        1.18  augustss 
   1224   1.234.2.8     skrll 	USBHIST_LOG(ehcidebug, "len=%d actlen=%d status=0x%08x", xfer->ux_length,
   1225       1.229     skrll 	    actlen, status, 0);
   1226   1.234.2.8     skrll 	xfer->ux_actlen = actlen;
   1227        1.98  augustss 	if (status & EHCI_QTD_HALTED) {
   1228        1.18  augustss #ifdef EHCI_DEBUG
   1229       1.229     skrll 		USBHIST_LOG(ehcidebug, "halted addr=%d endpt=0x%02x",
   1230  1.234.2.32     skrll 		    xfer->ux_pipe->up_dev->ud_addr,
   1231  1.234.2.32     skrll 		    xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress, 0, 0);
   1232  1.234.2.32     skrll 		USBHIST_LOG(ehcidebug, "cerr=%d pid=%d",
   1233  1.234.2.32     skrll 		    EHCI_QTD_GET_CERR(status), EHCI_QTD_GET_PID(status),
   1234  1.234.2.32     skrll 		    0, 0);
   1235       1.229     skrll 		USBHIST_LOG(ehcidebug,
   1236       1.233     skrll 		    "active =%d halted=%d buferr=%d babble=%d",
   1237       1.229     skrll 		    status & EHCI_QTD_ACTIVE ? 1 : 0,
   1238       1.229     skrll 		    status & EHCI_QTD_HALTED ? 1 : 0,
   1239       1.229     skrll 		    status & EHCI_QTD_BUFERR ? 1 : 0,
   1240       1.229     skrll 		    status & EHCI_QTD_BABBLE ? 1 : 0);
   1241       1.229     skrll 
   1242       1.229     skrll 		USBHIST_LOG(ehcidebug,
   1243       1.233     skrll 		    "xacterr=%d missed=%d split =%d ping  =%d",
   1244       1.229     skrll 		    status & EHCI_QTD_XACTERR ? 1 : 0,
   1245       1.229     skrll 		    status & EHCI_QTD_MISSEDMICRO ? 1 : 0,
   1246       1.229     skrll 		    status & EHCI_QTD_SPLITXSTATE ? 1 : 0,
   1247       1.229     skrll 		    status & EHCI_QTD_PINGSTATE ? 1 : 0);
   1248       1.218     skrll 
   1249  1.234.2.31     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   1250       1.229     skrll 		ehci_dump_sqh(epipe->sqh);
   1251  1.234.2.20     skrll 		ehci_dump_sqtds(ex->ex_sqtdstart);
   1252  1.234.2.31     skrll 		USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   1253        1.18  augustss #endif
   1254        1.98  augustss 		/* low&full speed has an extra error flag */
   1255        1.98  augustss 		if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
   1256        1.98  augustss 		    EHCI_QH_SPEED_HIGH)
   1257        1.98  augustss 			status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
   1258        1.98  augustss 		else
   1259        1.98  augustss 			status &= EHCI_QTD_STATERRS;
   1260       1.139  jmcneill 		if (status == 0) /* no other errors means a stall */ {
   1261   1.234.2.8     skrll 			xfer->ux_status = USBD_STALLED;
   1262       1.139  jmcneill 		} else {
   1263   1.234.2.8     skrll 			xfer->ux_status = USBD_IOERROR; /* more info XXX */
   1264       1.139  jmcneill 		}
   1265        1.98  augustss 		/* XXX need to reset TT on missed microframe */
   1266        1.98  augustss 		if (status & EHCI_QTD_MISSEDMICRO) {
   1267        1.98  augustss 			printf("%s: missed microframe, TT reset not "
   1268        1.98  augustss 			    "implemented, hub might be inoperational\n",
   1269       1.134  drochner 			    device_xname(sc->sc_dev));
   1270        1.98  augustss 		}
   1271        1.18  augustss 	} else {
   1272   1.234.2.8     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1273        1.18  augustss 	}
   1274        1.18  augustss 
   1275       1.139  jmcneill     end:
   1276  1.234.2.84     skrll 
   1277  1.234.2.84     skrll 	ehci_del_intr_list(sc, ex);
   1278  1.234.2.84     skrll 	TAILQ_INSERT_TAIL(cq, ex, ex_next);
   1279  1.234.2.84     skrll 
   1280       1.229     skrll 	USBHIST_LOG(ehcidebug, "ex=%p done", ex, 0, 0, 0);
   1281         1.5  augustss }
   1282         1.5  augustss 
   1283        1.15  augustss /*
   1284        1.15  augustss  * Wait here until controller claims to have an interrupt.
   1285        1.18  augustss  * Then call ehci_intr and return.  Use timeout to avoid waiting
   1286        1.15  augustss  * too long.
   1287        1.15  augustss  */
   1288       1.164  uebayasi Static void
   1289  1.234.2.45     skrll ehci_waitintr(ehci_softc_t *sc, struct usbd_xfer *xfer)
   1290        1.15  augustss {
   1291        1.97  augustss 	int timo;
   1292   1.234.2.1     skrll 	uint32_t intrs;
   1293        1.15  augustss 
   1294       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1295       1.229     skrll 
   1296   1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   1297   1.234.2.8     skrll 	for (timo = xfer->ux_timeout; timo >= 0; timo--) {
   1298        1.15  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1299        1.17  augustss 		if (sc->sc_dying)
   1300        1.17  augustss 			break;
   1301        1.15  augustss 		intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
   1302        1.15  augustss 			sc->sc_eintrs;
   1303       1.229     skrll 		USBHIST_LOG(ehcidebug, "0x%04x", intrs, 0, 0, 0);
   1304        1.70      yamt #ifdef EHCI_DEBUG
   1305  1.234.2.77     skrll 		if (ehcidebug >= 15)
   1306        1.18  augustss 			ehci_dump_regs(sc);
   1307        1.15  augustss #endif
   1308        1.15  augustss 		if (intrs) {
   1309       1.190       mrg 			mutex_spin_enter(&sc->sc_intr_lock);
   1310        1.15  augustss 			ehci_intr1(sc);
   1311       1.190       mrg 			mutex_spin_exit(&sc->sc_intr_lock);
   1312   1.234.2.8     skrll 			if (xfer->ux_status != USBD_IN_PROGRESS)
   1313        1.15  augustss 				return;
   1314        1.15  augustss 		}
   1315        1.15  augustss 	}
   1316        1.15  augustss 
   1317        1.15  augustss 	/* Timeout */
   1318       1.229     skrll 	USBHIST_LOG(ehcidebug, "timeout", 0, 0, 0, 0);
   1319   1.234.2.8     skrll 	xfer->ux_status = USBD_TIMEOUT;
   1320       1.190       mrg 	mutex_enter(&sc->sc_lock);
   1321        1.15  augustss 	usb_transfer_complete(xfer);
   1322       1.190       mrg 	mutex_exit(&sc->sc_lock);
   1323        1.15  augustss }
   1324        1.15  augustss 
   1325       1.164  uebayasi Static void
   1326         1.5  augustss ehci_poll(struct usbd_bus *bus)
   1327         1.5  augustss {
   1328  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_BUS2SC(bus);
   1329       1.229     skrll 
   1330       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1331       1.229     skrll 
   1332         1.5  augustss #ifdef EHCI_DEBUG
   1333         1.5  augustss 	static int last;
   1334         1.5  augustss 	int new;
   1335         1.6  augustss 	new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
   1336         1.5  augustss 	if (new != last) {
   1337       1.229     skrll 		USBHIST_LOG(ehcidebug, "intrs=0x%04x", new, 0, 0, 0);
   1338         1.5  augustss 		last = new;
   1339         1.5  augustss 	}
   1340         1.5  augustss #endif
   1341         1.5  augustss 
   1342       1.190       mrg 	if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) {
   1343       1.190       mrg 		mutex_spin_enter(&sc->sc_intr_lock);
   1344         1.5  augustss 		ehci_intr1(sc);
   1345       1.190       mrg 		mutex_spin_exit(&sc->sc_intr_lock);
   1346       1.190       mrg 	}
   1347         1.5  augustss }
   1348         1.5  augustss 
   1349       1.132    dyoung void
   1350       1.132    dyoung ehci_childdet(device_t self, device_t child)
   1351       1.132    dyoung {
   1352       1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1353       1.132    dyoung 
   1354       1.132    dyoung 	KASSERT(sc->sc_child == child);
   1355       1.132    dyoung 	sc->sc_child = NULL;
   1356       1.132    dyoung }
   1357       1.132    dyoung 
   1358         1.1  augustss int
   1359         1.1  augustss ehci_detach(struct ehci_softc *sc, int flags)
   1360         1.1  augustss {
   1361         1.1  augustss 	int rv = 0;
   1362         1.1  augustss 
   1363       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1364       1.229     skrll 
   1365         1.1  augustss 	if (sc->sc_child != NULL)
   1366         1.1  augustss 		rv = config_detach(sc->sc_child, flags);
   1367        1.33  augustss 
   1368         1.1  augustss 	if (rv != 0)
   1369  1.234.2.14     skrll 		return rv;
   1370         1.1  augustss 
   1371       1.190       mrg 	callout_halt(&sc->sc_tmo_intrlist, NULL);
   1372       1.190       mrg 	callout_destroy(&sc->sc_tmo_intrlist);
   1373       1.190       mrg 
   1374       1.190       mrg 	/* XXX free other data structures XXX */
   1375       1.190       mrg 	if (sc->sc_softitds)
   1376       1.190       mrg 		kmem_free(sc->sc_softitds,
   1377       1.190       mrg 		    sc->sc_flsize * sizeof(ehci_soft_itd_t *));
   1378       1.190       mrg 	cv_destroy(&sc->sc_doorbell);
   1379       1.190       mrg 	cv_destroy(&sc->sc_softwake_cv);
   1380       1.190       mrg 
   1381       1.190       mrg #if 0
   1382       1.190       mrg 	/* XXX destroyed in ehci_pci.c as it controls ehci_intr access */
   1383         1.6  augustss 
   1384       1.190       mrg 	softint_disestablish(sc->sc_doorbell_si);
   1385       1.190       mrg 	softint_disestablish(sc->sc_pcd_si);
   1386        1.15  augustss 
   1387       1.190       mrg 	mutex_destroy(&sc->sc_lock);
   1388       1.190       mrg 	mutex_destroy(&sc->sc_intr_lock);
   1389       1.190       mrg #endif
   1390       1.190       mrg 
   1391       1.204  christos 	pool_cache_destroy(sc->sc_xferpool);
   1392         1.1  augustss 
   1393       1.128  jmcneill 	EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
   1394       1.128  jmcneill 
   1395  1.234.2.14     skrll 	return rv;
   1396         1.1  augustss }
   1397         1.1  augustss 
   1398         1.1  augustss 
   1399         1.1  augustss int
   1400       1.132    dyoung ehci_activate(device_t self, enum devact act)
   1401         1.1  augustss {
   1402       1.132    dyoung 	struct ehci_softc *sc = device_private(self);
   1403         1.1  augustss 
   1404         1.1  augustss 	switch (act) {
   1405         1.1  augustss 	case DVACT_DEACTIVATE:
   1406       1.124  kiyohara 		sc->sc_dying = 1;
   1407       1.163    dyoung 		return 0;
   1408       1.163    dyoung 	default:
   1409       1.163    dyoung 		return EOPNOTSUPP;
   1410         1.1  augustss 	}
   1411         1.1  augustss }
   1412         1.1  augustss 
   1413         1.5  augustss /*
   1414         1.5  augustss  * Handle suspend/resume.
   1415         1.5  augustss  *
   1416         1.5  augustss  * We need to switch to polling mode here, because this routine is
   1417        1.73  augustss  * called from an interrupt context.  This is all right since we
   1418         1.5  augustss  * are almost suspended anyway.
   1419       1.127  jmcneill  *
   1420       1.127  jmcneill  * Note that this power handler isn't to be registered directly; the
   1421       1.127  jmcneill  * bus glue needs to call out to it.
   1422         1.5  augustss  */
   1423       1.127  jmcneill bool
   1424       1.166    dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual)
   1425         1.5  augustss {
   1426       1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1427       1.190       mrg 	int i;
   1428       1.127  jmcneill 	uint32_t cmd, hcr;
   1429       1.127  jmcneill 
   1430       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1431       1.229     skrll 
   1432       1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1433   1.234.2.8     skrll 	sc->sc_bus.ub_usepolling++;
   1434       1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1435       1.127  jmcneill 
   1436       1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1437       1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1438       1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
   1439       1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
   1440       1.127  jmcneill 	}
   1441       1.127  jmcneill 
   1442       1.127  jmcneill 	sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
   1443       1.127  jmcneill 
   1444       1.127  jmcneill 	cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
   1445       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1446       1.127  jmcneill 
   1447       1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1448       1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
   1449       1.127  jmcneill 		if (hcr == 0)
   1450       1.127  jmcneill 			break;
   1451         1.5  augustss 
   1452       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1453       1.127  jmcneill 	}
   1454       1.127  jmcneill 	if (hcr != 0)
   1455       1.134  drochner 		printf("%s: reset timeout\n", device_xname(dv));
   1456         1.5  augustss 
   1457       1.127  jmcneill 	cmd &= ~EHCI_CMD_RS;
   1458       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, cmd);
   1459        1.74  augustss 
   1460       1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1461       1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1462       1.127  jmcneill 		if (hcr == EHCI_STS_HCH)
   1463       1.127  jmcneill 			break;
   1464        1.74  augustss 
   1465       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1466       1.127  jmcneill 	}
   1467       1.127  jmcneill 	if (hcr != EHCI_STS_HCH)
   1468       1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1469        1.74  augustss 
   1470       1.190       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1471   1.234.2.8     skrll 	sc->sc_bus.ub_usepolling--;
   1472       1.190       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1473        1.74  augustss 
   1474       1.127  jmcneill 	return true;
   1475       1.127  jmcneill }
   1476        1.74  augustss 
   1477       1.127  jmcneill bool
   1478       1.166    dyoung ehci_resume(device_t dv, const pmf_qual_t *qual)
   1479       1.127  jmcneill {
   1480       1.132    dyoung 	ehci_softc_t *sc = device_private(dv);
   1481       1.132    dyoung 	int i;
   1482       1.127  jmcneill 	uint32_t cmd, hcr;
   1483        1.74  augustss 
   1484       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1485       1.229     skrll 
   1486       1.127  jmcneill 	/* restore things in case the bios sucks */
   1487       1.127  jmcneill 	EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
   1488       1.127  jmcneill 	EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
   1489       1.127  jmcneill 	EOWRITE4(sc, EHCI_ASYNCLISTADDR,
   1490       1.127  jmcneill 	    sc->sc_async_head->physaddr | EHCI_LINK_QH);
   1491       1.130  jmcneill 
   1492       1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
   1493        1.74  augustss 
   1494       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1495        1.74  augustss 
   1496       1.127  jmcneill 	hcr = 0;
   1497       1.127  jmcneill 	for (i = 1; i <= sc->sc_noport; i++) {
   1498       1.129  jmcneill 		cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1499       1.127  jmcneill 		if ((cmd & EHCI_PS_PO) == 0 &&
   1500       1.127  jmcneill 		    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
   1501       1.127  jmcneill 			EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
   1502       1.127  jmcneill 			hcr = 1;
   1503        1.74  augustss 		}
   1504       1.127  jmcneill 	}
   1505       1.127  jmcneill 
   1506       1.127  jmcneill 	if (hcr) {
   1507       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1508       1.127  jmcneill 
   1509       1.127  jmcneill 		for (i = 1; i <= sc->sc_noport; i++) {
   1510       1.129  jmcneill 			cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
   1511       1.127  jmcneill 			if ((cmd & EHCI_PS_PO) == 0 &&
   1512       1.127  jmcneill 			    (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
   1513       1.127  jmcneill 				EOWRITE4(sc, EHCI_PORTSC(i),
   1514       1.127  jmcneill 				    cmd & ~EHCI_PS_FPR);
   1515        1.74  augustss 		}
   1516       1.127  jmcneill 	}
   1517       1.127  jmcneill 
   1518       1.127  jmcneill 	EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
   1519       1.130  jmcneill 	EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
   1520        1.74  augustss 
   1521       1.127  jmcneill 	for (i = 0; i < 100; i++) {
   1522       1.127  jmcneill 		hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
   1523       1.127  jmcneill 		if (hcr != EHCI_STS_HCH)
   1524       1.127  jmcneill 			break;
   1525        1.74  augustss 
   1526       1.127  jmcneill 		usb_delay_ms(&sc->sc_bus, 1);
   1527         1.5  augustss 	}
   1528       1.127  jmcneill 	if (hcr == EHCI_STS_HCH)
   1529       1.134  drochner 		printf("%s: config timeout\n", device_xname(dv));
   1530       1.127  jmcneill 
   1531       1.127  jmcneill 	return true;
   1532         1.5  augustss }
   1533         1.5  augustss 
   1534         1.5  augustss /*
   1535         1.5  augustss  * Shut down the controller when the system is going down.
   1536         1.5  augustss  */
   1537       1.133    dyoung bool
   1538       1.133    dyoung ehci_shutdown(device_t self, int flags)
   1539         1.5  augustss {
   1540       1.133    dyoung 	ehci_softc_t *sc = device_private(self);
   1541         1.5  augustss 
   1542       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1543       1.229     skrll 
   1544         1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, 0);	/* Halt controller */
   1545         1.8  augustss 	EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
   1546       1.133    dyoung 	return true;
   1547         1.5  augustss }
   1548         1.5  augustss 
   1549  1.234.2.45     skrll Static struct usbd_xfer *
   1550  1.234.2.54     skrll ehci_allocx(struct usbd_bus *bus, unsigned int nframes)
   1551         1.5  augustss {
   1552  1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_BUS2SC(bus);
   1553  1.234.2.45     skrll 	struct usbd_xfer *xfer;
   1554         1.5  augustss 
   1555       1.204  christos 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1556        1.18  augustss 	if (xfer != NULL) {
   1557       1.177   tsutsui 		memset(xfer, 0, sizeof(struct ehci_xfer));
   1558        1.18  augustss #ifdef DIAGNOSTIC
   1559  1.234.2.52     skrll 		struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   1560  1.234.2.52     skrll 		ex->ex_isdone = true;
   1561   1.234.2.8     skrll 		xfer->ux_state = XFER_BUSY;
   1562        1.18  augustss #endif
   1563        1.18  augustss 	}
   1564  1.234.2.14     skrll 	return xfer;
   1565         1.5  augustss }
   1566         1.5  augustss 
   1567       1.164  uebayasi Static void
   1568  1.234.2.45     skrll ehci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   1569         1.5  augustss {
   1570  1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_BUS2SC(bus);
   1571  1.234.2.64     skrll 	struct ehci_xfer *ex __diagused = EHCI_XFER2EXFER(xfer);
   1572  1.234.2.64     skrll 
   1573  1.234.2.64     skrll 	KASSERTMSG(xfer->ux_state == XFER_BUSY, "xfer %p state %d\n", xfer,
   1574  1.234.2.64     skrll 	    xfer->ux_state);
   1575  1.234.2.64     skrll 	KASSERT(ex->ex_isdone);
   1576         1.5  augustss 
   1577        1.18  augustss #ifdef DIAGNOSTIC
   1578   1.234.2.8     skrll 	xfer->ux_state = XFER_FREE;
   1579        1.18  augustss #endif
   1580  1.234.2.64     skrll 
   1581       1.204  christos 	pool_cache_put(sc->sc_xferpool, xfer);
   1582         1.5  augustss }
   1583         1.5  augustss 
   1584         1.5  augustss Static void
   1585       1.190       mrg ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1586       1.190       mrg {
   1587  1.234.2.58     skrll 	struct ehci_softc *sc = EHCI_BUS2SC(bus);
   1588       1.190       mrg 
   1589       1.190       mrg 	*lock = &sc->sc_lock;
   1590       1.190       mrg }
   1591       1.190       mrg 
   1592       1.190       mrg Static void
   1593  1.234.2.45     skrll ehci_device_clear_toggle(struct usbd_pipe *pipe)
   1594         1.5  augustss {
   1595  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   1596        1.15  augustss 
   1597       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1598       1.229     skrll 
   1599       1.229     skrll 	USBHIST_LOG(ehcidebug, "epipe=%p status=0x%08x",
   1600       1.229     skrll 	    epipe, epipe->sqh->qh.qh_qtd.qtd_status, 0, 0);
   1601       1.158    sketch #ifdef EHCI_DEBUG
   1602        1.22  augustss 	if (ehcidebug)
   1603        1.22  augustss 		usbd_dump_pipe(pipe);
   1604         1.5  augustss #endif
   1605        1.55   mycroft 	epipe->nexttoggle = 0;
   1606         1.5  augustss }
   1607         1.5  augustss 
   1608         1.5  augustss Static void
   1609  1.234.2.45     skrll ehci_noop(struct usbd_pipe *pipe)
   1610         1.5  augustss {
   1611         1.5  augustss }
   1612         1.5  augustss 
   1613         1.5  augustss #ifdef EHCI_DEBUG
   1614        1.40    martin /*
   1615        1.40    martin  * Unused function - this is meant to be called from a kernel
   1616        1.40    martin  * debugger.
   1617        1.40    martin  */
   1618        1.39    martin void
   1619       1.157    cegger ehci_dump(void)
   1620        1.39    martin {
   1621       1.229     skrll 	ehci_softc_t *sc = theehci;
   1622       1.229     skrll 	int i;
   1623       1.229     skrll 	printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
   1624       1.229     skrll 	    EOREAD4(sc, EHCI_USBCMD),
   1625       1.229     skrll 	    EOREAD4(sc, EHCI_USBSTS),
   1626       1.229     skrll 	    EOREAD4(sc, EHCI_USBINTR));
   1627       1.229     skrll 	printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
   1628       1.229     skrll 	    EOREAD4(sc, EHCI_FRINDEX),
   1629       1.229     skrll 	    EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1630       1.229     skrll 	    EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1631       1.229     skrll 	    EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1632       1.229     skrll 	for (i = 1; i <= sc->sc_noport; i++)
   1633       1.229     skrll 		printf("port %d status=0x%08x\n", i,
   1634       1.229     skrll 		    EOREAD4(sc, EHCI_PORTSC(i)));
   1635         1.6  augustss }
   1636         1.6  augustss 
   1637       1.164  uebayasi Static void
   1638       1.229     skrll ehci_dump_regs(ehci_softc_t *sc)
   1639         1.9  augustss {
   1640       1.229     skrll 	int i;
   1641       1.229     skrll 
   1642       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1643       1.229     skrll 
   1644       1.229     skrll 	USBHIST_LOG(ehcidebug,
   1645       1.229     skrll 	    "cmd     = 0x%08x  sts      = 0x%08x  ien      = 0x%08x",
   1646       1.229     skrll 	    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS),
   1647       1.229     skrll 	    EOREAD4(sc, EHCI_USBINTR), 0);
   1648       1.229     skrll 	USBHIST_LOG(ehcidebug,
   1649       1.229     skrll 	    "frindex = 0x%08x  ctrdsegm = 0x%08x  periodic = 0x%08x  "
   1650       1.229     skrll 	    "async   = 0x%08x",
   1651       1.229     skrll 	    EOREAD4(sc, EHCI_FRINDEX), EOREAD4(sc, EHCI_CTRLDSSEGMENT),
   1652       1.229     skrll 	    EOREAD4(sc, EHCI_PERIODICLISTBASE),
   1653       1.229     skrll 	    EOREAD4(sc, EHCI_ASYNCLISTADDR));
   1654       1.229     skrll 	for (i = 1; i <= sc->sc_noport; i += 2) {
   1655       1.229     skrll 		if (i == sc->sc_noport) {
   1656       1.229     skrll 			USBHIST_LOG(ehcidebug,
   1657       1.229     skrll 			    "port %d status = 0x%08x", i,
   1658       1.229     skrll 			    EOREAD4(sc, EHCI_PORTSC(i)), 0, 0);
   1659       1.229     skrll 		} else {
   1660       1.229     skrll 			USBHIST_LOG(ehcidebug,
   1661       1.229     skrll 			    "port %d status = 0x%08x  port %d status = 0x%08x",
   1662       1.229     skrll 			    i, EOREAD4(sc, EHCI_PORTSC(i)),
   1663       1.229     skrll 			    i+1, EOREAD4(sc, EHCI_PORTSC(i+1)));
   1664        1.15  augustss 		}
   1665        1.15  augustss 	}
   1666        1.15  augustss }
   1667        1.15  augustss 
   1668       1.229     skrll #define ehci_dump_link(link, type) do {					\
   1669       1.229     skrll 	USBHIST_LOG(ehcidebug, "    link 0x%08x (T = %d):",		\
   1670       1.229     skrll 	    link,							\
   1671       1.229     skrll 	    link & EHCI_LINK_TERMINATE ? 1 : 0, 0, 0);			\
   1672       1.229     skrll 	if (type) {							\
   1673       1.229     skrll 		USBHIST_LOG(ehcidebug,					\
   1674       1.229     skrll 		    "        ITD  = %d  QH   = %d  SITD = %d  FSTN = %d",\
   1675       1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_ITD ? 1 : 0,	\
   1676       1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_QH ? 1 : 0,	\
   1677       1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_SITD ? 1 : 0,	\
   1678       1.229     skrll 		    EHCI_LINK_TYPE(link) == EHCI_LINK_FSTN ? 1 : 0);	\
   1679       1.229     skrll 	}								\
   1680       1.229     skrll } while(0)
   1681       1.229     skrll 
   1682       1.164  uebayasi Static void
   1683        1.15  augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
   1684        1.15  augustss {
   1685       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1686        1.29  augustss 	int i;
   1687       1.229     skrll 	uint32_t stop = 0;
   1688        1.29  augustss 
   1689        1.29  augustss 	for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
   1690        1.15  augustss 		ehci_dump_sqtd(sqtd);
   1691       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1692       1.195  christos 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1693       1.138    bouyer 		    sizeof(sqtd->qtd),
   1694       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1695        1.72  augustss 		stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
   1696       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   1697       1.195  christos 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
   1698       1.138    bouyer 		    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1699        1.29  augustss 	}
   1700  1.234.2.33     skrll 	if (!stop)
   1701       1.229     skrll 		USBHIST_LOG(ehcidebug,
   1702       1.229     skrll 		    "dump aborted, too many TDs", 0, 0, 0, 0);
   1703         1.9  augustss }
   1704         1.9  augustss 
   1705       1.164  uebayasi Static void
   1706         1.9  augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
   1707         1.9  augustss {
   1708       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1709       1.229     skrll 
   1710       1.195  christos 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1711       1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1712       1.229     skrll 
   1713       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1714       1.229     skrll 	    "QTD(%p) at 0x%08x:", sqtd, sqtd->physaddr, 0, 0);
   1715         1.9  augustss 	ehci_dump_qtd(&sqtd->qtd);
   1716       1.229     skrll 
   1717       1.195  christos 	usb_syncmem(&sqtd->dma, sqtd->offs,
   1718       1.138    bouyer 	    sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
   1719         1.9  augustss }
   1720         1.9  augustss 
   1721       1.164  uebayasi Static void
   1722         1.9  augustss ehci_dump_qtd(ehci_qtd_t *qtd)
   1723         1.9  augustss {
   1724       1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
   1725       1.229     skrll 	uint32_t s = le32toh(qtd->qtd_status);
   1726       1.229     skrll 
   1727       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1728       1.229     skrll 	    "     next = 0x%08x  altnext = 0x%08x  status = 0x%08x",
   1729       1.231     skrll 	    qtd->qtd_next, qtd->qtd_altnext, s, 0);
   1730       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1731       1.229     skrll 	    "   toggle = %d ioc = %d bytes = %#x "
   1732       1.229     skrll 	    "c_page = %#x", EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_IOC(s),
   1733       1.229     skrll 	    EHCI_QTD_GET_BYTES(s), EHCI_QTD_GET_C_PAGE(s));
   1734       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1735       1.229     skrll 	    "     cerr = %d pid = %d stat  = %x",
   1736       1.229     skrll 	    EHCI_QTD_GET_CERR(s), EHCI_QTD_GET_PID(s), EHCI_QTD_GET_STATUS(s),
   1737       1.229     skrll 	    0);
   1738       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1739       1.229     skrll 	    "active =%d halted=%d buferr=%d babble=%d",
   1740       1.229     skrll 	    s & EHCI_QTD_ACTIVE ? 1 : 0,
   1741       1.229     skrll 	    s & EHCI_QTD_HALTED ? 1 : 0,
   1742       1.229     skrll 	    s & EHCI_QTD_BUFERR ? 1 : 0,
   1743       1.229     skrll 	    s & EHCI_QTD_BABBLE ? 1 : 0);
   1744       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1745       1.229     skrll 	    "xacterr=%d missed=%d split =%d ping  =%d",
   1746       1.229     skrll 	    s & EHCI_QTD_XACTERR ? 1 : 0,
   1747       1.229     skrll 	    s & EHCI_QTD_MISSEDMICRO ? 1 : 0,
   1748       1.229     skrll 	    s & EHCI_QTD_SPLITXSTATE ? 1 : 0,
   1749       1.229     skrll 	    s & EHCI_QTD_PINGSTATE ? 1 : 0);
   1750       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1751       1.229     skrll 	    "buffer[0] = %#x  buffer[1] = %#x  "
   1752       1.229     skrll 	    "buffer[2] = %#x  buffer[3] = %#x",
   1753       1.229     skrll 	    le32toh(qtd->qtd_buffer[0]), le32toh(qtd->qtd_buffer[1]),
   1754       1.229     skrll 	    le32toh(qtd->qtd_buffer[2]), le32toh(qtd->qtd_buffer[3]));
   1755       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1756       1.229     skrll 	    "buffer[4] = %#x", le32toh(qtd->qtd_buffer[4]), 0, 0, 0);
   1757         1.9  augustss }
   1758         1.9  augustss 
   1759       1.164  uebayasi Static void
   1760         1.9  augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
   1761         1.9  augustss {
   1762         1.9  augustss 	ehci_qh_t *qh = &sqh->qh;
   1763       1.229     skrll 	ehci_link_t link;
   1764   1.234.2.1     skrll 	uint32_t endp, endphub;
   1765       1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
   1766         1.9  augustss 
   1767       1.195  christos 	usb_syncmem(&sqh->dma, sqh->offs,
   1768       1.138    bouyer 	    sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1769       1.229     skrll 
   1770       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1771       1.229     skrll 	    "QH(%p) at %#x:", sqh, sqh->physaddr, 0, 0);
   1772       1.229     skrll 	link = le32toh(qh->qh_link);
   1773       1.229     skrll 	ehci_dump_link(link, true);
   1774       1.229     skrll 
   1775        1.15  augustss 	endp = le32toh(qh->qh_endp);
   1776       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1777       1.229     skrll 	    "    endp = %#x", endp, 0, 0, 0);
   1778       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1779       1.229     skrll 	    "        addr = 0x%02x  inact = %d  endpt = %d  eps = %d",
   1780       1.229     skrll 	    EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
   1781  1.234.2.32     skrll 	    EHCI_QH_GET_ENDPT(endp), EHCI_QH_GET_EPS(endp));
   1782       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1783       1.229     skrll 	    "        dtc  = %d     hrecl = %d",
   1784       1.229     skrll 	    EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp), 0, 0);
   1785       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1786       1.229     skrll 	    "        ctl  = %d     nrl   = %d  mpl   = %#x(%d)",
   1787       1.229     skrll 	    EHCI_QH_GET_CTL(endp),EHCI_QH_GET_NRL(endp),
   1788       1.229     skrll 	    EHCI_QH_GET_MPL(endp), EHCI_QH_GET_MPL(endp));
   1789       1.229     skrll 
   1790        1.15  augustss 	endphub = le32toh(qh->qh_endphub);
   1791       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1792       1.229     skrll 	    " endphub = %#x", endphub, 0, 0, 0);
   1793       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1794       1.229     skrll 	    "      smask = 0x%02x  cmask = 0x%02x",
   1795       1.229     skrll 	    EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub), 1, 0);
   1796       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10,
   1797       1.229     skrll 	    "      huba  = 0x%02x  port  = %d  mult = %d",
   1798       1.229     skrll 	    EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
   1799       1.229     skrll 	    EHCI_QH_GET_MULT(endphub), 0);
   1800       1.229     skrll 
   1801       1.229     skrll 	link = le32toh(qh->qh_curqtd);
   1802       1.229     skrll 	ehci_dump_link(link, false);
   1803       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "Overlay qTD:", 0, 0, 0, 0);
   1804         1.9  augustss 	ehci_dump_qtd(&qh->qh_qtd);
   1805       1.229     skrll 
   1806  1.234.2.57     skrll 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1807  1.234.2.57     skrll 	    BUS_DMASYNC_PREREAD);
   1808         1.9  augustss }
   1809         1.9  augustss 
   1810       1.164  uebayasi Static void
   1811  1.234.2.64     skrll ehci_dump_itds(ehci_soft_itd_t *itd)
   1812  1.234.2.64     skrll {
   1813  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1814  1.234.2.64     skrll 	int i;
   1815  1.234.2.64     skrll 	uint32_t stop = 0;
   1816  1.234.2.64     skrll 
   1817  1.234.2.64     skrll 	for (i = 0; itd && i < 20 && !stop; itd = itd->xfer_next, i++) {
   1818  1.234.2.64     skrll 		ehci_dump_itd(itd);
   1819  1.234.2.64     skrll 		usb_syncmem(&itd->dma,
   1820  1.234.2.64     skrll 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   1821  1.234.2.64     skrll 		    sizeof(itd->itd),
   1822  1.234.2.64     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1823  1.234.2.64     skrll 		stop = itd->itd.itd_next & htole32(EHCI_LINK_TERMINATE);
   1824  1.234.2.64     skrll 		usb_syncmem(&itd->dma,
   1825  1.234.2.64     skrll 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   1826  1.234.2.64     skrll 		    sizeof(itd->itd), BUS_DMASYNC_PREREAD);
   1827  1.234.2.64     skrll 	}
   1828  1.234.2.64     skrll 	if (!stop)
   1829  1.234.2.64     skrll 		USBHIST_LOG(ehcidebug, "dump aborted, too many TDs", 0, 0, 0, 0);
   1830  1.234.2.64     skrll }
   1831  1.234.2.64     skrll 
   1832  1.234.2.64     skrll Static void
   1833       1.139  jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
   1834       1.139  jmcneill {
   1835       1.139  jmcneill 	ehci_isoc_trans_t t;
   1836       1.139  jmcneill 	ehci_isoc_bufr_ptr_t b, b2, b3;
   1837       1.139  jmcneill 	int i;
   1838       1.139  jmcneill 
   1839       1.229     skrll 	USBHIST_FUNC();	USBHIST_CALLED(ehcidebug);
   1840       1.229     skrll 
   1841       1.229     skrll 	USBHIST_LOG(ehcidebug, "ITD: next phys = %#x", itd->itd.itd_next, 0,
   1842       1.229     skrll 	    0, 0);
   1843       1.139  jmcneill 
   1844       1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
   1845       1.139  jmcneill 		t = le32toh(itd->itd.itd_ctl[i]);
   1846       1.229     skrll 		USBHIST_LOG(ehcidebug, "ITDctl %d: stat = %x len = %x",
   1847       1.229     skrll 		    i, EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t), 0);
   1848       1.229     skrll 		USBHIST_LOG(ehcidebug, "     ioc = %x pg = %x offs = %x",
   1849       1.139  jmcneill 		    EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
   1850       1.229     skrll 		    EHCI_ITD_GET_OFFS(t), 0);
   1851       1.139  jmcneill 	}
   1852       1.229     skrll 	USBHIST_LOG(ehcidebug, "ITDbufr: ", 0, 0, 0, 0);
   1853       1.168  jakllsch 	for (i = 0; i < EHCI_ITD_NBUFFERS; i++)
   1854       1.229     skrll 		USBHIST_LOG(ehcidebug, "      %x",
   1855       1.229     skrll 		    EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])), 0, 0, 0);
   1856       1.139  jmcneill 
   1857       1.139  jmcneill 	b = le32toh(itd->itd.itd_bufr[0]);
   1858       1.139  jmcneill 	b2 = le32toh(itd->itd.itd_bufr[1]);
   1859       1.139  jmcneill 	b3 = le32toh(itd->itd.itd_bufr[2]);
   1860       1.229     skrll 	USBHIST_LOG(ehcidebug, "     ep = %x daddr = %x dir = %d",
   1861       1.229     skrll 	    EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2), 0);
   1862       1.229     skrll 	USBHIST_LOG(ehcidebug, "     maxpkt = %x multi = %x",
   1863       1.229     skrll 	    EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3), 0, 0);
   1864       1.139  jmcneill }
   1865       1.139  jmcneill 
   1866       1.164  uebayasi Static void
   1867       1.139  jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
   1868       1.139  jmcneill {
   1869       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1870       1.229     skrll 
   1871       1.229     skrll 	USBHIST_LOG(ehcidebug, "SITD %p next = %p prev = %p",
   1872  1.234.2.48     skrll 	    itd, itd->frame_list.next, itd->frame_list.prev, 0);
   1873       1.229     skrll 	USBHIST_LOG(ehcidebug, "        xfernext=%p physaddr=%X slot=%d",
   1874       1.229     skrll 	    itd->xfer_next, itd->physaddr, itd->slot, 0);
   1875       1.139  jmcneill }
   1876       1.139  jmcneill 
   1877       1.164  uebayasi Static void
   1878        1.18  augustss ehci_dump_exfer(struct ehci_xfer *ex)
   1879        1.18  augustss {
   1880       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1881       1.229     skrll 
   1882  1.234.2.78     skrll 	USBHIST_LOG(ehcidebug, "ex = %p type %d isdone", ex, ex->ex_type,
   1883  1.234.2.78     skrll 	    ex->ex_isdone, 0);
   1884  1.234.2.78     skrll 
   1885  1.234.2.78     skrll 	switch (ex->ex_type) {
   1886  1.234.2.78     skrll 	case EX_CTRL:
   1887  1.234.2.78     skrll 		USBHIST_LOG(ehcidebug, "   setup = %p data = %p status = %p",
   1888  1.234.2.78     skrll 		    ex->ex_setup, ex->ex_data, ex->ex_status, 0);
   1889  1.234.2.78     skrll 		break;
   1890  1.234.2.78     skrll 	case EX_BULK:
   1891  1.234.2.78     skrll 	case EX_INTR:
   1892  1.234.2.78     skrll 		USBHIST_LOG(ehcidebug, "   qtdstart = %p qtdend = %p",
   1893  1.234.2.78     skrll 		    ex->ex_sqtdstart, ex->ex_sqtdend, 0, 0);
   1894  1.234.2.78     skrll 		break;
   1895  1.234.2.78     skrll 	case EX_ISOC:
   1896  1.234.2.78     skrll 		USBHIST_LOG(ehcidebug, "   itdstart = %p itdend = %p",
   1897  1.234.2.78     skrll 		    ex->ex_itdstart, ex->ex_itdend, 0, 0);
   1898  1.234.2.78     skrll 		break;
   1899  1.234.2.78     skrll 	case EX_FS_ISOC:
   1900  1.234.2.78     skrll 		USBHIST_LOG(ehcidebug, "   sitdstart = %p sitdend = %p",
   1901  1.234.2.78     skrll 		    ex->ex_sitdstart, ex->ex_sitdend, 0, 0);
   1902  1.234.2.78     skrll 		break;
   1903  1.234.2.78     skrll 	default:
   1904  1.234.2.78     skrll 		USBHIST_LOG(ehcidebug, "   unknown type", 0, 0, 0, 0);
   1905  1.234.2.78     skrll 	}
   1906        1.18  augustss }
   1907        1.38    martin #endif
   1908         1.5  augustss 
   1909       1.164  uebayasi Static usbd_status
   1910  1.234.2.45     skrll ehci_open(struct usbd_pipe *pipe)
   1911         1.5  augustss {
   1912  1.234.2.45     skrll 	struct usbd_device *dev = pipe->up_dev;
   1913  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   1914   1.234.2.8     skrll 	usb_endpoint_descriptor_t *ed = pipe->up_endpoint->ue_edesc;
   1915  1.234.2.13     skrll 	uint8_t rhaddr = dev->ud_bus->ub_rhaddr;
   1916   1.234.2.8     skrll 	uint8_t addr = dev->ud_addr;
   1917   1.234.2.1     skrll 	uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1918  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   1919        1.10  augustss 	ehci_soft_qh_t *sqh;
   1920        1.10  augustss 	usbd_status err;
   1921        1.78  augustss 	int ival, speed, naks;
   1922        1.80  augustss 	int hshubaddr, hshubport;
   1923         1.5  augustss 
   1924       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   1925       1.229     skrll 
   1926       1.229     skrll 	USBHIST_LOG(ehcidebug, "pipe=%p, addr=%d, endpt=%d (%d)",
   1927  1.234.2.13     skrll 	    pipe, addr, ed->bEndpointAddress, rhaddr);
   1928         1.5  augustss 
   1929   1.234.2.8     skrll 	if (dev->ud_myhsport) {
   1930       1.172      matt 		/*
   1931       1.172      matt 		 * When directly attached FS/LS device while doing embedded
   1932       1.172      matt 		 * transaction translations and we are the hub, set the hub
   1933       1.191     skrll 		 * address to 0 (us).
   1934       1.172      matt 		 */
   1935       1.172      matt 		if (!(sc->sc_flags & EHCIF_ETTF)
   1936  1.234.2.13     skrll 		    || (dev->ud_myhsport->up_parent->ud_addr != rhaddr)) {
   1937   1.234.2.8     skrll 			hshubaddr = dev->ud_myhsport->up_parent->ud_addr;
   1938       1.172      matt 		} else {
   1939       1.172      matt 			hshubaddr = 0;
   1940       1.172      matt 		}
   1941   1.234.2.8     skrll 		hshubport = dev->ud_myhsport->up_portno;
   1942        1.80  augustss 	} else {
   1943        1.80  augustss 		hshubaddr = 0;
   1944        1.80  augustss 		hshubport = 0;
   1945        1.80  augustss 	}
   1946        1.80  augustss 
   1947        1.17  augustss 	if (sc->sc_dying)
   1948  1.234.2.14     skrll 		return USBD_IOERROR;
   1949        1.17  augustss 
   1950       1.175  drochner 	/* toggle state needed for bulk endpoints */
   1951   1.234.2.8     skrll 	epipe->nexttoggle = pipe->up_endpoint->ue_toggle;
   1952        1.55   mycroft 
   1953  1.234.2.13     skrll 	if (addr == rhaddr) {
   1954         1.5  augustss 		switch (ed->bEndpointAddress) {
   1955         1.5  augustss 		case USB_CONTROL_ENDPOINT:
   1956  1.234.2.13     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1957         1.5  augustss 			break;
   1958  1.234.2.13     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1959   1.234.2.8     skrll 			pipe->up_methods = &ehci_root_intr_methods;
   1960         1.5  augustss 			break;
   1961         1.5  augustss 		default:
   1962       1.229     skrll 			USBHIST_LOG(ehcidebug,
   1963       1.229     skrll 			    "bad bEndpointAddress 0x%02x",
   1964       1.229     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1965  1.234.2.14     skrll 			return USBD_INVAL;
   1966         1.5  augustss 		}
   1967  1.234.2.14     skrll 		return USBD_NORMAL_COMPLETION;
   1968        1.10  augustss 	}
   1969        1.10  augustss 
   1970        1.24  augustss 	/* XXX All this stuff is only valid for async. */
   1971   1.234.2.8     skrll 	switch (dev->ud_speed) {
   1972        1.11  augustss 	case USB_SPEED_LOW:  speed = EHCI_QH_SPEED_LOW;  break;
   1973        1.11  augustss 	case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
   1974        1.11  augustss 	case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
   1975   1.234.2.8     skrll 	default: panic("ehci_open: bad device speed %d", dev->ud_speed);
   1976        1.11  augustss 	}
   1977   1.234.2.3     skrll 	if (speed == EHCI_QH_SPEED_LOW && xfertype == UE_ISOCHRONOUS) {
   1978       1.229     skrll 		USBHIST_LOG(ehcidebug, "hshubaddr=%d hshubport=%d",
   1979       1.229     skrll 			    hshubaddr, hshubport, 0, 0);
   1980        1.99  augustss 		return USBD_INVAL;
   1981        1.80  augustss 	}
   1982        1.80  augustss 
   1983       1.169   msaitoh 	/*
   1984       1.169   msaitoh 	 * For interrupt transfer, nak throttling must be disabled, but for
   1985       1.169   msaitoh 	 * the other transfer type, nak throttling should be enabled from the
   1986       1.191     skrll 	 * viewpoint that avoids the memory thrashing.
   1987       1.169   msaitoh 	 */
   1988       1.169   msaitoh 	naks = (xfertype == UE_INTERRUPT) ? 0
   1989       1.169   msaitoh 	    : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0);
   1990        1.10  augustss 
   1991       1.139  jmcneill 	/* Allocate sqh for everything, save isoc xfers */
   1992       1.139  jmcneill 	if (xfertype != UE_ISOCHRONOUS) {
   1993       1.139  jmcneill 		sqh = ehci_alloc_sqh(sc);
   1994       1.139  jmcneill 		if (sqh == NULL)
   1995  1.234.2.14     skrll 			return USBD_NOMEM;
   1996       1.139  jmcneill 		/* qh_link filled when the QH is added */
   1997       1.139  jmcneill 		sqh->qh.qh_endp = htole32(
   1998       1.139  jmcneill 		    EHCI_QH_SET_ADDR(addr) |
   1999       1.139  jmcneill 		    EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
   2000       1.139  jmcneill 		    EHCI_QH_SET_EPS(speed) |
   2001       1.139  jmcneill 		    EHCI_QH_DTC |
   2002       1.139  jmcneill 		    EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
   2003       1.139  jmcneill 		    (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
   2004       1.139  jmcneill 		     EHCI_QH_CTL : 0) |
   2005       1.139  jmcneill 		    EHCI_QH_SET_NRL(naks)
   2006       1.139  jmcneill 		    );
   2007       1.139  jmcneill 		sqh->qh.qh_endphub = htole32(
   2008       1.139  jmcneill 		    EHCI_QH_SET_MULT(1) |
   2009       1.139  jmcneill 		    EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
   2010       1.139  jmcneill 		    );
   2011       1.167  jakllsch 		if (speed != EHCI_QH_SPEED_HIGH)
   2012       1.167  jakllsch 			sqh->qh.qh_endphub |= htole32(
   2013       1.167  jakllsch 			    EHCI_QH_SET_PORT(hshubport) |
   2014       1.167  jakllsch 			    EHCI_QH_SET_HUBA(hshubaddr) |
   2015       1.167  jakllsch 			    EHCI_QH_SET_CMASK(0x08) /* XXX */
   2016       1.167  jakllsch 			);
   2017       1.139  jmcneill 		sqh->qh.qh_curqtd = EHCI_NULL;
   2018       1.139  jmcneill 		/* Fill the overlay qTD */
   2019       1.139  jmcneill 		sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
   2020       1.139  jmcneill 		sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   2021       1.139  jmcneill 		sqh->qh.qh_qtd.qtd_status = htole32(0);
   2022       1.139  jmcneill 
   2023       1.139  jmcneill 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2024       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2025       1.139  jmcneill 		epipe->sqh = sqh;
   2026       1.139  jmcneill 	} else {
   2027       1.139  jmcneill 		sqh = NULL;
   2028       1.139  jmcneill 	} /*xfertype == UE_ISOC*/
   2029         1.5  augustss 
   2030        1.10  augustss 	switch (xfertype) {
   2031        1.10  augustss 	case UE_CONTROL:
   2032        1.33  augustss 		err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
   2033  1.234.2.47     skrll 				   0, &epipe->ctrl.reqdma);
   2034        1.25  augustss #ifdef EHCI_DEBUG
   2035        1.25  augustss 		if (err)
   2036        1.25  augustss 			printf("ehci_open: usb_allocmem()=%d\n", err);
   2037        1.25  augustss #endif
   2038        1.10  augustss 		if (err)
   2039       1.116  drochner 			goto bad;
   2040   1.234.2.8     skrll 		pipe->up_methods = &ehci_device_ctrl_methods;
   2041       1.190       mrg 		mutex_enter(&sc->sc_lock);
   2042       1.190       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   2043       1.190       mrg 		mutex_exit(&sc->sc_lock);
   2044        1.10  augustss 		break;
   2045        1.10  augustss 	case UE_BULK:
   2046   1.234.2.8     skrll 		pipe->up_methods = &ehci_device_bulk_methods;
   2047       1.190       mrg 		mutex_enter(&sc->sc_lock);
   2048       1.190       mrg 		ehci_add_qh(sc, sqh, sc->sc_async_head);
   2049       1.190       mrg 		mutex_exit(&sc->sc_lock);
   2050        1.10  augustss 		break;
   2051        1.24  augustss 	case UE_INTERRUPT:
   2052   1.234.2.8     skrll 		pipe->up_methods = &ehci_device_intr_methods;
   2053   1.234.2.8     skrll 		ival = pipe->up_interval;
   2054       1.116  drochner 		if (ival == USBD_DEFAULT_INTERVAL) {
   2055       1.116  drochner 			if (speed == EHCI_QH_SPEED_HIGH) {
   2056       1.116  drochner 				if (ed->bInterval > 16) {
   2057       1.116  drochner 					/*
   2058       1.116  drochner 					 * illegal with high-speed, but there
   2059       1.116  drochner 					 * were documentation bugs in the spec,
   2060       1.116  drochner 					 * so be generous
   2061       1.116  drochner 					 */
   2062       1.116  drochner 					ival = 256;
   2063       1.116  drochner 				} else
   2064       1.116  drochner 					ival = (1 << (ed->bInterval - 1)) / 8;
   2065       1.116  drochner 			} else
   2066       1.116  drochner 				ival = ed->bInterval;
   2067       1.116  drochner 		}
   2068       1.116  drochner 		err = ehci_device_setintr(sc, sqh, ival);
   2069       1.116  drochner 		if (err)
   2070       1.116  drochner 			goto bad;
   2071       1.116  drochner 		break;
   2072        1.24  augustss 	case UE_ISOCHRONOUS:
   2073   1.234.2.3     skrll 		if (speed == EHCI_QH_SPEED_HIGH)
   2074   1.234.2.8     skrll 			pipe->up_methods = &ehci_device_isoc_methods;
   2075   1.234.2.3     skrll 		else
   2076   1.234.2.8     skrll 			pipe->up_methods = &ehci_device_fs_isoc_methods;
   2077       1.142  drochner 		if (ed->bInterval == 0 || ed->bInterval > 16) {
   2078       1.139  jmcneill 			printf("ehci: opening pipe with invalid bInterval\n");
   2079       1.139  jmcneill 			err = USBD_INVAL;
   2080       1.139  jmcneill 			goto bad;
   2081       1.139  jmcneill 		}
   2082       1.139  jmcneill 		if (UGETW(ed->wMaxPacketSize) == 0) {
   2083       1.139  jmcneill 			printf("ehci: zero length endpoint open request\n");
   2084       1.139  jmcneill 			err = USBD_INVAL;
   2085       1.139  jmcneill 			goto bad;
   2086       1.139  jmcneill 		}
   2087  1.234.2.47     skrll 		epipe->isoc.next_frame = 0;
   2088  1.234.2.47     skrll 		epipe->isoc.cur_xfers = 0;
   2089       1.139  jmcneill 		break;
   2090        1.10  augustss 	default:
   2091       1.229     skrll 		USBHIST_LOG(ehcidebug, "bad xfer type %d", xfertype, 0, 0, 0);
   2092       1.116  drochner 		err = USBD_INVAL;
   2093       1.116  drochner 		goto bad;
   2094         1.5  augustss 	}
   2095  1.234.2.14     skrll 	return USBD_NORMAL_COMPLETION;
   2096         1.5  augustss 
   2097       1.116  drochner  bad:
   2098  1.234.2.64     skrll 	if (sqh != NULL) {
   2099  1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   2100       1.139  jmcneill 		ehci_free_sqh(sc, sqh);
   2101  1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   2102  1.234.2.64     skrll 	}
   2103  1.234.2.14     skrll 	return err;
   2104        1.10  augustss }
   2105        1.10  augustss 
   2106        1.10  augustss /*
   2107       1.190       mrg  * Add an ED to the schedule.  Called with USB lock held.
   2108        1.10  augustss  */
   2109       1.164  uebayasi Static void
   2110       1.190       mrg ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   2111        1.10  augustss {
   2112        1.10  augustss 
   2113       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2114       1.190       mrg 
   2115       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2116       1.229     skrll 
   2117       1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   2118       1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   2119       1.229     skrll 
   2120        1.10  augustss 	sqh->next = head->next;
   2121        1.10  augustss 	sqh->qh.qh_link = head->qh.qh_link;
   2122       1.229     skrll 
   2123       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   2124       1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2125       1.229     skrll 
   2126        1.10  augustss 	head->next = sqh;
   2127        1.15  augustss 	head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
   2128       1.229     skrll 
   2129       1.138    bouyer 	usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
   2130       1.138    bouyer 	    sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2131        1.10  augustss 
   2132        1.10  augustss #ifdef EHCI_DEBUG
   2133  1.234.2.31     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   2134       1.229     skrll 	ehci_dump_sqh(sqh);
   2135  1.234.2.31     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   2136         1.5  augustss #endif
   2137         1.5  augustss }
   2138         1.5  augustss 
   2139        1.10  augustss /*
   2140       1.190       mrg  * Remove an ED from the schedule.  Called with USB lock held.
   2141        1.10  augustss  */
   2142       1.164  uebayasi Static void
   2143        1.10  augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
   2144        1.10  augustss {
   2145        1.33  augustss 	ehci_soft_qh_t *p;
   2146        1.10  augustss 
   2147       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2148       1.190       mrg 
   2149        1.10  augustss 	/* XXX */
   2150        1.42  augustss 	for (p = head; p != NULL && p->next != sqh; p = p->next)
   2151        1.10  augustss 		;
   2152        1.10  augustss 	if (p == NULL)
   2153        1.37    provos 		panic("ehci_rem_qh: ED not found");
   2154       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
   2155       1.138    bouyer 	    sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
   2156        1.10  augustss 	p->next = sqh->next;
   2157        1.10  augustss 	p->qh.qh_link = sqh->qh.qh_link;
   2158       1.138    bouyer 	usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
   2159       1.138    bouyer 	    sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
   2160        1.10  augustss 
   2161        1.11  augustss 	ehci_sync_hc(sc);
   2162        1.11  augustss }
   2163        1.11  augustss 
   2164       1.164  uebayasi Static void
   2165        1.23  augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
   2166        1.23  augustss {
   2167        1.85  augustss 	int i;
   2168   1.234.2.1     skrll 	uint32_t status;
   2169        1.85  augustss 
   2170        1.87  augustss 	/* Save toggle bit and ping status. */
   2171       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2172       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2173        1.87  augustss 	status = sqh->qh.qh_qtd.qtd_status &
   2174        1.87  augustss 	    htole32(EHCI_QTD_TOGGLE_MASK |
   2175        1.87  augustss 		    EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
   2176        1.85  augustss 	/* Set HALTED to make hw leave it alone. */
   2177        1.85  augustss 	sqh->qh.qh_qtd.qtd_status =
   2178        1.85  augustss 	    htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
   2179       1.138    bouyer 	usb_syncmem(&sqh->dma,
   2180       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2181       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2182       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2183        1.23  augustss 	sqh->qh.qh_curqtd = 0;
   2184        1.23  augustss 	sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
   2185       1.179  jmcneill 	sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
   2186        1.85  augustss 	for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
   2187        1.85  augustss 		sqh->qh.qh_qtd.qtd_buffer[i] = 0;
   2188        1.23  augustss 	sqh->sqtd = sqtd;
   2189       1.138    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   2190       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2191        1.87  augustss 	/* Set !HALTED && !ACTIVE to start execution, preserve some fields */
   2192        1.87  augustss 	sqh->qh.qh_qtd.qtd_status = status;
   2193       1.138    bouyer 	usb_syncmem(&sqh->dma,
   2194       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   2195       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   2196       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2197        1.23  augustss }
   2198        1.23  augustss 
   2199        1.11  augustss /*
   2200        1.11  augustss  * Ensure that the HC has released all references to the QH.  We do this
   2201        1.11  augustss  * by asking for a Async Advance Doorbell interrupt and then we wait for
   2202        1.11  augustss  * the interrupt.
   2203        1.11  augustss  * To make this easier we first obtain exclusive use of the doorbell.
   2204        1.11  augustss  */
   2205       1.164  uebayasi Static void
   2206        1.11  augustss ehci_sync_hc(ehci_softc_t *sc)
   2207        1.11  augustss {
   2208       1.215  christos 	int error __diagused;
   2209       1.190       mrg 
   2210       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2211        1.11  augustss 
   2212       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2213       1.229     skrll 
   2214        1.12  augustss 	if (sc->sc_dying) {
   2215       1.229     skrll 		USBHIST_LOG(ehcidebug, "dying", 0, 0, 0, 0);
   2216        1.12  augustss 		return;
   2217        1.12  augustss 	}
   2218        1.10  augustss 	/* ask for doorbell */
   2219        1.10  augustss 	EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
   2220       1.229     skrll 	USBHIST_LOG(ehcidebug, "cmd = 0x%08x sts = 0x%08x",
   2221       1.229     skrll 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
   2222       1.229     skrll 
   2223       1.190       mrg 	error = cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, hz); /* bell wait */
   2224       1.229     skrll 
   2225  1.234.2.82     skrll 	USBHIST_LOG(ehcidebug, "cmd = 0x%08x sts = 0x%08x ... done",
   2226       1.229     skrll 		    EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
   2227        1.15  augustss #ifdef DIAGNOSTIC
   2228        1.15  augustss 	if (error)
   2229       1.190       mrg 		printf("ehci_sync_hc: cv_timedwait() = %d\n", error);
   2230        1.15  augustss #endif
   2231        1.10  augustss }
   2232        1.10  augustss 
   2233       1.164  uebayasi Static void
   2234  1.234.2.64     skrll ehci_remove_itd_chain(ehci_softc_t *sc, struct ehci_soft_itd *itd)
   2235       1.139  jmcneill {
   2236       1.139  jmcneill 
   2237  1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2238       1.139  jmcneill 
   2239  1.234.2.64     skrll 	for (; itd != NULL; itd = itd->xfer_next) {
   2240  1.234.2.64     skrll 		struct ehci_soft_itd *prev = itd->frame_list.prev;
   2241       1.139  jmcneill 
   2242       1.139  jmcneill 		/* Unlink itd from hardware chain, or frame array */
   2243       1.139  jmcneill 		if (prev == NULL) { /* We're at the table head */
   2244  1.234.2.48     skrll 			sc->sc_softitds[itd->slot] = itd->frame_list.next;
   2245       1.139  jmcneill 			sc->sc_flist[itd->slot] = itd->itd.itd_next;
   2246       1.139  jmcneill 			usb_syncmem(&sc->sc_fldma,
   2247       1.139  jmcneill 			    sizeof(ehci_link_t) * itd->slot,
   2248   1.234.2.2     skrll 			    sizeof(ehci_link_t),
   2249       1.139  jmcneill 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2250       1.139  jmcneill 
   2251  1.234.2.48     skrll 			if (itd->frame_list.next != NULL)
   2252  1.234.2.48     skrll 				itd->frame_list.next->frame_list.prev = NULL;
   2253       1.139  jmcneill 		} else {
   2254       1.139  jmcneill 			/* XXX this part is untested... */
   2255       1.139  jmcneill 			prev->itd.itd_next = itd->itd.itd_next;
   2256       1.139  jmcneill 			usb_syncmem(&itd->dma,
   2257       1.139  jmcneill 			    itd->offs + offsetof(ehci_itd_t, itd_next),
   2258   1.234.2.2     skrll 			    sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
   2259       1.139  jmcneill 
   2260  1.234.2.48     skrll 			prev->frame_list.next = itd->frame_list.next;
   2261  1.234.2.48     skrll 			if (itd->frame_list.next != NULL)
   2262  1.234.2.48     skrll 				itd->frame_list.next->frame_list.prev = prev;
   2263       1.139  jmcneill 		}
   2264       1.139  jmcneill 	}
   2265  1.234.2.64     skrll }
   2266       1.139  jmcneill 
   2267  1.234.2.64     skrll Static void
   2268  1.234.2.64     skrll ehci_free_itd_chain(ehci_softc_t *sc, struct ehci_soft_itd *itd)
   2269  1.234.2.64     skrll {
   2270  1.234.2.64     skrll 	struct ehci_soft_itd *next;
   2271  1.234.2.64     skrll 
   2272  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2273  1.234.2.64     skrll 	next = NULL;
   2274  1.234.2.64     skrll 	for (; itd != NULL; itd = next) {
   2275  1.234.2.64     skrll 		next = itd->xfer_next;
   2276  1.234.2.64     skrll 		ehci_free_itd_locked(sc, itd);
   2277       1.139  jmcneill 	}
   2278  1.234.2.70     skrll 	mutex_exit(&sc->sc_lock);
   2279       1.139  jmcneill }
   2280       1.139  jmcneill 
   2281   1.234.2.3     skrll Static void
   2282  1.234.2.64     skrll ehci_remove_sitd_chain(ehci_softc_t *sc, struct ehci_soft_sitd *sitd)
   2283   1.234.2.3     skrll {
   2284   1.234.2.3     skrll 
   2285  1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2286   1.234.2.3     skrll 
   2287  1.234.2.64     skrll 	for (; sitd != NULL; sitd = sitd->xfer_next) {
   2288  1.234.2.64     skrll 		struct ehci_soft_sitd *prev = sitd->frame_list.prev;
   2289   1.234.2.3     skrll 
   2290   1.234.2.3     skrll 		/* Unlink sitd from hardware chain, or frame array */
   2291   1.234.2.3     skrll 		if (prev == NULL) { /* We're at the table head */
   2292  1.234.2.48     skrll 			sc->sc_softsitds[sitd->slot] = sitd->frame_list.next;
   2293   1.234.2.3     skrll 			sc->sc_flist[sitd->slot] = sitd->sitd.sitd_next;
   2294   1.234.2.3     skrll 			usb_syncmem(&sc->sc_fldma,
   2295   1.234.2.3     skrll 			    sizeof(ehci_link_t) * sitd->slot,
   2296   1.234.2.3     skrll 			    sizeof(ehci_link_t),
   2297   1.234.2.3     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2298   1.234.2.3     skrll 
   2299  1.234.2.48     skrll 			if (sitd->frame_list.next != NULL)
   2300  1.234.2.48     skrll 				sitd->frame_list.next->frame_list.prev = NULL;
   2301   1.234.2.3     skrll 		} else {
   2302   1.234.2.3     skrll 			/* XXX this part is untested... */
   2303   1.234.2.3     skrll 			prev->sitd.sitd_next = sitd->sitd.sitd_next;
   2304   1.234.2.3     skrll 			usb_syncmem(&sitd->dma,
   2305   1.234.2.3     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_next),
   2306   1.234.2.3     skrll 			    sizeof(sitd->sitd.sitd_next), BUS_DMASYNC_PREWRITE);
   2307   1.234.2.3     skrll 
   2308  1.234.2.48     skrll 			prev->frame_list.next = sitd->frame_list.next;
   2309  1.234.2.48     skrll 			if (sitd->frame_list.next != NULL)
   2310  1.234.2.48     skrll 				sitd->frame_list.next->frame_list.prev = prev;
   2311   1.234.2.3     skrll 		}
   2312   1.234.2.3     skrll 	}
   2313  1.234.2.64     skrll }
   2314   1.234.2.3     skrll 
   2315  1.234.2.64     skrll Static void
   2316  1.234.2.64     skrll ehci_free_sitd_chain(ehci_softc_t *sc, struct ehci_soft_sitd *sitd)
   2317  1.234.2.64     skrll {
   2318  1.234.2.64     skrll 
   2319  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2320  1.234.2.64     skrll 	struct ehci_soft_sitd *next  = NULL;
   2321  1.234.2.64     skrll 	for (; sitd != NULL; sitd = next) {
   2322  1.234.2.64     skrll 		next = sitd->xfer_next;
   2323  1.234.2.64     skrll 		ehci_free_sitd_locked(sc, sitd);
   2324  1.234.2.64     skrll 	}
   2325  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2326   1.234.2.3     skrll }
   2327   1.234.2.3     skrll 
   2328         1.5  augustss /***********/
   2329         1.5  augustss 
   2330  1.234.2.13     skrll Static int
   2331  1.234.2.13     skrll ehci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   2332  1.234.2.13     skrll     void *buf, int buflen)
   2333         1.5  augustss {
   2334  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_BUS2SC(bus);
   2335         1.5  augustss 	usb_hub_descriptor_t hubd;
   2336  1.234.2.13     skrll 	usb_port_status_t ps;
   2337  1.234.2.13     skrll 	uint16_t len, value, index;
   2338  1.234.2.13     skrll 	int l, totlen = 0;
   2339  1.234.2.13     skrll 	int port, i;
   2340   1.234.2.1     skrll 	uint32_t v;
   2341         1.5  augustss 
   2342       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2343       1.229     skrll 
   2344         1.5  augustss 	if (sc->sc_dying)
   2345  1.234.2.13     skrll 		return -1;
   2346         1.5  augustss 
   2347       1.229     skrll 	USBHIST_LOG(ehcidebug, "type=0x%02x request=%02x",
   2348       1.229     skrll 		    req->bmRequestType, req->bRequest, 0, 0);
   2349         1.5  augustss 
   2350         1.5  augustss 	len = UGETW(req->wLength);
   2351         1.5  augustss 	value = UGETW(req->wValue);
   2352         1.5  augustss 	index = UGETW(req->wIndex);
   2353         1.5  augustss 
   2354         1.5  augustss #define C(x,y) ((x) | ((y) << 8))
   2355  1.234.2.13     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   2356         1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2357       1.109  christos 		if (len == 0)
   2358       1.109  christos 			break;
   2359  1.234.2.13     skrll 		switch (value) {
   2360  1.234.2.13     skrll 		case C(0, UDESC_DEVICE): {
   2361  1.234.2.13     skrll 			usb_device_descriptor_t devd;
   2362  1.234.2.13     skrll 			totlen = min(buflen, sizeof(devd));
   2363  1.234.2.13     skrll 			memcpy(&devd, buf, totlen);
   2364  1.234.2.13     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   2365  1.234.2.13     skrll 			memcpy(buf, &devd, totlen);
   2366         1.5  augustss 			break;
   2367  1.234.2.14     skrll 
   2368  1.234.2.13     skrll 		}
   2369       1.131  drochner #define sd ((usb_string_descriptor_t *)buf)
   2370  1.234.2.13     skrll 		case C(1, UDESC_STRING):
   2371  1.234.2.13     skrll 			/* Vendor */
   2372  1.234.2.13     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   2373  1.234.2.13     skrll 			break;
   2374  1.234.2.13     skrll 		case C(2, UDESC_STRING):
   2375  1.234.2.13     skrll 			/* Product */
   2376  1.234.2.13     skrll 			totlen = usb_makestrdesc(sd, len, "EHCI root hub");
   2377         1.5  augustss 			break;
   2378  1.234.2.13     skrll #undef sd
   2379         1.5  augustss 		default:
   2380  1.234.2.13     skrll 			/* default from usbroothub */
   2381  1.234.2.13     skrll 			return buflen;
   2382         1.5  augustss 		}
   2383         1.5  augustss 		break;
   2384  1.234.2.13     skrll 
   2385         1.5  augustss 	/* Hub requests */
   2386         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2387         1.5  augustss 		break;
   2388         1.5  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2389       1.229     skrll 		USBHIST_LOG(ehcidebug,
   2390       1.229     skrll 		    "UR_CLEAR_PORT_FEATURE port=%d feature=%d", index, value,
   2391       1.229     skrll 		    0, 0);
   2392         1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2393  1.234.2.13     skrll 			return -1;
   2394         1.5  augustss 		}
   2395         1.5  augustss 		port = EHCI_PORTSC(index);
   2396       1.106  augustss 		v = EOREAD4(sc, port);
   2397       1.229     skrll 		USBHIST_LOG(ehcidebug, "portsc=0x%08x", v, 0, 0, 0);
   2398       1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2399  1.234.2.13     skrll 		switch (value) {
   2400         1.5  augustss 		case UHF_PORT_ENABLE:
   2401         1.5  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PE);
   2402         1.5  augustss 			break;
   2403         1.5  augustss 		case UHF_PORT_SUSPEND:
   2404       1.137  drochner 			if (!(v & EHCI_PS_SUSP)) /* not suspended */
   2405       1.137  drochner 				break;
   2406       1.137  drochner 			v &= ~EHCI_PS_SUSP;
   2407       1.137  drochner 			EOWRITE4(sc, port, v | EHCI_PS_FPR);
   2408       1.137  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   2409       1.137  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   2410       1.137  drochner 			EOWRITE4(sc, port, v);
   2411       1.137  drochner 			usb_delay_ms(&sc->sc_bus, 2);
   2412       1.137  drochner #ifdef DEBUG
   2413       1.137  drochner 			v = EOREAD4(sc, port);
   2414       1.137  drochner 			if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
   2415       1.137  drochner 				printf("ehci: resume failed: %x\n", v);
   2416       1.137  drochner #endif
   2417         1.5  augustss 			break;
   2418         1.5  augustss 		case UHF_PORT_POWER:
   2419       1.106  augustss 			if (sc->sc_hasppc)
   2420       1.106  augustss 				EOWRITE4(sc, port, v &~ EHCI_PS_PP);
   2421         1.5  augustss 			break;
   2422        1.14  augustss 		case UHF_PORT_TEST:
   2423       1.229     skrll 			USBHIST_LOG(ehcidebug, "clear port test "
   2424       1.229     skrll 				    "%d", index, 0, 0, 0);
   2425        1.14  augustss 			break;
   2426        1.14  augustss 		case UHF_PORT_INDICATOR:
   2427       1.229     skrll 			USBHIST_LOG(ehcidebug, "clear port ind "
   2428       1.229     skrll 				    "%d", index, 0, 0, 0);
   2429        1.14  augustss 			EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
   2430        1.14  augustss 			break;
   2431         1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2432         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_CSC);
   2433         1.5  augustss 			break;
   2434         1.5  augustss 		case UHF_C_PORT_ENABLE:
   2435         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PEC);
   2436         1.5  augustss 			break;
   2437         1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2438         1.5  augustss 			/* how? */
   2439         1.5  augustss 			break;
   2440         1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2441         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_OCC);
   2442         1.5  augustss 			break;
   2443         1.5  augustss 		case UHF_C_PORT_RESET:
   2444       1.106  augustss 			sc->sc_isreset[index] = 0;
   2445         1.5  augustss 			break;
   2446         1.5  augustss 		default:
   2447  1.234.2.13     skrll 			return -1;
   2448         1.5  augustss 		}
   2449         1.5  augustss #if 0
   2450         1.5  augustss 		switch(value) {
   2451         1.5  augustss 		case UHF_C_PORT_CONNECTION:
   2452         1.5  augustss 		case UHF_C_PORT_ENABLE:
   2453         1.5  augustss 		case UHF_C_PORT_SUSPEND:
   2454         1.5  augustss 		case UHF_C_PORT_OVER_CURRENT:
   2455         1.5  augustss 		case UHF_C_PORT_RESET:
   2456         1.5  augustss 		default:
   2457         1.5  augustss 			break;
   2458         1.5  augustss 		}
   2459         1.5  augustss #endif
   2460         1.5  augustss 		break;
   2461         1.5  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2462       1.109  christos 		if (len == 0)
   2463       1.109  christos 			break;
   2464        1.51    toshii 		if ((value & 0xff) != 0) {
   2465  1.234.2.13     skrll 			return -1;
   2466         1.5  augustss 		}
   2467  1.234.2.13     skrll 		totlen = min(buflen, sizeof(hubd));
   2468  1.234.2.13     skrll 		memcpy(&hubd, buf, totlen);
   2469         1.5  augustss 		hubd.bNbrPorts = sc->sc_noport;
   2470         1.5  augustss 		v = EOREAD4(sc, EHCI_HCSPARAMS);
   2471         1.5  augustss 		USETW(hubd.wHubCharacteristics,
   2472        1.14  augustss 		    EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
   2473        1.78  augustss 		    EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
   2474       1.164  uebayasi 			? UHD_PORT_IND : 0);
   2475         1.5  augustss 		hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
   2476        1.33  augustss 		for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
   2477         1.5  augustss 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2478         1.5  augustss 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2479  1.234.2.13     skrll 		totlen = min(totlen, hubd.bDescLength);
   2480  1.234.2.13     skrll 		memcpy(buf, &hubd, totlen);
   2481         1.5  augustss 		break;
   2482         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2483         1.5  augustss 		if (len != 4) {
   2484  1.234.2.13     skrll 			return -1;
   2485         1.5  augustss 		}
   2486         1.5  augustss 		memset(buf, 0, len); /* ? XXX */
   2487         1.5  augustss 		totlen = len;
   2488         1.5  augustss 		break;
   2489         1.5  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2490       1.229     skrll 		USBHIST_LOG(ehcidebug, "get port status i=%d", index, 0, 0, 0);
   2491         1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2492  1.234.2.13     skrll 			return -1;
   2493         1.5  augustss 		}
   2494         1.5  augustss 		if (len != 4) {
   2495  1.234.2.13     skrll 			return -1;
   2496         1.5  augustss 		}
   2497         1.5  augustss 		v = EOREAD4(sc, EHCI_PORTSC(index));
   2498       1.229     skrll 		USBHIST_LOG(ehcidebug, "port status=0x%04x", v, 0, 0, 0);
   2499       1.172      matt 
   2500       1.178      matt 		i = UPS_HIGH_SPEED;
   2501       1.172      matt 		if (sc->sc_flags & EHCIF_ETTF) {
   2502       1.172      matt 			/*
   2503       1.172      matt 			 * If we are doing embedded transaction translation,
   2504       1.172      matt 			 * then directly attached LS/FS devices are reset by
   2505       1.172      matt 			 * the EHCI controller itself.  PSPD is encoded
   2506       1.195  christos 			 * the same way as in USBSTATUS.
   2507       1.172      matt 			 */
   2508       1.172      matt 			i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED;
   2509       1.172      matt 		}
   2510         1.5  augustss 		if (v & EHCI_PS_CS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2511         1.5  augustss 		if (v & EHCI_PS_PE)	i |= UPS_PORT_ENABLED;
   2512         1.5  augustss 		if (v & EHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2513         1.5  augustss 		if (v & EHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2514         1.5  augustss 		if (v & EHCI_PS_PR)	i |= UPS_RESET;
   2515         1.5  augustss 		if (v & EHCI_PS_PP)	i |= UPS_PORT_POWER;
   2516       1.170  kiyohara 		if (sc->sc_vendor_port_status)
   2517       1.170  kiyohara 			i = sc->sc_vendor_port_status(sc, v, i);
   2518         1.5  augustss 		USETW(ps.wPortStatus, i);
   2519         1.5  augustss 		i = 0;
   2520         1.5  augustss 		if (v & EHCI_PS_CSC)	i |= UPS_C_CONNECT_STATUS;
   2521         1.5  augustss 		if (v & EHCI_PS_PEC)	i |= UPS_C_PORT_ENABLED;
   2522         1.5  augustss 		if (v & EHCI_PS_OCC)	i |= UPS_C_OVERCURRENT_INDICATOR;
   2523       1.106  augustss 		if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
   2524         1.5  augustss 		USETW(ps.wPortChange, i);
   2525  1.234.2.13     skrll 		totlen = min(len, sizeof(ps));
   2526  1.234.2.13     skrll 		memcpy(buf, &ps, totlen);
   2527         1.5  augustss 		break;
   2528         1.5  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2529  1.234.2.13     skrll 		return -1;
   2530         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2531         1.5  augustss 		break;
   2532         1.5  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2533         1.5  augustss 		if (index < 1 || index > sc->sc_noport) {
   2534  1.234.2.13     skrll 			return -1;
   2535         1.5  augustss 		}
   2536         1.5  augustss 		port = EHCI_PORTSC(index);
   2537       1.106  augustss 		v = EOREAD4(sc, port);
   2538       1.229     skrll 		USBHIST_LOG(ehcidebug, "portsc=0x%08x", v, 0, 0, 0);
   2539       1.106  augustss 		v &= ~EHCI_PS_CLEAR;
   2540         1.5  augustss 		switch(value) {
   2541         1.5  augustss 		case UHF_PORT_ENABLE:
   2542         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PE);
   2543         1.5  augustss 			break;
   2544         1.5  augustss 		case UHF_PORT_SUSPEND:
   2545         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_SUSP);
   2546         1.5  augustss 			break;
   2547         1.5  augustss 		case UHF_PORT_RESET:
   2548       1.229     skrll 			USBHIST_LOG(ehcidebug, "reset port %d", index, 0, 0, 0);
   2549       1.172      matt 			if (EHCI_PS_IS_LOWSPEED(v)
   2550       1.172      matt 			    && sc->sc_ncomp > 0
   2551       1.172      matt 			    && !(sc->sc_flags & EHCIF_ETTF)) {
   2552       1.172      matt 				/*
   2553       1.172      matt 				 * Low speed device on non-ETTF controller or
   2554       1.172      matt 				 * unaccompanied controller, give up ownership.
   2555       1.172      matt 				 */
   2556         1.6  augustss 				ehci_disown(sc, index, 1);
   2557         1.6  augustss 				break;
   2558         1.6  augustss 			}
   2559         1.8  augustss 			/* Start reset sequence. */
   2560         1.8  augustss 			v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
   2561         1.5  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PR);
   2562         1.8  augustss 			/* Wait for reset to complete. */
   2563        1.13  augustss 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2564        1.17  augustss 			if (sc->sc_dying) {
   2565  1.234.2.13     skrll 				return -1;
   2566        1.17  augustss 			}
   2567       1.172      matt 			/*
   2568       1.207  jakllsch 			 * An embedded transaction translator will automatically
   2569       1.172      matt 			 * terminate the reset sequence so there's no need to
   2570       1.172      matt 			 * it.
   2571       1.172      matt 			 */
   2572       1.178      matt 			v = EOREAD4(sc, port);
   2573       1.178      matt 			if (v & EHCI_PS_PR) {
   2574       1.172      matt 				/* Terminate reset sequence. */
   2575       1.173  jmcneill 				EOWRITE4(sc, port, v & ~EHCI_PS_PR);
   2576       1.172      matt 				/* Wait for HC to complete reset. */
   2577       1.172      matt 				usb_delay_ms(&sc->sc_bus,
   2578       1.172      matt 				    EHCI_PORT_RESET_COMPLETE);
   2579       1.172      matt 				if (sc->sc_dying) {
   2580  1.234.2.13     skrll 					return -1;
   2581       1.172      matt 				}
   2582        1.17  augustss 			}
   2583       1.172      matt 
   2584         1.8  augustss 			v = EOREAD4(sc, port);
   2585       1.229     skrll 			USBHIST_LOG(ehcidebug,
   2586       1.229     skrll 			    "ehci after reset, status=0x%08x", v, 0, 0, 0);
   2587         1.8  augustss 			if (v & EHCI_PS_PR) {
   2588         1.8  augustss 				printf("%s: port reset timeout\n",
   2589       1.134  drochner 				       device_xname(sc->sc_dev));
   2590  1.234.2.14     skrll 				return USBD_TIMEOUT;
   2591         1.5  augustss 			}
   2592         1.8  augustss 			if (!(v & EHCI_PS_PE)) {
   2593         1.6  augustss 				/* Not a high speed device, give up ownership.*/
   2594         1.6  augustss 				ehci_disown(sc, index, 0);
   2595         1.6  augustss 				break;
   2596         1.6  augustss 			}
   2597       1.106  augustss 			sc->sc_isreset[index] = 1;
   2598       1.229     skrll 			USBHIST_LOG(ehcidebug,
   2599       1.229     skrll 			    "ehci port %d reset, status = 0x%08x", index, v, 0,
   2600       1.229     skrll 			    0);
   2601         1.5  augustss 			break;
   2602         1.5  augustss 		case UHF_PORT_POWER:
   2603       1.229     skrll 			USBHIST_LOG(ehcidebug,
   2604       1.229     skrll 			    "set port power %d (has PPC = %d)", index,
   2605       1.229     skrll 			    sc->sc_hasppc, 0, 0);
   2606       1.106  augustss 			if (sc->sc_hasppc)
   2607       1.106  augustss 				EOWRITE4(sc, port, v | EHCI_PS_PP);
   2608         1.5  augustss 			break;
   2609        1.11  augustss 		case UHF_PORT_TEST:
   2610       1.229     skrll 			USBHIST_LOG(ehcidebug, "set port test %d",
   2611       1.229     skrll 				index, 0, 0, 0);
   2612        1.11  augustss 			break;
   2613        1.11  augustss 		case UHF_PORT_INDICATOR:
   2614       1.229     skrll 			USBHIST_LOG(ehcidebug, "set port ind %d",
   2615       1.229     skrll 				index, 0, 0, 0);
   2616        1.14  augustss 			EOWRITE4(sc, port, v | EHCI_PS_PIC);
   2617        1.11  augustss 			break;
   2618         1.5  augustss 		default:
   2619  1.234.2.13     skrll 			return -1;
   2620         1.5  augustss 		}
   2621         1.5  augustss 		break;
   2622        1.11  augustss 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2623        1.11  augustss 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2624        1.11  augustss 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2625        1.11  augustss 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2626        1.11  augustss 		break;
   2627         1.5  augustss 	default:
   2628  1.234.2.13     skrll 		/* default from usbroothub */
   2629  1.234.2.31     skrll 		USBHIST_LOG(ehcidebug, "returning %d (usbroothub default)",
   2630  1.234.2.31     skrll 		    buflen, 0, 0, 0);
   2631  1.234.2.31     skrll 
   2632  1.234.2.13     skrll 		return buflen;
   2633         1.5  augustss 	}
   2634  1.234.2.13     skrll 
   2635  1.234.2.31     skrll 	USBHIST_LOG(ehcidebug, "returning %d", totlen, 0, 0, 0);
   2636  1.234.2.31     skrll 
   2637  1.234.2.13     skrll 	return totlen;
   2638         1.6  augustss }
   2639         1.6  augustss 
   2640       1.164  uebayasi Static void
   2641       1.115  christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
   2642         1.6  augustss {
   2643        1.24  augustss 	int port;
   2644   1.234.2.1     skrll 	uint32_t v;
   2645         1.6  augustss 
   2646       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2647       1.229     skrll 
   2648       1.229     skrll 	USBHIST_LOG(ehcidebug, "index=%d lowspeed=%d", index, lowspeed, 0, 0);
   2649         1.6  augustss #ifdef DIAGNOSTIC
   2650         1.6  augustss 	if (sc->sc_npcomp != 0) {
   2651        1.24  augustss 		int i = (index-1) / sc->sc_npcomp;
   2652         1.6  augustss 		if (i >= sc->sc_ncomp)
   2653         1.6  augustss 			printf("%s: strange port\n",
   2654       1.134  drochner 			       device_xname(sc->sc_dev));
   2655         1.6  augustss 		else
   2656         1.6  augustss 			printf("%s: handing over %s speed device on "
   2657         1.6  augustss 			       "port %d to %s\n",
   2658       1.134  drochner 			       device_xname(sc->sc_dev),
   2659         1.6  augustss 			       lowspeed ? "low" : "full",
   2660       1.134  drochner 			       index, device_xname(sc->sc_comps[i]));
   2661         1.6  augustss 	} else {
   2662       1.134  drochner 		printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
   2663         1.6  augustss 	}
   2664         1.6  augustss #endif
   2665         1.6  augustss 	port = EHCI_PORTSC(index);
   2666         1.6  augustss 	v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
   2667         1.6  augustss 	EOWRITE4(sc, port, v | EHCI_PS_PO);
   2668         1.5  augustss }
   2669         1.5  augustss 
   2670         1.5  augustss Static usbd_status
   2671  1.234.2.45     skrll ehci_root_intr_transfer(struct usbd_xfer *xfer)
   2672         1.5  augustss {
   2673  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   2674         1.5  augustss 	usbd_status err;
   2675         1.5  augustss 
   2676         1.5  augustss 	/* Insert last in queue. */
   2677       1.190       mrg 	mutex_enter(&sc->sc_lock);
   2678         1.5  augustss 	err = usb_insert_transfer(xfer);
   2679       1.190       mrg 	mutex_exit(&sc->sc_lock);
   2680         1.5  augustss 	if (err)
   2681  1.234.2.14     skrll 		return err;
   2682         1.5  augustss 
   2683         1.5  augustss 	/* Pipe isn't running, start first */
   2684  1.234.2.14     skrll 	return ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2685         1.5  augustss }
   2686         1.5  augustss 
   2687         1.5  augustss Static usbd_status
   2688  1.234.2.45     skrll ehci_root_intr_start(struct usbd_xfer *xfer)
   2689         1.5  augustss {
   2690  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   2691         1.5  augustss 
   2692         1.5  augustss 	if (sc->sc_dying)
   2693  1.234.2.14     skrll 		return USBD_IOERROR;
   2694         1.5  augustss 
   2695       1.190       mrg 	mutex_enter(&sc->sc_lock);
   2696         1.5  augustss 	sc->sc_intrxfer = xfer;
   2697       1.190       mrg 	mutex_exit(&sc->sc_lock);
   2698         1.5  augustss 
   2699  1.234.2.14     skrll 	return USBD_IN_PROGRESS;
   2700         1.5  augustss }
   2701         1.5  augustss 
   2702         1.5  augustss /* Abort a root interrupt request. */
   2703         1.5  augustss Static void
   2704  1.234.2.45     skrll ehci_root_intr_abort(struct usbd_xfer *xfer)
   2705         1.5  augustss {
   2706  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   2707         1.5  augustss 
   2708       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2709   1.234.2.8     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2710       1.227     skrll 
   2711       1.227     skrll 	sc->sc_intrxfer = NULL;
   2712       1.227     skrll 
   2713   1.234.2.8     skrll 	xfer->ux_status = USBD_CANCELLED;
   2714         1.5  augustss 	usb_transfer_complete(xfer);
   2715         1.5  augustss }
   2716         1.5  augustss 
   2717         1.5  augustss /* Close the root pipe. */
   2718         1.5  augustss Static void
   2719  1.234.2.45     skrll ehci_root_intr_close(struct usbd_pipe *pipe)
   2720         1.5  augustss {
   2721  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   2722        1.33  augustss 
   2723       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2724       1.229     skrll 
   2725       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2726       1.190       mrg 
   2727         1.5  augustss 	sc->sc_intrxfer = NULL;
   2728         1.5  augustss }
   2729         1.5  augustss 
   2730       1.164  uebayasi Static void
   2731  1.234.2.45     skrll ehci_root_intr_done(struct usbd_xfer *xfer)
   2732         1.5  augustss {
   2733   1.234.2.8     skrll 	xfer->ux_hcpriv = NULL;
   2734         1.9  augustss }
   2735         1.9  augustss 
   2736         1.9  augustss /************************/
   2737         1.9  augustss 
   2738       1.164  uebayasi Static ehci_soft_qh_t *
   2739         1.9  augustss ehci_alloc_sqh(ehci_softc_t *sc)
   2740         1.9  augustss {
   2741         1.9  augustss 	ehci_soft_qh_t *sqh;
   2742         1.9  augustss 	usbd_status err;
   2743         1.9  augustss 	int i, offs;
   2744         1.9  augustss 	usb_dma_t dma;
   2745         1.9  augustss 
   2746       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2747       1.229     skrll 
   2748  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2749         1.9  augustss 	if (sc->sc_freeqhs == NULL) {
   2750       1.229     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   2751  1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   2752  1.234.2.64     skrll 
   2753         1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
   2754         1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2755        1.25  augustss #ifdef EHCI_DEBUG
   2756        1.25  augustss 		if (err)
   2757        1.25  augustss 			printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
   2758        1.25  augustss #endif
   2759         1.9  augustss 		if (err)
   2760  1.234.2.14     skrll 			return NULL;
   2761  1.234.2.64     skrll 
   2762  1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   2763  1.234.2.28     skrll 		for (i = 0; i < EHCI_SQH_CHUNK; i++) {
   2764         1.9  augustss 			offs = i * EHCI_SQH_SIZE;
   2765        1.30  augustss 			sqh = KERNADDR(&dma, offs);
   2766        1.31  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   2767       1.138    bouyer 			sqh->dma = dma;
   2768       1.138    bouyer 			sqh->offs = offs;
   2769         1.9  augustss 			sqh->next = sc->sc_freeqhs;
   2770         1.9  augustss 			sc->sc_freeqhs = sqh;
   2771         1.9  augustss 		}
   2772         1.9  augustss 	}
   2773         1.9  augustss 	sqh = sc->sc_freeqhs;
   2774         1.9  augustss 	sc->sc_freeqhs = sqh->next;
   2775  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2776  1.234.2.64     skrll 
   2777         1.9  augustss 	memset(&sqh->qh, 0, sizeof(ehci_qh_t));
   2778        1.11  augustss 	sqh->next = NULL;
   2779  1.234.2.14     skrll 	return sqh;
   2780         1.9  augustss }
   2781         1.9  augustss 
   2782       1.164  uebayasi Static void
   2783         1.9  augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
   2784         1.9  augustss {
   2785  1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2786  1.234.2.64     skrll 
   2787         1.9  augustss 	sqh->next = sc->sc_freeqhs;
   2788         1.9  augustss 	sc->sc_freeqhs = sqh;
   2789         1.9  augustss }
   2790         1.9  augustss 
   2791       1.164  uebayasi Static ehci_soft_qtd_t *
   2792         1.9  augustss ehci_alloc_sqtd(ehci_softc_t *sc)
   2793         1.9  augustss {
   2794       1.190       mrg 	ehci_soft_qtd_t *sqtd = NULL;
   2795         1.9  augustss 	usbd_status err;
   2796         1.9  augustss 	int i, offs;
   2797         1.9  augustss 	usb_dma_t dma;
   2798         1.9  augustss 
   2799       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2800       1.229     skrll 
   2801  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2802         1.9  augustss 	if (sc->sc_freeqtds == NULL) {
   2803       1.229     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   2804  1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   2805       1.190       mrg 
   2806         1.9  augustss 		err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
   2807         1.9  augustss 			  EHCI_PAGE_SIZE, &dma);
   2808        1.25  augustss #ifdef EHCI_DEBUG
   2809        1.25  augustss 		if (err)
   2810        1.25  augustss 			printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
   2811        1.25  augustss #endif
   2812         1.9  augustss 		if (err)
   2813       1.190       mrg 			goto done;
   2814       1.190       mrg 
   2815  1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   2816  1.234.2.28     skrll 		for (i = 0; i < EHCI_SQTD_CHUNK; i++) {
   2817         1.9  augustss 			offs = i * EHCI_SQTD_SIZE;
   2818        1.30  augustss 			sqtd = KERNADDR(&dma, offs);
   2819        1.31  augustss 			sqtd->physaddr = DMAADDR(&dma, offs);
   2820       1.138    bouyer 			sqtd->dma = dma;
   2821       1.138    bouyer 			sqtd->offs = offs;
   2822       1.190       mrg 
   2823         1.9  augustss 			sqtd->nextqtd = sc->sc_freeqtds;
   2824         1.9  augustss 			sc->sc_freeqtds = sqtd;
   2825         1.9  augustss 		}
   2826         1.9  augustss 	}
   2827         1.9  augustss 
   2828         1.9  augustss 	sqtd = sc->sc_freeqtds;
   2829         1.9  augustss 	sc->sc_freeqtds = sqtd->nextqtd;
   2830  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2831  1.234.2.64     skrll 
   2832         1.9  augustss 	memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
   2833         1.9  augustss 	sqtd->nextqtd = NULL;
   2834         1.9  augustss 	sqtd->xfer = NULL;
   2835         1.9  augustss 
   2836       1.190       mrg done:
   2837  1.234.2.14     skrll 	return sqtd;
   2838         1.9  augustss }
   2839         1.9  augustss 
   2840       1.164  uebayasi Static void
   2841         1.9  augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
   2842         1.9  augustss {
   2843         1.9  augustss 
   2844  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2845         1.9  augustss 	sqtd->nextqtd = sc->sc_freeqtds;
   2846         1.9  augustss 	sc->sc_freeqtds = sqtd;
   2847  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   2848         1.9  augustss }
   2849         1.9  augustss 
   2850       1.164  uebayasi Static usbd_status
   2851  1.234.2.64     skrll ehci_alloc_sqtd_chain(ehci_softc_t *sc, struct usbd_xfer *xfer,
   2852  1.234.2.64     skrll     int alen, int rd, ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
   2853        1.15  augustss {
   2854  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   2855        1.15  augustss 	ehci_soft_qtd_t *next, *cur;
   2856       1.197     prlw1 	ehci_physaddr_t nextphys;
   2857   1.234.2.1     skrll 	uint32_t qtdstatus;
   2858        1.55   mycroft 	int len, curlen, mps;
   2859        1.55   mycroft 	int i, tog;
   2860       1.197     prlw1 	int pages, pageoffs;
   2861  1.234.2.36     skrll 	size_t curoffs;
   2862       1.197     prlw1 	vaddr_t va, va_offs;
   2863   1.234.2.8     skrll 	usb_dma_t *dma = &xfer->ux_dmabuf;
   2864   1.234.2.8     skrll 	uint16_t flags = xfer->ux_flags;
   2865       1.197     prlw1 	paddr_t a;
   2866        1.15  augustss 
   2867       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2868       1.229     skrll 	USBHIST_LOG(ehcidebug, "start len=%d", alen, 0, 0, 0);
   2869        1.15  augustss 
   2870  1.234.2.64     skrll 	ASSERT_SLEEPABLE();
   2871  1.234.2.64     skrll 	KASSERT(sp);
   2872  1.234.2.64     skrll 	KASSERT(alen != 0 || (flags & USBD_FORCE_SHORT_XFER));
   2873  1.234.2.64     skrll 
   2874        1.15  augustss 	len = alen;
   2875        1.67   mycroft 	qtdstatus = EHCI_QTD_ACTIVE |
   2876        1.15  augustss 	    EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   2877        1.15  augustss 	    EHCI_QTD_SET_CERR(3)
   2878        1.67   mycroft 	    ;
   2879        1.15  augustss 
   2880  1.234.2.64     skrll 	size_t nsqtd = (flags & USBD_FORCE_SHORT_XFER) ? 1 : 0;
   2881  1.234.2.64     skrll 	nsqtd += ((len + EHCI_QTD_MAXTRANSFER - 1) / EHCI_QTD_MAXTRANSFER);
   2882  1.234.2.69     skrll 	exfer->ex_sqtds = kmem_zalloc(sizeof(ehci_soft_qtd_t *) * nsqtd,
   2883  1.234.2.64     skrll 	    KM_SLEEP);
   2884  1.234.2.64     skrll 	exfer->ex_nsqtd = nsqtd;
   2885  1.234.2.64     skrll 
   2886  1.234.2.64     skrll 	mps = UGETW(xfer->ux_pipe->up_endpoint->ue_edesc->wMaxPacketSize);
   2887        1.15  augustss 	cur = ehci_alloc_sqtd(sc);
   2888        1.25  augustss 	*sp = cur;
   2889        1.15  augustss 	if (cur == NULL)
   2890        1.15  augustss 		goto nomem;
   2891       1.138    bouyer 
   2892       1.197     prlw1 	curoffs = 0;
   2893  1.234.2.64     skrll 	for (size_t j = 0;;) {
   2894  1.234.2.64     skrll 		KASSERT(j < nsqtd);
   2895  1.234.2.64     skrll 		exfer->ex_sqtds[j++] = cur;
   2896  1.234.2.64     skrll 
   2897        1.26  augustss 		/* The EHCI hardware can handle at most 5 pages. */
   2898  1.234.2.64     skrll 		va = (vaddr_t)KERNADDR(dma, curoffs);
   2899  1.234.2.64     skrll 		va_offs = EHCI_PAGE_OFFSET(va);
   2900  1.234.2.81     skrll 		if (len - curoffs < EHCI_QTD_MAXTRANSFER - va_offs) {
   2901        1.15  augustss 			/* we can handle it in this QTD */
   2902       1.197     prlw1 			curlen = len - curoffs;
   2903        1.15  augustss 		} else {
   2904        1.15  augustss 			/* must use multiple TDs, fill as much as possible. */
   2905  1.234.2.30     skrll 			curlen = EHCI_QTD_MAXTRANSFER - va_offs;
   2906       1.197     prlw1 
   2907        1.15  augustss 			/* the length must be a multiple of the max size */
   2908        1.55   mycroft 			curlen -= curlen % mps;
   2909  1.234.2.51     skrll 			USBHIST_LOG(ehcidebug, "multiple QTDs, curlen=%d",
   2910  1.234.2.51     skrll 			    curlen, 0, 0, 0);
   2911  1.234.2.17     skrll 			KASSERT(curlen != 0);
   2912        1.15  augustss 		}
   2913  1.234.2.51     skrll 		USBHIST_LOG(ehcidebug, "len=%d curlen=%d curoffs=%zu", len,
   2914  1.234.2.51     skrll 		    curlen, curoffs, 0);
   2915        1.15  augustss 
   2916       1.102  augustss 		/*
   2917       1.110     blymn 		 * Allocate another transfer if there's more data left,
   2918       1.110     blymn 		 * or if force last short transfer flag is set and we're
   2919       1.102  augustss 		 * allocating a multiple of the max packet size.
   2920       1.102  augustss 		 */
   2921       1.197     prlw1 
   2922       1.197     prlw1 		if (curoffs + curlen != len ||
   2923       1.102  augustss 		    ((curlen % mps) == 0 && !rd && curlen != 0 &&
   2924       1.102  augustss 		     (flags & USBD_FORCE_SHORT_XFER))) {
   2925        1.15  augustss 			next = ehci_alloc_sqtd(sc);
   2926        1.15  augustss 			if (next == NULL)
   2927        1.15  augustss 				goto nomem;
   2928        1.66   mycroft 			nextphys = htole32(next->physaddr);
   2929        1.15  augustss 		} else {
   2930        1.15  augustss 			next = NULL;
   2931        1.15  augustss 			nextphys = EHCI_NULL;
   2932        1.15  augustss 		}
   2933        1.15  augustss 
   2934       1.197     prlw1 		/* Find number of pages we'll be using, insert dma addresses */
   2935  1.234.2.37     skrll 		pages = EHCI_NPAGES(curlen);
   2936       1.197     prlw1 		KASSERT(pages <= EHCI_QTD_NBUFFERS);
   2937       1.197     prlw1 		pageoffs = EHCI_PAGE(curoffs);
   2938       1.197     prlw1 		for (i = 0; i < pages; i++) {
   2939       1.197     prlw1 			a = DMAADDR(dma, pageoffs + i * EHCI_PAGE_SIZE);
   2940  1.234.2.37     skrll 			cur->qtd.qtd_buffer[i] = htole32(EHCI_PAGE(a));
   2941       1.197     prlw1 			/* Cast up to avoid compiler warnings */
   2942       1.197     prlw1 			cur->qtd.qtd_buffer_hi[i] = htole32((uint64_t)a >> 32);
   2943        1.15  augustss 		}
   2944       1.197     prlw1 
   2945       1.197     prlw1 		/* First buffer pointer requires a page offset to start at */
   2946  1.234.2.64     skrll 		cur->qtd.qtd_buffer[0] |= htole32(va_offs);
   2947        1.66   mycroft 		cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
   2948  1.234.2.64     skrll 		cur->qtd.qtd_status = htole32(qtdstatus);
   2949  1.234.2.64     skrll 		cur->nextqtd = next;
   2950        1.15  augustss 		cur->xfer = xfer;
   2951  1.234.2.64     skrll 		cur->bufoff = curoffs;
   2952  1.234.2.64     skrll 		cur->tdlen = curlen;
   2953  1.234.2.64     skrll 		cur->len = 0;
   2954       1.138    bouyer 
   2955       1.229     skrll 		USBHIST_LOG(ehcidebug, "cbp=0x%08zx end=0x%08zx",
   2956  1.234.2.36     skrll 		    curoffs, curoffs + curlen, 0, 0);
   2957       1.197     prlw1 
   2958  1.234.2.18     skrll 		/*
   2959  1.234.2.18     skrll 		 * adjust the toggle based on the number of packets in this
   2960  1.234.2.18     skrll 		 * qtd
   2961  1.234.2.18     skrll 		 */
   2962        1.55   mycroft 		if (((curlen + mps - 1) / mps) & 1) {
   2963        1.55   mycroft 			tog ^= 1;
   2964        1.64   mycroft 			qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
   2965        1.55   mycroft 		}
   2966       1.102  augustss 		if (next == NULL)
   2967        1.15  augustss 			break;
   2968       1.229     skrll 		USBHIST_LOG(ehcidebug, "extend chain", 0, 0, 0, 0);
   2969       1.174  drochner 		if (len)
   2970       1.197     prlw1 			curoffs += curlen;
   2971        1.15  augustss 		cur = next;
   2972        1.15  augustss 	}
   2973  1.234.2.64     skrll 	if (ep)
   2974  1.234.2.64     skrll 		*ep = cur;
   2975        1.15  augustss 
   2976  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "return sqtd=%p sqtdend=%p", *sp, cur, 0, 0);
   2977        1.29  augustss 
   2978  1.234.2.14     skrll 	return USBD_NORMAL_COMPLETION;
   2979        1.15  augustss 
   2980        1.15  augustss  nomem:
   2981  1.234.2.64     skrll 	ehci_free_sqtds(sc, exfer);
   2982       1.229     skrll 	USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
   2983  1.234.2.14     skrll 	return USBD_NOMEM;
   2984        1.15  augustss }
   2985        1.15  augustss 
   2986        1.18  augustss Static void
   2987  1.234.2.64     skrll ehci_free_sqtds(ehci_softc_t *sc, struct ehci_xfer *exfer)
   2988        1.18  augustss {
   2989       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   2990  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "exfer=%p", exfer, 0, 0, 0);
   2991  1.234.2.64     skrll 
   2992  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   2993  1.234.2.64     skrll 	for (size_t i = 0; i < exfer->ex_nsqtd; i++) {
   2994  1.234.2.69     skrll 		ehci_soft_qtd_t *sqtd = exfer->ex_sqtds[i];
   2995  1.234.2.69     skrll 
   2996  1.234.2.69     skrll 		if (sqtd == NULL)
   2997  1.234.2.69     skrll 			break;
   2998  1.234.2.69     skrll 
   2999  1.234.2.69     skrll 		sqtd->nextqtd = sc->sc_freeqtds;
   3000  1.234.2.76     skrll 		sc->sc_freeqtds = sqtd;
   3001  1.234.2.64     skrll 	}
   3002  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3003  1.234.2.64     skrll }
   3004  1.234.2.64     skrll 
   3005  1.234.2.64     skrll Static void
   3006  1.234.2.64     skrll ehci_reset_sqtd_chain(ehci_softc_t *sc, struct usbd_xfer *xfer,
   3007  1.234.2.69     skrll     int length, int isread, int *toggle, ehci_soft_qtd_t **lsqtd)
   3008  1.234.2.64     skrll {
   3009  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3010  1.234.2.64     skrll 	ehci_soft_qtd_t *sqtd, *prev;
   3011  1.234.2.64     skrll 	int tog = *toggle;
   3012  1.234.2.64     skrll 	int mps = UGETW(xfer->ux_pipe->up_endpoint->ue_edesc->wMaxPacketSize);
   3013  1.234.2.64     skrll 	int len = length;
   3014  1.234.2.64     skrll 	size_t i;
   3015  1.234.2.64     skrll 
   3016  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3017  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p len %d isread %d toggle %d", xfer,
   3018  1.234.2.65     skrll 	    len, isread, *toggle);
   3019  1.234.2.78     skrll 	USBHIST_LOG(ehcidebug, "    VA %p", KERNADDR(&xfer->ux_dmabuf, 0),
   3020  1.234.2.78     skrll 	    0, 0, 0);
   3021  1.234.2.64     skrll 
   3022  1.234.2.64     skrll 	sqtd = prev = NULL;
   3023  1.234.2.64     skrll 	for (i = 0; i < exfer->ex_nsqtd; i++, prev = sqtd) {
   3024  1.234.2.64     skrll 		sqtd = exfer->ex_sqtds[i];
   3025  1.234.2.64     skrll 		vaddr_t va = (vaddr_t)KERNADDR(&xfer->ux_dmabuf, sqtd->bufoff);
   3026  1.234.2.64     skrll 		sqtd->len = sqtd->tdlen;
   3027  1.234.2.64     skrll 		if (len < sqtd->len) {
   3028  1.234.2.64     skrll 			sqtd->len = len;
   3029  1.234.2.64     skrll 		}
   3030  1.234.2.64     skrll 
   3031  1.234.2.64     skrll 		USBHIST_LOG(ehcidebug, "sqtd[%d]=%p prev %p len %d", i, sqtd,
   3032  1.234.2.64     skrll 		    prev, sqtd->len);
   3033  1.234.2.78     skrll 		USBHIST_LOG(ehcidebug, "    va %p bufoff %d pa %p", va, sqtd->bufoff,
   3034  1.234.2.78     skrll 		    DMAADDR(&xfer->ux_dmabuf, sqtd->bufoff), 0);
   3035  1.234.2.64     skrll 
   3036  1.234.2.64     skrll 		if (prev) {
   3037  1.234.2.64     skrll 			prev->nextqtd = sqtd;
   3038  1.234.2.64     skrll 			prev->qtd.qtd_next = htole32(sqtd->physaddr);
   3039  1.234.2.64     skrll 			prev->qtd.qtd_altnext = prev->qtd.qtd_next;
   3040  1.234.2.64     skrll 		}
   3041  1.234.2.64     skrll 		usb_syncmem(&sqtd->dma,
   3042  1.234.2.64     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3043  1.234.2.64     skrll 		    sizeof(sqtd->qtd.qtd_status),
   3044  1.234.2.64     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3045  1.234.2.64     skrll 		usb_syncmem(&sqtd->dma,
   3046  1.234.2.64     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_buffer),
   3047  1.234.2.64     skrll 		    sizeof(sqtd->qtd.qtd_buffer[0]),
   3048  1.234.2.64     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3049  1.234.2.64     skrll 
   3050  1.234.2.64     skrll 		sqtd->qtd.qtd_buffer[0] &= ~htole32(EHCI_PAGE_MASK);
   3051  1.234.2.64     skrll 		sqtd->qtd.qtd_buffer[0] |= htole32(EHCI_PAGE_OFFSET(va));
   3052  1.234.2.64     skrll 		/* Reset ... */
   3053  1.234.2.64     skrll 		sqtd->qtd.qtd_status &= ~htole32(
   3054  1.234.2.64     skrll 		    EHCI_QTD_STATUS_MASK |
   3055  1.234.2.64     skrll 		    EHCI_QTD_PID_MASK |
   3056  1.234.2.64     skrll 		    EHCI_QTD_CERR_MASK |
   3057  1.234.2.64     skrll 		    EHCI_QTD_C_PAGE_MASK |
   3058  1.234.2.64     skrll 		    EHCI_QTD_BYTES_MASK |
   3059  1.234.2.64     skrll 		    EHCI_QTD_TOGGLE_MASK);
   3060  1.234.2.64     skrll 		sqtd->qtd.qtd_status |= htole32(
   3061  1.234.2.64     skrll 		    EHCI_QTD_ACTIVE |
   3062  1.234.2.64     skrll 		    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
   3063  1.234.2.64     skrll 		    EHCI_QTD_SET_BYTES(sqtd->len) |
   3064  1.234.2.64     skrll 		    EHCI_QTD_SET_CERR(3) |
   3065  1.234.2.64     skrll 		    EHCI_QTD_SET_TOGGLE(tog));
   3066  1.234.2.64     skrll 
   3067  1.234.2.64     skrll 		usb_syncmem(&sqtd->dma,
   3068  1.234.2.64     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3069  1.234.2.64     skrll 		    sizeof(sqtd->qtd.qtd_status),
   3070  1.234.2.64     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3071  1.234.2.64     skrll 		usb_syncmem(&sqtd->dma,
   3072  1.234.2.64     skrll 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_buffer),
   3073  1.234.2.64     skrll 		    sizeof(sqtd->qtd.qtd_buffer[0]),
   3074  1.234.2.64     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3075  1.234.2.64     skrll 
   3076  1.234.2.64     skrll 		if (((sqtd->len + mps - 1) / mps) & 1) {
   3077  1.234.2.64     skrll 			tog ^= 1;
   3078  1.234.2.64     skrll 		}
   3079       1.229     skrll 
   3080  1.234.2.64     skrll 		len -= sqtd->len;
   3081  1.234.2.64     skrll 		if (len == 0)
   3082  1.234.2.64     skrll 			break;
   3083  1.234.2.64     skrll 	}
   3084  1.234.2.64     skrll 	KASSERTMSG(len == 0, "xfer %p olen %d len %d mps %d ex_nsqtd %zu i %zu",
   3085  1.234.2.64     skrll 	    xfer, length, len, mps, exfer->ex_nsqtd, i);
   3086        1.29  augustss 
   3087  1.234.2.64     skrll 	if (i < exfer->ex_nsqtd) {
   3088  1.234.2.64     skrll 		/*
   3089  1.234.2.64     skrll 		 * The full allocation chain wasn't used, so we need to
   3090  1.234.2.64     skrll 		 * terminate it.
   3091  1.234.2.64     skrll 		 */
   3092  1.234.2.64     skrll 		sqtd->qtd.qtd_next = sqtd->qtd.qtd_altnext = EHCI_NULL;
   3093        1.18  augustss 	}
   3094  1.234.2.64     skrll 	*lsqtd = sqtd;
   3095  1.234.2.64     skrll 	*toggle = tog;
   3096        1.18  augustss }
   3097        1.18  augustss 
   3098       1.164  uebayasi Static ehci_soft_itd_t *
   3099       1.139  jmcneill ehci_alloc_itd(ehci_softc_t *sc)
   3100       1.139  jmcneill {
   3101       1.139  jmcneill 	struct ehci_soft_itd *itd, *freeitd;
   3102       1.139  jmcneill 	usbd_status err;
   3103       1.139  jmcneill 	usb_dma_t dma;
   3104       1.139  jmcneill 
   3105       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3106       1.229     skrll 
   3107       1.192       mrg 	mutex_enter(&sc->sc_lock);
   3108       1.139  jmcneill 
   3109  1.234.2.64     skrll 	freeitd = LIST_FIRST(&sc->sc_freeitds);
   3110       1.139  jmcneill 	if (freeitd == NULL) {
   3111       1.229     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   3112  1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   3113       1.139  jmcneill 		err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
   3114       1.139  jmcneill 				EHCI_PAGE_SIZE, &dma);
   3115       1.139  jmcneill 
   3116       1.139  jmcneill 		if (err) {
   3117  1.234.2.64     skrll 			USBHIST_LOG(ehcidebug, "alloc returned %d", err, 0, 0, 0);
   3118       1.139  jmcneill 			return NULL;
   3119       1.139  jmcneill 		}
   3120  1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   3121       1.139  jmcneill 
   3122  1.234.2.64     skrll 		for (int i = 0; i < EHCI_ITD_CHUNK; i++) {
   3123  1.234.2.64     skrll 			int offs = i * EHCI_ITD_SIZE;
   3124       1.139  jmcneill 			itd = KERNADDR(&dma, offs);
   3125       1.139  jmcneill 			itd->physaddr = DMAADDR(&dma, offs);
   3126       1.183  jakllsch 	 		itd->dma = dma;
   3127       1.139  jmcneill 			itd->offs = offs;
   3128  1.234.2.48     skrll 			LIST_INSERT_HEAD(&sc->sc_freeitds, itd, free_list);
   3129       1.139  jmcneill 		}
   3130       1.139  jmcneill 		freeitd = LIST_FIRST(&sc->sc_freeitds);
   3131       1.139  jmcneill 	}
   3132       1.139  jmcneill 
   3133       1.139  jmcneill 	itd = freeitd;
   3134  1.234.2.48     skrll 	LIST_REMOVE(itd, free_list);
   3135  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3136       1.139  jmcneill 	memset(&itd->itd, 0, sizeof(ehci_itd_t));
   3137       1.139  jmcneill 
   3138  1.234.2.48     skrll 	itd->frame_list.next = NULL;
   3139  1.234.2.48     skrll 	itd->frame_list.prev = NULL;
   3140       1.139  jmcneill 	itd->xfer_next = NULL;
   3141       1.139  jmcneill 	itd->slot = 0;
   3142       1.139  jmcneill 
   3143       1.139  jmcneill 	return itd;
   3144       1.139  jmcneill }
   3145       1.139  jmcneill 
   3146   1.234.2.3     skrll Static ehci_soft_sitd_t *
   3147   1.234.2.3     skrll ehci_alloc_sitd(ehci_softc_t *sc)
   3148   1.234.2.3     skrll {
   3149   1.234.2.3     skrll 	struct ehci_soft_sitd *sitd, *freesitd;
   3150   1.234.2.3     skrll 	usbd_status err;
   3151  1.234.2.64     skrll 	int i, offs;
   3152   1.234.2.3     skrll 	usb_dma_t dma;
   3153   1.234.2.3     skrll 
   3154   1.234.2.3     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3155   1.234.2.3     skrll 
   3156   1.234.2.3     skrll 	mutex_enter(&sc->sc_lock);
   3157  1.234.2.64     skrll 	freesitd = LIST_FIRST(&sc->sc_freesitds);
   3158   1.234.2.3     skrll 	if (freesitd == NULL) {
   3159   1.234.2.3     skrll 		USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
   3160  1.234.2.64     skrll 		mutex_exit(&sc->sc_lock);
   3161   1.234.2.3     skrll 		err = usb_allocmem(&sc->sc_bus, EHCI_SITD_SIZE * EHCI_SITD_CHUNK,
   3162   1.234.2.3     skrll 				EHCI_PAGE_SIZE, &dma);
   3163   1.234.2.3     skrll 
   3164   1.234.2.3     skrll 		if (err) {
   3165  1.234.2.51     skrll 			USBHIST_LOG(ehcidebug, "alloc returned %d", err, 0, 0,
   3166  1.234.2.51     skrll 			    0);
   3167   1.234.2.3     skrll 			return NULL;
   3168   1.234.2.3     skrll 		}
   3169   1.234.2.3     skrll 
   3170  1.234.2.64     skrll 		mutex_enter(&sc->sc_lock);
   3171   1.234.2.3     skrll 		for (i = 0; i < EHCI_SITD_CHUNK; i++) {
   3172   1.234.2.3     skrll 			offs = i * EHCI_SITD_SIZE;
   3173   1.234.2.3     skrll 			sitd = KERNADDR(&dma, offs);
   3174   1.234.2.3     skrll 			sitd->physaddr = DMAADDR(&dma, offs);
   3175   1.234.2.3     skrll 	 		sitd->dma = dma;
   3176   1.234.2.3     skrll 			sitd->offs = offs;
   3177  1.234.2.48     skrll 			LIST_INSERT_HEAD(&sc->sc_freesitds, sitd, free_list);
   3178   1.234.2.3     skrll 		}
   3179   1.234.2.3     skrll 		freesitd = LIST_FIRST(&sc->sc_freesitds);
   3180   1.234.2.3     skrll 	}
   3181   1.234.2.3     skrll 
   3182   1.234.2.3     skrll 	sitd = freesitd;
   3183  1.234.2.48     skrll 	LIST_REMOVE(sitd, free_list);
   3184  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3185  1.234.2.64     skrll 
   3186   1.234.2.3     skrll 	memset(&sitd->sitd, 0, sizeof(ehci_sitd_t));
   3187   1.234.2.3     skrll 
   3188  1.234.2.48     skrll 	sitd->frame_list.next = NULL;
   3189  1.234.2.48     skrll 	sitd->frame_list.prev = NULL;
   3190   1.234.2.3     skrll 	sitd->xfer_next = NULL;
   3191   1.234.2.3     skrll 	sitd->slot = 0;
   3192   1.234.2.3     skrll 
   3193   1.234.2.3     skrll 	return sitd;
   3194   1.234.2.3     skrll }
   3195   1.234.2.3     skrll 
   3196        1.15  augustss /****************/
   3197        1.15  augustss 
   3198         1.9  augustss /*
   3199        1.10  augustss  * Close a reqular pipe.
   3200        1.10  augustss  * Assumes that there are no pending transactions.
   3201        1.10  augustss  */
   3202       1.164  uebayasi Static void
   3203  1.234.2.45     skrll ehci_close_pipe(struct usbd_pipe *pipe, ehci_soft_qh_t *head)
   3204        1.10  augustss {
   3205  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   3206  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   3207        1.10  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   3208        1.10  augustss 
   3209       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3210       1.190       mrg 
   3211        1.10  augustss 	ehci_rem_qh(sc, sqh, head);
   3212        1.10  augustss 	ehci_free_sqh(sc, epipe->sqh);
   3213        1.10  augustss }
   3214        1.10  augustss 
   3215        1.33  augustss /*
   3216        1.10  augustss  * Abort a device request.
   3217        1.10  augustss  * If this routine is called at splusb() it guarantees that the request
   3218        1.10  augustss  * will be removed from the hardware scheduling and that the callback
   3219        1.10  augustss  * for it will be called with USBD_CANCELLED status.
   3220        1.10  augustss  * It's impossible to guarantee that the requested transfer will not
   3221        1.10  augustss  * have happened since the hardware runs concurrently.
   3222        1.10  augustss  * If the transaction has already happened we rely on the ordinary
   3223        1.10  augustss  * interrupt processing to process it.
   3224        1.26  augustss  * XXX This is most probably wrong.
   3225       1.190       mrg  * XXXMRG this doesn't make sense anymore.
   3226        1.10  augustss  */
   3227       1.164  uebayasi Static void
   3228  1.234.2.45     skrll ehci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   3229        1.10  augustss {
   3230  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3231  1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3232  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3233        1.26  augustss 	ehci_soft_qh_t *sqh = epipe->sqh;
   3234  1.234.2.79     skrll 	ehci_soft_qtd_t *sqtd, *fsqtd, *lsqtd;
   3235        1.26  augustss 	ehci_physaddr_t cur;
   3236   1.234.2.1     skrll 	uint32_t qhstatus;
   3237        1.26  augustss 	int hit;
   3238        1.96  augustss 	int wake;
   3239        1.10  augustss 
   3240       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3241       1.229     skrll 
   3242       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p pipe=%p", xfer, epipe, 0, 0);
   3243        1.10  augustss 
   3244       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3245   1.234.2.4     skrll 	ASSERT_SLEEPABLE();
   3246       1.190       mrg 
   3247        1.17  augustss 	if (sc->sc_dying) {
   3248        1.17  augustss 		/* If we're dying, just do the software part. */
   3249   1.234.2.8     skrll 		xfer->ux_status = status;	/* make software ignore it */
   3250   1.234.2.8     skrll 		callout_stop(&xfer->ux_callout);
   3251        1.17  augustss 		usb_transfer_complete(xfer);
   3252        1.17  augustss 		return;
   3253        1.17  augustss 	}
   3254        1.17  augustss 
   3255        1.11  augustss 	/*
   3256        1.96  augustss 	 * If an abort is already in progress then just wait for it to
   3257        1.96  augustss 	 * complete and return.
   3258        1.96  augustss 	 */
   3259   1.234.2.8     skrll 	if (xfer->ux_hcflags & UXFER_ABORTING) {
   3260       1.229     skrll 		USBHIST_LOG(ehcidebug, "already aborting", 0, 0, 0, 0);
   3261        1.96  augustss #ifdef DIAGNOSTIC
   3262        1.96  augustss 		if (status == USBD_TIMEOUT)
   3263        1.96  augustss 			printf("ehci_abort_xfer: TIMEOUT while aborting\n");
   3264        1.96  augustss #endif
   3265        1.96  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   3266   1.234.2.8     skrll 		xfer->ux_status = status;
   3267  1.234.2.86     skrll 		USBHIST_LOG(ehcidebug, "waiting for abort to finish", 0, 0, 0,
   3268  1.234.2.86     skrll 		    0);
   3269   1.234.2.8     skrll 		xfer->ux_hcflags |= UXFER_ABORTWAIT;
   3270   1.234.2.8     skrll 		while (xfer->ux_hcflags & UXFER_ABORTING)
   3271   1.234.2.8     skrll 			cv_wait(&xfer->ux_hccv, &sc->sc_lock);
   3272        1.96  augustss 		return;
   3273        1.96  augustss 	}
   3274   1.234.2.8     skrll 	xfer->ux_hcflags |= UXFER_ABORTING;
   3275        1.96  augustss 
   3276        1.96  augustss 	/*
   3277        1.11  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   3278        1.11  augustss 	 */
   3279   1.234.2.8     skrll 	xfer->ux_status = status;	/* make software ignore it */
   3280   1.234.2.8     skrll 	callout_stop(&xfer->ux_callout);
   3281  1.234.2.83     skrll 	ehci_del_intr_list(sc, exfer);
   3282       1.138    bouyer 
   3283       1.138    bouyer 	usb_syncmem(&sqh->dma,
   3284       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3285       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3286       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3287        1.26  augustss 	qhstatus = sqh->qh.qh_qtd.qtd_status;
   3288        1.26  augustss 	sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
   3289       1.138    bouyer 	usb_syncmem(&sqh->dma,
   3290       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3291       1.138    bouyer 	    sizeof(sqh->qh.qh_qtd.qtd_status),
   3292       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3293  1.234.2.79     skrll 
   3294  1.234.2.79     skrll 	if (exfer->ex_type == EX_CTRL) {
   3295  1.234.2.79     skrll 		fsqtd = exfer->ex_setup;
   3296  1.234.2.79     skrll 		lsqtd = exfer->ex_status;
   3297  1.234.2.79     skrll 	} else {
   3298  1.234.2.79     skrll 		fsqtd = exfer->ex_sqtdstart;
   3299  1.234.2.79     skrll 		lsqtd = exfer->ex_sqtdend;
   3300  1.234.2.79     skrll 	}
   3301  1.234.2.80     skrll 	for (sqtd = fsqtd; ; sqtd = sqtd->nextqtd) {
   3302       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3303       1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3304       1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3305       1.138    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3306        1.26  augustss 		sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
   3307       1.138    bouyer 		usb_syncmem(&sqtd->dma,
   3308       1.138    bouyer 		    sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
   3309       1.138    bouyer 		    sizeof(sqtd->qtd.qtd_status),
   3310       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3311  1.234.2.80     skrll 		if (sqtd == lsqtd)
   3312  1.234.2.80     skrll 			break;
   3313        1.26  augustss 	}
   3314        1.11  augustss 
   3315        1.33  augustss 	/*
   3316        1.11  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   3317        1.11  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   3318        1.11  augustss 	 * has run.
   3319        1.11  augustss 	 */
   3320        1.26  augustss 	ehci_sync_hc(sc);
   3321        1.29  augustss 	sc->sc_softwake = 1;
   3322        1.29  augustss 	usb_schedsoftintr(&sc->sc_bus);
   3323       1.190       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3324        1.33  augustss 
   3325        1.33  augustss 	/*
   3326        1.11  augustss 	 * Step 3: Remove any vestiges of the xfer from the hardware.
   3327        1.11  augustss 	 * The complication here is that the hardware may have executed
   3328        1.11  augustss 	 * beyond the xfer we're trying to abort.  So as we're scanning
   3329        1.11  augustss 	 * the TDs of this xfer we check if the hardware points to
   3330        1.11  augustss 	 * any of them.
   3331        1.11  augustss 	 */
   3332       1.138    bouyer 
   3333       1.138    bouyer 	usb_syncmem(&sqh->dma,
   3334       1.138    bouyer 	    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3335       1.138    bouyer 	    sizeof(sqh->qh.qh_curqtd),
   3336       1.138    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3337        1.26  augustss 	cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
   3338        1.26  augustss 	hit = 0;
   3339  1.234.2.80     skrll 	for (sqtd = fsqtd; ; sqtd = sqtd->nextqtd) {
   3340        1.26  augustss 		hit |= cur == sqtd->physaddr;
   3341  1.234.2.80     skrll 		if (sqtd == lsqtd)
   3342  1.234.2.80     skrll 			break;
   3343        1.26  augustss 	}
   3344        1.26  augustss 	sqtd = sqtd->nextqtd;
   3345        1.26  augustss 	/* Zap curqtd register if hardware pointed inside the xfer. */
   3346        1.26  augustss 	if (hit && sqtd != NULL) {
   3347       1.229     skrll 		USBHIST_LOG(ehcidebug, "cur=0x%08x", sqtd->physaddr, 0, 0, 0);
   3348        1.26  augustss 		sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
   3349       1.138    bouyer 		usb_syncmem(&sqh->dma,
   3350       1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3351       1.138    bouyer 		    sizeof(sqh->qh.qh_curqtd),
   3352       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3353        1.26  augustss 		sqh->qh.qh_qtd.qtd_status = qhstatus;
   3354       1.138    bouyer 		usb_syncmem(&sqh->dma,
   3355       1.138    bouyer 		    sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
   3356       1.138    bouyer 		    sizeof(sqh->qh.qh_qtd.qtd_status),
   3357       1.138    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3358        1.26  augustss 	} else {
   3359       1.229     skrll 		USBHIST_LOG(ehcidebug, "no hit", 0, 0, 0, 0);
   3360  1.234.2.42     skrll 		usb_syncmem(&sqh->dma,
   3361  1.234.2.42     skrll 		    sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
   3362  1.234.2.42     skrll 		    sizeof(sqh->qh.qh_curqtd),
   3363  1.234.2.42     skrll 		    BUS_DMASYNC_PREREAD);
   3364        1.26  augustss 	}
   3365        1.11  augustss 
   3366        1.11  augustss 	/*
   3367        1.26  augustss 	 * Step 4: Execute callback.
   3368        1.11  augustss 	 */
   3369        1.18  augustss #ifdef DIAGNOSTIC
   3370  1.234.2.35     skrll 	exfer->ex_isdone = true;
   3371        1.18  augustss #endif
   3372   1.234.2.8     skrll 	wake = xfer->ux_hcflags & UXFER_ABORTWAIT;
   3373   1.234.2.8     skrll 	xfer->ux_hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3374        1.11  augustss 	usb_transfer_complete(xfer);
   3375       1.190       mrg 	if (wake) {
   3376   1.234.2.8     skrll 		cv_broadcast(&xfer->ux_hccv);
   3377       1.190       mrg 	}
   3378        1.11  augustss 
   3379       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3380        1.10  augustss }
   3381        1.10  augustss 
   3382       1.164  uebayasi Static void
   3383  1.234.2.45     skrll ehci_abort_isoc_xfer(struct usbd_xfer *xfer, usbd_status status)
   3384       1.139  jmcneill {
   3385       1.139  jmcneill 	ehci_isoc_trans_t trans_status;
   3386       1.139  jmcneill 	struct ehci_xfer *exfer;
   3387       1.139  jmcneill 	ehci_softc_t *sc;
   3388       1.139  jmcneill 	struct ehci_soft_itd *itd;
   3389   1.234.2.3     skrll 	struct ehci_soft_sitd *sitd;
   3390       1.190       mrg 	int i, wake;
   3391       1.139  jmcneill 
   3392       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3393       1.229     skrll 
   3394  1.234.2.52     skrll 	exfer = EHCI_XFER2EXFER(xfer);
   3395  1.234.2.58     skrll 	sc = EHCI_XFER2SC(xfer);
   3396       1.139  jmcneill 
   3397  1.234.2.58     skrll 	USBHIST_LOG(ehcidebug, "xfer %p pipe %p", xfer, xfer->ux_pipe, 0, 0);
   3398       1.139  jmcneill 
   3399       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3400       1.190       mrg 
   3401       1.139  jmcneill 	if (sc->sc_dying) {
   3402   1.234.2.8     skrll 		xfer->ux_status = status;
   3403   1.234.2.8     skrll 		callout_stop(&xfer->ux_callout);
   3404       1.139  jmcneill 		usb_transfer_complete(xfer);
   3405       1.139  jmcneill 		return;
   3406       1.139  jmcneill 	}
   3407       1.139  jmcneill 
   3408   1.234.2.8     skrll 	if (xfer->ux_hcflags & UXFER_ABORTING) {
   3409       1.229     skrll 		USBHIST_LOG(ehcidebug, "already aborting", 0, 0, 0, 0);
   3410       1.139  jmcneill 
   3411       1.139  jmcneill #ifdef DIAGNOSTIC
   3412       1.139  jmcneill 		if (status == USBD_TIMEOUT)
   3413       1.190       mrg 			printf("ehci_abort_isoc_xfer: TIMEOUT while aborting\n");
   3414       1.139  jmcneill #endif
   3415       1.139  jmcneill 
   3416   1.234.2.8     skrll 		xfer->ux_status = status;
   3417       1.229     skrll 		USBHIST_LOG(ehcidebug,
   3418       1.229     skrll 		    "waiting for abort to finish", 0, 0, 0, 0);
   3419   1.234.2.8     skrll 		xfer->ux_hcflags |= UXFER_ABORTWAIT;
   3420   1.234.2.8     skrll 		while (xfer->ux_hcflags & UXFER_ABORTING)
   3421   1.234.2.8     skrll 			cv_wait(&xfer->ux_hccv, &sc->sc_lock);
   3422       1.190       mrg 		goto done;
   3423       1.139  jmcneill 	}
   3424   1.234.2.8     skrll 	xfer->ux_hcflags |= UXFER_ABORTING;
   3425       1.139  jmcneill 
   3426   1.234.2.8     skrll 	xfer->ux_status = status;
   3427   1.234.2.8     skrll 	callout_stop(&xfer->ux_callout);
   3428  1.234.2.88     skrll 	ehci_del_intr_list(sc, exfer);
   3429       1.139  jmcneill 
   3430  1.234.2.19     skrll 	if (xfer->ux_pipe->up_dev->ud_speed == USB_SPEED_HIGH) {
   3431  1.234.2.20     skrll 		for (itd = exfer->ex_itdstart; itd != NULL;
   3432  1.234.2.19     skrll 		     itd = itd->xfer_next) {
   3433  1.234.2.19     skrll 			usb_syncmem(&itd->dma,
   3434  1.234.2.19     skrll 			    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3435  1.234.2.19     skrll 			    sizeof(itd->itd.itd_ctl),
   3436  1.234.2.19     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3437       1.139  jmcneill 
   3438  1.234.2.19     skrll 			for (i = 0; i < 8; i++) {
   3439  1.234.2.19     skrll 				trans_status = le32toh(itd->itd.itd_ctl[i]);
   3440  1.234.2.19     skrll 				trans_status &= ~EHCI_ITD_ACTIVE;
   3441  1.234.2.19     skrll 				itd->itd.itd_ctl[i] = htole32(trans_status);
   3442  1.234.2.19     skrll 			}
   3443       1.139  jmcneill 
   3444  1.234.2.19     skrll 			usb_syncmem(&itd->dma,
   3445  1.234.2.19     skrll 			    itd->offs + offsetof(ehci_itd_t, itd_ctl),
   3446  1.234.2.19     skrll 			    sizeof(itd->itd.itd_ctl),
   3447  1.234.2.19     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3448  1.234.2.19     skrll 		}
   3449  1.234.2.19     skrll 	} else {
   3450  1.234.2.20     skrll 		for (sitd = exfer->ex_sitdstart; sitd != NULL;
   3451  1.234.2.19     skrll 		     sitd = sitd->xfer_next) {
   3452  1.234.2.19     skrll 			usb_syncmem(&sitd->dma,
   3453  1.234.2.19     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_buffer),
   3454  1.234.2.19     skrll 			    sizeof(sitd->sitd.sitd_buffer),
   3455  1.234.2.19     skrll 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3456   1.234.2.3     skrll 
   3457  1.234.2.19     skrll 			trans_status = le32toh(sitd->sitd.sitd_trans);
   3458  1.234.2.19     skrll 			trans_status &= ~EHCI_SITD_ACTIVE;
   3459  1.234.2.19     skrll 			sitd->sitd.sitd_trans = htole32(trans_status);
   3460   1.234.2.3     skrll 
   3461  1.234.2.19     skrll 			usb_syncmem(&sitd->dma,
   3462  1.234.2.19     skrll 			    sitd->offs + offsetof(ehci_sitd_t, sitd_buffer),
   3463  1.234.2.19     skrll 			    sizeof(sitd->sitd.sitd_buffer),
   3464  1.234.2.19     skrll 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3465  1.234.2.19     skrll 		}
   3466   1.234.2.3     skrll 	}
   3467       1.139  jmcneill 
   3468   1.234.2.2     skrll 	sc->sc_softwake = 1;
   3469   1.234.2.2     skrll 	usb_schedsoftintr(&sc->sc_bus);
   3470       1.190       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   3471       1.139  jmcneill 
   3472       1.139  jmcneill #ifdef DIAGNOSTIC
   3473  1.234.2.35     skrll 	exfer->ex_isdone = true;
   3474       1.139  jmcneill #endif
   3475   1.234.2.8     skrll 	wake = xfer->ux_hcflags & UXFER_ABORTWAIT;
   3476   1.234.2.8     skrll 	xfer->ux_hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   3477       1.139  jmcneill 	usb_transfer_complete(xfer);
   3478       1.190       mrg 	if (wake) {
   3479   1.234.2.8     skrll 		cv_broadcast(&xfer->ux_hccv);
   3480       1.190       mrg 	}
   3481       1.139  jmcneill 
   3482       1.190       mrg done:
   3483       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3484       1.139  jmcneill 	return;
   3485       1.139  jmcneill }
   3486       1.139  jmcneill 
   3487       1.164  uebayasi Static void
   3488        1.15  augustss ehci_timeout(void *addr)
   3489        1.15  augustss {
   3490  1.234.2.52     skrll 	struct usbd_xfer *xfer = addr;
   3491  1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3492  1.234.2.64     skrll 	struct usbd_pipe *pipe = xfer->ux_pipe;
   3493  1.234.2.64     skrll 	struct usbd_device *dev = pipe->up_dev;
   3494  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3495        1.15  augustss 
   3496       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3497       1.229     skrll 
   3498       1.229     skrll 	USBHIST_LOG(ehcidebug, "exfer %p", exfer, 0, 0, 0);
   3499       1.158    sketch #ifdef EHCI_DEBUG
   3500  1.234.2.77     skrll 	if (ehcidebug >= 2)
   3501  1.234.2.64     skrll 		usbd_dump_pipe(pipe);
   3502        1.22  augustss #endif
   3503        1.15  augustss 
   3504        1.17  augustss 	if (sc->sc_dying) {
   3505       1.190       mrg 		mutex_enter(&sc->sc_lock);
   3506  1.234.2.52     skrll 		ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3507       1.190       mrg 		mutex_exit(&sc->sc_lock);
   3508        1.17  augustss 		return;
   3509        1.17  augustss 	}
   3510        1.17  augustss 
   3511        1.15  augustss 	/* Execute the abort in a process context. */
   3512  1.234.2.64     skrll 	usb_init_task(&exfer->ex_aborttask, ehci_timeout_task, xfer,
   3513       1.203  jmcneill 	    USB_TASKQ_MPSAFE);
   3514  1.234.2.64     skrll 	usb_add_task(dev, &exfer->ex_aborttask, USB_TASKQ_HC);
   3515        1.15  augustss }
   3516        1.15  augustss 
   3517       1.164  uebayasi Static void
   3518        1.15  augustss ehci_timeout_task(void *addr)
   3519        1.15  augustss {
   3520  1.234.2.45     skrll 	struct usbd_xfer *xfer = addr;
   3521  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3522        1.15  augustss 
   3523       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3524       1.229     skrll 
   3525       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   3526        1.15  augustss 
   3527       1.190       mrg 	mutex_enter(&sc->sc_lock);
   3528        1.15  augustss 	ehci_abort_xfer(xfer, USBD_TIMEOUT);
   3529       1.190       mrg 	mutex_exit(&sc->sc_lock);
   3530        1.15  augustss }
   3531        1.15  augustss 
   3532         1.5  augustss /************************/
   3533         1.5  augustss 
   3534  1.234.2.64     skrll Static int
   3535  1.234.2.64     skrll ehci_device_ctrl_init(struct usbd_xfer *xfer)
   3536        1.10  augustss {
   3537  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3538  1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3539  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3540  1.234.2.64     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3541  1.234.2.64     skrll 	ehci_soft_qtd_t *setup, *status, *next;
   3542  1.234.2.64     skrll 	int isread = req->bmRequestType & UT_READ;
   3543  1.234.2.64     skrll 	int len = xfer->ux_bufsize;
   3544  1.234.2.64     skrll 	int err;
   3545        1.10  augustss 
   3546  1.234.2.64     skrll 	exfer->ex_type = EX_CTRL;
   3547  1.234.2.64     skrll 	exfer->ex_status = NULL;
   3548  1.234.2.64     skrll 	exfer->ex_data = NULL;
   3549  1.234.2.64     skrll 	exfer->ex_setup = ehci_alloc_sqtd(sc);
   3550  1.234.2.64     skrll 	if (exfer->ex_setup == NULL) {
   3551  1.234.2.64     skrll 		err = ENOMEM;
   3552  1.234.2.64     skrll 		goto bad1;
   3553  1.234.2.64     skrll 	}
   3554  1.234.2.64     skrll 	exfer->ex_status = ehci_alloc_sqtd(sc);
   3555  1.234.2.64     skrll 	if (exfer->ex_status == NULL) {
   3556  1.234.2.64     skrll 		err = ENOMEM;
   3557  1.234.2.64     skrll 		goto bad2;
   3558  1.234.2.64     skrll 	}
   3559  1.234.2.64     skrll 	setup = exfer->ex_setup;
   3560  1.234.2.64     skrll 	status = exfer->ex_status;
   3561  1.234.2.64     skrll 	exfer->ex_nsqtd = 0;
   3562  1.234.2.64     skrll 	next = status;
   3563  1.234.2.64     skrll 	/* Set up data transaction */
   3564  1.234.2.64     skrll 	if (len != 0) {
   3565  1.234.2.64     skrll 		ehci_soft_qtd_t *end;
   3566  1.234.2.64     skrll 		err = ehci_alloc_sqtd_chain(sc, xfer, len, isread,
   3567  1.234.2.64     skrll 		    &exfer->ex_data, &end);
   3568  1.234.2.64     skrll 		if (err)
   3569  1.234.2.64     skrll 			goto bad3;
   3570  1.234.2.64     skrll 		next = exfer->ex_data;
   3571  1.234.2.64     skrll 	}
   3572        1.10  augustss 
   3573  1.234.2.64     skrll 	/* Clear toggle */
   3574  1.234.2.64     skrll 	setup->qtd.qtd_status = htole32(
   3575  1.234.2.64     skrll 	    EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
   3576  1.234.2.64     skrll 	    EHCI_QTD_SET_TOGGLE(0) |
   3577  1.234.2.64     skrll 	    EHCI_QTD_SET_BYTES(sizeof(*req))
   3578  1.234.2.64     skrll 	    );
   3579  1.234.2.64     skrll 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->ctrl.reqdma, 0));
   3580  1.234.2.64     skrll 	setup->qtd.qtd_buffer_hi[0] = 0;
   3581  1.234.2.64     skrll 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3582  1.234.2.64     skrll 	setup->nextqtd = next;
   3583  1.234.2.64     skrll 	setup->xfer = xfer;
   3584  1.234.2.64     skrll 	setup->tdlen = setup->len = sizeof(*req);
   3585  1.234.2.64     skrll 
   3586  1.234.2.64     skrll 	status->qtd.qtd_status = htole32(
   3587  1.234.2.64     skrll 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3588  1.234.2.64     skrll 	    EHCI_QTD_SET_TOGGLE(1) |
   3589  1.234.2.64     skrll 	    EHCI_QTD_IOC
   3590  1.234.2.64     skrll 	    );
   3591  1.234.2.64     skrll 	status->qtd.qtd_buffer[0] = 0;
   3592  1.234.2.64     skrll 	status->qtd.qtd_buffer_hi[0] = 0;
   3593  1.234.2.64     skrll 	status->qtd.qtd_next = status->qtd.qtd_altnext = EHCI_NULL;
   3594  1.234.2.64     skrll 	status->nextqtd = NULL;
   3595  1.234.2.64     skrll 	status->xfer = xfer;
   3596  1.234.2.64     skrll 	status->tdlen = status->len = 0;
   3597  1.234.2.64     skrll 
   3598  1.234.2.64     skrll 	return 0;
   3599  1.234.2.64     skrll bad3:
   3600  1.234.2.64     skrll 	ehci_free_sqtd(sc, exfer->ex_status);
   3601  1.234.2.64     skrll bad2:
   3602  1.234.2.64     skrll 	ehci_free_sqtd(sc, exfer->ex_setup);
   3603  1.234.2.64     skrll bad1:
   3604  1.234.2.64     skrll 	return err;
   3605        1.12  augustss }
   3606        1.10  augustss 
   3607       1.164  uebayasi Static void
   3608  1.234.2.64     skrll ehci_device_ctrl_fini(struct usbd_xfer *xfer)
   3609        1.10  augustss {
   3610  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3611  1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   3612        1.18  augustss 
   3613  1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_CTRL);
   3614        1.10  augustss 
   3615  1.234.2.64     skrll 	ehci_free_sqtd(sc, ex->ex_setup);
   3616  1.234.2.64     skrll 	ehci_free_sqtd(sc, ex->ex_status);
   3617  1.234.2.64     skrll 	ehci_free_sqtds(sc, ex);
   3618  1.234.2.64     skrll 	if (ex->ex_nsqtd)
   3619  1.234.2.68     skrll 		kmem_free(ex->ex_sqtds,
   3620  1.234.2.68     skrll 		    sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd);
   3621        1.10  augustss }
   3622        1.10  augustss 
   3623  1.234.2.64     skrll Static usbd_status
   3624  1.234.2.64     skrll ehci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3625        1.10  augustss {
   3626  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3627  1.234.2.64     skrll 	usbd_status err;
   3628       1.190       mrg 
   3629  1.234.2.64     skrll 	/* Insert last in queue. */
   3630  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   3631  1.234.2.64     skrll 	err = usb_insert_transfer(xfer);
   3632  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   3633  1.234.2.64     skrll 	if (err)
   3634  1.234.2.64     skrll 		return err;
   3635       1.190       mrg 
   3636  1.234.2.64     skrll 	/* Pipe isn't running, start first */
   3637  1.234.2.64     skrll 	return ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3638        1.15  augustss }
   3639        1.15  augustss 
   3640       1.164  uebayasi Static usbd_status
   3641  1.234.2.64     skrll ehci_device_ctrl_start(struct usbd_xfer *xfer)
   3642        1.15  augustss {
   3643  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3644  1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3645   1.234.2.8     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3646  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3647  1.234.2.64     skrll 	ehci_soft_qtd_t *setup, *status, *next;
   3648        1.15  augustss 	ehci_soft_qh_t *sqh;
   3649        1.15  augustss 
   3650       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3651       1.229     skrll 
   3652  1.234.2.64     skrll 	KASSERT(xfer->ux_rqflags & URQ_REQUEST);
   3653  1.234.2.64     skrll 
   3654  1.234.2.64     skrll 	if (sc->sc_dying)
   3655  1.234.2.64     skrll 		return USBD_IOERROR;
   3656  1.234.2.64     skrll 
   3657  1.234.2.64     skrll 	const int isread = req->bmRequestType & UT_READ;
   3658  1.234.2.64     skrll 	const int len = UGETW(req->wLength);
   3659        1.15  augustss 
   3660       1.229     skrll 	USBHIST_LOG(ehcidebug, "type=0x%02x, request=0x%02x, "
   3661       1.229     skrll 	    "wValue=0x%04x, wIndex=0x%04x",
   3662       1.229     skrll 	    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   3663       1.229     skrll 	    UGETW(req->wIndex));
   3664       1.229     skrll 	USBHIST_LOG(ehcidebug, "len=%d, addr=%d, endpt=%d",
   3665  1.234.2.64     skrll 	    len, epipe->pipe.up_dev->ud_addr,
   3666   1.234.2.8     skrll 	    epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress, 0);
   3667        1.15  augustss 
   3668        1.15  augustss 	sqh = epipe->sqh;
   3669        1.15  augustss 
   3670  1.234.2.64     skrll 	KASSERTMSG(EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)) == epipe->pipe.up_dev->ud_addr,
   3671  1.234.2.38     skrll 	    "address QH %" __PRIuBIT " pipe %d\n",
   3672  1.234.2.64     skrll 	    EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)),
   3673  1.234.2.64     skrll 	    epipe->pipe.up_dev->ud_addr);
   3674       1.225     skrll 	KASSERTMSG(EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)) ==
   3675   1.234.2.8     skrll 	    UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize),
   3676  1.234.2.38     skrll 	    "MPS QH %" __PRIuBIT " pipe %d\n",
   3677       1.225     skrll 	    EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)),
   3678   1.234.2.8     skrll 	    UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize));
   3679        1.15  augustss 
   3680  1.234.2.64     skrll 	setup = exfer->ex_setup;
   3681  1.234.2.64     skrll 	status = exfer->ex_status;
   3682        1.15  augustss 
   3683  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "setup %p status %p data %p",
   3684  1.234.2.64     skrll 	    setup, status, exfer->ex_data, 0);
   3685  1.234.2.64     skrll 	KASSERTMSG(setup != NULL && status != NULL,
   3686  1.234.2.64     skrll 	    "Failed memory allocation, setup %p status %p",
   3687  1.234.2.64     skrll 	    setup, status);
   3688        1.15  augustss 
   3689  1.234.2.47     skrll 	memcpy(KERNADDR(&epipe->ctrl.reqdma, 0), req, sizeof(*req));
   3690  1.234.2.47     skrll 	usb_syncmem(&epipe->ctrl.reqdma, 0, sizeof(*req), BUS_DMASYNC_PREWRITE);
   3691        1.15  augustss 
   3692        1.55   mycroft 	/* Clear toggle */
   3693  1.234.2.64     skrll 	setup->qtd.qtd_status &= ~htole32(
   3694  1.234.2.64     skrll 	    EHCI_QTD_STATUS_MASK |
   3695  1.234.2.64     skrll 	    EHCI_QTD_BYTES_MASK |
   3696  1.234.2.64     skrll 	    EHCI_QTD_TOGGLE_MASK |
   3697  1.234.2.64     skrll 	    EHCI_QTD_CERR_MASK
   3698  1.234.2.64     skrll 	    );
   3699  1.234.2.64     skrll 	setup->qtd.qtd_status |= htole32(
   3700        1.26  augustss 	    EHCI_QTD_ACTIVE |
   3701        1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3702        1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(0) |
   3703  1.234.2.29     skrll 	    EHCI_QTD_SET_BYTES(sizeof(*req))
   3704        1.15  augustss 	    );
   3705  1.234.2.47     skrll 	setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->ctrl.reqdma, 0));
   3706        1.48   mycroft 	setup->qtd.qtd_buffer_hi[0] = 0;
   3707        1.15  augustss 
   3708  1.234.2.64     skrll 	next = status;
   3709  1.234.2.64     skrll 	status->qtd.qtd_status &= ~htole32(
   3710  1.234.2.64     skrll 	    EHCI_QTD_STATUS_MASK |
   3711  1.234.2.64     skrll 	    EHCI_QTD_PID_MASK |
   3712  1.234.2.64     skrll 	    EHCI_QTD_BYTES_MASK |
   3713  1.234.2.64     skrll 	    EHCI_QTD_TOGGLE_MASK |
   3714  1.234.2.64     skrll 	    EHCI_QTD_CERR_MASK
   3715  1.234.2.64     skrll 	    );
   3716  1.234.2.64     skrll 	status->qtd.qtd_status |= htole32(
   3717        1.26  augustss 	    EHCI_QTD_ACTIVE |
   3718        1.15  augustss 	    EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
   3719        1.15  augustss 	    EHCI_QTD_SET_CERR(3) |
   3720        1.64   mycroft 	    EHCI_QTD_SET_TOGGLE(1) |
   3721  1.234.2.64     skrll 	    EHCI_QTD_SET_BYTES(0) |
   3722        1.15  augustss 	    EHCI_QTD_IOC
   3723        1.15  augustss 	    );
   3724  1.234.2.64     skrll 	KASSERT(status->qtd.qtd_status & htole32(EHCI_QTD_TOGGLE_MASK));
   3725  1.234.2.64     skrll 
   3726  1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   3727  1.234.2.64     skrll #ifdef DIAGNOSTIC
   3728  1.234.2.64     skrll 	exfer->ex_isdone = false;
   3729  1.234.2.64     skrll #endif
   3730  1.234.2.64     skrll 
   3731  1.234.2.64     skrll 	/* Set up data transaction */
   3732  1.234.2.64     skrll 	if (len != 0) {
   3733  1.234.2.64     skrll 		ehci_soft_qtd_t *end;
   3734  1.234.2.64     skrll 
   3735  1.234.2.64     skrll 		/* Start toggle at 1. */
   3736  1.234.2.64     skrll 		int toggle = 1;
   3737  1.234.2.64     skrll 		next = exfer->ex_data;
   3738  1.234.2.66     skrll 		KASSERTMSG(next != NULL, "Failed memory allocation");
   3739  1.234.2.69     skrll 		ehci_reset_sqtd_chain(sc, xfer, len, isread, &toggle, &end);
   3740  1.234.2.64     skrll 		end->nextqtd = status;
   3741  1.234.2.64     skrll 		end->qtd.qtd_next = end->qtd.qtd_altnext =
   3742  1.234.2.64     skrll 		    htole32(status->physaddr);
   3743  1.234.2.64     skrll 
   3744  1.234.2.64     skrll 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3745  1.234.2.64     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3746  1.234.2.64     skrll 
   3747  1.234.2.64     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3748  1.234.2.64     skrll 		    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   3749  1.234.2.64     skrll 	}
   3750  1.234.2.64     skrll 
   3751  1.234.2.64     skrll 	setup->nextqtd = next;
   3752  1.234.2.64     skrll 	setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
   3753  1.234.2.64     skrll 
   3754  1.234.2.64     skrll 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
   3755  1.234.2.64     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3756  1.234.2.64     skrll 
   3757  1.234.2.64     skrll 	 usb_syncmem(&status->dma, status->offs, sizeof(status->qtd),
   3758       1.138    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3759        1.15  augustss 
   3760  1.234.2.64     skrll 	KASSERT(status->qtd.qtd_status & htole32(EHCI_QTD_TOGGLE_MASK));
   3761  1.234.2.64     skrll 
   3762        1.15  augustss #ifdef EHCI_DEBUG
   3763  1.234.2.64     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   3764       1.229     skrll 	ehci_dump_sqh(sqh);
   3765       1.229     skrll 	ehci_dump_sqtds(setup);
   3766  1.234.2.64     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   3767        1.15  augustss #endif
   3768        1.15  augustss 
   3769  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   3770        1.18  augustss 
   3771  1.234.2.67     skrll 	/* Insert qTD in QH list - also does usb_syncmem(sqh) */
   3772  1.234.2.67     skrll 	ehci_set_qh_qtd(sqh, setup);
   3773   1.234.2.8     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3774   1.234.2.8     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3775       1.190       mrg 		    ehci_timeout, xfer);
   3776        1.15  augustss 	}
   3777        1.18  augustss 	ehci_add_intr_list(sc, exfer);
   3778   1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   3779       1.190       mrg 	mutex_exit(&sc->sc_lock);
   3780        1.15  augustss 
   3781  1.234.2.64     skrll #if 0
   3782        1.17  augustss #ifdef EHCI_DEBUG
   3783       1.229     skrll 	USBHIST_LOGN(ehcidebug, 10, "status=%x, dump:",
   3784       1.229     skrll 	    EOREAD4(sc, EHCI_USBSTS), 0, 0, 0);
   3785       1.229     skrll //	delay(10000);
   3786       1.229     skrll 	ehci_dump_regs(sc);
   3787       1.229     skrll 	ehci_dump_sqh(sc->sc_async_head);
   3788       1.229     skrll 	ehci_dump_sqh(sqh);
   3789       1.229     skrll 	ehci_dump_sqtds(setup);
   3790        1.15  augustss #endif
   3791  1.234.2.64     skrll #endif
   3792        1.15  augustss 
   3793  1.234.2.64     skrll 	if (sc->sc_bus.ub_usepolling)
   3794  1.234.2.64     skrll 		ehci_waitintr(sc, xfer);
   3795        1.15  augustss 
   3796  1.234.2.64     skrll 	return USBD_IN_PROGRESS;
   3797  1.234.2.64     skrll }
   3798  1.234.2.64     skrll 
   3799  1.234.2.64     skrll Static void
   3800  1.234.2.64     skrll ehci_device_ctrl_done(struct usbd_xfer *xfer)
   3801  1.234.2.64     skrll {
   3802  1.234.2.83     skrll 	ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer);
   3803  1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3804  1.234.2.64     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3805  1.234.2.64     skrll 	int len = UGETW(req->wLength);
   3806  1.234.2.64     skrll 	int rd = req->bmRequestType & UT_READ;
   3807  1.234.2.64     skrll 
   3808  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3809  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   3810  1.234.2.64     skrll 
   3811  1.234.2.64     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3812  1.234.2.64     skrll 	KASSERT(xfer->ux_rqflags & URQ_REQUEST);
   3813  1.234.2.64     skrll 
   3814  1.234.2.83     skrll 	usb_syncmem(&epipe->ctrl.reqdma, 0, sizeof(*req),
   3815  1.234.2.83     skrll 	    BUS_DMASYNC_POSTWRITE);
   3816  1.234.2.83     skrll 	if (len)
   3817  1.234.2.83     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3818  1.234.2.83     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3819  1.234.2.64     skrll 
   3820  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "length=%d", xfer->ux_actlen, 0, 0, 0);
   3821  1.234.2.64     skrll }
   3822  1.234.2.64     skrll 
   3823  1.234.2.64     skrll /* Abort a device control request. */
   3824  1.234.2.64     skrll Static void
   3825  1.234.2.64     skrll ehci_device_ctrl_abort(struct usbd_xfer *xfer)
   3826  1.234.2.64     skrll {
   3827  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3828  1.234.2.64     skrll 
   3829  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   3830  1.234.2.64     skrll 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   3831  1.234.2.64     skrll }
   3832  1.234.2.64     skrll 
   3833  1.234.2.64     skrll /* Close a device control pipe. */
   3834  1.234.2.64     skrll Static void
   3835  1.234.2.64     skrll ehci_device_ctrl_close(struct usbd_pipe *pipe)
   3836  1.234.2.64     skrll {
   3837  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   3838  1.234.2.64     skrll 	/*struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);*/
   3839  1.234.2.64     skrll 
   3840  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3841  1.234.2.64     skrll 
   3842  1.234.2.64     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3843  1.234.2.64     skrll 
   3844  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "pipe=%p", pipe, 0, 0, 0);
   3845  1.234.2.64     skrll 
   3846  1.234.2.64     skrll 	ehci_close_pipe(pipe, sc->sc_async_head);
   3847        1.10  augustss }
   3848        1.10  augustss 
   3849       1.108   xtraeme /*
   3850       1.108   xtraeme  * Some EHCI chips from VIA seem to trigger interrupts before writing back the
   3851       1.108   xtraeme  * qTD status, or miss signalling occasionally under heavy load.  If the host
   3852       1.108   xtraeme  * machine is too fast, we we can miss transaction completion - when we scan
   3853       1.108   xtraeme  * the active list the transaction still seems to be active.  This generally
   3854       1.108   xtraeme  * exhibits itself as a umass stall that never recovers.
   3855       1.108   xtraeme  *
   3856       1.108   xtraeme  * We work around this behaviour by setting up this callback after any softintr
   3857       1.108   xtraeme  * that completes with transactions still pending, giving us another chance to
   3858       1.108   xtraeme  * check for completion after the writeback has taken place.
   3859       1.108   xtraeme  */
   3860       1.164  uebayasi Static void
   3861       1.108   xtraeme ehci_intrlist_timeout(void *arg)
   3862       1.108   xtraeme {
   3863       1.108   xtraeme 	ehci_softc_t *sc = arg;
   3864       1.108   xtraeme 
   3865       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3866       1.229     skrll 
   3867       1.108   xtraeme 	usb_schedsoftintr(&sc->sc_bus);
   3868       1.108   xtraeme }
   3869       1.108   xtraeme 
   3870        1.10  augustss /************************/
   3871         1.5  augustss 
   3872  1.234.2.64     skrll Static int
   3873  1.234.2.64     skrll ehci_device_bulk_init(struct usbd_xfer *xfer)
   3874  1.234.2.64     skrll {
   3875  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3876  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3877  1.234.2.64     skrll 	usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc;
   3878  1.234.2.64     skrll 	int endpt = ed->bEndpointAddress;
   3879  1.234.2.64     skrll 	int isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3880  1.234.2.64     skrll 	int len = xfer->ux_bufsize;
   3881  1.234.2.64     skrll 	int err = 0;
   3882  1.234.2.64     skrll 
   3883  1.234.2.64     skrll 	exfer->ex_type = EX_BULK;
   3884  1.234.2.64     skrll 	exfer->ex_nsqtd = 0;
   3885  1.234.2.64     skrll 	err = ehci_alloc_sqtd_chain(sc, xfer, len, isread,
   3886  1.234.2.64     skrll 	    &exfer->ex_sqtdstart, &exfer->ex_sqtdend);
   3887  1.234.2.64     skrll 
   3888  1.234.2.64     skrll 	return err;
   3889  1.234.2.64     skrll }
   3890  1.234.2.64     skrll 
   3891  1.234.2.64     skrll Static void
   3892  1.234.2.64     skrll ehci_device_bulk_fini(struct usbd_xfer *xfer)
   3893  1.234.2.64     skrll {
   3894  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3895  1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   3896  1.234.2.64     skrll 
   3897  1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_BULK);
   3898  1.234.2.64     skrll 
   3899  1.234.2.64     skrll 	ehci_free_sqtds(sc, ex);
   3900  1.234.2.64     skrll 	if (ex->ex_nsqtd)
   3901  1.234.2.64     skrll 		kmem_free(ex->ex_sqtds, sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd);
   3902  1.234.2.64     skrll }
   3903  1.234.2.64     skrll 
   3904        1.19  augustss Static usbd_status
   3905  1.234.2.45     skrll ehci_device_bulk_transfer(struct usbd_xfer *xfer)
   3906        1.19  augustss {
   3907  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3908        1.19  augustss 	usbd_status err;
   3909        1.19  augustss 
   3910        1.19  augustss 	/* Insert last in queue. */
   3911       1.190       mrg 	mutex_enter(&sc->sc_lock);
   3912        1.19  augustss 	err = usb_insert_transfer(xfer);
   3913       1.190       mrg 	mutex_exit(&sc->sc_lock);
   3914        1.19  augustss 	if (err)
   3915  1.234.2.14     skrll 		return err;
   3916        1.19  augustss 
   3917        1.19  augustss 	/* Pipe isn't running, start first */
   3918  1.234.2.14     skrll 	return ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3919        1.19  augustss }
   3920        1.19  augustss 
   3921       1.164  uebayasi Static usbd_status
   3922  1.234.2.45     skrll ehci_device_bulk_start(struct usbd_xfer *xfer)
   3923        1.19  augustss {
   3924  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   3925  1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   3926  1.234.2.62     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   3927        1.19  augustss 	ehci_soft_qh_t *sqh;
   3928  1.234.2.64     skrll 	ehci_soft_qtd_t *end;
   3929        1.19  augustss 	int len, isread, endpt;
   3930        1.19  augustss 
   3931       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   3932       1.229     skrll 
   3933       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d",
   3934   1.234.2.8     skrll 	    xfer, xfer->ux_length, xfer->ux_flags, 0);
   3935        1.19  augustss 
   3936        1.19  augustss 	if (sc->sc_dying)
   3937  1.234.2.14     skrll 		return USBD_IOERROR;
   3938        1.19  augustss 
   3939  1.234.2.25     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   3940  1.234.2.64     skrll 	KASSERT(xfer->ux_length <= xfer->ux_bufsize);
   3941       1.190       mrg 
   3942   1.234.2.8     skrll 	len = xfer->ux_length;
   3943   1.234.2.8     skrll 	endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   3944        1.19  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   3945        1.19  augustss 	sqh = epipe->sqh;
   3946        1.19  augustss 
   3947  1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   3948  1.234.2.64     skrll #ifdef DIAGNOSTIC
   3949  1.234.2.64     skrll 	exfer->ex_isdone = false;
   3950  1.234.2.64     skrll #endif
   3951  1.234.2.64     skrll 
   3952  1.234.2.64     skrll 	/* Take lock here to protect nexttoggle */
   3953  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   3954  1.234.2.64     skrll 
   3955  1.234.2.69     skrll 	ehci_reset_sqtd_chain(sc, xfer, len, isread, &epipe->nexttoggle, &end);
   3956  1.234.2.64     skrll 
   3957  1.234.2.64     skrll 	exfer->ex_sqtdend = end;
   3958  1.234.2.64     skrll 	end->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   3959  1.234.2.64     skrll 	usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   3960  1.234.2.64     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3961        1.19  augustss 
   3962        1.19  augustss #ifdef EHCI_DEBUG
   3963  1.234.2.31     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   3964       1.229     skrll 	ehci_dump_sqh(sqh);
   3965  1.234.2.64     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   3966  1.234.2.31     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   3967        1.19  augustss #endif
   3968        1.19  augustss 
   3969  1.234.2.64     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3970  1.234.2.64     skrll 	    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   3971  1.234.2.67     skrll 
   3972  1.234.2.67     skrll 	/* also does usb_syncmem(sqh) */
   3973  1.234.2.67     skrll 	ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart);
   3974   1.234.2.8     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3975   1.234.2.8     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3976       1.190       mrg 		    ehci_timeout, xfer);
   3977        1.19  augustss 	}
   3978        1.19  augustss 	ehci_add_intr_list(sc, exfer);
   3979   1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   3980       1.190       mrg 	mutex_exit(&sc->sc_lock);
   3981        1.19  augustss 
   3982  1.234.2.64     skrll #if 0
   3983        1.19  augustss #ifdef EHCI_DEBUG
   3984       1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(2)", 0, 0, 0, 0);
   3985       1.229     skrll //	delay(10000);
   3986       1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(3)", 0, 0, 0, 0);
   3987       1.229     skrll 	ehci_dump_regs(sc);
   3988        1.29  augustss #if 0
   3989       1.229     skrll 	printf("async_head:\n");
   3990       1.229     skrll 	ehci_dump_sqh(sc->sc_async_head);
   3991        1.29  augustss #endif
   3992       1.229     skrll 	USBHIST_LOG(ehcidebug, "sqh:", 0, 0, 0, 0);
   3993       1.229     skrll 	ehci_dump_sqh(sqh);
   3994  1.234.2.64     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   3995  1.234.2.64     skrll #endif
   3996        1.19  augustss #endif
   3997        1.19  augustss 
   3998   1.234.2.8     skrll 	if (sc->sc_bus.ub_usepolling)
   3999        1.19  augustss 		ehci_waitintr(sc, xfer);
   4000        1.19  augustss 
   4001  1.234.2.14     skrll 	return USBD_IN_PROGRESS;
   4002        1.19  augustss }
   4003        1.19  augustss 
   4004        1.19  augustss Static void
   4005  1.234.2.45     skrll ehci_device_bulk_abort(struct usbd_xfer *xfer)
   4006        1.19  augustss {
   4007       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4008       1.229     skrll 
   4009       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer %p", xfer, 0, 0, 0);
   4010        1.19  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   4011        1.19  augustss }
   4012        1.19  augustss 
   4013        1.33  augustss /*
   4014        1.19  augustss  * Close a device bulk pipe.
   4015        1.19  augustss  */
   4016        1.19  augustss Static void
   4017  1.234.2.45     skrll ehci_device_bulk_close(struct usbd_pipe *pipe)
   4018        1.19  augustss {
   4019  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   4020  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   4021        1.19  augustss 
   4022       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4023       1.229     skrll 
   4024       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4025       1.190       mrg 
   4026       1.229     skrll 	USBHIST_LOG(ehcidebug, "pipe=%p", pipe, 0, 0, 0);
   4027   1.234.2.8     skrll 	pipe->up_endpoint->ue_toggle = epipe->nexttoggle;
   4028        1.19  augustss 	ehci_close_pipe(pipe, sc->sc_async_head);
   4029        1.19  augustss }
   4030        1.19  augustss 
   4031       1.164  uebayasi Static void
   4032  1.234.2.45     skrll ehci_device_bulk_done(struct usbd_xfer *xfer)
   4033        1.19  augustss {
   4034  1.234.2.83     skrll 	ehci_softc_t *sc __diagused = EHCI_XFER2SC(xfer);
   4035  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4036   1.234.2.8     skrll 	int endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4037       1.138    bouyer 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   4038        1.19  augustss 
   4039       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4040       1.229     skrll 
   4041  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p, actlen=%d", xfer, xfer->ux_actlen,
   4042  1.234.2.64     skrll 	    0, 0);
   4043        1.19  augustss 
   4044       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4045       1.190       mrg 
   4046  1.234.2.83     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4047  1.234.2.83     skrll 	    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4048        1.19  augustss 
   4049   1.234.2.8     skrll 	USBHIST_LOG(ehcidebug, "length=%d", xfer->ux_actlen, 0, 0, 0);
   4050        1.19  augustss }
   4051         1.5  augustss 
   4052        1.10  augustss /************************/
   4053        1.10  augustss 
   4054        1.78  augustss Static usbd_status
   4055        1.78  augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
   4056        1.78  augustss {
   4057        1.78  augustss 	struct ehci_soft_islot *isp;
   4058        1.78  augustss 	int islot, lev;
   4059        1.78  augustss 
   4060        1.78  augustss 	/* Find a poll rate that is large enough. */
   4061        1.78  augustss 	for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
   4062        1.78  augustss 		if (EHCI_ILEV_IVAL(lev) <= ival)
   4063        1.78  augustss 			break;
   4064        1.78  augustss 
   4065        1.78  augustss 	/* Pick an interrupt slot at the right level. */
   4066        1.78  augustss 	/* XXX could do better than picking at random */
   4067        1.78  augustss 	sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
   4068        1.78  augustss 	islot = EHCI_IQHIDX(lev, sc->sc_rand);
   4069        1.78  augustss 
   4070        1.78  augustss 	sqh->islot = islot;
   4071        1.78  augustss 	isp = &sc->sc_islots[islot];
   4072       1.190       mrg 	mutex_enter(&sc->sc_lock);
   4073       1.190       mrg 	ehci_add_qh(sc, sqh, isp->sqh);
   4074       1.190       mrg 	mutex_exit(&sc->sc_lock);
   4075        1.78  augustss 
   4076  1.234.2.14     skrll 	return USBD_NORMAL_COMPLETION;
   4077        1.78  augustss }
   4078        1.78  augustss 
   4079  1.234.2.64     skrll 
   4080  1.234.2.64     skrll Static int
   4081  1.234.2.64     skrll ehci_device_intr_init(struct usbd_xfer *xfer)
   4082  1.234.2.64     skrll {
   4083  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4084  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4085  1.234.2.64     skrll 	usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc;
   4086  1.234.2.64     skrll 	int endpt = ed->bEndpointAddress;
   4087  1.234.2.64     skrll 	int isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4088  1.234.2.64     skrll 	int len = xfer->ux_bufsize;
   4089  1.234.2.64     skrll 	int err;
   4090  1.234.2.64     skrll 
   4091  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4092  1.234.2.64     skrll 
   4093  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d", xfer, xfer->ux_length,
   4094  1.234.2.64     skrll 	    xfer->ux_flags, 0);
   4095  1.234.2.64     skrll 
   4096  1.234.2.64     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4097  1.234.2.64     skrll 	KASSERT(len != 0);
   4098  1.234.2.64     skrll 
   4099  1.234.2.64     skrll 	exfer->ex_type = EX_INTR;
   4100  1.234.2.64     skrll 	exfer->ex_nsqtd = 0;
   4101  1.234.2.64     skrll 	err = ehci_alloc_sqtd_chain(sc, xfer, len, isread,
   4102  1.234.2.64     skrll 	    &exfer->ex_sqtdstart, &exfer->ex_sqtdend);
   4103  1.234.2.64     skrll 
   4104  1.234.2.64     skrll 	return err;
   4105  1.234.2.64     skrll }
   4106  1.234.2.64     skrll 
   4107  1.234.2.64     skrll Static void
   4108  1.234.2.64     skrll ehci_device_intr_fini(struct usbd_xfer *xfer)
   4109  1.234.2.64     skrll {
   4110  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4111  1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   4112  1.234.2.64     skrll 
   4113  1.234.2.74     skrll 	KASSERT(ex->ex_type == EX_INTR);
   4114  1.234.2.64     skrll 
   4115  1.234.2.64     skrll 	ehci_free_sqtds(sc, ex);
   4116  1.234.2.64     skrll 	if (ex->ex_nsqtd)
   4117  1.234.2.64     skrll 		kmem_free(ex->ex_sqtds, sizeof(ehci_soft_qtd_t *) * ex->ex_nsqtd);
   4118  1.234.2.64     skrll }
   4119  1.234.2.64     skrll 
   4120        1.78  augustss Static usbd_status
   4121  1.234.2.45     skrll ehci_device_intr_transfer(struct usbd_xfer *xfer)
   4122        1.78  augustss {
   4123  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4124        1.78  augustss 	usbd_status err;
   4125        1.78  augustss 
   4126        1.78  augustss 	/* Insert last in queue. */
   4127       1.190       mrg 	mutex_enter(&sc->sc_lock);
   4128        1.78  augustss 	err = usb_insert_transfer(xfer);
   4129       1.190       mrg 	mutex_exit(&sc->sc_lock);
   4130        1.78  augustss 	if (err)
   4131  1.234.2.14     skrll 		return err;
   4132        1.78  augustss 
   4133        1.78  augustss 	/*
   4134        1.78  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   4135        1.78  augustss 	 * so start it first.
   4136        1.78  augustss 	 */
   4137  1.234.2.14     skrll 	return ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4138        1.78  augustss }
   4139        1.78  augustss 
   4140        1.78  augustss Static usbd_status
   4141  1.234.2.45     skrll ehci_device_intr_start(struct usbd_xfer *xfer)
   4142        1.78  augustss {
   4143  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4144  1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4145  1.234.2.62     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4146  1.234.2.69     skrll 	ehci_soft_qtd_t *end;
   4147        1.78  augustss 	ehci_soft_qh_t *sqh;
   4148        1.78  augustss 	int len, isread, endpt;
   4149        1.78  augustss 
   4150       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4151       1.229     skrll 
   4152  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d", xfer, xfer->ux_length,
   4153  1.234.2.64     skrll 	    xfer->ux_flags, 0);
   4154        1.78  augustss 
   4155        1.78  augustss 	if (sc->sc_dying)
   4156  1.234.2.14     skrll 		return USBD_IOERROR;
   4157        1.78  augustss 
   4158  1.234.2.26     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4159  1.234.2.64     skrll 	KASSERT(xfer->ux_length <= xfer->ux_bufsize);
   4160       1.190       mrg 
   4161   1.234.2.8     skrll 	len = xfer->ux_length;
   4162   1.234.2.8     skrll 	endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4163        1.78  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4164        1.78  augustss 	sqh = epipe->sqh;
   4165        1.78  augustss 
   4166  1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   4167  1.234.2.64     skrll #ifdef DIAGNOSTIC
   4168  1.234.2.64     skrll 	exfer->ex_isdone = false;
   4169  1.234.2.64     skrll #endif
   4170  1.234.2.64     skrll 
   4171  1.234.2.64     skrll 	/* Take lock to protect nexttoggle */
   4172  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   4173  1.234.2.69     skrll 	ehci_reset_sqtd_chain(sc, xfer, len, isread, &epipe->nexttoggle, &end);
   4174  1.234.2.64     skrll 
   4175  1.234.2.64     skrll 	end->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   4176  1.234.2.64     skrll 	usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   4177  1.234.2.64     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4178  1.234.2.64     skrll 	exfer->ex_sqtdend = end;
   4179        1.78  augustss 
   4180        1.78  augustss #ifdef EHCI_DEBUG
   4181  1.234.2.31     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
   4182       1.229     skrll 	ehci_dump_sqh(sqh);
   4183  1.234.2.64     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   4184  1.234.2.31     skrll 	USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
   4185        1.78  augustss #endif
   4186        1.78  augustss 
   4187  1.234.2.64     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4188  1.234.2.64     skrll 	    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   4189  1.234.2.67     skrll 
   4190  1.234.2.67     skrll 	/* also does usb_syncmem(sqh) */
   4191  1.234.2.69     skrll 	ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart);
   4192   1.234.2.8     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   4193   1.234.2.8     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   4194       1.190       mrg 		    ehci_timeout, xfer);
   4195        1.78  augustss 	}
   4196        1.78  augustss 	ehci_add_intr_list(sc, exfer);
   4197   1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   4198       1.190       mrg 	mutex_exit(&sc->sc_lock);
   4199        1.78  augustss 
   4200  1.234.2.64     skrll #if 0
   4201        1.78  augustss #ifdef EHCI_DEBUG
   4202       1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(2)", 0, 0, 0, 0);
   4203       1.229     skrll //	delay(10000);
   4204       1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "data(3)", 0, 0, 0, 0);
   4205       1.229     skrll 	ehci_dump_regs(sc);
   4206       1.229     skrll 	USBHIST_LOGN(ehcidebug, 5, "sqh:", 0, 0, 0, 0);
   4207       1.229     skrll 	ehci_dump_sqh(sqh);
   4208  1.234.2.69     skrll 	ehci_dump_sqtds(exfer->ex_sqtdstart);
   4209        1.78  augustss #endif
   4210  1.234.2.64     skrll #endif
   4211        1.78  augustss 
   4212   1.234.2.8     skrll 	if (sc->sc_bus.ub_usepolling)
   4213        1.78  augustss 		ehci_waitintr(sc, xfer);
   4214        1.78  augustss 
   4215  1.234.2.14     skrll 	return USBD_IN_PROGRESS;
   4216        1.78  augustss }
   4217        1.78  augustss 
   4218        1.78  augustss Static void
   4219  1.234.2.45     skrll ehci_device_intr_abort(struct usbd_xfer *xfer)
   4220        1.78  augustss {
   4221       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4222       1.229     skrll 
   4223       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
   4224   1.234.2.8     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   4225       1.227     skrll 
   4226       1.139  jmcneill 	/*
   4227       1.139  jmcneill 	 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
   4228       1.180       wiz 	 *       async doorbell. That's dependent on the async list, wheras
   4229       1.139  jmcneill 	 *       intr xfers are periodic, should not use this?
   4230       1.139  jmcneill 	 */
   4231        1.78  augustss 	ehci_abort_xfer(xfer, USBD_CANCELLED);
   4232        1.78  augustss }
   4233        1.78  augustss 
   4234        1.78  augustss Static void
   4235  1.234.2.45     skrll ehci_device_intr_close(struct usbd_pipe *pipe)
   4236        1.78  augustss {
   4237  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_PIPE2SC(pipe);
   4238  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(pipe);
   4239        1.78  augustss 	struct ehci_soft_islot *isp;
   4240        1.78  augustss 
   4241       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   4242       1.190       mrg 
   4243        1.78  augustss 	isp = &sc->sc_islots[epipe->sqh->islot];
   4244        1.78  augustss 	ehci_close_pipe(pipe, isp->sqh);
   4245        1.78  augustss }
   4246        1.78  augustss 
   4247        1.78  augustss Static void
   4248  1.234.2.45     skrll ehci_device_intr_done(struct usbd_xfer *xfer)
   4249        1.78  augustss {
   4250  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4251  1.234.2.52     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4252  1.234.2.52     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4253        1.78  augustss 	ehci_soft_qh_t *sqh;
   4254       1.190       mrg 	int len, isread, endpt;
   4255        1.78  augustss 
   4256       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4257       1.229     skrll 
   4258  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer=%p, actlen=%d", xfer, xfer->ux_actlen,
   4259  1.234.2.64     skrll 	    0, 0);
   4260        1.78  augustss 
   4261   1.234.2.8     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   4262       1.190       mrg 
   4263   1.234.2.8     skrll 	if (xfer->ux_pipe->up_repeat) {
   4264        1.78  augustss 
   4265  1.234.2.64     skrll 		KASSERT(exfer->ex_isdone);
   4266  1.234.2.64     skrll #ifdef DIAGNOSTIC
   4267  1.234.2.64     skrll 		exfer->ex_isdone = false;
   4268  1.234.2.64     skrll #endif
   4269  1.234.2.64     skrll 
   4270  1.234.2.64     skrll 		len = xfer->ux_length;
   4271   1.234.2.8     skrll 		endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4272        1.78  augustss 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4273   1.234.2.8     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   4274       1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4275        1.78  augustss 		sqh = epipe->sqh;
   4276        1.78  augustss 
   4277  1.234.2.64     skrll 		ehci_soft_qtd_t *end;
   4278  1.234.2.64     skrll 		ehci_reset_sqtd_chain(sc, xfer, len, isread,
   4279  1.234.2.69     skrll 		    &epipe->nexttoggle, &end);
   4280  1.234.2.64     skrll 		end->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
   4281  1.234.2.64     skrll 		usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
   4282  1.234.2.64     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4283        1.78  augustss 
   4284  1.234.2.64     skrll 		exfer->ex_sqtdend = end;
   4285        1.78  augustss 
   4286  1.234.2.67     skrll 		/* also does usb_syncmem(sqh) */
   4287  1.234.2.69     skrll 		ehci_set_qh_qtd(sqh, exfer->ex_sqtdstart);
   4288   1.234.2.8     skrll 		if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   4289   1.234.2.8     skrll 			callout_reset(&xfer->ux_callout,
   4290   1.234.2.8     skrll 			    mstohz(xfer->ux_timeout), ehci_timeout, xfer);
   4291        1.78  augustss 		}
   4292  1.234.2.83     skrll 		ehci_add_intr_list(sc, exfer);
   4293   1.234.2.8     skrll 		xfer->ux_status = USBD_IN_PROGRESS;
   4294  1.234.2.83     skrll 	} else {
   4295   1.234.2.8     skrll 		endpt = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4296       1.138    bouyer 		isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   4297   1.234.2.8     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4298       1.138    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4299        1.78  augustss 	}
   4300        1.78  augustss }
   4301        1.10  augustss 
   4302        1.10  augustss /************************/
   4303  1.234.2.64     skrll Static int
   4304  1.234.2.64     skrll ehci_device_fs_isoc_init(struct usbd_xfer *xfer)
   4305  1.234.2.64     skrll {
   4306  1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_PIPE2EPIPE(xfer->ux_pipe);
   4307  1.234.2.64     skrll 	struct usbd_device *dev = xfer->ux_pipe->up_dev;
   4308  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4309  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4310  1.234.2.64     skrll 	ehci_soft_sitd_t *sitd, *prev, *start, *stop;
   4311  1.234.2.64     skrll 	int i, k, frames;
   4312  1.234.2.64     skrll 	u_int huba, dir;
   4313  1.234.2.64     skrll 	int err;
   4314  1.234.2.64     skrll 
   4315  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4316  1.234.2.64     skrll 
   4317  1.234.2.64     skrll 	start = NULL;
   4318  1.234.2.64     skrll 	sitd = NULL;
   4319  1.234.2.64     skrll 
   4320  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer %p len %d flags %d", xfer, xfer->ux_length,
   4321  1.234.2.64     skrll 	    xfer->ux_flags, 0);
   4322  1.234.2.64     skrll 
   4323  1.234.2.64     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4324  1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0);
   4325  1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   4326  1.234.2.64     skrll 
   4327  1.234.2.64     skrll 	exfer->ex_type = EX_FS_ISOC;
   4328  1.234.2.64     skrll 	/*
   4329  1.234.2.64     skrll 	 * Step 1: Allocate and initialize sitds.
   4330  1.234.2.64     skrll 	 */
   4331  1.234.2.64     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4332  1.234.2.64     skrll 	if (i > 16 || i == 0) {
   4333  1.234.2.64     skrll 		/* Spec page 271 says intervals > 16 are invalid */
   4334  1.234.2.64     skrll 		USBHIST_LOG(ehcidebug, "bInterval %d invalid", i, 0, 0, 0);
   4335  1.234.2.64     skrll 
   4336  1.234.2.64     skrll 		return EINVAL;
   4337  1.234.2.64     skrll 	}
   4338  1.234.2.64     skrll 
   4339  1.234.2.64     skrll 	frames = xfer->ux_nframes;
   4340  1.234.2.64     skrll 	for (i = 0, prev = NULL; i < frames; i++, prev = sitd) {
   4341  1.234.2.64     skrll 		sitd = ehci_alloc_sitd(sc);
   4342  1.234.2.64     skrll 		if (sitd == NULL) {
   4343  1.234.2.64     skrll 			err = ENOMEM;
   4344  1.234.2.64     skrll 			goto fail;
   4345  1.234.2.64     skrll 		}
   4346  1.234.2.64     skrll 
   4347  1.234.2.64     skrll 		if (prev)
   4348  1.234.2.64     skrll 			prev->xfer_next = sitd;
   4349  1.234.2.64     skrll 		else
   4350  1.234.2.64     skrll 			start = sitd;
   4351  1.234.2.64     skrll 
   4352  1.234.2.64     skrll 		huba = dev->ud_myhsport->up_parent->ud_addr;
   4353  1.234.2.64     skrll 
   4354  1.234.2.64     skrll #if 0
   4355  1.234.2.64     skrll 		if (sc->sc_flags & EHCIF_FREESCALE) {
   4356  1.234.2.64     skrll 			// Set hub address to 0 if embedded TT is used.
   4357  1.234.2.64     skrll 			if (huba == sc->sc_addr)
   4358  1.234.2.64     skrll 				huba = 0;
   4359  1.234.2.64     skrll 		}
   4360  1.234.2.64     skrll #endif
   4361  1.234.2.64     skrll 
   4362  1.234.2.64     skrll 		k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4363  1.234.2.64     skrll 		dir = UE_GET_DIR(k) ? 1 : 0;
   4364  1.234.2.64     skrll 		sitd->sitd.sitd_endp =
   4365  1.234.2.64     skrll 		    htole32(EHCI_SITD_SET_ENDPT(UE_GET_ADDR(k)) |
   4366  1.234.2.64     skrll 		    EHCI_SITD_SET_DADDR(dev->ud_addr) |
   4367  1.234.2.64     skrll 		    EHCI_SITD_SET_PORT(dev->ud_myhsport->up_portno) |
   4368  1.234.2.64     skrll 		    EHCI_SITD_SET_HUBA(huba) |
   4369  1.234.2.64     skrll 		    EHCI_SITD_SET_DIR(dir));
   4370  1.234.2.64     skrll 
   4371  1.234.2.64     skrll 		sitd->sitd.sitd_back = htole32(EHCI_LINK_TERMINATE);
   4372  1.234.2.64     skrll 	} /* End of frame */
   4373  1.234.2.64     skrll 
   4374  1.234.2.64     skrll 	sitd->sitd.sitd_trans |= htole32(EHCI_SITD_IOC);
   4375  1.234.2.64     skrll 
   4376  1.234.2.64     skrll 	stop = sitd;
   4377  1.234.2.64     skrll 	stop->xfer_next = NULL;
   4378  1.234.2.64     skrll 	exfer->ex_sitdstart = start;
   4379  1.234.2.64     skrll 	exfer->ex_sitdend = stop;
   4380  1.234.2.64     skrll 
   4381  1.234.2.64     skrll 	return 0;
   4382  1.234.2.64     skrll 
   4383  1.234.2.64     skrll fail:
   4384  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   4385  1.234.2.64     skrll 	ehci_soft_sitd_t *next;
   4386  1.234.2.64     skrll 	for (sitd = start; sitd; sitd = next) {
   4387  1.234.2.64     skrll 		next = sitd->xfer_next;
   4388  1.234.2.64     skrll 		ehci_free_sitd_locked(sc, sitd);
   4389  1.234.2.64     skrll 	}
   4390  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   4391  1.234.2.64     skrll 
   4392  1.234.2.64     skrll 	return err;
   4393  1.234.2.64     skrll }
   4394  1.234.2.64     skrll 
   4395  1.234.2.64     skrll Static void
   4396  1.234.2.64     skrll ehci_device_fs_isoc_fini(struct usbd_xfer *xfer)
   4397  1.234.2.64     skrll {
   4398  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4399  1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   4400  1.234.2.64     skrll 
   4401  1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_FS_ISOC);
   4402  1.234.2.64     skrll 
   4403  1.234.2.64     skrll 	ehci_free_sitd_chain(sc, ex->ex_sitdstart);
   4404  1.234.2.64     skrll }
   4405         1.5  augustss 
   4406       1.113  christos Static usbd_status
   4407  1.234.2.45     skrll ehci_device_fs_isoc_transfer(struct usbd_xfer *xfer)
   4408   1.234.2.3     skrll {
   4409  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4410   1.234.2.3     skrll 	usbd_status err;
   4411   1.234.2.3     skrll 
   4412  1.234.2.40     skrll 	mutex_enter(&sc->sc_lock);
   4413   1.234.2.3     skrll 	err = usb_insert_transfer(xfer);
   4414  1.234.2.40     skrll 	mutex_exit(&sc->sc_lock);
   4415  1.234.2.40     skrll 
   4416   1.234.2.3     skrll 	if (err && err != USBD_IN_PROGRESS)
   4417   1.234.2.3     skrll 		return err;
   4418   1.234.2.3     skrll 
   4419   1.234.2.3     skrll 	return ehci_device_fs_isoc_start(xfer);
   4420   1.234.2.3     skrll }
   4421   1.234.2.3     skrll 
   4422   1.234.2.3     skrll Static usbd_status
   4423  1.234.2.45     skrll ehci_device_fs_isoc_start(struct usbd_xfer *xfer)
   4424   1.234.2.3     skrll {
   4425  1.234.2.63     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4426  1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);;
   4427  1.234.2.64     skrll 	struct usbd_device *dev = xfer->ux_pipe->up_dev;;
   4428  1.234.2.63     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4429  1.234.2.64     skrll 	ehci_soft_sitd_t *sitd;
   4430   1.234.2.3     skrll 	usb_dma_t *dma_buf;
   4431   1.234.2.3     skrll 	int i, j, k, frames;
   4432   1.234.2.3     skrll 	int offs, total_length;
   4433   1.234.2.3     skrll 	int frindex;
   4434  1.234.2.64     skrll 	u_int dir;
   4435   1.234.2.3     skrll 
   4436   1.234.2.3     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4437   1.234.2.3     skrll 
   4438   1.234.2.3     skrll 	sitd = NULL;
   4439   1.234.2.3     skrll 	total_length = 0;
   4440   1.234.2.3     skrll 
   4441   1.234.2.3     skrll 	/*
   4442   1.234.2.3     skrll 	 * To allow continuous transfers, above we start all transfers
   4443   1.234.2.3     skrll 	 * immediately. However, we're still going to get usbd_start_next call
   4444   1.234.2.3     skrll 	 * this when another xfer completes. So, check if this is already
   4445   1.234.2.3     skrll 	 * in progress or not
   4446   1.234.2.3     skrll 	 */
   4447   1.234.2.3     skrll 
   4448  1.234.2.64     skrll  	if (exfer->ex_isrunning) {
   4449   1.234.2.3     skrll 		return USBD_IN_PROGRESS;
   4450  1.234.2.64     skrll 	}
   4451   1.234.2.3     skrll 
   4452   1.234.2.3     skrll 	USBHIST_LOG(ehcidebug, "xfer %p len %d flags %d",
   4453   1.234.2.8     skrll 	    xfer, xfer->ux_length, xfer->ux_flags, 0);
   4454   1.234.2.3     skrll 
   4455   1.234.2.3     skrll 	if (sc->sc_dying)
   4456   1.234.2.3     skrll 		return USBD_IOERROR;
   4457   1.234.2.3     skrll 
   4458   1.234.2.3     skrll 	/*
   4459   1.234.2.3     skrll 	 * To avoid complication, don't allow a request right now that'll span
   4460   1.234.2.3     skrll 	 * the entire frame table. To within 4 frames, to allow some leeway
   4461   1.234.2.3     skrll 	 * on either side of where the hc currently is.
   4462   1.234.2.3     skrll 	 */
   4463   1.234.2.8     skrll 	if (epipe->pipe.up_endpoint->ue_edesc->bInterval *
   4464   1.234.2.8     skrll 			xfer->ux_nframes >= sc->sc_flsize - 4) {
   4465   1.234.2.3     skrll 		printf("ehci: isoc descriptor requested that spans the entire"
   4466   1.234.2.3     skrll 		    "frametable, too many frames\n");
   4467   1.234.2.3     skrll 		return USBD_INVAL;
   4468   1.234.2.3     skrll 	}
   4469   1.234.2.3     skrll 
   4470  1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths);
   4471  1.234.2.25     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4472  1.234.2.35     skrll 	KASSERT(exfer->ex_isdone);
   4473  1.234.2.25     skrll #ifdef DIAGNOSTIC
   4474  1.234.2.35     skrll 	exfer->ex_isdone = false;
   4475   1.234.2.3     skrll #endif
   4476   1.234.2.3     skrll 
   4477   1.234.2.3     skrll 	/*
   4478  1.234.2.64     skrll 	 * Step 1: Initialize sitds.
   4479   1.234.2.3     skrll 	 */
   4480   1.234.2.3     skrll 
   4481   1.234.2.8     skrll 	frames = xfer->ux_nframes;
   4482   1.234.2.8     skrll 	dma_buf = &xfer->ux_dmabuf;
   4483   1.234.2.3     skrll 	offs = 0;
   4484   1.234.2.3     skrll 
   4485  1.234.2.64     skrll 	for (sitd = exfer->ex_sitdstart, i = 0; i < frames;
   4486  1.234.2.64     skrll 	    i++, sitd = sitd->xfer_next) {
   4487  1.234.2.64     skrll 		KASSERT(sitd != NULL);
   4488  1.234.2.64     skrll 		KASSERT(xfer->ux_frlengths[i] <= 0x3ff);
   4489   1.234.2.3     skrll 
   4490   1.234.2.3     skrll 		sitd->sitd.sitd_trans = htole32(EHCI_SITD_ACTIVE |
   4491   1.234.2.8     skrll 		    EHCI_SITD_SET_LEN(xfer->ux_frlengths[i]));
   4492   1.234.2.3     skrll 
   4493  1.234.2.64     skrll 		/* Set page0 index and offset - TP and T-offset are set below */
   4494   1.234.2.3     skrll 		sitd->sitd.sitd_buffer[0] = htole32(DMAADDR(dma_buf, offs));
   4495   1.234.2.3     skrll 
   4496   1.234.2.8     skrll 		total_length += xfer->ux_frlengths[i];
   4497   1.234.2.8     skrll 		offs += xfer->ux_frlengths[i];
   4498   1.234.2.3     skrll 
   4499   1.234.2.3     skrll 		sitd->sitd.sitd_buffer[1] =
   4500   1.234.2.3     skrll 		    htole32(EHCI_SITD_SET_BPTR(DMAADDR(dma_buf, offs - 1)));
   4501   1.234.2.3     skrll 
   4502  1.234.2.64     skrll 		u_int huba __diagused = dev->ud_myhsport->up_parent->ud_addr;
   4503   1.234.2.3     skrll 
   4504  1.234.2.59     skrll #if 0
   4505  1.234.2.59     skrll 		if (sc->sc_flags & EHCIF_FREESCALE) {
   4506   1.234.2.3     skrll 			// Set hub address to 0 if embedded TT is used.
   4507   1.234.2.3     skrll 			if (huba == sc->sc_addr)
   4508   1.234.2.3     skrll 				huba = 0;
   4509   1.234.2.3     skrll 		}
   4510  1.234.2.59     skrll #endif
   4511   1.234.2.3     skrll 
   4512   1.234.2.8     skrll 		k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4513   1.234.2.3     skrll 		dir = UE_GET_DIR(k) ? 1 : 0;
   4514  1.234.2.64     skrll 		KASSERT(sitd->sitd.sitd_endp == htole32(
   4515  1.234.2.64     skrll 		    EHCI_SITD_SET_ENDPT(UE_GET_ADDR(k)) |
   4516   1.234.2.8     skrll 		    EHCI_SITD_SET_DADDR(dev->ud_addr) |
   4517   1.234.2.8     skrll 		    EHCI_SITD_SET_PORT(dev->ud_myhsport->up_portno) |
   4518   1.234.2.3     skrll 		    EHCI_SITD_SET_HUBA(huba) |
   4519  1.234.2.64     skrll 		    EHCI_SITD_SET_DIR(dir)));
   4520  1.234.2.64     skrll 		KASSERT(sitd->sitd.sitd_back == htole32(EHCI_LINK_TERMINATE));
   4521   1.234.2.3     skrll 
   4522  1.234.2.64     skrll 		uint8_t sa = 0;
   4523  1.234.2.64     skrll 		uint8_t sb = 0;
   4524   1.234.2.3     skrll 		u_int temp, tlen;
   4525   1.234.2.3     skrll 
   4526   1.234.2.3     skrll 		if (dir == 0) {	/* OUT */
   4527   1.234.2.3     skrll 			temp = 0;
   4528   1.234.2.8     skrll 			tlen = xfer->ux_frlengths[i];
   4529   1.234.2.3     skrll 			if (tlen <= 188) {
   4530   1.234.2.3     skrll 				temp |= 1;	/* T-count = 1, TP = ALL */
   4531   1.234.2.3     skrll 				tlen = 1;
   4532   1.234.2.3     skrll 			} else {
   4533   1.234.2.3     skrll 				tlen += 187;
   4534   1.234.2.3     skrll 				tlen /= 188;
   4535   1.234.2.3     skrll 				temp |= tlen;	/* T-count = [1..6] */
   4536   1.234.2.3     skrll 				temp |= 8;	/* TP = Begin */
   4537   1.234.2.3     skrll 			}
   4538   1.234.2.3     skrll 			sitd->sitd.sitd_buffer[1] |= htole32(temp);
   4539   1.234.2.3     skrll 
   4540   1.234.2.3     skrll 			tlen += sa;
   4541   1.234.2.3     skrll 
   4542   1.234.2.3     skrll 			if (tlen >= 8) {
   4543   1.234.2.3     skrll 				sb = 0;
   4544   1.234.2.3     skrll 			} else {
   4545   1.234.2.3     skrll 				sb = (1 << tlen);
   4546   1.234.2.3     skrll 			}
   4547   1.234.2.3     skrll 
   4548   1.234.2.3     skrll 			sa = (1 << sa);
   4549   1.234.2.3     skrll 			sa = (sb - sa) & 0x3F;
   4550   1.234.2.3     skrll 			sb = 0;
   4551   1.234.2.3     skrll 		} else {
   4552   1.234.2.3     skrll 			sb = (-(4 << sa)) & 0xFE;
   4553   1.234.2.3     skrll 			sa = (1 << sa) & 0x3F;
   4554   1.234.2.3     skrll 			sa = 0x01;
   4555   1.234.2.3     skrll 			sb = 0xfc;
   4556   1.234.2.3     skrll 		}
   4557   1.234.2.3     skrll 
   4558  1.234.2.64     skrll 		sitd->sitd.sitd_sched = htole32(
   4559  1.234.2.64     skrll 		    EHCI_SITD_SET_SMASK(sa) |
   4560  1.234.2.64     skrll 		    EHCI_SITD_SET_CMASK(sb)
   4561  1.234.2.64     skrll 		    );
   4562   1.234.2.3     skrll 
   4563  1.234.2.42     skrll 		usb_syncmem(&sitd->dma, sitd->offs, sizeof(ehci_sitd_t),
   4564  1.234.2.42     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4565   1.234.2.3     skrll 	} /* End of frame */
   4566   1.234.2.3     skrll 
   4567  1.234.2.64     skrll 	sitd = exfer->ex_sitdend;
   4568   1.234.2.3     skrll 	sitd->sitd.sitd_trans |= htole32(EHCI_SITD_IOC);
   4569   1.234.2.3     skrll 
   4570  1.234.2.42     skrll 	usb_syncmem(&sitd->dma, sitd->offs + offsetof(ehci_sitd_t, sitd_trans),
   4571  1.234.2.42     skrll 	    sizeof(sitd->sitd.sitd_trans),
   4572  1.234.2.42     skrll 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4573  1.234.2.42     skrll 
   4574  1.234.2.20     skrll 	usb_syncmem(&exfer->ex_xfer.ux_dmabuf, 0, total_length,
   4575  1.234.2.57     skrll 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4576   1.234.2.3     skrll 
   4577   1.234.2.3     skrll 	/*
   4578   1.234.2.3     skrll 	 * Part 2: Transfer descriptors have now been set up, now they must
   4579   1.234.2.3     skrll 	 * be scheduled into the periodic frame list. Erk. Not wanting to
   4580   1.234.2.3     skrll 	 * complicate matters, transfer is denied if the transfer spans
   4581   1.234.2.3     skrll 	 * more than the period frame list.
   4582   1.234.2.3     skrll 	 */
   4583   1.234.2.3     skrll 
   4584   1.234.2.3     skrll 	mutex_enter(&sc->sc_lock);
   4585   1.234.2.3     skrll 
   4586   1.234.2.3     skrll 	/* Start inserting frames */
   4587  1.234.2.47     skrll 	if (epipe->isoc.cur_xfers > 0) {
   4588  1.234.2.47     skrll 		frindex = epipe->isoc.next_frame;
   4589   1.234.2.3     skrll 	} else {
   4590   1.234.2.3     skrll 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   4591   1.234.2.3     skrll 		frindex = frindex >> 3; /* Erase microframe index */
   4592   1.234.2.3     skrll 		frindex += 2;
   4593   1.234.2.3     skrll 	}
   4594   1.234.2.3     skrll 
   4595   1.234.2.3     skrll 	if (frindex >= sc->sc_flsize)
   4596   1.234.2.3     skrll 		frindex &= (sc->sc_flsize - 1);
   4597   1.234.2.3     skrll 
   4598   1.234.2.3     skrll 	/* Whats the frame interval? */
   4599   1.234.2.8     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4600   1.234.2.3     skrll 
   4601  1.234.2.64     skrll 	for (sitd = exfer->ex_sitdstart, j = 0; j < frames;
   4602  1.234.2.64     skrll 	    j++, sitd = sitd->xfer_next) {
   4603  1.234.2.64     skrll 		KASSERT(sitd);
   4604   1.234.2.3     skrll 
   4605  1.234.2.42     skrll 		usb_syncmem(&sc->sc_fldma,
   4606  1.234.2.42     skrll 		    sizeof(ehci_link_t) * frindex,
   4607  1.234.2.42     skrll 		    sizeof(ehci_link_t),
   4608  1.234.2.42     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   4609  1.234.2.42     skrll 
   4610   1.234.2.3     skrll 		sitd->sitd.sitd_next = sc->sc_flist[frindex];
   4611   1.234.2.3     skrll 		if (sitd->sitd.sitd_next == 0)
   4612  1.234.2.43     skrll 			/*
   4613  1.234.2.43     skrll 			 * FIXME: frindex table gets initialized to NULL
   4614  1.234.2.43     skrll 			 * or EHCI_NULL?
   4615  1.234.2.43     skrll 			 */
   4616   1.234.2.3     skrll 			sitd->sitd.sitd_next = EHCI_NULL;
   4617   1.234.2.3     skrll 
   4618   1.234.2.3     skrll 		usb_syncmem(&sitd->dma,
   4619   1.234.2.3     skrll 		    sitd->offs + offsetof(ehci_sitd_t, sitd_next),
   4620   1.234.2.3     skrll 		    sizeof(ehci_sitd_t),
   4621   1.234.2.3     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4622   1.234.2.3     skrll 
   4623   1.234.2.3     skrll 		sc->sc_flist[frindex] =
   4624   1.234.2.3     skrll 		    htole32(EHCI_LINK_SITD | sitd->physaddr);
   4625   1.234.2.3     skrll 
   4626   1.234.2.3     skrll 		usb_syncmem(&sc->sc_fldma,
   4627   1.234.2.3     skrll 		    sizeof(ehci_link_t) * frindex,
   4628   1.234.2.3     skrll 		    sizeof(ehci_link_t),
   4629   1.234.2.3     skrll 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4630   1.234.2.3     skrll 
   4631  1.234.2.48     skrll 		sitd->frame_list.next = sc->sc_softsitds[frindex];
   4632   1.234.2.3     skrll 		sc->sc_softsitds[frindex] = sitd;
   4633  1.234.2.48     skrll 		if (sitd->frame_list.next != NULL)
   4634  1.234.2.48     skrll 			sitd->frame_list.next->frame_list.prev = sitd;
   4635   1.234.2.3     skrll 		sitd->slot = frindex;
   4636  1.234.2.48     skrll 		sitd->frame_list.prev = NULL;
   4637   1.234.2.3     skrll 
   4638   1.234.2.3     skrll 		frindex += i;
   4639   1.234.2.3     skrll 		if (frindex >= sc->sc_flsize)
   4640   1.234.2.3     skrll 			frindex -= sc->sc_flsize;
   4641   1.234.2.3     skrll 	}
   4642   1.234.2.3     skrll 
   4643  1.234.2.47     skrll 	epipe->isoc.cur_xfers++;
   4644  1.234.2.47     skrll 	epipe->isoc.next_frame = frindex;
   4645   1.234.2.3     skrll 
   4646  1.234.2.64     skrll 	exfer->ex_isrunning = true;
   4647   1.234.2.3     skrll 
   4648   1.234.2.3     skrll 	ehci_add_intr_list(sc, exfer);
   4649   1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   4650   1.234.2.3     skrll 
   4651   1.234.2.3     skrll 	mutex_exit(&sc->sc_lock);
   4652   1.234.2.3     skrll 
   4653   1.234.2.8     skrll 	if (sc->sc_bus.ub_usepolling) {
   4654   1.234.2.3     skrll 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   4655   1.234.2.3     skrll 		ehci_waitintr(sc, xfer);
   4656   1.234.2.3     skrll 	}
   4657   1.234.2.3     skrll 
   4658   1.234.2.3     skrll 	return USBD_IN_PROGRESS;
   4659   1.234.2.3     skrll }
   4660   1.234.2.3     skrll 
   4661   1.234.2.3     skrll Static void
   4662  1.234.2.45     skrll ehci_device_fs_isoc_abort(struct usbd_xfer *xfer)
   4663   1.234.2.3     skrll {
   4664   1.234.2.3     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4665   1.234.2.3     skrll 
   4666   1.234.2.3     skrll 	USBHIST_LOG(ehcidebug, "xfer = %p", xfer, 0, 0, 0);
   4667   1.234.2.3     skrll 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   4668   1.234.2.3     skrll }
   4669   1.234.2.3     skrll 
   4670   1.234.2.3     skrll Static void
   4671  1.234.2.45     skrll ehci_device_fs_isoc_close(struct usbd_pipe *pipe)
   4672   1.234.2.3     skrll {
   4673   1.234.2.3     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4674   1.234.2.3     skrll 
   4675   1.234.2.3     skrll 	USBHIST_LOG(ehcidebug, "nothing in the pipe to free?", 0, 0, 0, 0);
   4676   1.234.2.3     skrll }
   4677   1.234.2.3     skrll 
   4678   1.234.2.3     skrll Static void
   4679  1.234.2.45     skrll ehci_device_fs_isoc_done(struct usbd_xfer *xfer)
   4680   1.234.2.3     skrll {
   4681  1.234.2.61     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4682  1.234.2.61     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4683  1.234.2.62     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4684   1.234.2.3     skrll 
   4685   1.234.2.3     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   4686   1.234.2.3     skrll 
   4687  1.234.2.47     skrll 	epipe->isoc.cur_xfers--;
   4688  1.234.2.83     skrll 	if (exfer->ex_isrunning) {
   4689  1.234.2.64     skrll 		ehci_remove_sitd_chain(sc, exfer->ex_itdstart);
   4690  1.234.2.64     skrll 		exfer->ex_isrunning = false;
   4691   1.234.2.3     skrll 	}
   4692   1.234.2.3     skrll 
   4693  1.234.2.51     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4694  1.234.2.51     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   4695   1.234.2.3     skrll }
   4696  1.234.2.64     skrll 
   4697  1.234.2.64     skrll 
   4698  1.234.2.64     skrll /************************/
   4699  1.234.2.64     skrll 
   4700  1.234.2.64     skrll 
   4701  1.234.2.64     skrll Static int
   4702  1.234.2.64     skrll ehci_device_isoc_init(struct usbd_xfer *xfer)
   4703  1.234.2.64     skrll {
   4704  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4705  1.234.2.64     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4706  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4707  1.234.2.64     skrll 	ehci_soft_itd_t *itd, *prev, *start, *stop;
   4708  1.234.2.64     skrll 	int i, j, k;
   4709  1.234.2.64     skrll 	int frames, ufrperframe;
   4710  1.234.2.64     skrll 	int err;
   4711  1.234.2.64     skrll 
   4712  1.234.2.64     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4713  1.234.2.64     skrll 
   4714  1.234.2.64     skrll 	start = NULL;
   4715  1.234.2.64     skrll 	prev = NULL;
   4716  1.234.2.64     skrll 	itd = NULL;
   4717  1.234.2.64     skrll 
   4718  1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0);
   4719  1.234.2.64     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4720  1.234.2.64     skrll 	KASSERT(exfer->ex_isdone);
   4721  1.234.2.64     skrll 
   4722  1.234.2.64     skrll 	exfer->ex_type = EX_ISOC;
   4723  1.234.2.64     skrll 
   4724  1.234.2.64     skrll 	/*
   4725  1.234.2.64     skrll 	 * Step 1: Allocate and initialize itds, how many do we need?
   4726  1.234.2.64     skrll 	 * One per transfer if interval >= 8 microframes, less if we use
   4727  1.234.2.64     skrll 	 * multiple microframes per frame.
   4728  1.234.2.64     skrll 	 */
   4729  1.234.2.64     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4730  1.234.2.64     skrll 	if (i > 16 || i == 0) {
   4731  1.234.2.64     skrll 		/* Spec page 271 says intervals > 16 are invalid */
   4732  1.234.2.64     skrll 		USBHIST_LOG(ehcidebug, "bInterval %d invalid", i, 0, 0, 0);
   4733  1.234.2.64     skrll 		return USBD_INVAL;
   4734  1.234.2.64     skrll 	}
   4735  1.234.2.64     skrll 
   4736  1.234.2.64     skrll 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4737  1.234.2.64     skrll 	frames = (xfer->ux_nframes + (ufrperframe - 1)) / ufrperframe;
   4738  1.234.2.64     skrll 
   4739  1.234.2.64     skrll 	for (i = 0, prev = NULL; i < frames; i++, prev = itd) {
   4740  1.234.2.64     skrll 		itd = ehci_alloc_itd(sc);
   4741  1.234.2.64     skrll 		if (itd == NULL) {
   4742  1.234.2.64     skrll 			err = ENOMEM;
   4743  1.234.2.64     skrll 			goto fail;
   4744  1.234.2.64     skrll 		}
   4745  1.234.2.64     skrll 
   4746  1.234.2.64     skrll 		if (prev != NULL) {
   4747  1.234.2.64     skrll 			/* Maybe not as it's updated by the scheduling? */
   4748  1.234.2.64     skrll 			prev->itd.itd_next =
   4749  1.234.2.64     skrll 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4750  1.234.2.64     skrll 
   4751  1.234.2.64     skrll 			prev->xfer_next = itd;
   4752  1.234.2.64     skrll 		} else {
   4753  1.234.2.64     skrll 			start = itd;
   4754  1.234.2.64     skrll 		}
   4755  1.234.2.64     skrll 
   4756  1.234.2.64     skrll 		/*
   4757  1.234.2.64     skrll 		 * Other special values
   4758  1.234.2.64     skrll 		 */
   4759  1.234.2.64     skrll 		k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4760  1.234.2.64     skrll 		itd->itd.itd_bufr[0] = htole32(
   4761  1.234.2.64     skrll 		    EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4762  1.234.2.64     skrll 		    EHCI_ITD_SET_DADDR(epipe->pipe.up_dev->ud_addr));
   4763  1.234.2.64     skrll 
   4764  1.234.2.64     skrll 		k = (UE_GET_DIR(epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress))
   4765  1.234.2.64     skrll 		    ? 1 : 0;
   4766  1.234.2.64     skrll 		j = UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize);
   4767  1.234.2.64     skrll 		itd->itd.itd_bufr[1] |= htole32(
   4768  1.234.2.64     skrll 		    EHCI_ITD_SET_DIR(k) |
   4769  1.234.2.64     skrll 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4770  1.234.2.64     skrll 
   4771  1.234.2.64     skrll 		/* FIXME: handle invalid trans - should be done in openpipe */
   4772  1.234.2.64     skrll 		itd->itd.itd_bufr[2] |=
   4773  1.234.2.64     skrll 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4774  1.234.2.64     skrll 	} /* End of frame */
   4775  1.234.2.64     skrll 
   4776  1.234.2.64     skrll 	stop = itd;
   4777  1.234.2.64     skrll 	stop->xfer_next = NULL;
   4778  1.234.2.64     skrll 
   4779  1.234.2.64     skrll 	exfer->ex_itdstart = start;
   4780  1.234.2.64     skrll 	exfer->ex_itdend = stop;
   4781  1.234.2.64     skrll 
   4782  1.234.2.64     skrll 	return 0;
   4783  1.234.2.64     skrll fail:
   4784  1.234.2.64     skrll 	mutex_enter(&sc->sc_lock);
   4785  1.234.2.64     skrll 	ehci_soft_itd_t *next;
   4786  1.234.2.64     skrll 	for (itd = start; itd; itd = next) {
   4787  1.234.2.64     skrll 		next = itd->xfer_next;
   4788  1.234.2.64     skrll 		ehci_free_itd_locked(sc, itd);
   4789  1.234.2.64     skrll 	}
   4790  1.234.2.64     skrll 	mutex_exit(&sc->sc_lock);
   4791  1.234.2.64     skrll 
   4792  1.234.2.64     skrll 	return err;
   4793  1.234.2.64     skrll 
   4794  1.234.2.64     skrll }
   4795  1.234.2.64     skrll 
   4796  1.234.2.64     skrll Static void
   4797  1.234.2.64     skrll ehci_device_isoc_fini(struct usbd_xfer *xfer)
   4798  1.234.2.64     skrll {
   4799  1.234.2.64     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4800  1.234.2.64     skrll 	struct ehci_xfer *ex = EHCI_XFER2EXFER(xfer);
   4801  1.234.2.64     skrll 
   4802  1.234.2.64     skrll 	KASSERT(ex->ex_type == EX_ISOC);
   4803  1.234.2.64     skrll 
   4804  1.234.2.64     skrll 	ehci_free_itd_chain(sc, ex->ex_itdstart);
   4805  1.234.2.64     skrll }
   4806  1.234.2.64     skrll 
   4807   1.234.2.3     skrll Static usbd_status
   4808  1.234.2.45     skrll ehci_device_isoc_transfer(struct usbd_xfer *xfer)
   4809       1.113  christos {
   4810  1.234.2.58     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4811       1.139  jmcneill 	usbd_status err;
   4812       1.139  jmcneill 
   4813       1.190       mrg 	mutex_enter(&sc->sc_lock);
   4814       1.139  jmcneill 	err = usb_insert_transfer(xfer);
   4815       1.190       mrg 	mutex_exit(&sc->sc_lock);
   4816       1.139  jmcneill 	if (err && err != USBD_IN_PROGRESS)
   4817       1.139  jmcneill 		return err;
   4818       1.139  jmcneill 
   4819       1.139  jmcneill 	return ehci_device_isoc_start(xfer);
   4820       1.113  christos }
   4821       1.139  jmcneill 
   4822       1.113  christos Static usbd_status
   4823  1.234.2.45     skrll ehci_device_isoc_start(struct usbd_xfer *xfer)
   4824       1.113  christos {
   4825  1.234.2.61     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   4826  1.234.2.61     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   4827  1.234.2.64     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   4828  1.234.2.64     skrll 	ehci_soft_itd_t *itd, *prev;
   4829       1.139  jmcneill 	usb_dma_t *dma_buf;
   4830  1.234.2.64     skrll 	int i, j;
   4831  1.234.2.64     skrll 	int frames, uframes, ufrperframe;
   4832       1.190       mrg 	int trans_count, offs, total_length;
   4833       1.139  jmcneill 	int frindex;
   4834       1.139  jmcneill 
   4835       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   4836       1.229     skrll 
   4837       1.139  jmcneill 	prev = NULL;
   4838       1.139  jmcneill 	itd = NULL;
   4839       1.139  jmcneill 	trans_count = 0;
   4840       1.139  jmcneill 	total_length = 0;
   4841       1.139  jmcneill 
   4842       1.139  jmcneill 	/*
   4843       1.139  jmcneill 	 * To allow continuous transfers, above we start all transfers
   4844       1.139  jmcneill 	 * immediately. However, we're still going to get usbd_start_next call
   4845       1.139  jmcneill 	 * this when another xfer completes. So, check if this is already
   4846       1.139  jmcneill 	 * in progress or not
   4847       1.139  jmcneill 	 */
   4848       1.139  jmcneill 
   4849  1.234.2.64     skrll 	if (exfer->ex_isrunning) {
   4850       1.139  jmcneill 		return USBD_IN_PROGRESS;
   4851  1.234.2.64     skrll 	}
   4852       1.139  jmcneill 
   4853  1.234.2.64     skrll 	USBHIST_LOG(ehcidebug, "xfer %p flags %d", xfer, xfer->ux_flags, 0, 0);
   4854       1.139  jmcneill 
   4855       1.139  jmcneill 	if (sc->sc_dying)
   4856       1.139  jmcneill 		return USBD_IOERROR;
   4857       1.139  jmcneill 
   4858       1.139  jmcneill 	/*
   4859       1.139  jmcneill 	 * To avoid complication, don't allow a request right now that'll span
   4860       1.139  jmcneill 	 * the entire frame table. To within 4 frames, to allow some leeway
   4861       1.139  jmcneill 	 * on either side of where the hc currently is.
   4862       1.139  jmcneill 	 */
   4863   1.234.2.8     skrll 	if ((1 << (epipe->pipe.up_endpoint->ue_edesc->bInterval)) *
   4864   1.234.2.8     skrll 			xfer->ux_nframes >= (sc->sc_flsize - 4) * 8) {
   4865       1.229     skrll 		USBHIST_LOG(ehcidebug,
   4866       1.229     skrll 		    "isoc descriptor spans entire frametable", 0, 0, 0, 0);
   4867       1.139  jmcneill 		printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
   4868       1.139  jmcneill 		return USBD_INVAL;
   4869       1.139  jmcneill 	}
   4870       1.139  jmcneill 
   4871  1.234.2.64     skrll 	KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths);
   4872  1.234.2.25     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   4873  1.234.2.35     skrll 	KASSERT(exfer->ex_isdone);
   4874  1.234.2.25     skrll #ifdef DIAGNOSTIC
   4875  1.234.2.35     skrll 	exfer->ex_isdone = false;
   4876       1.139  jmcneill #endif
   4877       1.139  jmcneill 
   4878       1.139  jmcneill 	/*
   4879  1.234.2.64     skrll 	 * Step 1: Re-Initialize itds
   4880       1.139  jmcneill 	 */
   4881       1.139  jmcneill 
   4882   1.234.2.8     skrll 	i = epipe->pipe.up_endpoint->ue_edesc->bInterval;
   4883       1.139  jmcneill 	if (i > 16 || i == 0) {
   4884       1.139  jmcneill 		/* Spec page 271 says intervals > 16 are invalid */
   4885  1.234.2.21     skrll 		USBHIST_LOG(ehcidebug, "bInterval %d invalid", i, 0, 0, 0);
   4886       1.139  jmcneill 		return USBD_INVAL;
   4887       1.139  jmcneill 	}
   4888       1.139  jmcneill 
   4889       1.168  jakllsch 	ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
   4890   1.234.2.8     skrll 	frames = (xfer->ux_nframes + (ufrperframe - 1)) / ufrperframe;
   4891       1.168  jakllsch 	uframes = USB_UFRAMES_PER_FRAME / ufrperframe;
   4892       1.142  drochner 
   4893       1.139  jmcneill 	if (frames == 0) {
   4894       1.229     skrll 		USBHIST_LOG(ehcidebug, "frames == 0", 0, 0, 0, 0);
   4895       1.139  jmcneill 		return USBD_INVAL;
   4896       1.139  jmcneill 	}
   4897       1.139  jmcneill 
   4898   1.234.2.8     skrll 	dma_buf = &xfer->ux_dmabuf;
   4899       1.139  jmcneill 	offs = 0;
   4900       1.139  jmcneill 
   4901  1.234.2.64     skrll 	itd = exfer->ex_itdstart;
   4902  1.234.2.64     skrll 	for (i = 0; i < frames; i++, itd = itd->xfer_next) {
   4903       1.139  jmcneill 		int froffs = offs;
   4904       1.139  jmcneill 
   4905       1.139  jmcneill 		if (prev != NULL) {
   4906       1.139  jmcneill 			prev->itd.itd_next =
   4907       1.139  jmcneill 			    htole32(itd->physaddr | EHCI_LINK_ITD);
   4908  1.234.2.42     skrll 			usb_syncmem(&prev->dma,
   4909  1.234.2.42     skrll 			    prev->offs + offsetof(ehci_itd_t, itd_next),
   4910  1.234.2.64     skrll 			    sizeof(prev->itd.itd_next), BUS_DMASYNC_POSTWRITE);
   4911       1.139  jmcneill 			prev->xfer_next = itd;
   4912       1.139  jmcneill 		}
   4913       1.139  jmcneill 
   4914       1.139  jmcneill 		/*
   4915       1.139  jmcneill 		 * Step 1.5, initialize uframes
   4916  1.234.2.85     skrll 		 */
   4917       1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) {
   4918       1.139  jmcneill 			/* Calculate which page in the list this starts in */
   4919       1.139  jmcneill 			int addr = DMAADDR(dma_buf, froffs);
   4920       1.139  jmcneill 			addr = EHCI_PAGE_OFFSET(addr);
   4921       1.139  jmcneill 			addr += (offs - froffs);
   4922       1.139  jmcneill 			addr = EHCI_PAGE(addr);
   4923       1.139  jmcneill 			addr /= EHCI_PAGE_SIZE;
   4924       1.139  jmcneill 
   4925  1.234.2.27     skrll 			/*
   4926  1.234.2.27     skrll 			 * This gets the initial offset into the first page,
   4927       1.139  jmcneill 			 * looks how far further along the current uframe
   4928       1.139  jmcneill 			 * offset is. Works out how many pages that is.
   4929       1.139  jmcneill 			 */
   4930       1.139  jmcneill 
   4931       1.139  jmcneill 			itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
   4932   1.234.2.8     skrll 			    EHCI_ITD_SET_LEN(xfer->ux_frlengths[trans_count]) |
   4933       1.139  jmcneill 			    EHCI_ITD_SET_PG(addr) |
   4934       1.139  jmcneill 			    EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
   4935       1.139  jmcneill 
   4936   1.234.2.8     skrll 			total_length += xfer->ux_frlengths[trans_count];
   4937   1.234.2.8     skrll 			offs += xfer->ux_frlengths[trans_count];
   4938       1.139  jmcneill 			trans_count++;
   4939       1.139  jmcneill 
   4940   1.234.2.8     skrll 			if (trans_count >= xfer->ux_nframes) { /*Set IOC*/
   4941       1.139  jmcneill 				itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
   4942       1.145  drochner 				break;
   4943       1.139  jmcneill 			}
   4944       1.195  christos 		}
   4945       1.139  jmcneill 
   4946  1.234.2.27     skrll 		/*
   4947  1.234.2.27     skrll 		 * Step 1.75, set buffer pointers. To simplify matters, all
   4948       1.139  jmcneill 		 * pointers are filled out for the next 7 hardware pages in
   4949       1.139  jmcneill 		 * the dma block, so no need to worry what pages to cover
   4950       1.139  jmcneill 		 * and what to not.
   4951       1.139  jmcneill 		 */
   4952       1.139  jmcneill 
   4953       1.168  jakllsch 		for (j = 0; j < EHCI_ITD_NBUFFERS; j++) {
   4954       1.139  jmcneill 			/*
   4955       1.139  jmcneill 			 * Don't try to lookup a page that's past the end
   4956       1.139  jmcneill 			 * of buffer
   4957       1.139  jmcneill 			 */
   4958       1.139  jmcneill 			int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
   4959   1.234.2.8     skrll 			if (page_offs >= dma_buf->udma_block->size)
   4960       1.139  jmcneill 				break;
   4961       1.139  jmcneill 
   4962  1.234.2.64     skrll 			uint64_t page = DMAADDR(dma_buf, page_offs);
   4963       1.139  jmcneill 			page = EHCI_PAGE(page);
   4964  1.234.2.64     skrll 			itd->itd.itd_bufr[j] = htole32(EHCI_ITD_SET_BPTR(page));
   4965  1.234.2.64     skrll 			itd->itd.itd_bufr_hi[j] = htole32(page >> 32);
   4966       1.139  jmcneill 		}
   4967       1.139  jmcneill 		/*
   4968       1.139  jmcneill 		 * Other special values
   4969       1.139  jmcneill 		 */
   4970       1.139  jmcneill 
   4971  1.234.2.64     skrll 		int k = epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   4972       1.139  jmcneill 		itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
   4973   1.234.2.8     skrll 		    EHCI_ITD_SET_DADDR(epipe->pipe.up_dev->ud_addr));
   4974       1.139  jmcneill 
   4975   1.234.2.8     skrll 		k = (UE_GET_DIR(epipe->pipe.up_endpoint->ue_edesc->bEndpointAddress))
   4976       1.139  jmcneill 		    ? 1 : 0;
   4977   1.234.2.8     skrll 		j = UGETW(epipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize);
   4978       1.139  jmcneill 		itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
   4979       1.139  jmcneill 		    EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
   4980       1.139  jmcneill 
   4981       1.139  jmcneill 		/* FIXME: handle invalid trans */
   4982       1.195  christos 		itd->itd.itd_bufr[2] |=
   4983       1.139  jmcneill 		    htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
   4984       1.139  jmcneill 
   4985  1.234.2.42     skrll 		usb_syncmem(&itd->dma, itd->offs, sizeof(ehci_itd_t),
   4986       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   4987       1.139  jmcneill 
   4988       1.139  jmcneill 		prev = itd;
   4989       1.139  jmcneill 	} /* End of frame */
   4990       1.139  jmcneill 
   4991  1.234.2.20     skrll 	usb_syncmem(&exfer->ex_xfer.ux_dmabuf, 0, total_length,
   4992  1.234.2.57     skrll 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4993       1.155    jmorse 
   4994       1.139  jmcneill 	/*
   4995       1.139  jmcneill 	 * Part 2: Transfer descriptors have now been set up, now they must
   4996       1.139  jmcneill 	 * be scheduled into the period frame list. Erk. Not wanting to
   4997       1.139  jmcneill 	 * complicate matters, transfer is denied if the transfer spans
   4998       1.139  jmcneill 	 * more than the period frame list.
   4999       1.139  jmcneill 	 */
   5000       1.139  jmcneill 
   5001       1.190       mrg 	mutex_enter(&sc->sc_lock);
   5002       1.139  jmcneill 
   5003       1.139  jmcneill 	/* Start inserting frames */
   5004  1.234.2.47     skrll 	if (epipe->isoc.cur_xfers > 0) {
   5005  1.234.2.47     skrll 		frindex = epipe->isoc.next_frame;
   5006       1.139  jmcneill 	} else {
   5007       1.139  jmcneill 		frindex = EOREAD4(sc, EHCI_FRINDEX);
   5008       1.139  jmcneill 		frindex = frindex >> 3; /* Erase microframe index */
   5009       1.139  jmcneill 		frindex += 2;
   5010       1.139  jmcneill 	}
   5011       1.139  jmcneill 
   5012       1.139  jmcneill 	if (frindex >= sc->sc_flsize)
   5013       1.139  jmcneill 		frindex &= (sc->sc_flsize - 1);
   5014       1.139  jmcneill 
   5015       1.168  jakllsch 	/* What's the frame interval? */
   5016   1.234.2.8     skrll 	i = (1 << (epipe->pipe.up_endpoint->ue_edesc->bInterval - 1));
   5017       1.168  jakllsch 	if (i / USB_UFRAMES_PER_FRAME == 0)
   5018       1.139  jmcneill 		i = 1;
   5019       1.139  jmcneill 	else
   5020       1.168  jakllsch 		i /= USB_UFRAMES_PER_FRAME;
   5021       1.139  jmcneill 
   5022  1.234.2.64     skrll 	itd = exfer->ex_itdstart;
   5023       1.139  jmcneill 	for (j = 0; j < frames; j++) {
   5024  1.234.2.64     skrll 		KASSERTMSG(itd != NULL, "frame %d\n", j);
   5025       1.139  jmcneill 
   5026  1.234.2.42     skrll 		usb_syncmem(&sc->sc_fldma,
   5027  1.234.2.42     skrll 		    sizeof(ehci_link_t) * frindex,
   5028  1.234.2.42     skrll 		    sizeof(ehci_link_t),
   5029  1.234.2.42     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   5030  1.234.2.42     skrll 
   5031       1.139  jmcneill 		itd->itd.itd_next = sc->sc_flist[frindex];
   5032       1.139  jmcneill 		if (itd->itd.itd_next == 0)
   5033  1.234.2.60     skrll 			/*
   5034  1.234.2.60     skrll 			 * FIXME: frindex table gets initialized to NULL
   5035  1.234.2.60     skrll 			 * or EHCI_NULL?
   5036  1.234.2.60     skrll 			 */
   5037       1.162  uebayasi 			itd->itd.itd_next = EHCI_NULL;
   5038       1.139  jmcneill 
   5039       1.139  jmcneill 		usb_syncmem(&itd->dma,
   5040       1.139  jmcneill 		    itd->offs + offsetof(ehci_itd_t, itd_next),
   5041   1.234.2.2     skrll 		    sizeof(itd->itd.itd_next),
   5042       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   5043       1.139  jmcneill 
   5044       1.139  jmcneill 		sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
   5045       1.139  jmcneill 
   5046       1.139  jmcneill 		usb_syncmem(&sc->sc_fldma,
   5047       1.139  jmcneill 		    sizeof(ehci_link_t) * frindex,
   5048   1.234.2.2     skrll 		    sizeof(ehci_link_t),
   5049       1.139  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   5050       1.139  jmcneill 
   5051  1.234.2.48     skrll 		itd->frame_list.next = sc->sc_softitds[frindex];
   5052       1.139  jmcneill 		sc->sc_softitds[frindex] = itd;
   5053  1.234.2.48     skrll 		if (itd->frame_list.next != NULL)
   5054  1.234.2.48     skrll 			itd->frame_list.next->frame_list.prev = itd;
   5055       1.139  jmcneill 		itd->slot = frindex;
   5056  1.234.2.48     skrll 		itd->frame_list.prev = NULL;
   5057       1.139  jmcneill 
   5058       1.139  jmcneill 		frindex += i;
   5059       1.139  jmcneill 		if (frindex >= sc->sc_flsize)
   5060       1.139  jmcneill 			frindex -= sc->sc_flsize;
   5061       1.139  jmcneill 
   5062       1.139  jmcneill 		itd = itd->xfer_next;
   5063       1.139  jmcneill 	}
   5064       1.139  jmcneill 
   5065  1.234.2.47     skrll 	epipe->isoc.cur_xfers++;
   5066  1.234.2.47     skrll 	epipe->isoc.next_frame = frindex;
   5067       1.139  jmcneill 
   5068  1.234.2.64     skrll 	exfer->ex_isrunning = true;
   5069       1.139  jmcneill 
   5070       1.139  jmcneill 	ehci_add_intr_list(sc, exfer);
   5071   1.234.2.8     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   5072  1.234.2.64     skrll 
   5073       1.190       mrg 	mutex_exit(&sc->sc_lock);
   5074       1.139  jmcneill 
   5075   1.234.2.8     skrll 	if (sc->sc_bus.ub_usepolling) {
   5076       1.139  jmcneill 		printf("Starting ehci isoc xfer with polling. Bad idea?\n");
   5077       1.139  jmcneill 		ehci_waitintr(sc, xfer);
   5078       1.139  jmcneill 	}
   5079       1.139  jmcneill 
   5080       1.139  jmcneill 	return USBD_IN_PROGRESS;
   5081       1.113  christos }
   5082       1.139  jmcneill 
   5083       1.113  christos Static void
   5084  1.234.2.45     skrll ehci_device_isoc_abort(struct usbd_xfer *xfer)
   5085       1.113  christos {
   5086       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   5087       1.229     skrll 
   5088       1.229     skrll 	USBHIST_LOG(ehcidebug, "xfer = %p", xfer, 0, 0, 0);
   5089       1.139  jmcneill 	ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
   5090       1.113  christos }
   5091       1.139  jmcneill 
   5092       1.113  christos Static void
   5093  1.234.2.45     skrll ehci_device_isoc_close(struct usbd_pipe *pipe)
   5094       1.113  christos {
   5095       1.229     skrll 	USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
   5096       1.229     skrll 
   5097       1.229     skrll 	USBHIST_LOG(ehcidebug, "nothing in the pipe to free?", 0, 0, 0, 0);
   5098       1.113  christos }
   5099       1.139  jmcneill 
   5100       1.113  christos Static void
   5101  1.234.2.45     skrll ehci_device_isoc_done(struct usbd_xfer *xfer)
   5102       1.113  christos {
   5103  1.234.2.61     skrll 	struct ehci_xfer *exfer = EHCI_XFER2EXFER(xfer);
   5104  1.234.2.61     skrll 	ehci_softc_t *sc = EHCI_XFER2SC(xfer);
   5105  1.234.2.61     skrll 	struct ehci_pipe *epipe = EHCI_XFER2EPIPE(xfer);
   5106       1.139  jmcneill 
   5107       1.190       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   5108       1.190       mrg 
   5109  1.234.2.47     skrll 	epipe->isoc.cur_xfers--;
   5110  1.234.2.83     skrll 	if (exfer->ex_isrunning) {
   5111  1.234.2.64     skrll 		ehci_remove_itd_chain(sc, exfer->ex_sitdstart);
   5112  1.234.2.64     skrll 		exfer->ex_isrunning = false;
   5113       1.139  jmcneill 	}
   5114  1.234.2.51     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   5115  1.234.2.51     skrll 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   5116       1.113  christos }
   5117