ehci.c revision 1.244 1 1.244 pooka /* $NetBSD: ehci.c,v 1.244 2015/08/24 23:55:04 pooka Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.190 mrg * Copyright (c) 2004-2012 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation
8 1.190 mrg * by Lennart Augustsson (lennart (at) augustsson.net), Charles M. Hannum,
9 1.190 mrg * Jeremy Morse (jeremy.morse (at) gmail.com), Jared D. McNeill
10 1.190 mrg * (jmcneill (at) invisible.ca) and Matthew R. Green (mrg (at) eterna.com.au).
11 1.1 augustss *
12 1.1 augustss * Redistribution and use in source and binary forms, with or without
13 1.1 augustss * modification, are permitted provided that the following conditions
14 1.1 augustss * are met:
15 1.1 augustss * 1. Redistributions of source code must retain the above copyright
16 1.1 augustss * notice, this list of conditions and the following disclaimer.
17 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 augustss * notice, this list of conditions and the following disclaimer in the
19 1.1 augustss * documentation and/or other materials provided with the distribution.
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 augustss * POSSIBILITY OF SUCH DAMAGE.
32 1.1 augustss */
33 1.1 augustss
34 1.1 augustss /*
35 1.3 augustss * USB Enhanced Host Controller Driver, a.k.a. USB 2.0 controller.
36 1.1 augustss *
37 1.35 enami * The EHCI 1.0 spec can be found at
38 1.160 uebayasi * http://www.intel.com/technology/usb/spec.htm
39 1.7 augustss * and the USB 2.0 spec at
40 1.160 uebayasi * http://www.usb.org/developers/docs/
41 1.1 augustss *
42 1.1 augustss */
43 1.4 lukem
44 1.52 jdolecek /*
45 1.52 jdolecek * TODO:
46 1.52 jdolecek * 1) hold off explorations by companion controllers until ehci has started.
47 1.52 jdolecek *
48 1.148 cegger * 2) The hub driver needs to handle and schedule the transaction translator,
49 1.100 augustss * to assign place in frame where different devices get to go. See chapter
50 1.91 perry * on hubs in USB 2.0 for details.
51 1.52 jdolecek *
52 1.164 uebayasi * 3) Command failures are not recovered correctly.
53 1.148 cegger */
54 1.52 jdolecek
55 1.4 lukem #include <sys/cdefs.h>
56 1.244 pooka __KERNEL_RCSID(0, "$NetBSD: ehci.c,v 1.244 2015/08/24 23:55:04 pooka Exp $");
57 1.47 augustss
58 1.47 augustss #include "ohci.h"
59 1.47 augustss #include "uhci.h"
60 1.244 pooka
61 1.244 pooka #ifdef _KERNEL_OPT
62 1.229 skrll #include "opt_usb.h"
63 1.244 pooka #endif
64 1.1 augustss
65 1.1 augustss #include <sys/param.h>
66 1.229 skrll
67 1.229 skrll #include <sys/bus.h>
68 1.229 skrll #include <sys/cpu.h>
69 1.229 skrll #include <sys/device.h>
70 1.1 augustss #include <sys/kernel.h>
71 1.190 mrg #include <sys/kmem.h>
72 1.229 skrll #include <sys/mutex.h>
73 1.1 augustss #include <sys/proc.h>
74 1.1 augustss #include <sys/queue.h>
75 1.229 skrll #include <sys/select.h>
76 1.229 skrll #include <sys/sysctl.h>
77 1.229 skrll #include <sys/systm.h>
78 1.1 augustss
79 1.1 augustss #include <machine/endian.h>
80 1.1 augustss
81 1.1 augustss #include <dev/usb/usb.h>
82 1.1 augustss #include <dev/usb/usbdi.h>
83 1.1 augustss #include <dev/usb/usbdivar.h>
84 1.229 skrll #include <dev/usb/usbhist.h>
85 1.1 augustss #include <dev/usb/usb_mem.h>
86 1.1 augustss #include <dev/usb/usb_quirks.h>
87 1.229 skrll #include <dev/usb/usbroothub_subr.h>
88 1.1 augustss
89 1.1 augustss #include <dev/usb/ehcireg.h>
90 1.1 augustss #include <dev/usb/ehcivar.h>
91 1.1 augustss
92 1.230 skrll
93 1.230 skrll #ifdef USB_DEBUG
94 1.230 skrll #ifndef EHCI_DEBUG
95 1.230 skrll #define ehcidebug 0
96 1.230 skrll #else
97 1.229 skrll static int ehcidebug = 0;
98 1.229 skrll
99 1.229 skrll SYSCTL_SETUP(sysctl_hw_ehci_setup, "sysctl hw.ehci setup")
100 1.190 mrg {
101 1.229 skrll int err;
102 1.229 skrll const struct sysctlnode *rnode;
103 1.229 skrll const struct sysctlnode *cnode;
104 1.229 skrll
105 1.229 skrll err = sysctl_createv(clog, 0, NULL, &rnode,
106 1.229 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "ehci",
107 1.229 skrll SYSCTL_DESCR("ehci global controls"),
108 1.229 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
109 1.229 skrll
110 1.229 skrll if (err)
111 1.229 skrll goto fail;
112 1.190 mrg
113 1.229 skrll /* control debugging printfs */
114 1.229 skrll err = sysctl_createv(clog, 0, &rnode, &cnode,
115 1.229 skrll CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
116 1.229 skrll "debug", SYSCTL_DESCR("Enable debugging output"),
117 1.229 skrll NULL, 0, &ehcidebug, sizeof(ehcidebug), CTL_CREATE, CTL_EOL);
118 1.229 skrll if (err)
119 1.229 skrll goto fail;
120 1.229 skrll
121 1.229 skrll return;
122 1.229 skrll fail:
123 1.229 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
124 1.190 mrg }
125 1.190 mrg
126 1.229 skrll #endif /* EHCI_DEBUG */
127 1.230 skrll #endif /* USB_DEBUG */
128 1.1 augustss
129 1.5 augustss struct ehci_pipe {
130 1.5 augustss struct usbd_pipe pipe;
131 1.55 mycroft int nexttoggle;
132 1.55 mycroft
133 1.10 augustss ehci_soft_qh_t *sqh;
134 1.10 augustss union {
135 1.10 augustss ehci_soft_qtd_t *qtd;
136 1.10 augustss /* ehci_soft_itd_t *itd; */
137 1.10 augustss } tail;
138 1.10 augustss union {
139 1.10 augustss /* Control pipe */
140 1.10 augustss struct {
141 1.10 augustss usb_dma_t reqdma;
142 1.10 augustss } ctl;
143 1.10 augustss /* Interrupt pipe */
144 1.78 augustss struct {
145 1.78 augustss u_int length;
146 1.78 augustss } intr;
147 1.10 augustss /* Bulk pipe */
148 1.10 augustss struct {
149 1.10 augustss u_int length;
150 1.10 augustss } bulk;
151 1.10 augustss /* Iso pipe */
152 1.139 jmcneill struct {
153 1.139 jmcneill u_int next_frame;
154 1.139 jmcneill u_int cur_xfers;
155 1.139 jmcneill } isoc;
156 1.10 augustss } u;
157 1.5 augustss };
158 1.5 augustss
159 1.5 augustss Static usbd_status ehci_open(usbd_pipe_handle);
160 1.5 augustss Static void ehci_poll(struct usbd_bus *);
161 1.5 augustss Static void ehci_softintr(void *);
162 1.11 augustss Static int ehci_intr1(ehci_softc_t *);
163 1.15 augustss Static void ehci_waitintr(ehci_softc_t *, usbd_xfer_handle);
164 1.18 augustss Static void ehci_check_intr(ehci_softc_t *, struct ehci_xfer *);
165 1.139 jmcneill Static void ehci_check_qh_intr(ehci_softc_t *, struct ehci_xfer *);
166 1.139 jmcneill Static void ehci_check_itd_intr(ehci_softc_t *, struct ehci_xfer *);
167 1.18 augustss Static void ehci_idone(struct ehci_xfer *);
168 1.15 augustss Static void ehci_timeout(void *);
169 1.15 augustss Static void ehci_timeout_task(void *);
170 1.108 xtraeme Static void ehci_intrlist_timeout(void *);
171 1.190 mrg Static void ehci_doorbell(void *);
172 1.190 mrg Static void ehci_pcd(void *);
173 1.5 augustss
174 1.5 augustss Static usbd_status ehci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
175 1.5 augustss Static void ehci_freem(struct usbd_bus *, usb_dma_t *);
176 1.5 augustss
177 1.5 augustss Static usbd_xfer_handle ehci_allocx(struct usbd_bus *);
178 1.5 augustss Static void ehci_freex(struct usbd_bus *, usbd_xfer_handle);
179 1.190 mrg Static void ehci_get_lock(struct usbd_bus *, kmutex_t **);
180 1.5 augustss
181 1.5 augustss Static usbd_status ehci_root_ctrl_transfer(usbd_xfer_handle);
182 1.5 augustss Static usbd_status ehci_root_ctrl_start(usbd_xfer_handle);
183 1.5 augustss Static void ehci_root_ctrl_abort(usbd_xfer_handle);
184 1.5 augustss Static void ehci_root_ctrl_close(usbd_pipe_handle);
185 1.5 augustss Static void ehci_root_ctrl_done(usbd_xfer_handle);
186 1.5 augustss
187 1.5 augustss Static usbd_status ehci_root_intr_transfer(usbd_xfer_handle);
188 1.5 augustss Static usbd_status ehci_root_intr_start(usbd_xfer_handle);
189 1.5 augustss Static void ehci_root_intr_abort(usbd_xfer_handle);
190 1.5 augustss Static void ehci_root_intr_close(usbd_pipe_handle);
191 1.5 augustss Static void ehci_root_intr_done(usbd_xfer_handle);
192 1.5 augustss
193 1.5 augustss Static usbd_status ehci_device_ctrl_transfer(usbd_xfer_handle);
194 1.5 augustss Static usbd_status ehci_device_ctrl_start(usbd_xfer_handle);
195 1.5 augustss Static void ehci_device_ctrl_abort(usbd_xfer_handle);
196 1.5 augustss Static void ehci_device_ctrl_close(usbd_pipe_handle);
197 1.5 augustss Static void ehci_device_ctrl_done(usbd_xfer_handle);
198 1.5 augustss
199 1.5 augustss Static usbd_status ehci_device_bulk_transfer(usbd_xfer_handle);
200 1.5 augustss Static usbd_status ehci_device_bulk_start(usbd_xfer_handle);
201 1.5 augustss Static void ehci_device_bulk_abort(usbd_xfer_handle);
202 1.5 augustss Static void ehci_device_bulk_close(usbd_pipe_handle);
203 1.5 augustss Static void ehci_device_bulk_done(usbd_xfer_handle);
204 1.5 augustss
205 1.5 augustss Static usbd_status ehci_device_intr_transfer(usbd_xfer_handle);
206 1.5 augustss Static usbd_status ehci_device_intr_start(usbd_xfer_handle);
207 1.5 augustss Static void ehci_device_intr_abort(usbd_xfer_handle);
208 1.5 augustss Static void ehci_device_intr_close(usbd_pipe_handle);
209 1.5 augustss Static void ehci_device_intr_done(usbd_xfer_handle);
210 1.5 augustss
211 1.5 augustss Static usbd_status ehci_device_isoc_transfer(usbd_xfer_handle);
212 1.5 augustss Static usbd_status ehci_device_isoc_start(usbd_xfer_handle);
213 1.5 augustss Static void ehci_device_isoc_abort(usbd_xfer_handle);
214 1.5 augustss Static void ehci_device_isoc_close(usbd_pipe_handle);
215 1.5 augustss Static void ehci_device_isoc_done(usbd_xfer_handle);
216 1.5 augustss
217 1.5 augustss Static void ehci_device_clear_toggle(usbd_pipe_handle pipe);
218 1.5 augustss Static void ehci_noop(usbd_pipe_handle pipe);
219 1.5 augustss
220 1.6 augustss Static void ehci_disown(ehci_softc_t *, int, int);
221 1.5 augustss
222 1.9 augustss Static ehci_soft_qh_t *ehci_alloc_sqh(ehci_softc_t *);
223 1.9 augustss Static void ehci_free_sqh(ehci_softc_t *, ehci_soft_qh_t *);
224 1.9 augustss
225 1.9 augustss Static ehci_soft_qtd_t *ehci_alloc_sqtd(ehci_softc_t *);
226 1.9 augustss Static void ehci_free_sqtd(ehci_softc_t *, ehci_soft_qtd_t *);
227 1.25 augustss Static usbd_status ehci_alloc_sqtd_chain(struct ehci_pipe *,
228 1.15 augustss ehci_softc_t *, int, int, usbd_xfer_handle,
229 1.15 augustss ehci_soft_qtd_t **, ehci_soft_qtd_t **);
230 1.25 augustss Static void ehci_free_sqtd_chain(ehci_softc_t *, ehci_soft_qtd_t *,
231 1.18 augustss ehci_soft_qtd_t *);
232 1.15 augustss
233 1.139 jmcneill Static ehci_soft_itd_t *ehci_alloc_itd(ehci_softc_t *sc);
234 1.139 jmcneill Static void ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd);
235 1.139 jmcneill Static void ehci_rem_free_itd_chain(ehci_softc_t *sc,
236 1.139 jmcneill struct ehci_xfer *exfer);
237 1.139 jmcneill Static void ehci_abort_isoc_xfer(usbd_xfer_handle xfer,
238 1.139 jmcneill usbd_status status);
239 1.139 jmcneill
240 1.15 augustss Static usbd_status ehci_device_request(usbd_xfer_handle xfer);
241 1.9 augustss
242 1.78 augustss Static usbd_status ehci_device_setintr(ehci_softc_t *, ehci_soft_qh_t *,
243 1.78 augustss int ival);
244 1.78 augustss
245 1.190 mrg Static void ehci_add_qh(ehci_softc_t *, ehci_soft_qh_t *,
246 1.190 mrg ehci_soft_qh_t *);
247 1.10 augustss Static void ehci_rem_qh(ehci_softc_t *, ehci_soft_qh_t *,
248 1.10 augustss ehci_soft_qh_t *);
249 1.23 augustss Static void ehci_set_qh_qtd(ehci_soft_qh_t *, ehci_soft_qtd_t *);
250 1.11 augustss Static void ehci_sync_hc(ehci_softc_t *);
251 1.10 augustss
252 1.10 augustss Static void ehci_close_pipe(usbd_pipe_handle, ehci_soft_qh_t *);
253 1.10 augustss Static void ehci_abort_xfer(usbd_xfer_handle, usbd_status);
254 1.9 augustss
255 1.5 augustss #ifdef EHCI_DEBUG
256 1.229 skrll Static ehci_softc_t *theehci;
257 1.229 skrll void ehci_dump(void);
258 1.229 skrll #endif
259 1.229 skrll
260 1.229 skrll #ifdef EHCI_DEBUG
261 1.18 augustss Static void ehci_dump_regs(ehci_softc_t *);
262 1.15 augustss Static void ehci_dump_sqtds(ehci_soft_qtd_t *);
263 1.9 augustss Static void ehci_dump_sqtd(ehci_soft_qtd_t *);
264 1.9 augustss Static void ehci_dump_qtd(ehci_qtd_t *);
265 1.9 augustss Static void ehci_dump_sqh(ehci_soft_qh_t *);
266 1.139 jmcneill Static void ehci_dump_sitd(struct ehci_soft_itd *itd);
267 1.139 jmcneill Static void ehci_dump_itd(struct ehci_soft_itd *);
268 1.141 cegger Static void ehci_dump_exfer(struct ehci_xfer *);
269 1.5 augustss #endif
270 1.5 augustss
271 1.11 augustss #define EHCI_NULL htole32(EHCI_LINK_TERMINATE)
272 1.11 augustss
273 1.5 augustss #define EHCI_INTR_ENDPT 1
274 1.5 augustss
275 1.18 augustss #define ehci_add_intr_list(sc, ex) \
276 1.153 jmcneill TAILQ_INSERT_TAIL(&(sc)->sc_intrhead, (ex), inext);
277 1.153 jmcneill #define ehci_del_intr_list(sc, ex) \
278 1.44 augustss do { \
279 1.153 jmcneill TAILQ_REMOVE(&sc->sc_intrhead, (ex), inext); \
280 1.153 jmcneill (ex)->inext.tqe_prev = NULL; \
281 1.44 augustss } while (0)
282 1.153 jmcneill #define ehci_active_intr_list(ex) ((ex)->inext.tqe_prev != NULL)
283 1.18 augustss
284 1.123 drochner Static const struct usbd_bus_methods ehci_bus_methods = {
285 1.186 mrg .open_pipe = ehci_open,
286 1.186 mrg .soft_intr = ehci_softintr,
287 1.186 mrg .do_poll = ehci_poll,
288 1.186 mrg .allocm = ehci_allocm,
289 1.186 mrg .freem = ehci_freem,
290 1.186 mrg .allocx = ehci_allocx,
291 1.186 mrg .freex = ehci_freex,
292 1.190 mrg .get_lock = ehci_get_lock,
293 1.213 matt .new_device = NULL,
294 1.5 augustss };
295 1.5 augustss
296 1.123 drochner Static const struct usbd_pipe_methods ehci_root_ctrl_methods = {
297 1.186 mrg .transfer = ehci_root_ctrl_transfer,
298 1.186 mrg .start = ehci_root_ctrl_start,
299 1.186 mrg .abort = ehci_root_ctrl_abort,
300 1.186 mrg .close = ehci_root_ctrl_close,
301 1.186 mrg .cleartoggle = ehci_noop,
302 1.186 mrg .done = ehci_root_ctrl_done,
303 1.5 augustss };
304 1.5 augustss
305 1.123 drochner Static const struct usbd_pipe_methods ehci_root_intr_methods = {
306 1.186 mrg .transfer = ehci_root_intr_transfer,
307 1.186 mrg .start = ehci_root_intr_start,
308 1.186 mrg .abort = ehci_root_intr_abort,
309 1.186 mrg .close = ehci_root_intr_close,
310 1.186 mrg .cleartoggle = ehci_noop,
311 1.186 mrg .done = ehci_root_intr_done,
312 1.5 augustss };
313 1.5 augustss
314 1.123 drochner Static const struct usbd_pipe_methods ehci_device_ctrl_methods = {
315 1.186 mrg .transfer = ehci_device_ctrl_transfer,
316 1.186 mrg .start = ehci_device_ctrl_start,
317 1.186 mrg .abort = ehci_device_ctrl_abort,
318 1.186 mrg .close = ehci_device_ctrl_close,
319 1.186 mrg .cleartoggle = ehci_noop,
320 1.186 mrg .done = ehci_device_ctrl_done,
321 1.5 augustss };
322 1.5 augustss
323 1.123 drochner Static const struct usbd_pipe_methods ehci_device_intr_methods = {
324 1.186 mrg .transfer = ehci_device_intr_transfer,
325 1.186 mrg .start = ehci_device_intr_start,
326 1.186 mrg .abort = ehci_device_intr_abort,
327 1.186 mrg .close = ehci_device_intr_close,
328 1.186 mrg .cleartoggle = ehci_device_clear_toggle,
329 1.186 mrg .done = ehci_device_intr_done,
330 1.5 augustss };
331 1.5 augustss
332 1.123 drochner Static const struct usbd_pipe_methods ehci_device_bulk_methods = {
333 1.186 mrg .transfer = ehci_device_bulk_transfer,
334 1.186 mrg .start = ehci_device_bulk_start,
335 1.186 mrg .abort = ehci_device_bulk_abort,
336 1.186 mrg .close = ehci_device_bulk_close,
337 1.186 mrg .cleartoggle = ehci_device_clear_toggle,
338 1.186 mrg .done = ehci_device_bulk_done,
339 1.5 augustss };
340 1.5 augustss
341 1.123 drochner Static const struct usbd_pipe_methods ehci_device_isoc_methods = {
342 1.186 mrg .transfer = ehci_device_isoc_transfer,
343 1.186 mrg .start = ehci_device_isoc_start,
344 1.186 mrg .abort = ehci_device_isoc_abort,
345 1.186 mrg .close = ehci_device_isoc_close,
346 1.186 mrg .cleartoggle = ehci_noop,
347 1.186 mrg .done = ehci_device_isoc_done,
348 1.5 augustss };
349 1.5 augustss
350 1.123 drochner static const uint8_t revbits[EHCI_MAX_POLLRATE] = {
351 1.95 augustss 0x00,0x40,0x20,0x60,0x10,0x50,0x30,0x70,0x08,0x48,0x28,0x68,0x18,0x58,0x38,0x78,
352 1.95 augustss 0x04,0x44,0x24,0x64,0x14,0x54,0x34,0x74,0x0c,0x4c,0x2c,0x6c,0x1c,0x5c,0x3c,0x7c,
353 1.95 augustss 0x02,0x42,0x22,0x62,0x12,0x52,0x32,0x72,0x0a,0x4a,0x2a,0x6a,0x1a,0x5a,0x3a,0x7a,
354 1.95 augustss 0x06,0x46,0x26,0x66,0x16,0x56,0x36,0x76,0x0e,0x4e,0x2e,0x6e,0x1e,0x5e,0x3e,0x7e,
355 1.95 augustss 0x01,0x41,0x21,0x61,0x11,0x51,0x31,0x71,0x09,0x49,0x29,0x69,0x19,0x59,0x39,0x79,
356 1.95 augustss 0x05,0x45,0x25,0x65,0x15,0x55,0x35,0x75,0x0d,0x4d,0x2d,0x6d,0x1d,0x5d,0x3d,0x7d,
357 1.95 augustss 0x03,0x43,0x23,0x63,0x13,0x53,0x33,0x73,0x0b,0x4b,0x2b,0x6b,0x1b,0x5b,0x3b,0x7b,
358 1.95 augustss 0x07,0x47,0x27,0x67,0x17,0x57,0x37,0x77,0x0f,0x4f,0x2f,0x6f,0x1f,0x5f,0x3f,0x7f,
359 1.94 augustss };
360 1.94 augustss
361 1.1 augustss usbd_status
362 1.1 augustss ehci_init(ehci_softc_t *sc)
363 1.1 augustss {
364 1.104 christos u_int32_t vers, sparams, cparams, hcr;
365 1.3 augustss u_int i;
366 1.3 augustss usbd_status err;
367 1.11 augustss ehci_soft_qh_t *sqh;
368 1.89 augustss u_int ncomp;
369 1.3 augustss
370 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
371 1.6 augustss #ifdef EHCI_DEBUG
372 1.6 augustss theehci = sc;
373 1.6 augustss #endif
374 1.3 augustss
375 1.190 mrg mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
376 1.243 skrll mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
377 1.190 mrg cv_init(&sc->sc_softwake_cv, "ehciab");
378 1.190 mrg cv_init(&sc->sc_doorbell, "ehcidi");
379 1.190 mrg
380 1.204 christos sc->sc_xferpool = pool_cache_init(sizeof(struct ehci_xfer), 0, 0, 0,
381 1.204 christos "ehcixfer", NULL, IPL_USB, NULL, NULL, NULL);
382 1.204 christos
383 1.190 mrg sc->sc_doorbell_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
384 1.190 mrg ehci_doorbell, sc);
385 1.211 matt KASSERT(sc->sc_doorbell_si != NULL);
386 1.190 mrg sc->sc_pcd_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
387 1.190 mrg ehci_pcd, sc);
388 1.211 matt KASSERT(sc->sc_pcd_si != NULL);
389 1.190 mrg
390 1.3 augustss sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH);
391 1.3 augustss
392 1.104 christos vers = EREAD2(sc, EHCI_HCIVERSION);
393 1.134 drochner aprint_verbose("%s: EHCI version %x.%x\n", device_xname(sc->sc_dev),
394 1.104 christos vers >> 8, vers & 0xff);
395 1.3 augustss
396 1.3 augustss sparams = EREAD4(sc, EHCI_HCSPARAMS);
397 1.229 skrll USBHIST_LOG(ehcidebug, "sparams=%#x", sparams, 0, 0, 0);
398 1.6 augustss sc->sc_npcomp = EHCI_HCS_N_PCC(sparams);
399 1.89 augustss ncomp = EHCI_HCS_N_CC(sparams);
400 1.89 augustss if (ncomp != sc->sc_ncomp) {
401 1.121 ad aprint_verbose("%s: wrong number of companions (%d != %d)\n",
402 1.134 drochner device_xname(sc->sc_dev), ncomp, sc->sc_ncomp);
403 1.47 augustss #if NOHCI == 0 || NUHCI == 0
404 1.47 augustss aprint_error("%s: ohci or uhci probably not configured\n",
405 1.134 drochner device_xname(sc->sc_dev));
406 1.47 augustss #endif
407 1.89 augustss if (ncomp < sc->sc_ncomp)
408 1.89 augustss sc->sc_ncomp = ncomp;
409 1.3 augustss }
410 1.3 augustss if (sc->sc_ncomp > 0) {
411 1.172 matt KASSERT(!(sc->sc_flags & EHCIF_ETTF));
412 1.41 thorpej aprint_normal("%s: companion controller%s, %d port%s each:",
413 1.134 drochner device_xname(sc->sc_dev), sc->sc_ncomp!=1 ? "s" : "",
414 1.3 augustss EHCI_HCS_N_PCC(sparams),
415 1.3 augustss EHCI_HCS_N_PCC(sparams)!=1 ? "s" : "");
416 1.3 augustss for (i = 0; i < sc->sc_ncomp; i++)
417 1.134 drochner aprint_normal(" %s", device_xname(sc->sc_comps[i]));
418 1.41 thorpej aprint_normal("\n");
419 1.3 augustss }
420 1.5 augustss sc->sc_noport = EHCI_HCS_N_PORTS(sparams);
421 1.3 augustss cparams = EREAD4(sc, EHCI_HCCPARAMS);
422 1.229 skrll USBHIST_LOG(ehcidebug, "cparams=%#x", cparams, 0, 0, 0);
423 1.106 augustss sc->sc_hasppc = EHCI_HCS_PPC(sparams);
424 1.36 augustss
425 1.36 augustss if (EHCI_HCC_64BIT(cparams)) {
426 1.36 augustss /* MUST clear segment register if 64 bit capable. */
427 1.242 msaitoh EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
428 1.36 augustss }
429 1.33 augustss
430 1.3 augustss sc->sc_bus.usbrev = USBREV_2_0;
431 1.3 augustss
432 1.136 drochner usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
433 1.90 fvdl USB_MEM_RESERVE);
434 1.90 fvdl
435 1.3 augustss /* Reset the controller */
436 1.229 skrll USBHIST_LOG(ehcidebug, "resetting", 0, 0, 0, 0);
437 1.3 augustss EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */
438 1.3 augustss usb_delay_ms(&sc->sc_bus, 1);
439 1.3 augustss EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
440 1.3 augustss for (i = 0; i < 100; i++) {
441 1.34 augustss usb_delay_ms(&sc->sc_bus, 1);
442 1.3 augustss hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET;
443 1.3 augustss if (!hcr)
444 1.3 augustss break;
445 1.3 augustss }
446 1.3 augustss if (hcr) {
447 1.134 drochner aprint_error("%s: reset timeout\n", device_xname(sc->sc_dev));
448 1.3 augustss return (USBD_IOERROR);
449 1.3 augustss }
450 1.170 kiyohara if (sc->sc_vendor_init)
451 1.170 kiyohara sc->sc_vendor_init(sc);
452 1.3 augustss
453 1.172 matt /*
454 1.172 matt * If we are doing embedded transaction translation function, force
455 1.172 matt * the controller to host mode.
456 1.172 matt */
457 1.172 matt if (sc->sc_flags & EHCIF_ETTF) {
458 1.242 msaitoh uint32_t usbmode = EOREAD4(sc, EHCI_USBMODE);
459 1.172 matt usbmode &= ~EHCI_USBMODE_CM;
460 1.172 matt usbmode |= EHCI_USBMODE_CM_HOST;
461 1.242 msaitoh EOWRITE4(sc, EHCI_USBMODE, usbmode);
462 1.172 matt }
463 1.172 matt
464 1.78 augustss /* XXX need proper intr scheduling */
465 1.78 augustss sc->sc_rand = 96;
466 1.78 augustss
467 1.3 augustss /* frame list size at default, read back what we got and use that */
468 1.3 augustss switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) {
469 1.78 augustss case 0: sc->sc_flsize = 1024; break;
470 1.78 augustss case 1: sc->sc_flsize = 512; break;
471 1.78 augustss case 2: sc->sc_flsize = 256; break;
472 1.3 augustss case 3: return (USBD_IOERROR);
473 1.3 augustss }
474 1.78 augustss err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t),
475 1.78 augustss EHCI_FLALIGN_ALIGN, &sc->sc_fldma);
476 1.3 augustss if (err)
477 1.3 augustss return (err);
478 1.229 skrll USBHIST_LOG(ehcidebug, "flsize=%d", sc->sc_flsize, 0, 0, 0);
479 1.78 augustss sc->sc_flist = KERNADDR(&sc->sc_fldma, 0);
480 1.139 jmcneill
481 1.139 jmcneill for (i = 0; i < sc->sc_flsize; i++) {
482 1.139 jmcneill sc->sc_flist[i] = EHCI_NULL;
483 1.139 jmcneill }
484 1.139 jmcneill
485 1.78 augustss EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
486 1.3 augustss
487 1.190 mrg sc->sc_softitds = kmem_zalloc(sc->sc_flsize * sizeof(ehci_soft_itd_t *),
488 1.190 mrg KM_SLEEP);
489 1.139 jmcneill if (sc->sc_softitds == NULL)
490 1.139 jmcneill return ENOMEM;
491 1.139 jmcneill LIST_INIT(&sc->sc_freeitds);
492 1.153 jmcneill TAILQ_INIT(&sc->sc_intrhead);
493 1.139 jmcneill
494 1.5 augustss /* Set up the bus struct. */
495 1.5 augustss sc->sc_bus.methods = &ehci_bus_methods;
496 1.5 augustss sc->sc_bus.pipe_size = sizeof(struct ehci_pipe);
497 1.5 augustss
498 1.6 augustss sc->sc_eintrs = EHCI_NORMAL_INTRS;
499 1.6 augustss
500 1.78 augustss /*
501 1.78 augustss * Allocate the interrupt dummy QHs. These are arranged to give poll
502 1.78 augustss * intervals that are powers of 2 times 1ms.
503 1.78 augustss */
504 1.78 augustss for (i = 0; i < EHCI_INTRQHS; i++) {
505 1.78 augustss sqh = ehci_alloc_sqh(sc);
506 1.78 augustss if (sqh == NULL) {
507 1.78 augustss err = USBD_NOMEM;
508 1.78 augustss goto bad1;
509 1.78 augustss }
510 1.78 augustss sc->sc_islots[i].sqh = sqh;
511 1.78 augustss }
512 1.78 augustss for (i = 0; i < EHCI_INTRQHS; i++) {
513 1.78 augustss sqh = sc->sc_islots[i].sqh;
514 1.78 augustss if (i == 0) {
515 1.78 augustss /* The last (1ms) QH terminates. */
516 1.78 augustss sqh->qh.qh_link = EHCI_NULL;
517 1.78 augustss sqh->next = NULL;
518 1.78 augustss } else {
519 1.78 augustss /* Otherwise the next QH has half the poll interval */
520 1.78 augustss sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh;
521 1.78 augustss sqh->qh.qh_link = htole32(sqh->next->physaddr |
522 1.78 augustss EHCI_LINK_QH);
523 1.78 augustss }
524 1.78 augustss sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH));
525 1.241 skrll sqh->qh.qh_endphub = htole32(EHCI_QH_SET_MULT(1));
526 1.78 augustss sqh->qh.qh_curqtd = EHCI_NULL;
527 1.78 augustss sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
528 1.78 augustss sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
529 1.78 augustss sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
530 1.78 augustss sqh->sqtd = NULL;
531 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
532 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
533 1.78 augustss }
534 1.78 augustss /* Point the frame list at the last level (128ms). */
535 1.78 augustss for (i = 0; i < sc->sc_flsize; i++) {
536 1.94 augustss int j;
537 1.94 augustss
538 1.94 augustss j = (i & ~(EHCI_MAX_POLLRATE-1)) |
539 1.94 augustss revbits[i & (EHCI_MAX_POLLRATE-1)];
540 1.94 augustss sc->sc_flist[j] = htole32(EHCI_LINK_QH |
541 1.78 augustss sc->sc_islots[EHCI_IQHIDX(EHCI_IPOLLRATES - 1,
542 1.78 augustss i)].sqh->physaddr);
543 1.78 augustss }
544 1.138 bouyer usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t),
545 1.138 bouyer BUS_DMASYNC_PREWRITE);
546 1.78 augustss
547 1.11 augustss /* Allocate dummy QH that starts the async list. */
548 1.11 augustss sqh = ehci_alloc_sqh(sc);
549 1.11 augustss if (sqh == NULL) {
550 1.9 augustss err = USBD_NOMEM;
551 1.9 augustss goto bad1;
552 1.9 augustss }
553 1.11 augustss /* Fill the QH */
554 1.11 augustss sqh->qh.qh_endp =
555 1.11 augustss htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL);
556 1.11 augustss sqh->qh.qh_link =
557 1.11 augustss htole32(sqh->physaddr | EHCI_LINK_QH);
558 1.11 augustss sqh->qh.qh_curqtd = EHCI_NULL;
559 1.11 augustss sqh->next = NULL;
560 1.11 augustss /* Fill the overlay qTD */
561 1.11 augustss sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
562 1.11 augustss sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
563 1.26 augustss sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED);
564 1.11 augustss sqh->sqtd = NULL;
565 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
566 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
567 1.9 augustss #ifdef EHCI_DEBUG
568 1.237 skrll USBHIST_LOGN(ehcidebug, 5, "--- dump start ---", 0, 0, 0, 0);
569 1.229 skrll ehci_dump_sqh(sqh);
570 1.237 skrll USBHIST_LOGN(ehcidebug, 5, "--- dump end ---", 0, 0, 0, 0);
571 1.9 augustss #endif
572 1.9 augustss
573 1.9 augustss /* Point to async list */
574 1.11 augustss sc->sc_async_head = sqh;
575 1.11 augustss EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH);
576 1.9 augustss
577 1.190 mrg callout_init(&sc->sc_tmo_intrlist, CALLOUT_MPSAFE);
578 1.10 augustss
579 1.6 augustss /* Turn on controller */
580 1.6 augustss EOWRITE4(sc, EHCI_USBCMD,
581 1.88 augustss EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */
582 1.6 augustss (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) |
583 1.10 augustss EHCI_CMD_ASE |
584 1.78 augustss EHCI_CMD_PSE |
585 1.6 augustss EHCI_CMD_RS);
586 1.6 augustss
587 1.6 augustss /* Take over port ownership */
588 1.6 augustss EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF);
589 1.6 augustss
590 1.8 augustss for (i = 0; i < 100; i++) {
591 1.34 augustss usb_delay_ms(&sc->sc_bus, 1);
592 1.8 augustss hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
593 1.8 augustss if (!hcr)
594 1.8 augustss break;
595 1.8 augustss }
596 1.8 augustss if (hcr) {
597 1.134 drochner aprint_error("%s: run timeout\n", device_xname(sc->sc_dev));
598 1.8 augustss return (USBD_IOERROR);
599 1.8 augustss }
600 1.8 augustss
601 1.105 augustss /* Enable interrupts */
602 1.229 skrll USBHIST_LOG(ehcidebug, "enabling interupts", 0, 0, 0, 0);
603 1.105 augustss EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
604 1.105 augustss
605 1.5 augustss return (USBD_NORMAL_COMPLETION);
606 1.9 augustss
607 1.9 augustss #if 0
608 1.11 augustss bad2:
609 1.15 augustss ehci_free_sqh(sc, sc->sc_async_head);
610 1.9 augustss #endif
611 1.9 augustss bad1:
612 1.9 augustss usb_freemem(&sc->sc_bus, &sc->sc_fldma);
613 1.9 augustss return (err);
614 1.1 augustss }
615 1.1 augustss
616 1.1 augustss int
617 1.1 augustss ehci_intr(void *v)
618 1.1 augustss {
619 1.6 augustss ehci_softc_t *sc = v;
620 1.190 mrg int ret = 0;
621 1.6 augustss
622 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
623 1.229 skrll
624 1.190 mrg if (sc == NULL)
625 1.190 mrg return 0;
626 1.190 mrg
627 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock);
628 1.190 mrg
629 1.190 mrg if (sc->sc_dying || !device_has_power(sc->sc_dev))
630 1.190 mrg goto done;
631 1.15 augustss
632 1.6 augustss /* If we get an interrupt while polling, then just ignore it. */
633 1.6 augustss if (sc->sc_bus.use_polling) {
634 1.78 augustss u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
635 1.78 augustss
636 1.78 augustss if (intrs)
637 1.78 augustss EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
638 1.6 augustss #ifdef DIAGNOSTIC
639 1.229 skrll USBHIST_LOGN(ehcidebug, 16,
640 1.229 skrll "ignored interrupt while polling", 0, 0, 0, 0);
641 1.6 augustss #endif
642 1.190 mrg goto done;
643 1.6 augustss }
644 1.6 augustss
645 1.190 mrg ret = ehci_intr1(sc);
646 1.190 mrg
647 1.190 mrg done:
648 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock);
649 1.190 mrg return ret;
650 1.6 augustss }
651 1.6 augustss
652 1.6 augustss Static int
653 1.6 augustss ehci_intr1(ehci_softc_t *sc)
654 1.6 augustss {
655 1.6 augustss u_int32_t intrs, eintrs;
656 1.6 augustss
657 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
658 1.6 augustss
659 1.6 augustss /* In case the interrupt occurs before initialization has completed. */
660 1.6 augustss if (sc == NULL) {
661 1.6 augustss #ifdef DIAGNOSTIC
662 1.72 augustss printf("ehci_intr1: sc == NULL\n");
663 1.6 augustss #endif
664 1.6 augustss return (0);
665 1.6 augustss }
666 1.6 augustss
667 1.190 mrg KASSERT(mutex_owned(&sc->sc_intr_lock));
668 1.190 mrg
669 1.6 augustss intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
670 1.6 augustss if (!intrs)
671 1.6 augustss return (0);
672 1.6 augustss
673 1.6 augustss eintrs = intrs & sc->sc_eintrs;
674 1.229 skrll USBHIST_LOG(ehcidebug, "sc=%p intrs=%#x(%#x) eintrs=%#x",
675 1.229 skrll sc, intrs, EOREAD4(sc, EHCI_USBSTS), eintrs);
676 1.6 augustss if (!eintrs)
677 1.6 augustss return (0);
678 1.6 augustss
679 1.68 mycroft EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */
680 1.6 augustss sc->sc_bus.no_intrs++;
681 1.10 augustss if (eintrs & EHCI_STS_IAA) {
682 1.229 skrll USBHIST_LOG(ehcidebug, "door bell", 0, 0, 0, 0);
683 1.190 mrg kpreempt_disable();
684 1.211 matt KASSERT(sc->sc_doorbell_si != NULL);
685 1.190 mrg softint_schedule(sc->sc_doorbell_si);
686 1.190 mrg kpreempt_enable();
687 1.20 augustss eintrs &= ~EHCI_STS_IAA;
688 1.10 augustss }
689 1.18 augustss if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) {
690 1.229 skrll USBHIST_LOG(ehcidebug, "INT=%d ERRINT=%d",
691 1.229 skrll eintrs & EHCI_STS_INT ? 1 : 0,
692 1.229 skrll eintrs & EHCI_STS_ERRINT ? 1 : 0, 0, 0);
693 1.18 augustss usb_schedsoftintr(&sc->sc_bus);
694 1.21 augustss eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT);
695 1.6 augustss }
696 1.6 augustss if (eintrs & EHCI_STS_HSE) {
697 1.6 augustss printf("%s: unrecoverable error, controller halted\n",
698 1.134 drochner device_xname(sc->sc_dev));
699 1.6 augustss /* XXX what else */
700 1.6 augustss }
701 1.6 augustss if (eintrs & EHCI_STS_PCD) {
702 1.190 mrg kpreempt_disable();
703 1.211 matt KASSERT(sc->sc_pcd_si != NULL);
704 1.190 mrg softint_schedule(sc->sc_pcd_si);
705 1.190 mrg kpreempt_enable();
706 1.6 augustss eintrs &= ~EHCI_STS_PCD;
707 1.6 augustss }
708 1.6 augustss
709 1.6 augustss if (eintrs != 0) {
710 1.6 augustss /* Block unprocessed interrupts. */
711 1.6 augustss sc->sc_eintrs &= ~eintrs;
712 1.6 augustss EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
713 1.6 augustss printf("%s: blocking intrs 0x%x\n",
714 1.134 drochner device_xname(sc->sc_dev), eintrs);
715 1.6 augustss }
716 1.6 augustss
717 1.6 augustss return (1);
718 1.6 augustss }
719 1.6 augustss
720 1.190 mrg Static void
721 1.190 mrg ehci_doorbell(void *addr)
722 1.190 mrg {
723 1.190 mrg ehci_softc_t *sc = addr;
724 1.190 mrg
725 1.190 mrg mutex_enter(&sc->sc_lock);
726 1.190 mrg cv_broadcast(&sc->sc_doorbell);
727 1.190 mrg mutex_exit(&sc->sc_lock);
728 1.190 mrg }
729 1.6 augustss
730 1.164 uebayasi Static void
731 1.190 mrg ehci_pcd(void *addr)
732 1.6 augustss {
733 1.190 mrg ehci_softc_t *sc = addr;
734 1.190 mrg usbd_xfer_handle xfer;
735 1.6 augustss u_char *p;
736 1.6 augustss int i, m;
737 1.6 augustss
738 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
739 1.229 skrll
740 1.190 mrg mutex_enter(&sc->sc_lock);
741 1.190 mrg xfer = sc->sc_intrxfer;
742 1.190 mrg
743 1.6 augustss if (xfer == NULL) {
744 1.6 augustss /* Just ignore the change. */
745 1.190 mrg goto done;
746 1.6 augustss }
747 1.6 augustss
748 1.30 augustss p = KERNADDR(&xfer->dmabuf, 0);
749 1.6 augustss m = min(sc->sc_noport, xfer->length * 8 - 1);
750 1.6 augustss memset(p, 0, xfer->length);
751 1.6 augustss for (i = 1; i <= m; i++) {
752 1.6 augustss /* Pick out CHANGE bits from the status reg. */
753 1.6 augustss if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR)
754 1.6 augustss p[i/8] |= 1 << (i%8);
755 1.229 skrll if (i % 8 == 7)
756 1.229 skrll USBHIST_LOG(ehcidebug, "change(%d)=0x%02x", i / 8,
757 1.229 skrll p[i/8], 0, 0);
758 1.6 augustss }
759 1.6 augustss xfer->actlen = xfer->length;
760 1.6 augustss xfer->status = USBD_NORMAL_COMPLETION;
761 1.6 augustss
762 1.6 augustss usb_transfer_complete(xfer);
763 1.190 mrg
764 1.190 mrg done:
765 1.190 mrg mutex_exit(&sc->sc_lock);
766 1.1 augustss }
767 1.1 augustss
768 1.164 uebayasi Static void
769 1.5 augustss ehci_softintr(void *v)
770 1.5 augustss {
771 1.134 drochner struct usbd_bus *bus = v;
772 1.134 drochner ehci_softc_t *sc = bus->hci_private;
773 1.53 chs struct ehci_xfer *ex, *nextex;
774 1.18 augustss
775 1.190 mrg KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
776 1.190 mrg
777 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
778 1.18 augustss
779 1.18 augustss /*
780 1.18 augustss * The only explanation I can think of for why EHCI is as brain dead
781 1.18 augustss * as UHCI interrupt-wise is that Intel was involved in both.
782 1.18 augustss * An interrupt just tells us that something is done, we have no
783 1.18 augustss * clue what, so we need to scan through all active transfers. :-(
784 1.18 augustss */
785 1.153 jmcneill for (ex = TAILQ_FIRST(&sc->sc_intrhead); ex; ex = nextex) {
786 1.153 jmcneill nextex = TAILQ_NEXT(ex, inext);
787 1.18 augustss ehci_check_intr(sc, ex);
788 1.53 chs }
789 1.18 augustss
790 1.108 xtraeme /* Schedule a callout to catch any dropped transactions. */
791 1.108 xtraeme if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) &&
792 1.153 jmcneill !TAILQ_EMPTY(&sc->sc_intrhead))
793 1.190 mrg callout_reset(&sc->sc_tmo_intrlist,
794 1.190 mrg hz, ehci_intrlist_timeout, sc);
795 1.108 xtraeme
796 1.29 augustss if (sc->sc_softwake) {
797 1.29 augustss sc->sc_softwake = 0;
798 1.190 mrg cv_broadcast(&sc->sc_softwake_cv);
799 1.29 augustss }
800 1.18 augustss }
801 1.18 augustss
802 1.18 augustss /* Check for an interrupt. */
803 1.164 uebayasi Static void
804 1.115 christos ehci_check_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
805 1.18 augustss {
806 1.139 jmcneill int attr;
807 1.18 augustss
808 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
809 1.229 skrll USBHIST_LOG(ehcidebug, "ex = %p", ex, 0, 0, 0);
810 1.18 augustss
811 1.206 skrll KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
812 1.190 mrg
813 1.139 jmcneill attr = ex->xfer.pipe->endpoint->edesc->bmAttributes;
814 1.139 jmcneill if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS)
815 1.139 jmcneill ehci_check_itd_intr(sc, ex);
816 1.139 jmcneill else
817 1.139 jmcneill ehci_check_qh_intr(sc, ex);
818 1.139 jmcneill
819 1.139 jmcneill return;
820 1.139 jmcneill }
821 1.139 jmcneill
822 1.164 uebayasi Static void
823 1.139 jmcneill ehci_check_qh_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
824 1.139 jmcneill {
825 1.139 jmcneill ehci_soft_qtd_t *sqtd, *lsqtd;
826 1.139 jmcneill __uint32_t status;
827 1.139 jmcneill
828 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
829 1.229 skrll
830 1.206 skrll KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
831 1.190 mrg
832 1.18 augustss if (ex->sqtdstart == NULL) {
833 1.139 jmcneill printf("ehci_check_qh_intr: not valid sqtd\n");
834 1.18 augustss return;
835 1.18 augustss }
836 1.139 jmcneill
837 1.18 augustss lsqtd = ex->sqtdend;
838 1.18 augustss #ifdef DIAGNOSTIC
839 1.18 augustss if (lsqtd == NULL) {
840 1.139 jmcneill printf("ehci_check_qh_intr: lsqtd==0\n");
841 1.18 augustss return;
842 1.18 augustss }
843 1.18 augustss #endif
844 1.33 augustss /*
845 1.18 augustss * If the last TD is still active we need to check whether there
846 1.210 skrll * is an error somewhere in the middle, or whether there was a
847 1.18 augustss * short packet (SPD and not ACTIVE).
848 1.18 augustss */
849 1.138 bouyer usb_syncmem(&lsqtd->dma,
850 1.138 bouyer lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
851 1.138 bouyer sizeof(lsqtd->qtd.qtd_status),
852 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
853 1.205 tsutsui status = le32toh(lsqtd->qtd.qtd_status);
854 1.205 tsutsui usb_syncmem(&lsqtd->dma,
855 1.205 tsutsui lsqtd->offs + offsetof(ehci_qtd_t, qtd_status),
856 1.205 tsutsui sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
857 1.205 tsutsui if (status & EHCI_QTD_ACTIVE) {
858 1.229 skrll USBHIST_LOGN(ehcidebug, 10, "active ex=%p", ex, 0, 0, 0);
859 1.18 augustss for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) {
860 1.138 bouyer usb_syncmem(&sqtd->dma,
861 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
862 1.138 bouyer sizeof(sqtd->qtd.qtd_status),
863 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
864 1.18 augustss status = le32toh(sqtd->qtd.qtd_status);
865 1.138 bouyer usb_syncmem(&sqtd->dma,
866 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
867 1.138 bouyer sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD);
868 1.18 augustss /* If there's an active QTD the xfer isn't done. */
869 1.18 augustss if (status & EHCI_QTD_ACTIVE)
870 1.18 augustss break;
871 1.18 augustss /* Any kind of error makes the xfer done. */
872 1.18 augustss if (status & EHCI_QTD_HALTED)
873 1.18 augustss goto done;
874 1.221 skrll /* Handle short packets */
875 1.221 skrll if (EHCI_QTD_GET_BYTES(status) != 0) {
876 1.221 skrll usbd_pipe_handle pipe = ex->xfer.pipe;
877 1.221 skrll usb_endpoint_descriptor_t *ed =
878 1.221 skrll pipe->endpoint->edesc;
879 1.221 skrll uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
880 1.221 skrll
881 1.221 skrll /*
882 1.221 skrll * If we get here for a control transfer then
883 1.221 skrll * we need to let the hardware complete the
884 1.221 skrll * status phase. That is, we're not done
885 1.221 skrll * quite yet.
886 1.221 skrll *
887 1.221 skrll * Otherwise, we're done.
888 1.221 skrll */
889 1.221 skrll if (xt == UE_CONTROL) {
890 1.221 skrll break;
891 1.221 skrll }
892 1.18 augustss goto done;
893 1.221 skrll }
894 1.18 augustss }
895 1.229 skrll USBHIST_LOGN(ehcidebug, 10, "ex=%p std=%p still active",
896 1.229 skrll ex, ex->sqtdstart, 0, 0);
897 1.237 skrll #ifdef EHCI_DEBUG
898 1.237 skrll USBHIST_LOGN(ehcidebug, 5, "--- still active start ---", 0, 0, 0, 0);
899 1.238 skrll ehci_dump_sqtds(ex->sqtdstart);
900 1.237 skrll USBHIST_LOGN(ehcidebug, 5, "--- still active end ---", 0, 0, 0, 0);
901 1.237 skrll #endif
902 1.237 skrll
903 1.18 augustss return;
904 1.18 augustss }
905 1.18 augustss done:
906 1.229 skrll USBHIST_LOGN(ehcidebug, 10, "ex=%p done", ex, 0, 0, 0);
907 1.171 dyoung callout_stop(&ex->xfer.timeout_handle);
908 1.18 augustss ehci_idone(ex);
909 1.18 augustss }
910 1.18 augustss
911 1.164 uebayasi Static void
912 1.190 mrg ehci_check_itd_intr(ehci_softc_t *sc, struct ehci_xfer *ex)
913 1.190 mrg {
914 1.139 jmcneill ehci_soft_itd_t *itd;
915 1.139 jmcneill int i;
916 1.139 jmcneill
917 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
918 1.229 skrll
919 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
920 1.190 mrg
921 1.153 jmcneill if (&ex->xfer != SIMPLEQ_FIRST(&ex->xfer.pipe->queue))
922 1.153 jmcneill return;
923 1.153 jmcneill
924 1.139 jmcneill if (ex->itdstart == NULL) {
925 1.139 jmcneill printf("ehci_check_itd_intr: not valid itd\n");
926 1.139 jmcneill return;
927 1.139 jmcneill }
928 1.139 jmcneill
929 1.139 jmcneill itd = ex->itdend;
930 1.139 jmcneill #ifdef DIAGNOSTIC
931 1.139 jmcneill if (itd == NULL) {
932 1.139 jmcneill printf("ehci_check_itd_intr: itdend == 0\n");
933 1.139 jmcneill return;
934 1.139 jmcneill }
935 1.139 jmcneill #endif
936 1.139 jmcneill
937 1.139 jmcneill /*
938 1.153 jmcneill * check no active transfers in last itd, meaning we're finished
939 1.139 jmcneill */
940 1.139 jmcneill
941 1.139 jmcneill usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_ctl),
942 1.139 jmcneill sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
943 1.139 jmcneill BUS_DMASYNC_POSTREAD);
944 1.139 jmcneill
945 1.168 jakllsch for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
946 1.139 jmcneill if (le32toh(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE)
947 1.152 jmcneill break;
948 1.139 jmcneill }
949 1.139 jmcneill
950 1.168 jakllsch if (i == EHCI_ITD_NUFRAMES) {
951 1.139 jmcneill goto done; /* All 8 descriptors inactive, it's done */
952 1.139 jmcneill }
953 1.139 jmcneill
954 1.229 skrll USBHIST_LOGN(ehcidebug, 10, "ex %p itd %p still active", ex,
955 1.229 skrll ex->itdstart, 0, 0);
956 1.139 jmcneill return;
957 1.139 jmcneill done:
958 1.229 skrll USBHIST_LOG(ehcidebug, "ex %p done", ex, 0, 0, 0);
959 1.171 dyoung callout_stop(&ex->xfer.timeout_handle);
960 1.139 jmcneill ehci_idone(ex);
961 1.139 jmcneill }
962 1.139 jmcneill
963 1.164 uebayasi Static void
964 1.18 augustss ehci_idone(struct ehci_xfer *ex)
965 1.18 augustss {
966 1.18 augustss usbd_xfer_handle xfer = &ex->xfer;
967 1.18 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
968 1.190 mrg struct ehci_softc *sc = xfer->pipe->device->bus->hci_private;
969 1.82 augustss ehci_soft_qtd_t *sqtd, *lsqtd;
970 1.82 augustss u_int32_t status = 0, nstatus = 0;
971 1.18 augustss int actlen;
972 1.18 augustss
973 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
974 1.229 skrll
975 1.206 skrll KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
976 1.190 mrg
977 1.229 skrll USBHIST_LOG(ehcidebug, "ex=%p", ex, 0, 0, 0);
978 1.190 mrg
979 1.18 augustss #ifdef DIAGNOSTIC
980 1.216 skrll if (ex->isdone) {
981 1.217 skrll printf("ehci_idone: ex=%p is done!\n", ex);
982 1.18 augustss #ifdef EHCI_DEBUG
983 1.216 skrll ehci_dump_exfer(ex);
984 1.18 augustss #endif
985 1.216 skrll return;
986 1.18 augustss }
987 1.216 skrll ex->isdone = 1;
988 1.18 augustss #endif
989 1.217 skrll
990 1.18 augustss if (xfer->status == USBD_CANCELLED ||
991 1.18 augustss xfer->status == USBD_TIMEOUT) {
992 1.229 skrll USBHIST_LOG(ehcidebug, "aborted xfer=%p", xfer, 0, 0, 0);
993 1.18 augustss return;
994 1.18 augustss }
995 1.18 augustss
996 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p, pipe=%p ready", xfer, epipe, 0, 0);
997 1.18 augustss #ifdef EHCI_DEBUG
998 1.229 skrll ehci_dump_sqtds(ex->sqtdstart);
999 1.18 augustss #endif
1000 1.18 augustss
1001 1.18 augustss /* The transfer is done, compute actual length and status. */
1002 1.139 jmcneill
1003 1.139 jmcneill if (UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes)
1004 1.139 jmcneill == UE_ISOCHRONOUS) {
1005 1.139 jmcneill /* Isoc transfer */
1006 1.139 jmcneill struct ehci_soft_itd *itd;
1007 1.139 jmcneill int i, nframes, len, uframes;
1008 1.139 jmcneill
1009 1.139 jmcneill nframes = 0;
1010 1.139 jmcneill actlen = 0;
1011 1.139 jmcneill
1012 1.168 jakllsch i = xfer->pipe->endpoint->edesc->bInterval;
1013 1.168 jakllsch uframes = min(1 << (i - 1), USB_UFRAMES_PER_FRAME);
1014 1.139 jmcneill
1015 1.139 jmcneill for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) {
1016 1.139 jmcneill usb_syncmem(&itd->dma,itd->offs + offsetof(ehci_itd_t,itd_ctl),
1017 1.139 jmcneill sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE |
1018 1.139 jmcneill BUS_DMASYNC_POSTREAD);
1019 1.139 jmcneill
1020 1.168 jakllsch for (i = 0; i < EHCI_ITD_NUFRAMES; i += uframes) {
1021 1.139 jmcneill /* XXX - driver didn't fill in the frame full
1022 1.139 jmcneill * of uframes. This leads to scheduling
1023 1.139 jmcneill * inefficiencies, but working around
1024 1.139 jmcneill * this doubles complexity of tracking
1025 1.139 jmcneill * an xfer.
1026 1.139 jmcneill */
1027 1.139 jmcneill if (nframes >= xfer->nframes)
1028 1.139 jmcneill break;
1029 1.139 jmcneill
1030 1.139 jmcneill status = le32toh(itd->itd.itd_ctl[i]);
1031 1.139 jmcneill len = EHCI_ITD_GET_LEN(status);
1032 1.155 jmorse if (EHCI_ITD_GET_STATUS(status) != 0)
1033 1.155 jmorse len = 0; /*No valid data on error*/
1034 1.155 jmorse
1035 1.139 jmcneill xfer->frlengths[nframes++] = len;
1036 1.139 jmcneill actlen += len;
1037 1.139 jmcneill }
1038 1.139 jmcneill
1039 1.139 jmcneill if (nframes >= xfer->nframes)
1040 1.139 jmcneill break;
1041 1.183 jakllsch }
1042 1.139 jmcneill
1043 1.139 jmcneill xfer->actlen = actlen;
1044 1.139 jmcneill xfer->status = USBD_NORMAL_COMPLETION;
1045 1.139 jmcneill goto end;
1046 1.139 jmcneill }
1047 1.139 jmcneill
1048 1.139 jmcneill /* Continue processing xfers using queue heads */
1049 1.139 jmcneill
1050 1.82 augustss lsqtd = ex->sqtdend;
1051 1.18 augustss actlen = 0;
1052 1.234 skrll for (sqtd = ex->sqtdstart; sqtd != lsqtd->nextqtd;
1053 1.234 skrll sqtd = sqtd->nextqtd) {
1054 1.138 bouyer usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd),
1055 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1056 1.18 augustss nstatus = le32toh(sqtd->qtd.qtd_status);
1057 1.18 augustss if (nstatus & EHCI_QTD_ACTIVE)
1058 1.18 augustss break;
1059 1.18 augustss
1060 1.18 augustss status = nstatus;
1061 1.139 jmcneill if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP)
1062 1.18 augustss actlen += sqtd->len - EHCI_QTD_GET_BYTES(status);
1063 1.18 augustss }
1064 1.22 augustss
1065 1.139 jmcneill
1066 1.91 perry /*
1067 1.86 augustss * If there are left over TDs we need to update the toggle.
1068 1.86 augustss * The default pipe doesn't need it since control transfers
1069 1.86 augustss * start the toggle at 0 every time.
1070 1.117 drochner * For a short transfer we need to update the toggle for the missing
1071 1.117 drochner * packets within the qTD.
1072 1.86 augustss */
1073 1.117 drochner if ((sqtd != lsqtd->nextqtd || EHCI_QTD_GET_BYTES(status)) &&
1074 1.82 augustss xfer->pipe->device->default_pipe != xfer->pipe) {
1075 1.229 skrll USBHIST_LOG(ehcidebug,
1076 1.229 skrll "toggle update status=0x%08x nstatus=0x%08x",
1077 1.229 skrll status, nstatus, 0, 0);
1078 1.58 mycroft #if 0
1079 1.58 mycroft ehci_dump_sqh(epipe->sqh);
1080 1.58 mycroft ehci_dump_sqtds(ex->sqtdstart);
1081 1.58 mycroft #endif
1082 1.58 mycroft epipe->nexttoggle = EHCI_QTD_GET_TOGGLE(nstatus);
1083 1.22 augustss }
1084 1.18 augustss
1085 1.229 skrll USBHIST_LOG(ehcidebug, "len=%d actlen=%d status=0x%08x", xfer->length,
1086 1.229 skrll actlen, status, 0);
1087 1.18 augustss xfer->actlen = actlen;
1088 1.98 augustss if (status & EHCI_QTD_HALTED) {
1089 1.18 augustss #ifdef EHCI_DEBUG
1090 1.229 skrll USBHIST_LOG(ehcidebug, "halted addr=%d endpt=0x%02x",
1091 1.236 skrll xfer->pipe->device->address,
1092 1.236 skrll xfer->pipe->endpoint->edesc->bEndpointAddress, 0, 0);
1093 1.229 skrll USBHIST_LOG(ehcidebug, "cerr=%d pid=%d stat=%#x",
1094 1.236 skrll EHCI_QTD_GET_CERR(status), EHCI_QTD_GET_PID(status),
1095 1.236 skrll status, 0);
1096 1.229 skrll USBHIST_LOG(ehcidebug,
1097 1.233 skrll "active =%d halted=%d buferr=%d babble=%d",
1098 1.229 skrll status & EHCI_QTD_ACTIVE ? 1 : 0,
1099 1.229 skrll status & EHCI_QTD_HALTED ? 1 : 0,
1100 1.229 skrll status & EHCI_QTD_BUFERR ? 1 : 0,
1101 1.229 skrll status & EHCI_QTD_BABBLE ? 1 : 0);
1102 1.229 skrll
1103 1.229 skrll USBHIST_LOG(ehcidebug,
1104 1.233 skrll "xacterr=%d missed=%d split =%d ping =%d",
1105 1.229 skrll status & EHCI_QTD_XACTERR ? 1 : 0,
1106 1.229 skrll status & EHCI_QTD_MISSEDMICRO ? 1 : 0,
1107 1.229 skrll status & EHCI_QTD_SPLITXSTATE ? 1 : 0,
1108 1.229 skrll status & EHCI_QTD_PINGSTATE ? 1 : 0);
1109 1.218 skrll
1110 1.229 skrll ehci_dump_sqh(epipe->sqh);
1111 1.229 skrll ehci_dump_sqtds(ex->sqtdstart);
1112 1.18 augustss #endif
1113 1.98 augustss /* low&full speed has an extra error flag */
1114 1.98 augustss if (EHCI_QH_GET_EPS(epipe->sqh->qh.qh_endp) !=
1115 1.98 augustss EHCI_QH_SPEED_HIGH)
1116 1.98 augustss status &= EHCI_QTD_STATERRS | EHCI_QTD_PINGSTATE;
1117 1.98 augustss else
1118 1.98 augustss status &= EHCI_QTD_STATERRS;
1119 1.139 jmcneill if (status == 0) /* no other errors means a stall */ {
1120 1.18 augustss xfer->status = USBD_STALLED;
1121 1.139 jmcneill } else {
1122 1.18 augustss xfer->status = USBD_IOERROR; /* more info XXX */
1123 1.139 jmcneill }
1124 1.98 augustss /* XXX need to reset TT on missed microframe */
1125 1.98 augustss if (status & EHCI_QTD_MISSEDMICRO) {
1126 1.98 augustss printf("%s: missed microframe, TT reset not "
1127 1.98 augustss "implemented, hub might be inoperational\n",
1128 1.134 drochner device_xname(sc->sc_dev));
1129 1.98 augustss }
1130 1.18 augustss } else {
1131 1.18 augustss xfer->status = USBD_NORMAL_COMPLETION;
1132 1.18 augustss }
1133 1.18 augustss
1134 1.139 jmcneill end:
1135 1.139 jmcneill /* XXX transfer_complete memcpys out transfer data (for in endpoints)
1136 1.139 jmcneill * during this call, before methods->done is called: dma sync required
1137 1.139 jmcneill * beforehand? */
1138 1.18 augustss usb_transfer_complete(xfer);
1139 1.229 skrll USBHIST_LOG(ehcidebug, "ex=%p done", ex, 0, 0, 0);
1140 1.5 augustss }
1141 1.5 augustss
1142 1.15 augustss /*
1143 1.15 augustss * Wait here until controller claims to have an interrupt.
1144 1.18 augustss * Then call ehci_intr and return. Use timeout to avoid waiting
1145 1.15 augustss * too long.
1146 1.15 augustss */
1147 1.164 uebayasi Static void
1148 1.15 augustss ehci_waitintr(ehci_softc_t *sc, usbd_xfer_handle xfer)
1149 1.15 augustss {
1150 1.97 augustss int timo;
1151 1.15 augustss u_int32_t intrs;
1152 1.15 augustss
1153 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1154 1.229 skrll
1155 1.15 augustss xfer->status = USBD_IN_PROGRESS;
1156 1.97 augustss for (timo = xfer->timeout; timo >= 0; timo--) {
1157 1.15 augustss usb_delay_ms(&sc->sc_bus, 1);
1158 1.17 augustss if (sc->sc_dying)
1159 1.17 augustss break;
1160 1.15 augustss intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)) &
1161 1.15 augustss sc->sc_eintrs;
1162 1.229 skrll USBHIST_LOG(ehcidebug, "0x%04x", intrs, 0, 0, 0);
1163 1.70 yamt #ifdef EHCI_DEBUG
1164 1.15 augustss if (ehcidebug > 15)
1165 1.18 augustss ehci_dump_regs(sc);
1166 1.15 augustss #endif
1167 1.15 augustss if (intrs) {
1168 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock);
1169 1.15 augustss ehci_intr1(sc);
1170 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock);
1171 1.15 augustss if (xfer->status != USBD_IN_PROGRESS)
1172 1.15 augustss return;
1173 1.15 augustss }
1174 1.15 augustss }
1175 1.15 augustss
1176 1.15 augustss /* Timeout */
1177 1.229 skrll USBHIST_LOG(ehcidebug, "timeout", 0, 0, 0, 0);
1178 1.15 augustss xfer->status = USBD_TIMEOUT;
1179 1.190 mrg mutex_enter(&sc->sc_lock);
1180 1.15 augustss usb_transfer_complete(xfer);
1181 1.190 mrg mutex_exit(&sc->sc_lock);
1182 1.15 augustss /* XXX should free TD */
1183 1.15 augustss }
1184 1.15 augustss
1185 1.164 uebayasi Static void
1186 1.5 augustss ehci_poll(struct usbd_bus *bus)
1187 1.5 augustss {
1188 1.134 drochner ehci_softc_t *sc = bus->hci_private;
1189 1.229 skrll
1190 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1191 1.229 skrll
1192 1.5 augustss #ifdef EHCI_DEBUG
1193 1.5 augustss static int last;
1194 1.5 augustss int new;
1195 1.6 augustss new = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS));
1196 1.5 augustss if (new != last) {
1197 1.229 skrll USBHIST_LOG(ehcidebug, "intrs=0x%04x", new, 0, 0, 0);
1198 1.5 augustss last = new;
1199 1.5 augustss }
1200 1.5 augustss #endif
1201 1.5 augustss
1202 1.190 mrg if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) {
1203 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock);
1204 1.5 augustss ehci_intr1(sc);
1205 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock);
1206 1.190 mrg }
1207 1.5 augustss }
1208 1.5 augustss
1209 1.132 dyoung void
1210 1.132 dyoung ehci_childdet(device_t self, device_t child)
1211 1.132 dyoung {
1212 1.132 dyoung struct ehci_softc *sc = device_private(self);
1213 1.132 dyoung
1214 1.132 dyoung KASSERT(sc->sc_child == child);
1215 1.132 dyoung sc->sc_child = NULL;
1216 1.132 dyoung }
1217 1.132 dyoung
1218 1.1 augustss int
1219 1.1 augustss ehci_detach(struct ehci_softc *sc, int flags)
1220 1.1 augustss {
1221 1.1 augustss int rv = 0;
1222 1.1 augustss
1223 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1224 1.229 skrll
1225 1.1 augustss if (sc->sc_child != NULL)
1226 1.1 augustss rv = config_detach(sc->sc_child, flags);
1227 1.33 augustss
1228 1.1 augustss if (rv != 0)
1229 1.1 augustss return (rv);
1230 1.1 augustss
1231 1.190 mrg callout_halt(&sc->sc_tmo_intrlist, NULL);
1232 1.190 mrg callout_destroy(&sc->sc_tmo_intrlist);
1233 1.190 mrg
1234 1.190 mrg /* XXX free other data structures XXX */
1235 1.190 mrg if (sc->sc_softitds)
1236 1.190 mrg kmem_free(sc->sc_softitds,
1237 1.190 mrg sc->sc_flsize * sizeof(ehci_soft_itd_t *));
1238 1.190 mrg cv_destroy(&sc->sc_doorbell);
1239 1.190 mrg cv_destroy(&sc->sc_softwake_cv);
1240 1.190 mrg
1241 1.190 mrg #if 0
1242 1.190 mrg /* XXX destroyed in ehci_pci.c as it controls ehci_intr access */
1243 1.6 augustss
1244 1.190 mrg softint_disestablish(sc->sc_doorbell_si);
1245 1.190 mrg softint_disestablish(sc->sc_pcd_si);
1246 1.15 augustss
1247 1.190 mrg mutex_destroy(&sc->sc_lock);
1248 1.190 mrg mutex_destroy(&sc->sc_intr_lock);
1249 1.190 mrg #endif
1250 1.190 mrg
1251 1.204 christos pool_cache_destroy(sc->sc_xferpool);
1252 1.1 augustss
1253 1.128 jmcneill EOWRITE4(sc, EHCI_CONFIGFLAG, 0);
1254 1.128 jmcneill
1255 1.1 augustss return (rv);
1256 1.1 augustss }
1257 1.1 augustss
1258 1.1 augustss
1259 1.1 augustss int
1260 1.132 dyoung ehci_activate(device_t self, enum devact act)
1261 1.1 augustss {
1262 1.132 dyoung struct ehci_softc *sc = device_private(self);
1263 1.1 augustss
1264 1.1 augustss switch (act) {
1265 1.1 augustss case DVACT_DEACTIVATE:
1266 1.124 kiyohara sc->sc_dying = 1;
1267 1.163 dyoung return 0;
1268 1.163 dyoung default:
1269 1.163 dyoung return EOPNOTSUPP;
1270 1.1 augustss }
1271 1.1 augustss }
1272 1.1 augustss
1273 1.5 augustss /*
1274 1.5 augustss * Handle suspend/resume.
1275 1.5 augustss *
1276 1.5 augustss * We need to switch to polling mode here, because this routine is
1277 1.73 augustss * called from an interrupt context. This is all right since we
1278 1.5 augustss * are almost suspended anyway.
1279 1.127 jmcneill *
1280 1.127 jmcneill * Note that this power handler isn't to be registered directly; the
1281 1.127 jmcneill * bus glue needs to call out to it.
1282 1.5 augustss */
1283 1.127 jmcneill bool
1284 1.166 dyoung ehci_suspend(device_t dv, const pmf_qual_t *qual)
1285 1.5 augustss {
1286 1.132 dyoung ehci_softc_t *sc = device_private(dv);
1287 1.190 mrg int i;
1288 1.127 jmcneill uint32_t cmd, hcr;
1289 1.127 jmcneill
1290 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1291 1.229 skrll
1292 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock);
1293 1.127 jmcneill sc->sc_bus.use_polling++;
1294 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock);
1295 1.127 jmcneill
1296 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) {
1297 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
1298 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 && (cmd & EHCI_PS_PE) == EHCI_PS_PE)
1299 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_SUSP);
1300 1.127 jmcneill }
1301 1.127 jmcneill
1302 1.127 jmcneill sc->sc_cmd = EOREAD4(sc, EHCI_USBCMD);
1303 1.127 jmcneill
1304 1.127 jmcneill cmd = sc->sc_cmd & ~(EHCI_CMD_ASE | EHCI_CMD_PSE);
1305 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, cmd);
1306 1.127 jmcneill
1307 1.127 jmcneill for (i = 0; i < 100; i++) {
1308 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & (EHCI_STS_ASS | EHCI_STS_PSS);
1309 1.127 jmcneill if (hcr == 0)
1310 1.127 jmcneill break;
1311 1.5 augustss
1312 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1);
1313 1.127 jmcneill }
1314 1.127 jmcneill if (hcr != 0)
1315 1.134 drochner printf("%s: reset timeout\n", device_xname(dv));
1316 1.5 augustss
1317 1.127 jmcneill cmd &= ~EHCI_CMD_RS;
1318 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, cmd);
1319 1.74 augustss
1320 1.127 jmcneill for (i = 0; i < 100; i++) {
1321 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
1322 1.127 jmcneill if (hcr == EHCI_STS_HCH)
1323 1.127 jmcneill break;
1324 1.74 augustss
1325 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1);
1326 1.127 jmcneill }
1327 1.127 jmcneill if (hcr != EHCI_STS_HCH)
1328 1.134 drochner printf("%s: config timeout\n", device_xname(dv));
1329 1.74 augustss
1330 1.190 mrg mutex_spin_enter(&sc->sc_intr_lock);
1331 1.127 jmcneill sc->sc_bus.use_polling--;
1332 1.190 mrg mutex_spin_exit(&sc->sc_intr_lock);
1333 1.74 augustss
1334 1.127 jmcneill return true;
1335 1.127 jmcneill }
1336 1.74 augustss
1337 1.127 jmcneill bool
1338 1.166 dyoung ehci_resume(device_t dv, const pmf_qual_t *qual)
1339 1.127 jmcneill {
1340 1.132 dyoung ehci_softc_t *sc = device_private(dv);
1341 1.132 dyoung int i;
1342 1.127 jmcneill uint32_t cmd, hcr;
1343 1.74 augustss
1344 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1345 1.229 skrll
1346 1.127 jmcneill /* restore things in case the bios sucks */
1347 1.127 jmcneill EOWRITE4(sc, EHCI_CTRLDSSEGMENT, 0);
1348 1.127 jmcneill EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0));
1349 1.127 jmcneill EOWRITE4(sc, EHCI_ASYNCLISTADDR,
1350 1.127 jmcneill sc->sc_async_head->physaddr | EHCI_LINK_QH);
1351 1.130 jmcneill
1352 1.130 jmcneill EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs & ~EHCI_INTR_PCIE);
1353 1.74 augustss
1354 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
1355 1.74 augustss
1356 1.127 jmcneill hcr = 0;
1357 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) {
1358 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
1359 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 &&
1360 1.127 jmcneill (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP) {
1361 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR);
1362 1.127 jmcneill hcr = 1;
1363 1.74 augustss }
1364 1.127 jmcneill }
1365 1.127 jmcneill
1366 1.127 jmcneill if (hcr) {
1367 1.127 jmcneill usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
1368 1.127 jmcneill
1369 1.127 jmcneill for (i = 1; i <= sc->sc_noport; i++) {
1370 1.129 jmcneill cmd = EOREAD4(sc, EHCI_PORTSC(i)) & ~EHCI_PS_CLEAR;
1371 1.127 jmcneill if ((cmd & EHCI_PS_PO) == 0 &&
1372 1.127 jmcneill (cmd & EHCI_PS_SUSP) == EHCI_PS_SUSP)
1373 1.127 jmcneill EOWRITE4(sc, EHCI_PORTSC(i),
1374 1.127 jmcneill cmd & ~EHCI_PS_FPR);
1375 1.74 augustss }
1376 1.127 jmcneill }
1377 1.127 jmcneill
1378 1.127 jmcneill EOWRITE4(sc, EHCI_USBCMD, sc->sc_cmd);
1379 1.130 jmcneill EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs);
1380 1.74 augustss
1381 1.127 jmcneill for (i = 0; i < 100; i++) {
1382 1.127 jmcneill hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH;
1383 1.127 jmcneill if (hcr != EHCI_STS_HCH)
1384 1.127 jmcneill break;
1385 1.74 augustss
1386 1.127 jmcneill usb_delay_ms(&sc->sc_bus, 1);
1387 1.5 augustss }
1388 1.127 jmcneill if (hcr == EHCI_STS_HCH)
1389 1.134 drochner printf("%s: config timeout\n", device_xname(dv));
1390 1.127 jmcneill
1391 1.127 jmcneill return true;
1392 1.5 augustss }
1393 1.5 augustss
1394 1.5 augustss /*
1395 1.5 augustss * Shut down the controller when the system is going down.
1396 1.5 augustss */
1397 1.133 dyoung bool
1398 1.133 dyoung ehci_shutdown(device_t self, int flags)
1399 1.5 augustss {
1400 1.133 dyoung ehci_softc_t *sc = device_private(self);
1401 1.5 augustss
1402 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1403 1.229 skrll
1404 1.8 augustss EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */
1405 1.8 augustss EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET);
1406 1.133 dyoung return true;
1407 1.5 augustss }
1408 1.5 augustss
1409 1.164 uebayasi Static usbd_status
1410 1.5 augustss ehci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
1411 1.5 augustss {
1412 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1413 1.25 augustss usbd_status err;
1414 1.5 augustss
1415 1.197 prlw1 err = usb_allocmem_flags(&sc->sc_bus, size, 0, dma, USBMALLOC_MULTISEG);
1416 1.197 prlw1 #ifdef EHCI_DEBUG
1417 1.197 prlw1 if (err)
1418 1.197 prlw1 printf("ehci_allocm: usb_allocmem_flags()= %s (%d)\n",
1419 1.197 prlw1 usbd_errstr(err), err);
1420 1.197 prlw1 #endif
1421 1.90 fvdl if (err == USBD_NOMEM)
1422 1.90 fvdl err = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
1423 1.25 augustss #ifdef EHCI_DEBUG
1424 1.25 augustss if (err)
1425 1.197 prlw1 printf("ehci_allocm: usb_reserve_allocm()= %s (%d)\n",
1426 1.197 prlw1 usbd_errstr(err), err);
1427 1.25 augustss #endif
1428 1.25 augustss return (err);
1429 1.5 augustss }
1430 1.5 augustss
1431 1.164 uebayasi Static void
1432 1.5 augustss ehci_freem(struct usbd_bus *bus, usb_dma_t *dma)
1433 1.5 augustss {
1434 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1435 1.5 augustss
1436 1.90 fvdl if (dma->block->flags & USB_DMA_RESERVE) {
1437 1.134 drochner usb_reserve_freem(&sc->sc_dma_reserve,
1438 1.90 fvdl dma);
1439 1.90 fvdl return;
1440 1.90 fvdl }
1441 1.5 augustss usb_freemem(&sc->sc_bus, dma);
1442 1.5 augustss }
1443 1.5 augustss
1444 1.164 uebayasi Static usbd_xfer_handle
1445 1.5 augustss ehci_allocx(struct usbd_bus *bus)
1446 1.5 augustss {
1447 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1448 1.5 augustss usbd_xfer_handle xfer;
1449 1.5 augustss
1450 1.204 christos xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
1451 1.18 augustss if (xfer != NULL) {
1452 1.177 tsutsui memset(xfer, 0, sizeof(struct ehci_xfer));
1453 1.18 augustss #ifdef DIAGNOSTIC
1454 1.177 tsutsui EXFER(xfer)->isdone = 1;
1455 1.18 augustss xfer->busy_free = XFER_BUSY;
1456 1.18 augustss #endif
1457 1.18 augustss }
1458 1.5 augustss return (xfer);
1459 1.5 augustss }
1460 1.5 augustss
1461 1.164 uebayasi Static void
1462 1.5 augustss ehci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
1463 1.5 augustss {
1464 1.134 drochner struct ehci_softc *sc = bus->hci_private;
1465 1.5 augustss
1466 1.18 augustss #ifdef DIAGNOSTIC
1467 1.18 augustss if (xfer->busy_free != XFER_BUSY) {
1468 1.18 augustss printf("ehci_freex: xfer=%p not busy, 0x%08x\n", xfer,
1469 1.18 augustss xfer->busy_free);
1470 1.18 augustss }
1471 1.18 augustss xfer->busy_free = XFER_FREE;
1472 1.177 tsutsui if (!EXFER(xfer)->isdone) {
1473 1.18 augustss printf("ehci_freex: !isdone\n");
1474 1.18 augustss }
1475 1.18 augustss #endif
1476 1.204 christos pool_cache_put(sc->sc_xferpool, xfer);
1477 1.5 augustss }
1478 1.5 augustss
1479 1.5 augustss Static void
1480 1.190 mrg ehci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
1481 1.190 mrg {
1482 1.190 mrg struct ehci_softc *sc = bus->hci_private;
1483 1.190 mrg
1484 1.190 mrg *lock = &sc->sc_lock;
1485 1.190 mrg }
1486 1.190 mrg
1487 1.190 mrg Static void
1488 1.5 augustss ehci_device_clear_toggle(usbd_pipe_handle pipe)
1489 1.5 augustss {
1490 1.15 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
1491 1.15 augustss
1492 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1493 1.229 skrll
1494 1.229 skrll USBHIST_LOG(ehcidebug, "epipe=%p status=0x%08x",
1495 1.229 skrll epipe, epipe->sqh->qh.qh_qtd.qtd_status, 0, 0);
1496 1.158 sketch #ifdef EHCI_DEBUG
1497 1.22 augustss if (ehcidebug)
1498 1.22 augustss usbd_dump_pipe(pipe);
1499 1.5 augustss #endif
1500 1.55 mycroft epipe->nexttoggle = 0;
1501 1.5 augustss }
1502 1.5 augustss
1503 1.5 augustss Static void
1504 1.115 christos ehci_noop(usbd_pipe_handle pipe)
1505 1.5 augustss {
1506 1.5 augustss }
1507 1.5 augustss
1508 1.5 augustss #ifdef EHCI_DEBUG
1509 1.40 martin /*
1510 1.40 martin * Unused function - this is meant to be called from a kernel
1511 1.40 martin * debugger.
1512 1.40 martin */
1513 1.39 martin void
1514 1.157 cegger ehci_dump(void)
1515 1.39 martin {
1516 1.229 skrll ehci_softc_t *sc = theehci;
1517 1.229 skrll int i;
1518 1.229 skrll printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n",
1519 1.229 skrll EOREAD4(sc, EHCI_USBCMD),
1520 1.229 skrll EOREAD4(sc, EHCI_USBSTS),
1521 1.229 skrll EOREAD4(sc, EHCI_USBINTR));
1522 1.229 skrll printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n",
1523 1.229 skrll EOREAD4(sc, EHCI_FRINDEX),
1524 1.229 skrll EOREAD4(sc, EHCI_CTRLDSSEGMENT),
1525 1.229 skrll EOREAD4(sc, EHCI_PERIODICLISTBASE),
1526 1.229 skrll EOREAD4(sc, EHCI_ASYNCLISTADDR));
1527 1.229 skrll for (i = 1; i <= sc->sc_noport; i++)
1528 1.229 skrll printf("port %d status=0x%08x\n", i,
1529 1.229 skrll EOREAD4(sc, EHCI_PORTSC(i)));
1530 1.6 augustss }
1531 1.6 augustss
1532 1.164 uebayasi Static void
1533 1.229 skrll ehci_dump_regs(ehci_softc_t *sc)
1534 1.9 augustss {
1535 1.229 skrll int i;
1536 1.229 skrll
1537 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1538 1.229 skrll
1539 1.229 skrll USBHIST_LOG(ehcidebug,
1540 1.229 skrll "cmd = 0x%08x sts = 0x%08x ien = 0x%08x",
1541 1.229 skrll EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS),
1542 1.229 skrll EOREAD4(sc, EHCI_USBINTR), 0);
1543 1.229 skrll USBHIST_LOG(ehcidebug,
1544 1.229 skrll "frindex = 0x%08x ctrdsegm = 0x%08x periodic = 0x%08x "
1545 1.229 skrll "async = 0x%08x",
1546 1.229 skrll EOREAD4(sc, EHCI_FRINDEX), EOREAD4(sc, EHCI_CTRLDSSEGMENT),
1547 1.229 skrll EOREAD4(sc, EHCI_PERIODICLISTBASE),
1548 1.229 skrll EOREAD4(sc, EHCI_ASYNCLISTADDR));
1549 1.229 skrll for (i = 1; i <= sc->sc_noport; i += 2) {
1550 1.229 skrll if (i == sc->sc_noport) {
1551 1.229 skrll USBHIST_LOG(ehcidebug,
1552 1.229 skrll "port %d status = 0x%08x", i,
1553 1.229 skrll EOREAD4(sc, EHCI_PORTSC(i)), 0, 0);
1554 1.229 skrll } else {
1555 1.229 skrll USBHIST_LOG(ehcidebug,
1556 1.229 skrll "port %d status = 0x%08x port %d status = 0x%08x",
1557 1.229 skrll i, EOREAD4(sc, EHCI_PORTSC(i)),
1558 1.229 skrll i+1, EOREAD4(sc, EHCI_PORTSC(i+1)));
1559 1.15 augustss }
1560 1.15 augustss }
1561 1.15 augustss }
1562 1.15 augustss
1563 1.229 skrll #ifdef EHCI_DEBUG
1564 1.229 skrll #define ehci_dump_link(link, type) do { \
1565 1.229 skrll USBHIST_LOG(ehcidebug, " link 0x%08x (T = %d):", \
1566 1.229 skrll link, \
1567 1.229 skrll link & EHCI_LINK_TERMINATE ? 1 : 0, 0, 0); \
1568 1.229 skrll if (type) { \
1569 1.229 skrll USBHIST_LOG(ehcidebug, \
1570 1.229 skrll " ITD = %d QH = %d SITD = %d FSTN = %d",\
1571 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_ITD ? 1 : 0, \
1572 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_QH ? 1 : 0, \
1573 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_SITD ? 1 : 0, \
1574 1.229 skrll EHCI_LINK_TYPE(link) == EHCI_LINK_FSTN ? 1 : 0); \
1575 1.229 skrll } \
1576 1.229 skrll } while(0)
1577 1.229 skrll #else
1578 1.229 skrll #define ehci_dump_link(link, type)
1579 1.229 skrll #endif
1580 1.229 skrll
1581 1.164 uebayasi Static void
1582 1.15 augustss ehci_dump_sqtds(ehci_soft_qtd_t *sqtd)
1583 1.15 augustss {
1584 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1585 1.29 augustss int i;
1586 1.229 skrll uint32_t stop = 0;
1587 1.29 augustss
1588 1.29 augustss for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) {
1589 1.15 augustss ehci_dump_sqtd(sqtd);
1590 1.138 bouyer usb_syncmem(&sqtd->dma,
1591 1.195 christos sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
1592 1.138 bouyer sizeof(sqtd->qtd),
1593 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1594 1.72 augustss stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE);
1595 1.138 bouyer usb_syncmem(&sqtd->dma,
1596 1.195 christos sqtd->offs + offsetof(ehci_qtd_t, qtd_next),
1597 1.138 bouyer sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
1598 1.29 augustss }
1599 1.237 skrll if (!stop)
1600 1.229 skrll USBHIST_LOG(ehcidebug,
1601 1.229 skrll "dump aborted, too many TDs", 0, 0, 0, 0);
1602 1.9 augustss }
1603 1.9 augustss
1604 1.164 uebayasi Static void
1605 1.9 augustss ehci_dump_sqtd(ehci_soft_qtd_t *sqtd)
1606 1.9 augustss {
1607 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1608 1.229 skrll
1609 1.195 christos usb_syncmem(&sqtd->dma, sqtd->offs,
1610 1.138 bouyer sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1611 1.229 skrll
1612 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1613 1.229 skrll "QTD(%p) at 0x%08x:", sqtd, sqtd->physaddr, 0, 0);
1614 1.9 augustss ehci_dump_qtd(&sqtd->qtd);
1615 1.229 skrll
1616 1.195 christos usb_syncmem(&sqtd->dma, sqtd->offs,
1617 1.138 bouyer sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD);
1618 1.9 augustss }
1619 1.9 augustss
1620 1.164 uebayasi Static void
1621 1.9 augustss ehci_dump_qtd(ehci_qtd_t *qtd)
1622 1.9 augustss {
1623 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1624 1.9 augustss
1625 1.229 skrll #ifdef USBHIST
1626 1.229 skrll uint32_t s = le32toh(qtd->qtd_status);
1627 1.229 skrll #endif
1628 1.229 skrll
1629 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1630 1.229 skrll " next = 0x%08x altnext = 0x%08x status = 0x%08x",
1631 1.231 skrll qtd->qtd_next, qtd->qtd_altnext, s, 0);
1632 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1633 1.229 skrll " toggle = %d ioc = %d bytes = %#x "
1634 1.229 skrll "c_page = %#x", EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_IOC(s),
1635 1.229 skrll EHCI_QTD_GET_BYTES(s), EHCI_QTD_GET_C_PAGE(s));
1636 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1637 1.229 skrll " cerr = %d pid = %d stat = %x",
1638 1.229 skrll EHCI_QTD_GET_CERR(s), EHCI_QTD_GET_PID(s), EHCI_QTD_GET_STATUS(s),
1639 1.229 skrll 0);
1640 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1641 1.229 skrll "active =%d halted=%d buferr=%d babble=%d",
1642 1.229 skrll s & EHCI_QTD_ACTIVE ? 1 : 0,
1643 1.229 skrll s & EHCI_QTD_HALTED ? 1 : 0,
1644 1.229 skrll s & EHCI_QTD_BUFERR ? 1 : 0,
1645 1.229 skrll s & EHCI_QTD_BABBLE ? 1 : 0);
1646 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1647 1.229 skrll "xacterr=%d missed=%d split =%d ping =%d",
1648 1.229 skrll s & EHCI_QTD_XACTERR ? 1 : 0,
1649 1.229 skrll s & EHCI_QTD_MISSEDMICRO ? 1 : 0,
1650 1.229 skrll s & EHCI_QTD_SPLITXSTATE ? 1 : 0,
1651 1.229 skrll s & EHCI_QTD_PINGSTATE ? 1 : 0);
1652 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1653 1.229 skrll "buffer[0] = %#x buffer[1] = %#x "
1654 1.229 skrll "buffer[2] = %#x buffer[3] = %#x",
1655 1.229 skrll le32toh(qtd->qtd_buffer[0]), le32toh(qtd->qtd_buffer[1]),
1656 1.229 skrll le32toh(qtd->qtd_buffer[2]), le32toh(qtd->qtd_buffer[3]));
1657 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1658 1.229 skrll "buffer[4] = %#x", le32toh(qtd->qtd_buffer[4]), 0, 0, 0);
1659 1.9 augustss }
1660 1.9 augustss
1661 1.164 uebayasi Static void
1662 1.9 augustss ehci_dump_sqh(ehci_soft_qh_t *sqh)
1663 1.9 augustss {
1664 1.229 skrll #ifdef USBHIST
1665 1.9 augustss ehci_qh_t *qh = &sqh->qh;
1666 1.229 skrll ehci_link_t link;
1667 1.229 skrll #endif
1668 1.15 augustss u_int32_t endp, endphub;
1669 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1670 1.9 augustss
1671 1.195 christos usb_syncmem(&sqh->dma, sqh->offs,
1672 1.138 bouyer sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
1673 1.229 skrll
1674 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1675 1.229 skrll "QH(%p) at %#x:", sqh, sqh->physaddr, 0, 0);
1676 1.229 skrll link = le32toh(qh->qh_link);
1677 1.229 skrll ehci_dump_link(link, true);
1678 1.229 skrll
1679 1.15 augustss endp = le32toh(qh->qh_endp);
1680 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1681 1.229 skrll " endp = %#x", endp, 0, 0, 0);
1682 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1683 1.229 skrll " addr = 0x%02x inact = %d endpt = %d eps = %d",
1684 1.229 skrll EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp),
1685 1.236 skrll EHCI_QH_GET_ENDPT(endp), EHCI_QH_GET_EPS(endp));
1686 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1687 1.229 skrll " dtc = %d hrecl = %d",
1688 1.229 skrll EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp), 0, 0);
1689 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1690 1.229 skrll " ctl = %d nrl = %d mpl = %#x(%d)",
1691 1.229 skrll EHCI_QH_GET_CTL(endp),EHCI_QH_GET_NRL(endp),
1692 1.229 skrll EHCI_QH_GET_MPL(endp), EHCI_QH_GET_MPL(endp));
1693 1.229 skrll
1694 1.15 augustss endphub = le32toh(qh->qh_endphub);
1695 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1696 1.229 skrll " endphub = %#x", endphub, 0, 0, 0);
1697 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1698 1.229 skrll " smask = 0x%02x cmask = 0x%02x",
1699 1.229 skrll EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub), 1, 0);
1700 1.229 skrll USBHIST_LOGN(ehcidebug, 10,
1701 1.229 skrll " huba = 0x%02x port = %d mult = %d",
1702 1.229 skrll EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub),
1703 1.229 skrll EHCI_QH_GET_MULT(endphub), 0);
1704 1.229 skrll
1705 1.229 skrll link = le32toh(qh->qh_curqtd);
1706 1.229 skrll ehci_dump_link(link, false);
1707 1.229 skrll USBHIST_LOGN(ehcidebug, 10, "Overlay qTD:", 0, 0, 0, 0);
1708 1.9 augustss ehci_dump_qtd(&qh->qh_qtd);
1709 1.229 skrll
1710 1.195 christos usb_syncmem(&sqh->dma, sqh->offs,
1711 1.138 bouyer sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
1712 1.9 augustss }
1713 1.9 augustss
1714 1.164 uebayasi Static void
1715 1.139 jmcneill ehci_dump_itd(struct ehci_soft_itd *itd)
1716 1.139 jmcneill {
1717 1.139 jmcneill ehci_isoc_trans_t t;
1718 1.139 jmcneill ehci_isoc_bufr_ptr_t b, b2, b3;
1719 1.139 jmcneill int i;
1720 1.139 jmcneill
1721 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1722 1.229 skrll
1723 1.229 skrll USBHIST_LOG(ehcidebug, "ITD: next phys = %#x", itd->itd.itd_next, 0,
1724 1.229 skrll 0, 0);
1725 1.139 jmcneill
1726 1.168 jakllsch for (i = 0; i < EHCI_ITD_NUFRAMES; i++) {
1727 1.139 jmcneill t = le32toh(itd->itd.itd_ctl[i]);
1728 1.229 skrll USBHIST_LOG(ehcidebug, "ITDctl %d: stat = %x len = %x",
1729 1.229 skrll i, EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t), 0);
1730 1.229 skrll USBHIST_LOG(ehcidebug, " ioc = %x pg = %x offs = %x",
1731 1.139 jmcneill EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t),
1732 1.229 skrll EHCI_ITD_GET_OFFS(t), 0);
1733 1.139 jmcneill }
1734 1.229 skrll USBHIST_LOG(ehcidebug, "ITDbufr: ", 0, 0, 0, 0);
1735 1.168 jakllsch for (i = 0; i < EHCI_ITD_NBUFFERS; i++)
1736 1.229 skrll USBHIST_LOG(ehcidebug, " %x",
1737 1.229 skrll EHCI_ITD_GET_BPTR(le32toh(itd->itd.itd_bufr[i])), 0, 0, 0);
1738 1.139 jmcneill
1739 1.139 jmcneill b = le32toh(itd->itd.itd_bufr[0]);
1740 1.139 jmcneill b2 = le32toh(itd->itd.itd_bufr[1]);
1741 1.139 jmcneill b3 = le32toh(itd->itd.itd_bufr[2]);
1742 1.229 skrll USBHIST_LOG(ehcidebug, " ep = %x daddr = %x dir = %d",
1743 1.229 skrll EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2), 0);
1744 1.229 skrll USBHIST_LOG(ehcidebug, " maxpkt = %x multi = %x",
1745 1.229 skrll EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3), 0, 0);
1746 1.139 jmcneill }
1747 1.139 jmcneill
1748 1.164 uebayasi Static void
1749 1.139 jmcneill ehci_dump_sitd(struct ehci_soft_itd *itd)
1750 1.139 jmcneill {
1751 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1752 1.229 skrll
1753 1.229 skrll USBHIST_LOG(ehcidebug, "SITD %p next = %p prev = %p",
1754 1.229 skrll itd, itd->u.frame_list.next, itd->u.frame_list.prev, 0);
1755 1.229 skrll USBHIST_LOG(ehcidebug, " xfernext=%p physaddr=%X slot=%d",
1756 1.229 skrll itd->xfer_next, itd->physaddr, itd->slot, 0);
1757 1.139 jmcneill }
1758 1.139 jmcneill
1759 1.164 uebayasi Static void
1760 1.18 augustss ehci_dump_exfer(struct ehci_xfer *ex)
1761 1.18 augustss {
1762 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1763 1.229 skrll
1764 1.229 skrll USBHIST_LOG(ehcidebug, "ex = %p sqtdstart = %p end = %p",
1765 1.229 skrll ex, ex->sqtdstart, ex->sqtdend, 0);
1766 1.229 skrll USBHIST_LOG(ehcidebug, " itdstart = %p end = %p isdone = %d",
1767 1.229 skrll ex->itdstart, ex->itdend, ex->isdone, 0);
1768 1.18 augustss }
1769 1.38 martin #endif
1770 1.5 augustss
1771 1.164 uebayasi Static usbd_status
1772 1.5 augustss ehci_open(usbd_pipe_handle pipe)
1773 1.5 augustss {
1774 1.5 augustss usbd_device_handle dev = pipe->device;
1775 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
1776 1.5 augustss usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
1777 1.5 augustss u_int8_t addr = dev->address;
1778 1.209 skrll u_int8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
1779 1.5 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
1780 1.10 augustss ehci_soft_qh_t *sqh;
1781 1.10 augustss usbd_status err;
1782 1.78 augustss int ival, speed, naks;
1783 1.80 augustss int hshubaddr, hshubport;
1784 1.5 augustss
1785 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1786 1.229 skrll
1787 1.229 skrll USBHIST_LOG(ehcidebug, "pipe=%p, addr=%d, endpt=%d (%d)",
1788 1.229 skrll pipe, addr, ed->bEndpointAddress, sc->sc_addr);
1789 1.5 augustss
1790 1.80 augustss if (dev->myhsport) {
1791 1.172 matt /*
1792 1.172 matt * When directly attached FS/LS device while doing embedded
1793 1.172 matt * transaction translations and we are the hub, set the hub
1794 1.191 skrll * address to 0 (us).
1795 1.172 matt */
1796 1.172 matt if (!(sc->sc_flags & EHCIF_ETTF)
1797 1.172 matt || (dev->myhsport->parent->address != sc->sc_addr)) {
1798 1.172 matt hshubaddr = dev->myhsport->parent->address;
1799 1.172 matt } else {
1800 1.172 matt hshubaddr = 0;
1801 1.172 matt }
1802 1.80 augustss hshubport = dev->myhsport->portno;
1803 1.80 augustss } else {
1804 1.80 augustss hshubaddr = 0;
1805 1.80 augustss hshubport = 0;
1806 1.80 augustss }
1807 1.80 augustss
1808 1.17 augustss if (sc->sc_dying)
1809 1.17 augustss return (USBD_IOERROR);
1810 1.17 augustss
1811 1.175 drochner /* toggle state needed for bulk endpoints */
1812 1.175 drochner epipe->nexttoggle = pipe->endpoint->datatoggle;
1813 1.55 mycroft
1814 1.5 augustss if (addr == sc->sc_addr) {
1815 1.5 augustss switch (ed->bEndpointAddress) {
1816 1.5 augustss case USB_CONTROL_ENDPOINT:
1817 1.5 augustss pipe->methods = &ehci_root_ctrl_methods;
1818 1.5 augustss break;
1819 1.5 augustss case UE_DIR_IN | EHCI_INTR_ENDPT:
1820 1.5 augustss pipe->methods = &ehci_root_intr_methods;
1821 1.5 augustss break;
1822 1.5 augustss default:
1823 1.229 skrll USBHIST_LOG(ehcidebug,
1824 1.229 skrll "bad bEndpointAddress 0x%02x",
1825 1.229 skrll ed->bEndpointAddress, 0, 0, 0);
1826 1.5 augustss return (USBD_INVAL);
1827 1.5 augustss }
1828 1.10 augustss return (USBD_NORMAL_COMPLETION);
1829 1.10 augustss }
1830 1.10 augustss
1831 1.24 augustss /* XXX All this stuff is only valid for async. */
1832 1.11 augustss switch (dev->speed) {
1833 1.11 augustss case USB_SPEED_LOW: speed = EHCI_QH_SPEED_LOW; break;
1834 1.11 augustss case USB_SPEED_FULL: speed = EHCI_QH_SPEED_FULL; break;
1835 1.11 augustss case USB_SPEED_HIGH: speed = EHCI_QH_SPEED_HIGH; break;
1836 1.37 provos default: panic("ehci_open: bad device speed %d", dev->speed);
1837 1.11 augustss }
1838 1.99 augustss if (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_ISOCHRONOUS) {
1839 1.146 jmcneill aprint_error_dev(sc->sc_dev, "error opening low/full speed "
1840 1.146 jmcneill "isoc endpoint.\n");
1841 1.146 jmcneill aprint_normal_dev(sc->sc_dev, "a low/full speed device is "
1842 1.146 jmcneill "attached to a USB2 hub, and transaction translations are "
1843 1.146 jmcneill "not yet supported.\n");
1844 1.146 jmcneill aprint_normal_dev(sc->sc_dev, "reattach the device to the "
1845 1.146 jmcneill "root hub instead.\n");
1846 1.229 skrll USBHIST_LOG(ehcidebug, "hshubaddr=%d hshubport=%d",
1847 1.229 skrll hshubaddr, hshubport, 0, 0);
1848 1.99 augustss return USBD_INVAL;
1849 1.80 augustss }
1850 1.80 augustss
1851 1.169 msaitoh /*
1852 1.169 msaitoh * For interrupt transfer, nak throttling must be disabled, but for
1853 1.169 msaitoh * the other transfer type, nak throttling should be enabled from the
1854 1.191 skrll * viewpoint that avoids the memory thrashing.
1855 1.169 msaitoh */
1856 1.169 msaitoh naks = (xfertype == UE_INTERRUPT) ? 0
1857 1.169 msaitoh : ((speed == EHCI_QH_SPEED_HIGH) ? 4 : 0);
1858 1.10 augustss
1859 1.139 jmcneill /* Allocate sqh for everything, save isoc xfers */
1860 1.139 jmcneill if (xfertype != UE_ISOCHRONOUS) {
1861 1.139 jmcneill sqh = ehci_alloc_sqh(sc);
1862 1.139 jmcneill if (sqh == NULL)
1863 1.139 jmcneill return (USBD_NOMEM);
1864 1.139 jmcneill /* qh_link filled when the QH is added */
1865 1.139 jmcneill sqh->qh.qh_endp = htole32(
1866 1.139 jmcneill EHCI_QH_SET_ADDR(addr) |
1867 1.139 jmcneill EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) |
1868 1.139 jmcneill EHCI_QH_SET_EPS(speed) |
1869 1.139 jmcneill EHCI_QH_DTC |
1870 1.139 jmcneill EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) |
1871 1.139 jmcneill (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ?
1872 1.139 jmcneill EHCI_QH_CTL : 0) |
1873 1.139 jmcneill EHCI_QH_SET_NRL(naks)
1874 1.139 jmcneill );
1875 1.139 jmcneill sqh->qh.qh_endphub = htole32(
1876 1.139 jmcneill EHCI_QH_SET_MULT(1) |
1877 1.139 jmcneill EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x02 : 0)
1878 1.139 jmcneill );
1879 1.167 jakllsch if (speed != EHCI_QH_SPEED_HIGH)
1880 1.167 jakllsch sqh->qh.qh_endphub |= htole32(
1881 1.167 jakllsch EHCI_QH_SET_PORT(hshubport) |
1882 1.167 jakllsch EHCI_QH_SET_HUBA(hshubaddr) |
1883 1.167 jakllsch EHCI_QH_SET_CMASK(0x08) /* XXX */
1884 1.167 jakllsch );
1885 1.139 jmcneill sqh->qh.qh_curqtd = EHCI_NULL;
1886 1.139 jmcneill /* Fill the overlay qTD */
1887 1.139 jmcneill sqh->qh.qh_qtd.qtd_next = EHCI_NULL;
1888 1.139 jmcneill sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
1889 1.139 jmcneill sqh->qh.qh_qtd.qtd_status = htole32(0);
1890 1.139 jmcneill
1891 1.139 jmcneill usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
1892 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1893 1.139 jmcneill epipe->sqh = sqh;
1894 1.139 jmcneill } else {
1895 1.139 jmcneill sqh = NULL;
1896 1.139 jmcneill } /*xfertype == UE_ISOC*/
1897 1.5 augustss
1898 1.10 augustss switch (xfertype) {
1899 1.10 augustss case UE_CONTROL:
1900 1.33 augustss err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t),
1901 1.10 augustss 0, &epipe->u.ctl.reqdma);
1902 1.25 augustss #ifdef EHCI_DEBUG
1903 1.25 augustss if (err)
1904 1.25 augustss printf("ehci_open: usb_allocmem()=%d\n", err);
1905 1.25 augustss #endif
1906 1.10 augustss if (err)
1907 1.116 drochner goto bad;
1908 1.11 augustss pipe->methods = &ehci_device_ctrl_methods;
1909 1.190 mrg mutex_enter(&sc->sc_lock);
1910 1.190 mrg ehci_add_qh(sc, sqh, sc->sc_async_head);
1911 1.190 mrg mutex_exit(&sc->sc_lock);
1912 1.10 augustss break;
1913 1.10 augustss case UE_BULK:
1914 1.10 augustss pipe->methods = &ehci_device_bulk_methods;
1915 1.190 mrg mutex_enter(&sc->sc_lock);
1916 1.190 mrg ehci_add_qh(sc, sqh, sc->sc_async_head);
1917 1.190 mrg mutex_exit(&sc->sc_lock);
1918 1.10 augustss break;
1919 1.24 augustss case UE_INTERRUPT:
1920 1.24 augustss pipe->methods = &ehci_device_intr_methods;
1921 1.78 augustss ival = pipe->interval;
1922 1.116 drochner if (ival == USBD_DEFAULT_INTERVAL) {
1923 1.116 drochner if (speed == EHCI_QH_SPEED_HIGH) {
1924 1.116 drochner if (ed->bInterval > 16) {
1925 1.116 drochner /*
1926 1.116 drochner * illegal with high-speed, but there
1927 1.116 drochner * were documentation bugs in the spec,
1928 1.116 drochner * so be generous
1929 1.116 drochner */
1930 1.116 drochner ival = 256;
1931 1.116 drochner } else
1932 1.116 drochner ival = (1 << (ed->bInterval - 1)) / 8;
1933 1.116 drochner } else
1934 1.116 drochner ival = ed->bInterval;
1935 1.116 drochner }
1936 1.116 drochner err = ehci_device_setintr(sc, sqh, ival);
1937 1.116 drochner if (err)
1938 1.116 drochner goto bad;
1939 1.116 drochner break;
1940 1.24 augustss case UE_ISOCHRONOUS:
1941 1.24 augustss pipe->methods = &ehci_device_isoc_methods;
1942 1.142 drochner if (ed->bInterval == 0 || ed->bInterval > 16) {
1943 1.139 jmcneill printf("ehci: opening pipe with invalid bInterval\n");
1944 1.139 jmcneill err = USBD_INVAL;
1945 1.139 jmcneill goto bad;
1946 1.139 jmcneill }
1947 1.139 jmcneill if (UGETW(ed->wMaxPacketSize) == 0) {
1948 1.139 jmcneill printf("ehci: zero length endpoint open request\n");
1949 1.139 jmcneill err = USBD_INVAL;
1950 1.139 jmcneill goto bad;
1951 1.139 jmcneill }
1952 1.139 jmcneill epipe->u.isoc.next_frame = 0;
1953 1.139 jmcneill epipe->u.isoc.cur_xfers = 0;
1954 1.139 jmcneill break;
1955 1.10 augustss default:
1956 1.229 skrll USBHIST_LOG(ehcidebug, "bad xfer type %d", xfertype, 0, 0, 0);
1957 1.116 drochner err = USBD_INVAL;
1958 1.116 drochner goto bad;
1959 1.5 augustss }
1960 1.5 augustss return (USBD_NORMAL_COMPLETION);
1961 1.5 augustss
1962 1.116 drochner bad:
1963 1.139 jmcneill if (sqh != NULL)
1964 1.139 jmcneill ehci_free_sqh(sc, sqh);
1965 1.116 drochner return (err);
1966 1.10 augustss }
1967 1.10 augustss
1968 1.10 augustss /*
1969 1.190 mrg * Add an ED to the schedule. Called with USB lock held.
1970 1.10 augustss */
1971 1.164 uebayasi Static void
1972 1.190 mrg ehci_add_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
1973 1.10 augustss {
1974 1.10 augustss
1975 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
1976 1.190 mrg
1977 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
1978 1.229 skrll
1979 1.138 bouyer usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
1980 1.138 bouyer sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE);
1981 1.229 skrll
1982 1.10 augustss sqh->next = head->next;
1983 1.10 augustss sqh->qh.qh_link = head->qh.qh_link;
1984 1.229 skrll
1985 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
1986 1.138 bouyer sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE);
1987 1.229 skrll
1988 1.10 augustss head->next = sqh;
1989 1.15 augustss head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH);
1990 1.229 skrll
1991 1.138 bouyer usb_syncmem(&head->dma, head->offs + offsetof(ehci_qh_t, qh_link),
1992 1.138 bouyer sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE);
1993 1.10 augustss
1994 1.10 augustss #ifdef EHCI_DEBUG
1995 1.229 skrll ehci_dump_sqh(sqh);
1996 1.5 augustss #endif
1997 1.5 augustss }
1998 1.5 augustss
1999 1.10 augustss /*
2000 1.190 mrg * Remove an ED from the schedule. Called with USB lock held.
2001 1.10 augustss */
2002 1.164 uebayasi Static void
2003 1.10 augustss ehci_rem_qh(ehci_softc_t *sc, ehci_soft_qh_t *sqh, ehci_soft_qh_t *head)
2004 1.10 augustss {
2005 1.33 augustss ehci_soft_qh_t *p;
2006 1.10 augustss
2007 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
2008 1.190 mrg
2009 1.10 augustss /* XXX */
2010 1.42 augustss for (p = head; p != NULL && p->next != sqh; p = p->next)
2011 1.10 augustss ;
2012 1.10 augustss if (p == NULL)
2013 1.37 provos panic("ehci_rem_qh: ED not found");
2014 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs + offsetof(ehci_qh_t, qh_link),
2015 1.138 bouyer sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE);
2016 1.10 augustss p->next = sqh->next;
2017 1.10 augustss p->qh.qh_link = sqh->qh.qh_link;
2018 1.138 bouyer usb_syncmem(&p->dma, p->offs + offsetof(ehci_qh_t, qh_link),
2019 1.138 bouyer sizeof(p->qh.qh_link), BUS_DMASYNC_PREWRITE);
2020 1.10 augustss
2021 1.11 augustss ehci_sync_hc(sc);
2022 1.11 augustss }
2023 1.11 augustss
2024 1.164 uebayasi Static void
2025 1.23 augustss ehci_set_qh_qtd(ehci_soft_qh_t *sqh, ehci_soft_qtd_t *sqtd)
2026 1.23 augustss {
2027 1.85 augustss int i;
2028 1.87 augustss u_int32_t status;
2029 1.85 augustss
2030 1.87 augustss /* Save toggle bit and ping status. */
2031 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
2032 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
2033 1.87 augustss status = sqh->qh.qh_qtd.qtd_status &
2034 1.87 augustss htole32(EHCI_QTD_TOGGLE_MASK |
2035 1.87 augustss EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE));
2036 1.85 augustss /* Set HALTED to make hw leave it alone. */
2037 1.85 augustss sqh->qh.qh_qtd.qtd_status =
2038 1.85 augustss htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED));
2039 1.138 bouyer usb_syncmem(&sqh->dma,
2040 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
2041 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
2042 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2043 1.23 augustss sqh->qh.qh_curqtd = 0;
2044 1.23 augustss sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr);
2045 1.179 jmcneill sqh->qh.qh_qtd.qtd_altnext = EHCI_NULL;
2046 1.85 augustss for (i = 0; i < EHCI_QTD_NBUFFERS; i++)
2047 1.85 augustss sqh->qh.qh_qtd.qtd_buffer[i] = 0;
2048 1.23 augustss sqh->sqtd = sqtd;
2049 1.138 bouyer usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
2050 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2051 1.87 augustss /* Set !HALTED && !ACTIVE to start execution, preserve some fields */
2052 1.87 augustss sqh->qh.qh_qtd.qtd_status = status;
2053 1.138 bouyer usb_syncmem(&sqh->dma,
2054 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
2055 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
2056 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2057 1.23 augustss }
2058 1.23 augustss
2059 1.11 augustss /*
2060 1.11 augustss * Ensure that the HC has released all references to the QH. We do this
2061 1.11 augustss * by asking for a Async Advance Doorbell interrupt and then we wait for
2062 1.11 augustss * the interrupt.
2063 1.11 augustss * To make this easier we first obtain exclusive use of the doorbell.
2064 1.11 augustss */
2065 1.164 uebayasi Static void
2066 1.11 augustss ehci_sync_hc(ehci_softc_t *sc)
2067 1.11 augustss {
2068 1.215 christos int error __diagused;
2069 1.190 mrg
2070 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
2071 1.11 augustss
2072 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2073 1.229 skrll
2074 1.12 augustss if (sc->sc_dying) {
2075 1.229 skrll USBHIST_LOG(ehcidebug, "dying", 0, 0, 0, 0);
2076 1.12 augustss return;
2077 1.12 augustss }
2078 1.10 augustss /* ask for doorbell */
2079 1.10 augustss EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | EHCI_CMD_IAAD);
2080 1.229 skrll USBHIST_LOG(ehcidebug, "cmd = 0x%08x sts = 0x%08x",
2081 1.229 skrll EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
2082 1.229 skrll
2083 1.190 mrg error = cv_timedwait(&sc->sc_doorbell, &sc->sc_lock, hz); /* bell wait */
2084 1.229 skrll
2085 1.229 skrll USBHIST_LOG(ehcidebug, "cmd = 0x%08x sts = 0x%08x",
2086 1.229 skrll EOREAD4(sc, EHCI_USBCMD), EOREAD4(sc, EHCI_USBSTS), 0, 0);
2087 1.15 augustss #ifdef DIAGNOSTIC
2088 1.15 augustss if (error)
2089 1.190 mrg printf("ehci_sync_hc: cv_timedwait() = %d\n", error);
2090 1.15 augustss #endif
2091 1.10 augustss }
2092 1.10 augustss
2093 1.164 uebayasi Static void
2094 1.139 jmcneill ehci_rem_free_itd_chain(ehci_softc_t *sc, struct ehci_xfer *exfer)
2095 1.139 jmcneill {
2096 1.139 jmcneill struct ehci_soft_itd *itd, *prev;
2097 1.139 jmcneill
2098 1.139 jmcneill prev = NULL;
2099 1.139 jmcneill
2100 1.139 jmcneill if (exfer->itdstart == NULL || exfer->itdend == NULL)
2101 1.239 skrll panic("ehci isoc xfer being freed, but with no itd chain");
2102 1.139 jmcneill
2103 1.139 jmcneill for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
2104 1.139 jmcneill prev = itd->u.frame_list.prev;
2105 1.139 jmcneill /* Unlink itd from hardware chain, or frame array */
2106 1.139 jmcneill if (prev == NULL) { /* We're at the table head */
2107 1.139 jmcneill sc->sc_softitds[itd->slot] = itd->u.frame_list.next;
2108 1.139 jmcneill sc->sc_flist[itd->slot] = itd->itd.itd_next;
2109 1.139 jmcneill usb_syncmem(&sc->sc_fldma,
2110 1.139 jmcneill sizeof(ehci_link_t) * itd->slot,
2111 1.139 jmcneill sizeof(ehci_link_t),
2112 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2113 1.139 jmcneill
2114 1.139 jmcneill if (itd->u.frame_list.next != NULL)
2115 1.139 jmcneill itd->u.frame_list.next->u.frame_list.prev = NULL;
2116 1.139 jmcneill } else {
2117 1.139 jmcneill /* XXX this part is untested... */
2118 1.139 jmcneill prev->itd.itd_next = itd->itd.itd_next;
2119 1.139 jmcneill usb_syncmem(&itd->dma,
2120 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
2121 1.139 jmcneill sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE);
2122 1.139 jmcneill
2123 1.139 jmcneill prev->u.frame_list.next = itd->u.frame_list.next;
2124 1.139 jmcneill if (itd->u.frame_list.next != NULL)
2125 1.139 jmcneill itd->u.frame_list.next->u.frame_list.prev = prev;
2126 1.139 jmcneill }
2127 1.139 jmcneill }
2128 1.139 jmcneill
2129 1.139 jmcneill prev = NULL;
2130 1.139 jmcneill for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
2131 1.139 jmcneill if (prev != NULL)
2132 1.139 jmcneill ehci_free_itd(sc, prev);
2133 1.139 jmcneill prev = itd;
2134 1.139 jmcneill }
2135 1.139 jmcneill if (prev)
2136 1.139 jmcneill ehci_free_itd(sc, prev);
2137 1.139 jmcneill exfer->itdstart = NULL;
2138 1.139 jmcneill exfer->itdend = NULL;
2139 1.139 jmcneill }
2140 1.139 jmcneill
2141 1.5 augustss /***********/
2142 1.5 augustss
2143 1.5 augustss /*
2144 1.5 augustss * Data structures and routines to emulate the root hub.
2145 1.5 augustss */
2146 1.5 augustss Static usb_device_descriptor_t ehci_devd = {
2147 1.5 augustss USB_DEVICE_DESCRIPTOR_SIZE,
2148 1.5 augustss UDESC_DEVICE, /* type */
2149 1.5 augustss {0x00, 0x02}, /* USB version */
2150 1.5 augustss UDCLASS_HUB, /* class */
2151 1.5 augustss UDSUBCLASS_HUB, /* subclass */
2152 1.11 augustss UDPROTO_HSHUBSTT, /* protocol */
2153 1.5 augustss 64, /* max packet */
2154 1.5 augustss {0},{0},{0x00,0x01}, /* device id */
2155 1.5 augustss 1,2,0, /* string indicies */
2156 1.5 augustss 1 /* # of configurations */
2157 1.5 augustss };
2158 1.5 augustss
2159 1.123 drochner Static const usb_device_qualifier_t ehci_odevd = {
2160 1.11 augustss USB_DEVICE_DESCRIPTOR_SIZE,
2161 1.11 augustss UDESC_DEVICE_QUALIFIER, /* type */
2162 1.11 augustss {0x00, 0x02}, /* USB version */
2163 1.11 augustss UDCLASS_HUB, /* class */
2164 1.11 augustss UDSUBCLASS_HUB, /* subclass */
2165 1.11 augustss UDPROTO_FSHUB, /* protocol */
2166 1.11 augustss 64, /* max packet */
2167 1.11 augustss 1, /* # of configurations */
2168 1.11 augustss 0
2169 1.11 augustss };
2170 1.11 augustss
2171 1.123 drochner Static const usb_config_descriptor_t ehci_confd = {
2172 1.5 augustss USB_CONFIG_DESCRIPTOR_SIZE,
2173 1.5 augustss UDESC_CONFIG,
2174 1.5 augustss {USB_CONFIG_DESCRIPTOR_SIZE +
2175 1.5 augustss USB_INTERFACE_DESCRIPTOR_SIZE +
2176 1.5 augustss USB_ENDPOINT_DESCRIPTOR_SIZE},
2177 1.5 augustss 1,
2178 1.5 augustss 1,
2179 1.5 augustss 0,
2180 1.120 drochner UC_ATTR_MBO | UC_SELF_POWERED,
2181 1.5 augustss 0 /* max power */
2182 1.5 augustss };
2183 1.5 augustss
2184 1.123 drochner Static const usb_interface_descriptor_t ehci_ifcd = {
2185 1.5 augustss USB_INTERFACE_DESCRIPTOR_SIZE,
2186 1.5 augustss UDESC_INTERFACE,
2187 1.5 augustss 0,
2188 1.5 augustss 0,
2189 1.5 augustss 1,
2190 1.5 augustss UICLASS_HUB,
2191 1.5 augustss UISUBCLASS_HUB,
2192 1.11 augustss UIPROTO_HSHUBSTT,
2193 1.5 augustss 0
2194 1.5 augustss };
2195 1.5 augustss
2196 1.123 drochner Static const usb_endpoint_descriptor_t ehci_endpd = {
2197 1.5 augustss USB_ENDPOINT_DESCRIPTOR_SIZE,
2198 1.5 augustss UDESC_ENDPOINT,
2199 1.5 augustss UE_DIR_IN | EHCI_INTR_ENDPT,
2200 1.5 augustss UE_INTERRUPT,
2201 1.5 augustss {8, 0}, /* max packet */
2202 1.118 drochner 12
2203 1.5 augustss };
2204 1.5 augustss
2205 1.123 drochner Static const usb_hub_descriptor_t ehci_hubd = {
2206 1.5 augustss USB_HUB_DESCRIPTOR_SIZE,
2207 1.5 augustss UDESC_HUB,
2208 1.5 augustss 0,
2209 1.5 augustss {0,0},
2210 1.5 augustss 0,
2211 1.5 augustss 0,
2212 1.111 christos {""},
2213 1.111 christos {""},
2214 1.5 augustss };
2215 1.5 augustss
2216 1.5 augustss /*
2217 1.5 augustss * Simulate a hardware hub by handling all the necessary requests.
2218 1.5 augustss */
2219 1.5 augustss Static usbd_status
2220 1.5 augustss ehci_root_ctrl_transfer(usbd_xfer_handle xfer)
2221 1.5 augustss {
2222 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
2223 1.5 augustss usbd_status err;
2224 1.5 augustss
2225 1.5 augustss /* Insert last in queue. */
2226 1.190 mrg mutex_enter(&sc->sc_lock);
2227 1.5 augustss err = usb_insert_transfer(xfer);
2228 1.190 mrg mutex_exit(&sc->sc_lock);
2229 1.5 augustss if (err)
2230 1.5 augustss return (err);
2231 1.5 augustss
2232 1.5 augustss /* Pipe isn't running, start first */
2233 1.5 augustss return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
2234 1.5 augustss }
2235 1.5 augustss
2236 1.5 augustss Static usbd_status
2237 1.5 augustss ehci_root_ctrl_start(usbd_xfer_handle xfer)
2238 1.5 augustss {
2239 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
2240 1.5 augustss usb_device_request_t *req;
2241 1.5 augustss void *buf = NULL;
2242 1.5 augustss int port, i;
2243 1.190 mrg int len, value, index, l, totlen = 0;
2244 1.5 augustss usb_port_status_t ps;
2245 1.5 augustss usb_hub_descriptor_t hubd;
2246 1.5 augustss usbd_status err;
2247 1.5 augustss u_int32_t v;
2248 1.5 augustss
2249 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2250 1.229 skrll
2251 1.5 augustss if (sc->sc_dying)
2252 1.5 augustss return (USBD_IOERROR);
2253 1.5 augustss
2254 1.5 augustss #ifdef DIAGNOSTIC
2255 1.5 augustss if (!(xfer->rqflags & URQ_REQUEST))
2256 1.5 augustss /* XXX panic */
2257 1.5 augustss return (USBD_INVAL);
2258 1.5 augustss #endif
2259 1.5 augustss req = &xfer->request;
2260 1.5 augustss
2261 1.229 skrll USBHIST_LOG(ehcidebug, "type=0x%02x request=%02x",
2262 1.229 skrll req->bmRequestType, req->bRequest, 0, 0);
2263 1.5 augustss
2264 1.5 augustss len = UGETW(req->wLength);
2265 1.5 augustss value = UGETW(req->wValue);
2266 1.5 augustss index = UGETW(req->wIndex);
2267 1.5 augustss
2268 1.5 augustss if (len != 0)
2269 1.30 augustss buf = KERNADDR(&xfer->dmabuf, 0);
2270 1.5 augustss
2271 1.5 augustss #define C(x,y) ((x) | ((y) << 8))
2272 1.5 augustss switch(C(req->bRequest, req->bmRequestType)) {
2273 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
2274 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
2275 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
2276 1.33 augustss /*
2277 1.5 augustss * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
2278 1.5 augustss * for the integrated root hub.
2279 1.5 augustss */
2280 1.5 augustss break;
2281 1.5 augustss case C(UR_GET_CONFIG, UT_READ_DEVICE):
2282 1.5 augustss if (len > 0) {
2283 1.5 augustss *(u_int8_t *)buf = sc->sc_conf;
2284 1.5 augustss totlen = 1;
2285 1.5 augustss }
2286 1.5 augustss break;
2287 1.5 augustss case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
2288 1.229 skrll USBHIST_LOG(ehcidebug, "wValue=0x%04x", value, 0, 0, 0);
2289 1.109 christos if (len == 0)
2290 1.109 christos break;
2291 1.5 augustss switch(value >> 8) {
2292 1.5 augustss case UDESC_DEVICE:
2293 1.5 augustss if ((value & 0xff) != 0) {
2294 1.5 augustss err = USBD_IOERROR;
2295 1.5 augustss goto ret;
2296 1.5 augustss }
2297 1.5 augustss totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
2298 1.5 augustss USETW(ehci_devd.idVendor, sc->sc_id_vendor);
2299 1.5 augustss memcpy(buf, &ehci_devd, l);
2300 1.5 augustss break;
2301 1.33 augustss /*
2302 1.11 augustss * We can't really operate at another speed, but the spec says
2303 1.11 augustss * we need this descriptor.
2304 1.11 augustss */
2305 1.11 augustss case UDESC_DEVICE_QUALIFIER:
2306 1.11 augustss if ((value & 0xff) != 0) {
2307 1.11 augustss err = USBD_IOERROR;
2308 1.11 augustss goto ret;
2309 1.11 augustss }
2310 1.11 augustss totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
2311 1.11 augustss memcpy(buf, &ehci_odevd, l);
2312 1.11 augustss break;
2313 1.33 augustss /*
2314 1.11 augustss * We can't really operate at another speed, but the spec says
2315 1.11 augustss * we need this descriptor.
2316 1.11 augustss */
2317 1.11 augustss case UDESC_OTHER_SPEED_CONFIGURATION:
2318 1.5 augustss case UDESC_CONFIG:
2319 1.5 augustss if ((value & 0xff) != 0) {
2320 1.5 augustss err = USBD_IOERROR;
2321 1.5 augustss goto ret;
2322 1.5 augustss }
2323 1.5 augustss totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
2324 1.5 augustss memcpy(buf, &ehci_confd, l);
2325 1.11 augustss ((usb_config_descriptor_t *)buf)->bDescriptorType =
2326 1.11 augustss value >> 8;
2327 1.5 augustss buf = (char *)buf + l;
2328 1.5 augustss len -= l;
2329 1.5 augustss l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
2330 1.5 augustss totlen += l;
2331 1.5 augustss memcpy(buf, &ehci_ifcd, l);
2332 1.5 augustss buf = (char *)buf + l;
2333 1.5 augustss len -= l;
2334 1.5 augustss l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
2335 1.5 augustss totlen += l;
2336 1.5 augustss memcpy(buf, &ehci_endpd, l);
2337 1.5 augustss break;
2338 1.5 augustss case UDESC_STRING:
2339 1.131 drochner #define sd ((usb_string_descriptor_t *)buf)
2340 1.5 augustss switch (value & 0xff) {
2341 1.88 augustss case 0: /* Language table */
2342 1.131 drochner totlen = usb_makelangtbl(sd, len);
2343 1.88 augustss break;
2344 1.5 augustss case 1: /* Vendor */
2345 1.131 drochner totlen = usb_makestrdesc(sd, len,
2346 1.131 drochner sc->sc_vendor);
2347 1.5 augustss break;
2348 1.5 augustss case 2: /* Product */
2349 1.131 drochner totlen = usb_makestrdesc(sd, len,
2350 1.131 drochner "EHCI root hub");
2351 1.5 augustss break;
2352 1.5 augustss }
2353 1.131 drochner #undef sd
2354 1.5 augustss break;
2355 1.5 augustss default:
2356 1.5 augustss err = USBD_IOERROR;
2357 1.5 augustss goto ret;
2358 1.5 augustss }
2359 1.5 augustss break;
2360 1.5 augustss case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
2361 1.5 augustss if (len > 0) {
2362 1.5 augustss *(u_int8_t *)buf = 0;
2363 1.5 augustss totlen = 1;
2364 1.5 augustss }
2365 1.5 augustss break;
2366 1.5 augustss case C(UR_GET_STATUS, UT_READ_DEVICE):
2367 1.5 augustss if (len > 1) {
2368 1.5 augustss USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
2369 1.5 augustss totlen = 2;
2370 1.5 augustss }
2371 1.5 augustss break;
2372 1.5 augustss case C(UR_GET_STATUS, UT_READ_INTERFACE):
2373 1.5 augustss case C(UR_GET_STATUS, UT_READ_ENDPOINT):
2374 1.5 augustss if (len > 1) {
2375 1.5 augustss USETW(((usb_status_t *)buf)->wStatus, 0);
2376 1.5 augustss totlen = 2;
2377 1.5 augustss }
2378 1.5 augustss break;
2379 1.5 augustss case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
2380 1.5 augustss if (value >= USB_MAX_DEVICES) {
2381 1.5 augustss err = USBD_IOERROR;
2382 1.5 augustss goto ret;
2383 1.5 augustss }
2384 1.5 augustss sc->sc_addr = value;
2385 1.5 augustss break;
2386 1.5 augustss case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
2387 1.5 augustss if (value != 0 && value != 1) {
2388 1.5 augustss err = USBD_IOERROR;
2389 1.5 augustss goto ret;
2390 1.5 augustss }
2391 1.5 augustss sc->sc_conf = value;
2392 1.5 augustss break;
2393 1.5 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
2394 1.5 augustss break;
2395 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
2396 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
2397 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
2398 1.5 augustss err = USBD_IOERROR;
2399 1.5 augustss goto ret;
2400 1.5 augustss case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
2401 1.5 augustss break;
2402 1.5 augustss case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
2403 1.5 augustss break;
2404 1.5 augustss /* Hub requests */
2405 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
2406 1.5 augustss break;
2407 1.5 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
2408 1.229 skrll USBHIST_LOG(ehcidebug,
2409 1.229 skrll "UR_CLEAR_PORT_FEATURE port=%d feature=%d", index, value,
2410 1.229 skrll 0, 0);
2411 1.5 augustss if (index < 1 || index > sc->sc_noport) {
2412 1.5 augustss err = USBD_IOERROR;
2413 1.5 augustss goto ret;
2414 1.5 augustss }
2415 1.5 augustss port = EHCI_PORTSC(index);
2416 1.106 augustss v = EOREAD4(sc, port);
2417 1.229 skrll USBHIST_LOG(ehcidebug, "portsc=0x%08x", v, 0, 0, 0);
2418 1.106 augustss v &= ~EHCI_PS_CLEAR;
2419 1.5 augustss switch(value) {
2420 1.5 augustss case UHF_PORT_ENABLE:
2421 1.5 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PE);
2422 1.5 augustss break;
2423 1.5 augustss case UHF_PORT_SUSPEND:
2424 1.137 drochner if (!(v & EHCI_PS_SUSP)) /* not suspended */
2425 1.137 drochner break;
2426 1.137 drochner v &= ~EHCI_PS_SUSP;
2427 1.137 drochner EOWRITE4(sc, port, v | EHCI_PS_FPR);
2428 1.137 drochner /* see USB2 spec ch. 7.1.7.7 */
2429 1.137 drochner usb_delay_ms(&sc->sc_bus, 20);
2430 1.137 drochner EOWRITE4(sc, port, v);
2431 1.137 drochner usb_delay_ms(&sc->sc_bus, 2);
2432 1.137 drochner #ifdef DEBUG
2433 1.137 drochner v = EOREAD4(sc, port);
2434 1.137 drochner if (v & (EHCI_PS_FPR | EHCI_PS_SUSP))
2435 1.137 drochner printf("ehci: resume failed: %x\n", v);
2436 1.137 drochner #endif
2437 1.5 augustss break;
2438 1.5 augustss case UHF_PORT_POWER:
2439 1.106 augustss if (sc->sc_hasppc)
2440 1.106 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PP);
2441 1.5 augustss break;
2442 1.14 augustss case UHF_PORT_TEST:
2443 1.229 skrll USBHIST_LOG(ehcidebug, "clear port test "
2444 1.229 skrll "%d", index, 0, 0, 0);
2445 1.14 augustss break;
2446 1.14 augustss case UHF_PORT_INDICATOR:
2447 1.229 skrll USBHIST_LOG(ehcidebug, "clear port ind "
2448 1.229 skrll "%d", index, 0, 0, 0);
2449 1.14 augustss EOWRITE4(sc, port, v &~ EHCI_PS_PIC);
2450 1.14 augustss break;
2451 1.5 augustss case UHF_C_PORT_CONNECTION:
2452 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_CSC);
2453 1.5 augustss break;
2454 1.5 augustss case UHF_C_PORT_ENABLE:
2455 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PEC);
2456 1.5 augustss break;
2457 1.5 augustss case UHF_C_PORT_SUSPEND:
2458 1.5 augustss /* how? */
2459 1.5 augustss break;
2460 1.5 augustss case UHF_C_PORT_OVER_CURRENT:
2461 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_OCC);
2462 1.5 augustss break;
2463 1.5 augustss case UHF_C_PORT_RESET:
2464 1.106 augustss sc->sc_isreset[index] = 0;
2465 1.5 augustss break;
2466 1.5 augustss default:
2467 1.5 augustss err = USBD_IOERROR;
2468 1.5 augustss goto ret;
2469 1.5 augustss }
2470 1.5 augustss #if 0
2471 1.5 augustss switch(value) {
2472 1.5 augustss case UHF_C_PORT_CONNECTION:
2473 1.5 augustss case UHF_C_PORT_ENABLE:
2474 1.5 augustss case UHF_C_PORT_SUSPEND:
2475 1.5 augustss case UHF_C_PORT_OVER_CURRENT:
2476 1.5 augustss case UHF_C_PORT_RESET:
2477 1.5 augustss default:
2478 1.5 augustss break;
2479 1.5 augustss }
2480 1.5 augustss #endif
2481 1.5 augustss break;
2482 1.5 augustss case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
2483 1.109 christos if (len == 0)
2484 1.109 christos break;
2485 1.51 toshii if ((value & 0xff) != 0) {
2486 1.5 augustss err = USBD_IOERROR;
2487 1.5 augustss goto ret;
2488 1.5 augustss }
2489 1.5 augustss hubd = ehci_hubd;
2490 1.5 augustss hubd.bNbrPorts = sc->sc_noport;
2491 1.5 augustss v = EOREAD4(sc, EHCI_HCSPARAMS);
2492 1.5 augustss USETW(hubd.wHubCharacteristics,
2493 1.14 augustss EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH |
2494 1.78 augustss EHCI_HCS_P_INDICATOR(EREAD4(sc, EHCI_HCSPARAMS))
2495 1.164 uebayasi ? UHD_PORT_IND : 0);
2496 1.5 augustss hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */
2497 1.33 augustss for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8)
2498 1.5 augustss hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
2499 1.5 augustss hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
2500 1.5 augustss l = min(len, hubd.bDescLength);
2501 1.5 augustss totlen = l;
2502 1.5 augustss memcpy(buf, &hubd, l);
2503 1.5 augustss break;
2504 1.5 augustss case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
2505 1.5 augustss if (len != 4) {
2506 1.5 augustss err = USBD_IOERROR;
2507 1.5 augustss goto ret;
2508 1.5 augustss }
2509 1.5 augustss memset(buf, 0, len); /* ? XXX */
2510 1.5 augustss totlen = len;
2511 1.5 augustss break;
2512 1.5 augustss case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
2513 1.229 skrll USBHIST_LOG(ehcidebug, "get port status i=%d", index, 0, 0, 0);
2514 1.5 augustss if (index < 1 || index > sc->sc_noport) {
2515 1.5 augustss err = USBD_IOERROR;
2516 1.5 augustss goto ret;
2517 1.5 augustss }
2518 1.5 augustss if (len != 4) {
2519 1.5 augustss err = USBD_IOERROR;
2520 1.5 augustss goto ret;
2521 1.5 augustss }
2522 1.5 augustss v = EOREAD4(sc, EHCI_PORTSC(index));
2523 1.229 skrll USBHIST_LOG(ehcidebug, "port status=0x%04x", v, 0, 0, 0);
2524 1.172 matt
2525 1.178 matt i = UPS_HIGH_SPEED;
2526 1.172 matt if (sc->sc_flags & EHCIF_ETTF) {
2527 1.172 matt /*
2528 1.172 matt * If we are doing embedded transaction translation,
2529 1.172 matt * then directly attached LS/FS devices are reset by
2530 1.172 matt * the EHCI controller itself. PSPD is encoded
2531 1.195 christos * the same way as in USBSTATUS.
2532 1.172 matt */
2533 1.172 matt i = __SHIFTOUT(v, EHCI_PS_PSPD) * UPS_LOW_SPEED;
2534 1.172 matt }
2535 1.5 augustss if (v & EHCI_PS_CS) i |= UPS_CURRENT_CONNECT_STATUS;
2536 1.5 augustss if (v & EHCI_PS_PE) i |= UPS_PORT_ENABLED;
2537 1.5 augustss if (v & EHCI_PS_SUSP) i |= UPS_SUSPEND;
2538 1.5 augustss if (v & EHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR;
2539 1.5 augustss if (v & EHCI_PS_PR) i |= UPS_RESET;
2540 1.5 augustss if (v & EHCI_PS_PP) i |= UPS_PORT_POWER;
2541 1.170 kiyohara if (sc->sc_vendor_port_status)
2542 1.170 kiyohara i = sc->sc_vendor_port_status(sc, v, i);
2543 1.5 augustss USETW(ps.wPortStatus, i);
2544 1.5 augustss i = 0;
2545 1.5 augustss if (v & EHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS;
2546 1.5 augustss if (v & EHCI_PS_PEC) i |= UPS_C_PORT_ENABLED;
2547 1.5 augustss if (v & EHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR;
2548 1.106 augustss if (sc->sc_isreset[index]) i |= UPS_C_PORT_RESET;
2549 1.5 augustss USETW(ps.wPortChange, i);
2550 1.5 augustss l = min(len, sizeof ps);
2551 1.5 augustss memcpy(buf, &ps, l);
2552 1.5 augustss totlen = l;
2553 1.5 augustss break;
2554 1.5 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
2555 1.5 augustss err = USBD_IOERROR;
2556 1.5 augustss goto ret;
2557 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
2558 1.5 augustss break;
2559 1.5 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
2560 1.5 augustss if (index < 1 || index > sc->sc_noport) {
2561 1.5 augustss err = USBD_IOERROR;
2562 1.5 augustss goto ret;
2563 1.5 augustss }
2564 1.5 augustss port = EHCI_PORTSC(index);
2565 1.106 augustss v = EOREAD4(sc, port);
2566 1.229 skrll USBHIST_LOG(ehcidebug, "portsc=0x%08x", v, 0, 0, 0);
2567 1.106 augustss v &= ~EHCI_PS_CLEAR;
2568 1.5 augustss switch(value) {
2569 1.5 augustss case UHF_PORT_ENABLE:
2570 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PE);
2571 1.5 augustss break;
2572 1.5 augustss case UHF_PORT_SUSPEND:
2573 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_SUSP);
2574 1.5 augustss break;
2575 1.5 augustss case UHF_PORT_RESET:
2576 1.229 skrll USBHIST_LOG(ehcidebug, "reset port %d", index, 0, 0, 0);
2577 1.172 matt if (EHCI_PS_IS_LOWSPEED(v)
2578 1.172 matt && sc->sc_ncomp > 0
2579 1.172 matt && !(sc->sc_flags & EHCIF_ETTF)) {
2580 1.172 matt /*
2581 1.172 matt * Low speed device on non-ETTF controller or
2582 1.172 matt * unaccompanied controller, give up ownership.
2583 1.172 matt */
2584 1.6 augustss ehci_disown(sc, index, 1);
2585 1.6 augustss break;
2586 1.6 augustss }
2587 1.8 augustss /* Start reset sequence. */
2588 1.8 augustss v &= ~ (EHCI_PS_PE | EHCI_PS_PR);
2589 1.5 augustss EOWRITE4(sc, port, v | EHCI_PS_PR);
2590 1.8 augustss /* Wait for reset to complete. */
2591 1.13 augustss usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
2592 1.17 augustss if (sc->sc_dying) {
2593 1.17 augustss err = USBD_IOERROR;
2594 1.17 augustss goto ret;
2595 1.17 augustss }
2596 1.172 matt /*
2597 1.207 jakllsch * An embedded transaction translator will automatically
2598 1.172 matt * terminate the reset sequence so there's no need to
2599 1.172 matt * it.
2600 1.172 matt */
2601 1.178 matt v = EOREAD4(sc, port);
2602 1.178 matt if (v & EHCI_PS_PR) {
2603 1.172 matt /* Terminate reset sequence. */
2604 1.173 jmcneill EOWRITE4(sc, port, v & ~EHCI_PS_PR);
2605 1.172 matt /* Wait for HC to complete reset. */
2606 1.172 matt usb_delay_ms(&sc->sc_bus,
2607 1.172 matt EHCI_PORT_RESET_COMPLETE);
2608 1.172 matt if (sc->sc_dying) {
2609 1.172 matt err = USBD_IOERROR;
2610 1.172 matt goto ret;
2611 1.172 matt }
2612 1.17 augustss }
2613 1.172 matt
2614 1.8 augustss v = EOREAD4(sc, port);
2615 1.229 skrll USBHIST_LOG(ehcidebug,
2616 1.229 skrll "ehci after reset, status=0x%08x", v, 0, 0, 0);
2617 1.8 augustss if (v & EHCI_PS_PR) {
2618 1.8 augustss printf("%s: port reset timeout\n",
2619 1.134 drochner device_xname(sc->sc_dev));
2620 1.8 augustss return (USBD_TIMEOUT);
2621 1.5 augustss }
2622 1.8 augustss if (!(v & EHCI_PS_PE)) {
2623 1.6 augustss /* Not a high speed device, give up ownership.*/
2624 1.6 augustss ehci_disown(sc, index, 0);
2625 1.6 augustss break;
2626 1.6 augustss }
2627 1.106 augustss sc->sc_isreset[index] = 1;
2628 1.229 skrll USBHIST_LOG(ehcidebug,
2629 1.229 skrll "ehci port %d reset, status = 0x%08x", index, v, 0,
2630 1.229 skrll 0);
2631 1.5 augustss break;
2632 1.5 augustss case UHF_PORT_POWER:
2633 1.229 skrll USBHIST_LOG(ehcidebug,
2634 1.229 skrll "set port power %d (has PPC = %d)", index,
2635 1.229 skrll sc->sc_hasppc, 0, 0);
2636 1.106 augustss if (sc->sc_hasppc)
2637 1.106 augustss EOWRITE4(sc, port, v | EHCI_PS_PP);
2638 1.5 augustss break;
2639 1.11 augustss case UHF_PORT_TEST:
2640 1.229 skrll USBHIST_LOG(ehcidebug, "set port test %d",
2641 1.229 skrll index, 0, 0, 0);
2642 1.11 augustss break;
2643 1.11 augustss case UHF_PORT_INDICATOR:
2644 1.229 skrll USBHIST_LOG(ehcidebug, "set port ind %d",
2645 1.229 skrll index, 0, 0, 0);
2646 1.14 augustss EOWRITE4(sc, port, v | EHCI_PS_PIC);
2647 1.11 augustss break;
2648 1.5 augustss default:
2649 1.5 augustss err = USBD_IOERROR;
2650 1.5 augustss goto ret;
2651 1.5 augustss }
2652 1.5 augustss break;
2653 1.11 augustss case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
2654 1.11 augustss case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
2655 1.11 augustss case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
2656 1.11 augustss case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
2657 1.11 augustss break;
2658 1.5 augustss default:
2659 1.5 augustss err = USBD_IOERROR;
2660 1.5 augustss goto ret;
2661 1.5 augustss }
2662 1.5 augustss xfer->actlen = totlen;
2663 1.5 augustss err = USBD_NORMAL_COMPLETION;
2664 1.5 augustss ret:
2665 1.190 mrg mutex_enter(&sc->sc_lock);
2666 1.5 augustss xfer->status = err;
2667 1.5 augustss usb_transfer_complete(xfer);
2668 1.190 mrg mutex_exit(&sc->sc_lock);
2669 1.5 augustss return (USBD_IN_PROGRESS);
2670 1.6 augustss }
2671 1.6 augustss
2672 1.164 uebayasi Static void
2673 1.115 christos ehci_disown(ehci_softc_t *sc, int index, int lowspeed)
2674 1.6 augustss {
2675 1.24 augustss int port;
2676 1.6 augustss u_int32_t v;
2677 1.6 augustss
2678 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2679 1.229 skrll
2680 1.229 skrll USBHIST_LOG(ehcidebug, "index=%d lowspeed=%d", index, lowspeed, 0, 0);
2681 1.6 augustss #ifdef DIAGNOSTIC
2682 1.6 augustss if (sc->sc_npcomp != 0) {
2683 1.24 augustss int i = (index-1) / sc->sc_npcomp;
2684 1.6 augustss if (i >= sc->sc_ncomp)
2685 1.6 augustss printf("%s: strange port\n",
2686 1.134 drochner device_xname(sc->sc_dev));
2687 1.6 augustss else
2688 1.6 augustss printf("%s: handing over %s speed device on "
2689 1.6 augustss "port %d to %s\n",
2690 1.134 drochner device_xname(sc->sc_dev),
2691 1.6 augustss lowspeed ? "low" : "full",
2692 1.134 drochner index, device_xname(sc->sc_comps[i]));
2693 1.6 augustss } else {
2694 1.134 drochner printf("%s: npcomp == 0\n", device_xname(sc->sc_dev));
2695 1.6 augustss }
2696 1.6 augustss #endif
2697 1.6 augustss port = EHCI_PORTSC(index);
2698 1.6 augustss v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR;
2699 1.6 augustss EOWRITE4(sc, port, v | EHCI_PS_PO);
2700 1.5 augustss }
2701 1.5 augustss
2702 1.5 augustss /* Abort a root control request. */
2703 1.5 augustss Static void
2704 1.115 christos ehci_root_ctrl_abort(usbd_xfer_handle xfer)
2705 1.5 augustss {
2706 1.5 augustss /* Nothing to do, all transfers are synchronous. */
2707 1.5 augustss }
2708 1.5 augustss
2709 1.5 augustss /* Close the root pipe. */
2710 1.5 augustss Static void
2711 1.115 christos ehci_root_ctrl_close(usbd_pipe_handle pipe)
2712 1.5 augustss {
2713 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2714 1.5 augustss /* Nothing to do. */
2715 1.5 augustss }
2716 1.5 augustss
2717 1.164 uebayasi Static void
2718 1.208 jakllsch ehci_root_ctrl_done(usbd_xfer_handle xfer)
2719 1.5 augustss {
2720 1.78 augustss xfer->hcpriv = NULL;
2721 1.5 augustss }
2722 1.5 augustss
2723 1.5 augustss Static usbd_status
2724 1.5 augustss ehci_root_intr_transfer(usbd_xfer_handle xfer)
2725 1.5 augustss {
2726 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
2727 1.5 augustss usbd_status err;
2728 1.5 augustss
2729 1.5 augustss /* Insert last in queue. */
2730 1.190 mrg mutex_enter(&sc->sc_lock);
2731 1.5 augustss err = usb_insert_transfer(xfer);
2732 1.190 mrg mutex_exit(&sc->sc_lock);
2733 1.5 augustss if (err)
2734 1.5 augustss return (err);
2735 1.5 augustss
2736 1.5 augustss /* Pipe isn't running, start first */
2737 1.5 augustss return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
2738 1.5 augustss }
2739 1.5 augustss
2740 1.5 augustss Static usbd_status
2741 1.5 augustss ehci_root_intr_start(usbd_xfer_handle xfer)
2742 1.5 augustss {
2743 1.5 augustss usbd_pipe_handle pipe = xfer->pipe;
2744 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
2745 1.5 augustss
2746 1.5 augustss if (sc->sc_dying)
2747 1.5 augustss return (USBD_IOERROR);
2748 1.5 augustss
2749 1.190 mrg mutex_enter(&sc->sc_lock);
2750 1.5 augustss sc->sc_intrxfer = xfer;
2751 1.190 mrg mutex_exit(&sc->sc_lock);
2752 1.5 augustss
2753 1.5 augustss return (USBD_IN_PROGRESS);
2754 1.5 augustss }
2755 1.5 augustss
2756 1.5 augustss /* Abort a root interrupt request. */
2757 1.5 augustss Static void
2758 1.5 augustss ehci_root_intr_abort(usbd_xfer_handle xfer)
2759 1.5 augustss {
2760 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
2761 1.5 augustss
2762 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
2763 1.227 skrll KASSERT(xfer->pipe->intrxfer == xfer);
2764 1.227 skrll
2765 1.227 skrll sc->sc_intrxfer = NULL;
2766 1.227 skrll
2767 1.5 augustss xfer->status = USBD_CANCELLED;
2768 1.5 augustss usb_transfer_complete(xfer);
2769 1.5 augustss }
2770 1.5 augustss
2771 1.5 augustss /* Close the root pipe. */
2772 1.5 augustss Static void
2773 1.5 augustss ehci_root_intr_close(usbd_pipe_handle pipe)
2774 1.5 augustss {
2775 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
2776 1.33 augustss
2777 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2778 1.229 skrll
2779 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
2780 1.190 mrg
2781 1.5 augustss sc->sc_intrxfer = NULL;
2782 1.5 augustss }
2783 1.5 augustss
2784 1.164 uebayasi Static void
2785 1.208 jakllsch ehci_root_intr_done(usbd_xfer_handle xfer)
2786 1.5 augustss {
2787 1.78 augustss xfer->hcpriv = NULL;
2788 1.9 augustss }
2789 1.9 augustss
2790 1.9 augustss /************************/
2791 1.9 augustss
2792 1.164 uebayasi Static ehci_soft_qh_t *
2793 1.9 augustss ehci_alloc_sqh(ehci_softc_t *sc)
2794 1.9 augustss {
2795 1.9 augustss ehci_soft_qh_t *sqh;
2796 1.9 augustss usbd_status err;
2797 1.9 augustss int i, offs;
2798 1.9 augustss usb_dma_t dma;
2799 1.9 augustss
2800 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2801 1.229 skrll
2802 1.9 augustss if (sc->sc_freeqhs == NULL) {
2803 1.229 skrll USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
2804 1.9 augustss err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK,
2805 1.9 augustss EHCI_PAGE_SIZE, &dma);
2806 1.25 augustss #ifdef EHCI_DEBUG
2807 1.25 augustss if (err)
2808 1.25 augustss printf("ehci_alloc_sqh: usb_allocmem()=%d\n", err);
2809 1.25 augustss #endif
2810 1.9 augustss if (err)
2811 1.11 augustss return (NULL);
2812 1.9 augustss for(i = 0; i < EHCI_SQH_CHUNK; i++) {
2813 1.9 augustss offs = i * EHCI_SQH_SIZE;
2814 1.30 augustss sqh = KERNADDR(&dma, offs);
2815 1.31 augustss sqh->physaddr = DMAADDR(&dma, offs);
2816 1.138 bouyer sqh->dma = dma;
2817 1.138 bouyer sqh->offs = offs;
2818 1.9 augustss sqh->next = sc->sc_freeqhs;
2819 1.9 augustss sc->sc_freeqhs = sqh;
2820 1.9 augustss }
2821 1.9 augustss }
2822 1.9 augustss sqh = sc->sc_freeqhs;
2823 1.9 augustss sc->sc_freeqhs = sqh->next;
2824 1.9 augustss memset(&sqh->qh, 0, sizeof(ehci_qh_t));
2825 1.11 augustss sqh->next = NULL;
2826 1.9 augustss return (sqh);
2827 1.9 augustss }
2828 1.9 augustss
2829 1.164 uebayasi Static void
2830 1.9 augustss ehci_free_sqh(ehci_softc_t *sc, ehci_soft_qh_t *sqh)
2831 1.9 augustss {
2832 1.9 augustss sqh->next = sc->sc_freeqhs;
2833 1.9 augustss sc->sc_freeqhs = sqh;
2834 1.9 augustss }
2835 1.9 augustss
2836 1.164 uebayasi Static ehci_soft_qtd_t *
2837 1.9 augustss ehci_alloc_sqtd(ehci_softc_t *sc)
2838 1.9 augustss {
2839 1.190 mrg ehci_soft_qtd_t *sqtd = NULL;
2840 1.9 augustss usbd_status err;
2841 1.9 augustss int i, offs;
2842 1.9 augustss usb_dma_t dma;
2843 1.9 augustss
2844 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2845 1.229 skrll
2846 1.9 augustss if (sc->sc_freeqtds == NULL) {
2847 1.229 skrll USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
2848 1.190 mrg
2849 1.9 augustss err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK,
2850 1.9 augustss EHCI_PAGE_SIZE, &dma);
2851 1.25 augustss #ifdef EHCI_DEBUG
2852 1.25 augustss if (err)
2853 1.25 augustss printf("ehci_alloc_sqtd: usb_allocmem()=%d\n", err);
2854 1.25 augustss #endif
2855 1.9 augustss if (err)
2856 1.190 mrg goto done;
2857 1.190 mrg
2858 1.9 augustss for(i = 0; i < EHCI_SQTD_CHUNK; i++) {
2859 1.9 augustss offs = i * EHCI_SQTD_SIZE;
2860 1.30 augustss sqtd = KERNADDR(&dma, offs);
2861 1.31 augustss sqtd->physaddr = DMAADDR(&dma, offs);
2862 1.138 bouyer sqtd->dma = dma;
2863 1.138 bouyer sqtd->offs = offs;
2864 1.190 mrg
2865 1.9 augustss sqtd->nextqtd = sc->sc_freeqtds;
2866 1.9 augustss sc->sc_freeqtds = sqtd;
2867 1.9 augustss }
2868 1.9 augustss }
2869 1.9 augustss
2870 1.9 augustss sqtd = sc->sc_freeqtds;
2871 1.9 augustss sc->sc_freeqtds = sqtd->nextqtd;
2872 1.9 augustss memset(&sqtd->qtd, 0, sizeof(ehci_qtd_t));
2873 1.9 augustss sqtd->nextqtd = NULL;
2874 1.9 augustss sqtd->xfer = NULL;
2875 1.9 augustss
2876 1.190 mrg done:
2877 1.9 augustss return (sqtd);
2878 1.9 augustss }
2879 1.9 augustss
2880 1.164 uebayasi Static void
2881 1.9 augustss ehci_free_sqtd(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd)
2882 1.9 augustss {
2883 1.9 augustss
2884 1.206 skrll KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
2885 1.190 mrg
2886 1.9 augustss sqtd->nextqtd = sc->sc_freeqtds;
2887 1.9 augustss sc->sc_freeqtds = sqtd;
2888 1.9 augustss }
2889 1.9 augustss
2890 1.164 uebayasi Static usbd_status
2891 1.25 augustss ehci_alloc_sqtd_chain(struct ehci_pipe *epipe, ehci_softc_t *sc,
2892 1.15 augustss int alen, int rd, usbd_xfer_handle xfer,
2893 1.15 augustss ehci_soft_qtd_t **sp, ehci_soft_qtd_t **ep)
2894 1.15 augustss {
2895 1.15 augustss ehci_soft_qtd_t *next, *cur;
2896 1.197 prlw1 ehci_physaddr_t nextphys;
2897 1.15 augustss u_int32_t qtdstatus;
2898 1.55 mycroft int len, curlen, mps;
2899 1.55 mycroft int i, tog;
2900 1.197 prlw1 int pages, pageoffs;
2901 1.197 prlw1 bus_size_t curoffs;
2902 1.197 prlw1 vaddr_t va, va_offs;
2903 1.15 augustss usb_dma_t *dma = &xfer->dmabuf;
2904 1.102 augustss u_int16_t flags = xfer->flags;
2905 1.197 prlw1 paddr_t a;
2906 1.15 augustss
2907 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
2908 1.229 skrll
2909 1.229 skrll USBHIST_LOG(ehcidebug, "start len=%d", alen, 0, 0, 0);
2910 1.15 augustss
2911 1.15 augustss len = alen;
2912 1.67 mycroft qtdstatus = EHCI_QTD_ACTIVE |
2913 1.15 augustss EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) |
2914 1.15 augustss EHCI_QTD_SET_CERR(3)
2915 1.15 augustss /* IOC set below */
2916 1.15 augustss /* BYTES set below */
2917 1.67 mycroft ;
2918 1.55 mycroft mps = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
2919 1.55 mycroft tog = epipe->nexttoggle;
2920 1.64 mycroft qtdstatus |= EHCI_QTD_SET_TOGGLE(tog);
2921 1.15 augustss
2922 1.15 augustss cur = ehci_alloc_sqtd(sc);
2923 1.25 augustss *sp = cur;
2924 1.15 augustss if (cur == NULL)
2925 1.15 augustss goto nomem;
2926 1.138 bouyer
2927 1.138 bouyer usb_syncmem(dma, 0, alen,
2928 1.138 bouyer rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
2929 1.197 prlw1 curoffs = 0;
2930 1.15 augustss for (;;) {
2931 1.26 augustss /* The EHCI hardware can handle at most 5 pages. */
2932 1.197 prlw1 va_offs = (vaddr_t)KERNADDR(dma, curoffs);
2933 1.197 prlw1 va_offs = EHCI_PAGE_OFFSET(va_offs);
2934 1.197 prlw1 if (len-curoffs < EHCI_QTD_NBUFFERS*EHCI_PAGE_SIZE - va_offs) {
2935 1.15 augustss /* we can handle it in this QTD */
2936 1.197 prlw1 curlen = len - curoffs;
2937 1.15 augustss } else {
2938 1.15 augustss /* must use multiple TDs, fill as much as possible. */
2939 1.197 prlw1 curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE - va_offs;
2940 1.197 prlw1
2941 1.15 augustss /* the length must be a multiple of the max size */
2942 1.55 mycroft curlen -= curlen % mps;
2943 1.229 skrll USBHIST_LOG(ehcidebug, "multiple QTDs, "
2944 1.229 skrll "curlen=%d", curlen, 0, 0, 0);
2945 1.15 augustss #ifdef DIAGNOSTIC
2946 1.15 augustss if (curlen == 0)
2947 1.103 augustss panic("ehci_alloc_sqtd_chain: curlen == 0");
2948 1.15 augustss #endif
2949 1.15 augustss }
2950 1.229 skrll USBHIST_LOG(ehcidebug, "len=%d curlen=%d curoffs=%zu",
2951 1.229 skrll len, curlen, (size_t)curoffs, 0);
2952 1.15 augustss
2953 1.102 augustss /*
2954 1.110 blymn * Allocate another transfer if there's more data left,
2955 1.110 blymn * or if force last short transfer flag is set and we're
2956 1.102 augustss * allocating a multiple of the max packet size.
2957 1.102 augustss */
2958 1.197 prlw1
2959 1.197 prlw1 if (curoffs + curlen != len ||
2960 1.102 augustss ((curlen % mps) == 0 && !rd && curlen != 0 &&
2961 1.102 augustss (flags & USBD_FORCE_SHORT_XFER))) {
2962 1.15 augustss next = ehci_alloc_sqtd(sc);
2963 1.15 augustss if (next == NULL)
2964 1.15 augustss goto nomem;
2965 1.66 mycroft nextphys = htole32(next->physaddr);
2966 1.15 augustss } else {
2967 1.15 augustss next = NULL;
2968 1.15 augustss nextphys = EHCI_NULL;
2969 1.15 augustss }
2970 1.15 augustss
2971 1.197 prlw1 /* Find number of pages we'll be using, insert dma addresses */
2972 1.197 prlw1 pages = EHCI_PAGE(curlen + EHCI_PAGE_SIZE -1) >> 12;
2973 1.197 prlw1 KASSERT(pages <= EHCI_QTD_NBUFFERS);
2974 1.197 prlw1 pageoffs = EHCI_PAGE(curoffs);
2975 1.197 prlw1 for (i = 0; i < pages; i++) {
2976 1.197 prlw1 a = DMAADDR(dma, pageoffs + i * EHCI_PAGE_SIZE);
2977 1.197 prlw1 cur->qtd.qtd_buffer[i] = htole32(a & 0xFFFFF000);
2978 1.197 prlw1 /* Cast up to avoid compiler warnings */
2979 1.197 prlw1 cur->qtd.qtd_buffer_hi[i] = htole32((uint64_t)a >> 32);
2980 1.15 augustss }
2981 1.197 prlw1
2982 1.197 prlw1 /* First buffer pointer requires a page offset to start at */
2983 1.197 prlw1 va = (vaddr_t)KERNADDR(dma, curoffs);
2984 1.197 prlw1 cur->qtd.qtd_buffer[0] |= htole32(EHCI_PAGE_OFFSET(va));
2985 1.197 prlw1
2986 1.15 augustss cur->nextqtd = next;
2987 1.66 mycroft cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys;
2988 1.15 augustss cur->qtd.qtd_status =
2989 1.67 mycroft htole32(qtdstatus | EHCI_QTD_SET_BYTES(curlen));
2990 1.15 augustss cur->xfer = xfer;
2991 1.18 augustss cur->len = curlen;
2992 1.138 bouyer
2993 1.229 skrll USBHIST_LOG(ehcidebug, "cbp=0x%08zx end=0x%08zx",
2994 1.232 skrll (size_t)curoffs, (size_t)(curoffs + curlen), 0, 0);
2995 1.197 prlw1
2996 1.55 mycroft /* adjust the toggle based on the number of packets in this
2997 1.55 mycroft qtd */
2998 1.55 mycroft if (((curlen + mps - 1) / mps) & 1) {
2999 1.55 mycroft tog ^= 1;
3000 1.64 mycroft qtdstatus ^= EHCI_QTD_TOGGLE_MASK;
3001 1.55 mycroft }
3002 1.102 augustss if (next == NULL)
3003 1.15 augustss break;
3004 1.138 bouyer usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
3005 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3006 1.229 skrll USBHIST_LOG(ehcidebug, "extend chain", 0, 0, 0, 0);
3007 1.174 drochner if (len)
3008 1.197 prlw1 curoffs += curlen;
3009 1.15 augustss cur = next;
3010 1.15 augustss }
3011 1.15 augustss cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC);
3012 1.138 bouyer usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd),
3013 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3014 1.15 augustss *ep = cur;
3015 1.55 mycroft epipe->nexttoggle = tog;
3016 1.15 augustss
3017 1.229 skrll USBHIST_LOG(ehcidebug, "return sqtd=%p sqtdend=%p",
3018 1.229 skrll *sp, *ep, 0, 0);
3019 1.29 augustss
3020 1.15 augustss return (USBD_NORMAL_COMPLETION);
3021 1.15 augustss
3022 1.15 augustss nomem:
3023 1.15 augustss /* XXX free chain */
3024 1.229 skrll USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
3025 1.15 augustss return (USBD_NOMEM);
3026 1.15 augustss }
3027 1.15 augustss
3028 1.18 augustss Static void
3029 1.25 augustss ehci_free_sqtd_chain(ehci_softc_t *sc, ehci_soft_qtd_t *sqtd,
3030 1.18 augustss ehci_soft_qtd_t *sqtdend)
3031 1.18 augustss {
3032 1.18 augustss ehci_soft_qtd_t *p;
3033 1.25 augustss int i;
3034 1.18 augustss
3035 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3036 1.229 skrll
3037 1.229 skrll USBHIST_LOG(ehcidebug, "sqtd=%p sqtdend=%p",
3038 1.229 skrll sqtd, sqtdend, 0, 0);
3039 1.29 augustss
3040 1.25 augustss for (i = 0; sqtd != sqtdend; sqtd = p, i++) {
3041 1.18 augustss p = sqtd->nextqtd;
3042 1.18 augustss ehci_free_sqtd(sc, sqtd);
3043 1.18 augustss }
3044 1.18 augustss }
3045 1.18 augustss
3046 1.164 uebayasi Static ehci_soft_itd_t *
3047 1.139 jmcneill ehci_alloc_itd(ehci_softc_t *sc)
3048 1.139 jmcneill {
3049 1.139 jmcneill struct ehci_soft_itd *itd, *freeitd;
3050 1.139 jmcneill usbd_status err;
3051 1.190 mrg int i, offs, frindex, previndex;
3052 1.139 jmcneill usb_dma_t dma;
3053 1.139 jmcneill
3054 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3055 1.229 skrll
3056 1.192 mrg mutex_enter(&sc->sc_lock);
3057 1.139 jmcneill
3058 1.139 jmcneill /* Find an itd that wasn't freed this frame or last frame. This can
3059 1.139 jmcneill * discard itds that were freed before frindex wrapped around
3060 1.139 jmcneill * XXX - can this lead to thrashing? Could fix by enabling wrap-around
3061 1.139 jmcneill * interrupt and fiddling with list when that happens */
3062 1.139 jmcneill frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3;
3063 1.139 jmcneill previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize;
3064 1.139 jmcneill
3065 1.139 jmcneill freeitd = NULL;
3066 1.139 jmcneill LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) {
3067 1.139 jmcneill if (itd == NULL)
3068 1.139 jmcneill break;
3069 1.139 jmcneill if (itd->slot != frindex && itd->slot != previndex) {
3070 1.139 jmcneill freeitd = itd;
3071 1.139 jmcneill break;
3072 1.139 jmcneill }
3073 1.139 jmcneill }
3074 1.139 jmcneill
3075 1.139 jmcneill if (freeitd == NULL) {
3076 1.229 skrll USBHIST_LOG(ehcidebug, "allocating chunk", 0, 0, 0, 0);
3077 1.139 jmcneill err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK,
3078 1.139 jmcneill EHCI_PAGE_SIZE, &dma);
3079 1.139 jmcneill
3080 1.139 jmcneill if (err) {
3081 1.229 skrll USBHIST_LOG(ehcidebug,
3082 1.229 skrll "alloc returned %d", err, 0, 0, 0);
3083 1.192 mrg mutex_exit(&sc->sc_lock);
3084 1.139 jmcneill return NULL;
3085 1.139 jmcneill }
3086 1.139 jmcneill
3087 1.139 jmcneill for (i = 0; i < EHCI_ITD_CHUNK; i++) {
3088 1.139 jmcneill offs = i * EHCI_ITD_SIZE;
3089 1.139 jmcneill itd = KERNADDR(&dma, offs);
3090 1.139 jmcneill itd->physaddr = DMAADDR(&dma, offs);
3091 1.183 jakllsch itd->dma = dma;
3092 1.139 jmcneill itd->offs = offs;
3093 1.139 jmcneill LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
3094 1.139 jmcneill }
3095 1.139 jmcneill freeitd = LIST_FIRST(&sc->sc_freeitds);
3096 1.139 jmcneill }
3097 1.139 jmcneill
3098 1.139 jmcneill itd = freeitd;
3099 1.139 jmcneill LIST_REMOVE(itd, u.free_list);
3100 1.139 jmcneill memset(&itd->itd, 0, sizeof(ehci_itd_t));
3101 1.139 jmcneill usb_syncmem(&itd->dma, itd->offs + offsetof(ehci_itd_t, itd_next),
3102 1.139 jmcneill sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE |
3103 1.139 jmcneill BUS_DMASYNC_PREREAD);
3104 1.139 jmcneill
3105 1.139 jmcneill itd->u.frame_list.next = NULL;
3106 1.139 jmcneill itd->u.frame_list.prev = NULL;
3107 1.139 jmcneill itd->xfer_next = NULL;
3108 1.139 jmcneill itd->slot = 0;
3109 1.139 jmcneill
3110 1.192 mrg mutex_exit(&sc->sc_lock);
3111 1.192 mrg
3112 1.139 jmcneill return itd;
3113 1.139 jmcneill }
3114 1.139 jmcneill
3115 1.164 uebayasi Static void
3116 1.139 jmcneill ehci_free_itd(ehci_softc_t *sc, ehci_soft_itd_t *itd)
3117 1.139 jmcneill {
3118 1.139 jmcneill
3119 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3120 1.190 mrg
3121 1.150 jmcneill LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list);
3122 1.139 jmcneill }
3123 1.139 jmcneill
3124 1.15 augustss /****************/
3125 1.15 augustss
3126 1.9 augustss /*
3127 1.10 augustss * Close a reqular pipe.
3128 1.10 augustss * Assumes that there are no pending transactions.
3129 1.10 augustss */
3130 1.164 uebayasi Static void
3131 1.10 augustss ehci_close_pipe(usbd_pipe_handle pipe, ehci_soft_qh_t *head)
3132 1.10 augustss {
3133 1.10 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
3134 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
3135 1.10 augustss ehci_soft_qh_t *sqh = epipe->sqh;
3136 1.10 augustss
3137 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3138 1.190 mrg
3139 1.10 augustss ehci_rem_qh(sc, sqh, head);
3140 1.10 augustss ehci_free_sqh(sc, epipe->sqh);
3141 1.10 augustss }
3142 1.10 augustss
3143 1.33 augustss /*
3144 1.10 augustss * Abort a device request.
3145 1.10 augustss * If this routine is called at splusb() it guarantees that the request
3146 1.10 augustss * will be removed from the hardware scheduling and that the callback
3147 1.10 augustss * for it will be called with USBD_CANCELLED status.
3148 1.10 augustss * It's impossible to guarantee that the requested transfer will not
3149 1.10 augustss * have happened since the hardware runs concurrently.
3150 1.10 augustss * If the transaction has already happened we rely on the ordinary
3151 1.10 augustss * interrupt processing to process it.
3152 1.26 augustss * XXX This is most probably wrong.
3153 1.190 mrg * XXXMRG this doesn't make sense anymore.
3154 1.10 augustss */
3155 1.164 uebayasi Static void
3156 1.10 augustss ehci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
3157 1.10 augustss {
3158 1.26 augustss #define exfer EXFER(xfer)
3159 1.10 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3160 1.134 drochner ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
3161 1.26 augustss ehci_soft_qh_t *sqh = epipe->sqh;
3162 1.26 augustss ehci_soft_qtd_t *sqtd;
3163 1.26 augustss ehci_physaddr_t cur;
3164 1.26 augustss u_int32_t qhstatus;
3165 1.26 augustss int hit;
3166 1.96 augustss int wake;
3167 1.10 augustss
3168 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3169 1.229 skrll
3170 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p pipe=%p", xfer, epipe, 0, 0);
3171 1.10 augustss
3172 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3173 1.190 mrg
3174 1.17 augustss if (sc->sc_dying) {
3175 1.17 augustss /* If we're dying, just do the software part. */
3176 1.17 augustss xfer->status = status; /* make software ignore it */
3177 1.171 dyoung callout_stop(&xfer->timeout_handle);
3178 1.17 augustss usb_transfer_complete(xfer);
3179 1.17 augustss return;
3180 1.17 augustss }
3181 1.17 augustss
3182 1.187 mrg if (cpu_intr_p() || cpu_softintr_p())
3183 1.37 provos panic("ehci_abort_xfer: not in process context");
3184 1.10 augustss
3185 1.11 augustss /*
3186 1.96 augustss * If an abort is already in progress then just wait for it to
3187 1.96 augustss * complete and return.
3188 1.96 augustss */
3189 1.96 augustss if (xfer->hcflags & UXFER_ABORTING) {
3190 1.229 skrll USBHIST_LOG(ehcidebug, "already aborting", 0, 0, 0, 0);
3191 1.96 augustss #ifdef DIAGNOSTIC
3192 1.96 augustss if (status == USBD_TIMEOUT)
3193 1.96 augustss printf("ehci_abort_xfer: TIMEOUT while aborting\n");
3194 1.96 augustss #endif
3195 1.96 augustss /* Override the status which might be USBD_TIMEOUT. */
3196 1.96 augustss xfer->status = status;
3197 1.229 skrll USBHIST_LOG(ehcidebug, "waiting for abort to finish",
3198 1.229 skrll 0, 0, 0, 0);
3199 1.96 augustss xfer->hcflags |= UXFER_ABORTWAIT;
3200 1.96 augustss while (xfer->hcflags & UXFER_ABORTING)
3201 1.190 mrg cv_wait(&xfer->hccv, &sc->sc_lock);
3202 1.96 augustss return;
3203 1.96 augustss }
3204 1.96 augustss xfer->hcflags |= UXFER_ABORTING;
3205 1.96 augustss
3206 1.96 augustss /*
3207 1.11 augustss * Step 1: Make interrupt routine and hardware ignore xfer.
3208 1.11 augustss */
3209 1.11 augustss xfer->status = status; /* make software ignore it */
3210 1.171 dyoung callout_stop(&xfer->timeout_handle);
3211 1.138 bouyer
3212 1.138 bouyer usb_syncmem(&sqh->dma,
3213 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
3214 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
3215 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
3216 1.26 augustss qhstatus = sqh->qh.qh_qtd.qtd_status;
3217 1.26 augustss sqh->qh.qh_qtd.qtd_status = qhstatus | htole32(EHCI_QTD_HALTED);
3218 1.138 bouyer usb_syncmem(&sqh->dma,
3219 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
3220 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
3221 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3222 1.26 augustss for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
3223 1.138 bouyer usb_syncmem(&sqtd->dma,
3224 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
3225 1.138 bouyer sizeof(sqtd->qtd.qtd_status),
3226 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
3227 1.26 augustss sqtd->qtd.qtd_status |= htole32(EHCI_QTD_HALTED);
3228 1.138 bouyer usb_syncmem(&sqtd->dma,
3229 1.138 bouyer sqtd->offs + offsetof(ehci_qtd_t, qtd_status),
3230 1.138 bouyer sizeof(sqtd->qtd.qtd_status),
3231 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3232 1.26 augustss if (sqtd == exfer->sqtdend)
3233 1.26 augustss break;
3234 1.26 augustss }
3235 1.11 augustss
3236 1.33 augustss /*
3237 1.11 augustss * Step 2: Wait until we know hardware has finished any possible
3238 1.11 augustss * use of the xfer. Also make sure the soft interrupt routine
3239 1.11 augustss * has run.
3240 1.11 augustss */
3241 1.26 augustss ehci_sync_hc(sc);
3242 1.29 augustss sc->sc_softwake = 1;
3243 1.29 augustss usb_schedsoftintr(&sc->sc_bus);
3244 1.190 mrg cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
3245 1.33 augustss
3246 1.33 augustss /*
3247 1.11 augustss * Step 3: Remove any vestiges of the xfer from the hardware.
3248 1.11 augustss * The complication here is that the hardware may have executed
3249 1.11 augustss * beyond the xfer we're trying to abort. So as we're scanning
3250 1.11 augustss * the TDs of this xfer we check if the hardware points to
3251 1.11 augustss * any of them.
3252 1.11 augustss */
3253 1.138 bouyer
3254 1.138 bouyer usb_syncmem(&sqh->dma,
3255 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
3256 1.138 bouyer sizeof(sqh->qh.qh_curqtd),
3257 1.138 bouyer BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
3258 1.26 augustss cur = EHCI_LINK_ADDR(le32toh(sqh->qh.qh_curqtd));
3259 1.26 augustss hit = 0;
3260 1.26 augustss for (sqtd = exfer->sqtdstart; ; sqtd = sqtd->nextqtd) {
3261 1.26 augustss hit |= cur == sqtd->physaddr;
3262 1.26 augustss if (sqtd == exfer->sqtdend)
3263 1.26 augustss break;
3264 1.26 augustss }
3265 1.26 augustss sqtd = sqtd->nextqtd;
3266 1.26 augustss /* Zap curqtd register if hardware pointed inside the xfer. */
3267 1.26 augustss if (hit && sqtd != NULL) {
3268 1.229 skrll USBHIST_LOG(ehcidebug, "cur=0x%08x", sqtd->physaddr, 0, 0, 0);
3269 1.26 augustss sqh->qh.qh_curqtd = htole32(sqtd->physaddr); /* unlink qTDs */
3270 1.138 bouyer usb_syncmem(&sqh->dma,
3271 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_curqtd),
3272 1.138 bouyer sizeof(sqh->qh.qh_curqtd),
3273 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3274 1.26 augustss sqh->qh.qh_qtd.qtd_status = qhstatus;
3275 1.138 bouyer usb_syncmem(&sqh->dma,
3276 1.138 bouyer sqh->offs + offsetof(ehci_qh_t, qh_qtd.qtd_status),
3277 1.138 bouyer sizeof(sqh->qh.qh_qtd.qtd_status),
3278 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3279 1.26 augustss } else {
3280 1.229 skrll USBHIST_LOG(ehcidebug, "no hit", 0, 0, 0, 0);
3281 1.26 augustss }
3282 1.11 augustss
3283 1.11 augustss /*
3284 1.26 augustss * Step 4: Execute callback.
3285 1.11 augustss */
3286 1.18 augustss #ifdef DIAGNOSTIC
3287 1.26 augustss exfer->isdone = 1;
3288 1.18 augustss #endif
3289 1.96 augustss wake = xfer->hcflags & UXFER_ABORTWAIT;
3290 1.96 augustss xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
3291 1.11 augustss usb_transfer_complete(xfer);
3292 1.190 mrg if (wake) {
3293 1.190 mrg cv_broadcast(&xfer->hccv);
3294 1.190 mrg }
3295 1.11 augustss
3296 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3297 1.26 augustss #undef exfer
3298 1.10 augustss }
3299 1.10 augustss
3300 1.164 uebayasi Static void
3301 1.139 jmcneill ehci_abort_isoc_xfer(usbd_xfer_handle xfer, usbd_status status)
3302 1.139 jmcneill {
3303 1.139 jmcneill ehci_isoc_trans_t trans_status;
3304 1.139 jmcneill struct ehci_pipe *epipe;
3305 1.139 jmcneill struct ehci_xfer *exfer;
3306 1.139 jmcneill ehci_softc_t *sc;
3307 1.139 jmcneill struct ehci_soft_itd *itd;
3308 1.190 mrg int i, wake;
3309 1.139 jmcneill
3310 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3311 1.229 skrll
3312 1.139 jmcneill epipe = (struct ehci_pipe *) xfer->pipe;
3313 1.139 jmcneill exfer = EXFER(xfer);
3314 1.139 jmcneill sc = epipe->pipe.device->bus->hci_private;
3315 1.139 jmcneill
3316 1.229 skrll USBHIST_LOG(ehcidebug, "xfer %p pipe %p", xfer, epipe, 0, 0);
3317 1.139 jmcneill
3318 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3319 1.190 mrg
3320 1.139 jmcneill if (sc->sc_dying) {
3321 1.139 jmcneill xfer->status = status;
3322 1.171 dyoung callout_stop(&xfer->timeout_handle);
3323 1.139 jmcneill usb_transfer_complete(xfer);
3324 1.139 jmcneill return;
3325 1.139 jmcneill }
3326 1.139 jmcneill
3327 1.139 jmcneill if (xfer->hcflags & UXFER_ABORTING) {
3328 1.229 skrll USBHIST_LOG(ehcidebug, "already aborting", 0, 0, 0, 0);
3329 1.139 jmcneill
3330 1.139 jmcneill #ifdef DIAGNOSTIC
3331 1.139 jmcneill if (status == USBD_TIMEOUT)
3332 1.190 mrg printf("ehci_abort_isoc_xfer: TIMEOUT while aborting\n");
3333 1.139 jmcneill #endif
3334 1.139 jmcneill
3335 1.139 jmcneill xfer->status = status;
3336 1.229 skrll USBHIST_LOG(ehcidebug,
3337 1.229 skrll "waiting for abort to finish", 0, 0, 0, 0);
3338 1.139 jmcneill xfer->hcflags |= UXFER_ABORTWAIT;
3339 1.139 jmcneill while (xfer->hcflags & UXFER_ABORTING)
3340 1.190 mrg cv_wait(&xfer->hccv, &sc->sc_lock);
3341 1.190 mrg goto done;
3342 1.139 jmcneill }
3343 1.139 jmcneill xfer->hcflags |= UXFER_ABORTING;
3344 1.139 jmcneill
3345 1.139 jmcneill xfer->status = status;
3346 1.171 dyoung callout_stop(&xfer->timeout_handle);
3347 1.139 jmcneill
3348 1.139 jmcneill for (itd = exfer->itdstart; itd != NULL; itd = itd->xfer_next) {
3349 1.139 jmcneill usb_syncmem(&itd->dma,
3350 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_ctl),
3351 1.139 jmcneill sizeof(itd->itd.itd_ctl),
3352 1.139 jmcneill BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
3353 1.139 jmcneill
3354 1.139 jmcneill for (i = 0; i < 8; i++) {
3355 1.139 jmcneill trans_status = le32toh(itd->itd.itd_ctl[i]);
3356 1.139 jmcneill trans_status &= ~EHCI_ITD_ACTIVE;
3357 1.139 jmcneill itd->itd.itd_ctl[i] = htole32(trans_status);
3358 1.139 jmcneill }
3359 1.139 jmcneill
3360 1.139 jmcneill usb_syncmem(&itd->dma,
3361 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_ctl),
3362 1.139 jmcneill sizeof(itd->itd.itd_ctl),
3363 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3364 1.139 jmcneill }
3365 1.139 jmcneill
3366 1.139 jmcneill sc->sc_softwake = 1;
3367 1.139 jmcneill usb_schedsoftintr(&sc->sc_bus);
3368 1.190 mrg cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
3369 1.139 jmcneill
3370 1.139 jmcneill #ifdef DIAGNOSTIC
3371 1.139 jmcneill exfer->isdone = 1;
3372 1.139 jmcneill #endif
3373 1.139 jmcneill wake = xfer->hcflags & UXFER_ABORTWAIT;
3374 1.139 jmcneill xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
3375 1.139 jmcneill usb_transfer_complete(xfer);
3376 1.190 mrg if (wake) {
3377 1.190 mrg cv_broadcast(&xfer->hccv);
3378 1.190 mrg }
3379 1.139 jmcneill
3380 1.190 mrg done:
3381 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3382 1.139 jmcneill return;
3383 1.139 jmcneill }
3384 1.139 jmcneill
3385 1.164 uebayasi Static void
3386 1.15 augustss ehci_timeout(void *addr)
3387 1.15 augustss {
3388 1.15 augustss struct ehci_xfer *exfer = addr;
3389 1.17 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)exfer->xfer.pipe;
3390 1.134 drochner ehci_softc_t *sc = epipe->pipe.device->bus->hci_private;
3391 1.15 augustss
3392 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3393 1.229 skrll
3394 1.229 skrll USBHIST_LOG(ehcidebug, "exfer %p", exfer, 0, 0, 0);
3395 1.158 sketch #ifdef EHCI_DEBUG
3396 1.26 augustss if (ehcidebug > 1)
3397 1.22 augustss usbd_dump_pipe(exfer->xfer.pipe);
3398 1.22 augustss #endif
3399 1.15 augustss
3400 1.17 augustss if (sc->sc_dying) {
3401 1.190 mrg mutex_enter(&sc->sc_lock);
3402 1.17 augustss ehci_abort_xfer(&exfer->xfer, USBD_TIMEOUT);
3403 1.190 mrg mutex_exit(&sc->sc_lock);
3404 1.17 augustss return;
3405 1.17 augustss }
3406 1.17 augustss
3407 1.15 augustss /* Execute the abort in a process context. */
3408 1.203 jmcneill usb_init_task(&exfer->abort_task, ehci_timeout_task, addr,
3409 1.203 jmcneill USB_TASKQ_MPSAFE);
3410 1.114 joerg usb_add_task(exfer->xfer.pipe->device, &exfer->abort_task,
3411 1.114 joerg USB_TASKQ_HC);
3412 1.15 augustss }
3413 1.15 augustss
3414 1.164 uebayasi Static void
3415 1.15 augustss ehci_timeout_task(void *addr)
3416 1.15 augustss {
3417 1.15 augustss usbd_xfer_handle xfer = addr;
3418 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3419 1.15 augustss
3420 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3421 1.229 skrll
3422 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
3423 1.15 augustss
3424 1.190 mrg mutex_enter(&sc->sc_lock);
3425 1.15 augustss ehci_abort_xfer(xfer, USBD_TIMEOUT);
3426 1.190 mrg mutex_exit(&sc->sc_lock);
3427 1.15 augustss }
3428 1.15 augustss
3429 1.5 augustss /************************/
3430 1.5 augustss
3431 1.10 augustss Static usbd_status
3432 1.10 augustss ehci_device_ctrl_transfer(usbd_xfer_handle xfer)
3433 1.10 augustss {
3434 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3435 1.10 augustss usbd_status err;
3436 1.10 augustss
3437 1.10 augustss /* Insert last in queue. */
3438 1.190 mrg mutex_enter(&sc->sc_lock);
3439 1.10 augustss err = usb_insert_transfer(xfer);
3440 1.190 mrg mutex_exit(&sc->sc_lock);
3441 1.10 augustss if (err)
3442 1.10 augustss return (err);
3443 1.10 augustss
3444 1.10 augustss /* Pipe isn't running, start first */
3445 1.10 augustss return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3446 1.10 augustss }
3447 1.10 augustss
3448 1.12 augustss Static usbd_status
3449 1.12 augustss ehci_device_ctrl_start(usbd_xfer_handle xfer)
3450 1.12 augustss {
3451 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3452 1.15 augustss usbd_status err;
3453 1.15 augustss
3454 1.15 augustss if (sc->sc_dying)
3455 1.15 augustss return (USBD_IOERROR);
3456 1.15 augustss
3457 1.15 augustss #ifdef DIAGNOSTIC
3458 1.15 augustss if (!(xfer->rqflags & URQ_REQUEST)) {
3459 1.15 augustss /* XXX panic */
3460 1.15 augustss printf("ehci_device_ctrl_transfer: not a request\n");
3461 1.15 augustss return (USBD_INVAL);
3462 1.15 augustss }
3463 1.15 augustss #endif
3464 1.15 augustss
3465 1.15 augustss err = ehci_device_request(xfer);
3466 1.190 mrg if (err) {
3467 1.15 augustss return (err);
3468 1.190 mrg }
3469 1.15 augustss
3470 1.15 augustss if (sc->sc_bus.use_polling)
3471 1.15 augustss ehci_waitintr(sc, xfer);
3472 1.190 mrg
3473 1.15 augustss return (USBD_IN_PROGRESS);
3474 1.12 augustss }
3475 1.10 augustss
3476 1.164 uebayasi Static void
3477 1.10 augustss ehci_device_ctrl_done(usbd_xfer_handle xfer)
3478 1.10 augustss {
3479 1.18 augustss struct ehci_xfer *ex = EXFER(xfer);
3480 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3481 1.138 bouyer struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3482 1.138 bouyer usb_device_request_t *req = &xfer->request;
3483 1.138 bouyer int len = UGETW(req->wLength);
3484 1.138 bouyer int rd = req->bmRequestType & UT_READ;
3485 1.18 augustss
3486 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3487 1.229 skrll
3488 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
3489 1.10 augustss
3490 1.220 skrll KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
3491 1.190 mrg
3492 1.10 augustss #ifdef DIAGNOSTIC
3493 1.10 augustss if (!(xfer->rqflags & URQ_REQUEST)) {
3494 1.37 provos panic("ehci_ctrl_done: not a request");
3495 1.10 augustss }
3496 1.10 augustss #endif
3497 1.18 augustss
3498 1.44 augustss if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
3499 1.153 jmcneill ehci_del_intr_list(sc, ex); /* remove from active list */
3500 1.25 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
3501 1.138 bouyer usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req,
3502 1.138 bouyer BUS_DMASYNC_POSTWRITE);
3503 1.138 bouyer if (len)
3504 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, len,
3505 1.138 bouyer rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3506 1.25 augustss }
3507 1.18 augustss
3508 1.229 skrll USBHIST_LOG(ehcidebug, "length=%d", xfer->actlen, 0, 0, 0);
3509 1.10 augustss }
3510 1.10 augustss
3511 1.10 augustss /* Abort a device control request. */
3512 1.10 augustss Static void
3513 1.10 augustss ehci_device_ctrl_abort(usbd_xfer_handle xfer)
3514 1.10 augustss {
3515 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3516 1.229 skrll
3517 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
3518 1.10 augustss ehci_abort_xfer(xfer, USBD_CANCELLED);
3519 1.10 augustss }
3520 1.10 augustss
3521 1.10 augustss /* Close a device control pipe. */
3522 1.10 augustss Static void
3523 1.10 augustss ehci_device_ctrl_close(usbd_pipe_handle pipe)
3524 1.10 augustss {
3525 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
3526 1.10 augustss /*struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;*/
3527 1.10 augustss
3528 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3529 1.229 skrll
3530 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3531 1.190 mrg
3532 1.229 skrll USBHIST_LOG(ehcidebug, "pipe=%p", pipe, 0, 0, 0);
3533 1.190 mrg
3534 1.11 augustss ehci_close_pipe(pipe, sc->sc_async_head);
3535 1.15 augustss }
3536 1.15 augustss
3537 1.164 uebayasi Static usbd_status
3538 1.15 augustss ehci_device_request(usbd_xfer_handle xfer)
3539 1.15 augustss {
3540 1.18 augustss #define exfer EXFER(xfer)
3541 1.15 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3542 1.15 augustss usb_device_request_t *req = &xfer->request;
3543 1.15 augustss usbd_device_handle dev = epipe->pipe.device;
3544 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
3545 1.15 augustss ehci_soft_qtd_t *setup, *stat, *next;
3546 1.15 augustss ehci_soft_qh_t *sqh;
3547 1.15 augustss int isread;
3548 1.15 augustss int len;
3549 1.15 augustss usbd_status err;
3550 1.15 augustss
3551 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3552 1.229 skrll
3553 1.15 augustss isread = req->bmRequestType & UT_READ;
3554 1.15 augustss len = UGETW(req->wLength);
3555 1.15 augustss
3556 1.229 skrll USBHIST_LOG(ehcidebug, "type=0x%02x, request=0x%02x, "
3557 1.229 skrll "wValue=0x%04x, wIndex=0x%04x",
3558 1.229 skrll req->bmRequestType, req->bRequest, UGETW(req->wValue),
3559 1.229 skrll UGETW(req->wIndex));
3560 1.229 skrll USBHIST_LOG(ehcidebug, "len=%d, addr=%d, endpt=%d",
3561 1.229 skrll len, dev->address,
3562 1.229 skrll epipe->pipe.endpoint->edesc->bEndpointAddress, 0);
3563 1.15 augustss
3564 1.15 augustss setup = ehci_alloc_sqtd(sc);
3565 1.15 augustss if (setup == NULL) {
3566 1.15 augustss err = USBD_NOMEM;
3567 1.15 augustss goto bad1;
3568 1.15 augustss }
3569 1.15 augustss stat = ehci_alloc_sqtd(sc);
3570 1.15 augustss if (stat == NULL) {
3571 1.15 augustss err = USBD_NOMEM;
3572 1.15 augustss goto bad2;
3573 1.15 augustss }
3574 1.15 augustss
3575 1.190 mrg mutex_enter(&sc->sc_lock);
3576 1.190 mrg
3577 1.15 augustss sqh = epipe->sqh;
3578 1.15 augustss
3579 1.225 skrll KASSERTMSG(EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)) == dev->address,
3580 1.225 skrll "address QH %d pipe %d\n",
3581 1.225 skrll EHCI_QH_GET_ADDR(le32toh(sqh->qh.qh_endp)), dev->address);
3582 1.225 skrll KASSERTMSG(EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)) ==
3583 1.225 skrll UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize),
3584 1.225 skrll "MPS QH %d pipe %d\n",
3585 1.225 skrll EHCI_QH_GET_MPL(le32toh(sqh->qh.qh_endp)),
3586 1.225 skrll UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize));
3587 1.15 augustss
3588 1.15 augustss /* Set up data transaction */
3589 1.15 augustss if (len != 0) {
3590 1.15 augustss ehci_soft_qtd_t *end;
3591 1.15 augustss
3592 1.55 mycroft /* Start toggle at 1. */
3593 1.55 mycroft epipe->nexttoggle = 1;
3594 1.25 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
3595 1.15 augustss &next, &end);
3596 1.15 augustss if (err)
3597 1.15 augustss goto bad3;
3598 1.83 augustss end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC);
3599 1.15 augustss end->nextqtd = stat;
3600 1.214 skrll end->qtd.qtd_next = end->qtd.qtd_altnext =
3601 1.214 skrll htole32(stat->physaddr);
3602 1.138 bouyer usb_syncmem(&end->dma, end->offs, sizeof(end->qtd),
3603 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3604 1.15 augustss } else {
3605 1.15 augustss next = stat;
3606 1.15 augustss }
3607 1.15 augustss
3608 1.30 augustss memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof *req);
3609 1.138 bouyer usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
3610 1.15 augustss
3611 1.55 mycroft /* Clear toggle */
3612 1.15 augustss setup->qtd.qtd_status = htole32(
3613 1.26 augustss EHCI_QTD_ACTIVE |
3614 1.15 augustss EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) |
3615 1.15 augustss EHCI_QTD_SET_CERR(3) |
3616 1.64 mycroft EHCI_QTD_SET_TOGGLE(0) |
3617 1.15 augustss EHCI_QTD_SET_BYTES(sizeof *req)
3618 1.15 augustss );
3619 1.31 augustss setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0));
3620 1.48 mycroft setup->qtd.qtd_buffer_hi[0] = 0;
3621 1.15 augustss setup->nextqtd = next;
3622 1.15 augustss setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr);
3623 1.15 augustss setup->xfer = xfer;
3624 1.18 augustss setup->len = sizeof *req;
3625 1.138 bouyer usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd),
3626 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3627 1.15 augustss
3628 1.15 augustss stat->qtd.qtd_status = htole32(
3629 1.26 augustss EHCI_QTD_ACTIVE |
3630 1.15 augustss EHCI_QTD_SET_PID(isread ? EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) |
3631 1.15 augustss EHCI_QTD_SET_CERR(3) |
3632 1.64 mycroft EHCI_QTD_SET_TOGGLE(1) |
3633 1.15 augustss EHCI_QTD_IOC
3634 1.15 augustss );
3635 1.15 augustss stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */
3636 1.48 mycroft stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */
3637 1.15 augustss stat->nextqtd = NULL;
3638 1.15 augustss stat->qtd.qtd_next = stat->qtd.qtd_altnext = EHCI_NULL;
3639 1.15 augustss stat->xfer = xfer;
3640 1.18 augustss stat->len = 0;
3641 1.138 bouyer usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd),
3642 1.138 bouyer BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
3643 1.15 augustss
3644 1.15 augustss #ifdef EHCI_DEBUG
3645 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "dump:", 0, 0, 0, 0);
3646 1.229 skrll ehci_dump_sqh(sqh);
3647 1.229 skrll ehci_dump_sqtds(setup);
3648 1.15 augustss #endif
3649 1.15 augustss
3650 1.18 augustss exfer->sqtdstart = setup;
3651 1.18 augustss exfer->sqtdend = stat;
3652 1.18 augustss #ifdef DIAGNOSTIC
3653 1.18 augustss if (!exfer->isdone) {
3654 1.18 augustss printf("ehci_device_request: not done, exfer=%p\n", exfer);
3655 1.18 augustss }
3656 1.18 augustss exfer->isdone = 0;
3657 1.18 augustss #endif
3658 1.18 augustss
3659 1.15 augustss /* Insert qTD in QH list. */
3660 1.138 bouyer ehci_set_qh_qtd(sqh, setup); /* also does usb_syncmem(sqh) */
3661 1.15 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3662 1.190 mrg callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
3663 1.190 mrg ehci_timeout, xfer);
3664 1.15 augustss }
3665 1.18 augustss ehci_add_intr_list(sc, exfer);
3666 1.18 augustss xfer->status = USBD_IN_PROGRESS;
3667 1.190 mrg mutex_exit(&sc->sc_lock);
3668 1.15 augustss
3669 1.17 augustss #ifdef EHCI_DEBUG
3670 1.229 skrll USBHIST_LOGN(ehcidebug, 10, "status=%x, dump:",
3671 1.229 skrll EOREAD4(sc, EHCI_USBSTS), 0, 0, 0);
3672 1.229 skrll // delay(10000);
3673 1.229 skrll ehci_dump_regs(sc);
3674 1.229 skrll ehci_dump_sqh(sc->sc_async_head);
3675 1.229 skrll ehci_dump_sqh(sqh);
3676 1.229 skrll ehci_dump_sqtds(setup);
3677 1.15 augustss #endif
3678 1.15 augustss
3679 1.15 augustss return (USBD_NORMAL_COMPLETION);
3680 1.15 augustss
3681 1.15 augustss bad3:
3682 1.190 mrg mutex_exit(&sc->sc_lock);
3683 1.15 augustss ehci_free_sqtd(sc, stat);
3684 1.15 augustss bad2:
3685 1.15 augustss ehci_free_sqtd(sc, setup);
3686 1.15 augustss bad1:
3687 1.229 skrll USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
3688 1.190 mrg mutex_enter(&sc->sc_lock);
3689 1.25 augustss xfer->status = err;
3690 1.25 augustss usb_transfer_complete(xfer);
3691 1.190 mrg mutex_exit(&sc->sc_lock);
3692 1.15 augustss return (err);
3693 1.18 augustss #undef exfer
3694 1.10 augustss }
3695 1.10 augustss
3696 1.108 xtraeme /*
3697 1.108 xtraeme * Some EHCI chips from VIA seem to trigger interrupts before writing back the
3698 1.108 xtraeme * qTD status, or miss signalling occasionally under heavy load. If the host
3699 1.108 xtraeme * machine is too fast, we we can miss transaction completion - when we scan
3700 1.108 xtraeme * the active list the transaction still seems to be active. This generally
3701 1.108 xtraeme * exhibits itself as a umass stall that never recovers.
3702 1.108 xtraeme *
3703 1.108 xtraeme * We work around this behaviour by setting up this callback after any softintr
3704 1.108 xtraeme * that completes with transactions still pending, giving us another chance to
3705 1.108 xtraeme * check for completion after the writeback has taken place.
3706 1.108 xtraeme */
3707 1.164 uebayasi Static void
3708 1.108 xtraeme ehci_intrlist_timeout(void *arg)
3709 1.108 xtraeme {
3710 1.108 xtraeme ehci_softc_t *sc = arg;
3711 1.108 xtraeme
3712 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3713 1.229 skrll
3714 1.108 xtraeme usb_schedsoftintr(&sc->sc_bus);
3715 1.108 xtraeme }
3716 1.108 xtraeme
3717 1.10 augustss /************************/
3718 1.5 augustss
3719 1.19 augustss Static usbd_status
3720 1.19 augustss ehci_device_bulk_transfer(usbd_xfer_handle xfer)
3721 1.19 augustss {
3722 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3723 1.19 augustss usbd_status err;
3724 1.19 augustss
3725 1.19 augustss /* Insert last in queue. */
3726 1.190 mrg mutex_enter(&sc->sc_lock);
3727 1.19 augustss err = usb_insert_transfer(xfer);
3728 1.190 mrg mutex_exit(&sc->sc_lock);
3729 1.19 augustss if (err)
3730 1.19 augustss return (err);
3731 1.19 augustss
3732 1.19 augustss /* Pipe isn't running, start first */
3733 1.19 augustss return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3734 1.19 augustss }
3735 1.19 augustss
3736 1.164 uebayasi Static usbd_status
3737 1.19 augustss ehci_device_bulk_start(usbd_xfer_handle xfer)
3738 1.19 augustss {
3739 1.19 augustss #define exfer EXFER(xfer)
3740 1.19 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3741 1.19 augustss usbd_device_handle dev = epipe->pipe.device;
3742 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
3743 1.19 augustss ehci_soft_qtd_t *data, *dataend;
3744 1.19 augustss ehci_soft_qh_t *sqh;
3745 1.19 augustss usbd_status err;
3746 1.19 augustss int len, isread, endpt;
3747 1.19 augustss
3748 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3749 1.229 skrll
3750 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d",
3751 1.229 skrll xfer, xfer->length, xfer->flags, 0);
3752 1.19 augustss
3753 1.19 augustss if (sc->sc_dying)
3754 1.19 augustss return (USBD_IOERROR);
3755 1.19 augustss
3756 1.19 augustss #ifdef DIAGNOSTIC
3757 1.19 augustss if (xfer->rqflags & URQ_REQUEST)
3758 1.72 augustss panic("ehci_device_bulk_start: a request");
3759 1.19 augustss #endif
3760 1.19 augustss
3761 1.190 mrg mutex_enter(&sc->sc_lock);
3762 1.190 mrg
3763 1.19 augustss len = xfer->length;
3764 1.19 augustss endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3765 1.19 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3766 1.19 augustss sqh = epipe->sqh;
3767 1.19 augustss
3768 1.19 augustss epipe->u.bulk.length = len;
3769 1.19 augustss
3770 1.25 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
3771 1.19 augustss &dataend);
3772 1.25 augustss if (err) {
3773 1.229 skrll USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
3774 1.25 augustss xfer->status = err;
3775 1.25 augustss usb_transfer_complete(xfer);
3776 1.190 mrg mutex_exit(&sc->sc_lock);
3777 1.19 augustss return (err);
3778 1.25 augustss }
3779 1.19 augustss
3780 1.19 augustss #ifdef EHCI_DEBUG
3781 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "data(1):", 0, 0, 0, 0);
3782 1.229 skrll ehci_dump_sqh(sqh);
3783 1.229 skrll ehci_dump_sqtds(data);
3784 1.19 augustss #endif
3785 1.19 augustss
3786 1.19 augustss /* Set up interrupt info. */
3787 1.19 augustss exfer->sqtdstart = data;
3788 1.19 augustss exfer->sqtdend = dataend;
3789 1.19 augustss #ifdef DIAGNOSTIC
3790 1.19 augustss if (!exfer->isdone) {
3791 1.72 augustss printf("ehci_device_bulk_start: not done, ex=%p\n", exfer);
3792 1.19 augustss }
3793 1.19 augustss exfer->isdone = 0;
3794 1.19 augustss #endif
3795 1.19 augustss
3796 1.138 bouyer ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
3797 1.19 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3798 1.190 mrg callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
3799 1.190 mrg ehci_timeout, xfer);
3800 1.19 augustss }
3801 1.19 augustss ehci_add_intr_list(sc, exfer);
3802 1.19 augustss xfer->status = USBD_IN_PROGRESS;
3803 1.190 mrg mutex_exit(&sc->sc_lock);
3804 1.19 augustss
3805 1.19 augustss #ifdef EHCI_DEBUG
3806 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "data(2)", 0, 0, 0, 0);
3807 1.229 skrll // delay(10000);
3808 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "data(3)", 0, 0, 0, 0);
3809 1.229 skrll ehci_dump_regs(sc);
3810 1.29 augustss #if 0
3811 1.229 skrll printf("async_head:\n");
3812 1.229 skrll ehci_dump_sqh(sc->sc_async_head);
3813 1.29 augustss #endif
3814 1.229 skrll USBHIST_LOG(ehcidebug, "sqh:", 0, 0, 0, 0);
3815 1.229 skrll ehci_dump_sqh(sqh);
3816 1.229 skrll ehci_dump_sqtds(data);
3817 1.19 augustss #endif
3818 1.19 augustss
3819 1.19 augustss if (sc->sc_bus.use_polling)
3820 1.19 augustss ehci_waitintr(sc, xfer);
3821 1.19 augustss
3822 1.19 augustss return (USBD_IN_PROGRESS);
3823 1.19 augustss #undef exfer
3824 1.19 augustss }
3825 1.19 augustss
3826 1.19 augustss Static void
3827 1.19 augustss ehci_device_bulk_abort(usbd_xfer_handle xfer)
3828 1.19 augustss {
3829 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3830 1.229 skrll
3831 1.229 skrll USBHIST_LOG(ehcidebug, "xfer %p", xfer, 0, 0, 0);
3832 1.19 augustss ehci_abort_xfer(xfer, USBD_CANCELLED);
3833 1.19 augustss }
3834 1.19 augustss
3835 1.33 augustss /*
3836 1.19 augustss * Close a device bulk pipe.
3837 1.19 augustss */
3838 1.19 augustss Static void
3839 1.19 augustss ehci_device_bulk_close(usbd_pipe_handle pipe)
3840 1.19 augustss {
3841 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
3842 1.175 drochner struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
3843 1.19 augustss
3844 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3845 1.229 skrll
3846 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3847 1.190 mrg
3848 1.229 skrll USBHIST_LOG(ehcidebug, "pipe=%p", pipe, 0, 0, 0);
3849 1.175 drochner pipe->endpoint->datatoggle = epipe->nexttoggle;
3850 1.19 augustss ehci_close_pipe(pipe, sc->sc_async_head);
3851 1.19 augustss }
3852 1.19 augustss
3853 1.164 uebayasi Static void
3854 1.19 augustss ehci_device_bulk_done(usbd_xfer_handle xfer)
3855 1.19 augustss {
3856 1.19 augustss struct ehci_xfer *ex = EXFER(xfer);
3857 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3858 1.138 bouyer struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3859 1.138 bouyer int endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3860 1.138 bouyer int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
3861 1.19 augustss
3862 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3863 1.229 skrll
3864 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p, actlen=%d",
3865 1.229 skrll xfer, xfer->actlen, 0, 0);
3866 1.19 augustss
3867 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
3868 1.190 mrg
3869 1.44 augustss if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
3870 1.153 jmcneill ehci_del_intr_list(sc, ex); /* remove from active list */
3871 1.44 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
3872 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, xfer->length,
3873 1.138 bouyer rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3874 1.25 augustss }
3875 1.19 augustss
3876 1.229 skrll USBHIST_LOG(ehcidebug, "length=%d", xfer->actlen, 0, 0, 0);
3877 1.19 augustss }
3878 1.5 augustss
3879 1.10 augustss /************************/
3880 1.10 augustss
3881 1.78 augustss Static usbd_status
3882 1.78 augustss ehci_device_setintr(ehci_softc_t *sc, ehci_soft_qh_t *sqh, int ival)
3883 1.78 augustss {
3884 1.78 augustss struct ehci_soft_islot *isp;
3885 1.78 augustss int islot, lev;
3886 1.78 augustss
3887 1.78 augustss /* Find a poll rate that is large enough. */
3888 1.78 augustss for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--)
3889 1.78 augustss if (EHCI_ILEV_IVAL(lev) <= ival)
3890 1.78 augustss break;
3891 1.78 augustss
3892 1.78 augustss /* Pick an interrupt slot at the right level. */
3893 1.78 augustss /* XXX could do better than picking at random */
3894 1.78 augustss sc->sc_rand = (sc->sc_rand + 191) % sc->sc_flsize;
3895 1.78 augustss islot = EHCI_IQHIDX(lev, sc->sc_rand);
3896 1.78 augustss
3897 1.78 augustss sqh->islot = islot;
3898 1.78 augustss isp = &sc->sc_islots[islot];
3899 1.190 mrg mutex_enter(&sc->sc_lock);
3900 1.190 mrg ehci_add_qh(sc, sqh, isp->sqh);
3901 1.190 mrg mutex_exit(&sc->sc_lock);
3902 1.78 augustss
3903 1.78 augustss return (USBD_NORMAL_COMPLETION);
3904 1.78 augustss }
3905 1.78 augustss
3906 1.78 augustss Static usbd_status
3907 1.78 augustss ehci_device_intr_transfer(usbd_xfer_handle xfer)
3908 1.78 augustss {
3909 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3910 1.78 augustss usbd_status err;
3911 1.78 augustss
3912 1.78 augustss /* Insert last in queue. */
3913 1.190 mrg mutex_enter(&sc->sc_lock);
3914 1.78 augustss err = usb_insert_transfer(xfer);
3915 1.190 mrg mutex_exit(&sc->sc_lock);
3916 1.78 augustss if (err)
3917 1.78 augustss return (err);
3918 1.78 augustss
3919 1.78 augustss /*
3920 1.78 augustss * Pipe isn't running (otherwise err would be USBD_INPROG),
3921 1.78 augustss * so start it first.
3922 1.78 augustss */
3923 1.78 augustss return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3924 1.78 augustss }
3925 1.78 augustss
3926 1.78 augustss Static usbd_status
3927 1.78 augustss ehci_device_intr_start(usbd_xfer_handle xfer)
3928 1.78 augustss {
3929 1.78 augustss #define exfer EXFER(xfer)
3930 1.78 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
3931 1.78 augustss usbd_device_handle dev = xfer->pipe->device;
3932 1.134 drochner ehci_softc_t *sc = dev->bus->hci_private;
3933 1.78 augustss ehci_soft_qtd_t *data, *dataend;
3934 1.78 augustss ehci_soft_qh_t *sqh;
3935 1.78 augustss usbd_status err;
3936 1.78 augustss int len, isread, endpt;
3937 1.78 augustss
3938 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
3939 1.229 skrll
3940 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p len=%d flags=%d",
3941 1.229 skrll xfer, xfer->length, xfer->flags, 0);
3942 1.78 augustss
3943 1.78 augustss if (sc->sc_dying)
3944 1.78 augustss return (USBD_IOERROR);
3945 1.78 augustss
3946 1.78 augustss #ifdef DIAGNOSTIC
3947 1.78 augustss if (xfer->rqflags & URQ_REQUEST)
3948 1.78 augustss panic("ehci_device_intr_start: a request");
3949 1.78 augustss #endif
3950 1.78 augustss
3951 1.190 mrg mutex_enter(&sc->sc_lock);
3952 1.190 mrg
3953 1.78 augustss len = xfer->length;
3954 1.78 augustss endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
3955 1.78 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3956 1.78 augustss sqh = epipe->sqh;
3957 1.78 augustss
3958 1.78 augustss epipe->u.intr.length = len;
3959 1.78 augustss
3960 1.78 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer, &data,
3961 1.78 augustss &dataend);
3962 1.78 augustss if (err) {
3963 1.229 skrll USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
3964 1.78 augustss xfer->status = err;
3965 1.78 augustss usb_transfer_complete(xfer);
3966 1.190 mrg mutex_exit(&sc->sc_lock);
3967 1.78 augustss return (err);
3968 1.78 augustss }
3969 1.78 augustss
3970 1.78 augustss #ifdef EHCI_DEBUG
3971 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "data(1)", 0, 0, 0, 0);
3972 1.229 skrll ehci_dump_sqh(sqh);
3973 1.229 skrll ehci_dump_sqtds(data);
3974 1.78 augustss #endif
3975 1.78 augustss
3976 1.78 augustss /* Set up interrupt info. */
3977 1.78 augustss exfer->sqtdstart = data;
3978 1.78 augustss exfer->sqtdend = dataend;
3979 1.78 augustss #ifdef DIAGNOSTIC
3980 1.78 augustss if (!exfer->isdone) {
3981 1.78 augustss printf("ehci_device_intr_start: not done, ex=%p\n", exfer);
3982 1.78 augustss }
3983 1.78 augustss exfer->isdone = 0;
3984 1.78 augustss #endif
3985 1.78 augustss
3986 1.138 bouyer ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
3987 1.78 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
3988 1.190 mrg callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
3989 1.190 mrg ehci_timeout, xfer);
3990 1.78 augustss }
3991 1.78 augustss ehci_add_intr_list(sc, exfer);
3992 1.78 augustss xfer->status = USBD_IN_PROGRESS;
3993 1.190 mrg mutex_exit(&sc->sc_lock);
3994 1.78 augustss
3995 1.78 augustss #ifdef EHCI_DEBUG
3996 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "data(2)", 0, 0, 0, 0);
3997 1.229 skrll // delay(10000);
3998 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "data(3)", 0, 0, 0, 0);
3999 1.229 skrll ehci_dump_regs(sc);
4000 1.229 skrll USBHIST_LOGN(ehcidebug, 5, "sqh:", 0, 0, 0, 0);
4001 1.229 skrll ehci_dump_sqh(sqh);
4002 1.229 skrll ehci_dump_sqtds(data);
4003 1.78 augustss #endif
4004 1.78 augustss
4005 1.78 augustss if (sc->sc_bus.use_polling)
4006 1.78 augustss ehci_waitintr(sc, xfer);
4007 1.78 augustss
4008 1.78 augustss return (USBD_IN_PROGRESS);
4009 1.78 augustss #undef exfer
4010 1.78 augustss }
4011 1.78 augustss
4012 1.78 augustss Static void
4013 1.78 augustss ehci_device_intr_abort(usbd_xfer_handle xfer)
4014 1.78 augustss {
4015 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
4016 1.229 skrll
4017 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p", xfer, 0, 0, 0);
4018 1.227 skrll KASSERT(xfer->pipe->intrxfer == xfer);
4019 1.227 skrll
4020 1.139 jmcneill /*
4021 1.139 jmcneill * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance
4022 1.180 wiz * async doorbell. That's dependent on the async list, wheras
4023 1.139 jmcneill * intr xfers are periodic, should not use this?
4024 1.139 jmcneill */
4025 1.78 augustss ehci_abort_xfer(xfer, USBD_CANCELLED);
4026 1.78 augustss }
4027 1.78 augustss
4028 1.78 augustss Static void
4029 1.78 augustss ehci_device_intr_close(usbd_pipe_handle pipe)
4030 1.78 augustss {
4031 1.134 drochner ehci_softc_t *sc = pipe->device->bus->hci_private;
4032 1.78 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)pipe;
4033 1.78 augustss struct ehci_soft_islot *isp;
4034 1.78 augustss
4035 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
4036 1.190 mrg
4037 1.78 augustss isp = &sc->sc_islots[epipe->sqh->islot];
4038 1.78 augustss ehci_close_pipe(pipe, isp->sqh);
4039 1.78 augustss }
4040 1.78 augustss
4041 1.78 augustss Static void
4042 1.78 augustss ehci_device_intr_done(usbd_xfer_handle xfer)
4043 1.78 augustss {
4044 1.78 augustss #define exfer EXFER(xfer)
4045 1.78 augustss struct ehci_xfer *ex = EXFER(xfer);
4046 1.134 drochner ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
4047 1.78 augustss struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe;
4048 1.78 augustss ehci_soft_qtd_t *data, *dataend;
4049 1.78 augustss ehci_soft_qh_t *sqh;
4050 1.78 augustss usbd_status err;
4051 1.190 mrg int len, isread, endpt;
4052 1.78 augustss
4053 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
4054 1.229 skrll
4055 1.229 skrll USBHIST_LOG(ehcidebug, "xfer=%p, actlen=%d",
4056 1.229 skrll xfer, xfer->actlen, 0, 0);
4057 1.78 augustss
4058 1.206 skrll KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
4059 1.190 mrg
4060 1.78 augustss if (xfer->pipe->repeat) {
4061 1.78 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
4062 1.78 augustss
4063 1.78 augustss len = epipe->u.intr.length;
4064 1.78 augustss xfer->length = len;
4065 1.78 augustss endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
4066 1.78 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
4067 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, len,
4068 1.138 bouyer isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4069 1.78 augustss sqh = epipe->sqh;
4070 1.78 augustss
4071 1.78 augustss err = ehci_alloc_sqtd_chain(epipe, sc, len, isread, xfer,
4072 1.78 augustss &data, &dataend);
4073 1.78 augustss if (err) {
4074 1.229 skrll USBHIST_LOG(ehcidebug, "no memory", 0, 0, 0, 0);
4075 1.78 augustss xfer->status = err;
4076 1.78 augustss return;
4077 1.78 augustss }
4078 1.78 augustss
4079 1.78 augustss /* Set up interrupt info. */
4080 1.78 augustss exfer->sqtdstart = data;
4081 1.78 augustss exfer->sqtdend = dataend;
4082 1.78 augustss #ifdef DIAGNOSTIC
4083 1.78 augustss if (!exfer->isdone) {
4084 1.229 skrll USBHIST_LOG(ehcidebug, "marked not done, ex = %p",
4085 1.229 skrll exfer, 0, 0, 0);
4086 1.78 augustss printf("ehci_device_intr_done: not done, ex=%p\n",
4087 1.78 augustss exfer);
4088 1.78 augustss }
4089 1.78 augustss exfer->isdone = 0;
4090 1.78 augustss #endif
4091 1.78 augustss
4092 1.138 bouyer ehci_set_qh_qtd(sqh, data); /* also does usb_syncmem(sqh) */
4093 1.78 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
4094 1.190 mrg callout_reset(&xfer->timeout_handle,
4095 1.190 mrg mstohz(xfer->timeout), ehci_timeout, xfer);
4096 1.78 augustss }
4097 1.78 augustss
4098 1.78 augustss xfer->status = USBD_IN_PROGRESS;
4099 1.78 augustss } else if (xfer->status != USBD_NOMEM && ehci_active_intr_list(ex)) {
4100 1.153 jmcneill ehci_del_intr_list(sc, ex); /* remove from active list */
4101 1.78 augustss ehci_free_sqtd_chain(sc, ex->sqtdstart, NULL);
4102 1.138 bouyer endpt = epipe->pipe.endpoint->edesc->bEndpointAddress;
4103 1.138 bouyer isread = UE_GET_DIR(endpt) == UE_DIR_IN;
4104 1.138 bouyer usb_syncmem(&xfer->dmabuf, 0, xfer->length,
4105 1.138 bouyer isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4106 1.78 augustss }
4107 1.78 augustss #undef exfer
4108 1.78 augustss }
4109 1.10 augustss
4110 1.10 augustss /************************/
4111 1.5 augustss
4112 1.113 christos Static usbd_status
4113 1.115 christos ehci_device_isoc_transfer(usbd_xfer_handle xfer)
4114 1.113 christos {
4115 1.190 mrg ehci_softc_t *sc = xfer->pipe->device->bus->hci_private;
4116 1.139 jmcneill usbd_status err;
4117 1.139 jmcneill
4118 1.190 mrg mutex_enter(&sc->sc_lock);
4119 1.139 jmcneill err = usb_insert_transfer(xfer);
4120 1.190 mrg mutex_exit(&sc->sc_lock);
4121 1.139 jmcneill if (err && err != USBD_IN_PROGRESS)
4122 1.139 jmcneill return err;
4123 1.139 jmcneill
4124 1.139 jmcneill return ehci_device_isoc_start(xfer);
4125 1.113 christos }
4126 1.139 jmcneill
4127 1.113 christos Static usbd_status
4128 1.115 christos ehci_device_isoc_start(usbd_xfer_handle xfer)
4129 1.113 christos {
4130 1.139 jmcneill struct ehci_pipe *epipe;
4131 1.139 jmcneill ehci_softc_t *sc;
4132 1.139 jmcneill struct ehci_xfer *exfer;
4133 1.139 jmcneill ehci_soft_itd_t *itd, *prev, *start, *stop;
4134 1.139 jmcneill usb_dma_t *dma_buf;
4135 1.142 drochner int i, j, k, frames, uframes, ufrperframe;
4136 1.190 mrg int trans_count, offs, total_length;
4137 1.139 jmcneill int frindex;
4138 1.139 jmcneill
4139 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
4140 1.229 skrll
4141 1.139 jmcneill start = NULL;
4142 1.139 jmcneill prev = NULL;
4143 1.139 jmcneill itd = NULL;
4144 1.139 jmcneill trans_count = 0;
4145 1.139 jmcneill total_length = 0;
4146 1.139 jmcneill exfer = (struct ehci_xfer *) xfer;
4147 1.139 jmcneill sc = xfer->pipe->device->bus->hci_private;
4148 1.139 jmcneill epipe = (struct ehci_pipe *)xfer->pipe;
4149 1.139 jmcneill
4150 1.139 jmcneill /*
4151 1.139 jmcneill * To allow continuous transfers, above we start all transfers
4152 1.139 jmcneill * immediately. However, we're still going to get usbd_start_next call
4153 1.139 jmcneill * this when another xfer completes. So, check if this is already
4154 1.139 jmcneill * in progress or not
4155 1.139 jmcneill */
4156 1.139 jmcneill
4157 1.139 jmcneill if (exfer->itdstart != NULL)
4158 1.139 jmcneill return USBD_IN_PROGRESS;
4159 1.139 jmcneill
4160 1.229 skrll USBHIST_LOG(ehcidebug, "xfer %p len %d flags %d",
4161 1.229 skrll xfer, xfer->length, xfer->flags, 0);
4162 1.139 jmcneill
4163 1.139 jmcneill if (sc->sc_dying)
4164 1.139 jmcneill return USBD_IOERROR;
4165 1.139 jmcneill
4166 1.139 jmcneill /*
4167 1.139 jmcneill * To avoid complication, don't allow a request right now that'll span
4168 1.139 jmcneill * the entire frame table. To within 4 frames, to allow some leeway
4169 1.139 jmcneill * on either side of where the hc currently is.
4170 1.139 jmcneill */
4171 1.139 jmcneill if ((1 << (epipe->pipe.endpoint->edesc->bInterval)) *
4172 1.139 jmcneill xfer->nframes >= (sc->sc_flsize - 4) * 8) {
4173 1.229 skrll USBHIST_LOG(ehcidebug,
4174 1.229 skrll "isoc descriptor spans entire frametable", 0, 0, 0, 0);
4175 1.139 jmcneill printf("ehci: isoc descriptor requested that spans the entire frametable, too many frames\n");
4176 1.139 jmcneill return USBD_INVAL;
4177 1.139 jmcneill }
4178 1.139 jmcneill
4179 1.139 jmcneill #ifdef DIAGNOSTIC
4180 1.139 jmcneill if (xfer->rqflags & URQ_REQUEST)
4181 1.239 skrll panic("ehci_device_isoc_start: request");
4182 1.139 jmcneill
4183 1.229 skrll if (!exfer->isdone) {
4184 1.229 skrll USBHIST_LOG(ehcidebug, "marked not done, ex = %p", exfer,
4185 1.229 skrll 0, 0, 0);
4186 1.139 jmcneill printf("ehci_device_isoc_start: not done, ex = %p\n", exfer);
4187 1.229 skrll }
4188 1.139 jmcneill exfer->isdone = 0;
4189 1.139 jmcneill #endif
4190 1.139 jmcneill
4191 1.139 jmcneill /*
4192 1.139 jmcneill * Step 1: Allocate and initialize itds, how many do we need?
4193 1.139 jmcneill * One per transfer if interval >= 8 microframes, fewer if we use
4194 1.139 jmcneill * multiple microframes per frame.
4195 1.139 jmcneill */
4196 1.139 jmcneill
4197 1.139 jmcneill i = epipe->pipe.endpoint->edesc->bInterval;
4198 1.139 jmcneill if (i > 16 || i == 0) {
4199 1.139 jmcneill /* Spec page 271 says intervals > 16 are invalid */
4200 1.235 skrll USBHIST_LOG(ehcidebug, "bInterval %d invalid", i, 0, 0, 0);
4201 1.139 jmcneill return USBD_INVAL;
4202 1.139 jmcneill }
4203 1.139 jmcneill
4204 1.168 jakllsch ufrperframe = max(1, USB_UFRAMES_PER_FRAME / (1 << (i - 1)));
4205 1.142 drochner frames = (xfer->nframes + (ufrperframe - 1)) / ufrperframe;
4206 1.168 jakllsch uframes = USB_UFRAMES_PER_FRAME / ufrperframe;
4207 1.142 drochner
4208 1.139 jmcneill if (frames == 0) {
4209 1.229 skrll USBHIST_LOG(ehcidebug, "frames == 0", 0, 0, 0, 0);
4210 1.139 jmcneill return USBD_INVAL;
4211 1.139 jmcneill }
4212 1.139 jmcneill
4213 1.139 jmcneill dma_buf = &xfer->dmabuf;
4214 1.139 jmcneill offs = 0;
4215 1.139 jmcneill
4216 1.139 jmcneill for (i = 0; i < frames; i++) {
4217 1.139 jmcneill int froffs = offs;
4218 1.139 jmcneill itd = ehci_alloc_itd(sc);
4219 1.139 jmcneill
4220 1.139 jmcneill if (prev != NULL) {
4221 1.139 jmcneill prev->itd.itd_next =
4222 1.139 jmcneill htole32(itd->physaddr | EHCI_LINK_ITD);
4223 1.139 jmcneill usb_syncmem(&itd->dma,
4224 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
4225 1.139 jmcneill sizeof(itd->itd.itd_next), BUS_DMASYNC_POSTWRITE);
4226 1.139 jmcneill
4227 1.139 jmcneill prev->xfer_next = itd;
4228 1.183 jakllsch } else {
4229 1.139 jmcneill start = itd;
4230 1.139 jmcneill }
4231 1.139 jmcneill
4232 1.139 jmcneill /*
4233 1.139 jmcneill * Step 1.5, initialize uframes
4234 1.139 jmcneill */
4235 1.168 jakllsch for (j = 0; j < EHCI_ITD_NUFRAMES; j += uframes) {
4236 1.139 jmcneill /* Calculate which page in the list this starts in */
4237 1.139 jmcneill int addr = DMAADDR(dma_buf, froffs);
4238 1.139 jmcneill addr = EHCI_PAGE_OFFSET(addr);
4239 1.139 jmcneill addr += (offs - froffs);
4240 1.139 jmcneill addr = EHCI_PAGE(addr);
4241 1.139 jmcneill addr /= EHCI_PAGE_SIZE;
4242 1.139 jmcneill
4243 1.139 jmcneill /* This gets the initial offset into the first page,
4244 1.139 jmcneill * looks how far further along the current uframe
4245 1.139 jmcneill * offset is. Works out how many pages that is.
4246 1.139 jmcneill */
4247 1.139 jmcneill
4248 1.139 jmcneill itd->itd.itd_ctl[j] = htole32 ( EHCI_ITD_ACTIVE |
4249 1.195 christos EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) |
4250 1.139 jmcneill EHCI_ITD_SET_PG(addr) |
4251 1.139 jmcneill EHCI_ITD_SET_OFFS(EHCI_PAGE_OFFSET(DMAADDR(dma_buf,offs))));
4252 1.139 jmcneill
4253 1.139 jmcneill total_length += xfer->frlengths[trans_count];
4254 1.139 jmcneill offs += xfer->frlengths[trans_count];
4255 1.139 jmcneill trans_count++;
4256 1.139 jmcneill
4257 1.139 jmcneill if (trans_count >= xfer->nframes) { /*Set IOC*/
4258 1.139 jmcneill itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC);
4259 1.145 drochner break;
4260 1.139 jmcneill }
4261 1.195 christos }
4262 1.139 jmcneill
4263 1.139 jmcneill /* Step 1.75, set buffer pointers. To simplify matters, all
4264 1.139 jmcneill * pointers are filled out for the next 7 hardware pages in
4265 1.139 jmcneill * the dma block, so no need to worry what pages to cover
4266 1.139 jmcneill * and what to not.
4267 1.139 jmcneill */
4268 1.139 jmcneill
4269 1.168 jakllsch for (j = 0; j < EHCI_ITD_NBUFFERS; j++) {
4270 1.139 jmcneill /*
4271 1.139 jmcneill * Don't try to lookup a page that's past the end
4272 1.139 jmcneill * of buffer
4273 1.139 jmcneill */
4274 1.139 jmcneill int page_offs = EHCI_PAGE(froffs + (EHCI_PAGE_SIZE * j));
4275 1.139 jmcneill if (page_offs >= dma_buf->block->size)
4276 1.139 jmcneill break;
4277 1.139 jmcneill
4278 1.181 mrg unsigned long long page = DMAADDR(dma_buf, page_offs);
4279 1.139 jmcneill page = EHCI_PAGE(page);
4280 1.139 jmcneill itd->itd.itd_bufr[j] =
4281 1.155 jmorse htole32(EHCI_ITD_SET_BPTR(page));
4282 1.155 jmorse itd->itd.itd_bufr_hi[j] =
4283 1.155 jmorse htole32(page >> 32);
4284 1.139 jmcneill }
4285 1.139 jmcneill
4286 1.139 jmcneill /*
4287 1.139 jmcneill * Other special values
4288 1.139 jmcneill */
4289 1.139 jmcneill
4290 1.139 jmcneill k = epipe->pipe.endpoint->edesc->bEndpointAddress;
4291 1.139 jmcneill itd->itd.itd_bufr[0] |= htole32(EHCI_ITD_SET_EP(UE_GET_ADDR(k)) |
4292 1.139 jmcneill EHCI_ITD_SET_DADDR(epipe->pipe.device->address));
4293 1.139 jmcneill
4294 1.139 jmcneill k = (UE_GET_DIR(epipe->pipe.endpoint->edesc->bEndpointAddress))
4295 1.139 jmcneill ? 1 : 0;
4296 1.149 jmcneill j = UGETW(epipe->pipe.endpoint->edesc->wMaxPacketSize);
4297 1.139 jmcneill itd->itd.itd_bufr[1] |= htole32(EHCI_ITD_SET_DIR(k) |
4298 1.139 jmcneill EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(j)));
4299 1.139 jmcneill
4300 1.139 jmcneill /* FIXME: handle invalid trans */
4301 1.195 christos itd->itd.itd_bufr[2] |=
4302 1.139 jmcneill htole32(EHCI_ITD_SET_MULTI(UE_GET_TRANS(j)+1));
4303 1.139 jmcneill
4304 1.139 jmcneill usb_syncmem(&itd->dma,
4305 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
4306 1.139 jmcneill sizeof(ehci_itd_t),
4307 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
4308 1.139 jmcneill
4309 1.139 jmcneill prev = itd;
4310 1.139 jmcneill } /* End of frame */
4311 1.139 jmcneill
4312 1.139 jmcneill stop = itd;
4313 1.139 jmcneill stop->xfer_next = NULL;
4314 1.139 jmcneill exfer->isoc_len = total_length;
4315 1.139 jmcneill
4316 1.155 jmorse usb_syncmem(&exfer->xfer.dmabuf, 0, total_length,
4317 1.155 jmorse BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4318 1.155 jmorse
4319 1.139 jmcneill /*
4320 1.139 jmcneill * Part 2: Transfer descriptors have now been set up, now they must
4321 1.139 jmcneill * be scheduled into the period frame list. Erk. Not wanting to
4322 1.139 jmcneill * complicate matters, transfer is denied if the transfer spans
4323 1.139 jmcneill * more than the period frame list.
4324 1.139 jmcneill */
4325 1.139 jmcneill
4326 1.190 mrg mutex_enter(&sc->sc_lock);
4327 1.139 jmcneill
4328 1.139 jmcneill /* Start inserting frames */
4329 1.139 jmcneill if (epipe->u.isoc.cur_xfers > 0) {
4330 1.139 jmcneill frindex = epipe->u.isoc.next_frame;
4331 1.139 jmcneill } else {
4332 1.139 jmcneill frindex = EOREAD4(sc, EHCI_FRINDEX);
4333 1.139 jmcneill frindex = frindex >> 3; /* Erase microframe index */
4334 1.139 jmcneill frindex += 2;
4335 1.139 jmcneill }
4336 1.139 jmcneill
4337 1.139 jmcneill if (frindex >= sc->sc_flsize)
4338 1.139 jmcneill frindex &= (sc->sc_flsize - 1);
4339 1.139 jmcneill
4340 1.168 jakllsch /* What's the frame interval? */
4341 1.168 jakllsch i = (1 << (epipe->pipe.endpoint->edesc->bInterval - 1));
4342 1.168 jakllsch if (i / USB_UFRAMES_PER_FRAME == 0)
4343 1.139 jmcneill i = 1;
4344 1.139 jmcneill else
4345 1.168 jakllsch i /= USB_UFRAMES_PER_FRAME;
4346 1.139 jmcneill
4347 1.139 jmcneill itd = start;
4348 1.139 jmcneill for (j = 0; j < frames; j++) {
4349 1.139 jmcneill if (itd == NULL)
4350 1.239 skrll panic("ehci: unexpectedly ran out of isoc itds, isoc_start");
4351 1.139 jmcneill
4352 1.139 jmcneill itd->itd.itd_next = sc->sc_flist[frindex];
4353 1.139 jmcneill if (itd->itd.itd_next == 0)
4354 1.139 jmcneill /* FIXME: frindex table gets initialized to NULL
4355 1.139 jmcneill * or EHCI_NULL? */
4356 1.162 uebayasi itd->itd.itd_next = EHCI_NULL;
4357 1.139 jmcneill
4358 1.139 jmcneill usb_syncmem(&itd->dma,
4359 1.139 jmcneill itd->offs + offsetof(ehci_itd_t, itd_next),
4360 1.139 jmcneill sizeof(itd->itd.itd_next),
4361 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
4362 1.139 jmcneill
4363 1.139 jmcneill sc->sc_flist[frindex] = htole32(EHCI_LINK_ITD | itd->physaddr);
4364 1.139 jmcneill
4365 1.139 jmcneill usb_syncmem(&sc->sc_fldma,
4366 1.139 jmcneill sizeof(ehci_link_t) * frindex,
4367 1.139 jmcneill sizeof(ehci_link_t),
4368 1.139 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
4369 1.139 jmcneill
4370 1.139 jmcneill itd->u.frame_list.next = sc->sc_softitds[frindex];
4371 1.139 jmcneill sc->sc_softitds[frindex] = itd;
4372 1.139 jmcneill if (itd->u.frame_list.next != NULL)
4373 1.139 jmcneill itd->u.frame_list.next->u.frame_list.prev = itd;
4374 1.139 jmcneill itd->slot = frindex;
4375 1.139 jmcneill itd->u.frame_list.prev = NULL;
4376 1.139 jmcneill
4377 1.139 jmcneill frindex += i;
4378 1.139 jmcneill if (frindex >= sc->sc_flsize)
4379 1.139 jmcneill frindex -= sc->sc_flsize;
4380 1.139 jmcneill
4381 1.139 jmcneill itd = itd->xfer_next;
4382 1.139 jmcneill }
4383 1.139 jmcneill
4384 1.139 jmcneill epipe->u.isoc.cur_xfers++;
4385 1.139 jmcneill epipe->u.isoc.next_frame = frindex;
4386 1.139 jmcneill
4387 1.139 jmcneill exfer->itdstart = start;
4388 1.139 jmcneill exfer->itdend = stop;
4389 1.139 jmcneill exfer->sqtdstart = NULL;
4390 1.226 skrll exfer->sqtdend = NULL;
4391 1.139 jmcneill
4392 1.139 jmcneill ehci_add_intr_list(sc, exfer);
4393 1.139 jmcneill xfer->status = USBD_IN_PROGRESS;
4394 1.139 jmcneill xfer->done = 0;
4395 1.190 mrg mutex_exit(&sc->sc_lock);
4396 1.139 jmcneill
4397 1.139 jmcneill if (sc->sc_bus.use_polling) {
4398 1.139 jmcneill printf("Starting ehci isoc xfer with polling. Bad idea?\n");
4399 1.139 jmcneill ehci_waitintr(sc, xfer);
4400 1.139 jmcneill }
4401 1.139 jmcneill
4402 1.139 jmcneill return USBD_IN_PROGRESS;
4403 1.113 christos }
4404 1.139 jmcneill
4405 1.113 christos Static void
4406 1.115 christos ehci_device_isoc_abort(usbd_xfer_handle xfer)
4407 1.113 christos {
4408 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
4409 1.229 skrll
4410 1.229 skrll USBHIST_LOG(ehcidebug, "xfer = %p", xfer, 0, 0, 0);
4411 1.139 jmcneill ehci_abort_isoc_xfer(xfer, USBD_CANCELLED);
4412 1.113 christos }
4413 1.139 jmcneill
4414 1.113 christos Static void
4415 1.115 christos ehci_device_isoc_close(usbd_pipe_handle pipe)
4416 1.113 christos {
4417 1.229 skrll USBHIST_FUNC(); USBHIST_CALLED(ehcidebug);
4418 1.229 skrll
4419 1.229 skrll USBHIST_LOG(ehcidebug, "nothing in the pipe to free?", 0, 0, 0, 0);
4420 1.113 christos }
4421 1.139 jmcneill
4422 1.113 christos Static void
4423 1.115 christos ehci_device_isoc_done(usbd_xfer_handle xfer)
4424 1.113 christos {
4425 1.139 jmcneill struct ehci_xfer *exfer;
4426 1.139 jmcneill ehci_softc_t *sc;
4427 1.139 jmcneill struct ehci_pipe *epipe;
4428 1.139 jmcneill
4429 1.139 jmcneill exfer = EXFER(xfer);
4430 1.139 jmcneill sc = xfer->pipe->device->bus->hci_private;
4431 1.139 jmcneill epipe = (struct ehci_pipe *) xfer->pipe;
4432 1.139 jmcneill
4433 1.190 mrg KASSERT(mutex_owned(&sc->sc_lock));
4434 1.190 mrg
4435 1.139 jmcneill epipe->u.isoc.cur_xfers--;
4436 1.139 jmcneill if (xfer->status != USBD_NOMEM && ehci_active_intr_list(exfer)) {
4437 1.153 jmcneill ehci_del_intr_list(sc, exfer);
4438 1.139 jmcneill ehci_rem_free_itd_chain(sc, exfer);
4439 1.139 jmcneill }
4440 1.139 jmcneill
4441 1.139 jmcneill usb_syncmem(&xfer->dmabuf, 0, xfer->length, BUS_DMASYNC_POSTWRITE |
4442 1.139 jmcneill BUS_DMASYNC_POSTREAD);
4443 1.139 jmcneill
4444 1.113 christos }
4445