ehcireg.h revision 1.13 1 1.13 augustss /* $NetBSD: ehcireg.h,v 1.13 2001/11/23 01:16:27 augustss Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.5 augustss * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation
8 1.1 augustss * by Lennart Augustsson (lennart (at) augustsson.net).
9 1.1 augustss *
10 1.1 augustss * Redistribution and use in source and binary forms, with or without
11 1.1 augustss * modification, are permitted provided that the following conditions
12 1.1 augustss * are met:
13 1.1 augustss * 1. Redistributions of source code must retain the above copyright
14 1.1 augustss * notice, this list of conditions and the following disclaimer.
15 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 augustss * notice, this list of conditions and the following disclaimer in the
17 1.1 augustss * documentation and/or other materials provided with the distribution.
18 1.1 augustss * 3. All advertising materials mentioning features or use of this software
19 1.1 augustss * must display the following acknowledgement:
20 1.1 augustss * This product includes software developed by the NetBSD
21 1.1 augustss * Foundation, Inc. and its contributors.
22 1.1 augustss * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 augustss * contributors may be used to endorse or promote products derived
24 1.1 augustss * from this software without specific prior written permission.
25 1.1 augustss *
26 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 augustss * POSSIBILITY OF SUCH DAMAGE.
37 1.2 augustss */
38 1.2 augustss
39 1.2 augustss /*
40 1.7 augustss * The EHCI 0.96 spec can be found at
41 1.3 gehenna * http://developer.intel.com/technology/usb/download/ehci-r096.pdf
42 1.7 augustss * and the USB 2.0 spec at
43 1.7 augustss * http://www.usb.org/developers/data/usb_20.zip
44 1.1 augustss */
45 1.1 augustss
46 1.1 augustss #ifndef _DEV_PCI_EHCIREG_H_
47 1.1 augustss #define _DEV_PCI_EHCIREG_H_
48 1.1 augustss
49 1.1 augustss /*** PCI config registers ***/
50 1.1 augustss
51 1.4 augustss #define PCI_CBMEM 0x10 /* configuration base MEM */
52 1.4 augustss
53 1.4 augustss #define PCI_INTERFACE_EHCI 0x20
54 1.4 augustss
55 1.4 augustss #define PCI_USBREV 0x60 /* RO USB protocol revision */
56 1.1 augustss #define PCI_USBREV_MASK 0xff
57 1.1 augustss #define PCI_USBREV_PRE_1_0 0x00
58 1.1 augustss #define PCI_USBREV_1_0 0x10
59 1.1 augustss #define PCI_USBREV_1_1 0x11
60 1.1 augustss #define PCI_USBREV_2_0 0x20
61 1.1 augustss
62 1.4 augustss #define PCI_EHCI_FLADJ 0x61 /*RW Frame len adj, SOF=59488+6*fladj */
63 1.1 augustss
64 1.4 augustss #define PCI_EHCI_PORTWAKECAP 0x62 /* RW Port wake caps (opt) */
65 1.1 augustss
66 1.4 augustss /* Regs ar EECP + offset */
67 1.4 augustss #define PCI_EHCI_USBLEGSUP 0x00
68 1.4 augustss #define PCI_EHCI_USBLEGCTLSTS 0x04
69 1.4 augustss
70 1.4 augustss /*** EHCI capability registers ***/
71 1.4 augustss
72 1.4 augustss #define EHCI_CAPLENGTH 0x00 /*RO Capability register length field */
73 1.4 augustss /* reserved 0x01 */
74 1.4 augustss #define EHCI_HCIVERSION 0x02 /* RO Interface version number */
75 1.4 augustss
76 1.4 augustss #define EHCI_HCSPARAMS 0x04 /* RO Structural parameters */
77 1.4 augustss #define EHCI_HCS_DEBUGPORT(x) (((x) >> 20) & 0xf)
78 1.4 augustss #define EHCI_HCS_P_INCICATOR(x) ((x) & 0x10000)
79 1.4 augustss #define EHCI_HCS_N_CC(x) (((x) >> 12) & 0xf) /* # of companion ctlrs */
80 1.4 augustss #define EHCI_HCS_N_PCC(x) (((x) >> 8) & 0xf) /* # of ports per comp. */
81 1.4 augustss #define EHCI_HCS_PPC(x) ((x) & 0x10) /* port power control */
82 1.4 augustss #define EHCI_HCS_N_PORTS(x) ((x) & 0xf) /* # of ports */
83 1.4 augustss
84 1.4 augustss #define EHCI_HCCPARAMS 0x08 /* RO Capability parameters */
85 1.4 augustss #define EHCI_HCC_EECP(x) (((x) >> 8) & 0xff) /* extended ports caps */
86 1.4 augustss #define EHCI_HCC_IST(x) (((x) >> 4) & 0xf) /* isoc sched threshold */
87 1.4 augustss #define EHCI_HCC_ASPC(x) ((x) & 0x4) /* async sched park cap */
88 1.4 augustss #define EHCI_HCC_PFLF(x) ((x) & 0x2) /* prog frame list flag */
89 1.4 augustss #define EHCI_HCC_64BIT(x) ((x) & 0x1) /* 64 bit address cap */
90 1.4 augustss
91 1.4 augustss #define EHCI_HCSP_PORTROUTE 0x0c /*RO Companion port route description */
92 1.4 augustss
93 1.4 augustss /* EHCI operational registers. Offset given by EHCI_CAPLENGTH register */
94 1.4 augustss #define EHCI_USBCMD 0x00 /* RO, RW, WO Command register */
95 1.4 augustss #define EHCI_CMD_ITC_M 0x00ff0000 /* RW interrupt threshold ctrl */
96 1.6 augustss #define EHCI_CMD_ITC_1 0x00010000
97 1.6 augustss #define EHCI_CMD_ITC_2 0x00020000
98 1.6 augustss #define EHCI_CMD_ITC_4 0x00040000
99 1.6 augustss #define EHCI_CMD_ITC_8 0x00080000
100 1.6 augustss #define EHCI_CMD_ITC_16 0x00100000
101 1.6 augustss #define EHCI_CMD_ITC_32 0x00200000
102 1.6 augustss #define EHCI_CMD_ITC_64 0x00400000
103 1.4 augustss #define EHCI_CMD_ASPME 0x00000800 /* RW/RO async park enable */
104 1.4 augustss #define EHCI_CMD_ASPMC 0x00000300 /* RW/RO async park count */
105 1.4 augustss #define EHCI_CMD_LHCR 0x00000080 /* RW light host ctrl reset */
106 1.4 augustss #define EHCI_CMD_IAAD 0x00000040 /* RW intr on async adv door bell */
107 1.4 augustss #define EHCI_CMD_ASE 0x00000020 /* RW async sched enable */
108 1.4 augustss #define EHCI_CMD_PSE 0x00000010 /* RW periodic sched enable */
109 1.6 augustss #define EHCI_CMD_FLS_M 0x0000000c /* RW/RO frame list size */
110 1.4 augustss #define EHCI_CMD_FLS(x) (((x) >> 2) & 3) /* RW/RO frame list size */
111 1.4 augustss #define EHCI_CMD_HCRESET 0x00000002 /* RW reset */
112 1.4 augustss #define EHCI_CMD_RS 0x00000001 /* RW run/stop */
113 1.4 augustss
114 1.4 augustss #define EHCI_USBSTS 0x04 /* RO, RW, RWC Status register */
115 1.4 augustss #define EHCI_STS_ASS 0x00008000 /* RO async sched status */
116 1.4 augustss #define EHCI_STS_PSS 0x00004000 /* RO periodic sched status */
117 1.4 augustss #define EHCI_STS_REC 0x00002000 /* RO reclamation */
118 1.4 augustss #define EHCI_STS_HCH 0x00001000 /* RO host controller halted */
119 1.4 augustss #define EHCI_STS_IAA 0x00000020 /* RWC interrupt on async adv */
120 1.4 augustss #define EHCI_STS_HSE 0x00000010 /* RWC host system error */
121 1.4 augustss #define EHCI_STS_FLR 0x00000008 /* RWC frame list rollover */
122 1.4 augustss #define EHCI_STS_PCD 0x00000004 /* RWC port change detect */
123 1.4 augustss #define EHCI_STS_ERRINT 0x00000002 /* RWC error interrupt */
124 1.4 augustss #define EHCI_STS_INT 0x00000001 /* RWC interrupt */
125 1.10 augustss #define EHCI_STS_INTRS(x) ((x) & 0x3f)
126 1.6 augustss
127 1.6 augustss #define EHCI_NORMAL_INTRS (EHCI_STS_IAA | EHCI_STS_HSE | EHCI_STS_PCD | EHCI_STS_ERRINT | EHCI_STS_INT)
128 1.4 augustss
129 1.4 augustss #define EHCI_USBINTR 0x08 /* RW Interrupt register */
130 1.4 augustss #define EHCI_INTR_IAAE 0x00000020 /* interrupt on async advance ena */
131 1.4 augustss #define EHCI_INTR_HSEE 0x00000010 /* host system error ena */
132 1.4 augustss #define EHCI_INTR_FLRE 0x00000008 /* frame list rollover ena */
133 1.4 augustss #define EHCI_INTR_PCIE 0x00000004 /* port change ena */
134 1.4 augustss #define EHCI_INTR_UEIE 0x00000002 /* USB error intr ena */
135 1.4 augustss #define EHCI_INTR_UIE 0x00000001 /* USB intr ena */
136 1.4 augustss
137 1.4 augustss #define EHCI_FRINDEX 0x0c /* RW Frame Index register */
138 1.4 augustss
139 1.4 augustss #define EHCI_CTRLDSSEGMENT 0x10 /* RW Control Data Structure Segment */
140 1.4 augustss
141 1.4 augustss #define EHCI_PERIODICLISTBASE 0x14 /* RW Periodic List Base */
142 1.4 augustss #define EHCI_ASYNCLISTADDR 0x18 /* RW Async List Base */
143 1.4 augustss
144 1.4 augustss #define EHCI_CONFIGFLAG 0x40 /* RW Configure Flag register */
145 1.4 augustss #define EHCI_CONF_CF 0x00000001 /* RW configure flag */
146 1.4 augustss
147 1.4 augustss #define EHCI_PORTSC(n) (0x40+4*(n)) /* RO, RW, RWC Port Status reg */
148 1.4 augustss #define EHCI_PS_WKOC_E 0x00400000 /* RW wake on over current ena */
149 1.4 augustss #define EHCI_PS_WKDSCNNT_E 0x00200000 /* RW wake on disconnect ena */
150 1.4 augustss #define EHCI_PS_WKCNNT_E 0x00100000 /* RW wake on connect ena */
151 1.4 augustss #define EHCI_PS_PTC 0x000f0000 /* RW port test control */
152 1.4 augustss #define EHCI_PS_PIC 0x0000c000 /* RW port indicator control */
153 1.4 augustss #define EHCI_PS_PO 0x00002000 /* RW port owner */
154 1.4 augustss #define EHCI_PS_PP 0x00001000 /* RW,RO port power */
155 1.4 augustss #define EHCI_PS_LS 0x00000c00 /* RO line status */
156 1.6 augustss #define EHCI_PS_IS_LOWSPEED(x) (((x) & EHCI_PS_LS) == 0x00000400)
157 1.4 augustss #define EHCI_PS_PR 0x00000100 /* RW port reset */
158 1.4 augustss #define EHCI_PS_SUSP 0x00000080 /* RW suspend */
159 1.4 augustss #define EHCI_PS_FPR 0x00000040 /* RW force port resume */
160 1.4 augustss #define EHCI_PS_OCC 0x00000020 /* RWC over current change */
161 1.4 augustss #define EHCI_PS_OCA 0x00000010 /* RO over current active */
162 1.4 augustss #define EHCI_PS_PEC 0x00000008 /* RWC port enable change */
163 1.5 augustss #define EHCI_PS_PE 0x00000004 /* RW port enable */
164 1.4 augustss #define EHCI_PS_CSC 0x00000002 /* RWC connect status change */
165 1.4 augustss #define EHCI_PS_CS 0x00000001 /* RO connect status */
166 1.5 augustss #define EHCI_PS_CLEAR (EHCI_PS_OCC|EHCI_PS_PEC|EHCI_PS_CSC)
167 1.8 augustss
168 1.8 augustss #define EHCI_PORT_RESET_COMPLETE 2 /* ms */
169 1.1 augustss
170 1.4 augustss #define EHCI_FLALIGN_ALIGN 0x1000
171 1.7 augustss
172 1.9 augustss /* No data structure may cross a page boundary. */
173 1.11 augustss #define EHCI_PAGE_SIZE 0x1000
174 1.11 augustss #define EHCI_PAGE(x) ((x) &~ 0xfff)
175 1.11 augustss #define EHCI_PAGE_OFFSET(x) ((x) & 0xfff)
176 1.9 augustss
177 1.7 augustss typedef u_int32_t ehci_link_t;
178 1.7 augustss #define EHCI_LINK_TERMINATE 0x00000001
179 1.7 augustss #define EHCI_LINK_TYPE(x) ((x) & 0x00000006)
180 1.7 augustss #define EHCI_LINK_ITD 0x0
181 1.7 augustss #define EHCI_LINK_QH 0x2
182 1.7 augustss #define EHCI_LINK_SITD 0x4
183 1.7 augustss #define EHCI_LINK_FSTN 0x6
184 1.13 augustss #define EHCI_LINK_ADDR(x) ((x) &~ 0x1f)
185 1.7 augustss
186 1.7 augustss typedef u_int32_t ehci_physaddr_t;
187 1.7 augustss
188 1.7 augustss /* Isochronous Transfer Descriptor */
189 1.7 augustss typedef struct {
190 1.7 augustss ehci_link_t itd_next;
191 1.7 augustss /* XXX many more */
192 1.7 augustss } ehci_itd_t;
193 1.7 augustss #define EHCI_ITD_ALIGN 32
194 1.7 augustss
195 1.7 augustss /* Split Transaction Isochronous Transfer Descriptor */
196 1.7 augustss typedef struct {
197 1.7 augustss ehci_link_t sitd_next;
198 1.7 augustss /* XXX many more */
199 1.7 augustss } ehci_sitd_t;
200 1.7 augustss #define EHCI_SITD_ALIGN 32
201 1.7 augustss
202 1.7 augustss /* Queue Element Transfer Descriptor */
203 1.11 augustss #define EHCI_QTD_NBUFFERS 5
204 1.7 augustss typedef struct {
205 1.7 augustss ehci_link_t qtd_next;
206 1.7 augustss ehci_link_t qtd_altnext;
207 1.7 augustss u_int32_t qtd_status;
208 1.9 augustss #define EHCI_QTD_GET_STATUS(x) (((x) >> 0) & 0xff)
209 1.7 augustss #define EHCI_QTD_ACTIVE 0x80
210 1.7 augustss #define EHCI_QTD_HALTED 0x40
211 1.7 augustss #define EHCI_QTD_BUFERR 0x20
212 1.7 augustss #define EHCI_QTD_BABBLE 0x10
213 1.7 augustss #define EHCI_QTD_XACTERR 0x08
214 1.7 augustss #define EHCI_QTD_MISSEDMICRO 0x04
215 1.7 augustss #define EHCI_QTD_SPLITXSTATE 0x02
216 1.7 augustss #define EHCI_QTD_PINGSTATE 0x01
217 1.12 augustss #define EHCI_QTD_STATERRS 0x7c
218 1.9 augustss #define EHCI_QTD_GET_PID(x) (((x) >> 8) & 0x3)
219 1.9 augustss #define EHCI_QTD_SET_PID(x) ((x) << 8)
220 1.7 augustss #define EHCI_QTD_PID_OUT 0x0
221 1.7 augustss #define EHCI_QTD_PID_IN 0x1
222 1.7 augustss #define EHCI_QTD_PID_SETUP 0x2
223 1.9 augustss #define EHCI_QTD_GET_CERR(x) (((x) >> 10) & 0x3)
224 1.11 augustss #define EHCI_QTD_SET_CERR(x) ((x) << 10)
225 1.9 augustss #define EHCI_QTD_GET_C_PAGE(x) (((x) >> 12) & 0x7)
226 1.11 augustss #define EHCI_QTD_SET_C_PAGE(x) ((x) << 12)
227 1.9 augustss #define EHCI_QTD_GET_IOC(x) (((x) >> 15) & 0x1)
228 1.11 augustss #define EHCI_QTD_IOC 0x00008000
229 1.9 augustss #define EHCI_QTD_GET_BYTES(x) (((x) >> 16) & 0x7fff)
230 1.11 augustss #define EHCI_QTD_SET_BYTES(x) ((x) << 16)
231 1.9 augustss #define EHCI_QTD_GET_TOGGLE(x) (((x) >> 31) & 0x1)
232 1.11 augustss #define EHCI_QTD_TOGGLE 0x80000000
233 1.11 augustss ehci_physaddr_t qtd_buffer[EHCI_QTD_NBUFFERS];
234 1.7 augustss } ehci_qtd_t;
235 1.7 augustss #define EHCI_QTD_ALIGN 32
236 1.7 augustss
237 1.7 augustss /* Queue Head */
238 1.7 augustss typedef struct {
239 1.7 augustss ehci_link_t qh_link;
240 1.7 augustss u_int32_t qh_endp;
241 1.9 augustss #define EHCI_QH_GET_ADDR(x) (((x) >> 0) & 0x7f) /* endpoint addr */
242 1.9 augustss #define EHCI_QH_SET_ADDR(x) (x)
243 1.11 augustss #define EHCI_QH_ADDRMASK 0x0000007f
244 1.9 augustss #define EHCI_QH_GET_INACT(x) (((x) >> 7) & 0x01) /* inactivate on next */
245 1.9 augustss #define EHCI_QH_INACT 0x00000080
246 1.9 augustss #define EHCI_QH_GET_ENDPT(x) (((x) >> 8) & 0x0f) /* endpoint no */
247 1.9 augustss #define EHCI_QH_SET_ENDPT(x) ((x) << 8)
248 1.10 augustss #define EHCI_QH_GET_EPS(x) (((x) >> 12) & 0x03) /* endpoint speed */
249 1.9 augustss #define EHCI_QH_SET_EPS(x) ((x) << 12)
250 1.9 augustss #define EHCI_QH_SPEED_FULL 0x0
251 1.9 augustss #define EHCI_QH_SPEED_LOW 0x1
252 1.9 augustss #define EHCI_QH_SPEED_HIGH 0x2
253 1.9 augustss #define EHCI_QH_GET_DTC(x) (((x) >> 14) & 0x01) /* data toggle control */
254 1.9 augustss #define EHCI_QH_DTC 0x00004000
255 1.9 augustss #define EHCI_QH_GET_HRECL(x) (((x) >> 15) & 0x01) /* head of reclamation */
256 1.9 augustss #define EHCI_QH_HRECL 0x00008000
257 1.9 augustss #define EHCI_QH_GET_MPL(x) (((x) >> 16) & 0x7ff) /* max packet len */
258 1.9 augustss #define EHCI_QH_SET_MPL(x) ((x) << 16)
259 1.11 augustss #define EHCI_QG_MPLMASK 0x07ff0000
260 1.9 augustss #define EHCI_QH_GET_CTL(x) (((x) >> 26) & 0x01) /* control endpoint */
261 1.9 augustss #define EHCI_QH_CTL 0x08000000
262 1.9 augustss #define EHCI_QH_GET_NRL(x) (((x) >> 28) & 0x0f) /* NAK reload */
263 1.9 augustss #define EHCI_QH_SET_NRL(x) ((x) << 28)
264 1.7 augustss u_int32_t qh_endphub;
265 1.9 augustss #define EHCI_QH_GET_SMASK(x) (((x) >> 0) & 0xff) /* intr sched mask */
266 1.9 augustss #define EHCI_QH_SET_SMASK(x) ((x) << 0)
267 1.9 augustss #define EHCI_QH_GET_CMASK(x) (((x) >> 8) & 0xff) /* split completion mask */
268 1.9 augustss #define EHCI_QH_SET_CMASK(x) ((x) << 8)
269 1.9 augustss #define EHCI_QH_GET_HUBA(x) (((x) >> 16) & 0x7f) /* hub address */
270 1.9 augustss #define EHCI_QH_SET_HUBA(x) ((x) << 16)
271 1.9 augustss #define EHCI_QH_GET_PORT(x) (((x) >> 23) & 0x7f) /* hub port */
272 1.9 augustss #define EHCI_QH_SET_PORT(x) ((x) << 23)
273 1.9 augustss #define EHCI_QH_GET_MULT(x) (((x) >> 30) & 0x03) /* pipe multiplier */
274 1.9 augustss #define EHCI_QH_SET_MULT(x) ((x) << 30)
275 1.7 augustss ehci_link_t qh_curqtd;
276 1.7 augustss ehci_qtd_t qh_qtd;
277 1.7 augustss } ehci_qh_t;
278 1.7 augustss #define EHCI_QH_ALIGN 32
279 1.7 augustss
280 1.7 augustss /* Periodic Frame Span Traversal Node */
281 1.7 augustss typedef struct {
282 1.7 augustss ehci_link_t fstn_link;
283 1.7 augustss ehci_link_t fstn_back;
284 1.7 augustss } ehci_fstn_t;
285 1.7 augustss #define EHCI_FSTN_ALIGN 32
286 1.1 augustss
287 1.1 augustss #endif /* _DEV_PCI_EHCIREG_H_ */
288