Home | History | Annotate | Line # | Download | only in usb
ehcireg.h revision 1.26
      1  1.26  jmcneill /*	$NetBSD: ehcireg.h,v 1.26 2008/01/27 20:06:48 jmcneill Exp $	*/
      2   1.1  augustss 
      3   1.1  augustss /*
      4  1.20   mycroft  * Copyright (c) 2001, 2004 The NetBSD Foundation, Inc.
      5   1.1  augustss  * All rights reserved.
      6   1.1  augustss  *
      7   1.1  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1  augustss  * by Lennart Augustsson (lennart (at) augustsson.net).
      9   1.1  augustss  *
     10   1.1  augustss  * Redistribution and use in source and binary forms, with or without
     11   1.1  augustss  * modification, are permitted provided that the following conditions
     12   1.1  augustss  * are met:
     13   1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     14   1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     15   1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  augustss  *    documentation and/or other materials provided with the distribution.
     18   1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     19   1.1  augustss  *    must display the following acknowledgement:
     20   1.1  augustss  *        This product includes software developed by the NetBSD
     21   1.1  augustss  *        Foundation, Inc. and its contributors.
     22   1.1  augustss  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1  augustss  *    contributors may be used to endorse or promote products derived
     24   1.1  augustss  *    from this software without specific prior written permission.
     25   1.1  augustss  *
     26   1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     37   1.2  augustss  */
     38   1.2  augustss 
     39   1.2  augustss /*
     40   1.7  augustss  * The EHCI 0.96 spec can be found at
     41   1.3   gehenna  * http://developer.intel.com/technology/usb/download/ehci-r096.pdf
     42   1.7  augustss  * and the USB 2.0 spec at
     43   1.7  augustss  * http://www.usb.org/developers/data/usb_20.zip
     44   1.1  augustss  */
     45   1.1  augustss 
     46   1.1  augustss #ifndef _DEV_PCI_EHCIREG_H_
     47   1.1  augustss #define _DEV_PCI_EHCIREG_H_
     48   1.1  augustss 
     49   1.1  augustss /*** PCI config registers ***/
     50   1.1  augustss 
     51   1.4  augustss #define PCI_CBMEM		0x10	/* configuration base MEM */
     52   1.4  augustss 
     53   1.4  augustss #define PCI_INTERFACE_EHCI	0x20
     54   1.4  augustss 
     55   1.4  augustss #define PCI_USBREV		0x60	/* RO USB protocol revision */
     56   1.1  augustss #define  PCI_USBREV_MASK	0xff
     57   1.1  augustss #define  PCI_USBREV_PRE_1_0	0x00
     58   1.1  augustss #define  PCI_USBREV_1_0		0x10
     59   1.1  augustss #define  PCI_USBREV_1_1		0x11
     60   1.1  augustss #define  PCI_USBREV_2_0		0x20
     61   1.1  augustss 
     62   1.4  augustss #define PCI_EHCI_FLADJ		0x61	/*RW Frame len adj, SOF=59488+6*fladj */
     63   1.1  augustss 
     64   1.4  augustss #define PCI_EHCI_PORTWAKECAP	0x62	/* RW Port wake caps (opt)  */
     65   1.1  augustss 
     66  1.22  augustss /* Regs at EECP + offset */
     67   1.4  augustss #define PCI_EHCI_USBLEGSUP	0x00
     68  1.23  augustss #define  EHCI_LEG_HC_OS_OWNED		0x01000000
     69  1.23  augustss #define  EHCI_LEG_HC_BIOS_OWNED		0x00010000
     70   1.4  augustss #define PCI_EHCI_USBLEGCTLSTS	0x04
     71  1.26  jmcneill #define  EHCI_LEG_EXT_SMI_BAR		0x80000000
     72  1.26  jmcneill #define  EHCI_LEG_EXT_SMI_PCICMD	0x40000000
     73  1.26  jmcneill #define  EHCI_LEG_EXT_SMI_OS_CHANGE	0x20000000
     74   1.4  augustss 
     75  1.23  augustss #define EHCI_CAP_GET_ID(cap) ((cap) & 0xff)
     76  1.23  augustss #define EHCI_CAP_GET_NEXT(cap) (((cap) >> 8) & 0xff)
     77  1.23  augustss #define EHCI_CAP_ID_LEGACY 1
     78  1.23  augustss 
     79   1.4  augustss /*** EHCI capability registers ***/
     80   1.4  augustss 
     81   1.4  augustss #define EHCI_CAPLENGTH		0x00	/*RO Capability register length field */
     82   1.4  augustss /* reserved			0x01 */
     83   1.4  augustss #define EHCI_HCIVERSION		0x02	/* RO Interface version number */
     84   1.4  augustss 
     85   1.4  augustss #define EHCI_HCSPARAMS		0x04	/* RO Structural parameters */
     86   1.4  augustss #define  EHCI_HCS_DEBUGPORT(x)	(((x) >> 20) & 0xf)
     87  1.18  augustss #define  EHCI_HCS_P_INDICATOR(x) ((x) & 0x10000)
     88   1.4  augustss #define  EHCI_HCS_N_CC(x)	(((x) >> 12) & 0xf) /* # of companion ctlrs */
     89   1.4  augustss #define  EHCI_HCS_N_PCC(x)	(((x) >> 8) & 0xf) /* # of ports per comp. */
     90   1.4  augustss #define  EHCI_HCS_PPC(x)	((x) & 0x10) /* port power control */
     91   1.4  augustss #define  EHCI_HCS_N_PORTS(x)	((x) & 0xf) /* # of ports */
     92   1.4  augustss 
     93   1.4  augustss #define EHCI_HCCPARAMS		0x08	/* RO Capability parameters */
     94   1.4  augustss #define  EHCI_HCC_EECP(x)	(((x) >> 8) & 0xff) /* extended ports caps */
     95   1.4  augustss #define  EHCI_HCC_IST(x)	(((x) >> 4) & 0xf) /* isoc sched threshold */
     96   1.4  augustss #define  EHCI_HCC_ASPC(x)	((x) & 0x4) /* async sched park cap */
     97   1.4  augustss #define  EHCI_HCC_PFLF(x)	((x) & 0x2) /* prog frame list flag */
     98   1.4  augustss #define  EHCI_HCC_64BIT(x)	((x) & 0x1) /* 64 bit address cap */
     99   1.4  augustss 
    100   1.4  augustss #define EHCI_HCSP_PORTROUTE	0x0c	/*RO Companion port route description */
    101   1.4  augustss 
    102   1.4  augustss /* EHCI operational registers.  Offset given by EHCI_CAPLENGTH register */
    103   1.4  augustss #define EHCI_USBCMD		0x00	/* RO, RW, WO Command register */
    104   1.4  augustss #define  EHCI_CMD_ITC_M		0x00ff0000 /* RW interrupt threshold ctrl */
    105   1.6  augustss #define   EHCI_CMD_ITC_1	0x00010000
    106   1.6  augustss #define   EHCI_CMD_ITC_2	0x00020000
    107   1.6  augustss #define   EHCI_CMD_ITC_4	0x00040000
    108   1.6  augustss #define   EHCI_CMD_ITC_8	0x00080000
    109   1.6  augustss #define   EHCI_CMD_ITC_16	0x00100000
    110   1.6  augustss #define   EHCI_CMD_ITC_32	0x00200000
    111   1.6  augustss #define   EHCI_CMD_ITC_64	0x00400000
    112   1.4  augustss #define  EHCI_CMD_ASPME		0x00000800 /* RW/RO async park enable */
    113   1.4  augustss #define  EHCI_CMD_ASPMC		0x00000300 /* RW/RO async park count */
    114   1.4  augustss #define  EHCI_CMD_LHCR		0x00000080 /* RW light host ctrl reset */
    115   1.4  augustss #define  EHCI_CMD_IAAD		0x00000040 /* RW intr on async adv door bell */
    116   1.4  augustss #define  EHCI_CMD_ASE		0x00000020 /* RW async sched enable */
    117   1.4  augustss #define  EHCI_CMD_PSE		0x00000010 /* RW periodic sched enable */
    118   1.6  augustss #define  EHCI_CMD_FLS_M		0x0000000c /* RW/RO frame list size */
    119   1.4  augustss #define  EHCI_CMD_FLS(x)	(((x) >> 2) & 3) /* RW/RO frame list size */
    120   1.4  augustss #define  EHCI_CMD_HCRESET	0x00000002 /* RW reset */
    121   1.4  augustss #define  EHCI_CMD_RS		0x00000001 /* RW run/stop */
    122   1.4  augustss 
    123   1.4  augustss #define EHCI_USBSTS		0x04	/* RO, RW, RWC Status register */
    124   1.4  augustss #define  EHCI_STS_ASS		0x00008000 /* RO async sched status */
    125   1.4  augustss #define  EHCI_STS_PSS		0x00004000 /* RO periodic sched status */
    126   1.4  augustss #define  EHCI_STS_REC		0x00002000 /* RO reclamation */
    127   1.4  augustss #define  EHCI_STS_HCH		0x00001000 /* RO host controller halted */
    128   1.4  augustss #define  EHCI_STS_IAA		0x00000020 /* RWC interrupt on async adv */
    129   1.4  augustss #define  EHCI_STS_HSE		0x00000010 /* RWC host system error */
    130   1.4  augustss #define  EHCI_STS_FLR		0x00000008 /* RWC frame list rollover */
    131   1.4  augustss #define  EHCI_STS_PCD		0x00000004 /* RWC port change detect */
    132   1.4  augustss #define  EHCI_STS_ERRINT	0x00000002 /* RWC error interrupt */
    133   1.4  augustss #define  EHCI_STS_INT		0x00000001 /* RWC interrupt */
    134  1.10  augustss #define  EHCI_STS_INTRS(x)	((x) & 0x3f)
    135   1.6  augustss 
    136   1.6  augustss #define EHCI_NORMAL_INTRS (EHCI_STS_IAA | EHCI_STS_HSE | EHCI_STS_PCD | EHCI_STS_ERRINT | EHCI_STS_INT)
    137   1.4  augustss 
    138   1.4  augustss #define EHCI_USBINTR		0x08	/* RW Interrupt register */
    139   1.4  augustss #define EHCI_INTR_IAAE		0x00000020 /* interrupt on async advance ena */
    140   1.4  augustss #define EHCI_INTR_HSEE		0x00000010 /* host system error ena */
    141   1.4  augustss #define EHCI_INTR_FLRE		0x00000008 /* frame list rollover ena */
    142   1.4  augustss #define EHCI_INTR_PCIE		0x00000004 /* port change ena */
    143   1.4  augustss #define EHCI_INTR_UEIE		0x00000002 /* USB error intr ena */
    144   1.4  augustss #define EHCI_INTR_UIE		0x00000001 /* USB intr ena */
    145   1.4  augustss 
    146   1.4  augustss #define EHCI_FRINDEX		0x0c	/* RW Frame Index register */
    147   1.4  augustss 
    148   1.4  augustss #define EHCI_CTRLDSSEGMENT	0x10	/* RW Control Data Structure Segment */
    149   1.4  augustss 
    150   1.4  augustss #define EHCI_PERIODICLISTBASE	0x14	/* RW Periodic List Base */
    151   1.4  augustss #define EHCI_ASYNCLISTADDR	0x18	/* RW Async List Base */
    152   1.4  augustss 
    153   1.4  augustss #define EHCI_CONFIGFLAG		0x40	/* RW Configure Flag register */
    154   1.4  augustss #define  EHCI_CONF_CF		0x00000001 /* RW configure flag */
    155   1.4  augustss 
    156   1.4  augustss #define EHCI_PORTSC(n)		(0x40+4*(n)) /* RO, RW, RWC Port Status reg */
    157   1.4  augustss #define  EHCI_PS_WKOC_E		0x00400000 /* RW wake on over current ena */
    158   1.4  augustss #define  EHCI_PS_WKDSCNNT_E	0x00200000 /* RW wake on disconnect ena */
    159   1.4  augustss #define  EHCI_PS_WKCNNT_E	0x00100000 /* RW wake on connect ena */
    160   1.4  augustss #define  EHCI_PS_PTC		0x000f0000 /* RW port test control */
    161   1.4  augustss #define  EHCI_PS_PIC		0x0000c000 /* RW port indicator control */
    162   1.4  augustss #define  EHCI_PS_PO		0x00002000 /* RW port owner */
    163   1.4  augustss #define  EHCI_PS_PP		0x00001000 /* RW,RO port power */
    164   1.4  augustss #define  EHCI_PS_LS		0x00000c00 /* RO line status */
    165   1.6  augustss #define  EHCI_PS_IS_LOWSPEED(x)	(((x) & EHCI_PS_LS) == 0x00000400)
    166   1.4  augustss #define  EHCI_PS_PR		0x00000100 /* RW port reset */
    167   1.4  augustss #define  EHCI_PS_SUSP		0x00000080 /* RW suspend */
    168   1.4  augustss #define  EHCI_PS_FPR		0x00000040 /* RW force port resume */
    169   1.4  augustss #define  EHCI_PS_OCC		0x00000020 /* RWC over current change */
    170   1.4  augustss #define  EHCI_PS_OCA		0x00000010 /* RO over current active */
    171   1.4  augustss #define  EHCI_PS_PEC		0x00000008 /* RWC port enable change */
    172   1.5  augustss #define  EHCI_PS_PE		0x00000004 /* RW port enable */
    173   1.4  augustss #define  EHCI_PS_CSC		0x00000002 /* RWC connect status change */
    174   1.4  augustss #define  EHCI_PS_CS		0x00000001 /* RO connect status */
    175   1.5  augustss #define  EHCI_PS_CLEAR		(EHCI_PS_OCC|EHCI_PS_PEC|EHCI_PS_CSC)
    176   1.8  augustss 
    177   1.8  augustss #define EHCI_PORT_RESET_COMPLETE 2 /* ms */
    178   1.1  augustss 
    179   1.4  augustss #define EHCI_FLALIGN_ALIGN	0x1000
    180  1.22  augustss #define EHCI_MAX_PORTS		16 /* only 4 bits available in EHCI_HCS_N_PORTS */
    181   1.7  augustss 
    182   1.9  augustss /* No data structure may cross a page boundary. */
    183  1.11  augustss #define EHCI_PAGE_SIZE 0x1000
    184  1.11  augustss #define EHCI_PAGE(x) ((x) &~ 0xfff)
    185  1.11  augustss #define EHCI_PAGE_OFFSET(x) ((x) & 0xfff)
    186   1.9  augustss 
    187   1.7  augustss typedef u_int32_t ehci_link_t;
    188   1.7  augustss #define EHCI_LINK_TERMINATE	0x00000001
    189   1.7  augustss #define EHCI_LINK_TYPE(x)	((x) & 0x00000006)
    190   1.7  augustss #define  EHCI_LINK_ITD		0x0
    191   1.7  augustss #define  EHCI_LINK_QH		0x2
    192   1.7  augustss #define  EHCI_LINK_SITD		0x4
    193   1.7  augustss #define  EHCI_LINK_FSTN		0x6
    194  1.13  augustss #define EHCI_LINK_ADDR(x)	((x) &~ 0x1f)
    195   1.7  augustss 
    196   1.7  augustss typedef u_int32_t ehci_physaddr_t;
    197   1.7  augustss 
    198   1.7  augustss /* Isochronous Transfer Descriptor */
    199   1.7  augustss typedef struct {
    200  1.24       scw 	volatile ehci_link_t	itd_next;
    201   1.7  augustss 	/* XXX many more */
    202   1.7  augustss } ehci_itd_t;
    203   1.7  augustss #define EHCI_ITD_ALIGN 32
    204   1.7  augustss 
    205   1.7  augustss /* Split Transaction Isochronous Transfer Descriptor */
    206   1.7  augustss typedef struct {
    207  1.24       scw 	volatile ehci_link_t	sitd_next;
    208   1.7  augustss 	/* XXX many more */
    209   1.7  augustss } ehci_sitd_t;
    210   1.7  augustss #define EHCI_SITD_ALIGN 32
    211   1.7  augustss 
    212   1.7  augustss /* Queue Element Transfer Descriptor */
    213  1.11  augustss #define EHCI_QTD_NBUFFERS 5
    214   1.7  augustss typedef struct {
    215  1.24       scw 	volatile ehci_link_t	qtd_next;
    216  1.24       scw 	volatile ehci_link_t	qtd_altnext;
    217  1.24       scw 	volatile u_int32_t	qtd_status;
    218   1.9  augustss #define EHCI_QTD_GET_STATUS(x)	(((x) >>  0) & 0xff)
    219  1.19  augustss #define EHCI_QTD_SET_STATUS(x)	((x) <<  0)
    220   1.7  augustss #define  EHCI_QTD_ACTIVE	0x80
    221   1.7  augustss #define  EHCI_QTD_HALTED	0x40
    222   1.7  augustss #define  EHCI_QTD_BUFERR	0x20
    223   1.7  augustss #define  EHCI_QTD_BABBLE	0x10
    224   1.7  augustss #define  EHCI_QTD_XACTERR	0x08
    225   1.7  augustss #define  EHCI_QTD_MISSEDMICRO	0x04
    226   1.7  augustss #define  EHCI_QTD_SPLITXSTATE	0x02
    227   1.7  augustss #define  EHCI_QTD_PINGSTATE	0x01
    228  1.21  augustss #define  EHCI_QTD_STATERRS	0x3c
    229   1.9  augustss #define EHCI_QTD_GET_PID(x)	(((x) >>  8) & 0x3)
    230   1.9  augustss #define EHCI_QTD_SET_PID(x)	((x) <<  8)
    231   1.7  augustss #define  EHCI_QTD_PID_OUT	0x0
    232   1.7  augustss #define  EHCI_QTD_PID_IN	0x1
    233   1.7  augustss #define  EHCI_QTD_PID_SETUP	0x2
    234   1.9  augustss #define EHCI_QTD_GET_CERR(x)	(((x) >> 10) &  0x3)
    235  1.11  augustss #define EHCI_QTD_SET_CERR(x)	((x) << 10)
    236   1.9  augustss #define EHCI_QTD_GET_C_PAGE(x)	(((x) >> 12) &  0x7)
    237  1.11  augustss #define EHCI_QTD_SET_C_PAGE(x)	((x) << 12)
    238   1.9  augustss #define EHCI_QTD_GET_IOC(x)	(((x) >> 15) &  0x1)
    239  1.11  augustss #define EHCI_QTD_IOC		0x00008000
    240   1.9  augustss #define EHCI_QTD_GET_BYTES(x)	(((x) >> 16) &  0x7fff)
    241  1.11  augustss #define EHCI_QTD_SET_BYTES(x)	((x) << 16)
    242   1.9  augustss #define EHCI_QTD_GET_TOGGLE(x)	(((x) >> 31) &  0x1)
    243  1.17   mycroft #define	EHCI_QTD_SET_TOGGLE(x)	((x) << 31)
    244  1.17   mycroft #define EHCI_QTD_TOGGLE_MASK	0x80000000
    245  1.24       scw 	volatile ehci_physaddr_t qtd_buffer[EHCI_QTD_NBUFFERS];
    246  1.24       scw 	volatile ehci_physaddr_t qtd_buffer_hi[EHCI_QTD_NBUFFERS];
    247   1.7  augustss } ehci_qtd_t;
    248   1.7  augustss #define EHCI_QTD_ALIGN 32
    249   1.7  augustss 
    250   1.7  augustss /* Queue Head */
    251   1.7  augustss typedef struct {
    252  1.24       scw 	volatile ehci_link_t	qh_link;
    253  1.24       scw 	volatile u_int32_t	qh_endp;
    254   1.9  augustss #define EHCI_QH_GET_ADDR(x)	(((x) >>  0) & 0x7f) /* endpoint addr */
    255   1.9  augustss #define EHCI_QH_SET_ADDR(x)	(x)
    256  1.11  augustss #define EHCI_QH_ADDRMASK	0x0000007f
    257   1.9  augustss #define EHCI_QH_GET_INACT(x)	(((x) >>  7) & 0x01) /* inactivate on next */
    258   1.9  augustss #define EHCI_QH_INACT		0x00000080
    259   1.9  augustss #define EHCI_QH_GET_ENDPT(x)	(((x) >>  8) & 0x0f) /* endpoint no */
    260   1.9  augustss #define EHCI_QH_SET_ENDPT(x)	((x) <<  8)
    261  1.10  augustss #define EHCI_QH_GET_EPS(x)	(((x) >> 12) & 0x03) /* endpoint speed */
    262   1.9  augustss #define EHCI_QH_SET_EPS(x)	((x) << 12)
    263   1.9  augustss #define  EHCI_QH_SPEED_FULL	0x0
    264   1.9  augustss #define  EHCI_QH_SPEED_LOW	0x1
    265   1.9  augustss #define  EHCI_QH_SPEED_HIGH	0x2
    266   1.9  augustss #define EHCI_QH_GET_DTC(x)	(((x) >> 14) & 0x01) /* data toggle control */
    267   1.9  augustss #define EHCI_QH_DTC		0x00004000
    268   1.9  augustss #define EHCI_QH_GET_HRECL(x)	(((x) >> 15) & 0x01) /* head of reclamation */
    269   1.9  augustss #define EHCI_QH_HRECL		0x00008000
    270   1.9  augustss #define EHCI_QH_GET_MPL(x)	(((x) >> 16) & 0x7ff) /* max packet len */
    271   1.9  augustss #define EHCI_QH_SET_MPL(x)	((x) << 16)
    272  1.16   mycroft #define EHCI_QH_MPLMASK		0x07ff0000
    273  1.15   mycroft #define EHCI_QH_GET_CTL(x)	(((x) >> 27) & 0x01) /* control endpoint */
    274   1.9  augustss #define EHCI_QH_CTL		0x08000000
    275   1.9  augustss #define EHCI_QH_GET_NRL(x)	(((x) >> 28) & 0x0f) /* NAK reload */
    276   1.9  augustss #define EHCI_QH_SET_NRL(x)	((x) << 28)
    277  1.24       scw 	volatile u_int32_t	qh_endphub;
    278   1.9  augustss #define EHCI_QH_GET_SMASK(x)	(((x) >>  0) & 0xff) /* intr sched mask */
    279   1.9  augustss #define EHCI_QH_SET_SMASK(x)	((x) <<  0)
    280   1.9  augustss #define EHCI_QH_GET_CMASK(x)	(((x) >>  8) & 0xff) /* split completion mask */
    281   1.9  augustss #define EHCI_QH_SET_CMASK(x)	((x) <<  8)
    282   1.9  augustss #define EHCI_QH_GET_HUBA(x)	(((x) >> 16) & 0x7f) /* hub address */
    283   1.9  augustss #define EHCI_QH_SET_HUBA(x)	((x) << 16)
    284   1.9  augustss #define EHCI_QH_GET_PORT(x)	(((x) >> 23) & 0x7f) /* hub port */
    285   1.9  augustss #define EHCI_QH_SET_PORT(x)	((x) << 23)
    286   1.9  augustss #define EHCI_QH_GET_MULT(x)	(((x) >> 30) & 0x03) /* pipe multiplier */
    287   1.9  augustss #define EHCI_QH_SET_MULT(x)	((x) << 30)
    288  1.24       scw 	volatile ehci_link_t	qh_curqtd;
    289  1.25   mlelstv 	ehci_qtd_t		qh_qtd;
    290   1.7  augustss } ehci_qh_t;
    291   1.7  augustss #define EHCI_QH_ALIGN 32
    292   1.7  augustss 
    293   1.7  augustss /* Periodic Frame Span Traversal Node */
    294   1.7  augustss typedef struct {
    295  1.24       scw 	volatile ehci_link_t	fstn_link;
    296  1.24       scw 	volatile ehci_link_t	fstn_back;
    297   1.7  augustss } ehci_fstn_t;
    298   1.7  augustss #define EHCI_FSTN_ALIGN 32
    299   1.1  augustss 
    300   1.1  augustss #endif /* _DEV_PCI_EHCIREG_H_ */
    301